blob: 99e0b334f9dfad6345a8a23e47d5c183bc018a90 [file] [log] [blame]
Wolfram Sang95f25ef2010-10-15 12:21:04 +02001/*
2 * Freescale eSDHC i.MX controller driver for the platform bus.
3 *
4 * derived from the OF-version.
5 *
6 * Copyright (c) 2010 Pengutronix e.K.
Wolfram Sang035ff832015-04-20 15:51:42 +02007 * Author: Wolfram Sang <kernel@pengutronix.de>
Wolfram Sang95f25ef2010-10-15 12:21:04 +02008 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; either version 2 of the License.
12 */
13
14#include <linux/io.h>
15#include <linux/delay.h>
16#include <linux/err.h>
17#include <linux/clk.h>
Wolfram Sang0c6d49c2011-02-26 14:44:39 +010018#include <linux/gpio.h>
Shawn Guo66506f72011-08-15 10:28:18 +080019#include <linux/module.h>
Richard Zhue1498602011-03-25 09:18:27 -040020#include <linux/slab.h>
Wolfram Sang95f25ef2010-10-15 12:21:04 +020021#include <linux/mmc/host.h>
Richard Zhu58ac8172011-03-21 13:22:16 +080022#include <linux/mmc/mmc.h>
23#include <linux/mmc/sdio.h>
Shawn Guofbe5fdd2012-12-11 22:32:20 +080024#include <linux/mmc/slot-gpio.h>
Shawn Guoabfafc22011-06-30 15:44:44 +080025#include <linux/of.h>
26#include <linux/of_device.h>
27#include <linux/of_gpio.h>
Dong Aishenge62d8b82012-05-11 14:56:01 +080028#include <linux/pinctrl/consumer.h>
Arnd Bergmann82906b12012-08-24 15:14:29 +020029#include <linux/platform_data/mmc-esdhc-imx.h>
Dong Aisheng89d7e5c2013-11-04 16:38:29 +080030#include <linux/pm_runtime.h>
Wolfram Sang95f25ef2010-10-15 12:21:04 +020031#include "sdhci-pltfm.h"
32#include "sdhci-esdhc.h"
33
Shawn Guo60bf6392013-01-15 23:36:53 +080034#define ESDHC_CTRL_D3CD 0x08
Haibo Chenfd449542015-08-11 19:38:30 +080035#define ESDHC_BURST_LEN_EN_INCR (1 << 27)
Richard Zhu58ac8172011-03-21 13:22:16 +080036/* VENDOR SPEC register */
Shawn Guo60bf6392013-01-15 23:36:53 +080037#define ESDHC_VENDOR_SPEC 0xc0
38#define ESDHC_VENDOR_SPEC_SDIO_QUIRK (1 << 1)
Dong Aisheng03221912013-09-13 19:11:34 +080039#define ESDHC_VENDOR_SPEC_VSELECT (1 << 1)
Dong Aishengfed2f6e2013-09-13 19:11:33 +080040#define ESDHC_VENDOR_SPEC_FRC_SDCLK_ON (1 << 8)
Shawn Guo60bf6392013-01-15 23:36:53 +080041#define ESDHC_WTMK_LVL 0x44
Dong Aishengcc17e122016-07-12 15:46:13 +080042#define ESDHC_WTMK_DEFAULT_VAL 0x10401040
Shawn Guo60bf6392013-01-15 23:36:53 +080043#define ESDHC_MIX_CTRL 0x48
Dong Aishengde5bdbf2013-10-18 19:48:46 +080044#define ESDHC_MIX_CTRL_DDREN (1 << 3)
Shawn Guo2a15f982013-01-21 19:02:26 +080045#define ESDHC_MIX_CTRL_AC23EN (1 << 7)
Dong Aisheng03221912013-09-13 19:11:34 +080046#define ESDHC_MIX_CTRL_EXE_TUNE (1 << 22)
47#define ESDHC_MIX_CTRL_SMPCLK_SEL (1 << 23)
Dong Aisheng0b330e32016-07-12 15:46:18 +080048#define ESDHC_MIX_CTRL_AUTO_TUNE_EN (1 << 24)
Dong Aisheng03221912013-09-13 19:11:34 +080049#define ESDHC_MIX_CTRL_FBCLK_SEL (1 << 25)
Haibo Chen28b07672015-08-11 19:38:26 +080050#define ESDHC_MIX_CTRL_HS400_EN (1 << 26)
Shawn Guo2a15f982013-01-21 19:02:26 +080051/* Bits 3 and 6 are not SDHCI standard definitions */
52#define ESDHC_MIX_CTRL_SDHCI_MASK 0xb7
Dong Aishengd131a712013-11-04 16:38:26 +080053/* Tuning bits */
54#define ESDHC_MIX_CTRL_TUNING_MASK 0x03c00000
Richard Zhu58ac8172011-03-21 13:22:16 +080055
Dong Aisheng602519b2013-10-18 19:48:47 +080056/* dll control register */
57#define ESDHC_DLL_CTRL 0x60
58#define ESDHC_DLL_OVERRIDE_VAL_SHIFT 9
59#define ESDHC_DLL_OVERRIDE_EN_SHIFT 8
60
Dong Aisheng03221912013-09-13 19:11:34 +080061/* tune control register */
62#define ESDHC_TUNE_CTRL_STATUS 0x68
63#define ESDHC_TUNE_CTRL_STEP 1
64#define ESDHC_TUNE_CTRL_MIN 0
65#define ESDHC_TUNE_CTRL_MAX ((1 << 7) - 1)
66
Haibo Chen28b07672015-08-11 19:38:26 +080067/* strobe dll register */
68#define ESDHC_STROBE_DLL_CTRL 0x70
69#define ESDHC_STROBE_DLL_CTRL_ENABLE (1 << 0)
70#define ESDHC_STROBE_DLL_CTRL_RESET (1 << 1)
71#define ESDHC_STROBE_DLL_CTRL_SLV_DLY_TARGET_SHIFT 3
72
73#define ESDHC_STROBE_DLL_STATUS 0x74
74#define ESDHC_STROBE_DLL_STS_REF_LOCK (1 << 1)
75#define ESDHC_STROBE_DLL_STS_SLV_LOCK 0x1
76
Dong Aisheng6e9fd282013-10-18 19:48:43 +080077#define ESDHC_TUNING_CTRL 0xcc
78#define ESDHC_STD_TUNING_EN (1 << 24)
79/* NOTE: the minimum valid tuning start tap for mx6sl is 1 */
Dong Aishengd87fc962016-07-12 15:46:15 +080080#define ESDHC_TUNING_START_TAP_DEFAULT 0x1
81#define ESDHC_TUNING_START_TAP_MASK 0xff
Haibo Chen260ecb32015-11-10 17:43:30 +080082#define ESDHC_TUNING_STEP_MASK 0x00070000
Haibo Chend407e30ba2015-08-11 19:38:27 +080083#define ESDHC_TUNING_STEP_SHIFT 16
Dong Aisheng6e9fd282013-10-18 19:48:43 +080084
Dong Aishengad932202013-09-13 19:11:35 +080085/* pinctrl state */
86#define ESDHC_PINCTRL_STATE_100MHZ "state_100mhz"
87#define ESDHC_PINCTRL_STATE_200MHZ "state_200mhz"
88
Richard Zhu58ac8172011-03-21 13:22:16 +080089/*
Sascha Haueraf510792013-01-21 19:02:28 +080090 * Our interpretation of the SDHCI_HOST_CONTROL register
91 */
92#define ESDHC_CTRL_4BITBUS (0x1 << 1)
93#define ESDHC_CTRL_8BITBUS (0x2 << 1)
94#define ESDHC_CTRL_BUSWIDTH_MASK (0x3 << 1)
95
96/*
Richard Zhu97e4ba62011-08-11 16:51:46 -040097 * There is an INT DMA ERR mis-match between eSDHC and STD SDHC SPEC:
98 * Bit25 is used in STD SPEC, and is reserved in fsl eSDHC design,
99 * but bit28 is used as the INT DMA ERR in fsl eSDHC design.
100 * Define this macro DMA error INT for fsl eSDHC
101 */
Shawn Guo60bf6392013-01-15 23:36:53 +0800102#define ESDHC_INT_VENDOR_SPEC_DMA_ERR (1 << 28)
Richard Zhu97e4ba62011-08-11 16:51:46 -0400103
104/*
Richard Zhu58ac8172011-03-21 13:22:16 +0800105 * The CMDTYPE of the CMD register (offset 0xE) should be set to
106 * "11" when the STOP CMD12 is issued on imx53 to abort one
107 * open ended multi-blk IO. Otherwise the TC INT wouldn't
108 * be generated.
109 * In exact block transfer, the controller doesn't complete the
110 * operations automatically as required at the end of the
111 * transfer and remains on hold if the abort command is not sent.
112 * As a result, the TC flag is not asserted and SW received timeout
113 * exeception. Bit1 of Vendor Spec registor is used to fix it.
114 */
Shawn Guo31fbb302013-10-17 15:19:44 +0800115#define ESDHC_FLAG_MULTIBLK_NO_INT BIT(1)
116/*
117 * The flag enables the workaround for ESDHC errata ENGcm07207 which
118 * affects i.MX25 and i.MX35.
119 */
120#define ESDHC_FLAG_ENGCM07207 BIT(2)
Shawn Guo9d61c002013-10-17 15:19:45 +0800121/*
122 * The flag tells that the ESDHC controller is an USDHC block that is
123 * integrated on the i.MX6 series.
124 */
125#define ESDHC_FLAG_USDHC BIT(3)
Dong Aisheng6e9fd282013-10-18 19:48:43 +0800126/* The IP supports manual tuning process */
127#define ESDHC_FLAG_MAN_TUNING BIT(4)
128/* The IP supports standard tuning process */
129#define ESDHC_FLAG_STD_TUNING BIT(5)
130/* The IP has SDHCI_CAPABILITIES_1 register */
131#define ESDHC_FLAG_HAVE_CAP1 BIT(6)
Dong Aisheng18094432015-05-27 18:13:28 +0800132/*
133 * The IP has errata ERR004536
134 * uSDHC: ADMA Length Mismatch Error occurs if the AHB read access is slow,
135 * when reading data from the card
136 */
137#define ESDHC_FLAG_ERR004536 BIT(7)
Dong Aisheng4245aff2015-05-27 18:13:31 +0800138/* The IP supports HS200 mode */
139#define ESDHC_FLAG_HS200 BIT(8)
Haibo Chen28b07672015-08-11 19:38:26 +0800140/* The IP supports HS400 mode */
141#define ESDHC_FLAG_HS400 BIT(9)
142
143/* A higher clock ferquency than this rate requires strobell dll control */
144#define ESDHC_STROBE_DLL_CLK_FREQ 100000000
Richard Zhue1498602011-03-25 09:18:27 -0400145
Shawn Guof47c4bb2013-10-17 15:19:47 +0800146struct esdhc_soc_data {
147 u32 flags;
148};
149
150static struct esdhc_soc_data esdhc_imx25_data = {
151 .flags = ESDHC_FLAG_ENGCM07207,
152};
153
154static struct esdhc_soc_data esdhc_imx35_data = {
155 .flags = ESDHC_FLAG_ENGCM07207,
156};
157
158static struct esdhc_soc_data esdhc_imx51_data = {
159 .flags = 0,
160};
161
162static struct esdhc_soc_data esdhc_imx53_data = {
163 .flags = ESDHC_FLAG_MULTIBLK_NO_INT,
164};
165
166static struct esdhc_soc_data usdhc_imx6q_data = {
Dong Aisheng6e9fd282013-10-18 19:48:43 +0800167 .flags = ESDHC_FLAG_USDHC | ESDHC_FLAG_MAN_TUNING,
168};
169
170static struct esdhc_soc_data usdhc_imx6sl_data = {
171 .flags = ESDHC_FLAG_USDHC | ESDHC_FLAG_STD_TUNING
Dong Aisheng4245aff2015-05-27 18:13:31 +0800172 | ESDHC_FLAG_HAVE_CAP1 | ESDHC_FLAG_ERR004536
173 | ESDHC_FLAG_HS200,
Shawn Guo57ed3312011-06-30 09:24:26 +0800174};
175
Dong Aisheng913d4952015-05-27 18:13:30 +0800176static struct esdhc_soc_data usdhc_imx6sx_data = {
177 .flags = ESDHC_FLAG_USDHC | ESDHC_FLAG_STD_TUNING
Dong Aisheng4245aff2015-05-27 18:13:31 +0800178 | ESDHC_FLAG_HAVE_CAP1 | ESDHC_FLAG_HS200,
Dong Aisheng913d4952015-05-27 18:13:30 +0800179};
180
Haibo Chen28b07672015-08-11 19:38:26 +0800181static struct esdhc_soc_data usdhc_imx7d_data = {
182 .flags = ESDHC_FLAG_USDHC | ESDHC_FLAG_STD_TUNING
183 | ESDHC_FLAG_HAVE_CAP1 | ESDHC_FLAG_HS200
184 | ESDHC_FLAG_HS400,
185};
186
Richard Zhue1498602011-03-25 09:18:27 -0400187struct pltfm_imx_data {
Richard Zhue1498602011-03-25 09:18:27 -0400188 u32 scratchpad;
Dong Aishenge62d8b82012-05-11 14:56:01 +0800189 struct pinctrl *pinctrl;
Dong Aishengad932202013-09-13 19:11:35 +0800190 struct pinctrl_state *pins_default;
191 struct pinctrl_state *pins_100mhz;
192 struct pinctrl_state *pins_200mhz;
Shawn Guof47c4bb2013-10-17 15:19:47 +0800193 const struct esdhc_soc_data *socdata;
Shawn Guo842afc02011-07-06 22:57:48 +0800194 struct esdhc_platform_data boarddata;
Sascha Hauer52dac612012-03-07 09:31:34 +0100195 struct clk *clk_ipg;
196 struct clk *clk_ahb;
197 struct clk *clk_per;
Lucas Stach361b8482013-03-15 09:49:26 +0100198 enum {
199 NO_CMD_PENDING, /* no multiblock command pending*/
200 MULTIBLK_IN_PROCESS, /* exact multiblock cmd in process */
201 WAIT_FOR_INT, /* sent CMD12, waiting for response INT */
202 } multiblock_status;
Dong Aishengde5bdbf2013-10-18 19:48:46 +0800203 u32 is_ddr;
Richard Zhue1498602011-03-25 09:18:27 -0400204};
205
Krzysztof Kozlowskif8cbf462015-05-02 00:49:21 +0900206static const struct platform_device_id imx_esdhc_devtype[] = {
Shawn Guo57ed3312011-06-30 09:24:26 +0800207 {
208 .name = "sdhci-esdhc-imx25",
Shawn Guof47c4bb2013-10-17 15:19:47 +0800209 .driver_data = (kernel_ulong_t) &esdhc_imx25_data,
Shawn Guo57ed3312011-06-30 09:24:26 +0800210 }, {
211 .name = "sdhci-esdhc-imx35",
Shawn Guof47c4bb2013-10-17 15:19:47 +0800212 .driver_data = (kernel_ulong_t) &esdhc_imx35_data,
Shawn Guo57ed3312011-06-30 09:24:26 +0800213 }, {
214 .name = "sdhci-esdhc-imx51",
Shawn Guof47c4bb2013-10-17 15:19:47 +0800215 .driver_data = (kernel_ulong_t) &esdhc_imx51_data,
Shawn Guo57ed3312011-06-30 09:24:26 +0800216 }, {
Shawn Guo57ed3312011-06-30 09:24:26 +0800217 /* sentinel */
218 }
219};
220MODULE_DEVICE_TABLE(platform, imx_esdhc_devtype);
221
Shawn Guoabfafc22011-06-30 15:44:44 +0800222static const struct of_device_id imx_esdhc_dt_ids[] = {
Shawn Guof47c4bb2013-10-17 15:19:47 +0800223 { .compatible = "fsl,imx25-esdhc", .data = &esdhc_imx25_data, },
224 { .compatible = "fsl,imx35-esdhc", .data = &esdhc_imx35_data, },
225 { .compatible = "fsl,imx51-esdhc", .data = &esdhc_imx51_data, },
226 { .compatible = "fsl,imx53-esdhc", .data = &esdhc_imx53_data, },
Dong Aisheng913d4952015-05-27 18:13:30 +0800227 { .compatible = "fsl,imx6sx-usdhc", .data = &usdhc_imx6sx_data, },
Dong Aisheng6e9fd282013-10-18 19:48:43 +0800228 { .compatible = "fsl,imx6sl-usdhc", .data = &usdhc_imx6sl_data, },
Shawn Guof47c4bb2013-10-17 15:19:47 +0800229 { .compatible = "fsl,imx6q-usdhc", .data = &usdhc_imx6q_data, },
Haibo Chen28b07672015-08-11 19:38:26 +0800230 { .compatible = "fsl,imx7d-usdhc", .data = &usdhc_imx7d_data, },
Shawn Guoabfafc22011-06-30 15:44:44 +0800231 { /* sentinel */ }
232};
233MODULE_DEVICE_TABLE(of, imx_esdhc_dt_ids);
234
Shawn Guo57ed3312011-06-30 09:24:26 +0800235static inline int is_imx25_esdhc(struct pltfm_imx_data *data)
236{
Shawn Guof47c4bb2013-10-17 15:19:47 +0800237 return data->socdata == &esdhc_imx25_data;
Shawn Guo57ed3312011-06-30 09:24:26 +0800238}
239
240static inline int is_imx53_esdhc(struct pltfm_imx_data *data)
241{
Shawn Guof47c4bb2013-10-17 15:19:47 +0800242 return data->socdata == &esdhc_imx53_data;
Shawn Guo57ed3312011-06-30 09:24:26 +0800243}
244
Shawn Guo95a24822011-09-19 17:32:21 +0800245static inline int is_imx6q_usdhc(struct pltfm_imx_data *data)
246{
Shawn Guof47c4bb2013-10-17 15:19:47 +0800247 return data->socdata == &usdhc_imx6q_data;
Shawn Guo95a24822011-09-19 17:32:21 +0800248}
249
Shawn Guo9d61c002013-10-17 15:19:45 +0800250static inline int esdhc_is_usdhc(struct pltfm_imx_data *data)
251{
Shawn Guof47c4bb2013-10-17 15:19:47 +0800252 return !!(data->socdata->flags & ESDHC_FLAG_USDHC);
Shawn Guo9d61c002013-10-17 15:19:45 +0800253}
254
Wolfram Sang95f25ef2010-10-15 12:21:04 +0200255static inline void esdhc_clrset_le(struct sdhci_host *host, u32 mask, u32 val, int reg)
256{
257 void __iomem *base = host->ioaddr + (reg & ~0x3);
258 u32 shift = (reg & 0x3) * 8;
259
260 writel(((readl(base) & ~(mask << shift)) | (val << shift)), base);
261}
262
Wolfram Sang7e29c302011-02-26 14:44:41 +0100263static u32 esdhc_readl_le(struct sdhci_host *host, int reg)
264{
Lucas Stach361b8482013-03-15 09:49:26 +0100265 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
Jisheng Zhang070e6d32016-02-16 21:08:20 +0800266 struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
Wolfram Sang7e29c302011-02-26 14:44:41 +0100267 u32 val = readl(host->ioaddr + reg);
268
Dong Aisheng03221912013-09-13 19:11:34 +0800269 if (unlikely(reg == SDHCI_PRESENT_STATE)) {
270 u32 fsl_prss = val;
271 /* save the least 20 bits */
272 val = fsl_prss & 0x000FFFFF;
273 /* move dat[0-3] bits */
274 val |= (fsl_prss & 0x0F000000) >> 4;
275 /* move cmd line bit */
276 val |= (fsl_prss & 0x00800000) << 1;
277 }
278
Richard Zhu97e4ba62011-08-11 16:51:46 -0400279 if (unlikely(reg == SDHCI_CAPABILITIES)) {
Dong Aisheng6b4fb672013-10-18 19:48:44 +0800280 /* ignore bit[0-15] as it stores cap_1 register val for mx6sl */
281 if (imx_data->socdata->flags & ESDHC_FLAG_HAVE_CAP1)
282 val &= 0xffff0000;
283
Richard Zhu97e4ba62011-08-11 16:51:46 -0400284 /* In FSL esdhc IC module, only bit20 is used to indicate the
285 * ADMA2 capability of esdhc, but this bit is messed up on
286 * some SOCs (e.g. on MX25, MX35 this bit is set, but they
287 * don't actually support ADMA2). So set the BROKEN_ADMA
288 * uirk on MX25/35 platforms.
289 */
290
291 if (val & SDHCI_CAN_DO_ADMA1) {
292 val &= ~SDHCI_CAN_DO_ADMA1;
293 val |= SDHCI_CAN_DO_ADMA2;
294 }
295 }
296
Dong Aisheng6e9fd282013-10-18 19:48:43 +0800297 if (unlikely(reg == SDHCI_CAPABILITIES_1)) {
298 if (esdhc_is_usdhc(imx_data)) {
299 if (imx_data->socdata->flags & ESDHC_FLAG_HAVE_CAP1)
300 val = readl(host->ioaddr + SDHCI_CAPABILITIES) & 0xFFFF;
301 else
302 /* imx6q/dl does not have cap_1 register, fake one */
303 val = SDHCI_SUPPORT_DDR50 | SDHCI_SUPPORT_SDR104
Dong Aisheng888824b2013-10-18 19:48:48 +0800304 | SDHCI_SUPPORT_SDR50
Dong Aishengda0295f2016-07-12 15:46:19 +0800305 | SDHCI_USE_SDR50_TUNING
306 | (SDHCI_TUNING_MODE_3 << SDHCI_RETUNING_MODE_SHIFT);
Haibo Chen28b07672015-08-11 19:38:26 +0800307
308 if (imx_data->socdata->flags & ESDHC_FLAG_HS400)
309 val |= SDHCI_SUPPORT_HS400;
Dong Aisheng6e9fd282013-10-18 19:48:43 +0800310 }
311 }
Dong Aisheng03221912013-09-13 19:11:34 +0800312
Shawn Guo9d61c002013-10-17 15:19:45 +0800313 if (unlikely(reg == SDHCI_MAX_CURRENT) && esdhc_is_usdhc(imx_data)) {
Dong Aisheng03221912013-09-13 19:11:34 +0800314 val = 0;
315 val |= 0xFF << SDHCI_MAX_CURRENT_330_SHIFT;
316 val |= 0xFF << SDHCI_MAX_CURRENT_300_SHIFT;
317 val |= 0xFF << SDHCI_MAX_CURRENT_180_SHIFT;
318 }
319
Richard Zhu97e4ba62011-08-11 16:51:46 -0400320 if (unlikely(reg == SDHCI_INT_STATUS)) {
Shawn Guo60bf6392013-01-15 23:36:53 +0800321 if (val & ESDHC_INT_VENDOR_SPEC_DMA_ERR) {
322 val &= ~ESDHC_INT_VENDOR_SPEC_DMA_ERR;
Richard Zhu97e4ba62011-08-11 16:51:46 -0400323 val |= SDHCI_INT_ADMA_ERROR;
324 }
Lucas Stach361b8482013-03-15 09:49:26 +0100325
326 /*
327 * mask off the interrupt we get in response to the manually
328 * sent CMD12
329 */
330 if ((imx_data->multiblock_status == WAIT_FOR_INT) &&
331 ((val & SDHCI_INT_RESPONSE) == SDHCI_INT_RESPONSE)) {
332 val &= ~SDHCI_INT_RESPONSE;
333 writel(SDHCI_INT_RESPONSE, host->ioaddr +
334 SDHCI_INT_STATUS);
335 imx_data->multiblock_status = NO_CMD_PENDING;
336 }
Richard Zhu97e4ba62011-08-11 16:51:46 -0400337 }
338
Wolfram Sang7e29c302011-02-26 14:44:41 +0100339 return val;
340}
341
342static void esdhc_writel_le(struct sdhci_host *host, u32 val, int reg)
343{
Richard Zhue1498602011-03-25 09:18:27 -0400344 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
Jisheng Zhang070e6d32016-02-16 21:08:20 +0800345 struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
Tony Lin0d588642011-08-11 16:45:59 -0400346 u32 data;
Richard Zhue1498602011-03-25 09:18:27 -0400347
Tony Lin0d588642011-08-11 16:45:59 -0400348 if (unlikely(reg == SDHCI_INT_ENABLE || reg == SDHCI_SIGNAL_ENABLE)) {
Dong Aishengb7321042015-05-27 18:13:27 +0800349 if ((val & SDHCI_INT_CARD_INT) && !esdhc_is_usdhc(imx_data)) {
Tony Lin0d588642011-08-11 16:45:59 -0400350 /*
351 * Clear and then set D3CD bit to avoid missing the
352 * card interrupt. This is a eSDHC controller problem
353 * so we need to apply the following workaround: clear
354 * and set D3CD bit will make eSDHC re-sample the card
355 * interrupt. In case a card interrupt was lost,
356 * re-sample it by the following steps.
357 */
358 data = readl(host->ioaddr + SDHCI_HOST_CONTROL);
Shawn Guo60bf6392013-01-15 23:36:53 +0800359 data &= ~ESDHC_CTRL_D3CD;
Tony Lin0d588642011-08-11 16:45:59 -0400360 writel(data, host->ioaddr + SDHCI_HOST_CONTROL);
Shawn Guo60bf6392013-01-15 23:36:53 +0800361 data |= ESDHC_CTRL_D3CD;
Tony Lin0d588642011-08-11 16:45:59 -0400362 writel(data, host->ioaddr + SDHCI_HOST_CONTROL);
363 }
Dong Aisheng915be4852015-05-27 18:13:26 +0800364
365 if (val & SDHCI_INT_ADMA_ERROR) {
366 val &= ~SDHCI_INT_ADMA_ERROR;
367 val |= ESDHC_INT_VENDOR_SPEC_DMA_ERR;
368 }
Tony Lin0d588642011-08-11 16:45:59 -0400369 }
Wolfram Sang7e29c302011-02-26 14:44:41 +0100370
Shawn Guof47c4bb2013-10-17 15:19:47 +0800371 if (unlikely((imx_data->socdata->flags & ESDHC_FLAG_MULTIBLK_NO_INT)
Richard Zhu58ac8172011-03-21 13:22:16 +0800372 && (reg == SDHCI_INT_STATUS)
373 && (val & SDHCI_INT_DATA_END))) {
374 u32 v;
Shawn Guo60bf6392013-01-15 23:36:53 +0800375 v = readl(host->ioaddr + ESDHC_VENDOR_SPEC);
376 v &= ~ESDHC_VENDOR_SPEC_SDIO_QUIRK;
377 writel(v, host->ioaddr + ESDHC_VENDOR_SPEC);
Lucas Stach361b8482013-03-15 09:49:26 +0100378
379 if (imx_data->multiblock_status == MULTIBLK_IN_PROCESS)
380 {
381 /* send a manual CMD12 with RESPTYP=none */
382 data = MMC_STOP_TRANSMISSION << 24 |
383 SDHCI_CMD_ABORTCMD << 16;
384 writel(data, host->ioaddr + SDHCI_TRANSFER_MODE);
385 imx_data->multiblock_status = WAIT_FOR_INT;
386 }
Richard Zhu58ac8172011-03-21 13:22:16 +0800387 }
388
Wolfram Sang7e29c302011-02-26 14:44:41 +0100389 writel(val, host->ioaddr + reg);
390}
391
Wolfram Sang95f25ef2010-10-15 12:21:04 +0200392static u16 esdhc_readw_le(struct sdhci_host *host, int reg)
393{
Shawn Guoef4d0882013-01-15 23:30:27 +0800394 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
Jisheng Zhang070e6d32016-02-16 21:08:20 +0800395 struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
Dong Aisheng03221912013-09-13 19:11:34 +0800396 u16 ret = 0;
397 u32 val;
Shawn Guoef4d0882013-01-15 23:30:27 +0800398
Shawn Guo95a24822011-09-19 17:32:21 +0800399 if (unlikely(reg == SDHCI_HOST_VERSION)) {
Shawn Guoef4d0882013-01-15 23:30:27 +0800400 reg ^= 2;
Shawn Guo9d61c002013-10-17 15:19:45 +0800401 if (esdhc_is_usdhc(imx_data)) {
Shawn Guoef4d0882013-01-15 23:30:27 +0800402 /*
403 * The usdhc register returns a wrong host version.
404 * Correct it here.
405 */
406 return SDHCI_SPEC_300;
407 }
Shawn Guo95a24822011-09-19 17:32:21 +0800408 }
Wolfram Sang95f25ef2010-10-15 12:21:04 +0200409
Dong Aisheng03221912013-09-13 19:11:34 +0800410 if (unlikely(reg == SDHCI_HOST_CONTROL2)) {
411 val = readl(host->ioaddr + ESDHC_VENDOR_SPEC);
412 if (val & ESDHC_VENDOR_SPEC_VSELECT)
413 ret |= SDHCI_CTRL_VDD_180;
414
Shawn Guo9d61c002013-10-17 15:19:45 +0800415 if (esdhc_is_usdhc(imx_data)) {
Dong Aisheng6e9fd282013-10-18 19:48:43 +0800416 if (imx_data->socdata->flags & ESDHC_FLAG_MAN_TUNING)
417 val = readl(host->ioaddr + ESDHC_MIX_CTRL);
418 else if (imx_data->socdata->flags & ESDHC_FLAG_STD_TUNING)
419 /* the std tuning bits is in ACMD12_ERR for imx6sl */
420 val = readl(host->ioaddr + SDHCI_ACMD12_ERR);
Dong Aisheng03221912013-09-13 19:11:34 +0800421 }
422
Dong Aisheng6e9fd282013-10-18 19:48:43 +0800423 if (val & ESDHC_MIX_CTRL_EXE_TUNE)
424 ret |= SDHCI_CTRL_EXEC_TUNING;
425 if (val & ESDHC_MIX_CTRL_SMPCLK_SEL)
426 ret |= SDHCI_CTRL_TUNED_CLK;
427
Dong Aisheng03221912013-09-13 19:11:34 +0800428 ret &= ~SDHCI_CTRL_PRESET_VAL_ENABLE;
429
430 return ret;
431 }
432
Dong Aisheng7dd109e2013-10-30 22:09:49 +0800433 if (unlikely(reg == SDHCI_TRANSFER_MODE)) {
434 if (esdhc_is_usdhc(imx_data)) {
435 u32 m = readl(host->ioaddr + ESDHC_MIX_CTRL);
436 ret = m & ESDHC_MIX_CTRL_SDHCI_MASK;
437 /* Swap AC23 bit */
438 if (m & ESDHC_MIX_CTRL_AC23EN) {
439 ret &= ~ESDHC_MIX_CTRL_AC23EN;
440 ret |= SDHCI_TRNS_AUTO_CMD23;
441 }
442 } else {
443 ret = readw(host->ioaddr + SDHCI_TRANSFER_MODE);
444 }
445
446 return ret;
447 }
448
Wolfram Sang95f25ef2010-10-15 12:21:04 +0200449 return readw(host->ioaddr + reg);
450}
451
452static void esdhc_writew_le(struct sdhci_host *host, u16 val, int reg)
453{
454 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
Jisheng Zhang070e6d32016-02-16 21:08:20 +0800455 struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
Dong Aisheng03221912013-09-13 19:11:34 +0800456 u32 new_val = 0;
Wolfram Sang95f25ef2010-10-15 12:21:04 +0200457
458 switch (reg) {
Dong Aisheng03221912013-09-13 19:11:34 +0800459 case SDHCI_CLOCK_CONTROL:
460 new_val = readl(host->ioaddr + ESDHC_VENDOR_SPEC);
461 if (val & SDHCI_CLOCK_CARD_EN)
462 new_val |= ESDHC_VENDOR_SPEC_FRC_SDCLK_ON;
463 else
464 new_val &= ~ESDHC_VENDOR_SPEC_FRC_SDCLK_ON;
Dan Carpentereeed7022015-02-26 23:37:55 +0300465 writel(new_val, host->ioaddr + ESDHC_VENDOR_SPEC);
Dong Aisheng03221912013-09-13 19:11:34 +0800466 return;
467 case SDHCI_HOST_CONTROL2:
468 new_val = readl(host->ioaddr + ESDHC_VENDOR_SPEC);
469 if (val & SDHCI_CTRL_VDD_180)
470 new_val |= ESDHC_VENDOR_SPEC_VSELECT;
471 else
472 new_val &= ~ESDHC_VENDOR_SPEC_VSELECT;
473 writel(new_val, host->ioaddr + ESDHC_VENDOR_SPEC);
Dong Aisheng6e9fd282013-10-18 19:48:43 +0800474 if (imx_data->socdata->flags & ESDHC_FLAG_MAN_TUNING) {
475 new_val = readl(host->ioaddr + ESDHC_MIX_CTRL);
Dong Aishengda0295f2016-07-12 15:46:19 +0800476 if (val & SDHCI_CTRL_TUNED_CLK) {
Dong Aisheng6e9fd282013-10-18 19:48:43 +0800477 new_val |= ESDHC_MIX_CTRL_SMPCLK_SEL;
Dong Aishengda0295f2016-07-12 15:46:19 +0800478 new_val |= ESDHC_MIX_CTRL_AUTO_TUNE_EN;
479 } else {
Dong Aisheng6e9fd282013-10-18 19:48:43 +0800480 new_val &= ~ESDHC_MIX_CTRL_SMPCLK_SEL;
Dong Aishengda0295f2016-07-12 15:46:19 +0800481 new_val &= ~ESDHC_MIX_CTRL_AUTO_TUNE_EN;
482 }
Dong Aisheng6e9fd282013-10-18 19:48:43 +0800483 writel(new_val , host->ioaddr + ESDHC_MIX_CTRL);
484 } else if (imx_data->socdata->flags & ESDHC_FLAG_STD_TUNING) {
485 u32 v = readl(host->ioaddr + SDHCI_ACMD12_ERR);
486 u32 m = readl(host->ioaddr + ESDHC_MIX_CTRL);
Dong Aisheng8b2bb0ad2013-11-04 16:38:27 +0800487 if (val & SDHCI_CTRL_TUNED_CLK) {
488 v |= ESDHC_MIX_CTRL_SMPCLK_SEL;
Dong Aisheng6e9fd282013-10-18 19:48:43 +0800489 } else {
Dong Aisheng8b2bb0ad2013-11-04 16:38:27 +0800490 v &= ~ESDHC_MIX_CTRL_SMPCLK_SEL;
Dong Aisheng6e9fd282013-10-18 19:48:43 +0800491 m &= ~ESDHC_MIX_CTRL_FBCLK_SEL;
Dong Aisheng0b330e32016-07-12 15:46:18 +0800492 m &= ~ESDHC_MIX_CTRL_AUTO_TUNE_EN;
Dong Aisheng6e9fd282013-10-18 19:48:43 +0800493 }
494
Dong Aisheng8b2bb0ad2013-11-04 16:38:27 +0800495 if (val & SDHCI_CTRL_EXEC_TUNING) {
496 v |= ESDHC_MIX_CTRL_EXE_TUNE;
497 m |= ESDHC_MIX_CTRL_FBCLK_SEL;
Dong Aisheng0b330e32016-07-12 15:46:18 +0800498 m |= ESDHC_MIX_CTRL_AUTO_TUNE_EN;
Dong Aisheng8b2bb0ad2013-11-04 16:38:27 +0800499 } else {
500 v &= ~ESDHC_MIX_CTRL_EXE_TUNE;
501 }
Dong Aisheng6e9fd282013-10-18 19:48:43 +0800502
Dong Aisheng6e9fd282013-10-18 19:48:43 +0800503 writel(v, host->ioaddr + SDHCI_ACMD12_ERR);
504 writel(m, host->ioaddr + ESDHC_MIX_CTRL);
505 }
Dong Aisheng03221912013-09-13 19:11:34 +0800506 return;
Wolfram Sang95f25ef2010-10-15 12:21:04 +0200507 case SDHCI_TRANSFER_MODE:
Shawn Guof47c4bb2013-10-17 15:19:47 +0800508 if ((imx_data->socdata->flags & ESDHC_FLAG_MULTIBLK_NO_INT)
Richard Zhu58ac8172011-03-21 13:22:16 +0800509 && (host->cmd->opcode == SD_IO_RW_EXTENDED)
510 && (host->cmd->data->blocks > 1)
511 && (host->cmd->data->flags & MMC_DATA_READ)) {
512 u32 v;
Shawn Guo60bf6392013-01-15 23:36:53 +0800513 v = readl(host->ioaddr + ESDHC_VENDOR_SPEC);
514 v |= ESDHC_VENDOR_SPEC_SDIO_QUIRK;
515 writel(v, host->ioaddr + ESDHC_VENDOR_SPEC);
Richard Zhu58ac8172011-03-21 13:22:16 +0800516 }
Shawn Guo69f54692013-01-21 19:02:24 +0800517
Shawn Guo9d61c002013-10-17 15:19:45 +0800518 if (esdhc_is_usdhc(imx_data)) {
Shawn Guo69f54692013-01-21 19:02:24 +0800519 u32 m = readl(host->ioaddr + ESDHC_MIX_CTRL);
Shawn Guo2a15f982013-01-21 19:02:26 +0800520 /* Swap AC23 bit */
521 if (val & SDHCI_TRNS_AUTO_CMD23) {
522 val &= ~SDHCI_TRNS_AUTO_CMD23;
523 val |= ESDHC_MIX_CTRL_AC23EN;
524 }
525 m = val | (m & ~ESDHC_MIX_CTRL_SDHCI_MASK);
Shawn Guo69f54692013-01-21 19:02:24 +0800526 writel(m, host->ioaddr + ESDHC_MIX_CTRL);
527 } else {
528 /*
529 * Postpone this write, we must do it together with a
530 * command write that is down below.
531 */
532 imx_data->scratchpad = val;
533 }
Wolfram Sang95f25ef2010-10-15 12:21:04 +0200534 return;
535 case SDHCI_COMMAND:
Lucas Stach361b8482013-03-15 09:49:26 +0100536 if (host->cmd->opcode == MMC_STOP_TRANSMISSION)
Richard Zhu58ac8172011-03-21 13:22:16 +0800537 val |= SDHCI_CMD_ABORTCMD;
Shawn Guo95a24822011-09-19 17:32:21 +0800538
Lucas Stach361b8482013-03-15 09:49:26 +0100539 if ((host->cmd->opcode == MMC_SET_BLOCK_COUNT) &&
Shawn Guof47c4bb2013-10-17 15:19:47 +0800540 (imx_data->socdata->flags & ESDHC_FLAG_MULTIBLK_NO_INT))
Lucas Stach361b8482013-03-15 09:49:26 +0100541 imx_data->multiblock_status = MULTIBLK_IN_PROCESS;
542
Shawn Guo9d61c002013-10-17 15:19:45 +0800543 if (esdhc_is_usdhc(imx_data))
Shawn Guo95a24822011-09-19 17:32:21 +0800544 writel(val << 16,
545 host->ioaddr + SDHCI_TRANSFER_MODE);
Shawn Guo69f54692013-01-21 19:02:24 +0800546 else
Shawn Guo95a24822011-09-19 17:32:21 +0800547 writel(val << 16 | imx_data->scratchpad,
548 host->ioaddr + SDHCI_TRANSFER_MODE);
Wolfram Sang95f25ef2010-10-15 12:21:04 +0200549 return;
550 case SDHCI_BLOCK_SIZE:
551 val &= ~SDHCI_MAKE_BLKSZ(0x7, 0);
552 break;
553 }
554 esdhc_clrset_le(host, 0xffff, val, reg);
555}
556
557static void esdhc_writeb_le(struct sdhci_host *host, u8 val, int reg)
558{
Wilson Callan9a0985b2012-07-19 02:49:16 -0400559 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
Jisheng Zhang070e6d32016-02-16 21:08:20 +0800560 struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
Wolfram Sang95f25ef2010-10-15 12:21:04 +0200561 u32 new_val;
Sascha Haueraf510792013-01-21 19:02:28 +0800562 u32 mask;
Wolfram Sang95f25ef2010-10-15 12:21:04 +0200563
564 switch (reg) {
565 case SDHCI_POWER_CONTROL:
566 /*
567 * FSL put some DMA bits here
568 * If your board has a regulator, code should be here
569 */
570 return;
571 case SDHCI_HOST_CONTROL:
Shawn Guo6b40d182013-01-15 23:36:52 +0800572 /* FSL messed up here, so we need to manually compose it. */
Sascha Haueraf510792013-01-21 19:02:28 +0800573 new_val = val & SDHCI_CTRL_LED;
Masanari Iida7122bbb2012-08-05 23:25:40 +0900574 /* ensure the endianness */
Wolfram Sang95f25ef2010-10-15 12:21:04 +0200575 new_val |= ESDHC_HOST_CONTROL_LE;
Wilson Callan9a0985b2012-07-19 02:49:16 -0400576 /* bits 8&9 are reserved on mx25 */
577 if (!is_imx25_esdhc(imx_data)) {
578 /* DMA mode bits are shifted */
579 new_val |= (val & SDHCI_CTRL_DMA_MASK) << 5;
580 }
Wolfram Sang95f25ef2010-10-15 12:21:04 +0200581
Sascha Haueraf510792013-01-21 19:02:28 +0800582 /*
583 * Do not touch buswidth bits here. This is done in
584 * esdhc_pltfm_bus_width.
Martin Fuzzeyf6825742013-04-15 17:08:35 +0200585 * Do not touch the D3CD bit either which is used for the
586 * SDIO interrupt errata workaround.
Sascha Haueraf510792013-01-21 19:02:28 +0800587 */
Martin Fuzzeyf6825742013-04-15 17:08:35 +0200588 mask = 0xffff & ~(ESDHC_CTRL_BUSWIDTH_MASK | ESDHC_CTRL_D3CD);
Sascha Haueraf510792013-01-21 19:02:28 +0800589
590 esdhc_clrset_le(host, mask, new_val, reg);
Wolfram Sang95f25ef2010-10-15 12:21:04 +0200591 return;
592 }
593 esdhc_clrset_le(host, 0xff, val, reg);
Shawn Guo913413c2011-06-21 22:41:51 +0800594
595 /*
596 * The esdhc has a design violation to SDHC spec which tells
597 * that software reset should not affect card detection circuit.
598 * But esdhc clears its SYSCTL register bits [0..2] during the
599 * software reset. This will stop those clocks that card detection
600 * circuit relies on. To work around it, we turn the clocks on back
601 * to keep card detection circuit functional.
602 */
Shawn Guo58c8c4f2013-01-21 19:02:25 +0800603 if ((reg == SDHCI_SOFTWARE_RESET) && (val & 1)) {
Shawn Guo913413c2011-06-21 22:41:51 +0800604 esdhc_clrset_le(host, 0x7, 0x7, ESDHC_SYSTEM_CONTROL);
Shawn Guo58c8c4f2013-01-21 19:02:25 +0800605 /*
606 * The reset on usdhc fails to clear MIX_CTRL register.
607 * Do it manually here.
608 */
Dong Aishengde5bdbf2013-10-18 19:48:46 +0800609 if (esdhc_is_usdhc(imx_data)) {
Dong Aishengd131a712013-11-04 16:38:26 +0800610 /* the tuning bits should be kept during reset */
611 new_val = readl(host->ioaddr + ESDHC_MIX_CTRL);
612 writel(new_val & ESDHC_MIX_CTRL_TUNING_MASK,
613 host->ioaddr + ESDHC_MIX_CTRL);
Dong Aishengde5bdbf2013-10-18 19:48:46 +0800614 imx_data->is_ddr = 0;
615 }
Shawn Guo58c8c4f2013-01-21 19:02:25 +0800616 }
Wolfram Sang95f25ef2010-10-15 12:21:04 +0200617}
618
Lucas Stach0ddf03c2013-06-05 15:13:26 +0200619static unsigned int esdhc_pltfm_get_max_clock(struct sdhci_host *host)
620{
621 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
Lucas Stach0ddf03c2013-06-05 15:13:26 +0200622
Dong Aishenga3bd4f92015-07-22 20:53:09 +0800623 return pltfm_host->clock;
Lucas Stach0ddf03c2013-06-05 15:13:26 +0200624}
625
Wolfram Sang95f25ef2010-10-15 12:21:04 +0200626static unsigned int esdhc_pltfm_get_min_clock(struct sdhci_host *host)
627{
628 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
629
Dong Aishenga9748622013-12-26 15:23:53 +0800630 return pltfm_host->clock / 256 / 16;
Wolfram Sang95f25ef2010-10-15 12:21:04 +0200631}
632
Lucas Stach8ba95802013-06-05 15:13:25 +0200633static inline void esdhc_pltfm_set_clock(struct sdhci_host *host,
634 unsigned int clock)
635{
636 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
Jisheng Zhang070e6d32016-02-16 21:08:20 +0800637 struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
Dong Aishenga9748622013-12-26 15:23:53 +0800638 unsigned int host_clock = pltfm_host->clock;
Dong Aishengd31fc002013-09-13 19:11:32 +0800639 int pre_div = 2;
640 int div = 1;
Dong Aishengfed2f6e2013-09-13 19:11:33 +0800641 u32 temp, val;
Lucas Stach8ba95802013-06-05 15:13:25 +0200642
Dong Aishengfed2f6e2013-09-13 19:11:33 +0800643 if (clock == 0) {
Russell King1650d0c2014-04-25 12:58:50 +0100644 host->mmc->actual_clock = 0;
645
Shawn Guo9d61c002013-10-17 15:19:45 +0800646 if (esdhc_is_usdhc(imx_data)) {
Dong Aishengfed2f6e2013-09-13 19:11:33 +0800647 val = readl(host->ioaddr + ESDHC_VENDOR_SPEC);
648 writel(val & ~ESDHC_VENDOR_SPEC_FRC_SDCLK_ON,
649 host->ioaddr + ESDHC_VENDOR_SPEC);
650 }
Russell King373073e2014-04-25 12:58:45 +0100651 return;
Dong Aishengfed2f6e2013-09-13 19:11:33 +0800652 }
Dong Aishengd31fc002013-09-13 19:11:32 +0800653
Dong Aishengde5bdbf2013-10-18 19:48:46 +0800654 if (esdhc_is_usdhc(imx_data) && !imx_data->is_ddr)
Dong Aisheng5f7886c2013-09-13 19:11:36 +0800655 pre_div = 1;
656
Dong Aishengd31fc002013-09-13 19:11:32 +0800657 temp = sdhci_readl(host, ESDHC_SYSTEM_CONTROL);
658 temp &= ~(ESDHC_CLOCK_IPGEN | ESDHC_CLOCK_HCKEN | ESDHC_CLOCK_PEREN
659 | ESDHC_CLOCK_MASK);
660 sdhci_writel(host, temp, ESDHC_SYSTEM_CONTROL);
661
662 while (host_clock / pre_div / 16 > clock && pre_div < 256)
663 pre_div *= 2;
664
665 while (host_clock / pre_div / div > clock && div < 16)
666 div++;
667
Dong Aishenge76b8552013-09-13 19:11:37 +0800668 host->mmc->actual_clock = host_clock / pre_div / div;
Dong Aishengd31fc002013-09-13 19:11:32 +0800669 dev_dbg(mmc_dev(host->mmc), "desired SD clock: %d, actual: %d\n",
Dong Aishenge76b8552013-09-13 19:11:37 +0800670 clock, host->mmc->actual_clock);
Dong Aishengd31fc002013-09-13 19:11:32 +0800671
Dong Aishengde5bdbf2013-10-18 19:48:46 +0800672 if (imx_data->is_ddr)
673 pre_div >>= 2;
674 else
675 pre_div >>= 1;
Dong Aishengd31fc002013-09-13 19:11:32 +0800676 div--;
677
678 temp = sdhci_readl(host, ESDHC_SYSTEM_CONTROL);
679 temp |= (ESDHC_CLOCK_IPGEN | ESDHC_CLOCK_HCKEN | ESDHC_CLOCK_PEREN
680 | (div << ESDHC_DIVIDER_SHIFT)
681 | (pre_div << ESDHC_PREDIV_SHIFT));
682 sdhci_writel(host, temp, ESDHC_SYSTEM_CONTROL);
Dong Aishengfed2f6e2013-09-13 19:11:33 +0800683
Shawn Guo9d61c002013-10-17 15:19:45 +0800684 if (esdhc_is_usdhc(imx_data)) {
Dong Aishengfed2f6e2013-09-13 19:11:33 +0800685 val = readl(host->ioaddr + ESDHC_VENDOR_SPEC);
686 writel(val | ESDHC_VENDOR_SPEC_FRC_SDCLK_ON,
687 host->ioaddr + ESDHC_VENDOR_SPEC);
688 }
689
Dong Aishengd31fc002013-09-13 19:11:32 +0800690 mdelay(1);
Lucas Stach8ba95802013-06-05 15:13:25 +0200691}
692
Shawn Guo913413c2011-06-21 22:41:51 +0800693static unsigned int esdhc_pltfm_get_ro(struct sdhci_host *host)
694{
Shawn Guo842afc02011-07-06 22:57:48 +0800695 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
Jisheng Zhang070e6d32016-02-16 21:08:20 +0800696 struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
Shawn Guo842afc02011-07-06 22:57:48 +0800697 struct esdhc_platform_data *boarddata = &imx_data->boarddata;
Shawn Guo913413c2011-06-21 22:41:51 +0800698
699 switch (boarddata->wp_type) {
700 case ESDHC_WP_GPIO:
Shawn Guofbe5fdd2012-12-11 22:32:20 +0800701 return mmc_gpio_get_ro(host->mmc);
Shawn Guo913413c2011-06-21 22:41:51 +0800702 case ESDHC_WP_CONTROLLER:
703 return !(readl(host->ioaddr + SDHCI_PRESENT_STATE) &
704 SDHCI_WRITE_PROTECT);
705 case ESDHC_WP_NONE:
706 break;
707 }
708
709 return -ENOSYS;
710}
711
Russell King2317f562014-04-25 12:57:07 +0100712static void esdhc_pltfm_set_bus_width(struct sdhci_host *host, int width)
Sascha Haueraf510792013-01-21 19:02:28 +0800713{
714 u32 ctrl;
715
716 switch (width) {
717 case MMC_BUS_WIDTH_8:
718 ctrl = ESDHC_CTRL_8BITBUS;
719 break;
720 case MMC_BUS_WIDTH_4:
721 ctrl = ESDHC_CTRL_4BITBUS;
722 break;
723 default:
724 ctrl = 0;
725 break;
726 }
727
728 esdhc_clrset_le(host, ESDHC_CTRL_BUSWIDTH_MASK, ctrl,
729 SDHCI_HOST_CONTROL);
Sascha Haueraf510792013-01-21 19:02:28 +0800730}
731
Dong Aisheng03221912013-09-13 19:11:34 +0800732static void esdhc_prepare_tuning(struct sdhci_host *host, u32 val)
733{
734 u32 reg;
735
736 /* FIXME: delay a bit for card to be ready for next tuning due to errors */
737 mdelay(1);
738
739 reg = readl(host->ioaddr + ESDHC_MIX_CTRL);
740 reg |= ESDHC_MIX_CTRL_EXE_TUNE | ESDHC_MIX_CTRL_SMPCLK_SEL |
741 ESDHC_MIX_CTRL_FBCLK_SEL;
742 writel(reg, host->ioaddr + ESDHC_MIX_CTRL);
743 writel(val << 8, host->ioaddr + ESDHC_TUNE_CTRL_STATUS);
744 dev_dbg(mmc_dev(host->mmc),
745 "tunning with delay 0x%x ESDHC_TUNE_CTRL_STATUS 0x%x\n",
746 val, readl(host->ioaddr + ESDHC_TUNE_CTRL_STATUS));
747}
748
Dong Aisheng03221912013-09-13 19:11:34 +0800749static void esdhc_post_tuning(struct sdhci_host *host)
750{
751 u32 reg;
752
753 reg = readl(host->ioaddr + ESDHC_MIX_CTRL);
754 reg &= ~ESDHC_MIX_CTRL_EXE_TUNE;
Dong Aishengda0295f2016-07-12 15:46:19 +0800755 reg |= ESDHC_MIX_CTRL_AUTO_TUNE_EN;
Dong Aisheng03221912013-09-13 19:11:34 +0800756 writel(reg, host->ioaddr + ESDHC_MIX_CTRL);
757}
758
759static int esdhc_executing_tuning(struct sdhci_host *host, u32 opcode)
760{
761 int min, max, avg, ret;
762
763 /* find the mininum delay first which can pass tuning */
764 min = ESDHC_TUNE_CTRL_MIN;
765 while (min < ESDHC_TUNE_CTRL_MAX) {
766 esdhc_prepare_tuning(host, min);
Chaotian Jing9979dbe2015-10-27 14:24:28 +0800767 if (!mmc_send_tuning(host->mmc, opcode, NULL))
Dong Aisheng03221912013-09-13 19:11:34 +0800768 break;
769 min += ESDHC_TUNE_CTRL_STEP;
770 }
771
772 /* find the maxinum delay which can not pass tuning */
773 max = min + ESDHC_TUNE_CTRL_STEP;
774 while (max < ESDHC_TUNE_CTRL_MAX) {
775 esdhc_prepare_tuning(host, max);
Chaotian Jing9979dbe2015-10-27 14:24:28 +0800776 if (mmc_send_tuning(host->mmc, opcode, NULL)) {
Dong Aisheng03221912013-09-13 19:11:34 +0800777 max -= ESDHC_TUNE_CTRL_STEP;
778 break;
779 }
780 max += ESDHC_TUNE_CTRL_STEP;
781 }
782
783 /* use average delay to get the best timing */
784 avg = (min + max) / 2;
785 esdhc_prepare_tuning(host, avg);
Chaotian Jing9979dbe2015-10-27 14:24:28 +0800786 ret = mmc_send_tuning(host->mmc, opcode, NULL);
Dong Aisheng03221912013-09-13 19:11:34 +0800787 esdhc_post_tuning(host);
788
789 dev_dbg(mmc_dev(host->mmc), "tunning %s at 0x%x ret %d\n",
790 ret ? "failed" : "passed", avg, ret);
791
792 return ret;
793}
794
Dong Aishengad932202013-09-13 19:11:35 +0800795static int esdhc_change_pinstate(struct sdhci_host *host,
796 unsigned int uhs)
797{
798 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
Jisheng Zhang070e6d32016-02-16 21:08:20 +0800799 struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
Dong Aishengad932202013-09-13 19:11:35 +0800800 struct pinctrl_state *pinctrl;
801
802 dev_dbg(mmc_dev(host->mmc), "change pinctrl state for uhs %d\n", uhs);
803
804 if (IS_ERR(imx_data->pinctrl) ||
805 IS_ERR(imx_data->pins_default) ||
806 IS_ERR(imx_data->pins_100mhz) ||
807 IS_ERR(imx_data->pins_200mhz))
808 return -EINVAL;
809
810 switch (uhs) {
811 case MMC_TIMING_UHS_SDR50:
812 pinctrl = imx_data->pins_100mhz;
813 break;
814 case MMC_TIMING_UHS_SDR104:
Dong Aisheng429a5b42013-10-30 22:10:42 +0800815 case MMC_TIMING_MMC_HS200:
Haibo Chen28b07672015-08-11 19:38:26 +0800816 case MMC_TIMING_MMC_HS400:
Dong Aishengad932202013-09-13 19:11:35 +0800817 pinctrl = imx_data->pins_200mhz;
818 break;
819 default:
820 /* back to default state for other legacy timing */
821 pinctrl = imx_data->pins_default;
822 }
823
824 return pinctrl_select_state(imx_data->pinctrl, pinctrl);
825}
826
Haibo Chen28b07672015-08-11 19:38:26 +0800827/*
828 * For HS400 eMMC, there is a data_strobe line, this signal is generated
829 * by the device and used for data output and CRC status response output
830 * in HS400 mode. The frequency of this signal follows the frequency of
831 * CLK generated by host. Host receive the data which is aligned to the
832 * edge of data_strobe line. Due to the time delay between CLK line and
833 * data_strobe line, if the delay time is larger than one clock cycle,
834 * then CLK and data_strobe line will misaligned, read error shows up.
835 * So when the CLK is higher than 100MHz, each clock cycle is short enough,
836 * host should config the delay target.
837 */
838static void esdhc_set_strobe_dll(struct sdhci_host *host)
839{
840 u32 v;
841
842 if (host->mmc->actual_clock > ESDHC_STROBE_DLL_CLK_FREQ) {
Dong Aisheng7ac6da22016-07-12 15:46:20 +0800843 /* disable clock before enabling strobe dll */
844 writel(readl(host->ioaddr + ESDHC_VENDOR_SPEC) &
845 ~ESDHC_VENDOR_SPEC_FRC_SDCLK_ON,
846 host->ioaddr + ESDHC_VENDOR_SPEC);
847
Haibo Chen28b07672015-08-11 19:38:26 +0800848 /* force a reset on strobe dll */
849 writel(ESDHC_STROBE_DLL_CTRL_RESET,
850 host->ioaddr + ESDHC_STROBE_DLL_CTRL);
851 /*
852 * enable strobe dll ctrl and adjust the delay target
853 * for the uSDHC loopback read clock
854 */
855 v = ESDHC_STROBE_DLL_CTRL_ENABLE |
856 (7 << ESDHC_STROBE_DLL_CTRL_SLV_DLY_TARGET_SHIFT);
857 writel(v, host->ioaddr + ESDHC_STROBE_DLL_CTRL);
858 /* wait 1us to make sure strobe dll status register stable */
859 udelay(1);
860 v = readl(host->ioaddr + ESDHC_STROBE_DLL_STATUS);
861 if (!(v & ESDHC_STROBE_DLL_STS_REF_LOCK))
862 dev_warn(mmc_dev(host->mmc),
863 "warning! HS400 strobe DLL status REF not lock!\n");
864 if (!(v & ESDHC_STROBE_DLL_STS_SLV_LOCK))
865 dev_warn(mmc_dev(host->mmc),
866 "warning! HS400 strobe DLL status SLV not lock!\n");
867 }
868}
869
Russell King850a29b2014-04-25 12:59:41 +0100870static void esdhc_set_uhs_signaling(struct sdhci_host *host, unsigned timing)
Dong Aishengad932202013-09-13 19:11:35 +0800871{
Haibo Chen28b07672015-08-11 19:38:26 +0800872 u32 m;
Dong Aishengad932202013-09-13 19:11:35 +0800873 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
Jisheng Zhang070e6d32016-02-16 21:08:20 +0800874 struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
Dong Aisheng602519b2013-10-18 19:48:47 +0800875 struct esdhc_platform_data *boarddata = &imx_data->boarddata;
Dong Aishengad932202013-09-13 19:11:35 +0800876
Haibo Chen28b07672015-08-11 19:38:26 +0800877 /* disable ddr mode and disable HS400 mode */
878 m = readl(host->ioaddr + ESDHC_MIX_CTRL);
879 m &= ~(ESDHC_MIX_CTRL_DDREN | ESDHC_MIX_CTRL_HS400_EN);
880 imx_data->is_ddr = 0;
881
Russell King850a29b2014-04-25 12:59:41 +0100882 switch (timing) {
Dong Aishengad932202013-09-13 19:11:35 +0800883 case MMC_TIMING_UHS_SDR12:
Dong Aishengad932202013-09-13 19:11:35 +0800884 case MMC_TIMING_UHS_SDR25:
Dong Aishengad932202013-09-13 19:11:35 +0800885 case MMC_TIMING_UHS_SDR50:
Dong Aishengad932202013-09-13 19:11:35 +0800886 case MMC_TIMING_UHS_SDR104:
Dong Aisheng429a5b42013-10-30 22:10:42 +0800887 case MMC_TIMING_MMC_HS200:
Haibo Chen28b07672015-08-11 19:38:26 +0800888 writel(m, host->ioaddr + ESDHC_MIX_CTRL);
Dong Aishengad932202013-09-13 19:11:35 +0800889 break;
890 case MMC_TIMING_UHS_DDR50:
Aisheng Dong69f5bf32014-05-09 14:53:15 +0800891 case MMC_TIMING_MMC_DDR52:
Haibo Chen28b07672015-08-11 19:38:26 +0800892 m |= ESDHC_MIX_CTRL_DDREN;
893 writel(m, host->ioaddr + ESDHC_MIX_CTRL);
Dong Aishengde5bdbf2013-10-18 19:48:46 +0800894 imx_data->is_ddr = 1;
Dong Aisheng602519b2013-10-18 19:48:47 +0800895 if (boarddata->delay_line) {
896 u32 v;
897 v = boarddata->delay_line <<
898 ESDHC_DLL_OVERRIDE_VAL_SHIFT |
899 (1 << ESDHC_DLL_OVERRIDE_EN_SHIFT);
900 if (is_imx53_esdhc(imx_data))
901 v <<= 1;
902 writel(v, host->ioaddr + ESDHC_DLL_CTRL);
903 }
Dong Aishengad932202013-09-13 19:11:35 +0800904 break;
Haibo Chen28b07672015-08-11 19:38:26 +0800905 case MMC_TIMING_MMC_HS400:
906 m |= ESDHC_MIX_CTRL_DDREN | ESDHC_MIX_CTRL_HS400_EN;
907 writel(m, host->ioaddr + ESDHC_MIX_CTRL);
908 imx_data->is_ddr = 1;
Dong Aisheng7ac6da22016-07-12 15:46:20 +0800909 /* update clock after enable DDR for strobe DLL lock */
910 host->ops->set_clock(host, host->clock);
Haibo Chen28b07672015-08-11 19:38:26 +0800911 esdhc_set_strobe_dll(host);
912 break;
Dong Aishengad932202013-09-13 19:11:35 +0800913 }
914
Russell King850a29b2014-04-25 12:59:41 +0100915 esdhc_change_pinstate(host, timing);
Dong Aishengad932202013-09-13 19:11:35 +0800916}
917
Russell King0718e592014-04-25 12:57:18 +0100918static void esdhc_reset(struct sdhci_host *host, u8 mask)
919{
920 sdhci_reset(host, mask);
921
922 sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
923 sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
924}
925
Aisheng Dong10fd0ad2014-08-27 15:26:28 +0800926static unsigned int esdhc_get_max_timeout_count(struct sdhci_host *host)
927{
928 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
Jisheng Zhang070e6d32016-02-16 21:08:20 +0800929 struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
Aisheng Dong10fd0ad2014-08-27 15:26:28 +0800930
931 return esdhc_is_usdhc(imx_data) ? 1 << 28 : 1 << 27;
932}
933
Aisheng Donge33eb8e22014-08-27 15:26:30 +0800934static void esdhc_set_timeout(struct sdhci_host *host, struct mmc_command *cmd)
935{
936 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
Jisheng Zhang070e6d32016-02-16 21:08:20 +0800937 struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
Aisheng Donge33eb8e22014-08-27 15:26:30 +0800938
939 /* use maximum timeout counter */
940 sdhci_writeb(host, esdhc_is_usdhc(imx_data) ? 0xF : 0xE,
941 SDHCI_TIMEOUT_CONTROL);
942}
943
Dong Aisheng6e9fd282013-10-18 19:48:43 +0800944static struct sdhci_ops sdhci_esdhc_ops = {
Richard Zhue1498602011-03-25 09:18:27 -0400945 .read_l = esdhc_readl_le,
Wolfram Sang0c6d49c2011-02-26 14:44:39 +0100946 .read_w = esdhc_readw_le,
Richard Zhue1498602011-03-25 09:18:27 -0400947 .write_l = esdhc_writel_le,
Wolfram Sang0c6d49c2011-02-26 14:44:39 +0100948 .write_w = esdhc_writew_le,
949 .write_b = esdhc_writeb_le,
Lucas Stach8ba95802013-06-05 15:13:25 +0200950 .set_clock = esdhc_pltfm_set_clock,
Lucas Stach0ddf03c2013-06-05 15:13:26 +0200951 .get_max_clock = esdhc_pltfm_get_max_clock,
Wolfram Sang0c6d49c2011-02-26 14:44:39 +0100952 .get_min_clock = esdhc_pltfm_get_min_clock,
Aisheng Dong10fd0ad2014-08-27 15:26:28 +0800953 .get_max_timeout_count = esdhc_get_max_timeout_count,
Shawn Guo913413c2011-06-21 22:41:51 +0800954 .get_ro = esdhc_pltfm_get_ro,
Aisheng Donge33eb8e22014-08-27 15:26:30 +0800955 .set_timeout = esdhc_set_timeout,
Russell King2317f562014-04-25 12:57:07 +0100956 .set_bus_width = esdhc_pltfm_set_bus_width,
Dong Aishengad932202013-09-13 19:11:35 +0800957 .set_uhs_signaling = esdhc_set_uhs_signaling,
Russell King0718e592014-04-25 12:57:18 +0100958 .reset = esdhc_reset,
Wolfram Sang0c6d49c2011-02-26 14:44:39 +0100959};
960
Lars-Peter Clausen1db5eeb2013-03-13 19:26:03 +0100961static const struct sdhci_pltfm_data sdhci_esdhc_imx_pdata = {
Richard Zhu97e4ba62011-08-11 16:51:46 -0400962 .quirks = ESDHC_DEFAULT_QUIRKS | SDHCI_QUIRK_NO_HISPD_BIT
963 | SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC
964 | SDHCI_QUIRK_BROKEN_ADMA_ZEROLEN_DESC
Shawn Guo85d65092011-05-27 23:48:12 +0800965 | SDHCI_QUIRK_BROKEN_CARD_DETECTION,
Shawn Guo85d65092011-05-27 23:48:12 +0800966 .ops = &sdhci_esdhc_ops,
967};
968
Dong Aishengf3f5cf32016-07-12 15:46:21 +0800969static void sdhci_esdhc_imx_hwinit(struct sdhci_host *host)
970{
971 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
972 struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
Dong Aisheng2b16cf32016-07-12 15:46:22 +0800973 int tmp;
Dong Aishengf3f5cf32016-07-12 15:46:21 +0800974
975 if (esdhc_is_usdhc(imx_data)) {
976 /*
977 * The imx6q ROM code will change the default watermark
978 * level setting to something insane. Change it back here.
979 */
980 writel(ESDHC_WTMK_DEFAULT_VAL, host->ioaddr + ESDHC_WTMK_LVL);
981
982 /*
983 * ROM code will change the bit burst_length_enable setting
984 * to zero if this usdhc is choosed to boot system. Change
985 * it back here, otherwise it will impact the performance a
986 * lot. This bit is used to enable/disable the burst length
987 * for the external AHB2AXI bridge, it's usefully especially
988 * for INCR transfer because without burst length indicator,
989 * the AHB2AXI bridge does not know the burst length in
990 * advance. And without burst length indicator, AHB INCR
991 * transfer can only be converted to singles on the AXI side.
992 */
993 writel(readl(host->ioaddr + SDHCI_HOST_CONTROL)
994 | ESDHC_BURST_LEN_EN_INCR,
995 host->ioaddr + SDHCI_HOST_CONTROL);
996 /*
997 * errata ESDHC_FLAG_ERR004536 fix for MX6Q TO1.2 and MX6DL
998 * TO1.1, it's harmless for MX6SL
999 */
1000 writel(readl(host->ioaddr + 0x6c) | BIT(7),
1001 host->ioaddr + 0x6c);
1002
1003 /* disable DLL_CTRL delay line settings */
1004 writel(0x0, host->ioaddr + ESDHC_DLL_CTRL);
Dong Aisheng2b16cf32016-07-12 15:46:22 +08001005
1006 if (imx_data->socdata->flags & ESDHC_FLAG_STD_TUNING) {
1007 tmp = readl(host->ioaddr + ESDHC_TUNING_CTRL);
1008 tmp |= ESDHC_STD_TUNING_EN |
1009 ESDHC_TUNING_START_TAP_DEFAULT;
1010 if (imx_data->boarddata.tuning_start_tap) {
1011 tmp &= ~ESDHC_TUNING_START_TAP_MASK;
1012 tmp |= imx_data->boarddata.tuning_start_tap;
1013 }
1014
1015 if (imx_data->boarddata.tuning_step) {
1016 tmp &= ~ESDHC_TUNING_STEP_MASK;
1017 tmp |= imx_data->boarddata.tuning_step
1018 << ESDHC_TUNING_STEP_SHIFT;
1019 }
1020 writel(tmp, host->ioaddr + ESDHC_TUNING_CTRL);
1021 }
Dong Aishengf3f5cf32016-07-12 15:46:21 +08001022 }
1023}
1024
Shawn Guoabfafc22011-06-30 15:44:44 +08001025#ifdef CONFIG_OF
Bill Pembertonc3be1ef2012-11-19 13:23:06 -05001026static int
Shawn Guoabfafc22011-06-30 15:44:44 +08001027sdhci_esdhc_imx_probe_dt(struct platform_device *pdev,
Sascha Hauer07bf2b52015-03-24 14:45:04 +01001028 struct sdhci_host *host,
Dong Aisheng91fa4252015-07-22 20:53:06 +08001029 struct pltfm_imx_data *imx_data)
Shawn Guoabfafc22011-06-30 15:44:44 +08001030{
1031 struct device_node *np = pdev->dev.of_node;
Dong Aisheng91fa4252015-07-22 20:53:06 +08001032 struct esdhc_platform_data *boarddata = &imx_data->boarddata;
Dong Aisheng4800e872015-07-22 20:53:05 +08001033 int ret;
Shawn Guoabfafc22011-06-30 15:44:44 +08001034
Shawn Guoabfafc22011-06-30 15:44:44 +08001035 if (of_get_property(np, "fsl,wp-controller", NULL))
1036 boarddata->wp_type = ESDHC_WP_CONTROLLER;
1037
Shawn Guoabfafc22011-06-30 15:44:44 +08001038 boarddata->wp_gpio = of_get_named_gpio(np, "wp-gpios", 0);
1039 if (gpio_is_valid(boarddata->wp_gpio))
1040 boarddata->wp_type = ESDHC_WP_GPIO;
1041
Haibo Chend407e30ba2015-08-11 19:38:27 +08001042 of_property_read_u32(np, "fsl,tuning-step", &boarddata->tuning_step);
Dong Aishengd87fc962016-07-12 15:46:15 +08001043 of_property_read_u32(np, "fsl,tuning-start-tap",
1044 &boarddata->tuning_start_tap);
Haibo Chend407e30ba2015-08-11 19:38:27 +08001045
Dong Aishengad932202013-09-13 19:11:35 +08001046 if (of_find_property(np, "no-1-8-v", NULL))
1047 boarddata->support_vsel = false;
1048 else
1049 boarddata->support_vsel = true;
1050
Dong Aisheng602519b2013-10-18 19:48:47 +08001051 if (of_property_read_u32(np, "fsl,delay-line", &boarddata->delay_line))
1052 boarddata->delay_line = 0;
1053
Sascha Hauer07bf2b52015-03-24 14:45:04 +01001054 mmc_of_parse_voltage(np, &host->ocr_mask);
1055
Dong Aisheng91fa4252015-07-22 20:53:06 +08001056 /* sdr50 and sdr104 needs work on 1.8v signal voltage */
1057 if ((boarddata->support_vsel) && esdhc_is_usdhc(imx_data) &&
1058 !IS_ERR(imx_data->pins_default)) {
1059 imx_data->pins_100mhz = pinctrl_lookup_state(imx_data->pinctrl,
1060 ESDHC_PINCTRL_STATE_100MHZ);
1061 imx_data->pins_200mhz = pinctrl_lookup_state(imx_data->pinctrl,
1062 ESDHC_PINCTRL_STATE_200MHZ);
1063 if (IS_ERR(imx_data->pins_100mhz) ||
1064 IS_ERR(imx_data->pins_200mhz)) {
1065 dev_warn(mmc_dev(host->mmc),
1066 "could not get ultra high speed state, work on normal mode\n");
1067 /*
1068 * fall back to not support uhs by specify no 1.8v quirk
1069 */
1070 host->quirks2 |= SDHCI_QUIRK2_NO_1_8_V;
1071 }
1072 } else {
1073 host->quirks2 |= SDHCI_QUIRK2_NO_1_8_V;
1074 }
1075
Fabio Estevam15064112015-05-09 09:57:08 -03001076 /* call to generic mmc_of_parse to support additional capabilities */
Dong Aisheng4800e872015-07-22 20:53:05 +08001077 ret = mmc_of_parse(host->mmc);
1078 if (ret)
1079 return ret;
1080
Arnd Bergmann287980e2016-05-27 23:23:25 +02001081 if (mmc_gpio_get_cd(host->mmc) >= 0)
Dong Aisheng4800e872015-07-22 20:53:05 +08001082 host->quirks &= ~SDHCI_QUIRK_BROKEN_CARD_DETECTION;
1083
1084 return 0;
Shawn Guoabfafc22011-06-30 15:44:44 +08001085}
1086#else
1087static inline int
1088sdhci_esdhc_imx_probe_dt(struct platform_device *pdev,
Sascha Hauer07bf2b52015-03-24 14:45:04 +01001089 struct sdhci_host *host,
Dong Aisheng91fa4252015-07-22 20:53:06 +08001090 struct pltfm_imx_data *imx_data)
Shawn Guoabfafc22011-06-30 15:44:44 +08001091{
1092 return -ENODEV;
1093}
1094#endif
1095
Dong Aisheng91fa4252015-07-22 20:53:06 +08001096static int sdhci_esdhc_imx_probe_nondt(struct platform_device *pdev,
1097 struct sdhci_host *host,
1098 struct pltfm_imx_data *imx_data)
1099{
1100 struct esdhc_platform_data *boarddata = &imx_data->boarddata;
1101 int err;
1102
1103 if (!host->mmc->parent->platform_data) {
1104 dev_err(mmc_dev(host->mmc), "no board data!\n");
1105 return -EINVAL;
1106 }
1107
1108 imx_data->boarddata = *((struct esdhc_platform_data *)
1109 host->mmc->parent->platform_data);
1110 /* write_protect */
1111 if (boarddata->wp_type == ESDHC_WP_GPIO) {
1112 err = mmc_gpio_request_ro(host->mmc, boarddata->wp_gpio);
1113 if (err) {
1114 dev_err(mmc_dev(host->mmc),
1115 "failed to request write-protect gpio!\n");
1116 return err;
1117 }
1118 host->mmc->caps2 |= MMC_CAP2_RO_ACTIVE_HIGH;
1119 }
1120
1121 /* card_detect */
1122 switch (boarddata->cd_type) {
1123 case ESDHC_CD_GPIO:
1124 err = mmc_gpio_request_cd(host->mmc, boarddata->cd_gpio, 0);
1125 if (err) {
1126 dev_err(mmc_dev(host->mmc),
1127 "failed to request card-detect gpio!\n");
1128 return err;
1129 }
1130 /* fall through */
1131
1132 case ESDHC_CD_CONTROLLER:
1133 /* we have a working card_detect back */
1134 host->quirks &= ~SDHCI_QUIRK_BROKEN_CARD_DETECTION;
1135 break;
1136
1137 case ESDHC_CD_PERMANENT:
1138 host->mmc->caps |= MMC_CAP_NONREMOVABLE;
1139 break;
1140
1141 case ESDHC_CD_NONE:
1142 break;
1143 }
1144
1145 switch (boarddata->max_bus_width) {
1146 case 8:
1147 host->mmc->caps |= MMC_CAP_8_BIT_DATA | MMC_CAP_4_BIT_DATA;
1148 break;
1149 case 4:
1150 host->mmc->caps |= MMC_CAP_4_BIT_DATA;
1151 break;
1152 case 1:
1153 default:
1154 host->quirks |= SDHCI_QUIRK_FORCE_1_BIT_DATA;
1155 break;
1156 }
1157
1158 return 0;
1159}
1160
Bill Pembertonc3be1ef2012-11-19 13:23:06 -05001161static int sdhci_esdhc_imx_probe(struct platform_device *pdev)
Wolfram Sang95f25ef2010-10-15 12:21:04 +02001162{
Shawn Guoabfafc22011-06-30 15:44:44 +08001163 const struct of_device_id *of_id =
1164 of_match_device(imx_esdhc_dt_ids, &pdev->dev);
Shawn Guo85d65092011-05-27 23:48:12 +08001165 struct sdhci_pltfm_host *pltfm_host;
1166 struct sdhci_host *host;
Wolfram Sang0c6d49c2011-02-26 14:44:39 +01001167 int err;
Richard Zhue1498602011-03-25 09:18:27 -04001168 struct pltfm_imx_data *imx_data;
Wolfram Sang95f25ef2010-10-15 12:21:04 +02001169
Jisheng Zhang070e6d32016-02-16 21:08:20 +08001170 host = sdhci_pltfm_init(pdev, &sdhci_esdhc_imx_pdata,
1171 sizeof(*imx_data));
Shawn Guo85d65092011-05-27 23:48:12 +08001172 if (IS_ERR(host))
1173 return PTR_ERR(host);
1174
1175 pltfm_host = sdhci_priv(host);
1176
Jisheng Zhang070e6d32016-02-16 21:08:20 +08001177 imx_data = sdhci_pltfm_priv(pltfm_host);
Shawn Guo57ed3312011-06-30 09:24:26 +08001178
Shawn Guof47c4bb2013-10-17 15:19:47 +08001179 imx_data->socdata = of_id ? of_id->data : (struct esdhc_soc_data *)
1180 pdev->id_entry->driver_data;
Shawn Guo85d65092011-05-27 23:48:12 +08001181
Sascha Hauer52dac612012-03-07 09:31:34 +01001182 imx_data->clk_ipg = devm_clk_get(&pdev->dev, "ipg");
1183 if (IS_ERR(imx_data->clk_ipg)) {
1184 err = PTR_ERR(imx_data->clk_ipg);
Shawn Guoe3af31c2012-11-26 14:39:43 +08001185 goto free_sdhci;
Wolfram Sang95f25ef2010-10-15 12:21:04 +02001186 }
Sascha Hauer52dac612012-03-07 09:31:34 +01001187
1188 imx_data->clk_ahb = devm_clk_get(&pdev->dev, "ahb");
1189 if (IS_ERR(imx_data->clk_ahb)) {
1190 err = PTR_ERR(imx_data->clk_ahb);
Shawn Guoe3af31c2012-11-26 14:39:43 +08001191 goto free_sdhci;
Sascha Hauer52dac612012-03-07 09:31:34 +01001192 }
1193
1194 imx_data->clk_per = devm_clk_get(&pdev->dev, "per");
1195 if (IS_ERR(imx_data->clk_per)) {
1196 err = PTR_ERR(imx_data->clk_per);
Shawn Guoe3af31c2012-11-26 14:39:43 +08001197 goto free_sdhci;
Sascha Hauer52dac612012-03-07 09:31:34 +01001198 }
1199
1200 pltfm_host->clk = imx_data->clk_per;
Dong Aishenga9748622013-12-26 15:23:53 +08001201 pltfm_host->clock = clk_get_rate(pltfm_host->clk);
Sascha Hauer52dac612012-03-07 09:31:34 +01001202 clk_prepare_enable(imx_data->clk_per);
1203 clk_prepare_enable(imx_data->clk_ipg);
1204 clk_prepare_enable(imx_data->clk_ahb);
Wolfram Sang95f25ef2010-10-15 12:21:04 +02001205
Dong Aishengad932202013-09-13 19:11:35 +08001206 imx_data->pinctrl = devm_pinctrl_get(&pdev->dev);
Dong Aishenge62d8b82012-05-11 14:56:01 +08001207 if (IS_ERR(imx_data->pinctrl)) {
1208 err = PTR_ERR(imx_data->pinctrl);
Shawn Guoe3af31c2012-11-26 14:39:43 +08001209 goto disable_clk;
Dong Aishenge62d8b82012-05-11 14:56:01 +08001210 }
1211
Dong Aishengad932202013-09-13 19:11:35 +08001212 imx_data->pins_default = pinctrl_lookup_state(imx_data->pinctrl,
1213 PINCTRL_STATE_DEFAULT);
Dirk Behmecd529af2014-10-01 04:25:32 -05001214 if (IS_ERR(imx_data->pins_default))
1215 dev_warn(mmc_dev(host->mmc), "could not get default state\n");
Dong Aishengad932202013-09-13 19:11:35 +08001216
Shawn Guof47c4bb2013-10-17 15:19:47 +08001217 if (imx_data->socdata->flags & ESDHC_FLAG_ENGCM07207)
Wolfram Sang0c6d49c2011-02-26 14:44:39 +01001218 /* Fix errata ENGcm07207 present on i.MX25 and i.MX35 */
Richard Zhu97e4ba62011-08-11 16:51:46 -04001219 host->quirks |= SDHCI_QUIRK_NO_MULTIBLOCK
1220 | SDHCI_QUIRK_BROKEN_ADMA;
Wolfram Sang0c6d49c2011-02-26 14:44:39 +01001221
Dong Aisheng69ed60e2013-10-18 19:48:49 +08001222 if (esdhc_is_usdhc(imx_data)) {
Dong Aisheng69ed60e2013-10-18 19:48:49 +08001223 host->quirks2 |= SDHCI_QUIRK2_PRESET_VALUE_BROKEN;
Dong Aishenge2997c92013-10-30 22:09:52 +08001224 host->mmc->caps |= MMC_CAP_1_8V_DDR;
Dong Aisheng4245aff2015-05-27 18:13:31 +08001225 if (!(imx_data->socdata->flags & ESDHC_FLAG_HS200))
1226 host->quirks2 |= SDHCI_QUIRK2_BROKEN_HS200;
Dong Aishenga75dcbf2016-07-12 15:46:24 +08001227
1228 /* clear tuning bits in case ROM has set it already */
1229 writel(0x0, host->ioaddr + ESDHC_MIX_CTRL);
1230 writel(0x0, host->ioaddr + SDHCI_ACMD12_ERR);
1231 writel(0x0, host->ioaddr + ESDHC_TUNE_CTRL_STATUS);
Dong Aisheng69ed60e2013-10-18 19:48:49 +08001232 }
Shawn Guof750ba92011-11-10 16:39:32 +08001233
Dong Aisheng6e9fd282013-10-18 19:48:43 +08001234 if (imx_data->socdata->flags & ESDHC_FLAG_MAN_TUNING)
1235 sdhci_esdhc_ops.platform_execute_tuning =
1236 esdhc_executing_tuning;
Dong Aisheng8b2bb0ad2013-11-04 16:38:27 +08001237
Dong Aisheng18094432015-05-27 18:13:28 +08001238 if (imx_data->socdata->flags & ESDHC_FLAG_ERR004536)
1239 host->quirks |= SDHCI_QUIRK_BROKEN_ADMA;
1240
Haibo Chen28b07672015-08-11 19:38:26 +08001241 if (imx_data->socdata->flags & ESDHC_FLAG_HS400)
1242 host->quirks2 |= SDHCI_QUIRK2_CAPS_BIT63_FOR_HS400;
1243
Dong Aisheng91fa4252015-07-22 20:53:06 +08001244 if (of_id)
1245 err = sdhci_esdhc_imx_probe_dt(pdev, host, imx_data);
1246 else
1247 err = sdhci_esdhc_imx_probe_nondt(pdev, host, imx_data);
1248 if (err)
1249 goto disable_clk;
Dong Aishengad932202013-09-13 19:11:35 +08001250
Dong Aishengf3f5cf32016-07-12 15:46:21 +08001251 sdhci_esdhc_imx_hwinit(host);
1252
Shawn Guo85d65092011-05-27 23:48:12 +08001253 err = sdhci_add_host(host);
1254 if (err)
Shawn Guoe3af31c2012-11-26 14:39:43 +08001255 goto disable_clk;
Shawn Guo85d65092011-05-27 23:48:12 +08001256
Dong Aisheng89d7e5c2013-11-04 16:38:29 +08001257 pm_runtime_set_active(&pdev->dev);
Dong Aisheng89d7e5c2013-11-04 16:38:29 +08001258 pm_runtime_set_autosuspend_delay(&pdev->dev, 50);
1259 pm_runtime_use_autosuspend(&pdev->dev);
1260 pm_suspend_ignore_children(&pdev->dev, 1);
Ulf Hansson77903c02014-12-11 15:12:25 +01001261 pm_runtime_enable(&pdev->dev);
Dong Aisheng89d7e5c2013-11-04 16:38:29 +08001262
Wolfram Sang95f25ef2010-10-15 12:21:04 +02001263 return 0;
Wolfram Sang7e29c302011-02-26 14:44:41 +01001264
Shawn Guoe3af31c2012-11-26 14:39:43 +08001265disable_clk:
Sascha Hauer52dac612012-03-07 09:31:34 +01001266 clk_disable_unprepare(imx_data->clk_per);
1267 clk_disable_unprepare(imx_data->clk_ipg);
1268 clk_disable_unprepare(imx_data->clk_ahb);
Shawn Guoe3af31c2012-11-26 14:39:43 +08001269free_sdhci:
Shawn Guo85d65092011-05-27 23:48:12 +08001270 sdhci_pltfm_free(pdev);
1271 return err;
Wolfram Sang95f25ef2010-10-15 12:21:04 +02001272}
1273
Bill Pemberton6e0ee712012-11-19 13:26:03 -05001274static int sdhci_esdhc_imx_remove(struct platform_device *pdev)
Wolfram Sang95f25ef2010-10-15 12:21:04 +02001275{
Shawn Guo85d65092011-05-27 23:48:12 +08001276 struct sdhci_host *host = platform_get_drvdata(pdev);
Wolfram Sang95f25ef2010-10-15 12:21:04 +02001277 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
Jisheng Zhang070e6d32016-02-16 21:08:20 +08001278 struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
Shawn Guo85d65092011-05-27 23:48:12 +08001279 int dead = (readl(host->ioaddr + SDHCI_INT_STATUS) == 0xffffffff);
1280
Ulf Hansson0b414362014-12-11 14:56:15 +01001281 pm_runtime_get_sync(&pdev->dev);
1282 pm_runtime_disable(&pdev->dev);
1283 pm_runtime_put_noidle(&pdev->dev);
1284
Shawn Guo85d65092011-05-27 23:48:12 +08001285 sdhci_remove_host(host, dead);
Wolfram Sang0c6d49c2011-02-26 14:44:39 +01001286
Ulf Hansson0b414362014-12-11 14:56:15 +01001287 clk_disable_unprepare(imx_data->clk_per);
1288 clk_disable_unprepare(imx_data->clk_ipg);
1289 clk_disable_unprepare(imx_data->clk_ahb);
Sascha Hauer52dac612012-03-07 09:31:34 +01001290
Shawn Guo85d65092011-05-27 23:48:12 +08001291 sdhci_pltfm_free(pdev);
1292
1293 return 0;
Wolfram Sang95f25ef2010-10-15 12:21:04 +02001294}
1295
Ulf Hansson2788ed42016-07-27 11:46:25 +02001296#ifdef CONFIG_PM_SLEEP
Dong Aisheng04143fb2016-07-12 15:46:12 +08001297static int sdhci_esdhc_suspend(struct device *dev)
1298{
Ulf Hansson3e3274a2016-07-27 12:17:14 +02001299 struct sdhci_host *host = dev_get_drvdata(dev);
1300
1301 return sdhci_suspend_host(host);
Dong Aisheng04143fb2016-07-12 15:46:12 +08001302}
1303
1304static int sdhci_esdhc_resume(struct device *dev)
1305{
Dong Aishengcc17e122016-07-12 15:46:13 +08001306 struct sdhci_host *host = dev_get_drvdata(dev);
Dong Aishengcc17e122016-07-12 15:46:13 +08001307
Dong Aisheng19dbfdd2016-07-12 15:46:23 +08001308 /* re-initialize hw state in case it's lost in low power mode */
1309 sdhci_esdhc_imx_hwinit(host);
Dong Aishengcc17e122016-07-12 15:46:13 +08001310
Ulf Hansson3e3274a2016-07-27 12:17:14 +02001311 return sdhci_resume_host(host);
Dong Aisheng04143fb2016-07-12 15:46:12 +08001312}
Ulf Hansson2788ed42016-07-27 11:46:25 +02001313#endif
Dong Aisheng04143fb2016-07-12 15:46:12 +08001314
Ulf Hansson2788ed42016-07-27 11:46:25 +02001315#ifdef CONFIG_PM
Dong Aisheng89d7e5c2013-11-04 16:38:29 +08001316static int sdhci_esdhc_runtime_suspend(struct device *dev)
1317{
1318 struct sdhci_host *host = dev_get_drvdata(dev);
1319 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
Jisheng Zhang070e6d32016-02-16 21:08:20 +08001320 struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
Dong Aisheng89d7e5c2013-11-04 16:38:29 +08001321 int ret;
1322
1323 ret = sdhci_runtime_suspend_host(host);
1324
Russell Kingbe138552014-04-25 12:55:56 +01001325 if (!sdhci_sdio_irq_enabled(host)) {
1326 clk_disable_unprepare(imx_data->clk_per);
1327 clk_disable_unprepare(imx_data->clk_ipg);
1328 }
Dong Aisheng89d7e5c2013-11-04 16:38:29 +08001329 clk_disable_unprepare(imx_data->clk_ahb);
1330
1331 return ret;
1332}
1333
1334static int sdhci_esdhc_runtime_resume(struct device *dev)
1335{
1336 struct sdhci_host *host = dev_get_drvdata(dev);
1337 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
Jisheng Zhang070e6d32016-02-16 21:08:20 +08001338 struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host);
Dong Aisheng89d7e5c2013-11-04 16:38:29 +08001339
Russell Kingbe138552014-04-25 12:55:56 +01001340 if (!sdhci_sdio_irq_enabled(host)) {
1341 clk_prepare_enable(imx_data->clk_per);
1342 clk_prepare_enable(imx_data->clk_ipg);
1343 }
Dong Aisheng89d7e5c2013-11-04 16:38:29 +08001344 clk_prepare_enable(imx_data->clk_ahb);
1345
1346 return sdhci_runtime_resume_host(host);
1347}
1348#endif
1349
1350static const struct dev_pm_ops sdhci_esdhc_pmops = {
Dong Aisheng04143fb2016-07-12 15:46:12 +08001351 SET_SYSTEM_SLEEP_PM_OPS(sdhci_esdhc_suspend, sdhci_esdhc_resume)
Dong Aisheng89d7e5c2013-11-04 16:38:29 +08001352 SET_RUNTIME_PM_OPS(sdhci_esdhc_runtime_suspend,
1353 sdhci_esdhc_runtime_resume, NULL)
1354};
1355
Shawn Guo85d65092011-05-27 23:48:12 +08001356static struct platform_driver sdhci_esdhc_imx_driver = {
1357 .driver = {
1358 .name = "sdhci-esdhc-imx",
Shawn Guoabfafc22011-06-30 15:44:44 +08001359 .of_match_table = imx_esdhc_dt_ids,
Dong Aisheng89d7e5c2013-11-04 16:38:29 +08001360 .pm = &sdhci_esdhc_pmops,
Shawn Guo85d65092011-05-27 23:48:12 +08001361 },
Shawn Guo57ed3312011-06-30 09:24:26 +08001362 .id_table = imx_esdhc_devtype,
Shawn Guo85d65092011-05-27 23:48:12 +08001363 .probe = sdhci_esdhc_imx_probe,
Bill Pemberton0433c142012-11-19 13:20:26 -05001364 .remove = sdhci_esdhc_imx_remove,
Wolfram Sang95f25ef2010-10-15 12:21:04 +02001365};
Shawn Guo85d65092011-05-27 23:48:12 +08001366
Axel Lind1f81a62011-11-26 12:55:43 +08001367module_platform_driver(sdhci_esdhc_imx_driver);
Shawn Guo85d65092011-05-27 23:48:12 +08001368
1369MODULE_DESCRIPTION("SDHCI driver for Freescale i.MX eSDHC");
Wolfram Sang035ff832015-04-20 15:51:42 +02001370MODULE_AUTHOR("Wolfram Sang <kernel@pengutronix.de>");
Shawn Guo85d65092011-05-27 23:48:12 +08001371MODULE_LICENSE("GPL v2");