blob: 0a27805cbbbd0e14f2988ffec5f207909628d65b [file] [log] [blame]
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001/*
Vasundhara Volamd19261b2015-05-06 05:30:39 -04002 * Copyright (C) 2005 - 2015 Emulex
Sathya Perla6b7c5b92009-03-11 23:32:03 -07003 * All rights reserved.
4 *
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License version 2
7 * as published by the Free Software Foundation. The full GNU General
8 * Public License is included in this distribution in the file called COPYING.
9 *
10 * Contact Information:
Ajit Khaparded2145cd2011-03-16 08:20:46 +000011 * linux-drivers@emulex.com
Sathya Perla6b7c5b92009-03-11 23:32:03 -070012 *
Ajit Khaparded2145cd2011-03-16 08:20:46 +000013 * Emulex
14 * 3333 Susan Street
15 * Costa Mesa, CA 92626
Sathya Perla6b7c5b92009-03-11 23:32:03 -070016 */
17
18#ifndef BE_H
19#define BE_H
20
21#include <linux/pci.h>
22#include <linux/etherdevice.h>
Sathya Perla6b7c5b92009-03-11 23:32:03 -070023#include <linux/delay.h>
24#include <net/tcp.h>
25#include <net/ip.h>
26#include <net/ipv6.h>
27#include <linux/if_vlan.h>
28#include <linux/workqueue.h>
29#include <linux/interrupt.h>
Ajit Khaparde84517482009-09-04 03:12:16 +000030#include <linux/firmware.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090031#include <linux/slab.h>
Sathya Perlaab1594e2011-07-25 19:10:15 +000032#include <linux/u64_stats_sync.h>
Padmanabh Ratnakard658d982015-03-26 03:05:08 -040033#include <linux/cpumask.h>
Venkata Duvvuru29e91222015-05-13 13:00:12 +053034#include <linux/hwmon.h>
35#include <linux/hwmon-sysfs.h>
Sathya Perla6b7c5b92009-03-11 23:32:03 -070036
37#include "be_hw.h"
Parav Pandit045508a2012-03-26 14:27:13 +000038#include "be_roce.h"
Sathya Perla6b7c5b92009-03-11 23:32:03 -070039
Sathya Perlaa78dfcb2015-07-10 05:32:51 -040040#define DRV_VER "10.6.0.3"
Sathya Perla6b7c5b92009-03-11 23:32:03 -070041#define DRV_NAME "be2net"
Sarveshwar Bandi00d3d512013-01-28 04:17:01 +000042#define BE_NAME "Emulex BladeEngine2"
43#define BE3_NAME "Emulex BladeEngine3"
44#define OC_NAME "Emulex OneConnect"
Sathya Perlafe6d2a32010-11-21 23:25:50 +000045#define OC_NAME_BE OC_NAME "(be3)"
46#define OC_NAME_LANCER OC_NAME "(Lancer)"
Ajit Khapardeecedb6a2011-12-15 06:31:38 +000047#define OC_NAME_SH OC_NAME "(Skyhawk)"
Suresh Reddyf3effb452014-01-15 13:23:37 +053048#define DRV_DESC "Emulex OneConnect NIC Driver"
Sathya Perla6b7c5b92009-03-11 23:32:03 -070049
Ajit Khapardec4ca2372009-05-18 15:38:55 -070050#define BE_VENDOR_ID 0x19a2
Sathya Perlafe6d2a32010-11-21 23:25:50 +000051#define EMULEX_VENDOR_ID 0x10df
Ajit Khapardec4ca2372009-05-18 15:38:55 -070052#define BE_DEVICE_ID1 0x211
Ajit Khaparde12d7ea22009-10-16 18:02:12 -070053#define BE_DEVICE_ID2 0x221
Sathya Perlafe6d2a32010-11-21 23:25:50 +000054#define OC_DEVICE_ID1 0x700 /* Device Id for BE2 cards */
55#define OC_DEVICE_ID2 0x710 /* Device Id for BE3 cards */
56#define OC_DEVICE_ID3 0xe220 /* Device id for Lancer cards */
Mammatha Edhala12f4d0a2011-05-18 03:26:22 +000057#define OC_DEVICE_ID4 0xe228 /* Device id for VF in Lancer */
Ajit Khapardeecedb6a2011-12-15 06:31:38 +000058#define OC_DEVICE_ID5 0x720 /* Device Id for Skyhawk cards */
Padmanabh Ratnakar76b73532012-10-20 06:04:40 +000059#define OC_DEVICE_ID6 0x728 /* Device id for VF in SkyHawk */
Ajit Khaparde4762f6c2012-03-18 06:23:11 +000060#define OC_SUBSYS_DEVICE_ID1 0xE602
61#define OC_SUBSYS_DEVICE_ID2 0xE642
62#define OC_SUBSYS_DEVICE_ID3 0xE612
63#define OC_SUBSYS_DEVICE_ID4 0xE652
Ajit Khapardec4ca2372009-05-18 15:38:55 -070064
Sathya Perla6b7c5b92009-03-11 23:32:03 -070065/* Number of bytes of an RX frame that are copied to skb->data */
Sathya Perla2e588f82011-03-11 02:49:26 +000066#define BE_HDR_LEN ((u16) 64)
Eric Dumazetbb349bb2012-01-25 03:56:30 +000067/* allocate extra space to allow tunneling decapsulation without head reallocation */
68#define BE_RX_SKB_ALLOC_SIZE (BE_HDR_LEN + 64)
69
Sathya Perla6b7c5b92009-03-11 23:32:03 -070070#define BE_MAX_JUMBO_FRAME_SIZE 9018
71#define BE_MIN_MTU 256
Kalesh AP0d3f5cc2014-09-02 09:56:53 +053072#define BE_MAX_MTU (BE_MAX_JUMBO_FRAME_SIZE - \
73 (ETH_HLEN + ETH_FCS_LEN))
Sathya Perla6b7c5b92009-03-11 23:32:03 -070074
75#define BE_NUM_VLANS_SUPPORTED 64
Sathya Perla2632baf2013-10-01 16:00:00 +053076#define BE_MAX_EQD 128u
Sathya Perla6b7c5b92009-03-11 23:32:03 -070077#define BE_MAX_TX_FRAG_COUNT 30
78
79#define EVNT_Q_LEN 1024
80#define TX_Q_LEN 2048
81#define TX_CQ_LEN 1024
82#define RX_Q_LEN 1024 /* Does not support any other value */
83#define RX_CQ_LEN 1024
Sathya Perla5fb379e2009-06-18 00:02:59 +000084#define MCC_Q_LEN 128 /* total size not to exceed 8 pages */
Sathya Perla6b7c5b92009-03-11 23:32:03 -070085#define MCC_CQ_LEN 256
86
Sathya Perla10ef9ab2012-02-09 18:05:27 +000087#define BE2_MAX_RSS_QS 4
Sathya Perla68d7bdc2013-08-27 16:57:35 +053088#define BE3_MAX_RSS_QS 16
89#define BE3_MAX_TX_QS 16
90#define BE3_MAX_EVT_QS 16
Suresh Reddye3dc8672014-01-06 13:02:25 +053091#define BE3_SRIOV_MAX_EVT_QS 8
Sathya Perla10ef9ab2012-02-09 18:05:27 +000092
Vasundhara Volamf2858732015-03-04 00:44:33 -050093#define MAX_RSS_IFACES 15
Sathya Perla68d7bdc2013-08-27 16:57:35 +053094#define MAX_RX_QS 32
95#define MAX_EVT_QS 32
96#define MAX_TX_QS 32
97
Parav Pandit045508a2012-03-26 14:27:13 +000098#define MAX_ROCE_EQS 5
Sathya Perla68d7bdc2013-08-27 16:57:35 +053099#define MAX_MSIX_VECTORS 32
Sathya Perla92bf14a2013-08-27 16:57:32 +0530100#define MIN_MSIX_VECTORS 1
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700101#define BE_NAPI_WEIGHT 64
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000102#define MAX_RX_POST BE_NAPI_WEIGHT /* Frags posted at a time */
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700103#define RX_FRAGS_REFILL_WM (RX_Q_LEN - MAX_RX_POST)
Ajit Khaparde69304cc2015-04-08 16:59:48 -0500104#define MAX_NUM_POST_ERX_DB 255u
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700105
Vasundhara Volam7c5a5242012-08-28 20:37:41 +0000106#define MAX_VFS 30 /* Max VFs supported by BE3 FW */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000107#define FW_VER_LEN 32
Sriharsha Basavapatnaa155a5d2015-07-22 11:15:12 +0530108#define CNTL_SERIAL_NUM_WORDS 8 /* Controller serial number words */
109#define CNTL_SERIAL_NUM_WORD_SZ (sizeof(u16)) /* Byte-sz of serial num word */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000110
Venkata Duvvurue2557872014-04-21 15:38:00 +0530111#define RSS_INDIR_TABLE_LEN 128
112#define RSS_HASH_KEY_LEN 40
113
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700114struct be_dma_mem {
115 void *va;
116 dma_addr_t dma;
117 u32 size;
118};
119
120struct be_queue_info {
121 struct be_dma_mem dma_mem;
122 u16 len;
123 u16 entry_size; /* Size of an element in the queue */
124 u16 id;
125 u16 tail, head;
126 bool created;
127 atomic_t used; /* Number of valid elements in the queue */
128};
129
Sathya Perla5fb379e2009-06-18 00:02:59 +0000130static inline u32 MODULO(u16 val, u16 limit)
131{
132 BUG_ON(limit & (limit - 1));
133 return val & (limit - 1);
134}
135
136static inline void index_adv(u16 *index, u16 val, u16 limit)
137{
138 *index = MODULO((*index + val), limit);
139}
140
141static inline void index_inc(u16 *index, u16 limit)
142{
143 *index = MODULO((*index + 1), limit);
144}
145
146static inline void *queue_head_node(struct be_queue_info *q)
147{
148 return q->dma_mem.va + q->head * q->entry_size;
149}
150
151static inline void *queue_tail_node(struct be_queue_info *q)
152{
153 return q->dma_mem.va + q->tail * q->entry_size;
154}
155
Somnath Kotur3de09452011-09-30 07:25:05 +0000156static inline void *queue_index_node(struct be_queue_info *q, u16 index)
157{
158 return q->dma_mem.va + index * q->entry_size;
159}
160
Sathya Perla5fb379e2009-06-18 00:02:59 +0000161static inline void queue_head_inc(struct be_queue_info *q)
162{
163 index_inc(&q->head, q->len);
164}
165
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000166static inline void index_dec(u16 *index, u16 limit)
167{
168 *index = MODULO((*index - 1), limit);
169}
170
Sathya Perla5fb379e2009-06-18 00:02:59 +0000171static inline void queue_tail_inc(struct be_queue_info *q)
172{
173 index_inc(&q->tail, q->len);
174}
175
Sathya Perla5fb379e2009-06-18 00:02:59 +0000176struct be_eq_obj {
177 struct be_queue_info q;
178 char desc[32];
179
180 /* Adaptive interrupt coalescing (AIC) info */
181 bool enable_aic;
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000182 u32 min_eqd; /* in usecs */
183 u32 max_eqd; /* in usecs */
184 u32 eqd; /* configured val when aic is off */
185 u32 cur_eqd; /* in usecs */
Sathya Perla5fb379e2009-06-18 00:02:59 +0000186
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000187 u8 idx; /* array index */
Sathya Perlaf2f781a2013-08-27 16:57:30 +0530188 u8 msix_idx;
Sathya Perlad0b9cec2013-01-11 22:47:02 +0000189 u16 spurious_intr;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000190 struct napi_struct napi;
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000191 struct be_adapter *adapter;
Padmanabh Ratnakard658d982015-03-26 03:05:08 -0400192 cpumask_var_t affinity_mask;
Sathya Perla6384a4d2013-10-25 10:40:16 +0530193
194#ifdef CONFIG_NET_RX_BUSY_POLL
195#define BE_EQ_IDLE 0
196#define BE_EQ_NAPI 1 /* napi owns this EQ */
197#define BE_EQ_POLL 2 /* poll owns this EQ */
198#define BE_EQ_LOCKED (BE_EQ_NAPI | BE_EQ_POLL)
199#define BE_EQ_NAPI_YIELD 4 /* napi yielded this EQ */
200#define BE_EQ_POLL_YIELD 8 /* poll yielded this EQ */
201#define BE_EQ_YIELD (BE_EQ_NAPI_YIELD | BE_EQ_POLL_YIELD)
202#define BE_EQ_USER_PEND (BE_EQ_POLL | BE_EQ_POLL_YIELD)
203 unsigned int state;
204 spinlock_t lock; /* lock to serialize napi and busy-poll */
205#endif /* CONFIG_NET_RX_BUSY_POLL */
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000206} ____cacheline_aligned_in_smp;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000207
Sathya Perla2632baf2013-10-01 16:00:00 +0530208struct be_aic_obj { /* Adaptive interrupt coalescing (AIC) info */
209 bool enable;
210 u32 min_eqd; /* in usecs */
211 u32 max_eqd; /* in usecs */
212 u32 prev_eqd; /* in usecs */
213 u32 et_eqd; /* configured val when aic is off */
214 ulong jiffies;
215 u64 rx_pkts_prev; /* Used to calculate RX pps */
216 u64 tx_reqs_prev; /* Used to calculate TX pps */
217};
218
Sathya Perla6384a4d2013-10-25 10:40:16 +0530219enum {
220 NAPI_POLLING,
221 BUSY_POLLING
222};
223
Sathya Perla5fb379e2009-06-18 00:02:59 +0000224struct be_mcc_obj {
225 struct be_queue_info q;
226 struct be_queue_info cq;
Sathya Perla7a1e9b22010-02-17 01:35:11 +0000227 bool rearm_cq;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000228};
229
Sathya Perla3abcded2010-10-03 22:12:27 -0700230struct be_tx_stats {
Sathya Perlaac124ff2011-07-25 19:10:14 +0000231 u64 tx_bytes;
232 u64 tx_pkts;
Sriharsha Basavapatna8670f2a2015-07-29 19:35:32 +0530233 u64 tx_vxlan_offload_pkts;
Sathya Perlaac124ff2011-07-25 19:10:14 +0000234 u64 tx_reqs;
Sathya Perlaac124ff2011-07-25 19:10:14 +0000235 u64 tx_compl;
236 ulong tx_jiffies;
237 u32 tx_stops;
Sathya Perlabc617522013-10-01 16:00:01 +0530238 u32 tx_drv_drops; /* pkts dropped by driver */
Kalesh AP512bb8a2014-09-02 09:56:49 +0530239 /* the error counters are described in be_ethtool.c */
240 u32 tx_hdr_parse_err;
241 u32 tx_dma_err;
242 u32 tx_tso_err;
243 u32 tx_spoof_check_err;
244 u32 tx_qinq_err;
245 u32 tx_internal_parity_err;
Sathya Perlaab1594e2011-07-25 19:10:15 +0000246 struct u64_stats_sync sync;
247 struct u64_stats_sync sync_compl;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700248};
249
Sriharsha Basavapatna152ffe52015-02-16 08:03:47 +0530250/* Structure to hold some data of interest obtained from a TX CQE */
251struct be_tx_compl_info {
252 u8 status; /* Completion status */
253 u16 end_index; /* Completed TXQ Index */
254};
255
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700256struct be_tx_obj {
Vasundhara Volam94d73aa2013-04-21 23:28:14 +0000257 u32 db_offset;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700258 struct be_queue_info q;
259 struct be_queue_info cq;
Sriharsha Basavapatna152ffe52015-02-16 08:03:47 +0530260 struct be_tx_compl_info txcp;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700261 /* Remember the skbs that were transmitted */
262 struct sk_buff *sent_skb_list[TX_Q_LEN];
Sathya Perla3c8def92011-06-12 20:01:58 +0000263 struct be_tx_stats stats;
Sathya Perla5f07b3c2015-01-05 05:48:34 -0500264 u16 pend_wrb_cnt; /* Number of WRBs yet to be given to HW */
265 u16 last_req_wrb_cnt; /* wrb cnt of the last req in the Q */
266 u16 last_req_hdr; /* index of the last req's hdr-wrb */
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000267} ____cacheline_aligned_in_smp;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700268
269/* Struct to remember the pages posted for rx frags */
270struct be_rx_page_info {
271 struct page *page;
Sathya Perlae50287b2014-03-04 12:14:38 +0530272 /* set to page-addr for last frag of the page & frag-addr otherwise */
FUJITA Tomonorifac6da52010-04-01 16:53:22 +0000273 DEFINE_DMA_UNMAP_ADDR(bus);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700274 u16 page_offset;
Sathya Perlae50287b2014-03-04 12:14:38 +0530275 bool last_frag; /* last frag of the page */
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700276};
277
Sathya Perla3abcded2010-10-03 22:12:27 -0700278struct be_rx_stats {
Sathya Perla3abcded2010-10-03 22:12:27 -0700279 u64 rx_bytes;
Sathya Perla3abcded2010-10-03 22:12:27 -0700280 u64 rx_pkts;
Sriharsha Basavapatna8670f2a2015-07-29 19:35:32 +0530281 u64 rx_vxlan_offload_pkts;
Sathya Perlaac124ff2011-07-25 19:10:14 +0000282 u32 rx_drops_no_skbs; /* skb allocation errors */
283 u32 rx_drops_no_frags; /* HW has no fetched frags */
284 u32 rx_post_fail; /* page post alloc failures */
Sathya Perlaac124ff2011-07-25 19:10:14 +0000285 u32 rx_compl;
Sathya Perla3abcded2010-10-03 22:12:27 -0700286 u32 rx_mcast_pkts;
Sathya Perlaac124ff2011-07-25 19:10:14 +0000287 u32 rx_compl_err; /* completions with err set */
Sathya Perlaab1594e2011-07-25 19:10:15 +0000288 struct u64_stats_sync sync;
Sathya Perla3abcded2010-10-03 22:12:27 -0700289};
290
Sathya Perla2e588f82011-03-11 02:49:26 +0000291struct be_rx_compl_info {
292 u32 rss_hash;
Somnath Kotur6709d952011-05-04 22:40:46 +0000293 u16 vlan_tag;
Sathya Perla2e588f82011-03-11 02:49:26 +0000294 u16 pkt_size;
Sathya Perla12004ae2011-08-02 19:57:46 +0000295 u16 port;
Sathya Perla2e588f82011-03-11 02:49:26 +0000296 u8 vlanf;
297 u8 num_rcvd;
298 u8 err;
299 u8 ipf;
300 u8 tcpf;
301 u8 udpf;
302 u8 ip_csum;
303 u8 l4_csum;
304 u8 ipv6;
Vasundhara Volamf93f1602014-02-12 16:09:25 +0530305 u8 qnq;
Sathya Perla2e588f82011-03-11 02:49:26 +0000306 u8 pkt_type;
Somnath Koture38b1702013-05-29 22:55:56 +0000307 u8 ip_frag;
Sathya Perlac9c47142014-03-27 10:46:19 +0530308 u8 tunneled;
Sathya Perla2e588f82011-03-11 02:49:26 +0000309};
310
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700311struct be_rx_obj {
Sathya Perla3abcded2010-10-03 22:12:27 -0700312 struct be_adapter *adapter;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700313 struct be_queue_info q;
314 struct be_queue_info cq;
Sathya Perla2e588f82011-03-11 02:49:26 +0000315 struct be_rx_compl_info rxcp;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700316 struct be_rx_page_info page_info_tbl[RX_Q_LEN];
Sathya Perla3abcded2010-10-03 22:12:27 -0700317 struct be_rx_stats stats;
318 u8 rss_id;
319 bool rx_post_starved; /* Zero rx frags have been posted to BE */
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000320} ____cacheline_aligned_in_smp;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700321
Ajit Khaparde609ff3b2011-02-20 11:42:07 +0000322struct be_drv_stats {
Sathya Perlaac124ff2011-07-25 19:10:14 +0000323 u32 eth_red_drops;
Vasundhara Volamd3de1542014-09-02 09:56:50 +0530324 u32 dma_map_errors;
Sathya Perlaac124ff2011-07-25 19:10:14 +0000325 u32 rx_drops_no_pbuf;
326 u32 rx_drops_no_txpb;
327 u32 rx_drops_no_erx_descr;
328 u32 rx_drops_no_tpre_descr;
329 u32 rx_drops_too_many_frags;
Sathya Perlaac124ff2011-07-25 19:10:14 +0000330 u32 forwarded_packets;
331 u32 rx_drops_mtu;
332 u32 rx_crc_errors;
333 u32 rx_alignment_symbol_errors;
334 u32 rx_pause_frames;
335 u32 rx_priority_pause_frames;
336 u32 rx_control_frames;
337 u32 rx_in_range_errors;
338 u32 rx_out_range_errors;
339 u32 rx_frame_too_long;
Suresh Reddy18fb06a2013-04-25 23:03:21 +0000340 u32 rx_address_filtered;
Sathya Perlaac124ff2011-07-25 19:10:14 +0000341 u32 rx_dropped_too_small;
342 u32 rx_dropped_too_short;
343 u32 rx_dropped_header_too_small;
344 u32 rx_dropped_tcp_length;
345 u32 rx_dropped_runt;
346 u32 rx_ip_checksum_errs;
347 u32 rx_tcp_checksum_errs;
348 u32 rx_udp_checksum_errs;
349 u32 tx_pauseframes;
350 u32 tx_priority_pauseframes;
351 u32 tx_controlframes;
352 u32 rxpp_fifo_overflow_drop;
353 u32 rx_input_fifo_overflow_drop;
354 u32 pmem_fifo_overflow_drop;
355 u32 jabber_events;
Ajit Khaparde461ae372013-10-03 16:16:50 -0500356 u32 rx_roce_bytes_lsd;
357 u32 rx_roce_bytes_msd;
358 u32 rx_roce_frames;
359 u32 roce_drops_payload_len;
360 u32 roce_drops_crc;
Ajit Khaparde609ff3b2011-02-20 11:42:07 +0000361};
362
Somnath Koturc5022242014-03-03 14:24:20 +0530363/* A vlan-id of 0xFFFF must be used to clear transparent vlan-tagging */
364#define BE_RESET_VLAN_TAG_ID 0xFFFF
365
Ajit Khaparde64600ea2010-07-23 01:50:34 +0000366struct be_vf_cfg {
Sathya Perla11ac75e2011-12-13 00:58:50 +0000367 unsigned char mac_addr[ETH_ALEN];
368 int if_handle;
369 int pmac_id;
370 u16 vlan_tag;
371 u32 tx_rate;
Suresh Reddybdce2ad2014-03-11 18:53:04 +0530372 u32 plink_tracking;
Vasundhara Volam435452a2015-03-20 06:28:23 -0400373 u32 privileges;
Kalesh APe7bcbd72015-05-06 05:30:32 -0400374 bool spoofchk;
Ajit Khaparde64600ea2010-07-23 01:50:34 +0000375};
376
Sathya Perla39f1d942012-05-08 19:41:24 +0000377enum vf_state {
378 ENABLED = 0,
379 ASSIGNED = 1
380};
381
Vasundhara Volam83b06112015-02-06 08:18:36 -0500382#define BE_FLAGS_LINK_STATUS_INIT BIT(1)
383#define BE_FLAGS_SRIOV_ENABLED BIT(2)
384#define BE_FLAGS_WORKER_SCHEDULED BIT(3)
Vasundhara Volam83b06112015-02-06 08:18:36 -0500385#define BE_FLAGS_NAPI_ENABLED BIT(6)
386#define BE_FLAGS_QNQ_ASYNC_EVT_RCVD BIT(7)
387#define BE_FLAGS_VXLAN_OFFLOADS BIT(8)
388#define BE_FLAGS_SETUP_DONE BIT(9)
Vasundhara Volam21252372015-02-06 08:18:42 -0500389#define BE_FLAGS_EVT_INCOMPATIBLE_SFP BIT(10)
Sathya Perlaeb7dd462015-02-23 04:20:11 -0500390#define BE_FLAGS_ERR_DETECTION_SCHEDULED BIT(11)
Venkata Duvvuru760c2952015-05-13 13:00:14 +0530391#define BE_FLAGS_OS2BMC BIT(12)
Ajit Khapardeb236916a2011-12-30 12:15:40 +0000392
Sathya Perlac9c47142014-03-27 10:46:19 +0530393#define BE_UC_PMAC_COUNT 30
394#define BE_VF_UC_PMAC_COUNT 2
Kalesh APf0613382014-08-01 17:47:32 +0530395
Somnath Kotur5c510812013-05-30 02:52:23 +0000396/* Ethtool set_dump flags */
397#define LANCER_INITIATE_FW_DUMP 0x1
Kalesh APf0613382014-08-01 17:47:32 +0530398#define LANCER_DELETE_FW_DUMP 0x2
Somnath Kotur5c510812013-05-30 02:52:23 +0000399
Ajit Khaparde42f11cf2012-04-21 18:53:22 +0000400struct phy_info {
Vasundhara Volam21252372015-02-06 08:18:42 -0500401/* From SFF-8472 spec */
402#define SFP_VENDOR_NAME_LEN 17
Ajit Khaparde42f11cf2012-04-21 18:53:22 +0000403 u8 transceiver;
404 u8 autoneg;
405 u8 fc_autoneg;
406 u8 port_type;
407 u16 phy_type;
408 u16 interface_type;
409 u32 misc_params;
410 u16 auto_speeds_supported;
411 u16 fixed_speeds_supported;
412 int link_speed;
Ajit Khaparde42f11cf2012-04-21 18:53:22 +0000413 u32 advertising;
414 u32 supported;
Ravikumar Nelavelli6809cee2014-09-12 17:39:19 +0530415 u8 cable_type;
Vasundhara Volam21252372015-02-06 08:18:42 -0500416 u8 vendor_name[SFP_VENDOR_NAME_LEN];
417 u8 vendor_pn[SFP_VENDOR_NAME_LEN];
Ajit Khaparde42f11cf2012-04-21 18:53:22 +0000418};
419
Sathya Perla92bf14a2013-08-27 16:57:32 +0530420struct be_resources {
421 u16 max_vfs; /* Total VFs "really" supported by FW/HW */
422 u16 max_mcast_mac;
423 u16 max_tx_qs;
424 u16 max_rss_qs;
425 u16 max_rx_qs;
Vasundhara Volamf2858732015-03-04 00:44:33 -0500426 u16 max_cq_count;
Sathya Perla92bf14a2013-08-27 16:57:32 +0530427 u16 max_uc_mac; /* Max UC MACs programmable */
428 u16 max_vlans; /* Number of vlans supported */
Vasundhara Volamf2858732015-03-04 00:44:33 -0500429 u16 max_iface_count;
430 u16 max_mcc_count;
Sathya Perla92bf14a2013-08-27 16:57:32 +0530431 u16 max_evt_qs;
432 u32 if_cap_flags;
Vasundhara Volam10cccf62014-06-30 13:01:31 +0530433 u32 vf_if_cap_flags; /* VF if capability flags */
Sathya Perla92bf14a2013-08-27 16:57:32 +0530434};
435
Venkata Duvvuru760c2952015-05-13 13:00:14 +0530436#define be_is_os2bmc_enabled(adapter) (adapter->flags & BE_FLAGS_OS2BMC)
437
Venkata Duvvurue2557872014-04-21 15:38:00 +0530438struct rss_info {
439 u64 rss_flags;
440 u8 rsstable[RSS_INDIR_TABLE_LEN];
441 u8 rss_queue[RSS_INDIR_TABLE_LEN];
442 u8 rss_hkey[RSS_HASH_KEY_LEN];
443};
444
Venkata Duvvuru29e91222015-05-13 13:00:12 +0530445#define BE_INVALID_DIE_TEMP 0xFF
446struct be_hwmon {
447 struct device *hwmon_dev;
448 u8 be_on_die_temp; /* Unit: millidegree Celsius */
449};
450
Sriharsha Basavapatna804abcd2015-02-16 08:03:45 +0530451/* Macros to read/write the 'features' word of be_wrb_params structure.
452 */
453#define BE_WRB_F_BIT(name) BE_WRB_F_##name##_BIT
454#define BE_WRB_F_MASK(name) BIT_MASK(BE_WRB_F_##name##_BIT)
455
456#define BE_WRB_F_GET(word, name) \
457 (((word) & (BE_WRB_F_MASK(name))) >> BE_WRB_F_BIT(name))
458
459#define BE_WRB_F_SET(word, name, val) \
460 ((word) |= (((val) << BE_WRB_F_BIT(name)) & BE_WRB_F_MASK(name)))
461
462/* Feature/offload bits */
463enum {
464 BE_WRB_F_CRC_BIT, /* Ethernet CRC */
465 BE_WRB_F_IPCS_BIT, /* IP csum */
466 BE_WRB_F_TCPCS_BIT, /* TCP csum */
467 BE_WRB_F_UDPCS_BIT, /* UDP csum */
468 BE_WRB_F_LSO_BIT, /* LSO */
469 BE_WRB_F_LSO6_BIT, /* LSO6 */
470 BE_WRB_F_VLAN_BIT, /* VLAN */
Venkata Duvvuru760c2952015-05-13 13:00:14 +0530471 BE_WRB_F_VLAN_SKIP_HW_BIT, /* Skip VLAN tag (workaround) */
472 BE_WRB_F_OS2BMC_BIT /* Send packet to the management ring */
Sriharsha Basavapatna804abcd2015-02-16 08:03:45 +0530473};
474
475/* The structure below provides a HW-agnostic abstraction of WRB params
476 * retrieved from a TX skb. This is in turn passed to chip specific routines
477 * during transmit, to set the corresponding params in the WRB.
478 */
479struct be_wrb_params {
480 u32 features; /* Feature bits */
481 u16 vlan_tag; /* VLAN tag */
482 u16 lso_mss; /* MSS for LSO */
483};
484
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700485struct be_adapter {
486 struct pci_dev *pdev;
487 struct net_device *netdev;
488
Sathya Perlac5b3ad42013-03-05 22:23:20 +0000489 u8 __iomem *csr; /* CSR BAR used only for BE2/3 */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000490 u8 __iomem *db; /* Door Bell */
Suresh Reddy25848c92015-03-20 06:28:25 -0400491 u8 __iomem *pcicfg; /* On SH,BEx only. Shadow of PCI config space */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000492
Ivan Vecera29849612010-12-14 05:43:19 +0000493 struct mutex mbox_lock; /* For serializing mbox cmds to BE card */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000494 struct be_dma_mem mbox_mem;
495 /* Mbox mem is adjusted to align to 16 bytes. The allocated addr
496 * is stored for freeing purpose */
497 struct be_dma_mem mbox_mem_alloced;
498
499 struct be_mcc_obj mcc_obj;
500 spinlock_t mcc_lock; /* For serializing mcc cmds to BE card */
501 spinlock_t mcc_cq_lock;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700502
Sathya Perla92bf14a2013-08-27 16:57:32 +0530503 u16 cfg_num_qs; /* configured via set-channels */
504 u16 num_evt_qs;
505 u16 num_msix_vec;
506 struct be_eq_obj eq_obj[MAX_EVT_QS];
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000507 struct msix_entry msix_entries[MAX_MSIX_VECTORS];
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700508 bool isr_registered;
509
510 /* TX Rings */
Sathya Perla92bf14a2013-08-27 16:57:32 +0530511 u16 num_tx_qs;
Sathya Perla3c8def92011-06-12 20:01:58 +0000512 struct be_tx_obj tx_obj[MAX_TX_QS];
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700513
514 /* Rx rings */
Sathya Perla92bf14a2013-08-27 16:57:32 +0530515 u16 num_rx_qs;
Vasundhara Volam71bb8bd2015-03-04 00:44:32 -0500516 u16 num_rss_qs;
517 u16 need_def_rxq;
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000518 struct be_rx_obj rx_obj[MAX_RX_QS];
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700519 u32 big_page_size; /* Compounded page size shared by rx wrbs */
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700520
Ajit Khaparde609ff3b2011-02-20 11:42:07 +0000521 struct be_drv_stats drv_stats;
Sathya Perla2632baf2013-10-01 16:00:00 +0530522 struct be_aic_obj aic_obj[MAX_EVT_QS];
Somnath Koturcc4ce022010-10-21 07:11:14 -0700523 u8 vlan_prio_bmap; /* Available Priority BitMap */
524 u16 recommended_prio; /* Recommended Priority */
Sathya Perla5b8821b2011-08-02 19:57:44 +0000525 struct be_dma_mem rx_filter; /* Cmd DMA mem for rx-filter */
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700526
Sathya Perla3abcded2010-10-03 22:12:27 -0700527 struct be_dma_mem stats_cmd;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700528 /* Work queue used to perform periodic tasks like getting statistics */
529 struct delayed_work work;
Ajit Khaparde609ff3b2011-02-20 11:42:07 +0000530 u16 work_counter;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700531
Sathya Perlaeb7dd462015-02-23 04:20:11 -0500532 struct delayed_work be_err_detection_work;
Venkata Duvvuru954f6822015-05-13 13:00:13 +0530533 u8 err_flags;
Ajit Khapardeb236916a2011-12-30 12:15:40 +0000534 u32 flags;
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +0000535 u32 cmd_privileges;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700536 /* Ethtool knobs and info */
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700537 char fw_ver[FW_VER_LEN];
Somnath Kotureeb65ce2013-05-26 21:08:36 +0000538 char fw_on_flash[FW_VER_LEN];
Sathya Perlaf66b7cf2015-02-06 08:18:41 -0500539
540 /* IFACE filtering fields */
Sathya Perla30128032011-11-10 19:17:57 +0000541 int if_handle; /* Used to configure filtering */
Sathya Perlaf66b7cf2015-02-06 08:18:41 -0500542 u32 if_flags; /* Interface filtering flags */
Ajit Khapardefbc13f02012-03-18 06:23:21 +0000543 u32 *pmac_id; /* MAC addr handle used by BE card */
Sathya Perlaf66b7cf2015-02-06 08:18:41 -0500544 u32 uc_macs; /* Count of secondary UC MAC programmed */
545 unsigned long vids[BITS_TO_LONGS(VLAN_N_VID)];
546 u16 vlans_added;
547
stephen hemminger1a642462011-04-04 11:06:40 +0000548 u32 beacon_state; /* for set_phys_id */
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700549
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +0000550 bool eeh_error;
Sathya Perla6589ade2011-11-10 19:18:00 +0000551 bool fw_timeout;
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +0000552 bool hw_error;
553
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700554 u32 port_num;
Vasundhara Volam21252372015-02-06 08:18:42 -0500555 char port_name;
Vasundhara Volamf93f1602014-02-12 16:09:25 +0530556 u8 mc_type;
Ajit Khaparde3486be22010-07-23 02:04:54 +0000557 u32 function_mode;
Sathya Perla3abcded2010-10-03 22:12:27 -0700558 u32 function_caps;
Ajit Khaparde9e90c962009-11-06 02:06:59 +0000559 u32 rx_fc; /* Rx flow control */
560 u32 tx_fc; /* Tx flow control */
Ajit Khapardeb2aebe62011-02-20 11:41:39 +0000561 bool stats_cmd_sent;
Parav Pandit045508a2012-03-26 14:27:13 +0000562 struct {
Parav Pandit045508a2012-03-26 14:27:13 +0000563 u32 size;
564 u32 total_size;
565 u64 io_addr;
566 } roce_db;
567 u32 num_msix_roce_vec;
568 struct ocrdma_dev *ocrdma_dev;
569 struct list_head entry;
570
Sarveshwar Bandidd131e72010-05-25 16:16:32 -0700571 u32 flash_status;
Suresh Reddy5eeff632014-01-06 13:02:24 +0530572 struct completion et_cmd_compl;
Sarveshwar Bandiba343c72010-03-31 02:56:12 +0000573
Vasundhara Volambec84e62014-06-30 13:01:32 +0530574 struct be_resources pool_res; /* resources available for the port */
Sathya Perla92bf14a2013-08-27 16:57:32 +0530575 struct be_resources res; /* resources available for the func */
576 u16 num_vfs; /* Number of VFs provisioned by PF */
Sathya Perla39f1d942012-05-08 19:41:24 +0000577 u8 virtfn;
Sathya Perla11ac75e2011-12-13 00:58:50 +0000578 struct be_vf_cfg *vf_cfg;
579 bool be3_native;
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000580 u32 sli_family;
Ajit Khaparde9e1453c2011-02-20 11:42:22 +0000581 u8 hba_port_num;
Ajit Khaparde3968fa12011-02-20 11:41:53 +0000582 u16 pvid;
Sathya Perlac9c47142014-03-27 10:46:19 +0530583 __be16 vxlan_port;
Sriharsha Basavapatna630f4b72014-12-11 03:24:47 -0500584 int vxlan_port_count;
Ajit Khaparde42f11cf2012-04-21 18:53:22 +0000585 struct phy_info phy;
Ajit Khaparde4762f6c2012-03-18 06:23:11 +0000586 u8 wol_cap;
Suresh Reddy76a9e082014-01-15 13:23:40 +0530587 bool wol_en;
Vasundhara Volam0ad31572013-04-21 23:28:16 +0000588 u16 asic_rev;
Ajit Khapardebc0c3402013-04-24 11:52:50 +0000589 u16 qnq_vid;
Somnath Kotur941a77d2012-05-17 22:59:03 +0000590 u32 msg_enable;
Padmanabh Ratnakar7aeb2152012-07-12 03:56:46 +0000591 int be_get_temp_freq;
Venkata Duvvuru29e91222015-05-13 13:00:12 +0530592 struct be_hwmon hwmon_info;
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +0000593 u8 pf_number;
Venkata Duvvurue2557872014-04-21 15:38:00 +0530594 struct rss_info rss_info;
Venkata Duvvuru760c2952015-05-13 13:00:14 +0530595 /* Filters for packets that need to be sent to BMC */
596 u32 bmc_filt_mask;
Sriharsha Basavapatnaa155a5d2015-07-22 11:15:12 +0530597 u16 serial_num[CNTL_SERIAL_NUM_WORDS];
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700598};
599
Sathya Perla39f1d942012-05-08 19:41:24 +0000600#define be_physfn(adapter) (!adapter->virtfn)
Ajit Khaparde2c7a9dc2013-11-22 12:51:28 -0600601#define be_virtfn(adapter) (adapter->virtfn)
Vasundhara Volamf174c7e2014-07-17 16:20:31 +0530602#define sriov_enabled(adapter) (adapter->flags & \
603 BE_FLAGS_SRIOV_ENABLED)
Vasundhara Volambec84e62014-06-30 13:01:32 +0530604
Sathya Perla11ac75e2011-12-13 00:58:50 +0000605#define for_all_vfs(adapter, vf_cfg, i) \
606 for (i = 0, vf_cfg = &adapter->vf_cfg[i]; i < adapter->num_vfs; \
607 i++, vf_cfg++)
Sarveshwar Bandiba343c72010-03-31 02:56:12 +0000608
Sathya Perla5b8821b2011-08-02 19:57:44 +0000609#define ON 1
610#define OFF 0
Sathya Perlaca34fe32012-11-06 17:48:56 +0000611
Sathya Perla92bf14a2013-08-27 16:57:32 +0530612#define be_max_vlans(adapter) (adapter->res.max_vlans)
613#define be_max_uc(adapter) (adapter->res.max_uc_mac)
614#define be_max_mc(adapter) (adapter->res.max_mcast_mac)
Vasundhara Volambec84e62014-06-30 13:01:32 +0530615#define be_max_vfs(adapter) (adapter->pool_res.max_vfs)
Sathya Perla92bf14a2013-08-27 16:57:32 +0530616#define be_max_rss(adapter) (adapter->res.max_rss_qs)
617#define be_max_txqs(adapter) (adapter->res.max_tx_qs)
618#define be_max_prio_txqs(adapter) (adapter->res.max_prio_tx_qs)
619#define be_max_rxqs(adapter) (adapter->res.max_rx_qs)
620#define be_max_eqs(adapter) (adapter->res.max_evt_qs)
621#define be_if_cap_flags(adapter) (adapter->res.if_cap_flags)
622
623static inline u16 be_max_qs(struct be_adapter *adapter)
624{
625 /* If no RSS, need atleast the one def RXQ */
626 u16 num = max_t(u16, be_max_rss(adapter), 1);
627
628 num = min(num, be_max_eqs(adapter));
629 return min_t(u16, num, num_online_cpus());
630}
631
Vasundhara Volamf93f1602014-02-12 16:09:25 +0530632/* Is BE in pvid_tagging mode */
633#define be_pvid_tagging_enabled(adapter) (adapter->pvid)
634
635/* Is BE in QNQ multi-channel mode */
Suresh Reddy66064db2014-06-23 16:41:29 +0530636#define be_is_qnq_mode(adapter) (adapter->function_mode & QNQ_MODE)
Vasundhara Volamf93f1602014-02-12 16:09:25 +0530637
Sathya Perlaca34fe32012-11-06 17:48:56 +0000638#define lancer_chip(adapter) (adapter->pdev->device == OC_DEVICE_ID3 || \
639 adapter->pdev->device == OC_DEVICE_ID4)
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000640
Padmanabh Ratnakar76b73532012-10-20 06:04:40 +0000641#define skyhawk_chip(adapter) (adapter->pdev->device == OC_DEVICE_ID5 || \
642 adapter->pdev->device == OC_DEVICE_ID6)
Padmanabh Ratnakard3bd3a52012-07-12 03:57:47 +0000643
Sathya Perlaca34fe32012-11-06 17:48:56 +0000644#define BE3_chip(adapter) (adapter->pdev->device == BE_DEVICE_ID2 || \
645 adapter->pdev->device == OC_DEVICE_ID2)
646
647#define BE2_chip(adapter) (adapter->pdev->device == BE_DEVICE_ID1 || \
648 adapter->pdev->device == OC_DEVICE_ID1)
649
650#define BEx_chip(adapter) (BE3_chip(adapter) || BE2_chip(adapter))
Padmanabh Ratnakard3bd3a52012-07-12 03:57:47 +0000651
Sathya Perladbf0f2a2012-11-06 17:49:00 +0000652#define be_roce_supported(adapter) (skyhawk_chip(adapter) && \
653 (adapter->function_mode & RDMA_ENABLED))
Parav Pandit045508a2012-03-26 14:27:13 +0000654
Stephen Hemminger0fc0b732009-09-02 01:03:33 -0700655extern const struct ethtool_ops be_ethtool_ops;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700656
Sathya Perlaac6a0c42011-03-21 20:49:25 +0000657#define msix_enabled(adapter) (adapter->num_msix_vec > 0)
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000658#define num_irqs(adapter) (msix_enabled(adapter) ? \
659 adapter->num_msix_vec : 1)
660#define tx_stats(txo) (&(txo)->stats)
661#define rx_stats(rxo) (&(rxo)->stats)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700662
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000663/* The default RXQ is the last RXQ */
664#define default_rxo(adpt) (&adpt->rx_obj[adpt->num_rx_qs - 1])
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700665
Sathya Perla3abcded2010-10-03 22:12:27 -0700666#define for_all_rx_queues(adapter, rxo, i) \
667 for (i = 0, rxo = &adapter->rx_obj[i]; i < adapter->num_rx_qs; \
668 i++, rxo++)
669
Sathya Perla3abcded2010-10-03 22:12:27 -0700670#define for_all_rss_queues(adapter, rxo, i) \
Vasundhara Volam71bb8bd2015-03-04 00:44:32 -0500671 for (i = 0, rxo = &adapter->rx_obj[i]; i < adapter->num_rss_qs; \
Sathya Perla3abcded2010-10-03 22:12:27 -0700672 i++, rxo++)
673
Sathya Perla3c8def92011-06-12 20:01:58 +0000674#define for_all_tx_queues(adapter, txo, i) \
675 for (i = 0, txo = &adapter->tx_obj[i]; i < adapter->num_tx_qs; \
676 i++, txo++)
677
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000678#define for_all_evt_queues(adapter, eqo, i) \
679 for (i = 0, eqo = &adapter->eq_obj[i]; i < adapter->num_evt_qs; \
680 i++, eqo++)
681
Sathya Perla6384a4d2013-10-25 10:40:16 +0530682#define for_all_rx_queues_on_eq(adapter, eqo, rxo, i) \
683 for (i = eqo->idx, rxo = &adapter->rx_obj[i]; i < adapter->num_rx_qs;\
684 i += adapter->num_evt_qs, rxo += adapter->num_evt_qs)
685
Sathya Perlaa4906ea2014-09-02 09:56:56 +0530686#define for_all_tx_queues_on_eq(adapter, eqo, txo, i) \
687 for (i = eqo->idx, txo = &adapter->tx_obj[i]; i < adapter->num_tx_qs;\
688 i += adapter->num_evt_qs, txo += adapter->num_evt_qs)
689
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000690#define is_mcc_eqo(eqo) (eqo->idx == 0)
691#define mcc_eqo(adapter) (&adapter->eq_obj[0])
692
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700693#define PAGE_SHIFT_4K 12
694#define PAGE_SIZE_4K (1 << PAGE_SHIFT_4K)
695
696/* Returns number of pages spanned by the data starting at the given addr */
697#define PAGES_4K_SPANNED(_address, size) \
698 ((u32)((((size_t)(_address) & (PAGE_SIZE_4K - 1)) + \
699 (size) + (PAGE_SIZE_4K - 1)) >> PAGE_SHIFT_4K))
700
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700701/* Returns bit offset within a DWORD of a bitfield */
702#define AMAP_BIT_OFFSET(_struct, field) \
703 (((size_t)&(((_struct *)0)->field))%32)
704
705/* Returns the bit mask of the field that is NOT shifted into location. */
706static inline u32 amap_mask(u32 bitsize)
707{
708 return (bitsize == 32 ? 0xFFFFFFFF : (1 << bitsize) - 1);
709}
710
711static inline void
712amap_set(void *ptr, u32 dw_offset, u32 mask, u32 offset, u32 value)
713{
714 u32 *dw = (u32 *) ptr + dw_offset;
715 *dw &= ~(mask << offset);
716 *dw |= (mask & value) << offset;
717}
718
719#define AMAP_SET_BITS(_struct, field, ptr, val) \
720 amap_set(ptr, \
721 offsetof(_struct, field)/32, \
722 amap_mask(sizeof(((_struct *)0)->field)), \
723 AMAP_BIT_OFFSET(_struct, field), \
724 val)
725
726static inline u32 amap_get(void *ptr, u32 dw_offset, u32 mask, u32 offset)
727{
728 u32 *dw = (u32 *) ptr;
729 return mask & (*(dw + dw_offset) >> offset);
730}
731
732#define AMAP_GET_BITS(_struct, field, ptr) \
733 amap_get(ptr, \
734 offsetof(_struct, field)/32, \
735 amap_mask(sizeof(((_struct *)0)->field)), \
736 AMAP_BIT_OFFSET(_struct, field))
737
Sathya Perlac3c18bc2014-09-02 09:56:47 +0530738#define GET_RX_COMPL_V0_BITS(field, ptr) \
739 AMAP_GET_BITS(struct amap_eth_rx_compl_v0, field, ptr)
740
741#define GET_RX_COMPL_V1_BITS(field, ptr) \
742 AMAP_GET_BITS(struct amap_eth_rx_compl_v1, field, ptr)
743
744#define GET_TX_COMPL_BITS(field, ptr) \
745 AMAP_GET_BITS(struct amap_eth_tx_compl, field, ptr)
746
747#define SET_TX_WRB_HDR_BITS(field, ptr, val) \
748 AMAP_SET_BITS(struct amap_eth_hdr_wrb, field, ptr, val)
749
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700750#define be_dws_cpu_to_le(wrb, len) swap_dws(wrb, len)
751#define be_dws_le_to_cpu(wrb, len) swap_dws(wrb, len)
752static inline void swap_dws(void *wrb, int len)
753{
754#ifdef __BIG_ENDIAN
755 u32 *dw = wrb;
756 BUG_ON(len % 4);
757 do {
758 *dw = cpu_to_le32(*dw);
759 dw++;
760 len -= 4;
761 } while (len);
762#endif /* __BIG_ENDIAN */
763}
764
Kalesh AP0532d4e2014-07-17 16:20:23 +0530765#define be_cmd_status(status) (status > 0 ? -EIO : status)
766
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700767static inline u8 is_tcp_pkt(struct sk_buff *skb)
768{
769 u8 val = 0;
770
771 if (ip_hdr(skb)->version == 4)
772 val = (ip_hdr(skb)->protocol == IPPROTO_TCP);
773 else if (ip_hdr(skb)->version == 6)
774 val = (ipv6_hdr(skb)->nexthdr == NEXTHDR_TCP);
775
776 return val;
777}
778
779static inline u8 is_udp_pkt(struct sk_buff *skb)
780{
781 u8 val = 0;
782
783 if (ip_hdr(skb)->version == 4)
784 val = (ip_hdr(skb)->protocol == IPPROTO_UDP);
785 else if (ip_hdr(skb)->version == 6)
786 val = (ipv6_hdr(skb)->nexthdr == NEXTHDR_UDP);
787
788 return val;
789}
790
Somnath Kotur93040ae2012-06-26 22:32:10 +0000791static inline bool is_ipv4_pkt(struct sk_buff *skb)
792{
Li RongQinge8efcec2012-07-04 16:05:42 +0000793 return skb->protocol == htons(ETH_P_IP) && ip_hdr(skb)->version == 4;
Somnath Kotur93040ae2012-06-26 22:32:10 +0000794}
795
Venkata Duvvuru954f6822015-05-13 13:00:13 +0530796#define BE_ERROR_EEH 1
797#define BE_ERROR_UE BIT(1)
798#define BE_ERROR_FW BIT(2)
799#define BE_ERROR_HW (BE_ERROR_EEH | BE_ERROR_UE)
800#define BE_ERROR_ANY (BE_ERROR_EEH | BE_ERROR_UE | BE_ERROR_FW)
801#define BE_CLEAR_ALL 0xFF
802
803static inline u8 be_check_error(struct be_adapter *adapter, u32 err_type)
804{
805 return (adapter->err_flags & err_type);
806}
807
808static inline void be_set_error(struct be_adapter *adapter, int err_type)
809{
810 struct net_device *netdev = adapter->netdev;
811
812 adapter->err_flags |= err_type;
813 netif_carrier_off(netdev);
814
815 dev_info(&adapter->pdev->dev, "%s: Link down\n", netdev->name);
816}
817
818static inline void be_clear_error(struct be_adapter *adapter, int err_type)
819{
820 adapter->err_flags &= ~err_type;
821}
822
Ajit Khaparde4b972912011-04-06 18:07:43 +0000823static inline bool be_multi_rxq(const struct be_adapter *adapter)
824{
825 return adapter->num_rx_qs > 1;
826}
827
Joe Perches31886e82013-09-23 15:11:36 -0700828void be_cq_notify(struct be_adapter *adapter, u16 qid, bool arm,
829 u16 num_popped);
830void be_link_status_update(struct be_adapter *adapter, u8 link_status);
831void be_parse_stats(struct be_adapter *adapter);
832int be_load_fw(struct be_adapter *adapter, u8 *func);
833bool be_is_wol_supported(struct be_adapter *adapter);
834bool be_pause_supported(struct be_adapter *adapter);
835u32 be_get_fw_log_level(struct be_adapter *adapter);
Sathya Perla68d7bdc2013-08-27 16:57:35 +0530836int be_update_queues(struct be_adapter *adapter);
837int be_poll(struct napi_struct *napi, int budget);
Padmanabh Ratnakar20947772015-05-06 05:30:33 -0400838void be_eqd_update(struct be_adapter *adapter, bool force_update);
Somnath Kotur941a77d2012-05-17 22:59:03 +0000839
Parav Pandit045508a2012-03-26 14:27:13 +0000840/*
841 * internal function to initialize-cleanup roce device.
842 */
Joe Perches31886e82013-09-23 15:11:36 -0700843void be_roce_dev_add(struct be_adapter *);
844void be_roce_dev_remove(struct be_adapter *);
Parav Pandit045508a2012-03-26 14:27:13 +0000845
846/*
847 * internal function to open-close roce device during ifup-ifdown.
848 */
Joe Perches31886e82013-09-23 15:11:36 -0700849void be_roce_dev_open(struct be_adapter *);
850void be_roce_dev_close(struct be_adapter *);
Devesh Sharmad114f992014-06-10 19:32:15 +0530851void be_roce_dev_shutdown(struct be_adapter *);
Parav Pandit045508a2012-03-26 14:27:13 +0000852
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700853#endif /* BE_H */