blob: 772dc7e05c88008d4975ada3c13b61d1a3def7ef [file] [log] [blame]
Tony Lindgren1dbae812005-11-10 14:26:51 +00001/*
2 * linux/arch/arm/mach-omap2/io.c
3 *
4 * OMAP2 I/O mapping code
5 *
6 * Copyright (C) 2005 Nokia Corporation
Santosh Shilimkar44169072009-05-28 14:16:04 -07007 * Copyright (C) 2007-2009 Texas Instruments
Tony Lindgren646e3ed2008-10-06 15:49:36 +03008 *
9 * Author:
10 * Juha Yrjola <juha.yrjola@nokia.com>
11 * Syed Khasim <x0khasim@ti.com>
Tony Lindgren1dbae812005-11-10 14:26:51 +000012 *
Santosh Shilimkar44169072009-05-28 14:16:04 -070013 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
14 *
Tony Lindgren1dbae812005-11-10 14:26:51 +000015 * This program is free software; you can redistribute it and/or modify
16 * it under the terms of the GNU General Public License version 2 as
17 * published by the Free Software Foundation.
18 */
Tony Lindgren1dbae812005-11-10 14:26:51 +000019#include <linux/module.h>
20#include <linux/kernel.h>
21#include <linux/init.h>
Russell Kingfced80c2008-09-06 12:10:45 +010022#include <linux/io.h>
Paul Walmsley2f135ea2009-06-19 19:08:25 -060023#include <linux/clk.h>
Tony Lindgren1dbae812005-11-10 14:26:51 +000024
Tony Lindgren120db2c2006-04-02 17:46:27 +010025#include <asm/tlb.h>
Tony Lindgren120db2c2006-04-02 17:46:27 +010026#include <asm/mach/map.h>
27
Lokesh Vutla2b6c4e72012-10-15 14:04:53 -070028#include <plat-omap/dma-omap.h>
Tony Lindgren646e3ed2008-10-06 15:49:36 +030029
Tony Lindgren622297f2012-10-02 14:19:52 -070030#include "../plat-omap/sram.h"
Paul Walmsleyb6a42262012-10-29 20:50:21 -060031#include <plat/prcm.h>
Tony Lindgren622297f2012-10-02 14:19:52 -070032
Tony Lindgrendc843282012-10-03 11:23:43 -070033#include "omap_hwmod.h"
Tony Lindgrendbc04162012-08-31 10:59:07 -070034#include "soc.h"
Tony Lindgrenee0839c2012-02-24 10:34:35 -080035#include "iomap.h"
36#include "voltage.h"
37#include "powerdomain.h"
38#include "clockdomain.h"
39#include "common.h"
Vaibhav Hiremathe30384a2012-05-29 15:26:41 +053040#include "clock.h"
Paul Walmsleye80a9722010-01-26 20:13:12 -070041#include "clock2xxx.h"
Paul Walmsley657ebfa2010-02-22 22:09:20 -070042#include "clock3xxx.h"
Paul Walmsleye80a9722010-01-26 20:13:12 -070043#include "clock44xx.h"
Tony Lindgren1d5aef42012-10-03 16:36:40 -070044#include "omap-pm.h"
Paul Walmsley3e6ece12012-10-17 00:46:45 +000045#include "sdrc.h"
Paul Walmsleyb6a42262012-10-29 20:50:21 -060046#include "control.h"
Tony Lindgren3d82cbb2012-10-15 12:50:46 -070047#include "serial.h"
Paul Walmsleyc4ceedc2012-10-29 20:56:29 -060048#include "cm2xxx.h"
49#include "cm3xxx.h"
Tony Lindgren1dbae812005-11-10 14:26:51 +000050
Tony Lindgren1dbae812005-11-10 14:26:51 +000051/*
52 * The machine specific code may provide the extra mapping besides the
53 * default mapping provided here.
54 */
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +030055
Tony Lindgrene48f8142012-03-06 11:49:22 -080056#if defined(CONFIG_SOC_OMAP2420) || defined(CONFIG_SOC_OMAP2430)
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +030057static struct map_desc omap24xx_io_desc[] __initdata = {
Tony Lindgren1dbae812005-11-10 14:26:51 +000058 {
59 .virtual = L3_24XX_VIRT,
60 .pfn = __phys_to_pfn(L3_24XX_PHYS),
61 .length = L3_24XX_SIZE,
62 .type = MT_DEVICE
63 },
Kyungmin Park09f21ed2008-02-20 15:30:06 -080064 {
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +030065 .virtual = L4_24XX_VIRT,
66 .pfn = __phys_to_pfn(L4_24XX_PHYS),
67 .length = L4_24XX_SIZE,
Syed Mohammed Khasim72d0f1c2006-12-06 17:14:05 -080068 .type = MT_DEVICE
69 },
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +030070};
71
Tony Lindgren59b479e2011-01-27 16:39:40 -080072#ifdef CONFIG_SOC_OMAP2420
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +030073static struct map_desc omap242x_io_desc[] __initdata = {
Tony Lindgren1dbae812005-11-10 14:26:51 +000074 {
Paul Walmsley7adb9982010-01-08 15:23:05 -070075 .virtual = DSP_MEM_2420_VIRT,
76 .pfn = __phys_to_pfn(DSP_MEM_2420_PHYS),
77 .length = DSP_MEM_2420_SIZE,
Tony Lindgrenc40fae952006-12-07 13:58:10 -080078 .type = MT_DEVICE
79 },
80 {
Paul Walmsley7adb9982010-01-08 15:23:05 -070081 .virtual = DSP_IPI_2420_VIRT,
82 .pfn = __phys_to_pfn(DSP_IPI_2420_PHYS),
83 .length = DSP_IPI_2420_SIZE,
Tony Lindgrenc40fae952006-12-07 13:58:10 -080084 .type = MT_DEVICE
85 },
86 {
Paul Walmsley7adb9982010-01-08 15:23:05 -070087 .virtual = DSP_MMU_2420_VIRT,
88 .pfn = __phys_to_pfn(DSP_MMU_2420_PHYS),
89 .length = DSP_MMU_2420_SIZE,
Tony Lindgren1dbae812005-11-10 14:26:51 +000090 .type = MT_DEVICE
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +030091 },
Tony Lindgren1dbae812005-11-10 14:26:51 +000092};
93
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +030094#endif
95
Tony Lindgren59b479e2011-01-27 16:39:40 -080096#ifdef CONFIG_SOC_OMAP2430
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +030097static struct map_desc omap243x_io_desc[] __initdata = {
98 {
99 .virtual = L4_WK_243X_VIRT,
100 .pfn = __phys_to_pfn(L4_WK_243X_PHYS),
101 .length = L4_WK_243X_SIZE,
102 .type = MT_DEVICE
103 },
104 {
105 .virtual = OMAP243X_GPMC_VIRT,
106 .pfn = __phys_to_pfn(OMAP243X_GPMC_PHYS),
107 .length = OMAP243X_GPMC_SIZE,
108 .type = MT_DEVICE
109 },
110 {
111 .virtual = OMAP243X_SDRC_VIRT,
112 .pfn = __phys_to_pfn(OMAP243X_SDRC_PHYS),
113 .length = OMAP243X_SDRC_SIZE,
114 .type = MT_DEVICE
115 },
116 {
117 .virtual = OMAP243X_SMS_VIRT,
118 .pfn = __phys_to_pfn(OMAP243X_SMS_PHYS),
119 .length = OMAP243X_SMS_SIZE,
120 .type = MT_DEVICE
121 },
122};
123#endif
124#endif
125
Tony Lindgrena8eb7ca2010-02-12 12:26:48 -0800126#ifdef CONFIG_ARCH_OMAP3
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +0300127static struct map_desc omap34xx_io_desc[] __initdata = {
128 {
129 .virtual = L3_34XX_VIRT,
130 .pfn = __phys_to_pfn(L3_34XX_PHYS),
131 .length = L3_34XX_SIZE,
132 .type = MT_DEVICE
133 },
134 {
135 .virtual = L4_34XX_VIRT,
136 .pfn = __phys_to_pfn(L4_34XX_PHYS),
137 .length = L4_34XX_SIZE,
138 .type = MT_DEVICE
139 },
140 {
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +0300141 .virtual = OMAP34XX_GPMC_VIRT,
142 .pfn = __phys_to_pfn(OMAP34XX_GPMC_PHYS),
143 .length = OMAP34XX_GPMC_SIZE,
144 .type = MT_DEVICE
145 },
146 {
147 .virtual = OMAP343X_SMS_VIRT,
148 .pfn = __phys_to_pfn(OMAP343X_SMS_PHYS),
149 .length = OMAP343X_SMS_SIZE,
150 .type = MT_DEVICE
151 },
152 {
153 .virtual = OMAP343X_SDRC_VIRT,
154 .pfn = __phys_to_pfn(OMAP343X_SDRC_PHYS),
155 .length = OMAP343X_SDRC_SIZE,
156 .type = MT_DEVICE
157 },
158 {
159 .virtual = L4_PER_34XX_VIRT,
160 .pfn = __phys_to_pfn(L4_PER_34XX_PHYS),
161 .length = L4_PER_34XX_SIZE,
162 .type = MT_DEVICE
163 },
164 {
165 .virtual = L4_EMU_34XX_VIRT,
166 .pfn = __phys_to_pfn(L4_EMU_34XX_PHYS),
167 .length = L4_EMU_34XX_SIZE,
168 .type = MT_DEVICE
169 },
Tony Lindgrena4f57b82010-04-30 12:57:14 -0700170#if defined(CONFIG_DEBUG_LL) && \
171 (defined(CONFIG_MACH_OMAP_ZOOM2) || defined(CONFIG_MACH_OMAP_ZOOM3))
172 {
173 .virtual = ZOOM_UART_VIRT,
174 .pfn = __phys_to_pfn(ZOOM_UART_BASE),
175 .length = SZ_1M,
176 .type = MT_DEVICE
177 },
178#endif
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +0300179};
180#endif
Hemant Pedanekar01001712011-02-16 08:31:39 -0800181
Kevin Hilman33959552012-05-10 11:10:07 -0700182#ifdef CONFIG_SOC_TI81XX
Hemant Pedanekara9203602011-12-13 10:46:44 -0800183static struct map_desc omapti81xx_io_desc[] __initdata = {
Hemant Pedanekar01001712011-02-16 08:31:39 -0800184 {
185 .virtual = L4_34XX_VIRT,
186 .pfn = __phys_to_pfn(L4_34XX_PHYS),
187 .length = L4_34XX_SIZE,
188 .type = MT_DEVICE
Afzal Mohammed1e6cb142011-12-13 10:46:43 -0800189 }
190};
191#endif
192
Kevin Hilmanbb6abcf2012-05-10 11:10:07 -0700193#ifdef CONFIG_SOC_AM33XX
Afzal Mohammed1e6cb142011-12-13 10:46:43 -0800194static struct map_desc omapam33xx_io_desc[] __initdata = {
Hemant Pedanekar01001712011-02-16 08:31:39 -0800195 {
196 .virtual = L4_34XX_VIRT,
197 .pfn = __phys_to_pfn(L4_34XX_PHYS),
198 .length = L4_34XX_SIZE,
199 .type = MT_DEVICE
200 },
Afzal Mohammed1e6cb142011-12-13 10:46:43 -0800201 {
202 .virtual = L4_WK_AM33XX_VIRT,
203 .pfn = __phys_to_pfn(L4_WK_AM33XX_PHYS),
204 .length = L4_WK_AM33XX_SIZE,
205 .type = MT_DEVICE
206 }
Hemant Pedanekar01001712011-02-16 08:31:39 -0800207};
208#endif
209
Santosh Shilimkar44169072009-05-28 14:16:04 -0700210#ifdef CONFIG_ARCH_OMAP4
211static struct map_desc omap44xx_io_desc[] __initdata = {
212 {
213 .virtual = L3_44XX_VIRT,
214 .pfn = __phys_to_pfn(L3_44XX_PHYS),
215 .length = L3_44XX_SIZE,
216 .type = MT_DEVICE,
217 },
218 {
219 .virtual = L4_44XX_VIRT,
220 .pfn = __phys_to_pfn(L4_44XX_PHYS),
221 .length = L4_44XX_SIZE,
222 .type = MT_DEVICE,
223 },
224 {
Santosh Shilimkar44169072009-05-28 14:16:04 -0700225 .virtual = L4_PER_44XX_VIRT,
226 .pfn = __phys_to_pfn(L4_PER_44XX_PHYS),
227 .length = L4_PER_44XX_SIZE,
228 .type = MT_DEVICE,
229 },
Santosh Shilimkar137d1052011-06-25 18:04:31 -0700230#ifdef CONFIG_OMAP4_ERRATA_I688
231 {
232 .virtual = OMAP4_SRAM_VA,
233 .pfn = __phys_to_pfn(OMAP4_SRAM_PA),
234 .length = PAGE_SIZE,
235 .type = MT_MEMORY_SO,
236 },
237#endif
238
Santosh Shilimkar44169072009-05-28 14:16:04 -0700239};
240#endif
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +0300241
R Sricharan05e152c2012-06-05 16:21:32 +0530242#ifdef CONFIG_SOC_OMAP5
243static struct map_desc omap54xx_io_desc[] __initdata = {
244 {
245 .virtual = L3_54XX_VIRT,
246 .pfn = __phys_to_pfn(L3_54XX_PHYS),
247 .length = L3_54XX_SIZE,
248 .type = MT_DEVICE,
249 },
250 {
251 .virtual = L4_54XX_VIRT,
252 .pfn = __phys_to_pfn(L4_54XX_PHYS),
253 .length = L4_54XX_SIZE,
254 .type = MT_DEVICE,
255 },
256 {
257 .virtual = L4_WK_54XX_VIRT,
258 .pfn = __phys_to_pfn(L4_WK_54XX_PHYS),
259 .length = L4_WK_54XX_SIZE,
260 .type = MT_DEVICE,
261 },
262 {
263 .virtual = L4_PER_54XX_VIRT,
264 .pfn = __phys_to_pfn(L4_PER_54XX_PHYS),
265 .length = L4_PER_54XX_SIZE,
266 .type = MT_DEVICE,
267 },
268};
269#endif
270
Tony Lindgren59b479e2011-01-27 16:39:40 -0800271#ifdef CONFIG_SOC_OMAP2420
Paul Walmsleyb6a42262012-10-29 20:50:21 -0600272void __init omap242x_map_io(void)
Tony Lindgren6fbd55d2010-02-12 12:26:47 -0800273{
274 iotable_init(omap24xx_io_desc, ARRAY_SIZE(omap24xx_io_desc));
275 iotable_init(omap242x_io_desc, ARRAY_SIZE(omap242x_io_desc));
Tony Lindgren6fbd55d2010-02-12 12:26:47 -0800276}
277#endif
278
Tony Lindgren59b479e2011-01-27 16:39:40 -0800279#ifdef CONFIG_SOC_OMAP2430
Paul Walmsleyb6a42262012-10-29 20:50:21 -0600280void __init omap243x_map_io(void)
Tony Lindgren6fbd55d2010-02-12 12:26:47 -0800281{
282 iotable_init(omap24xx_io_desc, ARRAY_SIZE(omap24xx_io_desc));
283 iotable_init(omap243x_io_desc, ARRAY_SIZE(omap243x_io_desc));
Tony Lindgren6fbd55d2010-02-12 12:26:47 -0800284}
285#endif
286
Tony Lindgrena8eb7ca2010-02-12 12:26:48 -0800287#ifdef CONFIG_ARCH_OMAP3
Paul Walmsleyb6a42262012-10-29 20:50:21 -0600288void __init omap3_map_io(void)
Tony Lindgren6fbd55d2010-02-12 12:26:47 -0800289{
290 iotable_init(omap34xx_io_desc, ARRAY_SIZE(omap34xx_io_desc));
Tony Lindgren6fbd55d2010-02-12 12:26:47 -0800291}
292#endif
293
Kevin Hilman33959552012-05-10 11:10:07 -0700294#ifdef CONFIG_SOC_TI81XX
Paul Walmsleyb6a42262012-10-29 20:50:21 -0600295void __init ti81xx_map_io(void)
Hemant Pedanekar01001712011-02-16 08:31:39 -0800296{
Hemant Pedanekara9203602011-12-13 10:46:44 -0800297 iotable_init(omapti81xx_io_desc, ARRAY_SIZE(omapti81xx_io_desc));
Hemant Pedanekar01001712011-02-16 08:31:39 -0800298}
299#endif
300
Kevin Hilmanbb6abcf2012-05-10 11:10:07 -0700301#ifdef CONFIG_SOC_AM33XX
Paul Walmsleyb6a42262012-10-29 20:50:21 -0600302void __init am33xx_map_io(void)
Afzal Mohammed1e6cb142011-12-13 10:46:43 -0800303{
304 iotable_init(omapam33xx_io_desc, ARRAY_SIZE(omapam33xx_io_desc));
Tony Lindgren6fbd55d2010-02-12 12:26:47 -0800305}
306#endif
307
308#ifdef CONFIG_ARCH_OMAP4
Paul Walmsleyb6a42262012-10-29 20:50:21 -0600309void __init omap4_map_io(void)
Tony Lindgren6fbd55d2010-02-12 12:26:47 -0800310{
311 iotable_init(omap44xx_io_desc, ARRAY_SIZE(omap44xx_io_desc));
Santosh Shilimkar2ec1fc42012-02-02 19:33:55 +0530312 omap_barriers_init();
Tony Lindgren6fbd55d2010-02-12 12:26:47 -0800313}
314#endif
315
R Sricharan05e152c2012-06-05 16:21:32 +0530316#ifdef CONFIG_SOC_OMAP5
Paul Walmsleyb6a42262012-10-29 20:50:21 -0600317void __init omap5_map_io(void)
R Sricharan05e152c2012-06-05 16:21:32 +0530318{
319 iotable_init(omap54xx_io_desc, ARRAY_SIZE(omap54xx_io_desc));
320}
321#endif
Paul Walmsley2f135ea2009-06-19 19:08:25 -0600322/*
323 * omap2_init_reprogram_sdrc - reprogram SDRC timing parameters
324 *
325 * Sets the CORE DPLL3 M2 divider to the same value that it's at
326 * currently. This has the effect of setting the SDRC SDRAM AC timing
327 * registers to the values currently defined by the kernel. Currently
328 * only defined for OMAP3; will return 0 if called on OMAP2. Returns
329 * -EINVAL if the dpll3_m2_ck cannot be found, 0 if called on OMAP2,
330 * or passes along the return value of clk_set_rate().
331 */
332static int __init _omap2_init_reprogram_sdrc(void)
333{
334 struct clk *dpll3_m2_ck;
335 int v = -EINVAL;
336 long rate;
337
338 if (!cpu_is_omap34xx())
339 return 0;
340
341 dpll3_m2_ck = clk_get(NULL, "dpll3_m2_ck");
Aaro Koskinene281f7e2010-11-30 14:17:58 +0000342 if (IS_ERR(dpll3_m2_ck))
Paul Walmsley2f135ea2009-06-19 19:08:25 -0600343 return -EINVAL;
344
345 rate = clk_get_rate(dpll3_m2_ck);
346 pr_info("Reprogramming SDRC clock to %ld Hz\n", rate);
347 v = clk_set_rate(dpll3_m2_ck, rate);
348 if (v)
349 pr_err("dpll3_m2_clk rate change failed: %d\n", v);
350
351 clk_put(dpll3_m2_ck);
352
353 return v;
354}
355
Paul Walmsley2092e5c2010-12-14 12:42:35 -0700356static int _set_hwmod_postsetup_state(struct omap_hwmod *oh, void *data)
357{
358 return omap_hwmod_set_postsetup_state(oh, *(u8 *)data);
359}
360
Tony Lindgren7b250af2011-10-04 18:26:28 -0700361static void __init omap_common_init_early(void)
362{
Arnd Bergmanndf804422011-11-01 13:47:27 +0100363 omap_init_consistent_dma_size();
Tony Lindgren7b250af2011-10-04 18:26:28 -0700364}
365
366static void __init omap_hwmod_init_postsetup(void)
Tony Lindgren120db2c2006-04-02 17:46:27 +0100367{
Paul Walmsley2092e5c2010-12-14 12:42:35 -0700368 u8 postsetup_state;
369
Paul Walmsley2092e5c2010-12-14 12:42:35 -0700370 /* Set the default postsetup state for all hwmods */
371#ifdef CONFIG_PM_RUNTIME
372 postsetup_state = _HWMOD_STATE_IDLE;
373#else
374 postsetup_state = _HWMOD_STATE_ENABLED;
375#endif
376 omap_hwmod_for_each(_set_hwmod_postsetup_state, &postsetup_state);
Benoit Cousson55d2cb02010-05-12 17:54:36 +0200377
Kevin Hilman53da4ce2010-12-09 09:13:48 -0600378 omap_pm_if_early_init();
Paul Walmsley48057342010-12-21 15:25:10 -0700379}
380
Paul Walmsley16110792012-01-25 12:57:46 -0700381#ifdef CONFIG_SOC_OMAP2420
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700382void __init omap2420_init_early(void)
383{
Paul Walmsleyb6a42262012-10-29 20:50:21 -0600384 omap2_set_globals_tap(OMAP242X_CLASS, OMAP2_L4_IO_ADDRESS(0x48014000));
385 omap2_set_globals_sdrc(OMAP2_L3_IO_ADDRESS(OMAP2420_SDRC_BASE),
386 OMAP2_L3_IO_ADDRESS(OMAP2420_SMS_BASE));
387 omap2_set_globals_control(OMAP2_L4_IO_ADDRESS(OMAP242X_CTRL_BASE),
388 NULL);
389 omap2_set_globals_prcm(OMAP2_L4_IO_ADDRESS(OMAP2420_PRM_BASE),
390 OMAP2_L4_IO_ADDRESS(OMAP2420_CM_BASE),
391 NULL, NULL);
Vaibhav Hiremath4de34f32011-12-19 15:50:15 +0530392 omap2xxx_check_revision();
Paul Walmsleyc4ceedc2012-10-29 20:56:29 -0600393 omap2xxx_cm_init();
Tony Lindgren7b250af2011-10-04 18:26:28 -0700394 omap_common_init_early();
395 omap2xxx_voltagedomains_init();
396 omap242x_powerdomains_init();
397 omap242x_clockdomains_init();
398 omap2420_hwmod_init();
399 omap_hwmod_init_postsetup();
400 omap2420_clk_init();
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700401}
Shawn Guobbd707a2012-04-26 16:06:50 +0800402
403void __init omap2420_init_late(void)
404{
405 omap_mux_late_init();
406 omap2_common_pm_late_init();
407 omap2_pm_init();
408}
Paul Walmsley16110792012-01-25 12:57:46 -0700409#endif
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700410
Paul Walmsley16110792012-01-25 12:57:46 -0700411#ifdef CONFIG_SOC_OMAP2430
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700412void __init omap2430_init_early(void)
413{
Paul Walmsleyb6a42262012-10-29 20:50:21 -0600414 omap2_set_globals_tap(OMAP243X_CLASS, OMAP2_L4_IO_ADDRESS(0x4900a000));
415 omap2_set_globals_sdrc(OMAP2_L3_IO_ADDRESS(OMAP243X_SDRC_BASE),
416 OMAP2_L3_IO_ADDRESS(OMAP243X_SMS_BASE));
417 omap2_set_globals_control(OMAP2_L4_IO_ADDRESS(OMAP243X_CTRL_BASE),
418 NULL);
419 omap2_set_globals_prcm(OMAP2_L4_IO_ADDRESS(OMAP2430_PRM_BASE),
420 OMAP2_L4_IO_ADDRESS(OMAP2430_CM_BASE),
421 NULL, NULL);
Vaibhav Hiremath4de34f32011-12-19 15:50:15 +0530422 omap2xxx_check_revision();
Paul Walmsleyc4ceedc2012-10-29 20:56:29 -0600423 omap2xxx_cm_init();
Tony Lindgren7b250af2011-10-04 18:26:28 -0700424 omap_common_init_early();
425 omap2xxx_voltagedomains_init();
426 omap243x_powerdomains_init();
427 omap243x_clockdomains_init();
428 omap2430_hwmod_init();
429 omap_hwmod_init_postsetup();
430 omap2430_clk_init();
431}
Shawn Guobbd707a2012-04-26 16:06:50 +0800432
433void __init omap2430_init_late(void)
434{
435 omap_mux_late_init();
436 omap2_common_pm_late_init();
437 omap2_pm_init();
438}
Sanjeev Premic4e2d242011-10-13 21:44:10 +0530439#endif
Tony Lindgren7b250af2011-10-04 18:26:28 -0700440
441/*
442 * Currently only board-omap3beagle.c should call this because of the
443 * same machine_id for 34xx and 36xx beagle.. Will get fixed with DT.
444 */
Sanjeev Premic4e2d242011-10-13 21:44:10 +0530445#ifdef CONFIG_ARCH_OMAP3
Tony Lindgren7b250af2011-10-04 18:26:28 -0700446void __init omap3_init_early(void)
447{
Paul Walmsleyb6a42262012-10-29 20:50:21 -0600448 omap2_set_globals_tap(OMAP343X_CLASS, OMAP2_L4_IO_ADDRESS(0x4830A000));
449 omap2_set_globals_sdrc(OMAP2_L3_IO_ADDRESS(OMAP343X_SDRC_BASE),
450 OMAP2_L3_IO_ADDRESS(OMAP343X_SMS_BASE));
451 omap2_set_globals_control(OMAP2_L4_IO_ADDRESS(OMAP343X_CTRL_BASE),
452 NULL);
453 omap2_set_globals_prcm(OMAP2_L4_IO_ADDRESS(OMAP3430_PRM_BASE),
454 OMAP2_L4_IO_ADDRESS(OMAP3430_CM_BASE),
455 NULL, NULL);
Vaibhav Hiremath4de34f32011-12-19 15:50:15 +0530456 omap3xxx_check_revision();
457 omap3xxx_check_features();
Paul Walmsleyc4ceedc2012-10-29 20:56:29 -0600458 omap3xxx_cm_init();
Tony Lindgren7b250af2011-10-04 18:26:28 -0700459 omap_common_init_early();
460 omap3xxx_voltagedomains_init();
461 omap3xxx_powerdomains_init();
462 omap3xxx_clockdomains_init();
463 omap3xxx_hwmod_init();
464 omap_hwmod_init_postsetup();
465 omap3xxx_clk_init();
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700466}
467
468void __init omap3430_init_early(void)
469{
Tony Lindgren7b250af2011-10-04 18:26:28 -0700470 omap3_init_early();
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700471}
472
473void __init omap35xx_init_early(void)
474{
Tony Lindgren7b250af2011-10-04 18:26:28 -0700475 omap3_init_early();
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700476}
477
478void __init omap3630_init_early(void)
479{
Tony Lindgren7b250af2011-10-04 18:26:28 -0700480 omap3_init_early();
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700481}
482
483void __init am35xx_init_early(void)
484{
Tony Lindgren7b250af2011-10-04 18:26:28 -0700485 omap3_init_early();
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700486}
487
Hemant Pedanekara9203602011-12-13 10:46:44 -0800488void __init ti81xx_init_early(void)
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700489{
Paul Walmsleyb6a42262012-10-29 20:50:21 -0600490 omap2_set_globals_tap(OMAP343X_CLASS,
491 OMAP2_L4_IO_ADDRESS(TI81XX_TAP_BASE));
492 omap2_set_globals_control(OMAP2_L4_IO_ADDRESS(TI81XX_CTRL_BASE),
493 NULL);
494 omap2_set_globals_prcm(OMAP2_L4_IO_ADDRESS(TI81XX_PRCM_BASE),
495 OMAP2_L4_IO_ADDRESS(TI81XX_PRCM_BASE),
496 NULL, NULL);
Vaibhav Hiremath4de34f32011-12-19 15:50:15 +0530497 omap3xxx_check_revision();
498 ti81xx_check_features();
Tony Lindgren4c3cf902011-10-04 18:17:41 -0700499 omap_common_init_early();
500 omap3xxx_voltagedomains_init();
501 omap3xxx_powerdomains_init();
502 omap3xxx_clockdomains_init();
503 omap3xxx_hwmod_init();
504 omap_hwmod_init_postsetup();
505 omap3xxx_clk_init();
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700506}
Shawn Guobbd707a2012-04-26 16:06:50 +0800507
508void __init omap3_init_late(void)
509{
510 omap_mux_late_init();
511 omap2_common_pm_late_init();
512 omap3_pm_init();
513}
514
515void __init omap3430_init_late(void)
516{
517 omap_mux_late_init();
518 omap2_common_pm_late_init();
519 omap3_pm_init();
520}
521
522void __init omap35xx_init_late(void)
523{
524 omap_mux_late_init();
525 omap2_common_pm_late_init();
526 omap3_pm_init();
527}
528
529void __init omap3630_init_late(void)
530{
531 omap_mux_late_init();
532 omap2_common_pm_late_init();
533 omap3_pm_init();
534}
535
536void __init am35xx_init_late(void)
537{
538 omap_mux_late_init();
539 omap2_common_pm_late_init();
540 omap3_pm_init();
541}
542
543void __init ti81xx_init_late(void)
544{
545 omap_mux_late_init();
546 omap2_common_pm_late_init();
547 omap3_pm_init();
548}
Sanjeev Premic4e2d242011-10-13 21:44:10 +0530549#endif
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700550
Afzal Mohammed08f30982012-05-11 00:38:49 +0530551#ifdef CONFIG_SOC_AM33XX
552void __init am33xx_init_early(void)
553{
Paul Walmsleyb6a42262012-10-29 20:50:21 -0600554 omap2_set_globals_tap(AM335X_CLASS,
555 AM33XX_L4_WK_IO_ADDRESS(AM33XX_TAP_BASE));
556 omap2_set_globals_control(AM33XX_L4_WK_IO_ADDRESS(AM33XX_CTRL_BASE),
557 NULL);
558 omap2_set_globals_prcm(AM33XX_L4_WK_IO_ADDRESS(AM33XX_PRCM_BASE),
559 AM33XX_L4_WK_IO_ADDRESS(AM33XX_PRCM_BASE),
560 NULL, NULL);
Afzal Mohammed08f30982012-05-11 00:38:49 +0530561 omap3xxx_check_revision();
562 ti81xx_check_features();
563 omap_common_init_early();
Vaibhav Hiremathce3fc892012-06-18 00:47:26 -0600564 am33xx_voltagedomains_init();
Vaibhav Hiremath3f0ea762012-06-18 00:47:27 -0600565 am33xx_powerdomains_init();
Vaibhav Hiremath9c80f3a2012-06-18 00:47:27 -0600566 am33xx_clockdomains_init();
Vaibhav Hirematha2cfc502012-07-25 13:51:13 -0600567 am33xx_hwmod_init();
568 omap_hwmod_init_postsetup();
Vaibhav Hiremathe30384a2012-05-29 15:26:41 +0530569 am33xx_clk_init();
Afzal Mohammed08f30982012-05-11 00:38:49 +0530570}
571#endif
572
Sanjeev Premic4e2d242011-10-13 21:44:10 +0530573#ifdef CONFIG_ARCH_OMAP4
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700574void __init omap4430_init_early(void)
575{
Paul Walmsleyb6a42262012-10-29 20:50:21 -0600576 omap2_set_globals_tap(OMAP443X_CLASS,
577 OMAP2_L4_IO_ADDRESS(OMAP443X_SCM_BASE));
578 omap2_set_globals_control(OMAP2_L4_IO_ADDRESS(OMAP443X_SCM_BASE),
579 OMAP2_L4_IO_ADDRESS(OMAP443X_CTRL_BASE));
580 omap2_set_globals_prcm(OMAP2_L4_IO_ADDRESS(OMAP4430_PRM_BASE),
581 OMAP2_L4_IO_ADDRESS(OMAP4430_CM_BASE),
582 OMAP2_L4_IO_ADDRESS(OMAP4430_CM2_BASE),
583 OMAP2_L4_IO_ADDRESS(OMAP4430_PRCM_MPU_BASE));
Vaibhav Hiremath4de34f32011-12-19 15:50:15 +0530584 omap4xxx_check_revision();
585 omap4xxx_check_features();
Tony Lindgren7b250af2011-10-04 18:26:28 -0700586 omap_common_init_early();
587 omap44xx_voltagedomains_init();
588 omap44xx_powerdomains_init();
589 omap44xx_clockdomains_init();
590 omap44xx_hwmod_init();
591 omap_hwmod_init_postsetup();
592 omap4xxx_clk_init();
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700593}
Shawn Guobbd707a2012-04-26 16:06:50 +0800594
595void __init omap4430_init_late(void)
596{
597 omap_mux_late_init();
598 omap2_common_pm_late_init();
599 omap4_pm_init();
600}
Sanjeev Premic4e2d242011-10-13 21:44:10 +0530601#endif
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700602
R Sricharan05e152c2012-06-05 16:21:32 +0530603#ifdef CONFIG_SOC_OMAP5
604void __init omap5_init_early(void)
605{
Paul Walmsleyb6a42262012-10-29 20:50:21 -0600606 omap2_set_globals_tap(OMAP54XX_CLASS,
607 OMAP2_L4_IO_ADDRESS(OMAP54XX_SCM_BASE));
608 omap2_set_globals_control(OMAP2_L4_IO_ADDRESS(OMAP54XX_SCM_BASE),
609 OMAP2_L4_IO_ADDRESS(OMAP54XX_CTRL_BASE));
610 omap2_set_globals_prcm(OMAP2_L4_IO_ADDRESS(OMAP54XX_PRM_BASE),
611 OMAP2_L4_IO_ADDRESS(OMAP54XX_CM_CORE_AON_BASE),
612 OMAP2_L4_IO_ADDRESS(OMAP54XX_CM_CORE_BASE),
613 OMAP2_L4_IO_ADDRESS(OMAP54XX_PRCM_MPU_BASE));
R Sricharan05e152c2012-06-05 16:21:32 +0530614 omap5xxx_check_revision();
615 omap_common_init_early();
616}
617#endif
618
Tony Lindgrena4ca9db2011-08-22 23:57:23 -0700619void __init omap_sdrc_init(struct omap_sdrc_params *sdrc_cs0,
Paul Walmsley48057342010-12-21 15:25:10 -0700620 struct omap_sdrc_params *sdrc_cs1)
621{
Tony Lindgrena66cb342011-10-04 13:52:57 -0700622 omap_sram_init();
623
Hemant Pedanekar01001712011-02-16 08:31:39 -0800624 if (cpu_is_omap24xx() || omap3_has_sdrc()) {
Kevin Hilmanaa4b1f62010-03-10 17:16:31 +0000625 omap2_sdrc_init(sdrc_cs0, sdrc_cs1);
626 _omap2_init_reprogram_sdrc();
627 }
Tony Lindgren1dbae812005-11-10 14:26:51 +0000628}