blob: e29cf1c73745dd2172e63b5f56cfba04fc368227 [file] [log] [blame]
Oscar Mateob20385f2014-07-24 17:04:10 +01001/*
2 * Copyright © 2014 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Ben Widawsky <ben@bwidawsk.net>
25 * Michel Thierry <michel.thierry@intel.com>
26 * Thomas Daniel <thomas.daniel@intel.com>
27 * Oscar Mateo <oscar.mateo@intel.com>
28 *
29 */
30
Oscar Mateo73e4d072014-07-24 17:04:48 +010031/**
32 * DOC: Logical Rings, Logical Ring Contexts and Execlists
33 *
34 * Motivation:
Oscar Mateob20385f2014-07-24 17:04:10 +010035 * GEN8 brings an expansion of the HW contexts: "Logical Ring Contexts".
36 * These expanded contexts enable a number of new abilities, especially
37 * "Execlists" (also implemented in this file).
38 *
Oscar Mateo73e4d072014-07-24 17:04:48 +010039 * One of the main differences with the legacy HW contexts is that logical
40 * ring contexts incorporate many more things to the context's state, like
41 * PDPs or ringbuffer control registers:
42 *
43 * The reason why PDPs are included in the context is straightforward: as
44 * PPGTTs (per-process GTTs) are actually per-context, having the PDPs
45 * contained there mean you don't need to do a ppgtt->switch_mm yourself,
46 * instead, the GPU will do it for you on the context switch.
47 *
48 * But, what about the ringbuffer control registers (head, tail, etc..)?
49 * shouldn't we just need a set of those per engine command streamer? This is
50 * where the name "Logical Rings" starts to make sense: by virtualizing the
51 * rings, the engine cs shifts to a new "ring buffer" with every context
52 * switch. When you want to submit a workload to the GPU you: A) choose your
53 * context, B) find its appropriate virtualized ring, C) write commands to it
54 * and then, finally, D) tell the GPU to switch to that context.
55 *
56 * Instead of the legacy MI_SET_CONTEXT, the way you tell the GPU to switch
57 * to a contexts is via a context execution list, ergo "Execlists".
58 *
59 * LRC implementation:
60 * Regarding the creation of contexts, we have:
61 *
62 * - One global default context.
63 * - One local default context for each opened fd.
64 * - One local extra context for each context create ioctl call.
65 *
66 * Now that ringbuffers belong per-context (and not per-engine, like before)
67 * and that contexts are uniquely tied to a given engine (and not reusable,
68 * like before) we need:
69 *
70 * - One ringbuffer per-engine inside each context.
71 * - One backing object per-engine inside each context.
72 *
73 * The global default context starts its life with these new objects fully
74 * allocated and populated. The local default context for each opened fd is
75 * more complex, because we don't know at creation time which engine is going
76 * to use them. To handle this, we have implemented a deferred creation of LR
77 * contexts:
78 *
79 * The local context starts its life as a hollow or blank holder, that only
80 * gets populated for a given engine once we receive an execbuffer. If later
81 * on we receive another execbuffer ioctl for the same context but a different
82 * engine, we allocate/populate a new ringbuffer and context backing object and
83 * so on.
84 *
85 * Finally, regarding local contexts created using the ioctl call: as they are
86 * only allowed with the render ring, we can allocate & populate them right
87 * away (no need to defer anything, at least for now).
88 *
89 * Execlists implementation:
Oscar Mateob20385f2014-07-24 17:04:10 +010090 * Execlists are the new method by which, on gen8+ hardware, workloads are
91 * submitted for execution (as opposed to the legacy, ringbuffer-based, method).
Oscar Mateo73e4d072014-07-24 17:04:48 +010092 * This method works as follows:
93 *
94 * When a request is committed, its commands (the BB start and any leading or
95 * trailing commands, like the seqno breadcrumbs) are placed in the ringbuffer
96 * for the appropriate context. The tail pointer in the hardware context is not
97 * updated at this time, but instead, kept by the driver in the ringbuffer
98 * structure. A structure representing this request is added to a request queue
99 * for the appropriate engine: this structure contains a copy of the context's
100 * tail after the request was written to the ring buffer and a pointer to the
101 * context itself.
102 *
103 * If the engine's request queue was empty before the request was added, the
104 * queue is processed immediately. Otherwise the queue will be processed during
105 * a context switch interrupt. In any case, elements on the queue will get sent
106 * (in pairs) to the GPU's ExecLists Submit Port (ELSP, for short) with a
107 * globally unique 20-bits submission ID.
108 *
109 * When execution of a request completes, the GPU updates the context status
110 * buffer with a context complete event and generates a context switch interrupt.
111 * During the interrupt handling, the driver examines the events in the buffer:
112 * for each context complete event, if the announced ID matches that on the head
113 * of the request queue, then that request is retired and removed from the queue.
114 *
115 * After processing, if any requests were retired and the queue is not empty
116 * then a new execution list can be submitted. The two requests at the front of
117 * the queue are next to be submitted but since a context may not occur twice in
118 * an execution list, if subsequent requests have the same ID as the first then
119 * the two requests must be combined. This is done simply by discarding requests
120 * at the head of the queue until either only one requests is left (in which case
121 * we use a NULL second context) or the first two requests have unique IDs.
122 *
123 * By always executing the first two requests in the queue the driver ensures
124 * that the GPU is kept as busy as possible. In the case where a single context
125 * completes but a second context is still executing, the request for this second
126 * context will be at the head of the queue when we remove the first one. This
127 * request will then be resubmitted along with a new request for a different context,
128 * which will cause the hardware to continue executing the second request and queue
129 * the new request (the GPU detects the condition of a context getting preempted
130 * with the same context and optimizes the context switch flow by not doing
131 * preemption, but just sampling the new tail pointer).
132 *
Oscar Mateob20385f2014-07-24 17:04:10 +0100133 */
134
135#include <drm/drmP.h>
136#include <drm/i915_drm.h>
137#include "i915_drv.h"
Peter Antoine3bbaba02015-07-10 20:13:11 +0300138#include "intel_mocs.h"
Oscar Mateo127f1002014-07-24 17:04:11 +0100139
Michael H. Nguyen468c6812014-11-13 17:51:49 +0000140#define GEN9_LR_CONTEXT_RENDER_SIZE (22 * PAGE_SIZE)
Oscar Mateo8c8579172014-07-24 17:04:14 +0100141#define GEN8_LR_CONTEXT_RENDER_SIZE (20 * PAGE_SIZE)
142#define GEN8_LR_CONTEXT_OTHER_SIZE (2 * PAGE_SIZE)
143
Thomas Daniele981e7b2014-07-24 17:04:39 +0100144#define RING_EXECLIST_QFULL (1 << 0x2)
145#define RING_EXECLIST1_VALID (1 << 0x3)
146#define RING_EXECLIST0_VALID (1 << 0x4)
147#define RING_EXECLIST_ACTIVE_STATUS (3 << 0xE)
148#define RING_EXECLIST1_ACTIVE (1 << 0x11)
149#define RING_EXECLIST0_ACTIVE (1 << 0x12)
150
151#define GEN8_CTX_STATUS_IDLE_ACTIVE (1 << 0)
152#define GEN8_CTX_STATUS_PREEMPTED (1 << 1)
153#define GEN8_CTX_STATUS_ELEMENT_SWITCH (1 << 2)
154#define GEN8_CTX_STATUS_ACTIVE_IDLE (1 << 3)
155#define GEN8_CTX_STATUS_COMPLETE (1 << 4)
156#define GEN8_CTX_STATUS_LITE_RESTORE (1 << 15)
Oscar Mateo8670d6f2014-07-24 17:04:17 +0100157
158#define CTX_LRI_HEADER_0 0x01
159#define CTX_CONTEXT_CONTROL 0x02
160#define CTX_RING_HEAD 0x04
161#define CTX_RING_TAIL 0x06
162#define CTX_RING_BUFFER_START 0x08
163#define CTX_RING_BUFFER_CONTROL 0x0a
164#define CTX_BB_HEAD_U 0x0c
165#define CTX_BB_HEAD_L 0x0e
166#define CTX_BB_STATE 0x10
167#define CTX_SECOND_BB_HEAD_U 0x12
168#define CTX_SECOND_BB_HEAD_L 0x14
169#define CTX_SECOND_BB_STATE 0x16
170#define CTX_BB_PER_CTX_PTR 0x18
171#define CTX_RCS_INDIRECT_CTX 0x1a
172#define CTX_RCS_INDIRECT_CTX_OFFSET 0x1c
173#define CTX_LRI_HEADER_1 0x21
174#define CTX_CTX_TIMESTAMP 0x22
175#define CTX_PDP3_UDW 0x24
176#define CTX_PDP3_LDW 0x26
177#define CTX_PDP2_UDW 0x28
178#define CTX_PDP2_LDW 0x2a
179#define CTX_PDP1_UDW 0x2c
180#define CTX_PDP1_LDW 0x2e
181#define CTX_PDP0_UDW 0x30
182#define CTX_PDP0_LDW 0x32
183#define CTX_LRI_HEADER_2 0x41
184#define CTX_R_PWR_CLK_STATE 0x42
185#define CTX_GPGPU_CSR_BASE_ADDRESS 0x44
186
Ben Widawsky84b790f2014-07-24 17:04:36 +0100187#define GEN8_CTX_VALID (1<<0)
188#define GEN8_CTX_FORCE_PD_RESTORE (1<<1)
189#define GEN8_CTX_FORCE_RESTORE (1<<2)
190#define GEN8_CTX_L3LLC_COHERENT (1<<5)
191#define GEN8_CTX_PRIVILEGE (1<<8)
Michel Thierrye5815a22015-04-08 12:13:32 +0100192
Ville Syrjälä0d925ea2015-11-04 23:20:11 +0200193#define ASSIGN_CTX_REG(reg_state, pos, reg, val) do { \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200194 (reg_state)[(pos)+0] = i915_mmio_reg_offset(reg); \
Ville Syrjälä0d925ea2015-11-04 23:20:11 +0200195 (reg_state)[(pos)+1] = (val); \
196} while (0)
197
198#define ASSIGN_CTX_PDP(ppgtt, reg_state, n) do { \
Mika Kuoppalad852c7b2015-06-25 18:35:06 +0300199 const u64 _addr = i915_page_dir_dma_addr((ppgtt), (n)); \
Michel Thierrye5815a22015-04-08 12:13:32 +0100200 reg_state[CTX_PDP ## n ## _UDW+1] = upper_32_bits(_addr); \
201 reg_state[CTX_PDP ## n ## _LDW+1] = lower_32_bits(_addr); \
Ville Syrjälä9244a812015-11-04 23:20:09 +0200202} while (0)
Michel Thierrye5815a22015-04-08 12:13:32 +0100203
Ville Syrjälä9244a812015-11-04 23:20:09 +0200204#define ASSIGN_CTX_PML4(ppgtt, reg_state) do { \
Michel Thierry2dba3232015-07-30 11:06:23 +0100205 reg_state[CTX_PDP0_UDW + 1] = upper_32_bits(px_dma(&ppgtt->pml4)); \
206 reg_state[CTX_PDP0_LDW + 1] = lower_32_bits(px_dma(&ppgtt->pml4)); \
Ville Syrjälä9244a812015-11-04 23:20:09 +0200207} while (0)
Michel Thierry2dba3232015-07-30 11:06:23 +0100208
Ben Widawsky84b790f2014-07-24 17:04:36 +0100209enum {
210 ADVANCED_CONTEXT = 0,
Michel Thierry2dba3232015-07-30 11:06:23 +0100211 LEGACY_32B_CONTEXT,
Ben Widawsky84b790f2014-07-24 17:04:36 +0100212 ADVANCED_AD_CONTEXT,
213 LEGACY_64B_CONTEXT
214};
Michel Thierry2dba3232015-07-30 11:06:23 +0100215#define GEN8_CTX_ADDRESSING_MODE_SHIFT 3
216#define GEN8_CTX_ADDRESSING_MODE(dev) (USES_FULL_48BIT_PPGTT(dev) ?\
217 LEGACY_64B_CONTEXT :\
218 LEGACY_32B_CONTEXT)
Ben Widawsky84b790f2014-07-24 17:04:36 +0100219enum {
220 FAULT_AND_HANG = 0,
221 FAULT_AND_HALT, /* Debug only */
222 FAULT_AND_STREAM,
223 FAULT_AND_CONTINUE /* Unsupported */
224};
225#define GEN8_CTX_ID_SHIFT 32
Arun Siluvery17ee9502015-06-19 19:07:01 +0100226#define CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT 0x17
Ben Widawsky84b790f2014-07-24 17:04:36 +0100227
Mika Kuoppala8ba319d2015-07-03 17:09:35 +0300228static int intel_lr_context_pin(struct drm_i915_gem_request *rq);
Nick Hoathe84fe802015-09-11 12:53:46 +0100229static void lrc_setup_hardware_status_page(struct intel_engine_cs *ring,
230 struct drm_i915_gem_object *default_ctx_obj);
231
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000232
Oscar Mateo73e4d072014-07-24 17:04:48 +0100233/**
234 * intel_sanitize_enable_execlists() - sanitize i915.enable_execlists
235 * @dev: DRM device.
236 * @enable_execlists: value of i915.enable_execlists module parameter.
237 *
238 * Only certain platforms support Execlists (the prerequisites being
Thomas Daniel27401d12014-12-11 12:48:35 +0000239 * support for Logical Ring Contexts and Aliasing PPGTT or better).
Oscar Mateo73e4d072014-07-24 17:04:48 +0100240 *
241 * Return: 1 if Execlists is supported and has to be enabled.
242 */
Oscar Mateo127f1002014-07-24 17:04:11 +0100243int intel_sanitize_enable_execlists(struct drm_device *dev, int enable_execlists)
244{
Daniel Vetterbd84b1e2014-08-11 15:57:57 +0200245 WARN_ON(i915.enable_ppgtt == -1);
246
Zhiyuan Lva0bd6c32015-08-28 15:41:16 +0800247 /* On platforms with execlist available, vGPU will only
248 * support execlist mode, no ring buffer mode.
249 */
250 if (HAS_LOGICAL_RING_CONTEXTS(dev) && intel_vgpu_active(dev))
251 return 1;
252
Damien Lespiau70ee45e2014-11-14 15:05:59 +0000253 if (INTEL_INFO(dev)->gen >= 9)
254 return 1;
255
Oscar Mateo127f1002014-07-24 17:04:11 +0100256 if (enable_execlists == 0)
257 return 0;
258
Oscar Mateo14bf9932014-07-24 17:04:34 +0100259 if (HAS_LOGICAL_RING_CONTEXTS(dev) && USES_PPGTT(dev) &&
260 i915.use_mmio_flip >= 0)
Oscar Mateo127f1002014-07-24 17:04:11 +0100261 return 1;
262
263 return 0;
264}
Oscar Mateoede7d422014-07-24 17:04:12 +0100265
Oscar Mateo73e4d072014-07-24 17:04:48 +0100266/**
267 * intel_execlists_ctx_id() - get the Execlists Context ID
268 * @ctx_obj: Logical Ring Context backing object.
269 *
270 * Do not confuse with ctx->id! Unfortunately we have a name overload
271 * here: the old context ID we pass to userspace as a handler so that
272 * they can refer to a context, and the new context ID we pass to the
273 * ELSP so that the GPU can inform us of the context status via
274 * interrupts.
275 *
276 * Return: 20-bits globally unique context ID.
277 */
Ben Widawsky84b790f2014-07-24 17:04:36 +0100278u32 intel_execlists_ctx_id(struct drm_i915_gem_object *ctx_obj)
279{
Alex Daid1675192015-08-12 15:43:43 +0100280 u32 lrca = i915_gem_obj_ggtt_offset(ctx_obj) +
281 LRC_PPHWSP_PN * PAGE_SIZE;
Ben Widawsky84b790f2014-07-24 17:04:36 +0100282
283 /* LRCA is required to be 4K aligned so the more significant 20 bits
284 * are globally unique */
285 return lrca >> 12;
286}
287
Michel Thierry5af05fe2015-09-04 12:59:15 +0100288static bool disable_lite_restore_wa(struct intel_engine_cs *ring)
289{
290 struct drm_device *dev = ring->dev;
291
Jani Nikulae87a0052015-10-20 15:22:02 +0300292 return (IS_SKL_REVID(dev, 0, SKL_REVID_B0) ||
Tim Gorecbdc12a2015-10-26 10:48:58 +0000293 IS_BXT_REVID(dev, 0, BXT_REVID_A1)) &&
Michel Thierry5af05fe2015-09-04 12:59:15 +0100294 (ring->id == VCS || ring->id == VCS2);
295}
296
Dave Gordon919f1f52015-08-12 15:43:38 +0100297uint64_t intel_lr_context_descriptor(struct intel_context *ctx,
298 struct intel_engine_cs *ring)
Ben Widawsky84b790f2014-07-24 17:04:36 +0100299{
Dave Gordon919f1f52015-08-12 15:43:38 +0100300 struct drm_i915_gem_object *ctx_obj = ctx->engine[ring->id].state;
Ben Widawsky84b790f2014-07-24 17:04:36 +0100301 uint64_t desc;
Alex Daid1675192015-08-12 15:43:43 +0100302 uint64_t lrca = i915_gem_obj_ggtt_offset(ctx_obj) +
303 LRC_PPHWSP_PN * PAGE_SIZE;
Michel Thierryacdd8842014-07-24 17:04:38 +0100304
305 WARN_ON(lrca & 0xFFFFFFFF00000FFFULL);
Ben Widawsky84b790f2014-07-24 17:04:36 +0100306
307 desc = GEN8_CTX_VALID;
Michel Thierry2dba3232015-07-30 11:06:23 +0100308 desc |= GEN8_CTX_ADDRESSING_MODE(dev) << GEN8_CTX_ADDRESSING_MODE_SHIFT;
Arun Siluvery51847fb2015-04-07 14:01:33 +0100309 if (IS_GEN8(ctx_obj->base.dev))
310 desc |= GEN8_CTX_L3LLC_COHERENT;
Ben Widawsky84b790f2014-07-24 17:04:36 +0100311 desc |= GEN8_CTX_PRIVILEGE;
312 desc |= lrca;
313 desc |= (u64)intel_execlists_ctx_id(ctx_obj) << GEN8_CTX_ID_SHIFT;
314
315 /* TODO: WaDisableLiteRestore when we start using semaphore
316 * signalling between Command Streamers */
317 /* desc |= GEN8_CTX_FORCE_RESTORE; */
318
Nick Hoath203a5712015-02-06 11:30:04 +0000319 /* WaEnableForceRestoreInCtxtDescForVCS:skl */
Michel Thierryec72d582015-09-04 12:59:14 +0100320 /* WaEnableForceRestoreInCtxtDescForVCS:bxt */
Michel Thierry5af05fe2015-09-04 12:59:15 +0100321 if (disable_lite_restore_wa(ring))
Nick Hoath203a5712015-02-06 11:30:04 +0000322 desc |= GEN8_CTX_FORCE_RESTORE;
323
Ben Widawsky84b790f2014-07-24 17:04:36 +0100324 return desc;
325}
326
Mika Kuoppalacc3c4252015-07-03 17:09:36 +0300327static void execlists_elsp_write(struct drm_i915_gem_request *rq0,
328 struct drm_i915_gem_request *rq1)
Ben Widawsky84b790f2014-07-24 17:04:36 +0100329{
Mika Kuoppalacc3c4252015-07-03 17:09:36 +0300330
331 struct intel_engine_cs *ring = rq0->ring;
Tvrtko Ursulin6e7cc472014-11-13 17:51:51 +0000332 struct drm_device *dev = ring->dev;
333 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala1cff8cc2015-07-06 11:09:25 +0300334 uint64_t desc[2];
Ben Widawsky84b790f2014-07-24 17:04:36 +0100335
Mika Kuoppala1cff8cc2015-07-06 11:09:25 +0300336 if (rq1) {
Dave Gordon919f1f52015-08-12 15:43:38 +0100337 desc[1] = intel_lr_context_descriptor(rq1->ctx, rq1->ring);
Mika Kuoppala1cff8cc2015-07-06 11:09:25 +0300338 rq1->elsp_submitted++;
339 } else {
340 desc[1] = 0;
341 }
Ben Widawsky84b790f2014-07-24 17:04:36 +0100342
Dave Gordon919f1f52015-08-12 15:43:38 +0100343 desc[0] = intel_lr_context_descriptor(rq0->ctx, rq0->ring);
Mika Kuoppala1cff8cc2015-07-06 11:09:25 +0300344 rq0->elsp_submitted++;
Ben Widawsky84b790f2014-07-24 17:04:36 +0100345
Mika Kuoppala1cff8cc2015-07-06 11:09:25 +0300346 /* You must always write both descriptors in the order below. */
Chris Wilsona6111f72015-04-07 16:21:02 +0100347 spin_lock(&dev_priv->uncore.lock);
348 intel_uncore_forcewake_get__locked(dev_priv, FORCEWAKE_ALL);
Mika Kuoppala1cff8cc2015-07-06 11:09:25 +0300349 I915_WRITE_FW(RING_ELSP(ring), upper_32_bits(desc[1]));
350 I915_WRITE_FW(RING_ELSP(ring), lower_32_bits(desc[1]));
Chris Wilson6daccb02015-01-16 11:34:35 +0200351
Mika Kuoppala1cff8cc2015-07-06 11:09:25 +0300352 I915_WRITE_FW(RING_ELSP(ring), upper_32_bits(desc[0]));
Ben Widawsky84b790f2014-07-24 17:04:36 +0100353 /* The context is automatically loaded after the following */
Mika Kuoppala1cff8cc2015-07-06 11:09:25 +0300354 I915_WRITE_FW(RING_ELSP(ring), lower_32_bits(desc[0]));
Ben Widawsky84b790f2014-07-24 17:04:36 +0100355
Mika Kuoppala1cff8cc2015-07-06 11:09:25 +0300356 /* ELSP is a wo register, use another nearby reg for posting */
Ville Syrjälä83843d82015-09-18 20:03:15 +0300357 POSTING_READ_FW(RING_EXECLIST_STATUS_LO(ring));
Chris Wilsona6111f72015-04-07 16:21:02 +0100358 intel_uncore_forcewake_put__locked(dev_priv, FORCEWAKE_ALL);
359 spin_unlock(&dev_priv->uncore.lock);
Ben Widawsky84b790f2014-07-24 17:04:36 +0100360}
361
Mika Kuoppala05d98242015-07-03 17:09:33 +0300362static int execlists_update_context(struct drm_i915_gem_request *rq)
Oscar Mateoae1250b2014-07-24 17:04:37 +0100363{
Mika Kuoppala05d98242015-07-03 17:09:33 +0300364 struct intel_engine_cs *ring = rq->ring;
365 struct i915_hw_ppgtt *ppgtt = rq->ctx->ppgtt;
366 struct drm_i915_gem_object *ctx_obj = rq->ctx->engine[ring->id].state;
367 struct drm_i915_gem_object *rb_obj = rq->ringbuf->obj;
Oscar Mateoae1250b2014-07-24 17:04:37 +0100368 struct page *page;
369 uint32_t *reg_state;
370
Mika Kuoppala05d98242015-07-03 17:09:33 +0300371 BUG_ON(!ctx_obj);
372 WARN_ON(!i915_gem_obj_is_pinned(ctx_obj));
373 WARN_ON(!i915_gem_obj_is_pinned(rb_obj));
374
Dave Gordon033908a2015-12-10 18:51:23 +0000375 page = i915_gem_object_get_dirty_page(ctx_obj, LRC_STATE_PN);
Oscar Mateoae1250b2014-07-24 17:04:37 +0100376 reg_state = kmap_atomic(page);
377
Mika Kuoppala05d98242015-07-03 17:09:33 +0300378 reg_state[CTX_RING_TAIL+1] = rq->tail;
379 reg_state[CTX_RING_BUFFER_START+1] = i915_gem_obj_ggtt_offset(rb_obj);
Oscar Mateoae1250b2014-07-24 17:04:37 +0100380
Michel Thierry2dba3232015-07-30 11:06:23 +0100381 if (ppgtt && !USES_FULL_48BIT_PPGTT(ppgtt->base.dev)) {
382 /* True 32b PPGTT with dynamic page allocation: update PDP
383 * registers and point the unallocated PDPs to scratch page.
384 * PML4 is allocated during ppgtt init, so this is not needed
385 * in 48-bit mode.
386 */
Michel Thierryd7b26332015-04-08 12:13:34 +0100387 ASSIGN_CTX_PDP(ppgtt, reg_state, 3);
388 ASSIGN_CTX_PDP(ppgtt, reg_state, 2);
389 ASSIGN_CTX_PDP(ppgtt, reg_state, 1);
390 ASSIGN_CTX_PDP(ppgtt, reg_state, 0);
391 }
392
Oscar Mateoae1250b2014-07-24 17:04:37 +0100393 kunmap_atomic(reg_state);
394
395 return 0;
396}
397
Mika Kuoppalad8cb8872015-07-03 17:09:32 +0300398static void execlists_submit_requests(struct drm_i915_gem_request *rq0,
399 struct drm_i915_gem_request *rq1)
Ben Widawsky84b790f2014-07-24 17:04:36 +0100400{
Mika Kuoppala05d98242015-07-03 17:09:33 +0300401 execlists_update_context(rq0);
Oscar Mateoae1250b2014-07-24 17:04:37 +0100402
Mika Kuoppalacc3c4252015-07-03 17:09:36 +0300403 if (rq1)
Mika Kuoppala05d98242015-07-03 17:09:33 +0300404 execlists_update_context(rq1);
Ben Widawsky84b790f2014-07-24 17:04:36 +0100405
Mika Kuoppalacc3c4252015-07-03 17:09:36 +0300406 execlists_elsp_write(rq0, rq1);
Ben Widawsky84b790f2014-07-24 17:04:36 +0100407}
408
Michel Thierryacdd8842014-07-24 17:04:38 +0100409static void execlists_context_unqueue(struct intel_engine_cs *ring)
410{
Nick Hoath6d3d8272015-01-15 13:10:39 +0000411 struct drm_i915_gem_request *req0 = NULL, *req1 = NULL;
412 struct drm_i915_gem_request *cursor = NULL, *tmp = NULL;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100413
414 assert_spin_locked(&ring->execlist_lock);
Michel Thierryacdd8842014-07-24 17:04:38 +0100415
Peter Antoine779949f2015-05-11 16:03:27 +0100416 /*
417 * If irqs are not active generate a warning as batches that finish
418 * without the irqs may get lost and a GPU Hang may occur.
419 */
420 WARN_ON(!intel_irqs_enabled(ring->dev->dev_private));
421
Michel Thierryacdd8842014-07-24 17:04:38 +0100422 if (list_empty(&ring->execlist_queue))
423 return;
424
425 /* Try to read in pairs */
426 list_for_each_entry_safe(cursor, tmp, &ring->execlist_queue,
427 execlist_link) {
428 if (!req0) {
429 req0 = cursor;
Nick Hoath6d3d8272015-01-15 13:10:39 +0000430 } else if (req0->ctx == cursor->ctx) {
Michel Thierryacdd8842014-07-24 17:04:38 +0100431 /* Same ctx: ignore first request, as second request
432 * will update tail past first request's workload */
Oscar Mateoe1fee722014-07-24 17:04:40 +0100433 cursor->elsp_submitted = req0->elsp_submitted;
Tvrtko Ursulin7eb08a22016-01-11 14:08:35 +0000434 list_move_tail(&req0->execlist_link,
435 &ring->execlist_retired_req_list);
Michel Thierryacdd8842014-07-24 17:04:38 +0100436 req0 = cursor;
437 } else {
438 req1 = cursor;
439 break;
440 }
441 }
442
Michel Thierry53292cd2015-04-15 18:11:33 +0100443 if (IS_GEN8(ring->dev) || IS_GEN9(ring->dev)) {
444 /*
445 * WaIdleLiteRestore: make sure we never cause a lite
446 * restore with HEAD==TAIL
447 */
Michel Thierryd63f8202015-04-27 12:31:44 +0100448 if (req0->elsp_submitted) {
Michel Thierry53292cd2015-04-15 18:11:33 +0100449 /*
450 * Apply the wa NOOPS to prevent ring:HEAD == req:TAIL
451 * as we resubmit the request. See gen8_emit_request()
452 * for where we prepare the padding after the end of the
453 * request.
454 */
455 struct intel_ringbuffer *ringbuf;
456
457 ringbuf = req0->ctx->engine[ring->id].ringbuf;
458 req0->tail += 8;
459 req0->tail &= ringbuf->size - 1;
460 }
461 }
462
Oscar Mateoe1fee722014-07-24 17:04:40 +0100463 WARN_ON(req1 && req1->elsp_submitted);
464
Mika Kuoppalad8cb8872015-07-03 17:09:32 +0300465 execlists_submit_requests(req0, req1);
Michel Thierryacdd8842014-07-24 17:04:38 +0100466}
467
Thomas Daniele981e7b2014-07-24 17:04:39 +0100468static bool execlists_check_remove_request(struct intel_engine_cs *ring,
469 u32 request_id)
470{
Nick Hoath6d3d8272015-01-15 13:10:39 +0000471 struct drm_i915_gem_request *head_req;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100472
473 assert_spin_locked(&ring->execlist_lock);
474
475 head_req = list_first_entry_or_null(&ring->execlist_queue,
Nick Hoath6d3d8272015-01-15 13:10:39 +0000476 struct drm_i915_gem_request,
Thomas Daniele981e7b2014-07-24 17:04:39 +0100477 execlist_link);
478
479 if (head_req != NULL) {
480 struct drm_i915_gem_object *ctx_obj =
Nick Hoath6d3d8272015-01-15 13:10:39 +0000481 head_req->ctx->engine[ring->id].state;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100482 if (intel_execlists_ctx_id(ctx_obj) == request_id) {
Oscar Mateoe1fee722014-07-24 17:04:40 +0100483 WARN(head_req->elsp_submitted == 0,
484 "Never submitted head request\n");
485
486 if (--head_req->elsp_submitted <= 0) {
Tvrtko Ursulin7eb08a22016-01-11 14:08:35 +0000487 list_move_tail(&head_req->execlist_link,
488 &ring->execlist_retired_req_list);
Oscar Mateoe1fee722014-07-24 17:04:40 +0100489 return true;
490 }
Thomas Daniele981e7b2014-07-24 17:04:39 +0100491 }
492 }
493
494 return false;
495}
496
Ben Widawsky91a41032016-01-05 10:30:07 -0800497static void get_context_status(struct intel_engine_cs *ring,
498 u8 read_pointer,
499 u32 *status, u32 *context_id)
500{
501 struct drm_i915_private *dev_priv = ring->dev->dev_private;
502
503 if (WARN_ON(read_pointer >= GEN8_CSB_ENTRIES))
504 return;
505
506 *status = I915_READ(RING_CONTEXT_STATUS_BUF_LO(ring, read_pointer));
507 *context_id = I915_READ(RING_CONTEXT_STATUS_BUF_HI(ring, read_pointer));
508}
509
Oscar Mateo73e4d072014-07-24 17:04:48 +0100510/**
Daniel Vetter3f7531c2014-12-10 17:41:43 +0100511 * intel_lrc_irq_handler() - handle Context Switch interrupts
Oscar Mateo73e4d072014-07-24 17:04:48 +0100512 * @ring: Engine Command Streamer to handle.
513 *
514 * Check the unread Context Status Buffers and manage the submission of new
515 * contexts to the ELSP accordingly.
516 */
Daniel Vetter3f7531c2014-12-10 17:41:43 +0100517void intel_lrc_irq_handler(struct intel_engine_cs *ring)
Thomas Daniele981e7b2014-07-24 17:04:39 +0100518{
519 struct drm_i915_private *dev_priv = ring->dev->dev_private;
520 u32 status_pointer;
521 u8 read_pointer;
522 u8 write_pointer;
Michel Thierry5af05fe2015-09-04 12:59:15 +0100523 u32 status = 0;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100524 u32 status_id;
525 u32 submit_contexts = 0;
526
527 status_pointer = I915_READ(RING_CONTEXT_STATUS_PTR(ring));
528
529 read_pointer = ring->next_context_status_buffer;
Ben Widawsky5590a5f2016-01-05 10:30:05 -0800530 write_pointer = GEN8_CSB_WRITE_PTR(status_pointer);
Thomas Daniele981e7b2014-07-24 17:04:39 +0100531 if (read_pointer > write_pointer)
Michel Thierrydfc53c52015-09-28 13:25:12 +0100532 write_pointer += GEN8_CSB_ENTRIES;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100533
534 spin_lock(&ring->execlist_lock);
535
536 while (read_pointer < write_pointer) {
Ben Widawsky91a41032016-01-05 10:30:07 -0800537
538 get_context_status(ring, ++read_pointer % GEN8_CSB_ENTRIES,
539 &status, &status_id);
Thomas Daniele981e7b2014-07-24 17:04:39 +0100540
Mika Kuoppala031a8932015-08-06 17:09:17 +0300541 if (status & GEN8_CTX_STATUS_IDLE_ACTIVE)
542 continue;
543
Oscar Mateoe1fee722014-07-24 17:04:40 +0100544 if (status & GEN8_CTX_STATUS_PREEMPTED) {
545 if (status & GEN8_CTX_STATUS_LITE_RESTORE) {
546 if (execlists_check_remove_request(ring, status_id))
547 WARN(1, "Lite Restored request removed from queue\n");
548 } else
549 WARN(1, "Preemption without Lite Restore\n");
550 }
551
Ben Widawskyeba51192015-12-29 14:20:43 -0800552 if ((status & GEN8_CTX_STATUS_ACTIVE_IDLE) ||
553 (status & GEN8_CTX_STATUS_ELEMENT_SWITCH)) {
Thomas Daniele981e7b2014-07-24 17:04:39 +0100554 if (execlists_check_remove_request(ring, status_id))
555 submit_contexts++;
556 }
557 }
558
Michel Thierry5af05fe2015-09-04 12:59:15 +0100559 if (disable_lite_restore_wa(ring)) {
560 /* Prevent a ctx to preempt itself */
561 if ((status & GEN8_CTX_STATUS_ACTIVE_IDLE) &&
562 (submit_contexts != 0))
563 execlists_context_unqueue(ring);
564 } else if (submit_contexts != 0) {
Thomas Daniele981e7b2014-07-24 17:04:39 +0100565 execlists_context_unqueue(ring);
Michel Thierry5af05fe2015-09-04 12:59:15 +0100566 }
Thomas Daniele981e7b2014-07-24 17:04:39 +0100567
568 spin_unlock(&ring->execlist_lock);
569
Ben Widawskyf764a8b2016-01-05 10:30:06 -0800570 if (unlikely(submit_contexts > 2))
571 DRM_ERROR("More than two context complete events?\n");
572
Michel Thierrydfc53c52015-09-28 13:25:12 +0100573 ring->next_context_status_buffer = write_pointer % GEN8_CSB_ENTRIES;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100574
Ben Widawsky5590a5f2016-01-05 10:30:05 -0800575 /* Update the read pointer to the old write pointer. Manual ringbuffer
576 * management ftw </sarcasm> */
Thomas Daniele981e7b2014-07-24 17:04:39 +0100577 I915_WRITE(RING_CONTEXT_STATUS_PTR(ring),
Ben Widawsky5590a5f2016-01-05 10:30:05 -0800578 _MASKED_FIELD(GEN8_CSB_READ_PTR_MASK,
579 ring->next_context_status_buffer << 8));
Thomas Daniele981e7b2014-07-24 17:04:39 +0100580}
581
John Harrisonae707972015-05-29 17:44:14 +0100582static int execlists_context_queue(struct drm_i915_gem_request *request)
Michel Thierryacdd8842014-07-24 17:04:38 +0100583{
John Harrisonae707972015-05-29 17:44:14 +0100584 struct intel_engine_cs *ring = request->ring;
Nick Hoath6d3d8272015-01-15 13:10:39 +0000585 struct drm_i915_gem_request *cursor;
Oscar Mateof1ad5a12014-07-24 17:04:41 +0100586 int num_elements = 0;
Michel Thierryacdd8842014-07-24 17:04:38 +0100587
Daniel Vetteraf3302b2015-12-04 17:27:15 +0100588 if (request->ctx != ring->default_context)
589 intel_lr_context_pin(request);
590
John Harrison9bb1af42015-05-29 17:44:13 +0100591 i915_gem_request_reference(request);
592
Chris Wilsonb5eba372015-04-07 16:20:48 +0100593 spin_lock_irq(&ring->execlist_lock);
Michel Thierryacdd8842014-07-24 17:04:38 +0100594
Oscar Mateof1ad5a12014-07-24 17:04:41 +0100595 list_for_each_entry(cursor, &ring->execlist_queue, execlist_link)
596 if (++num_elements > 2)
597 break;
598
599 if (num_elements > 2) {
Nick Hoath6d3d8272015-01-15 13:10:39 +0000600 struct drm_i915_gem_request *tail_req;
Oscar Mateof1ad5a12014-07-24 17:04:41 +0100601
602 tail_req = list_last_entry(&ring->execlist_queue,
Nick Hoath6d3d8272015-01-15 13:10:39 +0000603 struct drm_i915_gem_request,
Oscar Mateof1ad5a12014-07-24 17:04:41 +0100604 execlist_link);
605
John Harrisonae707972015-05-29 17:44:14 +0100606 if (request->ctx == tail_req->ctx) {
Oscar Mateof1ad5a12014-07-24 17:04:41 +0100607 WARN(tail_req->elsp_submitted != 0,
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000608 "More than 2 already-submitted reqs queued\n");
Tvrtko Ursulin7eb08a22016-01-11 14:08:35 +0000609 list_move_tail(&tail_req->execlist_link,
610 &ring->execlist_retired_req_list);
Oscar Mateof1ad5a12014-07-24 17:04:41 +0100611 }
612 }
613
Nick Hoath6d3d8272015-01-15 13:10:39 +0000614 list_add_tail(&request->execlist_link, &ring->execlist_queue);
Oscar Mateof1ad5a12014-07-24 17:04:41 +0100615 if (num_elements == 0)
Michel Thierryacdd8842014-07-24 17:04:38 +0100616 execlists_context_unqueue(ring);
617
Chris Wilsonb5eba372015-04-07 16:20:48 +0100618 spin_unlock_irq(&ring->execlist_lock);
Michel Thierryacdd8842014-07-24 17:04:38 +0100619
620 return 0;
621}
622
John Harrison2f200552015-05-29 17:43:53 +0100623static int logical_ring_invalidate_all_caches(struct drm_i915_gem_request *req)
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100624{
John Harrison2f200552015-05-29 17:43:53 +0100625 struct intel_engine_cs *ring = req->ring;
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100626 uint32_t flush_domains;
627 int ret;
628
629 flush_domains = 0;
630 if (ring->gpu_caches_dirty)
631 flush_domains = I915_GEM_GPU_DOMAINS;
632
John Harrison7deb4d32015-05-29 17:43:59 +0100633 ret = ring->emit_flush(req, I915_GEM_GPU_DOMAINS, flush_domains);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100634 if (ret)
635 return ret;
636
637 ring->gpu_caches_dirty = false;
638 return 0;
639}
640
John Harrison535fbe82015-05-29 17:43:32 +0100641static int execlists_move_to_gpu(struct drm_i915_gem_request *req,
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100642 struct list_head *vmas)
643{
John Harrison535fbe82015-05-29 17:43:32 +0100644 const unsigned other_rings = ~intel_ring_flag(req->ring);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100645 struct i915_vma *vma;
646 uint32_t flush_domains = 0;
647 bool flush_chipset = false;
648 int ret;
649
650 list_for_each_entry(vma, vmas, exec_list) {
651 struct drm_i915_gem_object *obj = vma->obj;
652
Chris Wilson03ade512015-04-27 13:41:18 +0100653 if (obj->active & other_rings) {
John Harrison91af1272015-06-18 13:14:56 +0100654 ret = i915_gem_object_sync(obj, req->ring, &req);
Chris Wilson03ade512015-04-27 13:41:18 +0100655 if (ret)
656 return ret;
657 }
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100658
659 if (obj->base.write_domain & I915_GEM_DOMAIN_CPU)
660 flush_chipset |= i915_gem_clflush_object(obj, false);
661
662 flush_domains |= obj->base.write_domain;
663 }
664
665 if (flush_domains & I915_GEM_DOMAIN_GTT)
666 wmb();
667
668 /* Unconditionally invalidate gpu caches and ensure that we do flush
669 * any residual writes from the previous batch.
670 */
John Harrison2f200552015-05-29 17:43:53 +0100671 return logical_ring_invalidate_all_caches(req);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100672}
673
John Harrison40e895c2015-05-29 17:43:26 +0100674int intel_logical_ring_alloc_request_extras(struct drm_i915_gem_request *request)
John Harrisonbc0dce32015-03-19 12:30:07 +0000675{
John Harrisonbc0dce32015-03-19 12:30:07 +0000676 int ret;
677
Mika Kuoppalaf3cc01f2015-07-06 11:08:30 +0300678 request->ringbuf = request->ctx->engine[request->ring->id].ringbuf;
679
John Harrison40e895c2015-05-29 17:43:26 +0100680 if (request->ctx != request->ring->default_context) {
Mika Kuoppala8ba319d2015-07-03 17:09:35 +0300681 ret = intel_lr_context_pin(request);
John Harrison6689cb22015-03-19 12:30:08 +0000682 if (ret)
John Harrisonbc0dce32015-03-19 12:30:07 +0000683 return ret;
John Harrisonbc0dce32015-03-19 12:30:07 +0000684 }
685
Alex Daia7e02192015-12-16 11:45:55 -0800686 if (i915.enable_guc_submission) {
687 /*
688 * Check that the GuC has space for the request before
689 * going any further, as the i915_add_request() call
690 * later on mustn't fail ...
691 */
692 struct intel_guc *guc = &request->i915->guc;
693
694 ret = i915_guc_wq_check_space(guc->execbuf_client);
695 if (ret)
696 return ret;
697 }
698
John Harrisonbc0dce32015-03-19 12:30:07 +0000699 return 0;
700}
701
John Harrisonae707972015-05-29 17:44:14 +0100702static int logical_ring_wait_for_space(struct drm_i915_gem_request *req,
Chris Wilson595e1ee2015-04-07 16:20:51 +0100703 int bytes)
John Harrisonbc0dce32015-03-19 12:30:07 +0000704{
John Harrisonae707972015-05-29 17:44:14 +0100705 struct intel_ringbuffer *ringbuf = req->ringbuf;
706 struct intel_engine_cs *ring = req->ring;
707 struct drm_i915_gem_request *target;
Chris Wilsonb4716182015-04-27 13:41:17 +0100708 unsigned space;
709 int ret;
John Harrisonbc0dce32015-03-19 12:30:07 +0000710
711 if (intel_ring_space(ringbuf) >= bytes)
712 return 0;
713
John Harrison79bbcc22015-06-30 12:40:55 +0100714 /* The whole point of reserving space is to not wait! */
715 WARN_ON(ringbuf->reserved_in_use);
716
John Harrisonae707972015-05-29 17:44:14 +0100717 list_for_each_entry(target, &ring->request_list, list) {
John Harrisonbc0dce32015-03-19 12:30:07 +0000718 /*
719 * The request queue is per-engine, so can contain requests
720 * from multiple ringbuffers. Here, we must ignore any that
721 * aren't from the ringbuffer we're considering.
722 */
John Harrisonae707972015-05-29 17:44:14 +0100723 if (target->ringbuf != ringbuf)
John Harrisonbc0dce32015-03-19 12:30:07 +0000724 continue;
725
726 /* Would completion of this request free enough space? */
John Harrisonae707972015-05-29 17:44:14 +0100727 space = __intel_ring_space(target->postfix, ringbuf->tail,
Chris Wilsonb4716182015-04-27 13:41:17 +0100728 ringbuf->size);
729 if (space >= bytes)
John Harrisonbc0dce32015-03-19 12:30:07 +0000730 break;
John Harrisonbc0dce32015-03-19 12:30:07 +0000731 }
732
John Harrisonae707972015-05-29 17:44:14 +0100733 if (WARN_ON(&target->list == &ring->request_list))
John Harrisonbc0dce32015-03-19 12:30:07 +0000734 return -ENOSPC;
735
John Harrisonae707972015-05-29 17:44:14 +0100736 ret = i915_wait_request(target);
John Harrisonbc0dce32015-03-19 12:30:07 +0000737 if (ret)
738 return ret;
739
Chris Wilsonb4716182015-04-27 13:41:17 +0100740 ringbuf->space = space;
741 return 0;
John Harrisonbc0dce32015-03-19 12:30:07 +0000742}
743
744/*
745 * intel_logical_ring_advance_and_submit() - advance the tail and submit the workload
John Harrisonae707972015-05-29 17:44:14 +0100746 * @request: Request to advance the logical ringbuffer of.
John Harrisonbc0dce32015-03-19 12:30:07 +0000747 *
748 * The tail is updated in our logical ringbuffer struct, not in the actual context. What
749 * really happens during submission is that the context and current tail will be placed
750 * on a queue waiting for the ELSP to be ready to accept a new context submission. At that
751 * point, the tail *inside* the context is updated and the ELSP written to.
752 */
753static void
John Harrisonae707972015-05-29 17:44:14 +0100754intel_logical_ring_advance_and_submit(struct drm_i915_gem_request *request)
John Harrisonbc0dce32015-03-19 12:30:07 +0000755{
John Harrisonae707972015-05-29 17:44:14 +0100756 struct intel_engine_cs *ring = request->ring;
Alex Daid1675192015-08-12 15:43:43 +0100757 struct drm_i915_private *dev_priv = request->i915;
John Harrisonbc0dce32015-03-19 12:30:07 +0000758
John Harrisonae707972015-05-29 17:44:14 +0100759 intel_logical_ring_advance(request->ringbuf);
John Harrisonbc0dce32015-03-19 12:30:07 +0000760
Alex Daid1675192015-08-12 15:43:43 +0100761 request->tail = request->ringbuf->tail;
762
John Harrisonbc0dce32015-03-19 12:30:07 +0000763 if (intel_ring_stopped(ring))
764 return;
765
Alex Daid1675192015-08-12 15:43:43 +0100766 if (dev_priv->guc.execbuf_client)
767 i915_guc_submit(dev_priv->guc.execbuf_client, request);
768 else
769 execlists_context_queue(request);
John Harrisonbc0dce32015-03-19 12:30:07 +0000770}
771
John Harrison79bbcc22015-06-30 12:40:55 +0100772static void __wrap_ring_buffer(struct intel_ringbuffer *ringbuf)
John Harrisonbc0dce32015-03-19 12:30:07 +0000773{
774 uint32_t __iomem *virt;
775 int rem = ringbuf->size - ringbuf->tail;
776
John Harrisonbc0dce32015-03-19 12:30:07 +0000777 virt = ringbuf->virtual_start + ringbuf->tail;
778 rem /= 4;
779 while (rem--)
780 iowrite32(MI_NOOP, virt++);
781
782 ringbuf->tail = 0;
783 intel_ring_update_space(ringbuf);
John Harrisonbc0dce32015-03-19 12:30:07 +0000784}
785
John Harrisonae707972015-05-29 17:44:14 +0100786static int logical_ring_prepare(struct drm_i915_gem_request *req, int bytes)
John Harrisonbc0dce32015-03-19 12:30:07 +0000787{
John Harrisonae707972015-05-29 17:44:14 +0100788 struct intel_ringbuffer *ringbuf = req->ringbuf;
John Harrison79bbcc22015-06-30 12:40:55 +0100789 int remain_usable = ringbuf->effective_size - ringbuf->tail;
790 int remain_actual = ringbuf->size - ringbuf->tail;
791 int ret, total_bytes, wait_bytes = 0;
792 bool need_wrap = false;
John Harrisonbc0dce32015-03-19 12:30:07 +0000793
John Harrison79bbcc22015-06-30 12:40:55 +0100794 if (ringbuf->reserved_in_use)
795 total_bytes = bytes;
796 else
797 total_bytes = bytes + ringbuf->reserved_size;
John Harrison29b1b412015-06-18 13:10:09 +0100798
John Harrison79bbcc22015-06-30 12:40:55 +0100799 if (unlikely(bytes > remain_usable)) {
800 /*
801 * Not enough space for the basic request. So need to flush
802 * out the remainder and then wait for base + reserved.
803 */
804 wait_bytes = remain_actual + total_bytes;
805 need_wrap = true;
806 } else {
807 if (unlikely(total_bytes > remain_usable)) {
808 /*
809 * The base request will fit but the reserved space
810 * falls off the end. So only need to to wait for the
811 * reserved size after flushing out the remainder.
812 */
813 wait_bytes = remain_actual + ringbuf->reserved_size;
814 need_wrap = true;
815 } else if (total_bytes > ringbuf->space) {
816 /* No wrapping required, just waiting. */
817 wait_bytes = total_bytes;
John Harrison29b1b412015-06-18 13:10:09 +0100818 }
John Harrisonbc0dce32015-03-19 12:30:07 +0000819 }
820
John Harrison79bbcc22015-06-30 12:40:55 +0100821 if (wait_bytes) {
822 ret = logical_ring_wait_for_space(req, wait_bytes);
John Harrisonbc0dce32015-03-19 12:30:07 +0000823 if (unlikely(ret))
824 return ret;
John Harrison79bbcc22015-06-30 12:40:55 +0100825
826 if (need_wrap)
827 __wrap_ring_buffer(ringbuf);
John Harrisonbc0dce32015-03-19 12:30:07 +0000828 }
829
830 return 0;
831}
832
833/**
834 * intel_logical_ring_begin() - prepare the logical ringbuffer to accept some commands
835 *
Masanari Iida374887b2015-09-13 21:08:31 +0900836 * @req: The request to start some new work for
John Harrisonbc0dce32015-03-19 12:30:07 +0000837 * @num_dwords: number of DWORDs that we plan to write to the ringbuffer.
838 *
839 * The ringbuffer might not be ready to accept the commands right away (maybe it needs to
840 * be wrapped, or wait a bit for the tail to be updated). This function takes care of that
841 * and also preallocates a request (every workload submission is still mediated through
842 * requests, same as it did with legacy ringbuffer submission).
843 *
844 * Return: non-zero if the ringbuffer is not ready to be written to.
845 */
Peter Antoine3bbaba02015-07-10 20:13:11 +0300846int intel_logical_ring_begin(struct drm_i915_gem_request *req, int num_dwords)
John Harrisonbc0dce32015-03-19 12:30:07 +0000847{
John Harrison4d616a22015-05-29 17:44:08 +0100848 struct drm_i915_private *dev_priv;
John Harrisonbc0dce32015-03-19 12:30:07 +0000849 int ret;
850
John Harrison4d616a22015-05-29 17:44:08 +0100851 WARN_ON(req == NULL);
852 dev_priv = req->ring->dev->dev_private;
853
John Harrisonbc0dce32015-03-19 12:30:07 +0000854 ret = i915_gem_check_wedge(&dev_priv->gpu_error,
855 dev_priv->mm.interruptible);
856 if (ret)
857 return ret;
858
John Harrisonae707972015-05-29 17:44:14 +0100859 ret = logical_ring_prepare(req, num_dwords * sizeof(uint32_t));
John Harrisonbc0dce32015-03-19 12:30:07 +0000860 if (ret)
861 return ret;
862
John Harrison4d616a22015-05-29 17:44:08 +0100863 req->ringbuf->space -= num_dwords * sizeof(uint32_t);
John Harrisonbc0dce32015-03-19 12:30:07 +0000864 return 0;
865}
866
John Harrisonccd98fe2015-05-29 17:44:09 +0100867int intel_logical_ring_reserve_space(struct drm_i915_gem_request *request)
868{
869 /*
870 * The first call merely notes the reserve request and is common for
871 * all back ends. The subsequent localised _begin() call actually
872 * ensures that the reservation is available. Without the begin, if
873 * the request creator immediately submitted the request without
874 * adding any commands to it then there might not actually be
875 * sufficient room for the submission commands.
876 */
877 intel_ring_reserved_space_reserve(request->ringbuf, MIN_SPACE_FOR_ADD_REQUEST);
878
879 return intel_logical_ring_begin(request, 0);
880}
881
Oscar Mateo73e4d072014-07-24 17:04:48 +0100882/**
883 * execlists_submission() - submit a batchbuffer for execution, Execlists style
884 * @dev: DRM device.
885 * @file: DRM file.
886 * @ring: Engine Command Streamer to submit to.
887 * @ctx: Context to employ for this submission.
888 * @args: execbuffer call arguments.
889 * @vmas: list of vmas.
890 * @batch_obj: the batchbuffer to submit.
891 * @exec_start: batchbuffer start virtual address pointer.
John Harrison8e004ef2015-02-13 11:48:10 +0000892 * @dispatch_flags: translated execbuffer call flags.
Oscar Mateo73e4d072014-07-24 17:04:48 +0100893 *
894 * This is the evil twin version of i915_gem_ringbuffer_submission. It abstracts
895 * away the submission details of the execbuffer ioctl call.
896 *
897 * Return: non-zero if the submission fails.
898 */
John Harrison5f19e2b2015-05-29 17:43:27 +0100899int intel_execlists_submission(struct i915_execbuffer_params *params,
Oscar Mateo454afeb2014-07-24 17:04:22 +0100900 struct drm_i915_gem_execbuffer2 *args,
John Harrison5f19e2b2015-05-29 17:43:27 +0100901 struct list_head *vmas)
Oscar Mateo454afeb2014-07-24 17:04:22 +0100902{
John Harrison5f19e2b2015-05-29 17:43:27 +0100903 struct drm_device *dev = params->dev;
904 struct intel_engine_cs *ring = params->ring;
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100905 struct drm_i915_private *dev_priv = dev->dev_private;
John Harrison5f19e2b2015-05-29 17:43:27 +0100906 struct intel_ringbuffer *ringbuf = params->ctx->engine[ring->id].ringbuf;
907 u64 exec_start;
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100908 int instp_mode;
909 u32 instp_mask;
910 int ret;
911
912 instp_mode = args->flags & I915_EXEC_CONSTANTS_MASK;
913 instp_mask = I915_EXEC_CONSTANTS_MASK;
914 switch (instp_mode) {
915 case I915_EXEC_CONSTANTS_REL_GENERAL:
916 case I915_EXEC_CONSTANTS_ABSOLUTE:
917 case I915_EXEC_CONSTANTS_REL_SURFACE:
918 if (instp_mode != 0 && ring != &dev_priv->ring[RCS]) {
919 DRM_DEBUG("non-0 rel constants mode on non-RCS\n");
920 return -EINVAL;
921 }
922
923 if (instp_mode != dev_priv->relative_constants_mode) {
924 if (instp_mode == I915_EXEC_CONSTANTS_REL_SURFACE) {
925 DRM_DEBUG("rel surface constants mode invalid on gen5+\n");
926 return -EINVAL;
927 }
928
929 /* The HW changed the meaning on this bit on gen6 */
930 instp_mask &= ~I915_EXEC_CONSTANTS_REL_SURFACE;
931 }
932 break;
933 default:
934 DRM_DEBUG("execbuf with unknown constants: %d\n", instp_mode);
935 return -EINVAL;
936 }
937
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100938 if (args->flags & I915_EXEC_GEN7_SOL_RESET) {
939 DRM_DEBUG("sol reset is gen7 only\n");
940 return -EINVAL;
941 }
942
John Harrison535fbe82015-05-29 17:43:32 +0100943 ret = execlists_move_to_gpu(params->request, vmas);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100944 if (ret)
945 return ret;
946
947 if (ring == &dev_priv->ring[RCS] &&
948 instp_mode != dev_priv->relative_constants_mode) {
John Harrison4d616a22015-05-29 17:44:08 +0100949 ret = intel_logical_ring_begin(params->request, 4);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100950 if (ret)
951 return ret;
952
953 intel_logical_ring_emit(ringbuf, MI_NOOP);
954 intel_logical_ring_emit(ringbuf, MI_LOAD_REGISTER_IMM(1));
Ville Syrjäläf92a9162015-11-04 23:20:07 +0200955 intel_logical_ring_emit_reg(ringbuf, INSTPM);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100956 intel_logical_ring_emit(ringbuf, instp_mask << 16 | instp_mode);
957 intel_logical_ring_advance(ringbuf);
958
959 dev_priv->relative_constants_mode = instp_mode;
960 }
961
John Harrison5f19e2b2015-05-29 17:43:27 +0100962 exec_start = params->batch_obj_vm_offset +
963 args->batch_start_offset;
964
John Harrisonbe795fc2015-05-29 17:44:03 +0100965 ret = ring->emit_bb_start(params->request, exec_start, params->dispatch_flags);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100966 if (ret)
967 return ret;
968
John Harrison95c24162015-05-29 17:43:31 +0100969 trace_i915_gem_ring_dispatch(params->request, params->dispatch_flags);
John Harrison5e4be7b2015-02-13 11:48:11 +0000970
John Harrison8a8edb52015-05-29 17:43:33 +0100971 i915_gem_execbuffer_move_to_active(vmas, params->request);
John Harrisonadeca762015-05-29 17:43:28 +0100972 i915_gem_execbuffer_retire_commands(params);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100973
Oscar Mateo454afeb2014-07-24 17:04:22 +0100974 return 0;
975}
976
Thomas Danielc86ee3a92014-11-13 10:27:05 +0000977void intel_execlists_retire_requests(struct intel_engine_cs *ring)
978{
Nick Hoath6d3d8272015-01-15 13:10:39 +0000979 struct drm_i915_gem_request *req, *tmp;
Thomas Danielc86ee3a92014-11-13 10:27:05 +0000980 struct list_head retired_list;
981
982 WARN_ON(!mutex_is_locked(&ring->dev->struct_mutex));
983 if (list_empty(&ring->execlist_retired_req_list))
984 return;
985
986 INIT_LIST_HEAD(&retired_list);
Chris Wilsonb5eba372015-04-07 16:20:48 +0100987 spin_lock_irq(&ring->execlist_lock);
Thomas Danielc86ee3a92014-11-13 10:27:05 +0000988 list_replace_init(&ring->execlist_retired_req_list, &retired_list);
Chris Wilsonb5eba372015-04-07 16:20:48 +0100989 spin_unlock_irq(&ring->execlist_lock);
Thomas Danielc86ee3a92014-11-13 10:27:05 +0000990
991 list_for_each_entry_safe(req, tmp, &retired_list, execlist_link) {
Daniel Vetteraf3302b2015-12-04 17:27:15 +0100992 struct intel_context *ctx = req->ctx;
993 struct drm_i915_gem_object *ctx_obj =
994 ctx->engine[ring->id].state;
995
996 if (ctx_obj && (ctx != ring->default_context))
997 intel_lr_context_unpin(req);
Thomas Danielc86ee3a92014-11-13 10:27:05 +0000998 list_del(&req->execlist_link);
Nick Hoathf8210792015-01-29 16:55:07 +0000999 i915_gem_request_unreference(req);
Thomas Danielc86ee3a92014-11-13 10:27:05 +00001000 }
1001}
1002
Oscar Mateo454afeb2014-07-24 17:04:22 +01001003void intel_logical_ring_stop(struct intel_engine_cs *ring)
1004{
Oscar Mateo9832b9d2014-07-24 17:04:30 +01001005 struct drm_i915_private *dev_priv = ring->dev->dev_private;
1006 int ret;
1007
1008 if (!intel_ring_initialized(ring))
1009 return;
1010
1011 ret = intel_ring_idle(ring);
1012 if (ret && !i915_reset_in_progress(&to_i915(ring->dev)->gpu_error))
1013 DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
1014 ring->name, ret);
1015
1016 /* TODO: Is this correct with Execlists enabled? */
1017 I915_WRITE_MODE(ring, _MASKED_BIT_ENABLE(STOP_RING));
1018 if (wait_for_atomic((I915_READ_MODE(ring) & MODE_IDLE) != 0, 1000)) {
1019 DRM_ERROR("%s :timed out trying to stop ring\n", ring->name);
1020 return;
1021 }
1022 I915_WRITE_MODE(ring, _MASKED_BIT_DISABLE(STOP_RING));
Oscar Mateo454afeb2014-07-24 17:04:22 +01001023}
1024
John Harrison4866d722015-05-29 17:43:55 +01001025int logical_ring_flush_all_caches(struct drm_i915_gem_request *req)
Oscar Mateo48e29f52014-07-24 17:04:29 +01001026{
John Harrison4866d722015-05-29 17:43:55 +01001027 struct intel_engine_cs *ring = req->ring;
Oscar Mateo48e29f52014-07-24 17:04:29 +01001028 int ret;
1029
1030 if (!ring->gpu_caches_dirty)
1031 return 0;
1032
John Harrison7deb4d32015-05-29 17:43:59 +01001033 ret = ring->emit_flush(req, 0, I915_GEM_GPU_DOMAINS);
Oscar Mateo48e29f52014-07-24 17:04:29 +01001034 if (ret)
1035 return ret;
1036
1037 ring->gpu_caches_dirty = false;
1038 return 0;
1039}
1040
Nick Hoathe84fe802015-09-11 12:53:46 +01001041static int intel_lr_context_do_pin(struct intel_engine_cs *ring,
1042 struct drm_i915_gem_object *ctx_obj,
1043 struct intel_ringbuffer *ringbuf)
Oscar Mateodcb4c122014-11-13 10:28:10 +00001044{
Nick Hoathe84fe802015-09-11 12:53:46 +01001045 struct drm_device *dev = ring->dev;
1046 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateodcb4c122014-11-13 10:28:10 +00001047 int ret = 0;
1048
1049 WARN_ON(!mutex_is_locked(&ring->dev->struct_mutex));
Nick Hoathe84fe802015-09-11 12:53:46 +01001050 ret = i915_gem_obj_ggtt_pin(ctx_obj, GEN8_LR_CONTEXT_ALIGN,
1051 PIN_OFFSET_BIAS | GUC_WOPCM_TOP);
1052 if (ret)
1053 return ret;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001054
Nick Hoathe84fe802015-09-11 12:53:46 +01001055 ret = intel_pin_and_map_ringbuffer_obj(ring->dev, ringbuf);
1056 if (ret)
1057 goto unpin_ctx_obj;
Alex Daid1675192015-08-12 15:43:43 +01001058
Nick Hoathe84fe802015-09-11 12:53:46 +01001059 ctx_obj->dirty = true;
Daniel Vettere93c28f2015-09-02 14:33:42 +02001060
Nick Hoathe84fe802015-09-11 12:53:46 +01001061 /* Invalidate GuC TLB. */
1062 if (i915.enable_guc_submission)
1063 I915_WRITE(GEN8_GTCR, GEN8_GTCR_INVALIDATE);
Oscar Mateodcb4c122014-11-13 10:28:10 +00001064
1065 return ret;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001066
1067unpin_ctx_obj:
1068 i915_gem_object_ggtt_unpin(ctx_obj);
Nick Hoathe84fe802015-09-11 12:53:46 +01001069
1070 return ret;
1071}
1072
1073static int intel_lr_context_pin(struct drm_i915_gem_request *rq)
1074{
1075 int ret = 0;
1076 struct intel_engine_cs *ring = rq->ring;
1077 struct drm_i915_gem_object *ctx_obj = rq->ctx->engine[ring->id].state;
1078 struct intel_ringbuffer *ringbuf = rq->ringbuf;
1079
1080 if (rq->ctx->engine[ring->id].pin_count++ == 0) {
1081 ret = intel_lr_context_do_pin(ring, ctx_obj, ringbuf);
1082 if (ret)
1083 goto reset_pin_count;
1084 }
1085 return ret;
1086
Mika Kuoppalaa7cbede2015-01-13 11:32:25 +02001087reset_pin_count:
Mika Kuoppala8ba319d2015-07-03 17:09:35 +03001088 rq->ctx->engine[ring->id].pin_count = 0;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001089 return ret;
Oscar Mateodcb4c122014-11-13 10:28:10 +00001090}
1091
Daniel Vetteraf3302b2015-12-04 17:27:15 +01001092void intel_lr_context_unpin(struct drm_i915_gem_request *rq)
Oscar Mateodcb4c122014-11-13 10:28:10 +00001093{
Daniel Vetteraf3302b2015-12-04 17:27:15 +01001094 struct intel_engine_cs *ring = rq->ring;
1095 struct drm_i915_gem_object *ctx_obj = rq->ctx->engine[ring->id].state;
1096 struct intel_ringbuffer *ringbuf = rq->ringbuf;
1097
Oscar Mateodcb4c122014-11-13 10:28:10 +00001098 if (ctx_obj) {
1099 WARN_ON(!mutex_is_locked(&ring->dev->struct_mutex));
Daniel Vetteraf3302b2015-12-04 17:27:15 +01001100 if (--rq->ctx->engine[ring->id].pin_count == 0) {
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001101 intel_unpin_ringbuffer_obj(ringbuf);
Oscar Mateodcb4c122014-11-13 10:28:10 +00001102 i915_gem_object_ggtt_unpin(ctx_obj);
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001103 }
Oscar Mateodcb4c122014-11-13 10:28:10 +00001104 }
1105}
1106
John Harrisone2be4fa2015-05-29 17:43:54 +01001107static int intel_logical_ring_workarounds_emit(struct drm_i915_gem_request *req)
Michel Thierry771b9a52014-11-11 16:47:33 +00001108{
1109 int ret, i;
John Harrisone2be4fa2015-05-29 17:43:54 +01001110 struct intel_engine_cs *ring = req->ring;
1111 struct intel_ringbuffer *ringbuf = req->ringbuf;
Michel Thierry771b9a52014-11-11 16:47:33 +00001112 struct drm_device *dev = ring->dev;
1113 struct drm_i915_private *dev_priv = dev->dev_private;
1114 struct i915_workarounds *w = &dev_priv->workarounds;
1115
Boyer, Waynecd7feaa2016-01-06 17:15:29 -08001116 if (w->count == 0)
Michel Thierry771b9a52014-11-11 16:47:33 +00001117 return 0;
1118
1119 ring->gpu_caches_dirty = true;
John Harrison4866d722015-05-29 17:43:55 +01001120 ret = logical_ring_flush_all_caches(req);
Michel Thierry771b9a52014-11-11 16:47:33 +00001121 if (ret)
1122 return ret;
1123
John Harrison4d616a22015-05-29 17:44:08 +01001124 ret = intel_logical_ring_begin(req, w->count * 2 + 2);
Michel Thierry771b9a52014-11-11 16:47:33 +00001125 if (ret)
1126 return ret;
1127
1128 intel_logical_ring_emit(ringbuf, MI_LOAD_REGISTER_IMM(w->count));
1129 for (i = 0; i < w->count; i++) {
Ville Syrjäläf92a9162015-11-04 23:20:07 +02001130 intel_logical_ring_emit_reg(ringbuf, w->reg[i].addr);
Michel Thierry771b9a52014-11-11 16:47:33 +00001131 intel_logical_ring_emit(ringbuf, w->reg[i].value);
1132 }
1133 intel_logical_ring_emit(ringbuf, MI_NOOP);
1134
1135 intel_logical_ring_advance(ringbuf);
1136
1137 ring->gpu_caches_dirty = true;
John Harrison4866d722015-05-29 17:43:55 +01001138 ret = logical_ring_flush_all_caches(req);
Michel Thierry771b9a52014-11-11 16:47:33 +00001139 if (ret)
1140 return ret;
1141
1142 return 0;
1143}
1144
Arun Siluvery83b8a982015-07-08 10:27:05 +01001145#define wa_ctx_emit(batch, index, cmd) \
Arun Siluvery17ee9502015-06-19 19:07:01 +01001146 do { \
Arun Siluvery83b8a982015-07-08 10:27:05 +01001147 int __index = (index)++; \
1148 if (WARN_ON(__index >= (PAGE_SIZE / sizeof(uint32_t)))) { \
Arun Siluvery17ee9502015-06-19 19:07:01 +01001149 return -ENOSPC; \
1150 } \
Arun Siluvery83b8a982015-07-08 10:27:05 +01001151 batch[__index] = (cmd); \
Arun Siluvery17ee9502015-06-19 19:07:01 +01001152 } while (0)
1153
Ville Syrjälä8f40db72015-11-04 23:20:08 +02001154#define wa_ctx_emit_reg(batch, index, reg) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001155 wa_ctx_emit((batch), (index), i915_mmio_reg_offset(reg))
Arun Siluvery9e000842015-07-03 14:27:31 +01001156
1157/*
1158 * In this WA we need to set GEN8_L3SQCREG4[21:21] and reset it after
1159 * PIPE_CONTROL instruction. This is required for the flush to happen correctly
1160 * but there is a slight complication as this is applied in WA batch where the
1161 * values are only initialized once so we cannot take register value at the
1162 * beginning and reuse it further; hence we save its value to memory, upload a
1163 * constant value with bit21 set and then we restore it back with the saved value.
1164 * To simplify the WA, a constant value is formed by using the default value
1165 * of this register. This shouldn't be a problem because we are only modifying
1166 * it for a short period and this batch in non-premptible. We can ofcourse
1167 * use additional instructions that read the actual value of the register
1168 * at that time and set our bit of interest but it makes the WA complicated.
1169 *
1170 * This WA is also required for Gen9 so extracting as a function avoids
1171 * code duplication.
1172 */
1173static inline int gen8_emit_flush_coherentl3_wa(struct intel_engine_cs *ring,
1174 uint32_t *const batch,
1175 uint32_t index)
1176{
1177 uint32_t l3sqc4_flush = (0x40400000 | GEN8_LQSC_FLUSH_COHERENT_LINES);
1178
Arun Siluverya4106a72015-07-14 15:01:29 +01001179 /*
1180 * WaDisableLSQCROPERFforOCL:skl
1181 * This WA is implemented in skl_init_clock_gating() but since
1182 * this batch updates GEN8_L3SQCREG4 with default value we need to
1183 * set this bit here to retain the WA during flush.
1184 */
Jani Nikulae87a0052015-10-20 15:22:02 +03001185 if (IS_SKL_REVID(ring->dev, 0, SKL_REVID_E0))
Arun Siluverya4106a72015-07-14 15:01:29 +01001186 l3sqc4_flush |= GEN8_LQSC_RO_PERF_DIS;
1187
Arun Siluveryf1afe242015-08-04 16:22:20 +01001188 wa_ctx_emit(batch, index, (MI_STORE_REGISTER_MEM_GEN8 |
Arun Siluvery83b8a982015-07-08 10:27:05 +01001189 MI_SRM_LRM_GLOBAL_GTT));
Ville Syrjälä8f40db72015-11-04 23:20:08 +02001190 wa_ctx_emit_reg(batch, index, GEN8_L3SQCREG4);
Arun Siluvery83b8a982015-07-08 10:27:05 +01001191 wa_ctx_emit(batch, index, ring->scratch.gtt_offset + 256);
1192 wa_ctx_emit(batch, index, 0);
Arun Siluvery9e000842015-07-03 14:27:31 +01001193
Arun Siluvery83b8a982015-07-08 10:27:05 +01001194 wa_ctx_emit(batch, index, MI_LOAD_REGISTER_IMM(1));
Ville Syrjälä8f40db72015-11-04 23:20:08 +02001195 wa_ctx_emit_reg(batch, index, GEN8_L3SQCREG4);
Arun Siluvery83b8a982015-07-08 10:27:05 +01001196 wa_ctx_emit(batch, index, l3sqc4_flush);
Arun Siluvery9e000842015-07-03 14:27:31 +01001197
Arun Siluvery83b8a982015-07-08 10:27:05 +01001198 wa_ctx_emit(batch, index, GFX_OP_PIPE_CONTROL(6));
1199 wa_ctx_emit(batch, index, (PIPE_CONTROL_CS_STALL |
1200 PIPE_CONTROL_DC_FLUSH_ENABLE));
1201 wa_ctx_emit(batch, index, 0);
1202 wa_ctx_emit(batch, index, 0);
1203 wa_ctx_emit(batch, index, 0);
1204 wa_ctx_emit(batch, index, 0);
Arun Siluvery9e000842015-07-03 14:27:31 +01001205
Arun Siluveryf1afe242015-08-04 16:22:20 +01001206 wa_ctx_emit(batch, index, (MI_LOAD_REGISTER_MEM_GEN8 |
Arun Siluvery83b8a982015-07-08 10:27:05 +01001207 MI_SRM_LRM_GLOBAL_GTT));
Ville Syrjälä8f40db72015-11-04 23:20:08 +02001208 wa_ctx_emit_reg(batch, index, GEN8_L3SQCREG4);
Arun Siluvery83b8a982015-07-08 10:27:05 +01001209 wa_ctx_emit(batch, index, ring->scratch.gtt_offset + 256);
1210 wa_ctx_emit(batch, index, 0);
Arun Siluvery9e000842015-07-03 14:27:31 +01001211
1212 return index;
1213}
1214
Arun Siluvery17ee9502015-06-19 19:07:01 +01001215static inline uint32_t wa_ctx_start(struct i915_wa_ctx_bb *wa_ctx,
1216 uint32_t offset,
1217 uint32_t start_alignment)
1218{
1219 return wa_ctx->offset = ALIGN(offset, start_alignment);
1220}
1221
1222static inline int wa_ctx_end(struct i915_wa_ctx_bb *wa_ctx,
1223 uint32_t offset,
1224 uint32_t size_alignment)
1225{
1226 wa_ctx->size = offset - wa_ctx->offset;
1227
1228 WARN(wa_ctx->size % size_alignment,
1229 "wa_ctx_bb failed sanity checks: size %d is not aligned to %d\n",
1230 wa_ctx->size, size_alignment);
1231 return 0;
1232}
1233
1234/**
1235 * gen8_init_indirectctx_bb() - initialize indirect ctx batch with WA
1236 *
1237 * @ring: only applicable for RCS
1238 * @wa_ctx: structure representing wa_ctx
1239 * offset: specifies start of the batch, should be cache-aligned. This is updated
1240 * with the offset value received as input.
1241 * size: size of the batch in DWORDS but HW expects in terms of cachelines
1242 * @batch: page in which WA are loaded
1243 * @offset: This field specifies the start of the batch, it should be
1244 * cache-aligned otherwise it is adjusted accordingly.
1245 * Typically we only have one indirect_ctx and per_ctx batch buffer which are
1246 * initialized at the beginning and shared across all contexts but this field
1247 * helps us to have multiple batches at different offsets and select them based
1248 * on a criteria. At the moment this batch always start at the beginning of the page
1249 * and at this point we don't have multiple wa_ctx batch buffers.
1250 *
1251 * The number of WA applied are not known at the beginning; we use this field
1252 * to return the no of DWORDS written.
Arun Siluvery4d78c8d2015-06-23 15:50:43 +01001253 *
Arun Siluvery17ee9502015-06-19 19:07:01 +01001254 * It is to be noted that this batch does not contain MI_BATCH_BUFFER_END
1255 * so it adds NOOPs as padding to make it cacheline aligned.
1256 * MI_BATCH_BUFFER_END will be added to perctx batch and both of them together
1257 * makes a complete batch buffer.
1258 *
1259 * Return: non-zero if we exceed the PAGE_SIZE limit.
1260 */
1261
1262static int gen8_init_indirectctx_bb(struct intel_engine_cs *ring,
1263 struct i915_wa_ctx_bb *wa_ctx,
1264 uint32_t *const batch,
1265 uint32_t *offset)
1266{
Arun Siluvery0160f052015-06-23 15:46:57 +01001267 uint32_t scratch_addr;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001268 uint32_t index = wa_ctx_start(wa_ctx, *offset, CACHELINE_DWORDS);
1269
Arun Siluvery7ad00d12015-06-19 18:37:12 +01001270 /* WaDisableCtxRestoreArbitration:bdw,chv */
Arun Siluvery83b8a982015-07-08 10:27:05 +01001271 wa_ctx_emit(batch, index, MI_ARB_ON_OFF | MI_ARB_DISABLE);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001272
Arun Siluveryc82435b2015-06-19 18:37:13 +01001273 /* WaFlushCoherentL3CacheLinesAtContextSwitch:bdw */
1274 if (IS_BROADWELL(ring->dev)) {
Andrzej Hajda604ef732015-09-21 15:33:35 +02001275 int rc = gen8_emit_flush_coherentl3_wa(ring, batch, index);
1276 if (rc < 0)
1277 return rc;
1278 index = rc;
Arun Siluveryc82435b2015-06-19 18:37:13 +01001279 }
1280
Arun Siluvery0160f052015-06-23 15:46:57 +01001281 /* WaClearSlmSpaceAtContextSwitch:bdw,chv */
1282 /* Actual scratch location is at 128 bytes offset */
1283 scratch_addr = ring->scratch.gtt_offset + 2*CACHELINE_BYTES;
1284
Arun Siluvery83b8a982015-07-08 10:27:05 +01001285 wa_ctx_emit(batch, index, GFX_OP_PIPE_CONTROL(6));
1286 wa_ctx_emit(batch, index, (PIPE_CONTROL_FLUSH_L3 |
1287 PIPE_CONTROL_GLOBAL_GTT_IVB |
1288 PIPE_CONTROL_CS_STALL |
1289 PIPE_CONTROL_QW_WRITE));
1290 wa_ctx_emit(batch, index, scratch_addr);
1291 wa_ctx_emit(batch, index, 0);
1292 wa_ctx_emit(batch, index, 0);
1293 wa_ctx_emit(batch, index, 0);
Arun Siluvery0160f052015-06-23 15:46:57 +01001294
Arun Siluvery17ee9502015-06-19 19:07:01 +01001295 /* Pad to end of cacheline */
1296 while (index % CACHELINE_DWORDS)
Arun Siluvery83b8a982015-07-08 10:27:05 +01001297 wa_ctx_emit(batch, index, MI_NOOP);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001298
1299 /*
1300 * MI_BATCH_BUFFER_END is not required in Indirect ctx BB because
1301 * execution depends on the length specified in terms of cache lines
1302 * in the register CTX_RCS_INDIRECT_CTX
1303 */
1304
1305 return wa_ctx_end(wa_ctx, *offset = index, CACHELINE_DWORDS);
1306}
1307
1308/**
1309 * gen8_init_perctx_bb() - initialize per ctx batch with WA
1310 *
1311 * @ring: only applicable for RCS
1312 * @wa_ctx: structure representing wa_ctx
1313 * offset: specifies start of the batch, should be cache-aligned.
1314 * size: size of the batch in DWORDS but HW expects in terms of cachelines
Arun Siluvery4d78c8d2015-06-23 15:50:43 +01001315 * @batch: page in which WA are loaded
Arun Siluvery17ee9502015-06-19 19:07:01 +01001316 * @offset: This field specifies the start of this batch.
1317 * This batch is started immediately after indirect_ctx batch. Since we ensure
1318 * that indirect_ctx ends on a cacheline this batch is aligned automatically.
1319 *
1320 * The number of DWORDS written are returned using this field.
1321 *
1322 * This batch is terminated with MI_BATCH_BUFFER_END and so we need not add padding
1323 * to align it with cacheline as padding after MI_BATCH_BUFFER_END is redundant.
1324 */
1325static int gen8_init_perctx_bb(struct intel_engine_cs *ring,
1326 struct i915_wa_ctx_bb *wa_ctx,
1327 uint32_t *const batch,
1328 uint32_t *offset)
1329{
1330 uint32_t index = wa_ctx_start(wa_ctx, *offset, CACHELINE_DWORDS);
1331
Arun Siluvery7ad00d12015-06-19 18:37:12 +01001332 /* WaDisableCtxRestoreArbitration:bdw,chv */
Arun Siluvery83b8a982015-07-08 10:27:05 +01001333 wa_ctx_emit(batch, index, MI_ARB_ON_OFF | MI_ARB_ENABLE);
Arun Siluvery7ad00d12015-06-19 18:37:12 +01001334
Arun Siluvery83b8a982015-07-08 10:27:05 +01001335 wa_ctx_emit(batch, index, MI_BATCH_BUFFER_END);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001336
1337 return wa_ctx_end(wa_ctx, *offset = index, 1);
1338}
1339
Arun Siluvery0504cff2015-07-14 15:01:27 +01001340static int gen9_init_indirectctx_bb(struct intel_engine_cs *ring,
1341 struct i915_wa_ctx_bb *wa_ctx,
1342 uint32_t *const batch,
1343 uint32_t *offset)
1344{
Arun Siluverya4106a72015-07-14 15:01:29 +01001345 int ret;
Arun Siluvery0907c8f2015-07-14 15:01:28 +01001346 struct drm_device *dev = ring->dev;
Arun Siluvery0504cff2015-07-14 15:01:27 +01001347 uint32_t index = wa_ctx_start(wa_ctx, *offset, CACHELINE_DWORDS);
1348
Arun Siluvery0907c8f2015-07-14 15:01:28 +01001349 /* WaDisableCtxRestoreArbitration:skl,bxt */
Jani Nikulae87a0052015-10-20 15:22:02 +03001350 if (IS_SKL_REVID(dev, 0, SKL_REVID_D0) ||
Tim Gorecbdc12a2015-10-26 10:48:58 +00001351 IS_BXT_REVID(dev, 0, BXT_REVID_A1))
Arun Siluvery0907c8f2015-07-14 15:01:28 +01001352 wa_ctx_emit(batch, index, MI_ARB_ON_OFF | MI_ARB_DISABLE);
Arun Siluvery0504cff2015-07-14 15:01:27 +01001353
Arun Siluverya4106a72015-07-14 15:01:29 +01001354 /* WaFlushCoherentL3CacheLinesAtContextSwitch:skl,bxt */
1355 ret = gen8_emit_flush_coherentl3_wa(ring, batch, index);
1356 if (ret < 0)
1357 return ret;
1358 index = ret;
1359
Arun Siluvery0504cff2015-07-14 15:01:27 +01001360 /* Pad to end of cacheline */
1361 while (index % CACHELINE_DWORDS)
1362 wa_ctx_emit(batch, index, MI_NOOP);
1363
1364 return wa_ctx_end(wa_ctx, *offset = index, CACHELINE_DWORDS);
1365}
1366
1367static int gen9_init_perctx_bb(struct intel_engine_cs *ring,
1368 struct i915_wa_ctx_bb *wa_ctx,
1369 uint32_t *const batch,
1370 uint32_t *offset)
1371{
Arun Siluvery0907c8f2015-07-14 15:01:28 +01001372 struct drm_device *dev = ring->dev;
Arun Siluvery0504cff2015-07-14 15:01:27 +01001373 uint32_t index = wa_ctx_start(wa_ctx, *offset, CACHELINE_DWORDS);
1374
Arun Siluvery9b014352015-07-14 15:01:30 +01001375 /* WaSetDisablePixMaskCammingAndRhwoInCommonSliceChicken:skl,bxt */
Jani Nikulae87a0052015-10-20 15:22:02 +03001376 if (IS_SKL_REVID(dev, 0, SKL_REVID_B0) ||
Tim Gorecbdc12a2015-10-26 10:48:58 +00001377 IS_BXT_REVID(dev, 0, BXT_REVID_A1)) {
Arun Siluvery9b014352015-07-14 15:01:30 +01001378 wa_ctx_emit(batch, index, MI_LOAD_REGISTER_IMM(1));
Ville Syrjälä8f40db72015-11-04 23:20:08 +02001379 wa_ctx_emit_reg(batch, index, GEN9_SLICE_COMMON_ECO_CHICKEN0);
Arun Siluvery9b014352015-07-14 15:01:30 +01001380 wa_ctx_emit(batch, index,
1381 _MASKED_BIT_ENABLE(DISABLE_PIXEL_MASK_CAMMING));
1382 wa_ctx_emit(batch, index, MI_NOOP);
1383 }
1384
Arun Siluvery0907c8f2015-07-14 15:01:28 +01001385 /* WaDisableCtxRestoreArbitration:skl,bxt */
Jani Nikulae87a0052015-10-20 15:22:02 +03001386 if (IS_SKL_REVID(dev, 0, SKL_REVID_D0) ||
Tim Gorecbdc12a2015-10-26 10:48:58 +00001387 IS_BXT_REVID(dev, 0, BXT_REVID_A1))
Arun Siluvery0907c8f2015-07-14 15:01:28 +01001388 wa_ctx_emit(batch, index, MI_ARB_ON_OFF | MI_ARB_ENABLE);
1389
Arun Siluvery0504cff2015-07-14 15:01:27 +01001390 wa_ctx_emit(batch, index, MI_BATCH_BUFFER_END);
1391
1392 return wa_ctx_end(wa_ctx, *offset = index, 1);
1393}
1394
Arun Siluvery17ee9502015-06-19 19:07:01 +01001395static int lrc_setup_wa_ctx_obj(struct intel_engine_cs *ring, u32 size)
1396{
1397 int ret;
1398
1399 ring->wa_ctx.obj = i915_gem_alloc_object(ring->dev, PAGE_ALIGN(size));
1400 if (!ring->wa_ctx.obj) {
1401 DRM_DEBUG_DRIVER("alloc LRC WA ctx backing obj failed.\n");
1402 return -ENOMEM;
1403 }
1404
1405 ret = i915_gem_obj_ggtt_pin(ring->wa_ctx.obj, PAGE_SIZE, 0);
1406 if (ret) {
1407 DRM_DEBUG_DRIVER("pin LRC WA ctx backing obj failed: %d\n",
1408 ret);
1409 drm_gem_object_unreference(&ring->wa_ctx.obj->base);
1410 return ret;
1411 }
1412
1413 return 0;
1414}
1415
1416static void lrc_destroy_wa_ctx_obj(struct intel_engine_cs *ring)
1417{
1418 if (ring->wa_ctx.obj) {
1419 i915_gem_object_ggtt_unpin(ring->wa_ctx.obj);
1420 drm_gem_object_unreference(&ring->wa_ctx.obj->base);
1421 ring->wa_ctx.obj = NULL;
1422 }
1423}
1424
1425static int intel_init_workaround_bb(struct intel_engine_cs *ring)
1426{
1427 int ret;
1428 uint32_t *batch;
1429 uint32_t offset;
1430 struct page *page;
1431 struct i915_ctx_workarounds *wa_ctx = &ring->wa_ctx;
1432
1433 WARN_ON(ring->id != RCS);
1434
Arun Siluvery5e60d792015-06-23 15:50:44 +01001435 /* update this when WA for higher Gen are added */
Arun Siluvery0504cff2015-07-14 15:01:27 +01001436 if (INTEL_INFO(ring->dev)->gen > 9) {
1437 DRM_ERROR("WA batch buffer is not initialized for Gen%d\n",
1438 INTEL_INFO(ring->dev)->gen);
Arun Siluvery5e60d792015-06-23 15:50:44 +01001439 return 0;
Arun Siluvery0504cff2015-07-14 15:01:27 +01001440 }
Arun Siluvery5e60d792015-06-23 15:50:44 +01001441
Arun Siluveryc4db7592015-06-19 18:37:11 +01001442 /* some WA perform writes to scratch page, ensure it is valid */
1443 if (ring->scratch.obj == NULL) {
1444 DRM_ERROR("scratch page not allocated for %s\n", ring->name);
1445 return -EINVAL;
1446 }
1447
Arun Siluvery17ee9502015-06-19 19:07:01 +01001448 ret = lrc_setup_wa_ctx_obj(ring, PAGE_SIZE);
1449 if (ret) {
1450 DRM_DEBUG_DRIVER("Failed to setup context WA page: %d\n", ret);
1451 return ret;
1452 }
1453
Dave Gordon033908a2015-12-10 18:51:23 +00001454 page = i915_gem_object_get_dirty_page(wa_ctx->obj, 0);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001455 batch = kmap_atomic(page);
1456 offset = 0;
1457
1458 if (INTEL_INFO(ring->dev)->gen == 8) {
1459 ret = gen8_init_indirectctx_bb(ring,
1460 &wa_ctx->indirect_ctx,
1461 batch,
1462 &offset);
1463 if (ret)
1464 goto out;
1465
1466 ret = gen8_init_perctx_bb(ring,
1467 &wa_ctx->per_ctx,
1468 batch,
1469 &offset);
1470 if (ret)
1471 goto out;
Arun Siluvery0504cff2015-07-14 15:01:27 +01001472 } else if (INTEL_INFO(ring->dev)->gen == 9) {
1473 ret = gen9_init_indirectctx_bb(ring,
1474 &wa_ctx->indirect_ctx,
1475 batch,
1476 &offset);
1477 if (ret)
1478 goto out;
1479
1480 ret = gen9_init_perctx_bb(ring,
1481 &wa_ctx->per_ctx,
1482 batch,
1483 &offset);
1484 if (ret)
1485 goto out;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001486 }
1487
1488out:
1489 kunmap_atomic(batch);
1490 if (ret)
1491 lrc_destroy_wa_ctx_obj(ring);
1492
1493 return ret;
1494}
1495
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001496static int gen8_init_common_ring(struct intel_engine_cs *ring)
1497{
1498 struct drm_device *dev = ring->dev;
1499 struct drm_i915_private *dev_priv = dev->dev_private;
Michel Thierrydfc53c52015-09-28 13:25:12 +01001500 u8 next_context_status_buffer_hw;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001501
Nick Hoathe84fe802015-09-11 12:53:46 +01001502 lrc_setup_hardware_status_page(ring,
1503 ring->default_context->engine[ring->id].state);
1504
Oscar Mateo73d477f2014-07-24 17:04:31 +01001505 I915_WRITE_IMR(ring, ~(ring->irq_enable_mask | ring->irq_keep_mask));
1506 I915_WRITE(RING_HWSTAM(ring->mmio_base), 0xffffffff);
1507
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001508 I915_WRITE(RING_MODE_GEN7(ring),
1509 _MASKED_BIT_DISABLE(GFX_REPLAY_MODE) |
1510 _MASKED_BIT_ENABLE(GFX_RUN_LIST_ENABLE));
1511 POSTING_READ(RING_MODE_GEN7(ring));
Michel Thierrydfc53c52015-09-28 13:25:12 +01001512
1513 /*
1514 * Instead of resetting the Context Status Buffer (CSB) read pointer to
1515 * zero, we need to read the write pointer from hardware and use its
1516 * value because "this register is power context save restored".
1517 * Effectively, these states have been observed:
1518 *
1519 * | Suspend-to-idle (freeze) | Suspend-to-RAM (mem) |
1520 * BDW | CSB regs not reset | CSB regs reset |
1521 * CHT | CSB regs not reset | CSB regs not reset |
Ben Widawsky5590a5f2016-01-05 10:30:05 -08001522 * SKL | ? | ? |
1523 * BXT | ? | ? |
Michel Thierrydfc53c52015-09-28 13:25:12 +01001524 */
Ben Widawsky5590a5f2016-01-05 10:30:05 -08001525 next_context_status_buffer_hw =
1526 GEN8_CSB_WRITE_PTR(I915_READ(RING_CONTEXT_STATUS_PTR(ring)));
Michel Thierrydfc53c52015-09-28 13:25:12 +01001527
1528 /*
1529 * When the CSB registers are reset (also after power-up / gpu reset),
1530 * CSB write pointer is set to all 1's, which is not valid, use '5' in
1531 * this special case, so the first element read is CSB[0].
1532 */
1533 if (next_context_status_buffer_hw == GEN8_CSB_PTR_MASK)
1534 next_context_status_buffer_hw = (GEN8_CSB_ENTRIES - 1);
1535
1536 ring->next_context_status_buffer = next_context_status_buffer_hw;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001537 DRM_DEBUG_DRIVER("Execlists enabled for %s\n", ring->name);
1538
1539 memset(&ring->hangcheck, 0, sizeof(ring->hangcheck));
1540
1541 return 0;
1542}
1543
1544static int gen8_init_render_ring(struct intel_engine_cs *ring)
1545{
1546 struct drm_device *dev = ring->dev;
1547 struct drm_i915_private *dev_priv = dev->dev_private;
1548 int ret;
1549
1550 ret = gen8_init_common_ring(ring);
1551 if (ret)
1552 return ret;
1553
1554 /* We need to disable the AsyncFlip performance optimisations in order
1555 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
1556 * programmed to '1' on all products.
1557 *
1558 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv,bdw,chv
1559 */
1560 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
1561
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001562 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
1563
Michel Thierry771b9a52014-11-11 16:47:33 +00001564 return init_workarounds_ring(ring);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001565}
1566
Damien Lespiau82ef8222015-02-09 19:33:08 +00001567static int gen9_init_render_ring(struct intel_engine_cs *ring)
1568{
1569 int ret;
1570
1571 ret = gen8_init_common_ring(ring);
1572 if (ret)
1573 return ret;
1574
1575 return init_workarounds_ring(ring);
1576}
1577
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001578static int intel_logical_ring_emit_pdps(struct drm_i915_gem_request *req)
1579{
1580 struct i915_hw_ppgtt *ppgtt = req->ctx->ppgtt;
1581 struct intel_engine_cs *ring = req->ring;
1582 struct intel_ringbuffer *ringbuf = req->ringbuf;
1583 const int num_lri_cmds = GEN8_LEGACY_PDPES * 2;
1584 int i, ret;
1585
1586 ret = intel_logical_ring_begin(req, num_lri_cmds * 2 + 2);
1587 if (ret)
1588 return ret;
1589
1590 intel_logical_ring_emit(ringbuf, MI_LOAD_REGISTER_IMM(num_lri_cmds));
1591 for (i = GEN8_LEGACY_PDPES - 1; i >= 0; i--) {
1592 const dma_addr_t pd_daddr = i915_page_dir_dma_addr(ppgtt, i);
1593
Ville Syrjäläf92a9162015-11-04 23:20:07 +02001594 intel_logical_ring_emit_reg(ringbuf, GEN8_RING_PDP_UDW(ring, i));
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001595 intel_logical_ring_emit(ringbuf, upper_32_bits(pd_daddr));
Ville Syrjäläf92a9162015-11-04 23:20:07 +02001596 intel_logical_ring_emit_reg(ringbuf, GEN8_RING_PDP_LDW(ring, i));
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001597 intel_logical_ring_emit(ringbuf, lower_32_bits(pd_daddr));
1598 }
1599
1600 intel_logical_ring_emit(ringbuf, MI_NOOP);
1601 intel_logical_ring_advance(ringbuf);
1602
1603 return 0;
1604}
1605
John Harrisonbe795fc2015-05-29 17:44:03 +01001606static int gen8_emit_bb_start(struct drm_i915_gem_request *req,
John Harrison8e004ef2015-02-13 11:48:10 +00001607 u64 offset, unsigned dispatch_flags)
Oscar Mateo15648582014-07-24 17:04:32 +01001608{
John Harrisonbe795fc2015-05-29 17:44:03 +01001609 struct intel_ringbuffer *ringbuf = req->ringbuf;
John Harrison8e004ef2015-02-13 11:48:10 +00001610 bool ppgtt = !(dispatch_flags & I915_DISPATCH_SECURE);
Oscar Mateo15648582014-07-24 17:04:32 +01001611 int ret;
1612
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001613 /* Don't rely in hw updating PDPs, specially in lite-restore.
1614 * Ideally, we should set Force PD Restore in ctx descriptor,
1615 * but we can't. Force Restore would be a second option, but
1616 * it is unsafe in case of lite-restore (because the ctx is
Michel Thierry2dba3232015-07-30 11:06:23 +01001617 * not idle). PML4 is allocated during ppgtt init so this is
1618 * not needed in 48-bit.*/
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001619 if (req->ctx->ppgtt &&
1620 (intel_ring_flag(req->ring) & req->ctx->ppgtt->pd_dirty_rings)) {
Zhiyuan Lv331f38e2015-08-28 15:41:14 +08001621 if (!USES_FULL_48BIT_PPGTT(req->i915) &&
1622 !intel_vgpu_active(req->i915->dev)) {
Michel Thierry2dba3232015-07-30 11:06:23 +01001623 ret = intel_logical_ring_emit_pdps(req);
1624 if (ret)
1625 return ret;
1626 }
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001627
1628 req->ctx->ppgtt->pd_dirty_rings &= ~intel_ring_flag(req->ring);
1629 }
1630
John Harrison4d616a22015-05-29 17:44:08 +01001631 ret = intel_logical_ring_begin(req, 4);
Oscar Mateo15648582014-07-24 17:04:32 +01001632 if (ret)
1633 return ret;
1634
1635 /* FIXME(BDW): Address space and security selectors. */
Abdiel Janulgue69225282015-06-16 13:39:42 +03001636 intel_logical_ring_emit(ringbuf, MI_BATCH_BUFFER_START_GEN8 |
1637 (ppgtt<<8) |
1638 (dispatch_flags & I915_DISPATCH_RS ?
1639 MI_BATCH_RESOURCE_STREAMER : 0));
Oscar Mateo15648582014-07-24 17:04:32 +01001640 intel_logical_ring_emit(ringbuf, lower_32_bits(offset));
1641 intel_logical_ring_emit(ringbuf, upper_32_bits(offset));
1642 intel_logical_ring_emit(ringbuf, MI_NOOP);
1643 intel_logical_ring_advance(ringbuf);
1644
1645 return 0;
1646}
1647
Oscar Mateo73d477f2014-07-24 17:04:31 +01001648static bool gen8_logical_ring_get_irq(struct intel_engine_cs *ring)
1649{
1650 struct drm_device *dev = ring->dev;
1651 struct drm_i915_private *dev_priv = dev->dev_private;
1652 unsigned long flags;
1653
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001654 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Oscar Mateo73d477f2014-07-24 17:04:31 +01001655 return false;
1656
1657 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1658 if (ring->irq_refcount++ == 0) {
1659 I915_WRITE_IMR(ring, ~(ring->irq_enable_mask | ring->irq_keep_mask));
1660 POSTING_READ(RING_IMR(ring->mmio_base));
1661 }
1662 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1663
1664 return true;
1665}
1666
1667static void gen8_logical_ring_put_irq(struct intel_engine_cs *ring)
1668{
1669 struct drm_device *dev = ring->dev;
1670 struct drm_i915_private *dev_priv = dev->dev_private;
1671 unsigned long flags;
1672
1673 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1674 if (--ring->irq_refcount == 0) {
1675 I915_WRITE_IMR(ring, ~ring->irq_keep_mask);
1676 POSTING_READ(RING_IMR(ring->mmio_base));
1677 }
1678 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1679}
1680
John Harrison7deb4d32015-05-29 17:43:59 +01001681static int gen8_emit_flush(struct drm_i915_gem_request *request,
Oscar Mateo47122742014-07-24 17:04:28 +01001682 u32 invalidate_domains,
1683 u32 unused)
1684{
John Harrison7deb4d32015-05-29 17:43:59 +01001685 struct intel_ringbuffer *ringbuf = request->ringbuf;
Oscar Mateo47122742014-07-24 17:04:28 +01001686 struct intel_engine_cs *ring = ringbuf->ring;
1687 struct drm_device *dev = ring->dev;
1688 struct drm_i915_private *dev_priv = dev->dev_private;
1689 uint32_t cmd;
1690 int ret;
1691
John Harrison4d616a22015-05-29 17:44:08 +01001692 ret = intel_logical_ring_begin(request, 4);
Oscar Mateo47122742014-07-24 17:04:28 +01001693 if (ret)
1694 return ret;
1695
1696 cmd = MI_FLUSH_DW + 1;
1697
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00001698 /* We always require a command barrier so that subsequent
1699 * commands, such as breadcrumb interrupts, are strictly ordered
1700 * wrt the contents of the write cache being flushed to memory
1701 * (and thus being coherent from the CPU).
1702 */
1703 cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
1704
1705 if (invalidate_domains & I915_GEM_GPU_DOMAINS) {
1706 cmd |= MI_INVALIDATE_TLB;
1707 if (ring == &dev_priv->ring[VCS])
1708 cmd |= MI_INVALIDATE_BSD;
Oscar Mateo47122742014-07-24 17:04:28 +01001709 }
1710
1711 intel_logical_ring_emit(ringbuf, cmd);
1712 intel_logical_ring_emit(ringbuf,
1713 I915_GEM_HWS_SCRATCH_ADDR |
1714 MI_FLUSH_DW_USE_GTT);
1715 intel_logical_ring_emit(ringbuf, 0); /* upper addr */
1716 intel_logical_ring_emit(ringbuf, 0); /* value */
1717 intel_logical_ring_advance(ringbuf);
1718
1719 return 0;
1720}
1721
John Harrison7deb4d32015-05-29 17:43:59 +01001722static int gen8_emit_flush_render(struct drm_i915_gem_request *request,
Oscar Mateo47122742014-07-24 17:04:28 +01001723 u32 invalidate_domains,
1724 u32 flush_domains)
1725{
John Harrison7deb4d32015-05-29 17:43:59 +01001726 struct intel_ringbuffer *ringbuf = request->ringbuf;
Oscar Mateo47122742014-07-24 17:04:28 +01001727 struct intel_engine_cs *ring = ringbuf->ring;
1728 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Ben Widawsky1a5a9ce2015-12-17 09:49:57 -08001729 bool vf_flush_wa = false;
Oscar Mateo47122742014-07-24 17:04:28 +01001730 u32 flags = 0;
1731 int ret;
1732
1733 flags |= PIPE_CONTROL_CS_STALL;
1734
1735 if (flush_domains) {
1736 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
1737 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Chris Wilson40a24482015-08-21 16:08:41 +01001738 flags |= PIPE_CONTROL_FLUSH_ENABLE;
Oscar Mateo47122742014-07-24 17:04:28 +01001739 }
1740
1741 if (invalidate_domains) {
1742 flags |= PIPE_CONTROL_TLB_INVALIDATE;
1743 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
1744 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
1745 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
1746 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
1747 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
1748 flags |= PIPE_CONTROL_QW_WRITE;
1749 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Oscar Mateo47122742014-07-24 17:04:28 +01001750
Ben Widawsky1a5a9ce2015-12-17 09:49:57 -08001751 /*
1752 * On GEN9: before VF_CACHE_INVALIDATE we need to emit a NULL
1753 * pipe control.
1754 */
1755 if (IS_GEN9(ring->dev))
1756 vf_flush_wa = true;
1757 }
Imre Deak9647ff32015-01-25 13:27:11 -08001758
John Harrison4d616a22015-05-29 17:44:08 +01001759 ret = intel_logical_ring_begin(request, vf_flush_wa ? 12 : 6);
Oscar Mateo47122742014-07-24 17:04:28 +01001760 if (ret)
1761 return ret;
1762
Imre Deak9647ff32015-01-25 13:27:11 -08001763 if (vf_flush_wa) {
1764 intel_logical_ring_emit(ringbuf, GFX_OP_PIPE_CONTROL(6));
1765 intel_logical_ring_emit(ringbuf, 0);
1766 intel_logical_ring_emit(ringbuf, 0);
1767 intel_logical_ring_emit(ringbuf, 0);
1768 intel_logical_ring_emit(ringbuf, 0);
1769 intel_logical_ring_emit(ringbuf, 0);
1770 }
1771
Oscar Mateo47122742014-07-24 17:04:28 +01001772 intel_logical_ring_emit(ringbuf, GFX_OP_PIPE_CONTROL(6));
1773 intel_logical_ring_emit(ringbuf, flags);
1774 intel_logical_ring_emit(ringbuf, scratch_addr);
1775 intel_logical_ring_emit(ringbuf, 0);
1776 intel_logical_ring_emit(ringbuf, 0);
1777 intel_logical_ring_emit(ringbuf, 0);
1778 intel_logical_ring_advance(ringbuf);
1779
1780 return 0;
1781}
1782
Oscar Mateoe94e37a2014-07-24 17:04:25 +01001783static u32 gen8_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
1784{
1785 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
1786}
1787
1788static void gen8_set_seqno(struct intel_engine_cs *ring, u32 seqno)
1789{
1790 intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno);
1791}
1792
Imre Deak319404d2015-08-14 18:35:27 +03001793static u32 bxt_a_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
1794{
1795
1796 /*
1797 * On BXT A steppings there is a HW coherency issue whereby the
1798 * MI_STORE_DATA_IMM storing the completed request's seqno
1799 * occasionally doesn't invalidate the CPU cache. Work around this by
1800 * clflushing the corresponding cacheline whenever the caller wants
1801 * the coherency to be guaranteed. Note that this cacheline is known
1802 * to be clean at this point, since we only write it in
1803 * bxt_a_set_seqno(), where we also do a clflush after the write. So
1804 * this clflush in practice becomes an invalidate operation.
1805 */
1806
1807 if (!lazy_coherency)
1808 intel_flush_status_page(ring, I915_GEM_HWS_INDEX);
1809
1810 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
1811}
1812
1813static void bxt_a_set_seqno(struct intel_engine_cs *ring, u32 seqno)
1814{
1815 intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno);
1816
1817 /* See bxt_a_get_seqno() explaining the reason for the clflush. */
1818 intel_flush_status_page(ring, I915_GEM_HWS_INDEX);
1819}
1820
John Harrisonc4e76632015-05-29 17:44:01 +01001821static int gen8_emit_request(struct drm_i915_gem_request *request)
Oscar Mateo4da46e12014-07-24 17:04:27 +01001822{
John Harrisonc4e76632015-05-29 17:44:01 +01001823 struct intel_ringbuffer *ringbuf = request->ringbuf;
Oscar Mateo4da46e12014-07-24 17:04:27 +01001824 struct intel_engine_cs *ring = ringbuf->ring;
1825 u32 cmd;
1826 int ret;
1827
Michel Thierry53292cd2015-04-15 18:11:33 +01001828 /*
1829 * Reserve space for 2 NOOPs at the end of each request to be
1830 * used as a workaround for not being allowed to do lite
1831 * restore with HEAD==TAIL (WaIdleLiteRestore).
1832 */
John Harrison4d616a22015-05-29 17:44:08 +01001833 ret = intel_logical_ring_begin(request, 8);
Oscar Mateo4da46e12014-07-24 17:04:27 +01001834 if (ret)
1835 return ret;
1836
Ville Syrjälä8edfbb82014-11-14 18:16:56 +02001837 cmd = MI_STORE_DWORD_IMM_GEN4;
Oscar Mateo4da46e12014-07-24 17:04:27 +01001838 cmd |= MI_GLOBAL_GTT;
1839
1840 intel_logical_ring_emit(ringbuf, cmd);
1841 intel_logical_ring_emit(ringbuf,
1842 (ring->status_page.gfx_addr +
1843 (I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT)));
1844 intel_logical_ring_emit(ringbuf, 0);
John Harrisonc4e76632015-05-29 17:44:01 +01001845 intel_logical_ring_emit(ringbuf, i915_gem_request_get_seqno(request));
Oscar Mateo4da46e12014-07-24 17:04:27 +01001846 intel_logical_ring_emit(ringbuf, MI_USER_INTERRUPT);
1847 intel_logical_ring_emit(ringbuf, MI_NOOP);
John Harrisonae707972015-05-29 17:44:14 +01001848 intel_logical_ring_advance_and_submit(request);
Oscar Mateo4da46e12014-07-24 17:04:27 +01001849
Michel Thierry53292cd2015-04-15 18:11:33 +01001850 /*
1851 * Here we add two extra NOOPs as padding to avoid
1852 * lite restore of a context with HEAD==TAIL.
1853 */
1854 intel_logical_ring_emit(ringbuf, MI_NOOP);
1855 intel_logical_ring_emit(ringbuf, MI_NOOP);
1856 intel_logical_ring_advance(ringbuf);
1857
Oscar Mateo4da46e12014-07-24 17:04:27 +01001858 return 0;
1859}
1860
John Harrisonbe013632015-05-29 17:43:45 +01001861static int intel_lr_context_render_state_init(struct drm_i915_gem_request *req)
Damien Lespiaucef437a2015-02-10 19:32:19 +00001862{
Damien Lespiaucef437a2015-02-10 19:32:19 +00001863 struct render_state so;
Damien Lespiaucef437a2015-02-10 19:32:19 +00001864 int ret;
1865
John Harrisonbe013632015-05-29 17:43:45 +01001866 ret = i915_gem_render_state_prepare(req->ring, &so);
Damien Lespiaucef437a2015-02-10 19:32:19 +00001867 if (ret)
1868 return ret;
1869
1870 if (so.rodata == NULL)
1871 return 0;
1872
John Harrisonbe795fc2015-05-29 17:44:03 +01001873 ret = req->ring->emit_bb_start(req, so.ggtt_offset,
John Harrisonbe013632015-05-29 17:43:45 +01001874 I915_DISPATCH_SECURE);
Damien Lespiaucef437a2015-02-10 19:32:19 +00001875 if (ret)
1876 goto out;
1877
Arun Siluvery84e81022015-07-20 10:46:10 +01001878 ret = req->ring->emit_bb_start(req,
1879 (so.ggtt_offset + so.aux_batch_offset),
1880 I915_DISPATCH_SECURE);
1881 if (ret)
1882 goto out;
1883
John Harrisonb2af0372015-05-29 17:43:50 +01001884 i915_vma_move_to_active(i915_gem_obj_to_ggtt(so.obj), req);
Damien Lespiaucef437a2015-02-10 19:32:19 +00001885
Damien Lespiaucef437a2015-02-10 19:32:19 +00001886out:
1887 i915_gem_render_state_fini(&so);
1888 return ret;
1889}
1890
John Harrison87531812015-05-29 17:43:44 +01001891static int gen8_init_rcs_context(struct drm_i915_gem_request *req)
Thomas Daniele7778be2014-12-02 12:50:48 +00001892{
1893 int ret;
1894
John Harrisone2be4fa2015-05-29 17:43:54 +01001895 ret = intel_logical_ring_workarounds_emit(req);
Thomas Daniele7778be2014-12-02 12:50:48 +00001896 if (ret)
1897 return ret;
1898
Peter Antoine3bbaba02015-07-10 20:13:11 +03001899 ret = intel_rcs_context_init_mocs(req);
1900 /*
1901 * Failing to program the MOCS is non-fatal.The system will not
1902 * run at peak performance. So generate an error and carry on.
1903 */
1904 if (ret)
1905 DRM_ERROR("MOCS failed to program: expect performance issues.\n");
1906
John Harrisonbe013632015-05-29 17:43:45 +01001907 return intel_lr_context_render_state_init(req);
Thomas Daniele7778be2014-12-02 12:50:48 +00001908}
1909
Oscar Mateo73e4d072014-07-24 17:04:48 +01001910/**
1911 * intel_logical_ring_cleanup() - deallocate the Engine Command Streamer
1912 *
1913 * @ring: Engine Command Streamer.
1914 *
1915 */
Oscar Mateo454afeb2014-07-24 17:04:22 +01001916void intel_logical_ring_cleanup(struct intel_engine_cs *ring)
1917{
John Harrison6402c332014-10-31 12:00:26 +00001918 struct drm_i915_private *dev_priv;
Oscar Mateo9832b9d2014-07-24 17:04:30 +01001919
Oscar Mateo48d82382014-07-24 17:04:23 +01001920 if (!intel_ring_initialized(ring))
1921 return;
1922
John Harrison6402c332014-10-31 12:00:26 +00001923 dev_priv = ring->dev->dev_private;
1924
Dave Gordonb0366a52015-12-08 15:02:36 +00001925 if (ring->buffer) {
1926 intel_logical_ring_stop(ring);
1927 WARN_ON((I915_READ_MODE(ring) & MODE_IDLE) == 0);
1928 }
Oscar Mateo48d82382014-07-24 17:04:23 +01001929
1930 if (ring->cleanup)
1931 ring->cleanup(ring);
1932
1933 i915_cmd_parser_fini_ring(ring);
Chris Wilson06fbca72015-04-07 16:20:36 +01001934 i915_gem_batch_pool_fini(&ring->batch_pool);
Oscar Mateo48d82382014-07-24 17:04:23 +01001935
1936 if (ring->status_page.obj) {
1937 kunmap(sg_page(ring->status_page.obj->pages->sgl));
1938 ring->status_page.obj = NULL;
1939 }
Arun Siluvery17ee9502015-06-19 19:07:01 +01001940
1941 lrc_destroy_wa_ctx_obj(ring);
Dave Gordonb0366a52015-12-08 15:02:36 +00001942 ring->dev = NULL;
Oscar Mateo454afeb2014-07-24 17:04:22 +01001943}
1944
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00001945static void
1946logical_ring_default_vfuncs(struct drm_device *dev,
1947 struct intel_engine_cs *ring)
1948{
1949 /* Default vfuncs which can be overriden by each engine. */
1950 ring->init_hw = gen8_init_common_ring;
1951 ring->emit_request = gen8_emit_request;
1952 ring->emit_flush = gen8_emit_flush;
1953 ring->irq_get = gen8_logical_ring_get_irq;
1954 ring->irq_put = gen8_logical_ring_put_irq;
1955 ring->emit_bb_start = gen8_emit_bb_start;
1956 if (IS_BXT_REVID(dev, 0, BXT_REVID_A1)) {
1957 ring->get_seqno = bxt_a_get_seqno;
1958 ring->set_seqno = bxt_a_set_seqno;
1959 } else {
1960 ring->get_seqno = gen8_get_seqno;
1961 ring->set_seqno = gen8_set_seqno;
1962 }
1963}
1964
1965static int
1966logical_ring_init(struct drm_device *dev, struct intel_engine_cs *ring)
Oscar Mateo454afeb2014-07-24 17:04:22 +01001967{
Oscar Mateo48d82382014-07-24 17:04:23 +01001968 int ret;
Oscar Mateo48d82382014-07-24 17:04:23 +01001969
1970 /* Intentionally left blank. */
1971 ring->buffer = NULL;
1972
1973 ring->dev = dev;
1974 INIT_LIST_HEAD(&ring->active_list);
1975 INIT_LIST_HEAD(&ring->request_list);
Chris Wilson06fbca72015-04-07 16:20:36 +01001976 i915_gem_batch_pool_init(dev, &ring->batch_pool);
Oscar Mateo48d82382014-07-24 17:04:23 +01001977 init_waitqueue_head(&ring->irq_queue);
1978
Chris Wilson608c1a52015-09-03 13:01:40 +01001979 INIT_LIST_HEAD(&ring->buffers);
Michel Thierryacdd8842014-07-24 17:04:38 +01001980 INIT_LIST_HEAD(&ring->execlist_queue);
Thomas Danielc86ee3a92014-11-13 10:27:05 +00001981 INIT_LIST_HEAD(&ring->execlist_retired_req_list);
Michel Thierryacdd8842014-07-24 17:04:38 +01001982 spin_lock_init(&ring->execlist_lock);
1983
Oscar Mateo48d82382014-07-24 17:04:23 +01001984 ret = i915_cmd_parser_init_ring(ring);
1985 if (ret)
Dave Gordonb0366a52015-12-08 15:02:36 +00001986 goto error;
Oscar Mateo48d82382014-07-24 17:04:23 +01001987
Nick Hoathe84fe802015-09-11 12:53:46 +01001988 ret = intel_lr_context_deferred_alloc(ring->default_context, ring);
1989 if (ret)
Dave Gordonb0366a52015-12-08 15:02:36 +00001990 goto error;
Nick Hoathe84fe802015-09-11 12:53:46 +01001991
1992 /* As this is the default context, always pin it */
1993 ret = intel_lr_context_do_pin(
1994 ring,
1995 ring->default_context->engine[ring->id].state,
1996 ring->default_context->engine[ring->id].ringbuf);
1997 if (ret) {
1998 DRM_ERROR(
1999 "Failed to pin and map ringbuffer %s: %d\n",
2000 ring->name, ret);
Dave Gordonb0366a52015-12-08 15:02:36 +00002001 goto error;
Nick Hoathe84fe802015-09-11 12:53:46 +01002002 }
Oscar Mateo564ddb22014-08-21 11:40:54 +01002003
Dave Gordonb0366a52015-12-08 15:02:36 +00002004 return 0;
2005
2006error:
2007 intel_logical_ring_cleanup(ring);
Oscar Mateo564ddb22014-08-21 11:40:54 +01002008 return ret;
Oscar Mateo454afeb2014-07-24 17:04:22 +01002009}
2010
2011static int logical_render_ring_init(struct drm_device *dev)
2012{
2013 struct drm_i915_private *dev_priv = dev->dev_private;
2014 struct intel_engine_cs *ring = &dev_priv->ring[RCS];
Daniel Vetter99be1df2014-11-20 00:33:06 +01002015 int ret;
Oscar Mateo454afeb2014-07-24 17:04:22 +01002016
2017 ring->name = "render ring";
2018 ring->id = RCS;
2019 ring->mmio_base = RENDER_RING_BASE;
2020 ring->irq_enable_mask =
2021 GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT;
Oscar Mateo73d477f2014-07-24 17:04:31 +01002022 ring->irq_keep_mask =
2023 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT;
2024 if (HAS_L3_DPF(dev))
2025 ring->irq_keep_mask |= GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
Oscar Mateo454afeb2014-07-24 17:04:22 +01002026
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00002027 logical_ring_default_vfuncs(dev, ring);
2028
2029 /* Override some for render ring. */
Damien Lespiau82ef8222015-02-09 19:33:08 +00002030 if (INTEL_INFO(dev)->gen >= 9)
2031 ring->init_hw = gen9_init_render_ring;
2032 else
2033 ring->init_hw = gen8_init_render_ring;
Thomas Daniele7778be2014-12-02 12:50:48 +00002034 ring->init_context = gen8_init_rcs_context;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01002035 ring->cleanup = intel_fini_pipe_control;
Oscar Mateo47122742014-07-24 17:04:28 +01002036 ring->emit_flush = gen8_emit_flush_render;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01002037
Daniel Vetter99be1df2014-11-20 00:33:06 +01002038 ring->dev = dev;
Arun Siluveryc4db7592015-06-19 18:37:11 +01002039
2040 ret = intel_init_pipe_control(ring);
Daniel Vetter99be1df2014-11-20 00:33:06 +01002041 if (ret)
2042 return ret;
2043
Arun Siluvery17ee9502015-06-19 19:07:01 +01002044 ret = intel_init_workaround_bb(ring);
2045 if (ret) {
2046 /*
2047 * We continue even if we fail to initialize WA batch
2048 * because we only expect rare glitches but nothing
2049 * critical to prevent us from using GPU
2050 */
2051 DRM_ERROR("WA batch buffer initialization failed: %d\n",
2052 ret);
2053 }
2054
Arun Siluveryc4db7592015-06-19 18:37:11 +01002055 ret = logical_ring_init(dev, ring);
2056 if (ret) {
Arun Siluvery17ee9502015-06-19 19:07:01 +01002057 lrc_destroy_wa_ctx_obj(ring);
Arun Siluveryc4db7592015-06-19 18:37:11 +01002058 }
Arun Siluvery17ee9502015-06-19 19:07:01 +01002059
2060 return ret;
Oscar Mateo454afeb2014-07-24 17:04:22 +01002061}
2062
2063static int logical_bsd_ring_init(struct drm_device *dev)
2064{
2065 struct drm_i915_private *dev_priv = dev->dev_private;
2066 struct intel_engine_cs *ring = &dev_priv->ring[VCS];
2067
2068 ring->name = "bsd ring";
2069 ring->id = VCS;
2070 ring->mmio_base = GEN6_BSD_RING_BASE;
2071 ring->irq_enable_mask =
2072 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT;
Oscar Mateo73d477f2014-07-24 17:04:31 +01002073 ring->irq_keep_mask =
2074 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT;
Oscar Mateo454afeb2014-07-24 17:04:22 +01002075
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00002076 logical_ring_default_vfuncs(dev, ring);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01002077
Oscar Mateo454afeb2014-07-24 17:04:22 +01002078 return logical_ring_init(dev, ring);
2079}
2080
2081static int logical_bsd2_ring_init(struct drm_device *dev)
2082{
2083 struct drm_i915_private *dev_priv = dev->dev_private;
2084 struct intel_engine_cs *ring = &dev_priv->ring[VCS2];
2085
2086 ring->name = "bds2 ring";
2087 ring->id = VCS2;
2088 ring->mmio_base = GEN8_BSD2_RING_BASE;
2089 ring->irq_enable_mask =
2090 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT;
Oscar Mateo73d477f2014-07-24 17:04:31 +01002091 ring->irq_keep_mask =
2092 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT;
Oscar Mateo454afeb2014-07-24 17:04:22 +01002093
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00002094 logical_ring_default_vfuncs(dev, ring);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01002095
Oscar Mateo454afeb2014-07-24 17:04:22 +01002096 return logical_ring_init(dev, ring);
2097}
2098
2099static int logical_blt_ring_init(struct drm_device *dev)
2100{
2101 struct drm_i915_private *dev_priv = dev->dev_private;
2102 struct intel_engine_cs *ring = &dev_priv->ring[BCS];
2103
2104 ring->name = "blitter ring";
2105 ring->id = BCS;
2106 ring->mmio_base = BLT_RING_BASE;
2107 ring->irq_enable_mask =
2108 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT;
Oscar Mateo73d477f2014-07-24 17:04:31 +01002109 ring->irq_keep_mask =
2110 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT;
Oscar Mateo454afeb2014-07-24 17:04:22 +01002111
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00002112 logical_ring_default_vfuncs(dev, ring);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01002113
Oscar Mateo454afeb2014-07-24 17:04:22 +01002114 return logical_ring_init(dev, ring);
2115}
2116
2117static int logical_vebox_ring_init(struct drm_device *dev)
2118{
2119 struct drm_i915_private *dev_priv = dev->dev_private;
2120 struct intel_engine_cs *ring = &dev_priv->ring[VECS];
2121
2122 ring->name = "video enhancement ring";
2123 ring->id = VECS;
2124 ring->mmio_base = VEBOX_RING_BASE;
2125 ring->irq_enable_mask =
2126 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT;
Oscar Mateo73d477f2014-07-24 17:04:31 +01002127 ring->irq_keep_mask =
2128 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT;
Oscar Mateo454afeb2014-07-24 17:04:22 +01002129
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00002130 logical_ring_default_vfuncs(dev, ring);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01002131
Oscar Mateo454afeb2014-07-24 17:04:22 +01002132 return logical_ring_init(dev, ring);
2133}
2134
Oscar Mateo73e4d072014-07-24 17:04:48 +01002135/**
2136 * intel_logical_rings_init() - allocate, populate and init the Engine Command Streamers
2137 * @dev: DRM device.
2138 *
2139 * This function inits the engines for an Execlists submission style (the equivalent in the
2140 * legacy ringbuffer submission world would be i915_gem_init_rings). It does it only for
2141 * those engines that are present in the hardware.
2142 *
2143 * Return: non-zero if the initialization failed.
2144 */
Oscar Mateo454afeb2014-07-24 17:04:22 +01002145int intel_logical_rings_init(struct drm_device *dev)
2146{
2147 struct drm_i915_private *dev_priv = dev->dev_private;
2148 int ret;
2149
2150 ret = logical_render_ring_init(dev);
2151 if (ret)
2152 return ret;
2153
2154 if (HAS_BSD(dev)) {
2155 ret = logical_bsd_ring_init(dev);
2156 if (ret)
2157 goto cleanup_render_ring;
2158 }
2159
2160 if (HAS_BLT(dev)) {
2161 ret = logical_blt_ring_init(dev);
2162 if (ret)
2163 goto cleanup_bsd_ring;
2164 }
2165
2166 if (HAS_VEBOX(dev)) {
2167 ret = logical_vebox_ring_init(dev);
2168 if (ret)
2169 goto cleanup_blt_ring;
2170 }
2171
2172 if (HAS_BSD2(dev)) {
2173 ret = logical_bsd2_ring_init(dev);
2174 if (ret)
2175 goto cleanup_vebox_ring;
2176 }
2177
Oscar Mateo454afeb2014-07-24 17:04:22 +01002178 return 0;
2179
Oscar Mateo454afeb2014-07-24 17:04:22 +01002180cleanup_vebox_ring:
2181 intel_logical_ring_cleanup(&dev_priv->ring[VECS]);
2182cleanup_blt_ring:
2183 intel_logical_ring_cleanup(&dev_priv->ring[BCS]);
2184cleanup_bsd_ring:
2185 intel_logical_ring_cleanup(&dev_priv->ring[VCS]);
2186cleanup_render_ring:
2187 intel_logical_ring_cleanup(&dev_priv->ring[RCS]);
2188
2189 return ret;
2190}
2191
Jeff McGee0cea6502015-02-13 10:27:56 -06002192static u32
2193make_rpcs(struct drm_device *dev)
2194{
2195 u32 rpcs = 0;
2196
2197 /*
2198 * No explicit RPCS request is needed to ensure full
2199 * slice/subslice/EU enablement prior to Gen9.
2200 */
2201 if (INTEL_INFO(dev)->gen < 9)
2202 return 0;
2203
2204 /*
2205 * Starting in Gen9, render power gating can leave
2206 * slice/subslice/EU in a partially enabled state. We
2207 * must make an explicit request through RPCS for full
2208 * enablement.
2209 */
2210 if (INTEL_INFO(dev)->has_slice_pg) {
2211 rpcs |= GEN8_RPCS_S_CNT_ENABLE;
2212 rpcs |= INTEL_INFO(dev)->slice_total <<
2213 GEN8_RPCS_S_CNT_SHIFT;
2214 rpcs |= GEN8_RPCS_ENABLE;
2215 }
2216
2217 if (INTEL_INFO(dev)->has_subslice_pg) {
2218 rpcs |= GEN8_RPCS_SS_CNT_ENABLE;
2219 rpcs |= INTEL_INFO(dev)->subslice_per_slice <<
2220 GEN8_RPCS_SS_CNT_SHIFT;
2221 rpcs |= GEN8_RPCS_ENABLE;
2222 }
2223
2224 if (INTEL_INFO(dev)->has_eu_pg) {
2225 rpcs |= INTEL_INFO(dev)->eu_per_subslice <<
2226 GEN8_RPCS_EU_MIN_SHIFT;
2227 rpcs |= INTEL_INFO(dev)->eu_per_subslice <<
2228 GEN8_RPCS_EU_MAX_SHIFT;
2229 rpcs |= GEN8_RPCS_ENABLE;
2230 }
2231
2232 return rpcs;
2233}
2234
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002235static int
2236populate_lr_context(struct intel_context *ctx, struct drm_i915_gem_object *ctx_obj,
2237 struct intel_engine_cs *ring, struct intel_ringbuffer *ringbuf)
2238{
Thomas Daniel2d965532014-08-19 10:13:36 +01002239 struct drm_device *dev = ring->dev;
2240 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterae6c4802014-08-06 15:04:53 +02002241 struct i915_hw_ppgtt *ppgtt = ctx->ppgtt;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002242 struct page *page;
2243 uint32_t *reg_state;
2244 int ret;
2245
Thomas Daniel2d965532014-08-19 10:13:36 +01002246 if (!ppgtt)
2247 ppgtt = dev_priv->mm.aliasing_ppgtt;
2248
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002249 ret = i915_gem_object_set_to_cpu_domain(ctx_obj, true);
2250 if (ret) {
2251 DRM_DEBUG_DRIVER("Could not set to CPU domain\n");
2252 return ret;
2253 }
2254
2255 ret = i915_gem_object_get_pages(ctx_obj);
2256 if (ret) {
2257 DRM_DEBUG_DRIVER("Could not get object pages\n");
2258 return ret;
2259 }
2260
2261 i915_gem_object_pin_pages(ctx_obj);
2262
2263 /* The second page of the context object contains some fields which must
2264 * be set up prior to the first execution. */
Dave Gordon033908a2015-12-10 18:51:23 +00002265 page = i915_gem_object_get_dirty_page(ctx_obj, LRC_STATE_PN);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002266 reg_state = kmap_atomic(page);
2267
2268 /* A context is actually a big batch buffer with several MI_LOAD_REGISTER_IMM
2269 * commands followed by (reg, value) pairs. The values we are setting here are
2270 * only for the first context restore: on a subsequent save, the GPU will
2271 * recreate this batchbuffer with new values (including all the missing
2272 * MI_LOAD_REGISTER_IMM commands that we are not initializing here). */
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02002273 reg_state[CTX_LRI_HEADER_0] =
2274 MI_LOAD_REGISTER_IMM(ring->id == RCS ? 14 : 11) | MI_LRI_FORCE_POSTED;
2275 ASSIGN_CTX_REG(reg_state, CTX_CONTEXT_CONTROL, RING_CONTEXT_CONTROL(ring),
2276 _MASKED_BIT_ENABLE(CTX_CTRL_INHIBIT_SYN_CTX_SWITCH |
2277 CTX_CTRL_ENGINE_CTX_RESTORE_INHIBIT |
2278 CTX_CTRL_RS_CTX_ENABLE));
2279 ASSIGN_CTX_REG(reg_state, CTX_RING_HEAD, RING_HEAD(ring->mmio_base), 0);
2280 ASSIGN_CTX_REG(reg_state, CTX_RING_TAIL, RING_TAIL(ring->mmio_base), 0);
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002281 /* Ring buffer start address is not known until the buffer is pinned.
2282 * It is written to the context image in execlists_update_context()
2283 */
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02002284 ASSIGN_CTX_REG(reg_state, CTX_RING_BUFFER_START, RING_START(ring->mmio_base), 0);
2285 ASSIGN_CTX_REG(reg_state, CTX_RING_BUFFER_CONTROL, RING_CTL(ring->mmio_base),
2286 ((ringbuf->size - PAGE_SIZE) & RING_NR_PAGES) | RING_VALID);
2287 ASSIGN_CTX_REG(reg_state, CTX_BB_HEAD_U, RING_BBADDR_UDW(ring->mmio_base), 0);
2288 ASSIGN_CTX_REG(reg_state, CTX_BB_HEAD_L, RING_BBADDR(ring->mmio_base), 0);
2289 ASSIGN_CTX_REG(reg_state, CTX_BB_STATE, RING_BBSTATE(ring->mmio_base),
2290 RING_BB_PPGTT);
2291 ASSIGN_CTX_REG(reg_state, CTX_SECOND_BB_HEAD_U, RING_SBBADDR_UDW(ring->mmio_base), 0);
2292 ASSIGN_CTX_REG(reg_state, CTX_SECOND_BB_HEAD_L, RING_SBBADDR(ring->mmio_base), 0);
2293 ASSIGN_CTX_REG(reg_state, CTX_SECOND_BB_STATE, RING_SBBSTATE(ring->mmio_base), 0);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002294 if (ring->id == RCS) {
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02002295 ASSIGN_CTX_REG(reg_state, CTX_BB_PER_CTX_PTR, RING_BB_PER_CTX_PTR(ring->mmio_base), 0);
2296 ASSIGN_CTX_REG(reg_state, CTX_RCS_INDIRECT_CTX, RING_INDIRECT_CTX(ring->mmio_base), 0);
2297 ASSIGN_CTX_REG(reg_state, CTX_RCS_INDIRECT_CTX_OFFSET, RING_INDIRECT_CTX_OFFSET(ring->mmio_base), 0);
Arun Siluvery17ee9502015-06-19 19:07:01 +01002298 if (ring->wa_ctx.obj) {
2299 struct i915_ctx_workarounds *wa_ctx = &ring->wa_ctx;
2300 uint32_t ggtt_offset = i915_gem_obj_ggtt_offset(wa_ctx->obj);
2301
2302 reg_state[CTX_RCS_INDIRECT_CTX+1] =
2303 (ggtt_offset + wa_ctx->indirect_ctx.offset * sizeof(uint32_t)) |
2304 (wa_ctx->indirect_ctx.size / CACHELINE_DWORDS);
2305
2306 reg_state[CTX_RCS_INDIRECT_CTX_OFFSET+1] =
2307 CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT << 6;
2308
2309 reg_state[CTX_BB_PER_CTX_PTR+1] =
2310 (ggtt_offset + wa_ctx->per_ctx.offset * sizeof(uint32_t)) |
2311 0x01;
2312 }
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002313 }
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02002314 reg_state[CTX_LRI_HEADER_1] = MI_LOAD_REGISTER_IMM(9) | MI_LRI_FORCE_POSTED;
2315 ASSIGN_CTX_REG(reg_state, CTX_CTX_TIMESTAMP, RING_CTX_TIMESTAMP(ring->mmio_base), 0);
2316 /* PDP values well be assigned later if needed */
2317 ASSIGN_CTX_REG(reg_state, CTX_PDP3_UDW, GEN8_RING_PDP_UDW(ring, 3), 0);
2318 ASSIGN_CTX_REG(reg_state, CTX_PDP3_LDW, GEN8_RING_PDP_LDW(ring, 3), 0);
2319 ASSIGN_CTX_REG(reg_state, CTX_PDP2_UDW, GEN8_RING_PDP_UDW(ring, 2), 0);
2320 ASSIGN_CTX_REG(reg_state, CTX_PDP2_LDW, GEN8_RING_PDP_LDW(ring, 2), 0);
2321 ASSIGN_CTX_REG(reg_state, CTX_PDP1_UDW, GEN8_RING_PDP_UDW(ring, 1), 0);
2322 ASSIGN_CTX_REG(reg_state, CTX_PDP1_LDW, GEN8_RING_PDP_LDW(ring, 1), 0);
2323 ASSIGN_CTX_REG(reg_state, CTX_PDP0_UDW, GEN8_RING_PDP_UDW(ring, 0), 0);
2324 ASSIGN_CTX_REG(reg_state, CTX_PDP0_LDW, GEN8_RING_PDP_LDW(ring, 0), 0);
Michel Thierryd7b26332015-04-08 12:13:34 +01002325
Michel Thierry2dba3232015-07-30 11:06:23 +01002326 if (USES_FULL_48BIT_PPGTT(ppgtt->base.dev)) {
2327 /* 64b PPGTT (48bit canonical)
2328 * PDP0_DESCRIPTOR contains the base address to PML4 and
2329 * other PDP Descriptors are ignored.
2330 */
2331 ASSIGN_CTX_PML4(ppgtt, reg_state);
2332 } else {
2333 /* 32b PPGTT
2334 * PDP*_DESCRIPTOR contains the base address of space supported.
2335 * With dynamic page allocation, PDPs may not be allocated at
2336 * this point. Point the unallocated PDPs to the scratch page
2337 */
2338 ASSIGN_CTX_PDP(ppgtt, reg_state, 3);
2339 ASSIGN_CTX_PDP(ppgtt, reg_state, 2);
2340 ASSIGN_CTX_PDP(ppgtt, reg_state, 1);
2341 ASSIGN_CTX_PDP(ppgtt, reg_state, 0);
2342 }
2343
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002344 if (ring->id == RCS) {
2345 reg_state[CTX_LRI_HEADER_2] = MI_LOAD_REGISTER_IMM(1);
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02002346 ASSIGN_CTX_REG(reg_state, CTX_R_PWR_CLK_STATE, GEN8_R_PWR_CLK_STATE,
2347 make_rpcs(dev));
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002348 }
2349
2350 kunmap_atomic(reg_state);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002351 i915_gem_object_unpin_pages(ctx_obj);
2352
2353 return 0;
2354}
2355
Oscar Mateo73e4d072014-07-24 17:04:48 +01002356/**
2357 * intel_lr_context_free() - free the LRC specific bits of a context
2358 * @ctx: the LR context to free.
2359 *
2360 * The real context freeing is done in i915_gem_context_free: this only
2361 * takes care of the bits that are LRC related: the per-engine backing
2362 * objects and the logical ringbuffer.
2363 */
Oscar Mateoede7d422014-07-24 17:04:12 +01002364void intel_lr_context_free(struct intel_context *ctx)
2365{
Oscar Mateo8c8579172014-07-24 17:04:14 +01002366 int i;
2367
Daniel Vetteraf3302b2015-12-04 17:27:15 +01002368 for (i = 0; i < I915_NUM_RINGS; i++) {
Oscar Mateo8c8579172014-07-24 17:04:14 +01002369 struct drm_i915_gem_object *ctx_obj = ctx->engine[i].state;
Oscar Mateo84c23772014-07-24 17:04:15 +01002370
Oscar Mateo8c8579172014-07-24 17:04:14 +01002371 if (ctx_obj) {
Oscar Mateodcb4c122014-11-13 10:28:10 +00002372 struct intel_ringbuffer *ringbuf =
2373 ctx->engine[i].ringbuf;
2374 struct intel_engine_cs *ring = ringbuf->ring;
2375
Daniel Vetteraf3302b2015-12-04 17:27:15 +01002376 if (ctx == ring->default_context) {
2377 intel_unpin_ringbuffer_obj(ringbuf);
2378 i915_gem_object_ggtt_unpin(ctx_obj);
2379 }
2380 WARN_ON(ctx->engine[ring->id].pin_count);
2381 intel_ringbuffer_free(ringbuf);
2382 drm_gem_object_unreference(&ctx_obj->base);
Oscar Mateo8c8579172014-07-24 17:04:14 +01002383 }
2384 }
2385}
2386
Dave Gordonc5d46ee2016-01-05 12:21:33 +00002387/**
2388 * intel_lr_context_size() - return the size of the context for an engine
2389 * @ring: which engine to find the context size for
2390 *
2391 * Each engine may require a different amount of space for a context image,
2392 * so when allocating (or copying) an image, this function can be used to
2393 * find the right size for the specific engine.
2394 *
2395 * Return: size (in bytes) of an engine-specific context image
2396 *
2397 * Note: this size includes the HWSP, which is part of the context image
2398 * in LRC mode, but does not include the "shared data page" used with
2399 * GuC submission. The caller should account for this if using the GuC.
2400 */
Dave Gordon95a66f72015-12-18 12:00:08 -08002401uint32_t intel_lr_context_size(struct intel_engine_cs *ring)
Oscar Mateo8c8579172014-07-24 17:04:14 +01002402{
2403 int ret = 0;
2404
Michael H. Nguyen468c6812014-11-13 17:51:49 +00002405 WARN_ON(INTEL_INFO(ring->dev)->gen < 8);
Oscar Mateo8c8579172014-07-24 17:04:14 +01002406
2407 switch (ring->id) {
2408 case RCS:
Michael H. Nguyen468c6812014-11-13 17:51:49 +00002409 if (INTEL_INFO(ring->dev)->gen >= 9)
2410 ret = GEN9_LR_CONTEXT_RENDER_SIZE;
2411 else
2412 ret = GEN8_LR_CONTEXT_RENDER_SIZE;
Oscar Mateo8c8579172014-07-24 17:04:14 +01002413 break;
2414 case VCS:
2415 case BCS:
2416 case VECS:
2417 case VCS2:
2418 ret = GEN8_LR_CONTEXT_OTHER_SIZE;
2419 break;
2420 }
2421
2422 return ret;
Oscar Mateoede7d422014-07-24 17:04:12 +01002423}
2424
Daniel Vetter70b0ea82014-11-18 09:09:32 +01002425static void lrc_setup_hardware_status_page(struct intel_engine_cs *ring,
Thomas Daniel1df06b72014-10-29 09:52:51 +00002426 struct drm_i915_gem_object *default_ctx_obj)
2427{
2428 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Alex Daid1675192015-08-12 15:43:43 +01002429 struct page *page;
Thomas Daniel1df06b72014-10-29 09:52:51 +00002430
Alex Daid1675192015-08-12 15:43:43 +01002431 /* The HWSP is part of the default context object in LRC mode. */
2432 ring->status_page.gfx_addr = i915_gem_obj_ggtt_offset(default_ctx_obj)
2433 + LRC_PPHWSP_PN * PAGE_SIZE;
2434 page = i915_gem_object_get_page(default_ctx_obj, LRC_PPHWSP_PN);
2435 ring->status_page.page_addr = kmap(page);
Thomas Daniel1df06b72014-10-29 09:52:51 +00002436 ring->status_page.obj = default_ctx_obj;
2437
2438 I915_WRITE(RING_HWS_PGA(ring->mmio_base),
2439 (u32)ring->status_page.gfx_addr);
2440 POSTING_READ(RING_HWS_PGA(ring->mmio_base));
Thomas Daniel1df06b72014-10-29 09:52:51 +00002441}
2442
Oscar Mateo73e4d072014-07-24 17:04:48 +01002443/**
Nick Hoathe84fe802015-09-11 12:53:46 +01002444 * intel_lr_context_deferred_alloc() - create the LRC specific bits of a context
Oscar Mateo73e4d072014-07-24 17:04:48 +01002445 * @ctx: LR context to create.
2446 * @ring: engine to be used with the context.
2447 *
2448 * This function can be called more than once, with different engines, if we plan
2449 * to use the context with them. The context backing objects and the ringbuffers
2450 * (specially the ringbuffer backing objects) suck a lot of memory up, and that's why
2451 * the creation is a deferred call: it's better to make sure first that we need to use
2452 * a given ring with the context.
2453 *
Masanari Iida32197aa2014-10-20 23:53:13 +09002454 * Return: non-zero on error.
Oscar Mateo73e4d072014-07-24 17:04:48 +01002455 */
Nick Hoathe84fe802015-09-11 12:53:46 +01002456
2457int intel_lr_context_deferred_alloc(struct intel_context *ctx,
Oscar Mateoede7d422014-07-24 17:04:12 +01002458 struct intel_engine_cs *ring)
2459{
Oscar Mateo8c8579172014-07-24 17:04:14 +01002460 struct drm_device *dev = ring->dev;
2461 struct drm_i915_gem_object *ctx_obj;
2462 uint32_t context_size;
Oscar Mateo84c23772014-07-24 17:04:15 +01002463 struct intel_ringbuffer *ringbuf;
Oscar Mateo8c8579172014-07-24 17:04:14 +01002464 int ret;
2465
Oscar Mateoede7d422014-07-24 17:04:12 +01002466 WARN_ON(ctx->legacy_hw_ctx.rcs_state != NULL);
Daniel Vetterbfc882b2014-11-20 00:33:08 +01002467 WARN_ON(ctx->engine[ring->id].state);
Oscar Mateoede7d422014-07-24 17:04:12 +01002468
Dave Gordon95a66f72015-12-18 12:00:08 -08002469 context_size = round_up(intel_lr_context_size(ring), 4096);
Oscar Mateo8c8579172014-07-24 17:04:14 +01002470
Alex Daid1675192015-08-12 15:43:43 +01002471 /* One extra page as the sharing data between driver and GuC */
2472 context_size += PAGE_SIZE * LRC_PPHWSP_PN;
2473
Chris Wilson149c86e2015-04-07 16:21:11 +01002474 ctx_obj = i915_gem_alloc_object(dev, context_size);
Dan Carpenter3126a662015-04-30 17:30:50 +03002475 if (!ctx_obj) {
2476 DRM_DEBUG_DRIVER("Alloc LRC backing obj failed.\n");
2477 return -ENOMEM;
Oscar Mateo8c8579172014-07-24 17:04:14 +01002478 }
2479
Chris Wilson01101fa2015-09-03 13:01:39 +01002480 ringbuf = intel_engine_create_ringbuffer(ring, 4 * PAGE_SIZE);
2481 if (IS_ERR(ringbuf)) {
2482 ret = PTR_ERR(ringbuf);
Nick Hoathe84fe802015-09-11 12:53:46 +01002483 goto error_deref_obj;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002484 }
2485
2486 ret = populate_lr_context(ctx, ctx_obj, ring, ringbuf);
2487 if (ret) {
2488 DRM_DEBUG_DRIVER("Failed to populate LRC: %d\n", ret);
Nick Hoathe84fe802015-09-11 12:53:46 +01002489 goto error_ringbuf;
Oscar Mateo84c23772014-07-24 17:04:15 +01002490 }
2491
2492 ctx->engine[ring->id].ringbuf = ringbuf;
Oscar Mateo8c8579172014-07-24 17:04:14 +01002493 ctx->engine[ring->id].state = ctx_obj;
Oscar Mateoede7d422014-07-24 17:04:12 +01002494
Nick Hoathe84fe802015-09-11 12:53:46 +01002495 if (ctx != ring->default_context && ring->init_context) {
2496 struct drm_i915_gem_request *req;
John Harrison76c39162015-05-29 17:43:43 +01002497
Nick Hoathe84fe802015-09-11 12:53:46 +01002498 ret = i915_gem_request_alloc(ring,
2499 ctx, &req);
2500 if (ret) {
2501 DRM_ERROR("ring create req: %d\n",
2502 ret);
Nick Hoathe84fe802015-09-11 12:53:46 +01002503 goto error_ringbuf;
Michel Thierry771b9a52014-11-11 16:47:33 +00002504 }
2505
Nick Hoathe84fe802015-09-11 12:53:46 +01002506 ret = ring->init_context(req);
2507 if (ret) {
2508 DRM_ERROR("ring init context: %d\n",
2509 ret);
2510 i915_gem_request_cancel(req);
2511 goto error_ringbuf;
2512 }
2513 i915_add_request_no_flush(req);
Oscar Mateo564ddb22014-08-21 11:40:54 +01002514 }
Oscar Mateoede7d422014-07-24 17:04:12 +01002515 return 0;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002516
Chris Wilson01101fa2015-09-03 13:01:39 +01002517error_ringbuf:
2518 intel_ringbuffer_free(ringbuf);
Nick Hoathe84fe802015-09-11 12:53:46 +01002519error_deref_obj:
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002520 drm_gem_object_unreference(&ctx_obj->base);
Nick Hoathe84fe802015-09-11 12:53:46 +01002521 ctx->engine[ring->id].ringbuf = NULL;
2522 ctx->engine[ring->id].state = NULL;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002523 return ret;
Oscar Mateoede7d422014-07-24 17:04:12 +01002524}
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002525
2526void intel_lr_context_reset(struct drm_device *dev,
2527 struct intel_context *ctx)
2528{
2529 struct drm_i915_private *dev_priv = dev->dev_private;
2530 struct intel_engine_cs *ring;
2531 int i;
2532
2533 for_each_ring(ring, dev_priv, i) {
2534 struct drm_i915_gem_object *ctx_obj =
2535 ctx->engine[ring->id].state;
2536 struct intel_ringbuffer *ringbuf =
2537 ctx->engine[ring->id].ringbuf;
2538 uint32_t *reg_state;
2539 struct page *page;
2540
2541 if (!ctx_obj)
2542 continue;
2543
2544 if (i915_gem_object_get_pages(ctx_obj)) {
2545 WARN(1, "Failed get_pages for context obj\n");
2546 continue;
2547 }
Dave Gordon033908a2015-12-10 18:51:23 +00002548 page = i915_gem_object_get_dirty_page(ctx_obj, LRC_STATE_PN);
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002549 reg_state = kmap_atomic(page);
2550
2551 reg_state[CTX_RING_HEAD+1] = 0;
2552 reg_state[CTX_RING_TAIL+1] = 0;
2553
2554 kunmap_atomic(reg_state);
2555
2556 ringbuf->head = 0;
2557 ringbuf->tail = 0;
2558 }
2559}