Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 1 | /* bnx2x.h: Broadcom Everest network driver. |
| 2 | * |
Ariel Elior | 85b26ea | 2012-01-26 06:01:54 +0000 | [diff] [blame] | 3 | * Copyright (c) 2007-2012 Broadcom Corporation |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 4 | * |
| 5 | * This program is free software; you can redistribute it and/or modify |
| 6 | * it under the terms of the GNU General Public License as published by |
| 7 | * the Free Software Foundation. |
| 8 | * |
Eilon Greenstein | 24e3fce | 2008-06-12 14:30:28 -0700 | [diff] [blame] | 9 | * Maintained by: Eilon Greenstein <eilong@broadcom.com> |
| 10 | * Written by: Eliezer Tamir |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 11 | * Based on code from Michael Chan's bnx2 driver |
| 12 | */ |
| 13 | |
| 14 | #ifndef BNX2X_H |
| 15 | #define BNX2X_H |
Vladislav Zolotarov | ec6ba94 | 2010-12-13 05:44:01 +0000 | [diff] [blame] | 16 | #include <linux/netdevice.h> |
Alexey Dobriyan | b7f080c | 2011-06-16 11:01:34 +0000 | [diff] [blame] | 17 | #include <linux/dma-mapping.h> |
Vladislav Zolotarov | ec6ba94 | 2010-12-13 05:44:01 +0000 | [diff] [blame] | 18 | #include <linux/types.h> |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 19 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 20 | /* compilation time flags */ |
| 21 | |
| 22 | /* define this to make the driver freeze on error to allow getting debug info |
| 23 | * (you will need to reboot afterwards) */ |
| 24 | /* #define BNX2X_STOP_ON_ERROR */ |
| 25 | |
Dmitry Kravkov | 0b0a635 | 2012-02-20 09:59:12 +0000 | [diff] [blame] | 26 | #define DRV_MODULE_VERSION "1.72.10-0" |
| 27 | #define DRV_MODULE_RELDATE "2012/02/20" |
Dmitry Kravkov | de0c62d | 2010-07-27 12:35:24 +0000 | [diff] [blame] | 28 | #define BNX2X_BC_VER 0x040200 |
| 29 | |
Shmulik Ravid | 785b9b1 | 2010-12-30 06:27:03 +0000 | [diff] [blame] | 30 | #if defined(CONFIG_DCB) |
Shmulik Ravid | 9850767 | 2011-02-28 12:19:55 -0800 | [diff] [blame] | 31 | #define BCM_DCBNL |
Shmulik Ravid | 785b9b1 | 2010-12-30 06:27:03 +0000 | [diff] [blame] | 32 | #endif |
Vladislav Zolotarov | 1ac218c | 2010-04-19 01:14:18 +0000 | [diff] [blame] | 33 | #if defined(CONFIG_CNIC) || defined(CONFIG_CNIC_MODULE) |
| 34 | #define BCM_CNIC 1 |
Dmitry Kravkov | 5d1e859 | 2010-07-27 12:31:10 +0000 | [diff] [blame] | 35 | #include "../cnic_if.h" |
Vladislav Zolotarov | 1ac218c | 2010-04-19 01:14:18 +0000 | [diff] [blame] | 36 | #endif |
| 37 | |
Vladislav Zolotarov | 1ac218c | 2010-04-19 01:14:18 +0000 | [diff] [blame] | 38 | #ifdef BCM_CNIC |
| 39 | #define BNX2X_MIN_MSIX_VEC_CNT 3 |
| 40 | #define BNX2X_MSIX_VEC_FP_START 2 |
| 41 | #else |
| 42 | #define BNX2X_MIN_MSIX_VEC_CNT 2 |
| 43 | #define BNX2X_MSIX_VEC_FP_START 1 |
| 44 | #endif |
| 45 | |
Eilon Greenstein | 01cd452 | 2009-08-12 08:23:08 +0000 | [diff] [blame] | 46 | #include <linux/mdio.h> |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 47 | |
Eilon Greenstein | 359d8b1 | 2009-02-12 08:38:25 +0000 | [diff] [blame] | 48 | #include "bnx2x_reg.h" |
| 49 | #include "bnx2x_fw_defs.h" |
| 50 | #include "bnx2x_hsi.h" |
| 51 | #include "bnx2x_link.h" |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 52 | #include "bnx2x_sp.h" |
Vladislav Zolotarov | e4901dd | 2010-12-13 05:44:18 +0000 | [diff] [blame] | 53 | #include "bnx2x_dcb.h" |
Dmitry Kravkov | 6c719d0 | 2010-07-27 12:36:15 +0000 | [diff] [blame] | 54 | #include "bnx2x_stats.h" |
Eilon Greenstein | 359d8b1 | 2009-02-12 08:38:25 +0000 | [diff] [blame] | 55 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 56 | /* error/debug prints */ |
| 57 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 58 | #define DRV_MODULE_NAME "bnx2x" |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 59 | |
| 60 | /* for messages that are currently off */ |
Merav Sicron | 51c1a58 | 2012-03-18 10:33:38 +0000 | [diff] [blame] | 61 | #define BNX2X_MSG_OFF 0x0 |
| 62 | #define BNX2X_MSG_MCP 0x0010000 /* was: NETIF_MSG_HW */ |
| 63 | #define BNX2X_MSG_STATS 0x0020000 /* was: NETIF_MSG_TIMER */ |
| 64 | #define BNX2X_MSG_NVM 0x0040000 /* was: NETIF_MSG_HW */ |
| 65 | #define BNX2X_MSG_DMAE 0x0080000 /* was: NETIF_MSG_HW */ |
| 66 | #define BNX2X_MSG_SP 0x0100000 /* was: NETIF_MSG_INTR */ |
| 67 | #define BNX2X_MSG_FP 0x0200000 /* was: NETIF_MSG_INTR */ |
| 68 | #define BNX2X_MSG_IOV 0x0800000 |
| 69 | #define BNX2X_MSG_IDLE 0x2000000 /* used for idle check*/ |
| 70 | #define BNX2X_MSG_ETHTOOL 0x4000000 |
| 71 | #define BNX2X_MSG_DCB 0x8000000 |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 72 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 73 | /* regular debug print */ |
Joe Perches | f1deab5 | 2011-08-14 12:16:21 +0000 | [diff] [blame] | 74 | #define DP(__mask, fmt, ...) \ |
Joe Perches | 7995c64 | 2010-02-17 15:01:52 +0000 | [diff] [blame] | 75 | do { \ |
Merav Sicron | 51c1a58 | 2012-03-18 10:33:38 +0000 | [diff] [blame] | 76 | if (unlikely(bp->msg_enable & (__mask))) \ |
Joe Perches | f1deab5 | 2011-08-14 12:16:21 +0000 | [diff] [blame] | 77 | pr_notice("[%s:%d(%s)]" fmt, \ |
| 78 | __func__, __LINE__, \ |
| 79 | bp->dev ? (bp->dev->name) : "?", \ |
| 80 | ##__VA_ARGS__); \ |
Joe Perches | 7995c64 | 2010-02-17 15:01:52 +0000 | [diff] [blame] | 81 | } while (0) |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 82 | |
Joe Perches | f1deab5 | 2011-08-14 12:16:21 +0000 | [diff] [blame] | 83 | #define DP_CONT(__mask, fmt, ...) \ |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 84 | do { \ |
Merav Sicron | 51c1a58 | 2012-03-18 10:33:38 +0000 | [diff] [blame] | 85 | if (unlikely(bp->msg_enable & (__mask))) \ |
Joe Perches | f1deab5 | 2011-08-14 12:16:21 +0000 | [diff] [blame] | 86 | pr_cont(fmt, ##__VA_ARGS__); \ |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 87 | } while (0) |
| 88 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 89 | /* errors debug print */ |
Joe Perches | f1deab5 | 2011-08-14 12:16:21 +0000 | [diff] [blame] | 90 | #define BNX2X_DBG_ERR(fmt, ...) \ |
Joe Perches | 7995c64 | 2010-02-17 15:01:52 +0000 | [diff] [blame] | 91 | do { \ |
Merav Sicron | 51c1a58 | 2012-03-18 10:33:38 +0000 | [diff] [blame] | 92 | if (unlikely(netif_msg_probe(bp))) \ |
Joe Perches | f1deab5 | 2011-08-14 12:16:21 +0000 | [diff] [blame] | 93 | pr_err("[%s:%d(%s)]" fmt, \ |
Joe Perches | 7995c64 | 2010-02-17 15:01:52 +0000 | [diff] [blame] | 94 | __func__, __LINE__, \ |
| 95 | bp->dev ? (bp->dev->name) : "?", \ |
Joe Perches | f1deab5 | 2011-08-14 12:16:21 +0000 | [diff] [blame] | 96 | ##__VA_ARGS__); \ |
Joe Perches | 7995c64 | 2010-02-17 15:01:52 +0000 | [diff] [blame] | 97 | } while (0) |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 98 | |
| 99 | /* for errors (never masked) */ |
Joe Perches | f1deab5 | 2011-08-14 12:16:21 +0000 | [diff] [blame] | 100 | #define BNX2X_ERR(fmt, ...) \ |
Joe Perches | 7995c64 | 2010-02-17 15:01:52 +0000 | [diff] [blame] | 101 | do { \ |
Joe Perches | f1deab5 | 2011-08-14 12:16:21 +0000 | [diff] [blame] | 102 | pr_err("[%s:%d(%s)]" fmt, \ |
Joe Perches | 7995c64 | 2010-02-17 15:01:52 +0000 | [diff] [blame] | 103 | __func__, __LINE__, \ |
| 104 | bp->dev ? (bp->dev->name) : "?", \ |
Joe Perches | f1deab5 | 2011-08-14 12:16:21 +0000 | [diff] [blame] | 105 | ##__VA_ARGS__); \ |
| 106 | } while (0) |
Vladislav Zolotarov | cdaa7cb | 2010-04-19 01:13:57 +0000 | [diff] [blame] | 107 | |
Joe Perches | f1deab5 | 2011-08-14 12:16:21 +0000 | [diff] [blame] | 108 | #define BNX2X_ERROR(fmt, ...) \ |
| 109 | pr_err("[%s:%d]" fmt, __func__, __LINE__, ##__VA_ARGS__) |
Vladislav Zolotarov | cdaa7cb | 2010-04-19 01:13:57 +0000 | [diff] [blame] | 110 | |
Eliezer Tamir | f141064 | 2008-02-28 11:51:50 -0800 | [diff] [blame] | 111 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 112 | /* before we have a dev->name use dev_info() */ |
Joe Perches | f1deab5 | 2011-08-14 12:16:21 +0000 | [diff] [blame] | 113 | #define BNX2X_DEV_INFO(fmt, ...) \ |
Joe Perches | 7995c64 | 2010-02-17 15:01:52 +0000 | [diff] [blame] | 114 | do { \ |
Merav Sicron | 51c1a58 | 2012-03-18 10:33:38 +0000 | [diff] [blame] | 115 | if (unlikely(netif_msg_probe(bp))) \ |
Joe Perches | f1deab5 | 2011-08-14 12:16:21 +0000 | [diff] [blame] | 116 | dev_info(&bp->pdev->dev, fmt, ##__VA_ARGS__); \ |
Joe Perches | 7995c64 | 2010-02-17 15:01:52 +0000 | [diff] [blame] | 117 | } while (0) |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 118 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 119 | #ifdef BNX2X_STOP_ON_ERROR |
Ariel Elior | 6383c0b | 2011-07-14 08:31:57 +0000 | [diff] [blame] | 120 | void bnx2x_int_disable(struct bnx2x *bp); |
Joe Perches | f1deab5 | 2011-08-14 12:16:21 +0000 | [diff] [blame] | 121 | #define bnx2x_panic() \ |
| 122 | do { \ |
| 123 | bp->panic = 1; \ |
| 124 | BNX2X_ERR("driver assert\n"); \ |
| 125 | bnx2x_int_disable(bp); \ |
| 126 | bnx2x_panic_dump(bp); \ |
| 127 | } while (0) |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 128 | #else |
Joe Perches | f1deab5 | 2011-08-14 12:16:21 +0000 | [diff] [blame] | 129 | #define bnx2x_panic() \ |
| 130 | do { \ |
| 131 | bp->panic = 1; \ |
| 132 | BNX2X_ERR("driver assert\n"); \ |
| 133 | bnx2x_panic_dump(bp); \ |
| 134 | } while (0) |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 135 | #endif |
| 136 | |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 137 | #define bnx2x_mc_addr(ha) ((ha)->addr) |
Vladislav Zolotarov | 6e30dd4 | 2011-02-06 11:25:41 -0800 | [diff] [blame] | 138 | #define bnx2x_uc_addr(ha) ((ha)->addr) |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 139 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 140 | #define U64_LO(x) (u32)(((u64)(x)) & 0xffffffff) |
| 141 | #define U64_HI(x) (u32)(((u64)(x)) >> 32) |
| 142 | #define HILO_U64(hi, lo) ((((u64)(hi)) << 32) + (lo)) |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 143 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 144 | |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 145 | #define REG_ADDR(bp, offset) ((bp->regview) + (offset)) |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 146 | |
| 147 | #define REG_RD(bp, offset) readl(REG_ADDR(bp, offset)) |
| 148 | #define REG_RD8(bp, offset) readb(REG_ADDR(bp, offset)) |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 149 | #define REG_RD16(bp, offset) readw(REG_ADDR(bp, offset)) |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 150 | |
| 151 | #define REG_WR(bp, offset, val) writel((u32)val, REG_ADDR(bp, offset)) |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 152 | #define REG_WR8(bp, offset, val) writeb((u8)val, REG_ADDR(bp, offset)) |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 153 | #define REG_WR16(bp, offset, val) writew((u16)val, REG_ADDR(bp, offset)) |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 154 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 155 | #define REG_RD_IND(bp, offset) bnx2x_reg_rd_ind(bp, offset) |
| 156 | #define REG_WR_IND(bp, offset, val) bnx2x_reg_wr_ind(bp, offset, val) |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 157 | |
Yaniv Rosner | c18487e | 2008-06-23 20:27:52 -0700 | [diff] [blame] | 158 | #define REG_RD_DMAE(bp, offset, valp, len32) \ |
| 159 | do { \ |
| 160 | bnx2x_read_dmae(bp, offset, len32);\ |
Eilon Greenstein | 573f203 | 2009-08-12 08:24:14 +0000 | [diff] [blame] | 161 | memcpy(valp, bnx2x_sp(bp, wb_data[0]), (len32) * 4); \ |
Yaniv Rosner | c18487e | 2008-06-23 20:27:52 -0700 | [diff] [blame] | 162 | } while (0) |
| 163 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 164 | #define REG_WR_DMAE(bp, offset, valp, len32) \ |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 165 | do { \ |
Eilon Greenstein | 573f203 | 2009-08-12 08:24:14 +0000 | [diff] [blame] | 166 | memcpy(bnx2x_sp(bp, wb_data[0]), valp, (len32) * 4); \ |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 167 | bnx2x_write_dmae(bp, bnx2x_sp_mapping(bp, wb_data), \ |
| 168 | offset, len32); \ |
| 169 | } while (0) |
| 170 | |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 171 | #define REG_WR_DMAE_LEN(bp, offset, valp, len32) \ |
| 172 | REG_WR_DMAE(bp, offset, valp, len32) |
| 173 | |
Vladislav Zolotarov | 3359fce | 2010-02-17 13:35:01 -0800 | [diff] [blame] | 174 | #define VIRT_WR_DMAE_LEN(bp, data, addr, len32, le32_swap) \ |
Eilon Greenstein | 573f203 | 2009-08-12 08:24:14 +0000 | [diff] [blame] | 175 | do { \ |
| 176 | memcpy(GUNZIP_BUF(bp), data, (len32) * 4); \ |
| 177 | bnx2x_write_big_buf_wb(bp, addr, len32); \ |
| 178 | } while (0) |
| 179 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 180 | #define SHMEM_ADDR(bp, field) (bp->common.shmem_base + \ |
| 181 | offsetof(struct shmem_region, field)) |
| 182 | #define SHMEM_RD(bp, field) REG_RD(bp, SHMEM_ADDR(bp, field)) |
| 183 | #define SHMEM_WR(bp, field, val) REG_WR(bp, SHMEM_ADDR(bp, field), val) |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 184 | |
Eilon Greenstein | 2691d51 | 2009-08-12 08:22:08 +0000 | [diff] [blame] | 185 | #define SHMEM2_ADDR(bp, field) (bp->common.shmem2_base + \ |
| 186 | offsetof(struct shmem2_region, field)) |
| 187 | #define SHMEM2_RD(bp, field) REG_RD(bp, SHMEM2_ADDR(bp, field)) |
| 188 | #define SHMEM2_WR(bp, field, val) REG_WR(bp, SHMEM2_ADDR(bp, field), val) |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 189 | #define MF_CFG_ADDR(bp, field) (bp->common.mf_cfg_base + \ |
| 190 | offsetof(struct mf_cfg, field)) |
Dmitry Kravkov | f85582f | 2010-10-06 03:34:21 +0000 | [diff] [blame] | 191 | #define MF2_CFG_ADDR(bp, field) (bp->common.mf2_cfg_base + \ |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 192 | offsetof(struct mf2_cfg, field)) |
Eilon Greenstein | 2691d51 | 2009-08-12 08:22:08 +0000 | [diff] [blame] | 193 | |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 194 | #define MF_CFG_RD(bp, field) REG_RD(bp, MF_CFG_ADDR(bp, field)) |
| 195 | #define MF_CFG_WR(bp, field, val) REG_WR(bp,\ |
| 196 | MF_CFG_ADDR(bp, field), (val)) |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 197 | #define MF2_CFG_RD(bp, field) REG_RD(bp, MF2_CFG_ADDR(bp, field)) |
Dmitry Kravkov | f85582f | 2010-10-06 03:34:21 +0000 | [diff] [blame] | 198 | |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 199 | #define SHMEM2_HAS(bp, field) ((bp)->common.shmem2_base && \ |
| 200 | (SHMEM2_RD((bp), size) > \ |
| 201 | offsetof(struct shmem2_region, field))) |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 202 | |
Eilon Greenstein | 345b5d5 | 2008-08-13 15:58:12 -0700 | [diff] [blame] | 203 | #define EMAC_RD(bp, reg) REG_RD(bp, emac_base + reg) |
Eilon Greenstein | 3196a88 | 2008-08-13 15:58:49 -0700 | [diff] [blame] | 204 | #define EMAC_WR(bp, reg, val) REG_WR(bp, emac_base + reg, val) |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 205 | |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 206 | /* SP SB indices */ |
| 207 | |
| 208 | /* General SP events - stats query, cfc delete, etc */ |
| 209 | #define HC_SP_INDEX_ETH_DEF_CONS 3 |
| 210 | |
| 211 | /* EQ completions */ |
| 212 | #define HC_SP_INDEX_EQ_CONS 7 |
| 213 | |
Vladislav Zolotarov | ec6ba94 | 2010-12-13 05:44:01 +0000 | [diff] [blame] | 214 | /* FCoE L2 connection completions */ |
| 215 | #define HC_SP_INDEX_ETH_FCOE_TX_CQ_CONS 6 |
| 216 | #define HC_SP_INDEX_ETH_FCOE_RX_CQ_CONS 4 |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 217 | /* iSCSI L2 */ |
| 218 | #define HC_SP_INDEX_ETH_ISCSI_CQ_CONS 5 |
| 219 | #define HC_SP_INDEX_ETH_ISCSI_RX_CQ_CONS 1 |
| 220 | |
Vladislav Zolotarov | ec6ba94 | 2010-12-13 05:44:01 +0000 | [diff] [blame] | 221 | /* Special clients parameters */ |
| 222 | |
| 223 | /* SB indices */ |
| 224 | /* FCoE L2 */ |
| 225 | #define BNX2X_FCOE_L2_RX_INDEX \ |
| 226 | (&bp->def_status_blk->sp_sb.\ |
| 227 | index_values[HC_SP_INDEX_ETH_FCOE_RX_CQ_CONS]) |
| 228 | |
| 229 | #define BNX2X_FCOE_L2_TX_INDEX \ |
| 230 | (&bp->def_status_blk->sp_sb.\ |
| 231 | index_values[HC_SP_INDEX_ETH_FCOE_TX_CQ_CONS]) |
| 232 | |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 233 | /** |
| 234 | * CIDs and CLIDs: |
| 235 | * CLIDs below is a CLID for func 0, then the CLID for other |
| 236 | * functions will be calculated by the formula: |
| 237 | * |
| 238 | * FUNC_N_CLID_X = N * NUM_SPECIAL_CLIENTS + FUNC_0_CLID_X |
| 239 | * |
| 240 | */ |
David S. Miller | 1805b2f | 2011-10-24 18:18:09 -0400 | [diff] [blame] | 241 | enum { |
| 242 | BNX2X_ISCSI_ETH_CL_ID_IDX, |
| 243 | BNX2X_FCOE_ETH_CL_ID_IDX, |
| 244 | BNX2X_MAX_CNIC_ETH_CL_ID_IDX, |
| 245 | }; |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 246 | |
David S. Miller | 1805b2f | 2011-10-24 18:18:09 -0400 | [diff] [blame] | 247 | #define BNX2X_CNIC_START_ETH_CID 48 |
| 248 | enum { |
| 249 | /* iSCSI L2 */ |
| 250 | BNX2X_ISCSI_ETH_CID = BNX2X_CNIC_START_ETH_CID, |
| 251 | /* FCoE L2 */ |
| 252 | BNX2X_FCOE_ETH_CID, |
| 253 | }; |
Vladislav Zolotarov | ec6ba94 | 2010-12-13 05:44:01 +0000 | [diff] [blame] | 254 | |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 255 | /** Additional rings budgeting */ |
| 256 | #ifdef BCM_CNIC |
Ariel Elior | 6383c0b | 2011-07-14 08:31:57 +0000 | [diff] [blame] | 257 | #define CNIC_PRESENT 1 |
| 258 | #define FCOE_PRESENT 1 |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 259 | #else |
Ariel Elior | 6383c0b | 2011-07-14 08:31:57 +0000 | [diff] [blame] | 260 | #define CNIC_PRESENT 0 |
| 261 | #define FCOE_PRESENT 0 |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 262 | #endif /* BCM_CNIC */ |
Ariel Elior | 6383c0b | 2011-07-14 08:31:57 +0000 | [diff] [blame] | 263 | #define NON_ETH_CONTEXT_USE (FCOE_PRESENT) |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 264 | |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 265 | #define AEU_IN_ATTN_BITS_PXPPCICLOCKCLIENT_PARITY_ERROR \ |
| 266 | AEU_INPUTS_ATTN_BITS_PXPPCICLOCKCLIENT_PARITY_ERROR |
| 267 | |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 268 | #define SM_RX_ID 0 |
| 269 | #define SM_TX_ID 1 |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 270 | |
Ariel Elior | 6383c0b | 2011-07-14 08:31:57 +0000 | [diff] [blame] | 271 | /* defines for multiple tx priority indices */ |
| 272 | #define FIRST_TX_ONLY_COS_INDEX 1 |
| 273 | #define FIRST_TX_COS_INDEX 0 |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 274 | |
Ariel Elior | 6383c0b | 2011-07-14 08:31:57 +0000 | [diff] [blame] | 275 | /* defines for decodeing the fastpath index and the cos index out of the |
| 276 | * transmission queue index |
| 277 | */ |
| 278 | #define MAX_TXQS_PER_COS FP_SB_MAX_E1x |
| 279 | |
| 280 | #define TXQ_TO_FP(txq_index) ((txq_index) % MAX_TXQS_PER_COS) |
| 281 | #define TXQ_TO_COS(txq_index) ((txq_index) / MAX_TXQS_PER_COS) |
| 282 | |
| 283 | /* rules for calculating the cids of tx-only connections */ |
| 284 | #define CID_TO_FP(cid) ((cid) % MAX_TXQS_PER_COS) |
| 285 | #define CID_COS_TO_TX_ONLY_CID(cid, cos) (cid + cos * MAX_TXQS_PER_COS) |
| 286 | |
| 287 | /* fp index inside class of service range */ |
| 288 | #define FP_COS_TO_TXQ(fp, cos) ((fp)->index + cos * MAX_TXQS_PER_COS) |
| 289 | |
| 290 | /* |
| 291 | * 0..15 eth cos0 |
| 292 | * 16..31 eth cos1 if applicable |
| 293 | * 32..47 eth cos2 If applicable |
| 294 | * fcoe queue follows eth queues (16, 32, 48 depending on cos) |
| 295 | */ |
| 296 | #define MAX_ETH_TXQ_IDX(bp) (MAX_TXQS_PER_COS * (bp)->max_cos) |
| 297 | #define FCOE_TXQ_IDX(bp) (MAX_ETH_TXQ_IDX(bp)) |
| 298 | |
| 299 | /* fast path */ |
Eric Dumazet | e52fcb2 | 2011-11-14 06:05:34 +0000 | [diff] [blame] | 300 | /* |
| 301 | * This driver uses new build_skb() API : |
| 302 | * RX ring buffer contains pointer to kmalloc() data only, |
| 303 | * skb are built only after Hardware filled the frame. |
| 304 | */ |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 305 | struct sw_rx_bd { |
Eric Dumazet | e52fcb2 | 2011-11-14 06:05:34 +0000 | [diff] [blame] | 306 | u8 *data; |
FUJITA Tomonori | 1a98314 | 2010-04-04 01:51:03 +0000 | [diff] [blame] | 307 | DEFINE_DMA_UNMAP_ADDR(mapping); |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 308 | }; |
| 309 | |
| 310 | struct sw_tx_bd { |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 311 | struct sk_buff *skb; |
| 312 | u16 first_bd; |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 313 | u8 flags; |
| 314 | /* Set on the first BD descriptor when there is a split BD */ |
| 315 | #define BNX2X_TSO_SPLIT_BD (1<<0) |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 316 | }; |
| 317 | |
Vladislav Zolotarov | 7a9b255 | 2008-06-23 20:34:36 -0700 | [diff] [blame] | 318 | struct sw_rx_page { |
| 319 | struct page *page; |
FUJITA Tomonori | 1a98314 | 2010-04-04 01:51:03 +0000 | [diff] [blame] | 320 | DEFINE_DMA_UNMAP_ADDR(mapping); |
Vladislav Zolotarov | 7a9b255 | 2008-06-23 20:34:36 -0700 | [diff] [blame] | 321 | }; |
| 322 | |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 323 | union db_prod { |
| 324 | struct doorbell_set_prod data; |
| 325 | u32 raw; |
| 326 | }; |
| 327 | |
David S. Miller | 8decf86 | 2011-09-22 03:23:13 -0400 | [diff] [blame] | 328 | /* dropless fc FW/HW related params */ |
| 329 | #define BRB_SIZE(bp) (CHIP_IS_E3(bp) ? 1024 : 512) |
| 330 | #define MAX_AGG_QS(bp) (CHIP_IS_E1(bp) ? \ |
| 331 | ETH_MAX_AGGREGATION_QUEUES_E1 :\ |
| 332 | ETH_MAX_AGGREGATION_QUEUES_E1H_E2) |
| 333 | #define FW_DROP_LEVEL(bp) (3 + MAX_SPQ_PENDING + MAX_AGG_QS(bp)) |
| 334 | #define FW_PREFETCH_CNT 16 |
| 335 | #define DROPLESS_FC_HEADROOM 100 |
Vladislav Zolotarov | 7a9b255 | 2008-06-23 20:34:36 -0700 | [diff] [blame] | 336 | |
| 337 | /* MC hsi */ |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 338 | #define BCM_PAGE_SHIFT 12 |
| 339 | #define BCM_PAGE_SIZE (1 << BCM_PAGE_SHIFT) |
| 340 | #define BCM_PAGE_MASK (~(BCM_PAGE_SIZE - 1)) |
Vladislav Zolotarov | 7a9b255 | 2008-06-23 20:34:36 -0700 | [diff] [blame] | 341 | #define BCM_PAGE_ALIGN(addr) (((addr) + BCM_PAGE_SIZE - 1) & BCM_PAGE_MASK) |
| 342 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 343 | #define PAGES_PER_SGE_SHIFT 0 |
| 344 | #define PAGES_PER_SGE (1 << PAGES_PER_SGE_SHIFT) |
| 345 | #define SGE_PAGE_SIZE PAGE_SIZE |
| 346 | #define SGE_PAGE_SHIFT PAGE_SHIFT |
| 347 | #define SGE_PAGE_ALIGN(addr) PAGE_ALIGN((typeof(PAGE_SIZE))(addr)) |
Dmitry Kravkov | fe603b4 | 2012-02-20 09:59:11 +0000 | [diff] [blame] | 348 | #define SGE_PAGES (SGE_PAGE_SIZE * PAGES_PER_SGE) |
Vladislav Zolotarov | 7a9b255 | 2008-06-23 20:34:36 -0700 | [diff] [blame] | 349 | |
| 350 | /* SGE ring related macros */ |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 351 | #define NUM_RX_SGE_PAGES 2 |
Vladislav Zolotarov | 7a9b255 | 2008-06-23 20:34:36 -0700 | [diff] [blame] | 352 | #define RX_SGE_CNT (BCM_PAGE_SIZE / sizeof(struct eth_rx_sge)) |
David S. Miller | 8decf86 | 2011-09-22 03:23:13 -0400 | [diff] [blame] | 353 | #define NEXT_PAGE_SGE_DESC_CNT 2 |
| 354 | #define MAX_RX_SGE_CNT (RX_SGE_CNT - NEXT_PAGE_SGE_DESC_CNT) |
Eilon Greenstein | 3347162 | 2008-08-13 15:59:08 -0700 | [diff] [blame] | 355 | /* RX_SGE_CNT is promised to be a power of 2 */ |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 356 | #define RX_SGE_MASK (RX_SGE_CNT - 1) |
| 357 | #define NUM_RX_SGE (RX_SGE_CNT * NUM_RX_SGE_PAGES) |
| 358 | #define MAX_RX_SGE (NUM_RX_SGE - 1) |
Vladislav Zolotarov | 7a9b255 | 2008-06-23 20:34:36 -0700 | [diff] [blame] | 359 | #define NEXT_SGE_IDX(x) ((((x) & RX_SGE_MASK) == \ |
David S. Miller | 8decf86 | 2011-09-22 03:23:13 -0400 | [diff] [blame] | 360 | (MAX_RX_SGE_CNT - 1)) ? \ |
| 361 | (x) + 1 + NEXT_PAGE_SGE_DESC_CNT : \ |
| 362 | (x) + 1) |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 363 | #define RX_SGE(x) ((x) & MAX_RX_SGE) |
Vladislav Zolotarov | 7a9b255 | 2008-06-23 20:34:36 -0700 | [diff] [blame] | 364 | |
David S. Miller | 8decf86 | 2011-09-22 03:23:13 -0400 | [diff] [blame] | 365 | /* |
| 366 | * Number of required SGEs is the sum of two: |
| 367 | * 1. Number of possible opened aggregations (next packet for |
| 368 | * these aggregations will probably consume SGE immidiatelly) |
| 369 | * 2. Rest of BRB blocks divided by 2 (block will consume new SGE only |
| 370 | * after placement on BD for new TPA aggregation) |
| 371 | * |
| 372 | * Takes into account NEXT_PAGE_SGE_DESC_CNT "next" elements on each page |
| 373 | */ |
| 374 | #define NUM_SGE_REQ (MAX_AGG_QS(bp) + \ |
| 375 | (BRB_SIZE(bp) - MAX_AGG_QS(bp)) / 2) |
| 376 | #define NUM_SGE_PG_REQ ((NUM_SGE_REQ + MAX_RX_SGE_CNT - 1) / \ |
| 377 | MAX_RX_SGE_CNT) |
| 378 | #define SGE_TH_LO(bp) (NUM_SGE_REQ + \ |
| 379 | NUM_SGE_PG_REQ * NEXT_PAGE_SGE_DESC_CNT) |
| 380 | #define SGE_TH_HI(bp) (SGE_TH_LO(bp) + DROPLESS_FC_HEADROOM) |
| 381 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 382 | /* Manipulate a bit vector defined as an array of u64 */ |
| 383 | |
Vladislav Zolotarov | 7a9b255 | 2008-06-23 20:34:36 -0700 | [diff] [blame] | 384 | /* Number of bits in one sge_mask array element */ |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 385 | #define BIT_VEC64_ELEM_SZ 64 |
| 386 | #define BIT_VEC64_ELEM_SHIFT 6 |
| 387 | #define BIT_VEC64_ELEM_MASK ((u64)BIT_VEC64_ELEM_SZ - 1) |
| 388 | |
| 389 | |
| 390 | #define __BIT_VEC64_SET_BIT(el, bit) \ |
| 391 | do { \ |
| 392 | el = ((el) | ((u64)0x1 << (bit))); \ |
| 393 | } while (0) |
| 394 | |
| 395 | #define __BIT_VEC64_CLEAR_BIT(el, bit) \ |
| 396 | do { \ |
| 397 | el = ((el) & (~((u64)0x1 << (bit)))); \ |
| 398 | } while (0) |
| 399 | |
| 400 | |
| 401 | #define BIT_VEC64_SET_BIT(vec64, idx) \ |
| 402 | __BIT_VEC64_SET_BIT((vec64)[(idx) >> BIT_VEC64_ELEM_SHIFT], \ |
| 403 | (idx) & BIT_VEC64_ELEM_MASK) |
| 404 | |
| 405 | #define BIT_VEC64_CLEAR_BIT(vec64, idx) \ |
| 406 | __BIT_VEC64_CLEAR_BIT((vec64)[(idx) >> BIT_VEC64_ELEM_SHIFT], \ |
| 407 | (idx) & BIT_VEC64_ELEM_MASK) |
| 408 | |
| 409 | #define BIT_VEC64_TEST_BIT(vec64, idx) \ |
| 410 | (((vec64)[(idx) >> BIT_VEC64_ELEM_SHIFT] >> \ |
| 411 | ((idx) & BIT_VEC64_ELEM_MASK)) & 0x1) |
Vladislav Zolotarov | 7a9b255 | 2008-06-23 20:34:36 -0700 | [diff] [blame] | 412 | |
| 413 | /* Creates a bitmask of all ones in less significant bits. |
| 414 | idx - index of the most significant bit in the created mask */ |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 415 | #define BIT_VEC64_ONES_MASK(idx) \ |
| 416 | (((u64)0x1 << (((idx) & BIT_VEC64_ELEM_MASK) + 1)) - 1) |
| 417 | #define BIT_VEC64_ELEM_ONE_MASK ((u64)(~0)) |
| 418 | |
| 419 | /*******************************************************/ |
| 420 | |
| 421 | |
Vladislav Zolotarov | 7a9b255 | 2008-06-23 20:34:36 -0700 | [diff] [blame] | 422 | |
| 423 | /* Number of u64 elements in SGE mask array */ |
Dmitry Kravkov | b363782 | 2011-11-13 04:34:27 +0000 | [diff] [blame] | 424 | #define RX_SGE_MASK_LEN (NUM_RX_SGE / BIT_VEC64_ELEM_SZ) |
Vladislav Zolotarov | 7a9b255 | 2008-06-23 20:34:36 -0700 | [diff] [blame] | 425 | #define RX_SGE_MASK_LEN_MASK (RX_SGE_MASK_LEN - 1) |
| 426 | #define NEXT_SGE_MASK_ELEM(el) (((el) + 1) & RX_SGE_MASK_LEN_MASK) |
| 427 | |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 428 | union host_hc_status_block { |
| 429 | /* pointer to fp status block e1x */ |
| 430 | struct host_hc_status_block_e1x *e1x_sb; |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 431 | /* pointer to fp status block e2 */ |
| 432 | struct host_hc_status_block_e2 *e2_sb; |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 433 | }; |
Vladislav Zolotarov | 7a9b255 | 2008-06-23 20:34:36 -0700 | [diff] [blame] | 434 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 435 | struct bnx2x_agg_info { |
| 436 | /* |
Eric Dumazet | e52fcb2 | 2011-11-14 06:05:34 +0000 | [diff] [blame] | 437 | * First aggregation buffer is a data buffer, the following - are pages. |
| 438 | * We will preallocate the data buffer for each aggregation when |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 439 | * we open the interface and will replace the BD at the consumer |
| 440 | * with this one when we receive the TPA_START CQE in order to |
| 441 | * keep the Rx BD ring consistent. |
| 442 | */ |
| 443 | struct sw_rx_bd first_buf; |
| 444 | u8 tpa_state; |
| 445 | #define BNX2X_TPA_START 1 |
| 446 | #define BNX2X_TPA_STOP 2 |
| 447 | #define BNX2X_TPA_ERROR 3 |
| 448 | u8 placement_offset; |
| 449 | u16 parsing_flags; |
| 450 | u16 vlan_tag; |
| 451 | u16 len_on_bd; |
Eric Dumazet | e52fcb2 | 2011-11-14 06:05:34 +0000 | [diff] [blame] | 452 | u32 rxhash; |
Dmitry Kravkov | 621b4d6 | 2012-02-20 09:59:08 +0000 | [diff] [blame] | 453 | u16 gro_size; |
| 454 | u16 full_page; |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 455 | }; |
| 456 | |
| 457 | #define Q_STATS_OFFSET32(stat_name) \ |
| 458 | (offsetof(struct bnx2x_eth_q_stats, stat_name) / 4) |
| 459 | |
Ariel Elior | 6383c0b | 2011-07-14 08:31:57 +0000 | [diff] [blame] | 460 | struct bnx2x_fp_txdata { |
| 461 | |
| 462 | struct sw_tx_bd *tx_buf_ring; |
| 463 | |
| 464 | union eth_tx_bd_types *tx_desc_ring; |
| 465 | dma_addr_t tx_desc_mapping; |
| 466 | |
| 467 | u32 cid; |
| 468 | |
| 469 | union db_prod tx_db; |
| 470 | |
| 471 | u16 tx_pkt_prod; |
| 472 | u16 tx_pkt_cons; |
| 473 | u16 tx_bd_prod; |
| 474 | u16 tx_bd_cons; |
| 475 | |
| 476 | unsigned long tx_pkt; |
| 477 | |
| 478 | __le16 *tx_cons_sb; |
| 479 | |
| 480 | int txq_index; |
| 481 | }; |
| 482 | |
Dmitry Kravkov | 621b4d6 | 2012-02-20 09:59:08 +0000 | [diff] [blame] | 483 | enum bnx2x_tpa_mode_t { |
| 484 | TPA_MODE_LRO, |
| 485 | TPA_MODE_GRO |
| 486 | }; |
| 487 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 488 | struct bnx2x_fastpath { |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 489 | struct bnx2x *bp; /* parent */ |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 490 | |
Dmitry Kravkov | d6214d7 | 2010-10-06 03:32:10 +0000 | [diff] [blame] | 491 | #define BNX2X_NAPI_WEIGHT 128 |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 492 | struct napi_struct napi; |
Dmitry Kravkov | f85582f | 2010-10-06 03:34:21 +0000 | [diff] [blame] | 493 | union host_hc_status_block status_blk; |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 494 | /* chip independed shortcuts into sb structure */ |
| 495 | __le16 *sb_index_values; |
| 496 | __le16 *sb_running_index; |
| 497 | /* chip independed shortcut into rx_prods_offset memory */ |
| 498 | u32 ustorm_rx_prods_offset; |
| 499 | |
Vladislav Zolotarov | a8c94b9 | 2011-02-06 11:21:02 -0800 | [diff] [blame] | 500 | u32 rx_buf_size; |
| 501 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 502 | dma_addr_t status_blk_mapping; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 503 | |
Dmitry Kravkov | 621b4d6 | 2012-02-20 09:59:08 +0000 | [diff] [blame] | 504 | enum bnx2x_tpa_mode_t mode; |
| 505 | |
Ariel Elior | 6383c0b | 2011-07-14 08:31:57 +0000 | [diff] [blame] | 506 | u8 max_cos; /* actual number of active tx coses */ |
| 507 | struct bnx2x_fp_txdata txdata[BNX2X_MULTI_TX_COS]; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 508 | |
Vladislav Zolotarov | 7a9b255 | 2008-06-23 20:34:36 -0700 | [diff] [blame] | 509 | struct sw_rx_bd *rx_buf_ring; /* BDs mappings ring */ |
| 510 | struct sw_rx_page *rx_page_ring; /* SGE pages mappings ring */ |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 511 | |
| 512 | struct eth_rx_bd *rx_desc_ring; |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 513 | dma_addr_t rx_desc_mapping; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 514 | |
| 515 | union eth_rx_cqe *rx_comp_ring; |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 516 | dma_addr_t rx_comp_mapping; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 517 | |
Vladislav Zolotarov | 7a9b255 | 2008-06-23 20:34:36 -0700 | [diff] [blame] | 518 | /* SGE ring */ |
| 519 | struct eth_rx_sge *rx_sge_ring; |
| 520 | dma_addr_t rx_sge_mapping; |
| 521 | |
| 522 | u64 sge_mask[RX_SGE_MASK_LEN]; |
| 523 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 524 | u32 cid; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 525 | |
Ariel Elior | 6383c0b | 2011-07-14 08:31:57 +0000 | [diff] [blame] | 526 | __le16 fp_hc_idx; |
| 527 | |
Dmitry Kravkov | f85582f | 2010-10-06 03:34:21 +0000 | [diff] [blame] | 528 | u8 index; /* number in fp array */ |
Dmitry Kravkov | f233caf | 2011-11-13 04:34:22 +0000 | [diff] [blame] | 529 | u8 rx_queue; /* index for skb_record */ |
Dmitry Kravkov | f85582f | 2010-10-06 03:34:21 +0000 | [diff] [blame] | 530 | u8 cl_id; /* eth client id */ |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 531 | u8 cl_qzone_id; |
| 532 | u8 fw_sb_id; /* status block number in FW */ |
| 533 | u8 igu_sb_id; /* status block number in HW */ |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 534 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 535 | u16 rx_bd_prod; |
| 536 | u16 rx_bd_cons; |
| 537 | u16 rx_comp_prod; |
| 538 | u16 rx_comp_cons; |
Vladislav Zolotarov | 7a9b255 | 2008-06-23 20:34:36 -0700 | [diff] [blame] | 539 | u16 rx_sge_prod; |
| 540 | /* The last maximal completed SGE */ |
| 541 | u16 last_max_sge; |
Eilon Greenstein | 4781bfa | 2009-02-12 08:38:17 +0000 | [diff] [blame] | 542 | __le16 *rx_cons_sb; |
Ariel Elior | 6383c0b | 2011-07-14 08:31:57 +0000 | [diff] [blame] | 543 | unsigned long rx_pkt, |
Yitchak Gertner | 66e855f | 2008-08-13 15:49:05 -0700 | [diff] [blame] | 544 | rx_calls; |
Eilon Greenstein | ab6ad5a | 2009-08-12 08:24:29 +0000 | [diff] [blame] | 545 | |
Vladislav Zolotarov | 7a9b255 | 2008-06-23 20:34:36 -0700 | [diff] [blame] | 546 | /* TPA related */ |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 547 | struct bnx2x_agg_info tpa_info[ETH_MAX_AGGREGATION_QUEUES_E1H_E2]; |
Vladislav Zolotarov | 7a9b255 | 2008-06-23 20:34:36 -0700 | [diff] [blame] | 548 | u8 disable_tpa; |
| 549 | #ifdef BNX2X_STOP_ON_ERROR |
| 550 | u64 tpa_queue_used; |
| 551 | #endif |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 552 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 553 | struct tstorm_per_queue_stats old_tclient; |
| 554 | struct ustorm_per_queue_stats old_uclient; |
| 555 | struct xstorm_per_queue_stats old_xclient; |
Eilon Greenstein | de832a5 | 2009-02-12 08:36:33 +0000 | [diff] [blame] | 556 | struct bnx2x_eth_q_stats eth_q_stats; |
Mintz Yuval | 1355b70 | 2012-02-15 02:10:22 +0000 | [diff] [blame] | 557 | struct bnx2x_eth_q_stats_old eth_q_stats_old; |
Eilon Greenstein | de832a5 | 2009-02-12 08:36:33 +0000 | [diff] [blame] | 558 | |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 559 | /* The size is calculated using the following: |
| 560 | sizeof name field from netdev structure + |
| 561 | 4 ('-Xx-' string) + |
| 562 | 4 (for the digits and to make it DWORD aligned) */ |
| 563 | #define FP_NAME_SIZE (sizeof(((struct net_device *)0)->name) + 8) |
| 564 | char name[FP_NAME_SIZE]; |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 565 | |
| 566 | /* MACs object */ |
| 567 | struct bnx2x_vlan_mac_obj mac_obj; |
| 568 | |
| 569 | /* Queue State object */ |
| 570 | struct bnx2x_queue_sp_obj q_obj; |
| 571 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 572 | }; |
| 573 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 574 | #define bnx2x_fp(bp, nr, var) (bp->fp[nr].var) |
Vladislav Zolotarov | a8c94b9 | 2011-02-06 11:21:02 -0800 | [diff] [blame] | 575 | |
| 576 | /* Use 2500 as a mini-jumbo MTU for FCoE */ |
| 577 | #define BNX2X_FCOE_MINI_JUMBO_MTU 2500 |
| 578 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 579 | /* FCoE L2 `fastpath' entry is right after the eth entries */ |
Vladislav Zolotarov | ec6ba94 | 2010-12-13 05:44:01 +0000 | [diff] [blame] | 580 | #define FCOE_IDX BNX2X_NUM_ETH_QUEUES(bp) |
| 581 | #define bnx2x_fcoe_fp(bp) (&bp->fp[FCOE_IDX]) |
| 582 | #define bnx2x_fcoe(bp, var) (bnx2x_fcoe_fp(bp)->var) |
Ariel Elior | 6383c0b | 2011-07-14 08:31:57 +0000 | [diff] [blame] | 583 | #define bnx2x_fcoe_tx(bp, var) (bnx2x_fcoe_fp(bp)-> \ |
| 584 | txdata[FIRST_TX_COS_INDEX].var) |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 585 | |
| 586 | |
Ariel Elior | 6383c0b | 2011-07-14 08:31:57 +0000 | [diff] [blame] | 587 | #define IS_ETH_FP(fp) (fp->index < \ |
| 588 | BNX2X_NUM_ETH_QUEUES(fp->bp)) |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 589 | #ifdef BCM_CNIC |
Vladislav Zolotarov | ec6ba94 | 2010-12-13 05:44:01 +0000 | [diff] [blame] | 590 | #define IS_FCOE_FP(fp) (fp->index == FCOE_IDX) |
| 591 | #define IS_FCOE_IDX(idx) ((idx) == FCOE_IDX) |
| 592 | #else |
| 593 | #define IS_FCOE_FP(fp) false |
| 594 | #define IS_FCOE_IDX(idx) false |
| 595 | #endif |
Vladislav Zolotarov | 7a9b255 | 2008-06-23 20:34:36 -0700 | [diff] [blame] | 596 | |
| 597 | |
| 598 | /* MC hsi */ |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 599 | #define MAX_FETCH_BD 13 /* HW max BDs per packet */ |
| 600 | #define RX_COPY_THRESH 92 |
Vladislav Zolotarov | 7a9b255 | 2008-06-23 20:34:36 -0700 | [diff] [blame] | 601 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 602 | #define NUM_TX_RINGS 16 |
Eilon Greenstein | ca00392 | 2009-08-12 22:53:28 -0700 | [diff] [blame] | 603 | #define TX_DESC_CNT (BCM_PAGE_SIZE / sizeof(union eth_tx_bd_types)) |
David S. Miller | 8decf86 | 2011-09-22 03:23:13 -0400 | [diff] [blame] | 604 | #define NEXT_PAGE_TX_DESC_CNT 1 |
| 605 | #define MAX_TX_DESC_CNT (TX_DESC_CNT - NEXT_PAGE_TX_DESC_CNT) |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 606 | #define NUM_TX_BD (TX_DESC_CNT * NUM_TX_RINGS) |
| 607 | #define MAX_TX_BD (NUM_TX_BD - 1) |
| 608 | #define MAX_TX_AVAIL (MAX_TX_DESC_CNT * NUM_TX_RINGS - 2) |
Vladislav Zolotarov | 7a9b255 | 2008-06-23 20:34:36 -0700 | [diff] [blame] | 609 | #define NEXT_TX_IDX(x) ((((x) & MAX_TX_DESC_CNT) == \ |
David S. Miller | 8decf86 | 2011-09-22 03:23:13 -0400 | [diff] [blame] | 610 | (MAX_TX_DESC_CNT - 1)) ? \ |
| 611 | (x) + 1 + NEXT_PAGE_TX_DESC_CNT : \ |
| 612 | (x) + 1) |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 613 | #define TX_BD(x) ((x) & MAX_TX_BD) |
| 614 | #define TX_BD_POFF(x) ((x) & MAX_TX_DESC_CNT) |
Vladislav Zolotarov | 7a9b255 | 2008-06-23 20:34:36 -0700 | [diff] [blame] | 615 | |
| 616 | /* The RX BD ring is special, each bd is 8 bytes but the last one is 16 */ |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 617 | #define NUM_RX_RINGS 8 |
Vladislav Zolotarov | 7a9b255 | 2008-06-23 20:34:36 -0700 | [diff] [blame] | 618 | #define RX_DESC_CNT (BCM_PAGE_SIZE / sizeof(struct eth_rx_bd)) |
David S. Miller | 8decf86 | 2011-09-22 03:23:13 -0400 | [diff] [blame] | 619 | #define NEXT_PAGE_RX_DESC_CNT 2 |
| 620 | #define MAX_RX_DESC_CNT (RX_DESC_CNT - NEXT_PAGE_RX_DESC_CNT) |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 621 | #define RX_DESC_MASK (RX_DESC_CNT - 1) |
| 622 | #define NUM_RX_BD (RX_DESC_CNT * NUM_RX_RINGS) |
| 623 | #define MAX_RX_BD (NUM_RX_BD - 1) |
| 624 | #define MAX_RX_AVAIL (MAX_RX_DESC_CNT * NUM_RX_RINGS - 2) |
David S. Miller | 8decf86 | 2011-09-22 03:23:13 -0400 | [diff] [blame] | 625 | |
| 626 | /* dropless fc calculations for BDs |
| 627 | * |
| 628 | * Number of BDs should as number of buffers in BRB: |
| 629 | * Low threshold takes into account NEXT_PAGE_RX_DESC_CNT |
| 630 | * "next" elements on each page |
| 631 | */ |
| 632 | #define NUM_BD_REQ BRB_SIZE(bp) |
| 633 | #define NUM_BD_PG_REQ ((NUM_BD_REQ + MAX_RX_DESC_CNT - 1) / \ |
| 634 | MAX_RX_DESC_CNT) |
| 635 | #define BD_TH_LO(bp) (NUM_BD_REQ + \ |
| 636 | NUM_BD_PG_REQ * NEXT_PAGE_RX_DESC_CNT + \ |
| 637 | FW_DROP_LEVEL(bp)) |
| 638 | #define BD_TH_HI(bp) (BD_TH_LO(bp) + DROPLESS_FC_HEADROOM) |
| 639 | |
| 640 | #define MIN_RX_AVAIL ((bp)->dropless_fc ? BD_TH_HI(bp) + 128 : 128) |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 641 | |
| 642 | #define MIN_RX_SIZE_TPA_HW (CHIP_IS_E1(bp) ? \ |
| 643 | ETH_MIN_RX_CQES_WITH_TPA_E1 : \ |
| 644 | ETH_MIN_RX_CQES_WITH_TPA_E1H_E2) |
| 645 | #define MIN_RX_SIZE_NONTPA_HW ETH_MIN_RX_CQES_WITHOUT_TPA |
| 646 | #define MIN_RX_SIZE_TPA (max_t(u32, MIN_RX_SIZE_TPA_HW, MIN_RX_AVAIL)) |
| 647 | #define MIN_RX_SIZE_NONTPA (max_t(u32, MIN_RX_SIZE_NONTPA_HW,\ |
| 648 | MIN_RX_AVAIL)) |
| 649 | |
Vladislav Zolotarov | 7a9b255 | 2008-06-23 20:34:36 -0700 | [diff] [blame] | 650 | #define NEXT_RX_IDX(x) ((((x) & RX_DESC_MASK) == \ |
David S. Miller | 8decf86 | 2011-09-22 03:23:13 -0400 | [diff] [blame] | 651 | (MAX_RX_DESC_CNT - 1)) ? \ |
| 652 | (x) + 1 + NEXT_PAGE_RX_DESC_CNT : \ |
| 653 | (x) + 1) |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 654 | #define RX_BD(x) ((x) & MAX_RX_BD) |
Vladislav Zolotarov | 7a9b255 | 2008-06-23 20:34:36 -0700 | [diff] [blame] | 655 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 656 | /* |
| 657 | * As long as CQE is X times bigger than BD entry we have to allocate X times |
| 658 | * more pages for CQ ring in order to keep it balanced with BD ring |
| 659 | */ |
| 660 | #define CQE_BD_REL (sizeof(union eth_rx_cqe) / sizeof(struct eth_rx_bd)) |
| 661 | #define NUM_RCQ_RINGS (NUM_RX_RINGS * CQE_BD_REL) |
Vladislav Zolotarov | 7a9b255 | 2008-06-23 20:34:36 -0700 | [diff] [blame] | 662 | #define RCQ_DESC_CNT (BCM_PAGE_SIZE / sizeof(union eth_rx_cqe)) |
David S. Miller | 8decf86 | 2011-09-22 03:23:13 -0400 | [diff] [blame] | 663 | #define NEXT_PAGE_RCQ_DESC_CNT 1 |
| 664 | #define MAX_RCQ_DESC_CNT (RCQ_DESC_CNT - NEXT_PAGE_RCQ_DESC_CNT) |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 665 | #define NUM_RCQ_BD (RCQ_DESC_CNT * NUM_RCQ_RINGS) |
| 666 | #define MAX_RCQ_BD (NUM_RCQ_BD - 1) |
| 667 | #define MAX_RCQ_AVAIL (MAX_RCQ_DESC_CNT * NUM_RCQ_RINGS - 2) |
Vladislav Zolotarov | 7a9b255 | 2008-06-23 20:34:36 -0700 | [diff] [blame] | 668 | #define NEXT_RCQ_IDX(x) ((((x) & MAX_RCQ_DESC_CNT) == \ |
David S. Miller | 8decf86 | 2011-09-22 03:23:13 -0400 | [diff] [blame] | 669 | (MAX_RCQ_DESC_CNT - 1)) ? \ |
| 670 | (x) + 1 + NEXT_PAGE_RCQ_DESC_CNT : \ |
| 671 | (x) + 1) |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 672 | #define RCQ_BD(x) ((x) & MAX_RCQ_BD) |
Vladislav Zolotarov | 7a9b255 | 2008-06-23 20:34:36 -0700 | [diff] [blame] | 673 | |
David S. Miller | 8decf86 | 2011-09-22 03:23:13 -0400 | [diff] [blame] | 674 | /* dropless fc calculations for RCQs |
| 675 | * |
| 676 | * Number of RCQs should be as number of buffers in BRB: |
| 677 | * Low threshold takes into account NEXT_PAGE_RCQ_DESC_CNT |
| 678 | * "next" elements on each page |
| 679 | */ |
| 680 | #define NUM_RCQ_REQ BRB_SIZE(bp) |
| 681 | #define NUM_RCQ_PG_REQ ((NUM_BD_REQ + MAX_RCQ_DESC_CNT - 1) / \ |
| 682 | MAX_RCQ_DESC_CNT) |
| 683 | #define RCQ_TH_LO(bp) (NUM_RCQ_REQ + \ |
| 684 | NUM_RCQ_PG_REQ * NEXT_PAGE_RCQ_DESC_CNT + \ |
| 685 | FW_DROP_LEVEL(bp)) |
| 686 | #define RCQ_TH_HI(bp) (RCQ_TH_LO(bp) + DROPLESS_FC_HEADROOM) |
| 687 | |
Vladislav Zolotarov | 7a9b255 | 2008-06-23 20:34:36 -0700 | [diff] [blame] | 688 | |
Eilon Greenstein | 3347162 | 2008-08-13 15:59:08 -0700 | [diff] [blame] | 689 | /* This is needed for determining of last_max */ |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 690 | #define SUB_S16(a, b) (s16)((s16)(a) - (s16)(b)) |
| 691 | #define SUB_S32(a, b) (s32)((s32)(a) - (s32)(b)) |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 692 | |
Vladislav Zolotarov | 7a9b255 | 2008-06-23 20:34:36 -0700 | [diff] [blame] | 693 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 694 | #define BNX2X_SWCID_SHIFT 17 |
| 695 | #define BNX2X_SWCID_MASK ((0x1 << BNX2X_SWCID_SHIFT) - 1) |
Vladislav Zolotarov | 7a9b255 | 2008-06-23 20:34:36 -0700 | [diff] [blame] | 696 | |
| 697 | /* used on a CID received from the HW */ |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 698 | #define SW_CID(x) (le32_to_cpu(x) & BNX2X_SWCID_MASK) |
Vladislav Zolotarov | 7a9b255 | 2008-06-23 20:34:36 -0700 | [diff] [blame] | 699 | #define CQE_CMD(x) (le32_to_cpu(x) >> \ |
| 700 | COMMON_RAMROD_ETH_RX_CQE_CMD_ID_SHIFT) |
| 701 | |
Yitchak Gertner | bb2a0f7 | 2008-06-23 20:33:36 -0700 | [diff] [blame] | 702 | #define BD_UNMAP_ADDR(bd) HILO_U64(le32_to_cpu((bd)->addr_hi), \ |
| 703 | le32_to_cpu((bd)->addr_lo)) |
| 704 | #define BD_UNMAP_LEN(bd) (le16_to_cpu((bd)->nbytes)) |
| 705 | |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 706 | #define BNX2X_DB_MIN_SHIFT 3 /* 8 bytes */ |
| 707 | #define BNX2X_DB_SHIFT 7 /* 128 bytes*/ |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 708 | #if (BNX2X_DB_SHIFT < BNX2X_DB_MIN_SHIFT) |
| 709 | #error "Min DB doorbell stride is 8" |
| 710 | #endif |
Vladislav Zolotarov | 7a9b255 | 2008-06-23 20:34:36 -0700 | [diff] [blame] | 711 | #define DPM_TRIGER_TYPE 0x40 |
| 712 | #define DOORBELL(bp, cid, val) \ |
| 713 | do { \ |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 714 | writel((u32)(val), bp->doorbells + (bp->db_size * (cid)) + \ |
Vladislav Zolotarov | 7a9b255 | 2008-06-23 20:34:36 -0700 | [diff] [blame] | 715 | DPM_TRIGER_TYPE); \ |
| 716 | } while (0) |
| 717 | |
| 718 | |
| 719 | /* TX CSUM helpers */ |
| 720 | #define SKB_CS_OFF(skb) (offsetof(struct tcphdr, check) - \ |
| 721 | skb->csum_offset) |
| 722 | #define SKB_CS(skb) (*(u16 *)(skb_transport_header(skb) + \ |
| 723 | skb->csum_offset)) |
| 724 | |
| 725 | #define pbd_tcp_flags(skb) (ntohl(tcp_flag_word(tcp_hdr(skb)))>>16 & 0xff) |
| 726 | |
| 727 | #define XMIT_PLAIN 0 |
| 728 | #define XMIT_CSUM_V4 0x1 |
| 729 | #define XMIT_CSUM_V6 0x2 |
| 730 | #define XMIT_CSUM_TCP 0x4 |
| 731 | #define XMIT_GSO_V4 0x8 |
| 732 | #define XMIT_GSO_V6 0x10 |
| 733 | |
| 734 | #define XMIT_CSUM (XMIT_CSUM_V4 | XMIT_CSUM_V6) |
| 735 | #define XMIT_GSO (XMIT_GSO_V4 | XMIT_GSO_V6) |
| 736 | |
| 737 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 738 | /* stuff added to make the code fit 80Col */ |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 739 | #define CQE_TYPE(cqe_fp_flags) ((cqe_fp_flags) & ETH_FAST_PATH_RX_CQE_TYPE) |
| 740 | #define CQE_TYPE_START(cqe_type) ((cqe_type) == RX_ETH_CQE_TYPE_ETH_START_AGG) |
| 741 | #define CQE_TYPE_STOP(cqe_type) ((cqe_type) == RX_ETH_CQE_TYPE_ETH_STOP_AGG) |
| 742 | #define CQE_TYPE_SLOW(cqe_type) ((cqe_type) == RX_ETH_CQE_TYPE_ETH_RAMROD) |
| 743 | #define CQE_TYPE_FAST(cqe_type) ((cqe_type) == RX_ETH_CQE_TYPE_ETH_FASTPATH) |
Vladislav Zolotarov | 7a9b255 | 2008-06-23 20:34:36 -0700 | [diff] [blame] | 744 | |
Eilon Greenstein | 1adcd8b | 2008-08-13 15:48:29 -0700 | [diff] [blame] | 745 | #define ETH_RX_ERROR_FALGS ETH_FAST_PATH_RX_CQE_PHY_DECODE_ERR_FLG |
| 746 | |
| 747 | #define BNX2X_IP_CSUM_ERR(cqe) \ |
| 748 | (!((cqe)->fast_path_cqe.status_flags & \ |
| 749 | ETH_FAST_PATH_RX_CQE_IP_XSUM_NO_VALIDATION_FLG) && \ |
| 750 | ((cqe)->fast_path_cqe.type_error_flags & \ |
| 751 | ETH_FAST_PATH_RX_CQE_IP_BAD_XSUM_FLG)) |
| 752 | |
| 753 | #define BNX2X_L4_CSUM_ERR(cqe) \ |
| 754 | (!((cqe)->fast_path_cqe.status_flags & \ |
| 755 | ETH_FAST_PATH_RX_CQE_L4_XSUM_NO_VALIDATION_FLG) && \ |
| 756 | ((cqe)->fast_path_cqe.type_error_flags & \ |
| 757 | ETH_FAST_PATH_RX_CQE_L4_BAD_XSUM_FLG)) |
| 758 | |
| 759 | #define BNX2X_RX_CSUM_OK(cqe) \ |
| 760 | (!(BNX2X_L4_CSUM_ERR(cqe) || BNX2X_IP_CSUM_ERR(cqe))) |
Vladislav Zolotarov | 7a9b255 | 2008-06-23 20:34:36 -0700 | [diff] [blame] | 761 | |
Eilon Greenstein | 052a38e | 2009-02-12 08:37:16 +0000 | [diff] [blame] | 762 | #define BNX2X_PRS_FLAG_OVERETH_IPV4(flags) \ |
| 763 | (((le16_to_cpu(flags) & \ |
| 764 | PARSING_FLAGS_OVER_ETHERNET_PROTOCOL) >> \ |
| 765 | PARSING_FLAGS_OVER_ETHERNET_PROTOCOL_SHIFT) \ |
| 766 | == PRS_FLAG_OVERETH_IPV4) |
Vladislav Zolotarov | 7a9b255 | 2008-06-23 20:34:36 -0700 | [diff] [blame] | 767 | #define BNX2X_RX_SUM_FIX(cqe) \ |
Eilon Greenstein | 052a38e | 2009-02-12 08:37:16 +0000 | [diff] [blame] | 768 | BNX2X_PRS_FLAG_OVERETH_IPV4(cqe->fast_path_cqe.pars_flags.flags) |
Vladislav Zolotarov | 7a9b255 | 2008-06-23 20:34:36 -0700 | [diff] [blame] | 769 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 770 | |
| 771 | #define FP_USB_FUNC_OFF \ |
| 772 | offsetof(struct cstorm_status_block_u, func) |
| 773 | #define FP_CSB_FUNC_OFF \ |
| 774 | offsetof(struct cstorm_status_block_c, func) |
| 775 | |
David S. Miller | 8decf86 | 2011-09-22 03:23:13 -0400 | [diff] [blame] | 776 | #define HC_INDEX_ETH_RX_CQ_CONS 1 |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 777 | |
David S. Miller | 8decf86 | 2011-09-22 03:23:13 -0400 | [diff] [blame] | 778 | #define HC_INDEX_OOO_TX_CQ_CONS 4 |
| 779 | |
| 780 | #define HC_INDEX_ETH_TX_CQ_CONS_COS0 5 |
| 781 | |
| 782 | #define HC_INDEX_ETH_TX_CQ_CONS_COS1 6 |
| 783 | |
| 784 | #define HC_INDEX_ETH_TX_CQ_CONS_COS2 7 |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 785 | |
Ariel Elior | 6383c0b | 2011-07-14 08:31:57 +0000 | [diff] [blame] | 786 | #define HC_INDEX_ETH_FIRST_TX_CQ_CONS HC_INDEX_ETH_TX_CQ_CONS_COS0 |
| 787 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 788 | #define BNX2X_RX_SB_INDEX \ |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 789 | (&fp->sb_index_values[HC_INDEX_ETH_RX_CQ_CONS]) |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 790 | |
Ariel Elior | 6383c0b | 2011-07-14 08:31:57 +0000 | [diff] [blame] | 791 | #define BNX2X_TX_SB_INDEX_BASE BNX2X_TX_SB_INDEX_COS0 |
| 792 | |
| 793 | #define BNX2X_TX_SB_INDEX_COS0 \ |
| 794 | (&fp->sb_index_values[HC_INDEX_ETH_TX_CQ_CONS_COS0]) |
Vladislav Zolotarov | 7a9b255 | 2008-06-23 20:34:36 -0700 | [diff] [blame] | 795 | |
| 796 | /* end of fast path */ |
| 797 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 798 | /* common */ |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 799 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 800 | struct bnx2x_common { |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 801 | |
Eilon Greenstein | ad8d394 | 2008-06-23 20:29:02 -0700 | [diff] [blame] | 802 | u32 chip_id; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 803 | /* chip num:16-31, rev:12-15, metal:4-11, bond_id:0-3 */ |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 804 | #define CHIP_ID(bp) (bp->common.chip_id & 0xfffffff0) |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 805 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 806 | #define CHIP_NUM(bp) (bp->common.chip_id >> 16) |
Eilon Greenstein | ad8d394 | 2008-06-23 20:29:02 -0700 | [diff] [blame] | 807 | #define CHIP_NUM_57710 0x164e |
| 808 | #define CHIP_NUM_57711 0x164f |
| 809 | #define CHIP_NUM_57711E 0x1650 |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 810 | #define CHIP_NUM_57712 0x1662 |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 811 | #define CHIP_NUM_57712_MF 0x1663 |
| 812 | #define CHIP_NUM_57713 0x1651 |
| 813 | #define CHIP_NUM_57713E 0x1652 |
| 814 | #define CHIP_NUM_57800 0x168a |
| 815 | #define CHIP_NUM_57800_MF 0x16a5 |
| 816 | #define CHIP_NUM_57810 0x168e |
| 817 | #define CHIP_NUM_57810_MF 0x16ae |
| 818 | #define CHIP_NUM_57840 0x168d |
| 819 | #define CHIP_NUM_57840_MF 0x16ab |
Eilon Greenstein | ad8d394 | 2008-06-23 20:29:02 -0700 | [diff] [blame] | 820 | #define CHIP_IS_E1(bp) (CHIP_NUM(bp) == CHIP_NUM_57710) |
| 821 | #define CHIP_IS_57711(bp) (CHIP_NUM(bp) == CHIP_NUM_57711) |
| 822 | #define CHIP_IS_57711E(bp) (CHIP_NUM(bp) == CHIP_NUM_57711E) |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 823 | #define CHIP_IS_57712(bp) (CHIP_NUM(bp) == CHIP_NUM_57712) |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 824 | #define CHIP_IS_57712_MF(bp) (CHIP_NUM(bp) == CHIP_NUM_57712_MF) |
| 825 | #define CHIP_IS_57800(bp) (CHIP_NUM(bp) == CHIP_NUM_57800) |
| 826 | #define CHIP_IS_57800_MF(bp) (CHIP_NUM(bp) == CHIP_NUM_57800_MF) |
| 827 | #define CHIP_IS_57810(bp) (CHIP_NUM(bp) == CHIP_NUM_57810) |
| 828 | #define CHIP_IS_57810_MF(bp) (CHIP_NUM(bp) == CHIP_NUM_57810_MF) |
| 829 | #define CHIP_IS_57840(bp) (CHIP_NUM(bp) == CHIP_NUM_57840) |
| 830 | #define CHIP_IS_57840_MF(bp) (CHIP_NUM(bp) == CHIP_NUM_57840_MF) |
Eilon Greenstein | ad8d394 | 2008-06-23 20:29:02 -0700 | [diff] [blame] | 831 | #define CHIP_IS_E1H(bp) (CHIP_IS_57711(bp) || \ |
| 832 | CHIP_IS_57711E(bp)) |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 833 | #define CHIP_IS_E2(bp) (CHIP_IS_57712(bp) || \ |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 834 | CHIP_IS_57712_MF(bp)) |
| 835 | #define CHIP_IS_E3(bp) (CHIP_IS_57800(bp) || \ |
| 836 | CHIP_IS_57800_MF(bp) || \ |
| 837 | CHIP_IS_57810(bp) || \ |
| 838 | CHIP_IS_57810_MF(bp) || \ |
| 839 | CHIP_IS_57840(bp) || \ |
| 840 | CHIP_IS_57840_MF(bp)) |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 841 | #define CHIP_IS_E1x(bp) (CHIP_IS_E1((bp)) || CHIP_IS_E1H((bp))) |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 842 | #define USES_WARPCORE(bp) (CHIP_IS_E3(bp)) |
| 843 | #define IS_E1H_OFFSET (!CHIP_IS_E1(bp)) |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 844 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 845 | #define CHIP_REV_SHIFT 12 |
| 846 | #define CHIP_REV_MASK (0xF << CHIP_REV_SHIFT) |
| 847 | #define CHIP_REV_VAL(bp) (bp->common.chip_id & CHIP_REV_MASK) |
| 848 | #define CHIP_REV_Ax (0x0 << CHIP_REV_SHIFT) |
| 849 | #define CHIP_REV_Bx (0x1 << CHIP_REV_SHIFT) |
Eilon Greenstein | ad8d394 | 2008-06-23 20:29:02 -0700 | [diff] [blame] | 850 | /* assume maximum 5 revisions */ |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 851 | #define CHIP_REV_IS_SLOW(bp) (CHIP_REV_VAL(bp) > 0x00005000) |
Eilon Greenstein | ad8d394 | 2008-06-23 20:29:02 -0700 | [diff] [blame] | 852 | /* Emul versions are A=>0xe, B=>0xc, C=>0xa, D=>8, E=>6 */ |
| 853 | #define CHIP_REV_IS_EMUL(bp) ((CHIP_REV_IS_SLOW(bp)) && \ |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 854 | !(CHIP_REV_VAL(bp) & 0x00001000)) |
Eilon Greenstein | ad8d394 | 2008-06-23 20:29:02 -0700 | [diff] [blame] | 855 | /* FPGA versions are A=>0xf, B=>0xd, C=>0xb, D=>9, E=>7 */ |
| 856 | #define CHIP_REV_IS_FPGA(bp) ((CHIP_REV_IS_SLOW(bp)) && \ |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 857 | (CHIP_REV_VAL(bp) & 0x00001000)) |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 858 | |
Eilon Greenstein | ad8d394 | 2008-06-23 20:29:02 -0700 | [diff] [blame] | 859 | #define CHIP_TIME(bp) ((CHIP_REV_IS_EMUL(bp)) ? 2000 : \ |
| 860 | ((CHIP_REV_IS_FPGA(bp)) ? 200 : 1)) |
| 861 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 862 | #define CHIP_METAL(bp) (bp->common.chip_id & 0x00000ff0) |
| 863 | #define CHIP_BOND_ID(bp) (bp->common.chip_id & 0x0000000f) |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 864 | #define CHIP_REV_SIM(bp) (((CHIP_REV_MASK - CHIP_REV_VAL(bp)) >>\ |
| 865 | (CHIP_REV_SHIFT + 1)) \ |
| 866 | << CHIP_REV_SHIFT) |
| 867 | #define CHIP_REV(bp) (CHIP_REV_IS_SLOW(bp) ? \ |
| 868 | CHIP_REV_SIM(bp) :\ |
| 869 | CHIP_REV_VAL(bp)) |
| 870 | #define CHIP_IS_E3B0(bp) (CHIP_IS_E3(bp) && \ |
| 871 | (CHIP_REV(bp) == CHIP_REV_Bx)) |
| 872 | #define CHIP_IS_E3A0(bp) (CHIP_IS_E3(bp) && \ |
| 873 | (CHIP_REV(bp) == CHIP_REV_Ax)) |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 874 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 875 | int flash_size; |
Dmitry Kravkov | 754a2f5 | 2011-06-14 01:34:02 +0000 | [diff] [blame] | 876 | #define BNX2X_NVRAM_1MB_SIZE 0x20000 /* 1M bit in bytes */ |
| 877 | #define BNX2X_NVRAM_TIMEOUT_COUNT 30000 |
| 878 | #define BNX2X_NVRAM_PAGE_SIZE 256 |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 879 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 880 | u32 shmem_base; |
Eilon Greenstein | 2691d51 | 2009-08-12 08:22:08 +0000 | [diff] [blame] | 881 | u32 shmem2_base; |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 882 | u32 mf_cfg_base; |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 883 | u32 mf2_cfg_base; |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 884 | |
| 885 | u32 hw_config; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 886 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 887 | u32 bc_ver; |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 888 | |
| 889 | u8 int_block; |
| 890 | #define INT_BLOCK_HC 0 |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 891 | #define INT_BLOCK_IGU 1 |
| 892 | #define INT_BLOCK_MODE_NORMAL 0 |
| 893 | #define INT_BLOCK_MODE_BW_COMP 2 |
| 894 | #define CHIP_INT_MODE_IS_NBC(bp) \ |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 895 | (!CHIP_IS_E1x(bp) && \ |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 896 | !((bp)->common.int_block & INT_BLOCK_MODE_BW_COMP)) |
| 897 | #define CHIP_INT_MODE_IS_BC(bp) (!CHIP_INT_MODE_IS_NBC(bp)) |
| 898 | |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 899 | u8 chip_port_mode; |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 900 | #define CHIP_4_PORT_MODE 0x0 |
| 901 | #define CHIP_2_PORT_MODE 0x1 |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 902 | #define CHIP_PORT_MODE_NONE 0x2 |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 903 | #define CHIP_MODE(bp) (bp->common.chip_port_mode) |
| 904 | #define CHIP_MODE_IS_4_PORT(bp) (CHIP_MODE(bp) == CHIP_4_PORT_MODE) |
Barak Witkowski | 1d187b3 | 2011-12-05 22:41:50 +0000 | [diff] [blame] | 905 | |
| 906 | u32 boot_mode; |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 907 | }; |
| 908 | |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 909 | /* IGU MSIX STATISTICS on 57712: 64 for VFs; 4 for PFs; 4 for Attentions */ |
| 910 | #define BNX2X_IGU_STAS_MSG_VF_CNT 64 |
| 911 | #define BNX2X_IGU_STAS_MSG_PF_CNT 4 |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 912 | |
| 913 | /* end of common */ |
| 914 | |
| 915 | /* port */ |
| 916 | |
| 917 | struct bnx2x_port { |
| 918 | u32 pmf; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 919 | |
Yaniv Rosner | a22f078 | 2010-09-07 11:41:20 +0000 | [diff] [blame] | 920 | u32 link_config[LINK_CONFIG_SIZE]; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 921 | |
Yaniv Rosner | a22f078 | 2010-09-07 11:41:20 +0000 | [diff] [blame] | 922 | u32 supported[LINK_CONFIG_SIZE]; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 923 | /* link settings - missing defines */ |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 924 | #define SUPPORTED_2500baseX_Full (1 << 15) |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 925 | |
Yaniv Rosner | a22f078 | 2010-09-07 11:41:20 +0000 | [diff] [blame] | 926 | u32 advertising[LINK_CONFIG_SIZE]; |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 927 | /* link settings - missing defines */ |
| 928 | #define ADVERTISED_2500baseX_Full (1 << 15) |
| 929 | |
| 930 | u32 phy_addr; |
Yaniv Rosner | c18487e | 2008-06-23 20:27:52 -0700 | [diff] [blame] | 931 | |
| 932 | /* used to synchronize phy accesses */ |
| 933 | struct mutex phy_mutex; |
Eilon Greenstein | 46c6a67 | 2009-02-12 08:36:58 +0000 | [diff] [blame] | 934 | int need_hw_lock; |
Yaniv Rosner | c18487e | 2008-06-23 20:27:52 -0700 | [diff] [blame] | 935 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 936 | u32 port_stx; |
| 937 | |
| 938 | struct nig_stats old_nig_stats; |
| 939 | }; |
| 940 | |
| 941 | /* end of port */ |
| 942 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 943 | #define STATS_OFFSET32(stat_name) \ |
| 944 | (offsetof(struct bnx2x_eth_stats, stat_name) / 4) |
Yitchak Gertner | bb2a0f7 | 2008-06-23 20:33:36 -0700 | [diff] [blame] | 945 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 946 | /* slow path */ |
| 947 | |
| 948 | /* slow path work-queue */ |
| 949 | extern struct workqueue_struct *bnx2x_wq; |
| 950 | |
| 951 | #define BNX2X_MAX_NUM_OF_VFS 64 |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 952 | #define BNX2X_VF_ID_INVALID 0xFF |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 953 | |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 954 | /* |
| 955 | * The total number of L2 queues, MSIX vectors and HW contexts (CIDs) is |
| 956 | * control by the number of fast-path status blocks supported by the |
| 957 | * device (HW/FW). Each fast-path status block (FP-SB) aka non-default |
| 958 | * status block represents an independent interrupts context that can |
| 959 | * serve a regular L2 networking queue. However special L2 queues such |
| 960 | * as the FCoE queue do not require a FP-SB and other components like |
| 961 | * the CNIC may consume FP-SB reducing the number of possible L2 queues |
| 962 | * |
| 963 | * If the maximum number of FP-SB available is X then: |
| 964 | * a. If CNIC is supported it consumes 1 FP-SB thus the max number of |
| 965 | * regular L2 queues is Y=X-1 |
| 966 | * b. in MF mode the actual number of L2 queues is Y= (X-1/MF_factor) |
| 967 | * c. If the FCoE L2 queue is supported the actual number of L2 queues |
| 968 | * is Y+1 |
| 969 | * d. The number of irqs (MSIX vectors) is either Y+1 (one extra for |
| 970 | * slow-path interrupts) or Y+2 if CNIC is supported (one additional |
| 971 | * FP interrupt context for the CNIC). |
| 972 | * e. The number of HW context (CID count) is always X or X+1 if FCoE |
| 973 | * L2 queue is supported. the cid for the FCoE L2 queue is always X. |
| 974 | */ |
| 975 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 976 | /* fast-path interrupt contexts E1x */ |
| 977 | #define FP_SB_MAX_E1x 16 |
| 978 | /* fast-path interrupt contexts E2 */ |
| 979 | #define FP_SB_MAX_E2 HC_SB_MAX_SB_E2 |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 980 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 981 | union cdu_context { |
| 982 | struct eth_context eth; |
| 983 | char pad[1024]; |
| 984 | }; |
| 985 | |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 986 | /* CDU host DB constants */ |
| 987 | #define CDU_ILT_PAGE_SZ_HW 3 |
Ariel Elior | 6383c0b | 2011-07-14 08:31:57 +0000 | [diff] [blame] | 988 | #define CDU_ILT_PAGE_SZ (8192 << CDU_ILT_PAGE_SZ_HW) /* 64K */ |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 989 | #define ILT_PAGE_CIDS (CDU_ILT_PAGE_SZ / sizeof(union cdu_context)) |
| 990 | |
| 991 | #ifdef BCM_CNIC |
| 992 | #define CNIC_ISCSI_CID_MAX 256 |
Vladislav Zolotarov | ec6ba94 | 2010-12-13 05:44:01 +0000 | [diff] [blame] | 993 | #define CNIC_FCOE_CID_MAX 2048 |
| 994 | #define CNIC_CID_MAX (CNIC_ISCSI_CID_MAX + CNIC_FCOE_CID_MAX) |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 995 | #define CNIC_ILT_LINES DIV_ROUND_UP(CNIC_CID_MAX, ILT_PAGE_CIDS) |
| 996 | #endif |
| 997 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 998 | #define QM_ILT_PAGE_SZ_HW 0 |
| 999 | #define QM_ILT_PAGE_SZ (4096 << QM_ILT_PAGE_SZ_HW) /* 4K */ |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 1000 | #define QM_CID_ROUND 1024 |
| 1001 | |
| 1002 | #ifdef BCM_CNIC |
| 1003 | /* TM (timers) host DB constants */ |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 1004 | #define TM_ILT_PAGE_SZ_HW 0 |
| 1005 | #define TM_ILT_PAGE_SZ (4096 << TM_ILT_PAGE_SZ_HW) /* 4K */ |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 1006 | /* #define TM_CONN_NUM (CNIC_STARTING_CID+CNIC_ISCSI_CXT_MAX) */ |
| 1007 | #define TM_CONN_NUM 1024 |
| 1008 | #define TM_ILT_SZ (8 * TM_CONN_NUM) |
| 1009 | #define TM_ILT_LINES DIV_ROUND_UP(TM_ILT_SZ, TM_ILT_PAGE_SZ) |
| 1010 | |
| 1011 | /* SRC (Searcher) host DB constants */ |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 1012 | #define SRC_ILT_PAGE_SZ_HW 0 |
| 1013 | #define SRC_ILT_PAGE_SZ (4096 << SRC_ILT_PAGE_SZ_HW) /* 4K */ |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 1014 | #define SRC_HASH_BITS 10 |
| 1015 | #define SRC_CONN_NUM (1 << SRC_HASH_BITS) /* 1024 */ |
| 1016 | #define SRC_ILT_SZ (sizeof(struct src_ent) * SRC_CONN_NUM) |
| 1017 | #define SRC_T2_SZ SRC_ILT_SZ |
| 1018 | #define SRC_ILT_LINES DIV_ROUND_UP(SRC_ILT_SZ, SRC_ILT_PAGE_SZ) |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 1019 | |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 1020 | #endif |
| 1021 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 1022 | #define MAX_DMAE_C 8 |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 1023 | |
| 1024 | /* DMA memory not used in fastpath */ |
| 1025 | struct bnx2x_slowpath { |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 1026 | union { |
| 1027 | struct mac_configuration_cmd e1x; |
| 1028 | struct eth_classify_rules_ramrod_data e2; |
| 1029 | } mac_rdata; |
| 1030 | |
| 1031 | |
| 1032 | union { |
| 1033 | struct tstorm_eth_mac_filter_config e1x; |
| 1034 | struct eth_filter_rules_ramrod_data e2; |
| 1035 | } rx_mode_rdata; |
| 1036 | |
| 1037 | union { |
| 1038 | struct mac_configuration_cmd e1; |
| 1039 | struct eth_multicast_rules_ramrod_data e2; |
| 1040 | } mcast_rdata; |
| 1041 | |
| 1042 | struct eth_rss_update_ramrod_data rss_rdata; |
| 1043 | |
| 1044 | /* Queue State related ramrods are always sent under rtnl_lock */ |
| 1045 | union { |
| 1046 | struct client_init_ramrod_data init_data; |
| 1047 | struct client_update_ramrod_data update_data; |
| 1048 | } q_rdata; |
| 1049 | |
| 1050 | union { |
| 1051 | struct function_start_data func_start; |
Dmitry Kravkov | 6debea8 | 2011-07-19 01:42:04 +0000 | [diff] [blame] | 1052 | /* pfc configuration for DCBX ramrod */ |
| 1053 | struct flow_control_configuration pfc_config; |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 1054 | } func_rdata; |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 1055 | |
| 1056 | /* used by dmae command executer */ |
| 1057 | struct dmae_command dmae[MAX_DMAE_C]; |
| 1058 | |
Yitchak Gertner | bb2a0f7 | 2008-06-23 20:33:36 -0700 | [diff] [blame] | 1059 | u32 stats_comp; |
| 1060 | union mac_stats mac_stats; |
| 1061 | struct nig_stats nig_stats; |
| 1062 | struct host_port_stats port_stats; |
| 1063 | struct host_func_stats func_stats; |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 1064 | |
| 1065 | u32 wb_comp; |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 1066 | u32 wb_data[4]; |
Barak Witkowski | 1d187b3 | 2011-12-05 22:41:50 +0000 | [diff] [blame] | 1067 | |
| 1068 | union drv_info_to_mcp drv_info_to_mcp; |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 1069 | }; |
| 1070 | |
| 1071 | #define bnx2x_sp(bp, var) (&bp->slowpath->var) |
| 1072 | #define bnx2x_sp_mapping(bp, var) \ |
| 1073 | (bp->slowpath_mapping + offsetof(struct bnx2x_slowpath, var)) |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 1074 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 1075 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 1076 | /* attn group wiring */ |
| 1077 | #define MAX_DYNAMIC_ATTN_GRPS 8 |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 1078 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 1079 | struct attn_route { |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 1080 | u32 sig[5]; |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 1081 | }; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 1082 | |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 1083 | struct iro { |
| 1084 | u32 base; |
| 1085 | u16 m1; |
| 1086 | u16 m2; |
| 1087 | u16 m3; |
| 1088 | u16 size; |
| 1089 | }; |
| 1090 | |
| 1091 | struct hw_context { |
| 1092 | union cdu_context *vcxt; |
| 1093 | dma_addr_t cxt_mapping; |
| 1094 | size_t size; |
| 1095 | }; |
| 1096 | |
| 1097 | /* forward */ |
| 1098 | struct bnx2x_ilt; |
| 1099 | |
Vladislav Zolotarov | c9ee920 | 2011-06-14 01:33:51 +0000 | [diff] [blame] | 1100 | |
| 1101 | enum bnx2x_recovery_state { |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 1102 | BNX2X_RECOVERY_DONE, |
| 1103 | BNX2X_RECOVERY_INIT, |
| 1104 | BNX2X_RECOVERY_WAIT, |
Ariel Elior | 95c6c616 | 2012-01-26 06:01:52 +0000 | [diff] [blame] | 1105 | BNX2X_RECOVERY_FAILED, |
| 1106 | BNX2X_RECOVERY_NIC_LOADING |
Vladislav Zolotarov | c9ee920 | 2011-06-14 01:33:51 +0000 | [diff] [blame] | 1107 | }; |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 1108 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 1109 | /* |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 1110 | * Event queue (EQ or event ring) MC hsi |
| 1111 | * NUM_EQ_PAGES and EQ_DESC_CNT_PAGE must be power of 2 |
| 1112 | */ |
| 1113 | #define NUM_EQ_PAGES 1 |
| 1114 | #define EQ_DESC_CNT_PAGE (BCM_PAGE_SIZE / sizeof(union event_ring_elem)) |
| 1115 | #define EQ_DESC_MAX_PAGE (EQ_DESC_CNT_PAGE - 1) |
| 1116 | #define NUM_EQ_DESC (EQ_DESC_CNT_PAGE * NUM_EQ_PAGES) |
| 1117 | #define EQ_DESC_MASK (NUM_EQ_DESC - 1) |
| 1118 | #define MAX_EQ_AVAIL (EQ_DESC_MAX_PAGE * NUM_EQ_PAGES - 2) |
| 1119 | |
| 1120 | /* depends on EQ_DESC_CNT_PAGE being a power of 2 */ |
| 1121 | #define NEXT_EQ_IDX(x) ((((x) & EQ_DESC_MAX_PAGE) == \ |
| 1122 | (EQ_DESC_MAX_PAGE - 1)) ? (x) + 2 : (x) + 1) |
| 1123 | |
| 1124 | /* depends on the above and on NUM_EQ_PAGES being a power of 2 */ |
| 1125 | #define EQ_DESC(x) ((x) & EQ_DESC_MASK) |
| 1126 | |
| 1127 | #define BNX2X_EQ_INDEX \ |
| 1128 | (&bp->def_status_blk->sp_sb.\ |
| 1129 | index_values[HC_SP_INDEX_EQ_CONS]) |
| 1130 | |
Vladislav Zolotarov | 2ae17f6 | 2011-05-04 23:48:23 +0000 | [diff] [blame] | 1131 | /* This is a data that will be used to create a link report message. |
| 1132 | * We will keep the data used for the last link report in order |
| 1133 | * to prevent reporting the same link parameters twice. |
| 1134 | */ |
| 1135 | struct bnx2x_link_report_data { |
| 1136 | u16 line_speed; /* Effective line speed */ |
| 1137 | unsigned long link_report_flags;/* BNX2X_LINK_REPORT_XXX flags */ |
| 1138 | }; |
| 1139 | |
| 1140 | enum { |
| 1141 | BNX2X_LINK_REPORT_FD, /* Full DUPLEX */ |
| 1142 | BNX2X_LINK_REPORT_LINK_DOWN, |
| 1143 | BNX2X_LINK_REPORT_RX_FC_ON, |
| 1144 | BNX2X_LINK_REPORT_TX_FC_ON, |
| 1145 | }; |
| 1146 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 1147 | enum { |
| 1148 | BNX2X_PORT_QUERY_IDX, |
| 1149 | BNX2X_PF_QUERY_IDX, |
Barak Witkowski | 50f0a56 | 2011-12-05 21:52:23 +0000 | [diff] [blame] | 1150 | BNX2X_FCOE_QUERY_IDX, |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 1151 | BNX2X_FIRST_QUEUE_QUERY_IDX, |
| 1152 | }; |
| 1153 | |
| 1154 | struct bnx2x_fw_stats_req { |
| 1155 | struct stats_query_header hdr; |
Barak Witkowski | 50f0a56 | 2011-12-05 21:52:23 +0000 | [diff] [blame] | 1156 | struct stats_query_entry query[FP_SB_MAX_E1x+ |
| 1157 | BNX2X_FIRST_QUEUE_QUERY_IDX]; |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 1158 | }; |
| 1159 | |
| 1160 | struct bnx2x_fw_stats_data { |
| 1161 | struct stats_counter storm_counters; |
| 1162 | struct per_port_stats port; |
| 1163 | struct per_pf_stats pf; |
Barak Witkowski | 50f0a56 | 2011-12-05 21:52:23 +0000 | [diff] [blame] | 1164 | struct fcoe_statistics_params fcoe; |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 1165 | struct per_queue_stats queue_stats[1]; |
| 1166 | }; |
| 1167 | |
Ariel Elior | 7be08a7 | 2011-07-14 08:31:19 +0000 | [diff] [blame] | 1168 | /* Public slow path states */ |
| 1169 | enum { |
Ariel Elior | 6383c0b | 2011-07-14 08:31:57 +0000 | [diff] [blame] | 1170 | BNX2X_SP_RTNL_SETUP_TC, |
Ariel Elior | 7be08a7 | 2011-07-14 08:31:19 +0000 | [diff] [blame] | 1171 | BNX2X_SP_RTNL_TX_TIMEOUT, |
Ariel Elior | 8304859 | 2011-11-13 04:34:29 +0000 | [diff] [blame] | 1172 | BNX2X_SP_RTNL_FAN_FAILURE, |
Ariel Elior | 7be08a7 | 2011-07-14 08:31:19 +0000 | [diff] [blame] | 1173 | }; |
| 1174 | |
| 1175 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 1176 | struct bnx2x { |
| 1177 | /* Fields used in the tx and intr/napi performance paths |
| 1178 | * are grouped together in the beginning of the structure |
| 1179 | */ |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 1180 | struct bnx2x_fastpath *fp; |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 1181 | void __iomem *regview; |
| 1182 | void __iomem *doorbells; |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 1183 | u16 db_size; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 1184 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 1185 | u8 pf_num; /* absolute PF number */ |
| 1186 | u8 pfid; /* per-path PF number */ |
| 1187 | int base_fw_ndsb; /**/ |
| 1188 | #define BP_PATH(bp) (CHIP_IS_E1x(bp) ? 0 : (bp->pf_num & 1)) |
| 1189 | #define BP_PORT(bp) (bp->pfid & 1) |
| 1190 | #define BP_FUNC(bp) (bp->pfid) |
| 1191 | #define BP_ABS_FUNC(bp) (bp->pf_num) |
David S. Miller | 8decf86 | 2011-09-22 03:23:13 -0400 | [diff] [blame] | 1192 | #define BP_VN(bp) ((bp)->pfid >> 1) |
| 1193 | #define BP_MAX_VN_NUM(bp) (CHIP_MODE_IS_4_PORT(bp) ? 2 : 4) |
| 1194 | #define BP_L_ID(bp) (BP_VN(bp) << 2) |
| 1195 | #define BP_FW_MB_IDX_VN(bp, vn) (BP_PORT(bp) +\ |
| 1196 | (vn) * ((CHIP_IS_E1x(bp) || (CHIP_MODE_IS_4_PORT(bp))) ? 2 : 1)) |
| 1197 | #define BP_FW_MB_IDX(bp) BP_FW_MB_IDX_VN(bp, BP_VN(bp)) |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 1198 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 1199 | struct net_device *dev; |
| 1200 | struct pci_dev *pdev; |
| 1201 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 1202 | const struct iro *iro_arr; |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 1203 | #define IRO (bp->iro_arr) |
| 1204 | |
Vladislav Zolotarov | c9ee920 | 2011-06-14 01:33:51 +0000 | [diff] [blame] | 1205 | enum bnx2x_recovery_state recovery_state; |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 1206 | int is_leader; |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 1207 | struct msix_entry *msix_table; |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 1208 | |
| 1209 | int tx_ring_size; |
| 1210 | |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 1211 | /* L2 header size + 2*VLANs (8 bytes) + LLC SNAP (8 bytes) */ |
| 1212 | #define ETH_OVREHEAD (ETH_HLEN + 8 + 8) |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 1213 | #define ETH_MIN_PACKET_SIZE 60 |
| 1214 | #define ETH_MAX_PACKET_SIZE 1500 |
| 1215 | #define ETH_MAX_JUMBO_PACKET_SIZE 9600 |
Dmitry Kravkov | 621b4d6 | 2012-02-20 09:59:08 +0000 | [diff] [blame] | 1216 | /* TCP with Timestamp Option (32) + IPv6 (40) */ |
| 1217 | #define ETH_MAX_TPA_HEADER_SIZE 72 |
Dmitry Kravkov | fe603b4 | 2012-02-20 09:59:11 +0000 | [diff] [blame] | 1218 | #define ETH_MIN_TPA_HEADER_SIZE 40 |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 1219 | |
Eilon Greenstein | 0f00846 | 2009-02-12 08:36:18 +0000 | [diff] [blame] | 1220 | /* Max supported alignment is 256 (8 shift) */ |
Eric Dumazet | e52fcb2 | 2011-11-14 06:05:34 +0000 | [diff] [blame] | 1221 | #define BNX2X_RX_ALIGN_SHIFT min(8, L1_CACHE_SHIFT) |
| 1222 | |
| 1223 | /* FW uses 2 Cache lines Alignment for start packet and size |
| 1224 | * |
| 1225 | * We assume skb_build() uses sizeof(struct skb_shared_info) bytes |
| 1226 | * at the end of skb->data, to avoid wasting a full cache line. |
| 1227 | * This reduces memory use (skb->truesize). |
| 1228 | */ |
| 1229 | #define BNX2X_FW_RX_ALIGN_START (1UL << BNX2X_RX_ALIGN_SHIFT) |
| 1230 | |
| 1231 | #define BNX2X_FW_RX_ALIGN_END \ |
| 1232 | max(1UL << BNX2X_RX_ALIGN_SHIFT, \ |
| 1233 | SKB_DATA_ALIGN(sizeof(struct skb_shared_info))) |
| 1234 | |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 1235 | #define BNX2X_PXP_DRAM_ALIGN (BNX2X_RX_ALIGN_SHIFT - 5) |
Eilon Greenstein | 0f00846 | 2009-02-12 08:36:18 +0000 | [diff] [blame] | 1236 | |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 1237 | struct host_sp_status_block *def_status_blk; |
| 1238 | #define DEF_SB_IGU_ID 16 |
| 1239 | #define DEF_SB_ID HC_SP_SB_ID |
| 1240 | __le16 def_idx; |
Eilon Greenstein | 4781bfa | 2009-02-12 08:38:17 +0000 | [diff] [blame] | 1241 | __le16 def_att_idx; |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 1242 | u32 attn_state; |
| 1243 | struct attn_route attn_group[MAX_DYNAMIC_ATTN_GRPS]; |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 1244 | |
| 1245 | /* slow path ring */ |
| 1246 | struct eth_spe *spq; |
| 1247 | dma_addr_t spq_mapping; |
| 1248 | u16 spq_prod_idx; |
| 1249 | struct eth_spe *spq_prod_bd; |
| 1250 | struct eth_spe *spq_last_bd; |
Eilon Greenstein | 4781bfa | 2009-02-12 08:38:17 +0000 | [diff] [blame] | 1251 | __le16 *dsb_sp_prod; |
Vladislav Zolotarov | 6e30dd4 | 2011-02-06 11:25:41 -0800 | [diff] [blame] | 1252 | atomic_t cq_spq_left; /* ETH_XXX ramrods credit */ |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 1253 | /* used to synchronize spq accesses */ |
| 1254 | spinlock_t spq_lock; |
| 1255 | |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 1256 | /* event queue */ |
| 1257 | union event_ring_elem *eq_ring; |
| 1258 | dma_addr_t eq_mapping; |
| 1259 | u16 eq_prod; |
| 1260 | u16 eq_cons; |
| 1261 | __le16 *eq_cons_sb; |
Vladislav Zolotarov | 6e30dd4 | 2011-02-06 11:25:41 -0800 | [diff] [blame] | 1262 | atomic_t eq_spq_left; /* COMMON_XXX ramrods credit */ |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 1263 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 1264 | |
| 1265 | |
| 1266 | /* Counter for marking that there is a STAT_QUERY ramrod pending */ |
| 1267 | u16 stats_pending; |
| 1268 | /* Counter for completed statistics ramrods */ |
| 1269 | u16 stats_comp; |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 1270 | |
Eilon Greenstein | 3347162 | 2008-08-13 15:59:08 -0700 | [diff] [blame] | 1271 | /* End of fields used in the performance code paths */ |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 1272 | |
| 1273 | int panic; |
Joe Perches | 7995c64 | 2010-02-17 15:01:52 +0000 | [diff] [blame] | 1274 | int msg_enable; |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 1275 | |
| 1276 | u32 flags; |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 1277 | #define PCIX_FLAG (1 << 0) |
| 1278 | #define PCI_32BIT_FLAG (1 << 1) |
| 1279 | #define ONE_PORT_FLAG (1 << 2) |
| 1280 | #define NO_WOL_FLAG (1 << 3) |
| 1281 | #define USING_DAC_FLAG (1 << 4) |
| 1282 | #define USING_MSIX_FLAG (1 << 5) |
| 1283 | #define USING_MSI_FLAG (1 << 6) |
| 1284 | #define DISABLE_MSI_FLAG (1 << 7) |
| 1285 | #define TPA_ENABLE_FLAG (1 << 8) |
| 1286 | #define NO_MCP_FLAG (1 << 9) |
Dmitry Kravkov | d6214d7 | 2010-10-06 03:32:10 +0000 | [diff] [blame] | 1287 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 1288 | #define BP_NOMCP(bp) (bp->flags & NO_MCP_FLAG) |
Dmitry Kravkov | 621b4d6 | 2012-02-20 09:59:08 +0000 | [diff] [blame] | 1289 | #define GRO_ENABLE_FLAG (1 << 10) |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 1290 | #define MF_FUNC_DIS (1 << 11) |
| 1291 | #define OWN_CNIC_IRQ (1 << 12) |
| 1292 | #define NO_ISCSI_OOO_FLAG (1 << 13) |
| 1293 | #define NO_ISCSI_FLAG (1 << 14) |
| 1294 | #define NO_FCOE_FLAG (1 << 15) |
Barak Witkowski | 0e898dd | 2011-12-05 21:52:22 +0000 | [diff] [blame] | 1295 | #define BC_SUPPORTS_PFC_STATS (1 << 17) |
Vladislav Zolotarov | ec6ba94 | 2010-12-13 05:44:01 +0000 | [diff] [blame] | 1296 | |
Vladislav Zolotarov | 2ba4514 | 2011-01-31 14:39:17 +0000 | [diff] [blame] | 1297 | #define NO_ISCSI(bp) ((bp)->flags & NO_ISCSI_FLAG) |
| 1298 | #define NO_ISCSI_OOO(bp) ((bp)->flags & NO_ISCSI_OOO_FLAG) |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 1299 | #define NO_FCOE(bp) ((bp)->flags & NO_FCOE_FLAG) |
Michael Chan | 37b091b | 2009-10-10 13:46:55 +0000 | [diff] [blame] | 1300 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 1301 | int pm_cap; |
Eilon Greenstein | 8d5726c | 2009-02-12 08:37:19 +0000 | [diff] [blame] | 1302 | int mrrs; |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 1303 | |
Eilon Greenstein | 1cf167f | 2009-01-14 21:22:18 -0800 | [diff] [blame] | 1304 | struct delayed_work sp_task; |
Ariel Elior | 7be08a7 | 2011-07-14 08:31:19 +0000 | [diff] [blame] | 1305 | struct delayed_work sp_rtnl_task; |
Yaniv Rosner | 3deb816 | 2011-06-14 01:34:33 +0000 | [diff] [blame] | 1306 | |
| 1307 | struct delayed_work period_task; |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 1308 | struct timer_list timer; |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 1309 | int current_interval; |
| 1310 | |
| 1311 | u16 fw_seq; |
| 1312 | u16 fw_drv_pulse_wr_seq; |
| 1313 | u32 func_stx; |
| 1314 | |
| 1315 | struct link_params link_params; |
| 1316 | struct link_vars link_vars; |
Vladislav Zolotarov | 2ae17f6 | 2011-05-04 23:48:23 +0000 | [diff] [blame] | 1317 | u32 link_cnt; |
| 1318 | struct bnx2x_link_report_data last_reported_link; |
| 1319 | |
Eilon Greenstein | 01cd452 | 2009-08-12 08:23:08 +0000 | [diff] [blame] | 1320 | struct mdio_if_info mdio; |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 1321 | |
| 1322 | struct bnx2x_common common; |
| 1323 | struct bnx2x_port port; |
| 1324 | |
Eilon Greenstein | 8a1c38d | 2009-02-12 08:36:40 +0000 | [diff] [blame] | 1325 | struct cmng_struct_per_port cmng; |
| 1326 | u32 vn_weight_sum; |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 1327 | u32 mf_config[E1HVN_MAX]; |
| 1328 | u32 mf2_config[E2_FUNC_MAX]; |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 1329 | u32 path_has_ovlan; /* E3 */ |
Dmitry Kravkov | fb3bff1 | 2010-10-06 03:26:40 +0000 | [diff] [blame] | 1330 | u16 mf_ov; |
| 1331 | u8 mf_mode; |
Dmitry Kravkov | f85582f | 2010-10-06 03:34:21 +0000 | [diff] [blame] | 1332 | #define IS_MF(bp) (bp->mf_mode != 0) |
Dmitry Kravkov | 0793f83f | 2010-12-01 12:39:28 -0800 | [diff] [blame] | 1333 | #define IS_MF_SI(bp) (bp->mf_mode == MULTI_FUNCTION_SI) |
| 1334 | #define IS_MF_SD(bp) (bp->mf_mode == MULTI_FUNCTION_SD) |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 1335 | |
Eliezer Tamir | f141064 | 2008-02-28 11:51:50 -0800 | [diff] [blame] | 1336 | u8 wol; |
| 1337 | |
Dmitry Kravkov | fe603b4 | 2012-02-20 09:59:11 +0000 | [diff] [blame] | 1338 | bool gro_check; |
| 1339 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 1340 | int rx_ring_size; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 1341 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 1342 | u16 tx_quick_cons_trip_int; |
| 1343 | u16 tx_quick_cons_trip; |
| 1344 | u16 tx_ticks_int; |
| 1345 | u16 tx_ticks; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 1346 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 1347 | u16 rx_quick_cons_trip_int; |
| 1348 | u16 rx_quick_cons_trip; |
| 1349 | u16 rx_ticks_int; |
| 1350 | u16 rx_ticks; |
Vladislav Zolotarov | cdaa7cb | 2010-04-19 01:13:57 +0000 | [diff] [blame] | 1351 | /* Maximal coalescing timeout in us */ |
| 1352 | #define BNX2X_MAX_COALESCE_TOUT (0xf0*12) |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 1353 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 1354 | u32 lin_cnt; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 1355 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 1356 | u16 state; |
Eilon Greenstein | 356e238 | 2009-02-12 08:38:32 +0000 | [diff] [blame] | 1357 | #define BNX2X_STATE_CLOSED 0 |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 1358 | #define BNX2X_STATE_OPENING_WAIT4_LOAD 0x1000 |
| 1359 | #define BNX2X_STATE_OPENING_WAIT4_PORT 0x2000 |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 1360 | #define BNX2X_STATE_OPEN 0x3000 |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 1361 | #define BNX2X_STATE_CLOSING_WAIT4_HALT 0x4000 |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 1362 | #define BNX2X_STATE_CLOSING_WAIT4_DELETE 0x5000 |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 1363 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 1364 | #define BNX2X_STATE_DIAG 0xe000 |
| 1365 | #define BNX2X_STATE_ERROR 0xf000 |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 1366 | |
Eilon Greenstein | 555f6c7 | 2009-02-12 08:36:11 +0000 | [diff] [blame] | 1367 | int multi_mode; |
Ariel Elior | 6383c0b | 2011-07-14 08:31:57 +0000 | [diff] [blame] | 1368 | #define BNX2X_MAX_PRIORITY 8 |
| 1369 | #define BNX2X_MAX_ENTRIES_PER_PRI 16 |
| 1370 | #define BNX2X_MAX_COS 3 |
| 1371 | #define BNX2X_MAX_TX_COS 2 |
Vladislav Zolotarov | 54b9dda | 2009-11-16 06:05:58 +0000 | [diff] [blame] | 1372 | int num_queues; |
Dmitry Kravkov | 5d7cd49 | 2010-07-27 12:32:19 +0000 | [diff] [blame] | 1373 | int disable_tpa; |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 1374 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 1375 | u32 rx_mode; |
| 1376 | #define BNX2X_RX_MODE_NONE 0 |
| 1377 | #define BNX2X_RX_MODE_NORMAL 1 |
| 1378 | #define BNX2X_RX_MODE_ALLMULTI 2 |
| 1379 | #define BNX2X_RX_MODE_PROMISC 3 |
| 1380 | #define BNX2X_MAX_MULTICAST 64 |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 1381 | |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 1382 | u8 igu_dsb_id; |
| 1383 | u8 igu_base_sb; |
| 1384 | u8 igu_sb_cnt; |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 1385 | dma_addr_t def_status_blk_mapping; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 1386 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 1387 | struct bnx2x_slowpath *slowpath; |
| 1388 | dma_addr_t slowpath_mapping; |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 1389 | |
| 1390 | /* Total number of FW statistics requests */ |
| 1391 | u8 fw_stats_num; |
| 1392 | |
| 1393 | /* |
| 1394 | * This is a memory buffer that will contain both statistics |
| 1395 | * ramrod request and data. |
| 1396 | */ |
| 1397 | void *fw_stats; |
| 1398 | dma_addr_t fw_stats_mapping; |
| 1399 | |
| 1400 | /* |
| 1401 | * FW statistics request shortcut (points at the |
| 1402 | * beginning of fw_stats buffer). |
| 1403 | */ |
| 1404 | struct bnx2x_fw_stats_req *fw_stats_req; |
| 1405 | dma_addr_t fw_stats_req_mapping; |
| 1406 | int fw_stats_req_sz; |
| 1407 | |
| 1408 | /* |
| 1409 | * FW statistics data shortcut (points at the begining of |
| 1410 | * fw_stats buffer + fw_stats_req_sz). |
| 1411 | */ |
| 1412 | struct bnx2x_fw_stats_data *fw_stats_data; |
| 1413 | dma_addr_t fw_stats_data_mapping; |
| 1414 | int fw_stats_data_sz; |
| 1415 | |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 1416 | struct hw_context context; |
| 1417 | |
| 1418 | struct bnx2x_ilt *ilt; |
| 1419 | #define BP_ILT(bp) ((bp)->ilt) |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 1420 | #define ILT_MAX_LINES 256 |
Ariel Elior | 6383c0b | 2011-07-14 08:31:57 +0000 | [diff] [blame] | 1421 | /* |
| 1422 | * Maximum supported number of RSS queues: number of IGU SBs minus one that goes |
| 1423 | * to CNIC. |
| 1424 | */ |
| 1425 | #define BNX2X_MAX_RSS_COUNT(bp) ((bp)->igu_sb_cnt - CNIC_PRESENT) |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 1426 | |
Ariel Elior | 6383c0b | 2011-07-14 08:31:57 +0000 | [diff] [blame] | 1427 | /* |
| 1428 | * Maximum CID count that might be required by the bnx2x: |
| 1429 | * Max Tss * Max_Tx_Multi_Cos + CNIC L2 Clients (FCoE and iSCSI related) |
| 1430 | */ |
| 1431 | #define BNX2X_L2_CID_COUNT(bp) (MAX_TXQS_PER_COS * BNX2X_MULTI_TX_COS +\ |
| 1432 | NON_ETH_CONTEXT_USE + CNIC_PRESENT) |
| 1433 | #define L2_ILT_LINES(bp) (DIV_ROUND_UP(BNX2X_L2_CID_COUNT(bp),\ |
| 1434 | ILT_PAGE_CIDS)) |
| 1435 | #define BNX2X_DB_SIZE(bp) (BNX2X_L2_CID_COUNT(bp) * (1 << BNX2X_DB_SHIFT)) |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 1436 | |
| 1437 | int qm_cid_count; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 1438 | |
Eilon Greenstein | a18f512 | 2009-08-12 08:23:26 +0000 | [diff] [blame] | 1439 | int dropless_fc; |
| 1440 | |
Michael Chan | 37b091b | 2009-10-10 13:46:55 +0000 | [diff] [blame] | 1441 | #ifdef BCM_CNIC |
| 1442 | u32 cnic_flags; |
| 1443 | #define BNX2X_CNIC_FLAG_MAC_SET 1 |
Michael Chan | 37b091b | 2009-10-10 13:46:55 +0000 | [diff] [blame] | 1444 | void *t2; |
| 1445 | dma_addr_t t2_mapping; |
Eric Dumazet | 13707f9 | 2011-01-26 19:28:23 +0000 | [diff] [blame] | 1446 | struct cnic_ops __rcu *cnic_ops; |
Michael Chan | 37b091b | 2009-10-10 13:46:55 +0000 | [diff] [blame] | 1447 | void *cnic_data; |
| 1448 | u32 cnic_tag; |
| 1449 | struct cnic_eth_dev cnic_eth_dev; |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 1450 | union host_hc_status_block cnic_sb; |
Michael Chan | 37b091b | 2009-10-10 13:46:55 +0000 | [diff] [blame] | 1451 | dma_addr_t cnic_sb_mapping; |
Michael Chan | 37b091b | 2009-10-10 13:46:55 +0000 | [diff] [blame] | 1452 | struct eth_spe *cnic_kwq; |
| 1453 | struct eth_spe *cnic_kwq_prod; |
| 1454 | struct eth_spe *cnic_kwq_cons; |
| 1455 | struct eth_spe *cnic_kwq_last; |
| 1456 | u16 cnic_kwq_pending; |
| 1457 | u16 cnic_spq_pending; |
Vladislav Zolotarov | ec6ba94 | 2010-12-13 05:44:01 +0000 | [diff] [blame] | 1458 | u8 fip_mac[ETH_ALEN]; |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 1459 | struct mutex cnic_mutex; |
| 1460 | struct bnx2x_vlan_mac_obj iscsi_l2_mac_obj; |
| 1461 | |
| 1462 | /* Start index of the "special" (CNIC related) L2 cleints */ |
| 1463 | u8 cnic_base_cl_id; |
Michael Chan | 37b091b | 2009-10-10 13:46:55 +0000 | [diff] [blame] | 1464 | #endif |
| 1465 | |
Eilon Greenstein | ad8d394 | 2008-06-23 20:29:02 -0700 | [diff] [blame] | 1466 | int dmae_ready; |
| 1467 | /* used to synchronize dmae accesses */ |
Vladislav Zolotarov | 6e30dd4 | 2011-02-06 11:25:41 -0800 | [diff] [blame] | 1468 | spinlock_t dmae_lock; |
Eilon Greenstein | ad8d394 | 2008-06-23 20:29:02 -0700 | [diff] [blame] | 1469 | |
Eilon Greenstein | c4ff7cb | 2009-10-15 00:18:27 -0700 | [diff] [blame] | 1470 | /* used to protect the FW mail box */ |
| 1471 | struct mutex fw_mb_mutex; |
| 1472 | |
Yitchak Gertner | bb2a0f7 | 2008-06-23 20:33:36 -0700 | [diff] [blame] | 1473 | /* used to synchronize stats collecting */ |
| 1474 | int stats_state; |
Vladislav Zolotarov | a13773a | 2010-07-21 05:59:01 +0000 | [diff] [blame] | 1475 | |
| 1476 | /* used for synchronization of concurrent threads statistics handling */ |
| 1477 | spinlock_t stats_lock; |
| 1478 | |
Yitchak Gertner | bb2a0f7 | 2008-06-23 20:33:36 -0700 | [diff] [blame] | 1479 | /* used by dmae command loader */ |
| 1480 | struct dmae_command stats_dmae; |
| 1481 | int executer_idx; |
Eilon Greenstein | ad8d394 | 2008-06-23 20:29:02 -0700 | [diff] [blame] | 1482 | |
Yitchak Gertner | bb2a0f7 | 2008-06-23 20:33:36 -0700 | [diff] [blame] | 1483 | u16 stats_counter; |
Yitchak Gertner | bb2a0f7 | 2008-06-23 20:33:36 -0700 | [diff] [blame] | 1484 | struct bnx2x_eth_stats eth_stats; |
Yuval Mintz | cb4dca2 | 2012-03-18 10:33:44 +0000 | [diff] [blame] | 1485 | struct host_func_stats func_stats; |
Mintz Yuval | 1355b70 | 2012-02-15 02:10:22 +0000 | [diff] [blame] | 1486 | struct bnx2x_eth_stats_old eth_stats_old; |
| 1487 | struct bnx2x_net_stats_old net_stats_old; |
| 1488 | struct bnx2x_fw_port_stats_old fw_stats_old; |
| 1489 | bool stats_init; |
Yitchak Gertner | bb2a0f7 | 2008-06-23 20:33:36 -0700 | [diff] [blame] | 1490 | |
| 1491 | struct z_stream_s *strm; |
| 1492 | void *gunzip_buf; |
| 1493 | dma_addr_t gunzip_mapping; |
| 1494 | int gunzip_outlen; |
Eilon Greenstein | ad8d394 | 2008-06-23 20:29:02 -0700 | [diff] [blame] | 1495 | #define FW_BUF_SIZE 0x8000 |
Eilon Greenstein | 573f203 | 2009-08-12 08:24:14 +0000 | [diff] [blame] | 1496 | #define GUNZIP_BUF(bp) (bp->gunzip_buf) |
| 1497 | #define GUNZIP_PHYS(bp) (bp->gunzip_mapping) |
| 1498 | #define GUNZIP_OUTLEN(bp) (bp->gunzip_outlen) |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 1499 | |
Eilon Greenstein | ab6ad5a | 2009-08-12 08:24:29 +0000 | [diff] [blame] | 1500 | struct raw_op *init_ops; |
Vladislav Zolotarov | 94a78b7 | 2009-04-27 03:27:43 -0700 | [diff] [blame] | 1501 | /* Init blocks offsets inside init_ops */ |
Eilon Greenstein | ab6ad5a | 2009-08-12 08:24:29 +0000 | [diff] [blame] | 1502 | u16 *init_ops_offsets; |
Vladislav Zolotarov | 94a78b7 | 2009-04-27 03:27:43 -0700 | [diff] [blame] | 1503 | /* Data blob - has 32 bit granularity */ |
Eilon Greenstein | ab6ad5a | 2009-08-12 08:24:29 +0000 | [diff] [blame] | 1504 | u32 *init_data; |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 1505 | u32 init_mode_flags; |
| 1506 | #define INIT_MODE_FLAGS(bp) (bp->init_mode_flags) |
Vladislav Zolotarov | 94a78b7 | 2009-04-27 03:27:43 -0700 | [diff] [blame] | 1507 | /* Zipped PRAM blobs - raw data */ |
Eilon Greenstein | ab6ad5a | 2009-08-12 08:24:29 +0000 | [diff] [blame] | 1508 | const u8 *tsem_int_table_data; |
| 1509 | const u8 *tsem_pram_data; |
| 1510 | const u8 *usem_int_table_data; |
| 1511 | const u8 *usem_pram_data; |
| 1512 | const u8 *xsem_int_table_data; |
| 1513 | const u8 *xsem_pram_data; |
| 1514 | const u8 *csem_int_table_data; |
| 1515 | const u8 *csem_pram_data; |
Eilon Greenstein | 573f203 | 2009-08-12 08:24:14 +0000 | [diff] [blame] | 1516 | #define INIT_OPS(bp) (bp->init_ops) |
| 1517 | #define INIT_OPS_OFFSETS(bp) (bp->init_ops_offsets) |
| 1518 | #define INIT_DATA(bp) (bp->init_data) |
| 1519 | #define INIT_TSEM_INT_TABLE_DATA(bp) (bp->tsem_int_table_data) |
| 1520 | #define INIT_TSEM_PRAM_DATA(bp) (bp->tsem_pram_data) |
| 1521 | #define INIT_USEM_INT_TABLE_DATA(bp) (bp->usem_int_table_data) |
| 1522 | #define INIT_USEM_PRAM_DATA(bp) (bp->usem_pram_data) |
| 1523 | #define INIT_XSEM_INT_TABLE_DATA(bp) (bp->xsem_int_table_data) |
| 1524 | #define INIT_XSEM_PRAM_DATA(bp) (bp->xsem_pram_data) |
| 1525 | #define INIT_CSEM_INT_TABLE_DATA(bp) (bp->csem_int_table_data) |
| 1526 | #define INIT_CSEM_PRAM_DATA(bp) (bp->csem_pram_data) |
| 1527 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 1528 | #define PHY_FW_VER_LEN 20 |
Vladislav Zolotarov | 34f24c7 | 2010-04-19 01:13:23 +0000 | [diff] [blame] | 1529 | char fw_ver[32]; |
Eilon Greenstein | ab6ad5a | 2009-08-12 08:24:29 +0000 | [diff] [blame] | 1530 | const struct firmware *firmware; |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 1531 | |
Shmulik Ravid | 785b9b1 | 2010-12-30 06:27:03 +0000 | [diff] [blame] | 1532 | /* DCB support on/off */ |
| 1533 | u16 dcb_state; |
| 1534 | #define BNX2X_DCB_STATE_OFF 0 |
| 1535 | #define BNX2X_DCB_STATE_ON 1 |
| 1536 | |
| 1537 | /* DCBX engine mode */ |
| 1538 | int dcbx_enabled; |
| 1539 | #define BNX2X_DCBX_ENABLED_OFF 0 |
| 1540 | #define BNX2X_DCBX_ENABLED_ON_NEG_OFF 1 |
| 1541 | #define BNX2X_DCBX_ENABLED_ON_NEG_ON 2 |
| 1542 | #define BNX2X_DCBX_ENABLED_INVALID (-1) |
| 1543 | |
| 1544 | bool dcbx_mode_uset; |
| 1545 | |
Vladislav Zolotarov | e4901dd | 2010-12-13 05:44:18 +0000 | [diff] [blame] | 1546 | struct bnx2x_config_dcbx_params dcbx_config_params; |
Vladislav Zolotarov | e4901dd | 2010-12-13 05:44:18 +0000 | [diff] [blame] | 1547 | struct bnx2x_dcbx_port_params dcbx_port_params; |
| 1548 | int dcb_version; |
| 1549 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 1550 | /* CAM credit pools */ |
| 1551 | struct bnx2x_credit_pool_obj macs_pool; |
| 1552 | |
| 1553 | /* RX_MODE object */ |
| 1554 | struct bnx2x_rx_mode_obj rx_mode_obj; |
| 1555 | |
| 1556 | /* MCAST object */ |
| 1557 | struct bnx2x_mcast_obj mcast_obj; |
| 1558 | |
| 1559 | /* RSS configuration object */ |
| 1560 | struct bnx2x_rss_config_obj rss_conf_obj; |
| 1561 | |
| 1562 | /* Function State controlling object */ |
| 1563 | struct bnx2x_func_sp_obj func_obj; |
| 1564 | |
| 1565 | unsigned long sp_state; |
| 1566 | |
Ariel Elior | 7be08a7 | 2011-07-14 08:31:19 +0000 | [diff] [blame] | 1567 | /* operation indication for the sp_rtnl task */ |
| 1568 | unsigned long sp_rtnl_state; |
| 1569 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 1570 | /* DCBX Negotation results */ |
Vladislav Zolotarov | e4901dd | 2010-12-13 05:44:18 +0000 | [diff] [blame] | 1571 | struct dcbx_features dcbx_local_feat; |
| 1572 | u32 dcbx_error; |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 1573 | |
Shmulik Ravid | 0be6bc6 | 2011-05-18 02:55:31 +0000 | [diff] [blame] | 1574 | #ifdef BCM_DCBNL |
| 1575 | struct dcbx_features dcbx_remote_feat; |
| 1576 | u32 dcbx_remote_flags; |
| 1577 | #endif |
Dmitry Kravkov | e3835b9 | 2011-03-06 10:50:44 +0000 | [diff] [blame] | 1578 | u32 pending_max; |
Ariel Elior | 6383c0b | 2011-07-14 08:31:57 +0000 | [diff] [blame] | 1579 | |
| 1580 | /* multiple tx classes of service */ |
| 1581 | u8 max_cos; |
| 1582 | |
| 1583 | /* priority to cos mapping */ |
| 1584 | u8 prio_to_cos[8]; |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 1585 | }; |
| 1586 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 1587 | /* Tx queues may be less or equal to Rx queues */ |
| 1588 | extern int num_queues; |
Vladislav Zolotarov | 54b9dda | 2009-11-16 06:05:58 +0000 | [diff] [blame] | 1589 | #define BNX2X_NUM_QUEUES(bp) (bp->num_queues) |
Ariel Elior | 6383c0b | 2011-07-14 08:31:57 +0000 | [diff] [blame] | 1590 | #define BNX2X_NUM_ETH_QUEUES(bp) (BNX2X_NUM_QUEUES(bp) - NON_ETH_CONTEXT_USE) |
| 1591 | #define BNX2X_NUM_RX_QUEUES(bp) BNX2X_NUM_QUEUES(bp) |
Vladislav Zolotarov | ec6ba94 | 2010-12-13 05:44:01 +0000 | [diff] [blame] | 1592 | |
Vladislav Zolotarov | 54b9dda | 2009-11-16 06:05:58 +0000 | [diff] [blame] | 1593 | #define is_multi(bp) (BNX2X_NUM_QUEUES(bp) > 1) |
Eilon Greenstein | 3196a88 | 2008-08-13 15:58:49 -0700 | [diff] [blame] | 1594 | |
Ariel Elior | 6383c0b | 2011-07-14 08:31:57 +0000 | [diff] [blame] | 1595 | #define BNX2X_MAX_QUEUES(bp) BNX2X_MAX_RSS_COUNT(bp) |
| 1596 | /* #define is_eth_multi(bp) (BNX2X_NUM_ETH_QUEUES(bp) > 1) */ |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 1597 | |
| 1598 | #define RSS_IPV4_CAP_MASK \ |
| 1599 | TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_CAPABILITY |
| 1600 | |
| 1601 | #define RSS_IPV4_TCP_CAP_MASK \ |
| 1602 | TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_TCP_CAPABILITY |
| 1603 | |
| 1604 | #define RSS_IPV6_CAP_MASK \ |
| 1605 | TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_CAPABILITY |
| 1606 | |
| 1607 | #define RSS_IPV6_TCP_CAP_MASK \ |
| 1608 | TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_TCP_CAPABILITY |
| 1609 | |
| 1610 | /* func init flags */ |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 1611 | #define FUNC_FLG_RSS 0x0001 |
| 1612 | #define FUNC_FLG_STATS 0x0002 |
| 1613 | /* removed FUNC_FLG_UNMATCHED 0x0004 */ |
| 1614 | #define FUNC_FLG_TPA 0x0008 |
| 1615 | #define FUNC_FLG_SPQ 0x0010 |
| 1616 | #define FUNC_FLG_LEADING 0x0020 /* PF only */ |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 1617 | |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 1618 | |
| 1619 | struct bnx2x_func_init_params { |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 1620 | /* dma */ |
| 1621 | dma_addr_t fw_stat_map; /* valid iff FUNC_FLG_STATS */ |
| 1622 | dma_addr_t spq_map; /* valid iff FUNC_FLG_SPQ */ |
| 1623 | |
| 1624 | u16 func_flgs; |
| 1625 | u16 func_id; /* abs fid */ |
| 1626 | u16 pf_id; |
| 1627 | u16 spq_prod; /* valid iff FUNC_FLG_SPQ */ |
| 1628 | }; |
| 1629 | |
Vladislav Zolotarov | ec6ba94 | 2010-12-13 05:44:01 +0000 | [diff] [blame] | 1630 | #define for_each_eth_queue(bp, var) \ |
Ariel Elior | 6383c0b | 2011-07-14 08:31:57 +0000 | [diff] [blame] | 1631 | for ((var) = 0; (var) < BNX2X_NUM_ETH_QUEUES(bp); (var)++) |
Eilon Greenstein | 3196a88 | 2008-08-13 15:58:49 -0700 | [diff] [blame] | 1632 | |
Vladislav Zolotarov | ec6ba94 | 2010-12-13 05:44:01 +0000 | [diff] [blame] | 1633 | #define for_each_nondefault_eth_queue(bp, var) \ |
Ariel Elior | 6383c0b | 2011-07-14 08:31:57 +0000 | [diff] [blame] | 1634 | for ((var) = 1; (var) < BNX2X_NUM_ETH_QUEUES(bp); (var)++) |
Vladislav Zolotarov | ec6ba94 | 2010-12-13 05:44:01 +0000 | [diff] [blame] | 1635 | |
| 1636 | #define for_each_queue(bp, var) \ |
Ariel Elior | 6383c0b | 2011-07-14 08:31:57 +0000 | [diff] [blame] | 1637 | for ((var) = 0; (var) < BNX2X_NUM_QUEUES(bp); (var)++) \ |
Vladislav Zolotarov | ec6ba94 | 2010-12-13 05:44:01 +0000 | [diff] [blame] | 1638 | if (skip_queue(bp, var)) \ |
| 1639 | continue; \ |
| 1640 | else |
| 1641 | |
Ariel Elior | 6383c0b | 2011-07-14 08:31:57 +0000 | [diff] [blame] | 1642 | /* Skip forwarding FP */ |
Vladislav Zolotarov | ec6ba94 | 2010-12-13 05:44:01 +0000 | [diff] [blame] | 1643 | #define for_each_rx_queue(bp, var) \ |
Ariel Elior | 6383c0b | 2011-07-14 08:31:57 +0000 | [diff] [blame] | 1644 | for ((var) = 0; (var) < BNX2X_NUM_QUEUES(bp); (var)++) \ |
Vladislav Zolotarov | ec6ba94 | 2010-12-13 05:44:01 +0000 | [diff] [blame] | 1645 | if (skip_rx_queue(bp, var)) \ |
| 1646 | continue; \ |
| 1647 | else |
| 1648 | |
Ariel Elior | 6383c0b | 2011-07-14 08:31:57 +0000 | [diff] [blame] | 1649 | /* Skip OOO FP */ |
Vladislav Zolotarov | ec6ba94 | 2010-12-13 05:44:01 +0000 | [diff] [blame] | 1650 | #define for_each_tx_queue(bp, var) \ |
Ariel Elior | 6383c0b | 2011-07-14 08:31:57 +0000 | [diff] [blame] | 1651 | for ((var) = 0; (var) < BNX2X_NUM_QUEUES(bp); (var)++) \ |
Vladislav Zolotarov | ec6ba94 | 2010-12-13 05:44:01 +0000 | [diff] [blame] | 1652 | if (skip_tx_queue(bp, var)) \ |
| 1653 | continue; \ |
| 1654 | else |
| 1655 | |
| 1656 | #define for_each_nondefault_queue(bp, var) \ |
Ariel Elior | 6383c0b | 2011-07-14 08:31:57 +0000 | [diff] [blame] | 1657 | for ((var) = 1; (var) < BNX2X_NUM_QUEUES(bp); (var)++) \ |
Vladislav Zolotarov | ec6ba94 | 2010-12-13 05:44:01 +0000 | [diff] [blame] | 1658 | if (skip_queue(bp, var)) \ |
| 1659 | continue; \ |
| 1660 | else |
| 1661 | |
Ariel Elior | 6383c0b | 2011-07-14 08:31:57 +0000 | [diff] [blame] | 1662 | #define for_each_cos_in_tx_queue(fp, var) \ |
| 1663 | for ((var) = 0; (var) < (fp)->max_cos; (var)++) |
| 1664 | |
Vladislav Zolotarov | ec6ba94 | 2010-12-13 05:44:01 +0000 | [diff] [blame] | 1665 | /* skip rx queue |
Linus Torvalds | 008d23e | 2011-01-13 10:05:56 -0800 | [diff] [blame] | 1666 | * if FCOE l2 support is disabled and this is the fcoe L2 queue |
Vladislav Zolotarov | ec6ba94 | 2010-12-13 05:44:01 +0000 | [diff] [blame] | 1667 | */ |
| 1668 | #define skip_rx_queue(bp, idx) (NO_FCOE(bp) && IS_FCOE_IDX(idx)) |
| 1669 | |
| 1670 | /* skip tx queue |
Linus Torvalds | 008d23e | 2011-01-13 10:05:56 -0800 | [diff] [blame] | 1671 | * if FCOE l2 support is disabled and this is the fcoe L2 queue |
Vladislav Zolotarov | ec6ba94 | 2010-12-13 05:44:01 +0000 | [diff] [blame] | 1672 | */ |
| 1673 | #define skip_tx_queue(bp, idx) (NO_FCOE(bp) && IS_FCOE_IDX(idx)) |
| 1674 | |
| 1675 | #define skip_queue(bp, idx) (NO_FCOE(bp) && IS_FCOE_IDX(idx)) |
Eilon Greenstein | 3196a88 | 2008-08-13 15:58:49 -0700 | [diff] [blame] | 1676 | |
Dmitry Kravkov | f85582f | 2010-10-06 03:34:21 +0000 | [diff] [blame] | 1677 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 1678 | |
| 1679 | |
| 1680 | /** |
| 1681 | * bnx2x_set_mac_one - configure a single MAC address |
| 1682 | * |
| 1683 | * @bp: driver handle |
| 1684 | * @mac: MAC to configure |
| 1685 | * @obj: MAC object handle |
| 1686 | * @set: if 'true' add a new MAC, otherwise - delete |
| 1687 | * @mac_type: the type of the MAC to configure (e.g. ETH, UC list) |
| 1688 | * @ramrod_flags: RAMROD_XXX flags (e.g. RAMROD_CONT, RAMROD_COMP_WAIT) |
| 1689 | * |
| 1690 | * Configures one MAC according to provided parameters or continues the |
| 1691 | * execution of previously scheduled commands if RAMROD_CONT is set in |
| 1692 | * ramrod_flags. |
| 1693 | * |
| 1694 | * Returns zero if operation has successfully completed, a positive value if the |
| 1695 | * operation has been successfully scheduled and a negative - if a requested |
| 1696 | * operations has failed. |
| 1697 | */ |
| 1698 | int bnx2x_set_mac_one(struct bnx2x *bp, u8 *mac, |
| 1699 | struct bnx2x_vlan_mac_obj *obj, bool set, |
| 1700 | int mac_type, unsigned long *ramrod_flags); |
| 1701 | /** |
| 1702 | * Deletes all MACs configured for the specific MAC object. |
| 1703 | * |
| 1704 | * @param bp Function driver instance |
| 1705 | * @param mac_obj MAC object to cleanup |
| 1706 | * |
| 1707 | * @return zero if all MACs were cleaned |
| 1708 | */ |
| 1709 | |
| 1710 | /** |
| 1711 | * bnx2x_del_all_macs - delete all MACs configured for the specific MAC object |
| 1712 | * |
| 1713 | * @bp: driver handle |
| 1714 | * @mac_obj: MAC object handle |
| 1715 | * @mac_type: type of the MACs to clear (BNX2X_XXX_MAC) |
| 1716 | * @wait_for_comp: if 'true' block until completion |
| 1717 | * |
| 1718 | * Deletes all MACs of the specific type (e.g. ETH, UC list). |
| 1719 | * |
| 1720 | * Returns zero if operation has successfully completed, a positive value if the |
| 1721 | * operation has been successfully scheduled and a negative - if a requested |
| 1722 | * operations has failed. |
| 1723 | */ |
| 1724 | int bnx2x_del_all_macs(struct bnx2x *bp, |
| 1725 | struct bnx2x_vlan_mac_obj *mac_obj, |
| 1726 | int mac_type, bool wait_for_comp); |
| 1727 | |
| 1728 | /* Init Function API */ |
| 1729 | void bnx2x_func_init(struct bnx2x *bp, struct bnx2x_func_init_params *p); |
| 1730 | int bnx2x_get_gpio(struct bnx2x *bp, int gpio_num, u8 port); |
| 1731 | int bnx2x_set_gpio(struct bnx2x *bp, int gpio_num, u32 mode, u8 port); |
| 1732 | int bnx2x_set_mult_gpio(struct bnx2x *bp, u8 pins, u32 mode); |
| 1733 | int bnx2x_set_gpio_int(struct bnx2x *bp, int gpio_num, u32 mode, u8 port); |
Vladislav Zolotarov | 2ae17f6 | 2011-05-04 23:48:23 +0000 | [diff] [blame] | 1734 | void bnx2x_read_mf_cfg(struct bnx2x *bp); |
| 1735 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 1736 | |
Dmitry Kravkov | f85582f | 2010-10-06 03:34:21 +0000 | [diff] [blame] | 1737 | /* dmae */ |
Yaniv Rosner | c18487e | 2008-06-23 20:27:52 -0700 | [diff] [blame] | 1738 | void bnx2x_read_dmae(struct bnx2x *bp, u32 src_addr, u32 len32); |
| 1739 | void bnx2x_write_dmae(struct bnx2x *bp, dma_addr_t dma_addr, u32 dst_addr, |
| 1740 | u32 len32); |
Dmitry Kravkov | f85582f | 2010-10-06 03:34:21 +0000 | [diff] [blame] | 1741 | void bnx2x_post_dmae(struct bnx2x *bp, struct dmae_command *dmae, int idx); |
| 1742 | u32 bnx2x_dmae_opcode_add_comp(u32 opcode, u8 comp_type); |
| 1743 | u32 bnx2x_dmae_opcode_clr_src_reset(u32 opcode); |
| 1744 | u32 bnx2x_dmae_opcode(struct bnx2x *bp, u8 src_type, u8 dst_type, |
| 1745 | bool with_comp, u8 comp_type); |
| 1746 | |
Dmitry Kravkov | f85582f | 2010-10-06 03:34:21 +0000 | [diff] [blame] | 1747 | |
Dmitry Kravkov | de0c62d | 2010-07-27 12:35:24 +0000 | [diff] [blame] | 1748 | void bnx2x_calc_fc_adv(struct bnx2x *bp); |
| 1749 | int bnx2x_sp_post(struct bnx2x *bp, int command, int cid, |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 1750 | u32 data_hi, u32 data_lo, int cmd_type); |
Dmitry Kravkov | de0c62d | 2010-07-27 12:35:24 +0000 | [diff] [blame] | 1751 | void bnx2x_update_coalesce(struct bnx2x *bp); |
Yaniv Rosner | 1ac9e42 | 2011-05-31 21:26:11 +0000 | [diff] [blame] | 1752 | int bnx2x_get_cur_phy_idx(struct bnx2x *bp); |
Dmitry Kravkov | f85582f | 2010-10-06 03:34:21 +0000 | [diff] [blame] | 1753 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 1754 | static inline u32 reg_poll(struct bnx2x *bp, u32 reg, u32 expected, int ms, |
| 1755 | int wait) |
| 1756 | { |
| 1757 | u32 val; |
| 1758 | |
| 1759 | do { |
| 1760 | val = REG_RD(bp, reg); |
| 1761 | if (val == expected) |
| 1762 | break; |
| 1763 | ms -= wait; |
| 1764 | msleep(wait); |
| 1765 | |
| 1766 | } while (ms > 0); |
| 1767 | |
| 1768 | return val; |
| 1769 | } |
Dmitry Kravkov | f85582f | 2010-10-06 03:34:21 +0000 | [diff] [blame] | 1770 | |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 1771 | #define BNX2X_ILT_ZALLOC(x, y, size) \ |
| 1772 | do { \ |
Vladislav Zolotarov | d245a11 | 2010-12-08 01:43:17 +0000 | [diff] [blame] | 1773 | x = dma_alloc_coherent(&bp->pdev->dev, size, y, GFP_KERNEL); \ |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 1774 | if (x) \ |
| 1775 | memset(x, 0, size); \ |
| 1776 | } while (0) |
| 1777 | |
| 1778 | #define BNX2X_ILT_FREE(x, y, size) \ |
| 1779 | do { \ |
| 1780 | if (x) { \ |
Vladislav Zolotarov | d245a11 | 2010-12-08 01:43:17 +0000 | [diff] [blame] | 1781 | dma_free_coherent(&bp->pdev->dev, size, x, y); \ |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 1782 | x = NULL; \ |
| 1783 | y = 0; \ |
| 1784 | } \ |
| 1785 | } while (0) |
| 1786 | |
| 1787 | #define ILOG2(x) (ilog2((x))) |
| 1788 | |
| 1789 | #define ILT_NUM_PAGE_ENTRIES (3072) |
| 1790 | /* In 57710/11 we use whole table since we have 8 func |
Dmitry Kravkov | f85582f | 2010-10-06 03:34:21 +0000 | [diff] [blame] | 1791 | * In 57712 we have only 4 func, but use same size per func, then only half of |
| 1792 | * the table in use |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 1793 | */ |
| 1794 | #define ILT_PER_FUNC (ILT_NUM_PAGE_ENTRIES/8) |
| 1795 | |
| 1796 | #define FUNC_ILT_BASE(func) (func * ILT_PER_FUNC) |
| 1797 | /* |
| 1798 | * the phys address is shifted right 12 bits and has an added |
| 1799 | * 1=valid bit added to the 53rd bit |
| 1800 | * then since this is a wide register(TM) |
| 1801 | * we split it into two 32 bit writes |
| 1802 | */ |
| 1803 | #define ONCHIP_ADDR1(x) ((u32)(((u64)x >> 12) & 0xFFFFFFFF)) |
| 1804 | #define ONCHIP_ADDR2(x) ((u32)((1 << 20) | ((u64)x >> 44))) |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 1805 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 1806 | /* load/unload mode */ |
| 1807 | #define LOAD_NORMAL 0 |
| 1808 | #define LOAD_OPEN 1 |
| 1809 | #define LOAD_DIAG 2 |
| 1810 | #define UNLOAD_NORMAL 0 |
| 1811 | #define UNLOAD_CLOSE 1 |
Dmitry Kravkov | f85582f | 2010-10-06 03:34:21 +0000 | [diff] [blame] | 1812 | #define UNLOAD_RECOVERY 2 |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 1813 | |
Yitchak Gertner | bb2a0f7 | 2008-06-23 20:33:36 -0700 | [diff] [blame] | 1814 | |
Eilon Greenstein | ad8d394 | 2008-06-23 20:29:02 -0700 | [diff] [blame] | 1815 | /* DMAE command defines */ |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 1816 | #define DMAE_TIMEOUT -1 |
| 1817 | #define DMAE_PCI_ERROR -2 /* E2 and onward */ |
| 1818 | #define DMAE_NOT_RDY -3 |
| 1819 | #define DMAE_PCI_ERR_FLAG 0x80000000 |
Eilon Greenstein | ad8d394 | 2008-06-23 20:29:02 -0700 | [diff] [blame] | 1820 | |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 1821 | #define DMAE_SRC_PCI 0 |
| 1822 | #define DMAE_SRC_GRC 1 |
Eilon Greenstein | ad8d394 | 2008-06-23 20:29:02 -0700 | [diff] [blame] | 1823 | |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 1824 | #define DMAE_DST_NONE 0 |
| 1825 | #define DMAE_DST_PCI 1 |
| 1826 | #define DMAE_DST_GRC 2 |
| 1827 | |
| 1828 | #define DMAE_COMP_PCI 0 |
| 1829 | #define DMAE_COMP_GRC 1 |
| 1830 | |
| 1831 | /* E2 and onward - PCI error handling in the completion */ |
| 1832 | |
| 1833 | #define DMAE_COMP_REGULAR 0 |
| 1834 | #define DMAE_COM_SET_ERR 1 |
| 1835 | |
| 1836 | #define DMAE_CMD_SRC_PCI (DMAE_SRC_PCI << \ |
| 1837 | DMAE_COMMAND_SRC_SHIFT) |
| 1838 | #define DMAE_CMD_SRC_GRC (DMAE_SRC_GRC << \ |
| 1839 | DMAE_COMMAND_SRC_SHIFT) |
| 1840 | |
| 1841 | #define DMAE_CMD_DST_PCI (DMAE_DST_PCI << \ |
| 1842 | DMAE_COMMAND_DST_SHIFT) |
| 1843 | #define DMAE_CMD_DST_GRC (DMAE_DST_GRC << \ |
| 1844 | DMAE_COMMAND_DST_SHIFT) |
| 1845 | |
| 1846 | #define DMAE_CMD_C_DST_PCI (DMAE_COMP_PCI << \ |
| 1847 | DMAE_COMMAND_C_DST_SHIFT) |
| 1848 | #define DMAE_CMD_C_DST_GRC (DMAE_COMP_GRC << \ |
| 1849 | DMAE_COMMAND_C_DST_SHIFT) |
Eilon Greenstein | ad8d394 | 2008-06-23 20:29:02 -0700 | [diff] [blame] | 1850 | |
| 1851 | #define DMAE_CMD_C_ENABLE DMAE_COMMAND_C_TYPE_ENABLE |
| 1852 | |
| 1853 | #define DMAE_CMD_ENDIANITY_NO_SWAP (0 << DMAE_COMMAND_ENDIANITY_SHIFT) |
| 1854 | #define DMAE_CMD_ENDIANITY_B_SWAP (1 << DMAE_COMMAND_ENDIANITY_SHIFT) |
| 1855 | #define DMAE_CMD_ENDIANITY_DW_SWAP (2 << DMAE_COMMAND_ENDIANITY_SHIFT) |
| 1856 | #define DMAE_CMD_ENDIANITY_B_DW_SWAP (3 << DMAE_COMMAND_ENDIANITY_SHIFT) |
| 1857 | |
| 1858 | #define DMAE_CMD_PORT_0 0 |
| 1859 | #define DMAE_CMD_PORT_1 DMAE_COMMAND_PORT |
| 1860 | |
| 1861 | #define DMAE_CMD_SRC_RESET DMAE_COMMAND_SRC_RESET |
| 1862 | #define DMAE_CMD_DST_RESET DMAE_COMMAND_DST_RESET |
| 1863 | #define DMAE_CMD_E1HVN_SHIFT DMAE_COMMAND_E1HVN_SHIFT |
| 1864 | |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 1865 | #define DMAE_SRC_PF 0 |
| 1866 | #define DMAE_SRC_VF 1 |
| 1867 | |
| 1868 | #define DMAE_DST_PF 0 |
| 1869 | #define DMAE_DST_VF 1 |
| 1870 | |
| 1871 | #define DMAE_C_SRC 0 |
| 1872 | #define DMAE_C_DST 1 |
| 1873 | |
Eilon Greenstein | ad8d394 | 2008-06-23 20:29:02 -0700 | [diff] [blame] | 1874 | #define DMAE_LEN32_RD_MAX 0x80 |
Vladislav Zolotarov | 02e3c6c | 2010-04-19 01:13:33 +0000 | [diff] [blame] | 1875 | #define DMAE_LEN32_WR_MAX(bp) (CHIP_IS_E1(bp) ? 0x400 : 0x2000) |
Eilon Greenstein | ad8d394 | 2008-06-23 20:29:02 -0700 | [diff] [blame] | 1876 | |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 1877 | #define DMAE_COMP_VAL 0x60d0d0ae /* E2 and on - upper bit |
| 1878 | indicates eror */ |
Eilon Greenstein | ad8d394 | 2008-06-23 20:29:02 -0700 | [diff] [blame] | 1879 | |
| 1880 | #define MAX_DMAE_C_PER_PORT 8 |
Eilon Greenstein | ab6ad5a | 2009-08-12 08:24:29 +0000 | [diff] [blame] | 1881 | #define INIT_DMAE_C(bp) (BP_PORT(bp) * MAX_DMAE_C_PER_PORT + \ |
David S. Miller | 8decf86 | 2011-09-22 03:23:13 -0400 | [diff] [blame] | 1882 | BP_VN(bp)) |
Eilon Greenstein | ab6ad5a | 2009-08-12 08:24:29 +0000 | [diff] [blame] | 1883 | #define PMF_DMAE_C(bp) (BP_PORT(bp) * MAX_DMAE_C_PER_PORT + \ |
Eilon Greenstein | ad8d394 | 2008-06-23 20:29:02 -0700 | [diff] [blame] | 1884 | E1HVN_MAX) |
| 1885 | |
Eliezer Tamir | 2504795 | 2008-02-28 11:50:16 -0800 | [diff] [blame] | 1886 | /* PCIE link and speed */ |
| 1887 | #define PCICFG_LINK_WIDTH 0x1f00000 |
| 1888 | #define PCICFG_LINK_WIDTH_SHIFT 20 |
| 1889 | #define PCICFG_LINK_SPEED 0xf0000 |
| 1890 | #define PCICFG_LINK_SPEED_SHIFT 16 |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 1891 | |
Yitchak Gertner | bb2a0f7 | 2008-06-23 20:33:36 -0700 | [diff] [blame] | 1892 | |
Eilon Greenstein | d3d4f49 | 2009-02-12 08:36:27 +0000 | [diff] [blame] | 1893 | #define BNX2X_NUM_TESTS 7 |
Yitchak Gertner | bb2a0f7 | 2008-06-23 20:33:36 -0700 | [diff] [blame] | 1894 | |
Eilon Greenstein | b5bf906 | 2009-02-12 08:38:08 +0000 | [diff] [blame] | 1895 | #define BNX2X_PHY_LOOPBACK 0 |
| 1896 | #define BNX2X_MAC_LOOPBACK 1 |
| 1897 | #define BNX2X_PHY_LOOPBACK_FAILED 1 |
| 1898 | #define BNX2X_MAC_LOOPBACK_FAILED 2 |
Yitchak Gertner | bb2a0f7 | 2008-06-23 20:33:36 -0700 | [diff] [blame] | 1899 | #define BNX2X_LOOPBACK_FAILED (BNX2X_MAC_LOOPBACK_FAILED | \ |
| 1900 | BNX2X_PHY_LOOPBACK_FAILED) |
Eliezer Tamir | 96fc178 | 2008-02-28 11:57:55 -0800 | [diff] [blame] | 1901 | |
Vladislav Zolotarov | 7a9b255 | 2008-06-23 20:34:36 -0700 | [diff] [blame] | 1902 | |
| 1903 | #define STROM_ASSERT_ARRAY_SIZE 50 |
| 1904 | |
Eliezer Tamir | 96fc178 | 2008-02-28 11:57:55 -0800 | [diff] [blame] | 1905 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 1906 | /* must be used on a CID before placing it on a HW ring */ |
Eilon Greenstein | ab6ad5a | 2009-08-12 08:24:29 +0000 | [diff] [blame] | 1907 | #define HW_CID(bp, x) ((BP_PORT(bp) << 23) | \ |
David S. Miller | 8decf86 | 2011-09-22 03:23:13 -0400 | [diff] [blame] | 1908 | (BP_VN(bp) << BNX2X_SWCID_SHIFT) | \ |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 1909 | (x)) |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 1910 | |
Vladislav Zolotarov | 7a9b255 | 2008-06-23 20:34:36 -0700 | [diff] [blame] | 1911 | #define SP_DESC_CNT (BCM_PAGE_SIZE / sizeof(struct eth_spe)) |
| 1912 | #define MAX_SP_DESC_CNT (SP_DESC_CNT - 1) |
| 1913 | |
| 1914 | |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 1915 | #define BNX2X_BTR 4 |
Vladislav Zolotarov | 7a9b255 | 2008-06-23 20:34:36 -0700 | [diff] [blame] | 1916 | #define MAX_SPQ_PENDING 8 |
| 1917 | |
Dmitry Kravkov | ff80ee0 | 2011-02-28 03:37:11 +0000 | [diff] [blame] | 1918 | /* CMNG constants, as derived from system spec calculations */ |
| 1919 | /* default MIN rate in case VNIC min rate is configured to zero - 100Mbps */ |
| 1920 | #define DEF_MIN_RATE 100 |
Dmitry Kravkov | 9b3de1ef | 2011-03-06 10:51:37 +0000 | [diff] [blame] | 1921 | /* resolution of the rate shaping timer - 400 usec */ |
| 1922 | #define RS_PERIODIC_TIMEOUT_USEC 400 |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 1923 | /* number of bytes in single QM arbitration cycle - |
Dmitry Kravkov | ff80ee0 | 2011-02-28 03:37:11 +0000 | [diff] [blame] | 1924 | * coefficient for calculating the fairness timer */ |
| 1925 | #define QM_ARB_BYTES 160000 |
| 1926 | /* resolution of Min algorithm 1:100 */ |
| 1927 | #define MIN_RES 100 |
| 1928 | /* how many bytes above threshold for the minimal credit of Min algorithm*/ |
| 1929 | #define MIN_ABOVE_THRESH 32768 |
| 1930 | /* Fairness algorithm integration time coefficient - |
| 1931 | * for calculating the actual Tfair */ |
| 1932 | #define T_FAIR_COEF ((MIN_ABOVE_THRESH + QM_ARB_BYTES) * 8 * MIN_RES) |
| 1933 | /* Memory of fairness algorithm . 2 cycles */ |
| 1934 | #define FAIR_MEM 2 |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 1935 | |
| 1936 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 1937 | #define ATTN_NIG_FOR_FUNC (1L << 8) |
| 1938 | #define ATTN_SW_TIMER_4_FUNC (1L << 9) |
| 1939 | #define GPIO_2_FUNC (1L << 10) |
| 1940 | #define GPIO_3_FUNC (1L << 11) |
| 1941 | #define GPIO_4_FUNC (1L << 12) |
| 1942 | #define ATTN_GENERAL_ATTN_1 (1L << 13) |
| 1943 | #define ATTN_GENERAL_ATTN_2 (1L << 14) |
| 1944 | #define ATTN_GENERAL_ATTN_3 (1L << 15) |
| 1945 | #define ATTN_GENERAL_ATTN_4 (1L << 13) |
| 1946 | #define ATTN_GENERAL_ATTN_5 (1L << 14) |
| 1947 | #define ATTN_GENERAL_ATTN_6 (1L << 15) |
| 1948 | |
| 1949 | #define ATTN_HARD_WIRED_MASK 0xff00 |
| 1950 | #define ATTENTION_ID 4 |
| 1951 | |
| 1952 | |
| 1953 | /* stuff added to make the code fit 80Col */ |
| 1954 | |
| 1955 | #define BNX2X_PMF_LINK_ASSERT \ |
| 1956 | GENERAL_ATTEN_OFFSET(LINK_SYNC_ATTENTION_BIT_FUNC_0 + BP_FUNC(bp)) |
| 1957 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 1958 | #define BNX2X_MC_ASSERT_BITS \ |
| 1959 | (GENERAL_ATTEN_OFFSET(TSTORM_FATAL_ASSERT_ATTENTION_BIT) | \ |
| 1960 | GENERAL_ATTEN_OFFSET(USTORM_FATAL_ASSERT_ATTENTION_BIT) | \ |
| 1961 | GENERAL_ATTEN_OFFSET(CSTORM_FATAL_ASSERT_ATTENTION_BIT) | \ |
| 1962 | GENERAL_ATTEN_OFFSET(XSTORM_FATAL_ASSERT_ATTENTION_BIT)) |
| 1963 | |
| 1964 | #define BNX2X_MCP_ASSERT \ |
| 1965 | GENERAL_ATTEN_OFFSET(MCP_FATAL_ASSERT_ATTENTION_BIT) |
| 1966 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 1967 | #define BNX2X_GRC_TIMEOUT GENERAL_ATTEN_OFFSET(LATCHED_ATTN_TIMEOUT_GRC) |
| 1968 | #define BNX2X_GRC_RSV (GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCR) | \ |
| 1969 | GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCT) | \ |
| 1970 | GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCN) | \ |
| 1971 | GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCU) | \ |
| 1972 | GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCP) | \ |
| 1973 | GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RSVD_GRC)) |
| 1974 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 1975 | #define HW_INTERRUT_ASSERT_SET_0 \ |
| 1976 | (AEU_INPUTS_ATTN_BITS_TSDM_HW_INTERRUPT | \ |
| 1977 | AEU_INPUTS_ATTN_BITS_TCM_HW_INTERRUPT | \ |
| 1978 | AEU_INPUTS_ATTN_BITS_TSEMI_HW_INTERRUPT | \ |
Vladislav Zolotarov | c9ee920 | 2011-06-14 01:33:51 +0000 | [diff] [blame] | 1979 | AEU_INPUTS_ATTN_BITS_PBCLIENT_HW_INTERRUPT) |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 1980 | #define HW_PRTY_ASSERT_SET_0 (AEU_INPUTS_ATTN_BITS_BRB_PARITY_ERROR | \ |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 1981 | AEU_INPUTS_ATTN_BITS_PARSER_PARITY_ERROR | \ |
| 1982 | AEU_INPUTS_ATTN_BITS_TSDM_PARITY_ERROR | \ |
| 1983 | AEU_INPUTS_ATTN_BITS_SEARCHER_PARITY_ERROR |\ |
Vladislav Zolotarov | c9ee920 | 2011-06-14 01:33:51 +0000 | [diff] [blame] | 1984 | AEU_INPUTS_ATTN_BITS_TSEMI_PARITY_ERROR |\ |
| 1985 | AEU_INPUTS_ATTN_BITS_TCM_PARITY_ERROR |\ |
| 1986 | AEU_INPUTS_ATTN_BITS_PBCLIENT_PARITY_ERROR) |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 1987 | #define HW_INTERRUT_ASSERT_SET_1 \ |
| 1988 | (AEU_INPUTS_ATTN_BITS_QM_HW_INTERRUPT | \ |
| 1989 | AEU_INPUTS_ATTN_BITS_TIMERS_HW_INTERRUPT | \ |
| 1990 | AEU_INPUTS_ATTN_BITS_XSDM_HW_INTERRUPT | \ |
| 1991 | AEU_INPUTS_ATTN_BITS_XCM_HW_INTERRUPT | \ |
| 1992 | AEU_INPUTS_ATTN_BITS_XSEMI_HW_INTERRUPT | \ |
| 1993 | AEU_INPUTS_ATTN_BITS_USDM_HW_INTERRUPT | \ |
| 1994 | AEU_INPUTS_ATTN_BITS_UCM_HW_INTERRUPT | \ |
| 1995 | AEU_INPUTS_ATTN_BITS_USEMI_HW_INTERRUPT | \ |
| 1996 | AEU_INPUTS_ATTN_BITS_UPB_HW_INTERRUPT | \ |
| 1997 | AEU_INPUTS_ATTN_BITS_CSDM_HW_INTERRUPT | \ |
| 1998 | AEU_INPUTS_ATTN_BITS_CCM_HW_INTERRUPT) |
Vladislav Zolotarov | c9ee920 | 2011-06-14 01:33:51 +0000 | [diff] [blame] | 1999 | #define HW_PRTY_ASSERT_SET_1 (AEU_INPUTS_ATTN_BITS_PBF_PARITY_ERROR |\ |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 2000 | AEU_INPUTS_ATTN_BITS_QM_PARITY_ERROR | \ |
Vladislav Zolotarov | c9ee920 | 2011-06-14 01:33:51 +0000 | [diff] [blame] | 2001 | AEU_INPUTS_ATTN_BITS_TIMERS_PARITY_ERROR |\ |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 2002 | AEU_INPUTS_ATTN_BITS_XSDM_PARITY_ERROR | \ |
Vladislav Zolotarov | c9ee920 | 2011-06-14 01:33:51 +0000 | [diff] [blame] | 2003 | AEU_INPUTS_ATTN_BITS_XCM_PARITY_ERROR |\ |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 2004 | AEU_INPUTS_ATTN_BITS_XSEMI_PARITY_ERROR | \ |
Eilon Greenstein | ab6ad5a | 2009-08-12 08:24:29 +0000 | [diff] [blame] | 2005 | AEU_INPUTS_ATTN_BITS_DOORBELLQ_PARITY_ERROR |\ |
Vladislav Zolotarov | c9ee920 | 2011-06-14 01:33:51 +0000 | [diff] [blame] | 2006 | AEU_INPUTS_ATTN_BITS_NIG_PARITY_ERROR |\ |
Eilon Greenstein | ab6ad5a | 2009-08-12 08:24:29 +0000 | [diff] [blame] | 2007 | AEU_INPUTS_ATTN_BITS_VAUX_PCI_CORE_PARITY_ERROR |\ |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 2008 | AEU_INPUTS_ATTN_BITS_DEBUG_PARITY_ERROR | \ |
| 2009 | AEU_INPUTS_ATTN_BITS_USDM_PARITY_ERROR | \ |
Vladislav Zolotarov | c9ee920 | 2011-06-14 01:33:51 +0000 | [diff] [blame] | 2010 | AEU_INPUTS_ATTN_BITS_UCM_PARITY_ERROR |\ |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 2011 | AEU_INPUTS_ATTN_BITS_USEMI_PARITY_ERROR | \ |
| 2012 | AEU_INPUTS_ATTN_BITS_UPB_PARITY_ERROR | \ |
Vladislav Zolotarov | c9ee920 | 2011-06-14 01:33:51 +0000 | [diff] [blame] | 2013 | AEU_INPUTS_ATTN_BITS_CSDM_PARITY_ERROR |\ |
| 2014 | AEU_INPUTS_ATTN_BITS_CCM_PARITY_ERROR) |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 2015 | #define HW_INTERRUT_ASSERT_SET_2 \ |
| 2016 | (AEU_INPUTS_ATTN_BITS_CSEMI_HW_INTERRUPT | \ |
| 2017 | AEU_INPUTS_ATTN_BITS_CDU_HW_INTERRUPT | \ |
| 2018 | AEU_INPUTS_ATTN_BITS_DMAE_HW_INTERRUPT | \ |
| 2019 | AEU_INPUTS_ATTN_BITS_PXPPCICLOCKCLIENT_HW_INTERRUPT |\ |
| 2020 | AEU_INPUTS_ATTN_BITS_MISC_HW_INTERRUPT) |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 2021 | #define HW_PRTY_ASSERT_SET_2 (AEU_INPUTS_ATTN_BITS_CSEMI_PARITY_ERROR | \ |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 2022 | AEU_INPUTS_ATTN_BITS_PXP_PARITY_ERROR | \ |
| 2023 | AEU_INPUTS_ATTN_BITS_PXPPCICLOCKCLIENT_PARITY_ERROR |\ |
| 2024 | AEU_INPUTS_ATTN_BITS_CFC_PARITY_ERROR | \ |
| 2025 | AEU_INPUTS_ATTN_BITS_CDU_PARITY_ERROR | \ |
Vladislav Zolotarov | c9ee920 | 2011-06-14 01:33:51 +0000 | [diff] [blame] | 2026 | AEU_INPUTS_ATTN_BITS_DMAE_PARITY_ERROR |\ |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 2027 | AEU_INPUTS_ATTN_BITS_IGU_PARITY_ERROR | \ |
| 2028 | AEU_INPUTS_ATTN_BITS_MISC_PARITY_ERROR) |
| 2029 | |
Vladislav Zolotarov | 72fd071 | 2010-04-19 01:13:12 +0000 | [diff] [blame] | 2030 | #define HW_PRTY_ASSERT_SET_3 (AEU_INPUTS_ATTN_BITS_MCP_LATCHED_ROM_PARITY | \ |
| 2031 | AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_RX_PARITY | \ |
| 2032 | AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_TX_PARITY | \ |
| 2033 | AEU_INPUTS_ATTN_BITS_MCP_LATCHED_SCPAD_PARITY) |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 2034 | |
Vladislav Zolotarov | 8736c82 | 2011-07-21 07:58:36 +0000 | [diff] [blame] | 2035 | #define HW_PRTY_ASSERT_SET_4 (AEU_INPUTS_ATTN_BITS_PGLUE_PARITY_ERROR | \ |
| 2036 | AEU_INPUTS_ATTN_BITS_ATC_PARITY_ERROR) |
| 2037 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 2038 | #define MULTI_MASK 0x7f |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 2039 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 2040 | |
| 2041 | #define DEF_USB_FUNC_OFF offsetof(struct cstorm_def_status_block_u, func) |
| 2042 | #define DEF_CSB_FUNC_OFF offsetof(struct cstorm_def_status_block_c, func) |
| 2043 | #define DEF_XSB_FUNC_OFF offsetof(struct xstorm_def_status_block, func) |
| 2044 | #define DEF_TSB_FUNC_OFF offsetof(struct tstorm_def_status_block, func) |
| 2045 | |
| 2046 | #define DEF_USB_IGU_INDEX_OFF \ |
| 2047 | offsetof(struct cstorm_def_status_block_u, igu_index) |
| 2048 | #define DEF_CSB_IGU_INDEX_OFF \ |
| 2049 | offsetof(struct cstorm_def_status_block_c, igu_index) |
| 2050 | #define DEF_XSB_IGU_INDEX_OFF \ |
| 2051 | offsetof(struct xstorm_def_status_block, igu_index) |
| 2052 | #define DEF_TSB_IGU_INDEX_OFF \ |
| 2053 | offsetof(struct tstorm_def_status_block, igu_index) |
| 2054 | |
| 2055 | #define DEF_USB_SEGMENT_OFF \ |
| 2056 | offsetof(struct cstorm_def_status_block_u, segment) |
| 2057 | #define DEF_CSB_SEGMENT_OFF \ |
| 2058 | offsetof(struct cstorm_def_status_block_c, segment) |
| 2059 | #define DEF_XSB_SEGMENT_OFF \ |
| 2060 | offsetof(struct xstorm_def_status_block, segment) |
| 2061 | #define DEF_TSB_SEGMENT_OFF \ |
| 2062 | offsetof(struct tstorm_def_status_block, segment) |
| 2063 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 2064 | #define BNX2X_SP_DSB_INDEX \ |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 2065 | (&bp->def_status_blk->sp_sb.\ |
| 2066 | index_values[HC_SP_INDEX_ETH_DEF_CONS]) |
Dmitry Kravkov | f85582f | 2010-10-06 03:34:21 +0000 | [diff] [blame] | 2067 | |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 2068 | #define SET_FLAG(value, mask, flag) \ |
| 2069 | do {\ |
| 2070 | (value) &= ~(mask);\ |
| 2071 | (value) |= ((flag) << (mask##_SHIFT));\ |
| 2072 | } while (0) |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 2073 | |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 2074 | #define GET_FLAG(value, mask) \ |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 2075 | (((value) & (mask)) >> (mask##_SHIFT)) |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 2076 | |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 2077 | #define GET_FIELD(value, fname) \ |
| 2078 | (((value) & (fname##_MASK)) >> (fname##_SHIFT)) |
| 2079 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 2080 | #define CAM_IS_INVALID(x) \ |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 2081 | (GET_FLAG(x.flags, \ |
| 2082 | MAC_CONFIGURATION_ENTRY_ACTION_TYPE) == \ |
| 2083 | (T_ETH_MAC_COMMAND_INVALIDATE)) |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 2084 | |
Eilon Greenstein | 34f80b0 | 2008-06-23 20:33:01 -0700 | [diff] [blame] | 2085 | /* Number of u32 elements in MC hash array */ |
| 2086 | #define MC_HASH_SIZE 8 |
| 2087 | #define MC_HASH_OFFSET(bp, i) (BAR_TSTRORM_INTMEM + \ |
| 2088 | TSTORM_APPROXIMATE_MATCH_MULTICAST_FILTERING_OFFSET(BP_FUNC(bp)) + i*4) |
| 2089 | |
| 2090 | |
| 2091 | #ifndef PXP2_REG_PXP2_INT_STS |
| 2092 | #define PXP2_REG_PXP2_INT_STS PXP2_REG_PXP2_INT_STS_0 |
| 2093 | #endif |
| 2094 | |
Dmitry Kravkov | f2e0899 | 2010-10-06 03:28:26 +0000 | [diff] [blame] | 2095 | #ifndef ETH_MAX_RX_CLIENTS_E2 |
| 2096 | #define ETH_MAX_RX_CLIENTS_E2 ETH_MAX_RX_CLIENTS_E1H |
| 2097 | #endif |
Dmitry Kravkov | f85582f | 2010-10-06 03:34:21 +0000 | [diff] [blame] | 2098 | |
Vladislav Zolotarov | 34f24c7 | 2010-04-19 01:13:23 +0000 | [diff] [blame] | 2099 | #define BNX2X_VPD_LEN 128 |
| 2100 | #define VENDOR_ID_LEN 4 |
| 2101 | |
Dmitry Kravkov | 523224a | 2010-10-06 03:23:26 +0000 | [diff] [blame] | 2102 | /* Congestion management fairness mode */ |
| 2103 | #define CMNG_FNS_NONE 0 |
| 2104 | #define CMNG_FNS_MINMAX 1 |
| 2105 | |
| 2106 | #define HC_SEG_ACCESS_DEF 0 /*Driver decision 0-3*/ |
| 2107 | #define HC_SEG_ACCESS_ATTN 4 |
| 2108 | #define HC_SEG_ACCESS_NORM 0 /*Driver decision 0-1*/ |
| 2109 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 2110 | static const u32 dmae_reg_go_c[] = { |
| 2111 | DMAE_REG_GO_C0, DMAE_REG_GO_C1, DMAE_REG_GO_C2, DMAE_REG_GO_C3, |
| 2112 | DMAE_REG_GO_C4, DMAE_REG_GO_C5, DMAE_REG_GO_C6, DMAE_REG_GO_C7, |
| 2113 | DMAE_REG_GO_C8, DMAE_REG_GO_C9, DMAE_REG_GO_C10, DMAE_REG_GO_C11, |
| 2114 | DMAE_REG_GO_C12, DMAE_REG_GO_C13, DMAE_REG_GO_C14, DMAE_REG_GO_C15 |
| 2115 | }; |
Dmitry Kravkov | b0efbb9 | 2010-07-27 12:33:43 +0000 | [diff] [blame] | 2116 | |
Vlad Zolotarov | 619c5cb | 2011-06-14 14:33:44 +0300 | [diff] [blame] | 2117 | void bnx2x_set_ethtool_ops(struct net_device *netdev); |
Yaniv Rosner | 3deb816 | 2011-06-14 01:34:33 +0000 | [diff] [blame] | 2118 | void bnx2x_notify_link_changed(struct bnx2x *bp); |
Dmitry Kravkov | 614c76d | 2011-11-28 12:31:49 +0000 | [diff] [blame] | 2119 | |
| 2120 | |
Dmitry Kravkov | 9e62e91 | 2012-03-18 10:33:43 +0000 | [diff] [blame] | 2121 | #define BNX2X_MF_SD_PROTOCOL(bp) \ |
Dmitry Kravkov | 614c76d | 2011-11-28 12:31:49 +0000 | [diff] [blame] | 2122 | ((bp)->mf_config[BP_VN(bp)] & FUNC_MF_CFG_PROTOCOL_MASK) |
| 2123 | |
| 2124 | #ifdef BCM_CNIC |
Dmitry Kravkov | 9e62e91 | 2012-03-18 10:33:43 +0000 | [diff] [blame] | 2125 | #define BNX2X_IS_MF_SD_PROTOCOL_ISCSI(bp) \ |
| 2126 | (BNX2X_MF_SD_PROTOCOL(bp) == FUNC_MF_CFG_PROTOCOL_ISCSI) |
Dmitry Kravkov | 614c76d | 2011-11-28 12:31:49 +0000 | [diff] [blame] | 2127 | |
Dmitry Kravkov | 9e62e91 | 2012-03-18 10:33:43 +0000 | [diff] [blame] | 2128 | #define BNX2X_IS_MF_SD_PROTOCOL_FCOE(bp) \ |
| 2129 | (BNX2X_MF_SD_PROTOCOL(bp) == FUNC_MF_CFG_PROTOCOL_FCOE) |
| 2130 | |
| 2131 | #define IS_MF_ISCSI_SD(bp) (IS_MF_SD(bp) && BNX2X_IS_MF_SD_PROTOCOL_ISCSI(bp)) |
| 2132 | #define IS_MF_FCOE_SD(bp) (IS_MF_SD(bp) && BNX2X_IS_MF_SD_PROTOCOL_FCOE(bp)) |
| 2133 | |
| 2134 | #define IS_MF_STORAGE_SD(bp) (IS_MF_SD(bp) && \ |
| 2135 | (BNX2X_IS_MF_SD_PROTOCOL_ISCSI(bp) || \ |
| 2136 | BNX2X_IS_MF_SD_PROTOCOL_FCOE(bp))) |
Dmitry Kravkov | 614c76d | 2011-11-28 12:31:49 +0000 | [diff] [blame] | 2137 | #endif |
| 2138 | |
Eliezer Tamir | a2fbb9e | 2007-11-15 20:09:02 +0200 | [diff] [blame] | 2139 | #endif /* bnx2x.h */ |