blob: 874d9ccbe086954b07076ac77a7dde57455cd4c5 [file] [log] [blame]
Daniel Vetter76aaf222010-11-05 22:23:30 +01001/*
2 * Copyright © 2010 Daniel Vetter
Ben Widawskyc4ac5242014-02-19 22:05:47 -08003 * Copyright © 2011-2014 Intel Corporation
Daniel Vetter76aaf222010-11-05 22:23:30 +01004 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
21 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
22 * IN THE SOFTWARE.
23 *
24 */
25
Daniel Vetter0e46ce22014-01-08 16:10:27 +010026#include <linux/seq_file.h>
David Howells760285e2012-10-02 18:01:07 +010027#include <drm/drmP.h>
28#include <drm/i915_drm.h>
Daniel Vetter76aaf222010-11-05 22:23:30 +010029#include "i915_drv.h"
Yu Zhang5dda8fa2015-02-10 19:05:48 +080030#include "i915_vgpu.h"
Daniel Vetter76aaf222010-11-05 22:23:30 +010031#include "i915_trace.h"
32#include "intel_drv.h"
33
Tvrtko Ursulin45f8f692014-12-10 17:27:59 +000034/**
35 * DOC: Global GTT views
36 *
37 * Background and previous state
38 *
39 * Historically objects could exists (be bound) in global GTT space only as
40 * singular instances with a view representing all of the object's backing pages
41 * in a linear fashion. This view will be called a normal view.
42 *
43 * To support multiple views of the same object, where the number of mapped
44 * pages is not equal to the backing store, or where the layout of the pages
45 * is not linear, concept of a GGTT view was added.
46 *
47 * One example of an alternative view is a stereo display driven by a single
48 * image. In this case we would have a framebuffer looking like this
49 * (2x2 pages):
50 *
51 * 12
52 * 34
53 *
54 * Above would represent a normal GGTT view as normally mapped for GPU or CPU
55 * rendering. In contrast, fed to the display engine would be an alternative
56 * view which could look something like this:
57 *
58 * 1212
59 * 3434
60 *
61 * In this example both the size and layout of pages in the alternative view is
62 * different from the normal view.
63 *
64 * Implementation and usage
65 *
66 * GGTT views are implemented using VMAs and are distinguished via enum
67 * i915_ggtt_view_type and struct i915_ggtt_view.
68 *
69 * A new flavour of core GEM functions which work with GGTT bound objects were
70 * added with the _view suffix. They take the struct i915_ggtt_view parameter
71 * encapsulating all metadata required to implement a view.
72 *
73 * As a helper for callers which are only interested in the normal view,
74 * globally const i915_ggtt_view_normal singleton instance exists. All old core
75 * GEM API functions, the ones not taking the view parameter, are operating on,
76 * or with the normal GGTT view.
77 *
78 * Code wanting to add or use a new GGTT view needs to:
79 *
80 * 1. Add a new enum with a suitable name.
81 * 2. Extend the metadata in the i915_ggtt_view structure if required.
82 * 3. Add support to i915_get_vma_pages().
83 *
84 * New views are required to build a scatter-gather table from within the
85 * i915_get_vma_pages function. This table is stored in the vma.ggtt_view and
86 * exists for the lifetime of an VMA.
87 *
88 * Core API is designed to have copy semantics which means that passed in
89 * struct i915_ggtt_view does not need to be persistent (left around after
90 * calling the core API functions).
91 *
92 */
93
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +000094const struct i915_ggtt_view i915_ggtt_view_normal;
95
Ville Syrjäläee0ce472014-04-09 13:28:01 +030096static void bdw_setup_private_ppat(struct drm_i915_private *dev_priv);
97static void chv_setup_private_ppat(struct drm_i915_private *dev_priv);
Ben Widawskya2319c02014-03-18 16:09:37 -070098
Daniel Vettercfa7c862014-04-29 11:53:58 +020099static int sanitize_enable_ppgtt(struct drm_device *dev, int enable_ppgtt)
100{
Chris Wilson1893a712014-09-19 11:56:27 +0100101 bool has_aliasing_ppgtt;
102 bool has_full_ppgtt;
103
104 has_aliasing_ppgtt = INTEL_INFO(dev)->gen >= 6;
105 has_full_ppgtt = INTEL_INFO(dev)->gen >= 7;
Chris Wilson1893a712014-09-19 11:56:27 +0100106
Yu Zhang71ba2d62015-02-10 19:05:54 +0800107 if (intel_vgpu_active(dev))
108 has_full_ppgtt = false; /* emulation is too hard */
109
Damien Lespiau70ee45e2014-11-14 15:05:59 +0000110 /*
111 * We don't allow disabling PPGTT for gen9+ as it's a requirement for
112 * execlists, the sole mechanism available to submit work.
113 */
114 if (INTEL_INFO(dev)->gen < 9 &&
115 (enable_ppgtt == 0 || !has_aliasing_ppgtt))
Daniel Vettercfa7c862014-04-29 11:53:58 +0200116 return 0;
117
118 if (enable_ppgtt == 1)
119 return 1;
120
Chris Wilson1893a712014-09-19 11:56:27 +0100121 if (enable_ppgtt == 2 && has_full_ppgtt)
Daniel Vettercfa7c862014-04-29 11:53:58 +0200122 return 2;
123
Daniel Vetter93a25a92014-03-06 09:40:43 +0100124#ifdef CONFIG_INTEL_IOMMU
125 /* Disable ppgtt on SNB if VT-d is on. */
126 if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped) {
127 DRM_INFO("Disabling PPGTT because VT-d is on\n");
Daniel Vettercfa7c862014-04-29 11:53:58 +0200128 return 0;
Daniel Vetter93a25a92014-03-06 09:40:43 +0100129 }
130#endif
131
Jesse Barnes62942ed2014-06-13 09:28:33 -0700132 /* Early VLV doesn't have this */
Ville Syrjäläca2aed6c2014-06-28 02:03:56 +0300133 if (IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) &&
134 dev->pdev->revision < 0xb) {
Jesse Barnes62942ed2014-06-13 09:28:33 -0700135 DRM_DEBUG_DRIVER("disabling PPGTT on pre-B3 step VLV\n");
136 return 0;
137 }
138
Michel Thierry2f82bbd2014-12-15 14:58:00 +0000139 if (INTEL_INFO(dev)->gen >= 8 && i915.enable_execlists)
140 return 2;
141 else
142 return has_aliasing_ppgtt ? 1 : 0;
Daniel Vetter93a25a92014-03-06 09:40:43 +0100143}
144
Ben Widawskyfbe5d362013-11-04 19:56:49 -0800145
Ben Widawsky6f65e292013-12-06 14:10:56 -0800146static void ppgtt_bind_vma(struct i915_vma *vma,
147 enum i915_cache_level cache_level,
148 u32 flags);
149static void ppgtt_unbind_vma(struct i915_vma *vma);
150
Ben Widawsky94ec8f62013-11-02 21:07:18 -0700151static inline gen8_gtt_pte_t gen8_pte_encode(dma_addr_t addr,
152 enum i915_cache_level level,
153 bool valid)
154{
155 gen8_gtt_pte_t pte = valid ? _PAGE_PRESENT | _PAGE_RW : 0;
156 pte |= addr;
Ben Widawsky63c42e52014-04-18 18:04:27 -0300157
158 switch (level) {
159 case I915_CACHE_NONE:
Ben Widawskyfbe5d362013-11-04 19:56:49 -0800160 pte |= PPAT_UNCACHED_INDEX;
Ben Widawsky63c42e52014-04-18 18:04:27 -0300161 break;
162 case I915_CACHE_WT:
163 pte |= PPAT_DISPLAY_ELLC_INDEX;
164 break;
165 default:
166 pte |= PPAT_CACHED_INDEX;
167 break;
168 }
169
Ben Widawsky94ec8f62013-11-02 21:07:18 -0700170 return pte;
171}
172
Ben Widawskyb1fe6672013-11-04 21:20:14 -0800173static inline gen8_ppgtt_pde_t gen8_pde_encode(struct drm_device *dev,
174 dma_addr_t addr,
175 enum i915_cache_level level)
176{
177 gen8_ppgtt_pde_t pde = _PAGE_PRESENT | _PAGE_RW;
178 pde |= addr;
179 if (level != I915_CACHE_NONE)
180 pde |= PPAT_CACHED_PDE_INDEX;
181 else
182 pde |= PPAT_UNCACHED_INDEX;
183 return pde;
184}
185
Chris Wilson350ec882013-08-06 13:17:02 +0100186static gen6_gtt_pte_t snb_pte_encode(dma_addr_t addr,
Ben Widawskyb35b3802013-10-16 09:18:21 -0700187 enum i915_cache_level level,
Akash Goel24f3a8c2014-06-17 10:59:42 +0530188 bool valid, u32 unused)
Ben Widawsky54d12522012-09-24 16:44:32 -0700189{
Ben Widawskyb35b3802013-10-16 09:18:21 -0700190 gen6_gtt_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Ben Widawsky54d12522012-09-24 16:44:32 -0700191 pte |= GEN6_PTE_ADDR_ENCODE(addr);
Ben Widawskye7210c32012-10-19 09:33:22 -0700192
193 switch (level) {
Chris Wilson350ec882013-08-06 13:17:02 +0100194 case I915_CACHE_L3_LLC:
195 case I915_CACHE_LLC:
196 pte |= GEN6_PTE_CACHE_LLC;
197 break;
198 case I915_CACHE_NONE:
199 pte |= GEN6_PTE_UNCACHED;
200 break;
201 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +0100202 MISSING_CASE(level);
Chris Wilson350ec882013-08-06 13:17:02 +0100203 }
204
205 return pte;
206}
207
208static gen6_gtt_pte_t ivb_pte_encode(dma_addr_t addr,
Ben Widawskyb35b3802013-10-16 09:18:21 -0700209 enum i915_cache_level level,
Akash Goel24f3a8c2014-06-17 10:59:42 +0530210 bool valid, u32 unused)
Chris Wilson350ec882013-08-06 13:17:02 +0100211{
Ben Widawskyb35b3802013-10-16 09:18:21 -0700212 gen6_gtt_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Chris Wilson350ec882013-08-06 13:17:02 +0100213 pte |= GEN6_PTE_ADDR_ENCODE(addr);
214
215 switch (level) {
216 case I915_CACHE_L3_LLC:
217 pte |= GEN7_PTE_CACHE_L3_LLC;
Ben Widawskye7210c32012-10-19 09:33:22 -0700218 break;
219 case I915_CACHE_LLC:
220 pte |= GEN6_PTE_CACHE_LLC;
221 break;
222 case I915_CACHE_NONE:
Kenneth Graunke91197082013-04-22 00:53:51 -0700223 pte |= GEN6_PTE_UNCACHED;
Ben Widawskye7210c32012-10-19 09:33:22 -0700224 break;
225 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +0100226 MISSING_CASE(level);
Ben Widawskye7210c32012-10-19 09:33:22 -0700227 }
228
Ben Widawsky54d12522012-09-24 16:44:32 -0700229 return pte;
230}
231
Ben Widawsky80a74f72013-06-27 16:30:19 -0700232static gen6_gtt_pte_t byt_pte_encode(dma_addr_t addr,
Ben Widawskyb35b3802013-10-16 09:18:21 -0700233 enum i915_cache_level level,
Akash Goel24f3a8c2014-06-17 10:59:42 +0530234 bool valid, u32 flags)
Kenneth Graunke93c34e72013-04-22 00:53:50 -0700235{
Ben Widawskyb35b3802013-10-16 09:18:21 -0700236 gen6_gtt_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Kenneth Graunke93c34e72013-04-22 00:53:50 -0700237 pte |= GEN6_PTE_ADDR_ENCODE(addr);
238
Akash Goel24f3a8c2014-06-17 10:59:42 +0530239 if (!(flags & PTE_READ_ONLY))
240 pte |= BYT_PTE_WRITEABLE;
Kenneth Graunke93c34e72013-04-22 00:53:50 -0700241
242 if (level != I915_CACHE_NONE)
243 pte |= BYT_PTE_SNOOPED_BY_CPU_CACHES;
244
245 return pte;
246}
247
Ben Widawsky80a74f72013-06-27 16:30:19 -0700248static gen6_gtt_pte_t hsw_pte_encode(dma_addr_t addr,
Ben Widawskyb35b3802013-10-16 09:18:21 -0700249 enum i915_cache_level level,
Akash Goel24f3a8c2014-06-17 10:59:42 +0530250 bool valid, u32 unused)
Kenneth Graunke91197082013-04-22 00:53:51 -0700251{
Ben Widawskyb35b3802013-10-16 09:18:21 -0700252 gen6_gtt_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Ben Widawsky0d8ff152013-07-04 11:02:03 -0700253 pte |= HSW_PTE_ADDR_ENCODE(addr);
Kenneth Graunke91197082013-04-22 00:53:51 -0700254
255 if (level != I915_CACHE_NONE)
Ben Widawsky87a6b682013-08-04 23:47:29 -0700256 pte |= HSW_WB_LLC_AGE3;
Kenneth Graunke91197082013-04-22 00:53:51 -0700257
258 return pte;
259}
260
Ben Widawsky4d15c142013-07-04 11:02:06 -0700261static gen6_gtt_pte_t iris_pte_encode(dma_addr_t addr,
Ben Widawskyb35b3802013-10-16 09:18:21 -0700262 enum i915_cache_level level,
Akash Goel24f3a8c2014-06-17 10:59:42 +0530263 bool valid, u32 unused)
Ben Widawsky4d15c142013-07-04 11:02:06 -0700264{
Ben Widawskyb35b3802013-10-16 09:18:21 -0700265 gen6_gtt_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Ben Widawsky4d15c142013-07-04 11:02:06 -0700266 pte |= HSW_PTE_ADDR_ENCODE(addr);
267
Chris Wilson651d7942013-08-08 14:41:10 +0100268 switch (level) {
269 case I915_CACHE_NONE:
270 break;
271 case I915_CACHE_WT:
Chris Wilsonc51e9702013-11-22 10:37:53 +0000272 pte |= HSW_WT_ELLC_LLC_AGE3;
Chris Wilson651d7942013-08-08 14:41:10 +0100273 break;
274 default:
Chris Wilsonc51e9702013-11-22 10:37:53 +0000275 pte |= HSW_WB_ELLC_LLC_AGE3;
Chris Wilson651d7942013-08-08 14:41:10 +0100276 break;
277 }
Ben Widawsky4d15c142013-07-04 11:02:06 -0700278
279 return pte;
280}
281
Ben Widawsky94e409c2013-11-04 22:29:36 -0800282/* Broadwell Page Directory Pointer Descriptors */
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100283static int gen8_write_pdp(struct intel_engine_cs *ring, unsigned entry,
McAulay, Alistair6689c162014-08-15 18:51:35 +0100284 uint64_t val)
Ben Widawsky94e409c2013-11-04 22:29:36 -0800285{
286 int ret;
287
288 BUG_ON(entry >= 4);
289
290 ret = intel_ring_begin(ring, 6);
291 if (ret)
292 return ret;
293
294 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
295 intel_ring_emit(ring, GEN8_RING_PDP_UDW(ring, entry));
296 intel_ring_emit(ring, (u32)(val >> 32));
297 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
298 intel_ring_emit(ring, GEN8_RING_PDP_LDW(ring, entry));
299 intel_ring_emit(ring, (u32)(val));
300 intel_ring_advance(ring);
301
302 return 0;
303}
304
Ben Widawskyeeb94882013-12-06 14:11:10 -0800305static int gen8_mm_switch(struct i915_hw_ppgtt *ppgtt,
McAulay, Alistair6689c162014-08-15 18:51:35 +0100306 struct intel_engine_cs *ring)
Ben Widawsky94e409c2013-11-04 22:29:36 -0800307{
Ben Widawskyeeb94882013-12-06 14:11:10 -0800308 int i, ret;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800309
310 /* bit of a hack to find the actual last used pd */
311 int used_pd = ppgtt->num_pd_entries / GEN8_PDES_PER_PAGE;
312
Ben Widawsky94e409c2013-11-04 22:29:36 -0800313 for (i = used_pd - 1; i >= 0; i--) {
314 dma_addr_t addr = ppgtt->pd_dma_addr[i];
McAulay, Alistair6689c162014-08-15 18:51:35 +0100315 ret = gen8_write_pdp(ring, i, addr);
Ben Widawskyeeb94882013-12-06 14:11:10 -0800316 if (ret)
317 return ret;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800318 }
Ben Widawskyd595bd42013-11-25 09:54:32 -0800319
Ben Widawskyeeb94882013-12-06 14:11:10 -0800320 return 0;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800321}
322
Ben Widawsky459108b2013-11-02 21:07:23 -0700323static void gen8_ppgtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -0800324 uint64_t start,
325 uint64_t length,
Ben Widawsky459108b2013-11-02 21:07:23 -0700326 bool use_scratch)
327{
328 struct i915_hw_ppgtt *ppgtt =
329 container_of(vm, struct i915_hw_ppgtt, base);
330 gen8_gtt_pte_t *pt_vaddr, scratch_pte;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800331 unsigned pdpe = start >> GEN8_PDPE_SHIFT & GEN8_PDPE_MASK;
332 unsigned pde = start >> GEN8_PDE_SHIFT & GEN8_PDE_MASK;
333 unsigned pte = start >> GEN8_PTE_SHIFT & GEN8_PTE_MASK;
Ben Widawsky782f1492014-02-20 11:50:33 -0800334 unsigned num_entries = length >> PAGE_SHIFT;
Ben Widawsky459108b2013-11-02 21:07:23 -0700335 unsigned last_pte, i;
336
337 scratch_pte = gen8_pte_encode(ppgtt->base.scratch.addr,
338 I915_CACHE_LLC, use_scratch);
339
340 while (num_entries) {
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000341 struct i915_page_directory_entry *pd = &ppgtt->pdp.page_directory[pdpe];
342 struct page *page_table = pd->page_table[pde].page;
Ben Widawsky459108b2013-11-02 21:07:23 -0700343
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800344 last_pte = pte + num_entries;
Ben Widawsky459108b2013-11-02 21:07:23 -0700345 if (last_pte > GEN8_PTES_PER_PAGE)
346 last_pte = GEN8_PTES_PER_PAGE;
347
348 pt_vaddr = kmap_atomic(page_table);
349
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800350 for (i = pte; i < last_pte; i++) {
Ben Widawsky459108b2013-11-02 21:07:23 -0700351 pt_vaddr[i] = scratch_pte;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800352 num_entries--;
353 }
Ben Widawsky459108b2013-11-02 21:07:23 -0700354
Rafael Barbalhofd1ab8f2014-04-09 13:28:02 +0300355 if (!HAS_LLC(ppgtt->base.dev))
356 drm_clflush_virt_range(pt_vaddr, PAGE_SIZE);
Ben Widawsky459108b2013-11-02 21:07:23 -0700357 kunmap_atomic(pt_vaddr);
358
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800359 pte = 0;
360 if (++pde == GEN8_PDES_PER_PAGE) {
361 pdpe++;
362 pde = 0;
363 }
Ben Widawsky459108b2013-11-02 21:07:23 -0700364 }
365}
366
Ben Widawsky9df15b42013-11-02 21:07:24 -0700367static void gen8_ppgtt_insert_entries(struct i915_address_space *vm,
368 struct sg_table *pages,
Ben Widawsky782f1492014-02-20 11:50:33 -0800369 uint64_t start,
Akash Goel24f3a8c2014-06-17 10:59:42 +0530370 enum i915_cache_level cache_level, u32 unused)
Ben Widawsky9df15b42013-11-02 21:07:24 -0700371{
372 struct i915_hw_ppgtt *ppgtt =
373 container_of(vm, struct i915_hw_ppgtt, base);
374 gen8_gtt_pte_t *pt_vaddr;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800375 unsigned pdpe = start >> GEN8_PDPE_SHIFT & GEN8_PDPE_MASK;
376 unsigned pde = start >> GEN8_PDE_SHIFT & GEN8_PDE_MASK;
377 unsigned pte = start >> GEN8_PTE_SHIFT & GEN8_PTE_MASK;
Ben Widawsky9df15b42013-11-02 21:07:24 -0700378 struct sg_page_iter sg_iter;
379
Chris Wilson6f1cc992013-12-31 15:50:31 +0000380 pt_vaddr = NULL;
Ben Widawsky9df15b42013-11-02 21:07:24 -0700381
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800382 for_each_sg_page(pages->sgl, &sg_iter, pages->nents, 0) {
Ben Widawsky76643602015-01-22 17:01:24 +0000383 if (WARN_ON(pdpe >= GEN8_LEGACY_PDPES))
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800384 break;
385
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000386 if (pt_vaddr == NULL) {
387 struct i915_page_directory_entry *pd = &ppgtt->pdp.page_directory[pdpe];
388 struct page *page_table = pd->page_table[pde].page;
389
390 pt_vaddr = kmap_atomic(page_table);
391 }
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800392
393 pt_vaddr[pte] =
Chris Wilson6f1cc992013-12-31 15:50:31 +0000394 gen8_pte_encode(sg_page_iter_dma_address(&sg_iter),
395 cache_level, true);
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800396 if (++pte == GEN8_PTES_PER_PAGE) {
Rafael Barbalhofd1ab8f2014-04-09 13:28:02 +0300397 if (!HAS_LLC(ppgtt->base.dev))
398 drm_clflush_virt_range(pt_vaddr, PAGE_SIZE);
Ben Widawsky9df15b42013-11-02 21:07:24 -0700399 kunmap_atomic(pt_vaddr);
Chris Wilson6f1cc992013-12-31 15:50:31 +0000400 pt_vaddr = NULL;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800401 if (++pde == GEN8_PDES_PER_PAGE) {
402 pdpe++;
403 pde = 0;
404 }
405 pte = 0;
Ben Widawsky9df15b42013-11-02 21:07:24 -0700406 }
407 }
Rafael Barbalhofd1ab8f2014-04-09 13:28:02 +0300408 if (pt_vaddr) {
409 if (!HAS_LLC(ppgtt->base.dev))
410 drm_clflush_virt_range(pt_vaddr, PAGE_SIZE);
Chris Wilson6f1cc992013-12-31 15:50:31 +0000411 kunmap_atomic(pt_vaddr);
Rafael Barbalhofd1ab8f2014-04-09 13:28:02 +0300412 }
Ben Widawsky9df15b42013-11-02 21:07:24 -0700413}
414
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000415static void gen8_free_page_tables(struct i915_page_directory_entry *pd)
Ben Widawskyb45a6712014-02-12 14:28:44 -0800416{
417 int i;
418
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000419 if (pd->page_table == NULL)
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800420 return;
Ben Widawskyb45a6712014-02-12 14:28:44 -0800421
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800422 for (i = 0; i < GEN8_PDES_PER_PAGE; i++)
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000423 if (pd->page_table[i].page)
424 __free_page(pd->page_table[i].page);
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800425}
426
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000427static void gen8_free_page_directory(struct i915_page_directory_entry *pd)
428{
429 gen8_free_page_tables(pd);
430 kfree(pd->page_table);
431 __free_page(pd->page);
432}
433
434static void gen8_ppgtt_free(struct i915_hw_ppgtt *ppgtt)
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800435{
436 int i;
437
438 for (i = 0; i < ppgtt->num_pd_pages; i++) {
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000439 gen8_free_page_directory(&ppgtt->pdp.page_directory[i]);
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800440 kfree(ppgtt->gen8_pt_dma_addr[i]);
441 }
Ben Widawskyb45a6712014-02-12 14:28:44 -0800442}
443
444static void gen8_ppgtt_unmap_pages(struct i915_hw_ppgtt *ppgtt)
445{
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800446 struct pci_dev *hwdev = ppgtt->base.dev->pdev;
Ben Widawskyb45a6712014-02-12 14:28:44 -0800447 int i, j;
448
449 for (i = 0; i < ppgtt->num_pd_pages; i++) {
450 /* TODO: In the future we'll support sparse mappings, so this
451 * will have to change. */
452 if (!ppgtt->pd_dma_addr[i])
453 continue;
454
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800455 pci_unmap_page(hwdev, ppgtt->pd_dma_addr[i], PAGE_SIZE,
456 PCI_DMA_BIDIRECTIONAL);
Ben Widawskyb45a6712014-02-12 14:28:44 -0800457
458 for (j = 0; j < GEN8_PDES_PER_PAGE; j++) {
459 dma_addr_t addr = ppgtt->gen8_pt_dma_addr[i][j];
460 if (addr)
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800461 pci_unmap_page(hwdev, addr, PAGE_SIZE,
462 PCI_DMA_BIDIRECTIONAL);
Ben Widawskyb45a6712014-02-12 14:28:44 -0800463 }
464 }
465}
466
Ben Widawsky37aca442013-11-04 20:47:32 -0800467static void gen8_ppgtt_cleanup(struct i915_address_space *vm)
468{
469 struct i915_hw_ppgtt *ppgtt =
470 container_of(vm, struct i915_hw_ppgtt, base);
Ben Widawsky37aca442013-11-04 20:47:32 -0800471
Ben Widawskyb45a6712014-02-12 14:28:44 -0800472 gen8_ppgtt_unmap_pages(ppgtt);
473 gen8_ppgtt_free(ppgtt);
Ben Widawsky37aca442013-11-04 20:47:32 -0800474}
475
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800476static int gen8_ppgtt_allocate_dma(struct i915_hw_ppgtt *ppgtt)
477{
478 int i;
479
480 for (i = 0; i < ppgtt->num_pd_pages; i++) {
481 ppgtt->gen8_pt_dma_addr[i] = kcalloc(GEN8_PDES_PER_PAGE,
482 sizeof(dma_addr_t),
483 GFP_KERNEL);
484 if (!ppgtt->gen8_pt_dma_addr[i])
485 return -ENOMEM;
486 }
487
488 return 0;
489}
490
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000491static int gen8_ppgtt_allocate_page_tables(struct i915_hw_ppgtt *ppgtt)
492{
493 int i, j;
494
495 for (i = 0; i < ppgtt->num_pd_pages; i++) {
496 for (j = 0; j < GEN8_PDES_PER_PAGE; j++) {
497 struct i915_page_table_entry *pt = &ppgtt->pdp.page_directory[i].page_table[j];
498
499 pt->page = alloc_page(GFP_KERNEL | __GFP_ZERO);
500 if (!pt->page)
501 goto unwind_out;
502 }
503 }
504
505 return 0;
506
507unwind_out:
508 while (i--)
509 gen8_free_page_tables(&ppgtt->pdp.page_directory[i]);
510
511 return -ENOMEM;
512}
513
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800514static int gen8_ppgtt_allocate_page_directories(struct i915_hw_ppgtt *ppgtt,
515 const int max_pdp)
516{
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000517 int i;
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800518
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000519 for (i = 0; i < max_pdp; i++) {
520 struct i915_page_table_entry *pt;
521
522 pt = kcalloc(GEN8_PDES_PER_PAGE, sizeof(*pt), GFP_KERNEL);
523 if (!pt)
524 goto unwind_out;
525
526 ppgtt->pdp.page_directory[i].page = alloc_page(GFP_KERNEL);
527 if (!ppgtt->pdp.page_directory[i].page) {
528 kfree(pt);
529 goto unwind_out;
530 }
531
532 ppgtt->pdp.page_directory[i].page_table = pt;
533 }
534
535 ppgtt->num_pd_pages = max_pdp;
Ben Widawsky76643602015-01-22 17:01:24 +0000536 BUG_ON(ppgtt->num_pd_pages > GEN8_LEGACY_PDPES);
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800537
538 return 0;
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000539
540unwind_out:
541 while (i--) {
542 kfree(ppgtt->pdp.page_directory[i].page_table);
543 __free_page(ppgtt->pdp.page_directory[i].page);
544 }
545
546 return -ENOMEM;
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800547}
548
549static int gen8_ppgtt_alloc(struct i915_hw_ppgtt *ppgtt,
550 const int max_pdp)
551{
552 int ret;
553
554 ret = gen8_ppgtt_allocate_page_directories(ppgtt, max_pdp);
555 if (ret)
556 return ret;
557
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000558 ret = gen8_ppgtt_allocate_page_tables(ppgtt);
559 if (ret)
560 goto err_out;
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800561
562 ppgtt->num_pd_entries = max_pdp * GEN8_PDES_PER_PAGE;
563
564 ret = gen8_ppgtt_allocate_dma(ppgtt);
565 if (ret)
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000566 goto err_out;
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800567
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000568 return 0;
569
570err_out:
571 gen8_ppgtt_free(ppgtt);
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800572 return ret;
573}
574
575static int gen8_ppgtt_setup_page_directories(struct i915_hw_ppgtt *ppgtt,
576 const int pd)
577{
578 dma_addr_t pd_addr;
579 int ret;
580
581 pd_addr = pci_map_page(ppgtt->base.dev->pdev,
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000582 ppgtt->pdp.page_directory[pd].page, 0,
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800583 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
584
585 ret = pci_dma_mapping_error(ppgtt->base.dev->pdev, pd_addr);
586 if (ret)
587 return ret;
588
589 ppgtt->pd_dma_addr[pd] = pd_addr;
590
591 return 0;
592}
593
594static int gen8_ppgtt_setup_page_tables(struct i915_hw_ppgtt *ppgtt,
595 const int pd,
596 const int pt)
597{
598 dma_addr_t pt_addr;
599 struct page *p;
600 int ret;
601
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000602 p = ppgtt->pdp.page_directory[pd].page_table[pt].page;
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800603 pt_addr = pci_map_page(ppgtt->base.dev->pdev,
604 p, 0, PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
605 ret = pci_dma_mapping_error(ppgtt->base.dev->pdev, pt_addr);
606 if (ret)
607 return ret;
608
609 ppgtt->gen8_pt_dma_addr[pd][pt] = pt_addr;
610
611 return 0;
612}
613
Ben Widawsky37aca442013-11-04 20:47:32 -0800614/**
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800615 * GEN8 legacy ppgtt programming is accomplished through a max 4 PDP registers
616 * with a net effect resembling a 2-level page table in normal x86 terms. Each
617 * PDP represents 1GB of memory 4 * 512 * 512 * 4096 = 4GB legacy 32b address
618 * space.
Ben Widawsky37aca442013-11-04 20:47:32 -0800619 *
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800620 * FIXME: split allocation into smaller pieces. For now we only ever do this
621 * once, but with full PPGTT, the multiple contiguous allocations will be bad.
Ben Widawsky37aca442013-11-04 20:47:32 -0800622 * TODO: Do something with the size parameter
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800623 */
Ben Widawsky37aca442013-11-04 20:47:32 -0800624static int gen8_ppgtt_init(struct i915_hw_ppgtt *ppgtt, uint64_t size)
625{
Ben Widawsky37aca442013-11-04 20:47:32 -0800626 const int max_pdp = DIV_ROUND_UP(size, 1 << 30);
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800627 const int min_pt_pages = GEN8_PDES_PER_PAGE * max_pdp;
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800628 int i, j, ret;
Ben Widawsky37aca442013-11-04 20:47:32 -0800629
630 if (size % (1<<30))
631 DRM_INFO("Pages will be wasted unless GTT size (%llu) is divisible by 1GB\n", size);
632
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800633 /* 1. Do all our allocations for page directories and page tables. */
634 ret = gen8_ppgtt_alloc(ppgtt, max_pdp);
635 if (ret)
636 return ret;
Ben Widawsky37aca442013-11-04 20:47:32 -0800637
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800638 /*
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800639 * 2. Create DMA mappings for the page directories and page tables.
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800640 */
641 for (i = 0; i < max_pdp; i++) {
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800642 ret = gen8_ppgtt_setup_page_directories(ppgtt, i);
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800643 if (ret)
644 goto bail;
645
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800646 for (j = 0; j < GEN8_PDES_PER_PAGE; j++) {
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800647 ret = gen8_ppgtt_setup_page_tables(ppgtt, i, j);
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800648 if (ret)
649 goto bail;
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800650 }
651 }
652
653 /*
654 * 3. Map all the page directory entires to point to the page tables
655 * we've allocated.
656 *
657 * For now, the PPGTT helper functions all require that the PDEs are
Ben Widawskyb1fe6672013-11-04 21:20:14 -0800658 * plugged in correctly. So we do that now/here. For aliasing PPGTT, we
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800659 * will never need to touch the PDEs again.
660 */
Ben Widawskyb1fe6672013-11-04 21:20:14 -0800661 for (i = 0; i < max_pdp; i++) {
662 gen8_ppgtt_pde_t *pd_vaddr;
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000663 pd_vaddr = kmap_atomic(ppgtt->pdp.page_directory[i].page);
Ben Widawskyb1fe6672013-11-04 21:20:14 -0800664 for (j = 0; j < GEN8_PDES_PER_PAGE; j++) {
665 dma_addr_t addr = ppgtt->gen8_pt_dma_addr[i][j];
666 pd_vaddr[j] = gen8_pde_encode(ppgtt->base.dev, addr,
667 I915_CACHE_LLC);
668 }
Rafael Barbalhofd1ab8f2014-04-09 13:28:02 +0300669 if (!HAS_LLC(ppgtt->base.dev))
670 drm_clflush_virt_range(pd_vaddr, PAGE_SIZE);
Ben Widawskyb1fe6672013-11-04 21:20:14 -0800671 kunmap_atomic(pd_vaddr);
672 }
673
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800674 ppgtt->switch_mm = gen8_mm_switch;
675 ppgtt->base.clear_range = gen8_ppgtt_clear_range;
676 ppgtt->base.insert_entries = gen8_ppgtt_insert_entries;
677 ppgtt->base.cleanup = gen8_ppgtt_cleanup;
678 ppgtt->base.start = 0;
Ben Widawsky5abbcca2014-02-21 13:06:34 -0800679 ppgtt->base.total = ppgtt->num_pd_entries * GEN8_PTES_PER_PAGE * PAGE_SIZE;
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800680
Ben Widawsky5abbcca2014-02-21 13:06:34 -0800681 ppgtt->base.clear_range(&ppgtt->base, 0, ppgtt->base.total, true);
Ben Widawsky459108b2013-11-02 21:07:23 -0700682
Ben Widawsky37aca442013-11-04 20:47:32 -0800683 DRM_DEBUG_DRIVER("Allocated %d pages for page directories (%d wasted)\n",
684 ppgtt->num_pd_pages, ppgtt->num_pd_pages - max_pdp);
685 DRM_DEBUG_DRIVER("Allocated %d pages for page tables (%lld wasted)\n",
Ben Widawsky5abbcca2014-02-21 13:06:34 -0800686 ppgtt->num_pd_entries,
687 (ppgtt->num_pd_entries - min_pt_pages) + size % (1<<30));
Ben Widawsky28cf5412013-11-02 21:07:26 -0700688 return 0;
Ben Widawsky37aca442013-11-04 20:47:32 -0800689
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800690bail:
691 gen8_ppgtt_unmap_pages(ppgtt);
692 gen8_ppgtt_free(ppgtt);
Ben Widawsky37aca442013-11-04 20:47:32 -0800693 return ret;
694}
695
Ben Widawsky87d60b62013-12-06 14:11:29 -0800696static void gen6_dump_ppgtt(struct i915_hw_ppgtt *ppgtt, struct seq_file *m)
697{
698 struct drm_i915_private *dev_priv = ppgtt->base.dev->dev_private;
699 struct i915_address_space *vm = &ppgtt->base;
700 gen6_gtt_pte_t __iomem *pd_addr;
701 gen6_gtt_pte_t scratch_pte;
702 uint32_t pd_entry;
703 int pte, pde;
704
Akash Goel24f3a8c2014-06-17 10:59:42 +0530705 scratch_pte = vm->pte_encode(vm->scratch.addr, I915_CACHE_LLC, true, 0);
Ben Widawsky87d60b62013-12-06 14:11:29 -0800706
707 pd_addr = (gen6_gtt_pte_t __iomem *)dev_priv->gtt.gsm +
708 ppgtt->pd_offset / sizeof(gen6_gtt_pte_t);
709
710 seq_printf(m, " VM %p (pd_offset %x-%x):\n", vm,
711 ppgtt->pd_offset, ppgtt->pd_offset + ppgtt->num_pd_entries);
712 for (pde = 0; pde < ppgtt->num_pd_entries; pde++) {
713 u32 expected;
714 gen6_gtt_pte_t *pt_vaddr;
715 dma_addr_t pt_addr = ppgtt->pt_dma_addr[pde];
716 pd_entry = readl(pd_addr + pde);
717 expected = (GEN6_PDE_ADDR_ENCODE(pt_addr) | GEN6_PDE_VALID);
718
719 if (pd_entry != expected)
720 seq_printf(m, "\tPDE #%d mismatch: Actual PDE: %x Expected PDE: %x\n",
721 pde,
722 pd_entry,
723 expected);
724 seq_printf(m, "\tPDE: %x\n", pd_entry);
725
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000726 pt_vaddr = kmap_atomic(ppgtt->pd.page_table[pde].page);
Ben Widawsky87d60b62013-12-06 14:11:29 -0800727 for (pte = 0; pte < I915_PPGTT_PT_ENTRIES; pte+=4) {
728 unsigned long va =
729 (pde * PAGE_SIZE * I915_PPGTT_PT_ENTRIES) +
730 (pte * PAGE_SIZE);
731 int i;
732 bool found = false;
733 for (i = 0; i < 4; i++)
734 if (pt_vaddr[pte + i] != scratch_pte)
735 found = true;
736 if (!found)
737 continue;
738
739 seq_printf(m, "\t\t0x%lx [%03d,%04d]: =", va, pde, pte);
740 for (i = 0; i < 4; i++) {
741 if (pt_vaddr[pte + i] != scratch_pte)
742 seq_printf(m, " %08x", pt_vaddr[pte + i]);
743 else
744 seq_puts(m, " SCRATCH ");
745 }
746 seq_puts(m, "\n");
747 }
748 kunmap_atomic(pt_vaddr);
749 }
750}
751
Ben Widawsky3e302542013-04-23 23:15:32 -0700752static void gen6_write_pdes(struct i915_hw_ppgtt *ppgtt)
Ben Widawsky61973492013-04-08 18:43:54 -0700753{
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700754 struct drm_i915_private *dev_priv = ppgtt->base.dev->dev_private;
Ben Widawsky61973492013-04-08 18:43:54 -0700755 gen6_gtt_pte_t __iomem *pd_addr;
756 uint32_t pd_entry;
757 int i;
758
Ben Widawsky0a732872013-04-23 23:15:30 -0700759 WARN_ON(ppgtt->pd_offset & 0x3f);
Ben Widawsky61973492013-04-08 18:43:54 -0700760 pd_addr = (gen6_gtt_pte_t __iomem*)dev_priv->gtt.gsm +
761 ppgtt->pd_offset / sizeof(gen6_gtt_pte_t);
762 for (i = 0; i < ppgtt->num_pd_entries; i++) {
763 dma_addr_t pt_addr;
764
765 pt_addr = ppgtt->pt_dma_addr[i];
766 pd_entry = GEN6_PDE_ADDR_ENCODE(pt_addr);
767 pd_entry |= GEN6_PDE_VALID;
768
769 writel(pd_entry, pd_addr + i);
770 }
771 readl(pd_addr);
Ben Widawsky3e302542013-04-23 23:15:32 -0700772}
773
Ben Widawskyb4a74e32013-12-06 14:11:09 -0800774static uint32_t get_pd_offset(struct i915_hw_ppgtt *ppgtt)
Ben Widawsky3e302542013-04-23 23:15:32 -0700775{
Ben Widawsky3e302542013-04-23 23:15:32 -0700776 BUG_ON(ppgtt->pd_offset & 0x3f);
777
Ben Widawskyb4a74e32013-12-06 14:11:09 -0800778 return (ppgtt->pd_offset / 64) << 16;
779}
Ben Widawsky61973492013-04-08 18:43:54 -0700780
Ben Widawsky90252e52013-12-06 14:11:12 -0800781static int hsw_mm_switch(struct i915_hw_ppgtt *ppgtt,
McAulay, Alistair6689c162014-08-15 18:51:35 +0100782 struct intel_engine_cs *ring)
Ben Widawsky90252e52013-12-06 14:11:12 -0800783{
Ben Widawsky90252e52013-12-06 14:11:12 -0800784 int ret;
Ben Widawsky61973492013-04-08 18:43:54 -0700785
Ben Widawsky90252e52013-12-06 14:11:12 -0800786 /* NB: TLBs must be flushed and invalidated before a switch */
787 ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
788 if (ret)
789 return ret;
790
791 ret = intel_ring_begin(ring, 6);
792 if (ret)
793 return ret;
794
795 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(2));
796 intel_ring_emit(ring, RING_PP_DIR_DCLV(ring));
797 intel_ring_emit(ring, PP_DIR_DCLV_2G);
798 intel_ring_emit(ring, RING_PP_DIR_BASE(ring));
799 intel_ring_emit(ring, get_pd_offset(ppgtt));
800 intel_ring_emit(ring, MI_NOOP);
801 intel_ring_advance(ring);
802
803 return 0;
804}
805
Yu Zhang71ba2d62015-02-10 19:05:54 +0800806static int vgpu_mm_switch(struct i915_hw_ppgtt *ppgtt,
807 struct intel_engine_cs *ring)
808{
809 struct drm_i915_private *dev_priv = to_i915(ppgtt->base.dev);
810
811 I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G);
812 I915_WRITE(RING_PP_DIR_BASE(ring), get_pd_offset(ppgtt));
813 return 0;
814}
815
Ben Widawsky48a10382013-12-06 14:11:11 -0800816static int gen7_mm_switch(struct i915_hw_ppgtt *ppgtt,
McAulay, Alistair6689c162014-08-15 18:51:35 +0100817 struct intel_engine_cs *ring)
Ben Widawsky48a10382013-12-06 14:11:11 -0800818{
Ben Widawsky48a10382013-12-06 14:11:11 -0800819 int ret;
820
Ben Widawsky48a10382013-12-06 14:11:11 -0800821 /* NB: TLBs must be flushed and invalidated before a switch */
822 ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
823 if (ret)
824 return ret;
825
826 ret = intel_ring_begin(ring, 6);
827 if (ret)
828 return ret;
829
830 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(2));
831 intel_ring_emit(ring, RING_PP_DIR_DCLV(ring));
832 intel_ring_emit(ring, PP_DIR_DCLV_2G);
833 intel_ring_emit(ring, RING_PP_DIR_BASE(ring));
834 intel_ring_emit(ring, get_pd_offset(ppgtt));
835 intel_ring_emit(ring, MI_NOOP);
836 intel_ring_advance(ring);
837
Ben Widawsky90252e52013-12-06 14:11:12 -0800838 /* XXX: RCS is the only one to auto invalidate the TLBs? */
839 if (ring->id != RCS) {
840 ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
841 if (ret)
842 return ret;
843 }
844
Ben Widawsky48a10382013-12-06 14:11:11 -0800845 return 0;
846}
847
Ben Widawskyeeb94882013-12-06 14:11:10 -0800848static int gen6_mm_switch(struct i915_hw_ppgtt *ppgtt,
McAulay, Alistair6689c162014-08-15 18:51:35 +0100849 struct intel_engine_cs *ring)
Ben Widawskyeeb94882013-12-06 14:11:10 -0800850{
851 struct drm_device *dev = ppgtt->base.dev;
852 struct drm_i915_private *dev_priv = dev->dev_private;
853
Ben Widawsky48a10382013-12-06 14:11:11 -0800854
Ben Widawskyeeb94882013-12-06 14:11:10 -0800855 I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G);
856 I915_WRITE(RING_PP_DIR_BASE(ring), get_pd_offset(ppgtt));
857
858 POSTING_READ(RING_PP_DIR_DCLV(ring));
859
860 return 0;
861}
862
Daniel Vetter82460d92014-08-06 20:19:53 +0200863static void gen8_ppgtt_enable(struct drm_device *dev)
Ben Widawskyeeb94882013-12-06 14:11:10 -0800864{
Ben Widawskyeeb94882013-12-06 14:11:10 -0800865 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100866 struct intel_engine_cs *ring;
Daniel Vetter82460d92014-08-06 20:19:53 +0200867 int j;
Ben Widawskyeeb94882013-12-06 14:11:10 -0800868
869 for_each_ring(ring, dev_priv, j) {
870 I915_WRITE(RING_MODE_GEN7(ring),
871 _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
Ben Widawskyeeb94882013-12-06 14:11:10 -0800872 }
Ben Widawskyeeb94882013-12-06 14:11:10 -0800873}
874
Daniel Vetter82460d92014-08-06 20:19:53 +0200875static void gen7_ppgtt_enable(struct drm_device *dev)
Ben Widawskyb4a74e32013-12-06 14:11:09 -0800876{
Jani Nikula50227e12014-03-31 14:27:21 +0300877 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100878 struct intel_engine_cs *ring;
Ben Widawskyb4a74e32013-12-06 14:11:09 -0800879 uint32_t ecochk, ecobits;
880 int i;
881
Ben Widawskyb4a74e32013-12-06 14:11:09 -0800882 ecobits = I915_READ(GAC_ECO_BITS);
883 I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_PPGTT_CACHE64B);
884
885 ecochk = I915_READ(GAM_ECOCHK);
886 if (IS_HASWELL(dev)) {
887 ecochk |= ECOCHK_PPGTT_WB_HSW;
888 } else {
889 ecochk |= ECOCHK_PPGTT_LLC_IVB;
890 ecochk &= ~ECOCHK_PPGTT_GFDT_IVB;
891 }
892 I915_WRITE(GAM_ECOCHK, ecochk);
Ben Widawskyb4a74e32013-12-06 14:11:09 -0800893
Ben Widawsky61973492013-04-08 18:43:54 -0700894 for_each_ring(ring, dev_priv, i) {
Ben Widawskyeeb94882013-12-06 14:11:10 -0800895 /* GFX_MODE is per-ring on gen7+ */
Ben Widawskyb4a74e32013-12-06 14:11:09 -0800896 I915_WRITE(RING_MODE_GEN7(ring),
897 _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
Ben Widawsky61973492013-04-08 18:43:54 -0700898 }
Ben Widawskyb4a74e32013-12-06 14:11:09 -0800899}
900
Daniel Vetter82460d92014-08-06 20:19:53 +0200901static void gen6_ppgtt_enable(struct drm_device *dev)
Ben Widawsky61973492013-04-08 18:43:54 -0700902{
Jani Nikula50227e12014-03-31 14:27:21 +0300903 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskyb4a74e32013-12-06 14:11:09 -0800904 uint32_t ecochk, gab_ctl, ecobits;
Ben Widawsky61973492013-04-08 18:43:54 -0700905
Ben Widawskyb4a74e32013-12-06 14:11:09 -0800906 ecobits = I915_READ(GAC_ECO_BITS);
907 I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_SNB_BIT |
908 ECOBITS_PPGTT_CACHE64B);
Ben Widawsky61973492013-04-08 18:43:54 -0700909
Ben Widawskyb4a74e32013-12-06 14:11:09 -0800910 gab_ctl = I915_READ(GAB_CTL);
911 I915_WRITE(GAB_CTL, gab_ctl | GAB_CTL_CONT_AFTER_PAGEFAULT);
Ben Widawsky61973492013-04-08 18:43:54 -0700912
Ben Widawskyb4a74e32013-12-06 14:11:09 -0800913 ecochk = I915_READ(GAM_ECOCHK);
914 I915_WRITE(GAM_ECOCHK, ecochk | ECOCHK_SNB_BIT | ECOCHK_PPGTT_CACHE64B);
Ben Widawsky61973492013-04-08 18:43:54 -0700915
Ben Widawskyb4a74e32013-12-06 14:11:09 -0800916 I915_WRITE(GFX_MODE, _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
Ben Widawsky61973492013-04-08 18:43:54 -0700917}
918
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100919/* PPGTT support for Sandybdrige/Gen6 and later */
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700920static void gen6_ppgtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -0800921 uint64_t start,
922 uint64_t length,
Ben Widawsky828c7902013-10-16 09:21:30 -0700923 bool use_scratch)
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100924{
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700925 struct i915_hw_ppgtt *ppgtt =
926 container_of(vm, struct i915_hw_ppgtt, base);
Ben Widawskye7c2b582013-04-08 18:43:48 -0700927 gen6_gtt_pte_t *pt_vaddr, scratch_pte;
Ben Widawsky782f1492014-02-20 11:50:33 -0800928 unsigned first_entry = start >> PAGE_SHIFT;
929 unsigned num_entries = length >> PAGE_SHIFT;
Daniel Vettera15326a2013-03-19 23:48:39 +0100930 unsigned act_pt = first_entry / I915_PPGTT_PT_ENTRIES;
Daniel Vetter7bddb012012-02-09 17:15:47 +0100931 unsigned first_pte = first_entry % I915_PPGTT_PT_ENTRIES;
932 unsigned last_pte, i;
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100933
Akash Goel24f3a8c2014-06-17 10:59:42 +0530934 scratch_pte = vm->pte_encode(vm->scratch.addr, I915_CACHE_LLC, true, 0);
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100935
Daniel Vetter7bddb012012-02-09 17:15:47 +0100936 while (num_entries) {
937 last_pte = first_pte + num_entries;
938 if (last_pte > I915_PPGTT_PT_ENTRIES)
939 last_pte = I915_PPGTT_PT_ENTRIES;
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100940
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000941 pt_vaddr = kmap_atomic(ppgtt->pd.page_table[act_pt].page);
Daniel Vetter7bddb012012-02-09 17:15:47 +0100942
943 for (i = first_pte; i < last_pte; i++)
944 pt_vaddr[i] = scratch_pte;
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100945
946 kunmap_atomic(pt_vaddr);
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100947
Daniel Vetter7bddb012012-02-09 17:15:47 +0100948 num_entries -= last_pte - first_pte;
949 first_pte = 0;
Daniel Vettera15326a2013-03-19 23:48:39 +0100950 act_pt++;
Daniel Vetter7bddb012012-02-09 17:15:47 +0100951 }
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100952}
953
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700954static void gen6_ppgtt_insert_entries(struct i915_address_space *vm,
Daniel Vetterdef886c2013-01-24 14:44:56 -0800955 struct sg_table *pages,
Ben Widawsky782f1492014-02-20 11:50:33 -0800956 uint64_t start,
Akash Goel24f3a8c2014-06-17 10:59:42 +0530957 enum i915_cache_level cache_level, u32 flags)
Daniel Vetterdef886c2013-01-24 14:44:56 -0800958{
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700959 struct i915_hw_ppgtt *ppgtt =
960 container_of(vm, struct i915_hw_ppgtt, base);
Ben Widawskye7c2b582013-04-08 18:43:48 -0700961 gen6_gtt_pte_t *pt_vaddr;
Ben Widawsky782f1492014-02-20 11:50:33 -0800962 unsigned first_entry = start >> PAGE_SHIFT;
Daniel Vettera15326a2013-03-19 23:48:39 +0100963 unsigned act_pt = first_entry / I915_PPGTT_PT_ENTRIES;
Imre Deak6e995e22013-02-18 19:28:04 +0200964 unsigned act_pte = first_entry % I915_PPGTT_PT_ENTRIES;
965 struct sg_page_iter sg_iter;
Daniel Vetterdef886c2013-01-24 14:44:56 -0800966
Chris Wilsoncc797142013-12-31 15:50:30 +0000967 pt_vaddr = NULL;
Imre Deak6e995e22013-02-18 19:28:04 +0200968 for_each_sg_page(pages->sgl, &sg_iter, pages->nents, 0) {
Chris Wilsoncc797142013-12-31 15:50:30 +0000969 if (pt_vaddr == NULL)
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000970 pt_vaddr = kmap_atomic(ppgtt->pd.page_table[act_pt].page);
Daniel Vetterdef886c2013-01-24 14:44:56 -0800971
Chris Wilsoncc797142013-12-31 15:50:30 +0000972 pt_vaddr[act_pte] =
973 vm->pte_encode(sg_page_iter_dma_address(&sg_iter),
Akash Goel24f3a8c2014-06-17 10:59:42 +0530974 cache_level, true, flags);
975
Imre Deak6e995e22013-02-18 19:28:04 +0200976 if (++act_pte == I915_PPGTT_PT_ENTRIES) {
977 kunmap_atomic(pt_vaddr);
Chris Wilsoncc797142013-12-31 15:50:30 +0000978 pt_vaddr = NULL;
Daniel Vettera15326a2013-03-19 23:48:39 +0100979 act_pt++;
Imre Deak6e995e22013-02-18 19:28:04 +0200980 act_pte = 0;
Daniel Vetterdef886c2013-01-24 14:44:56 -0800981 }
Daniel Vetterdef886c2013-01-24 14:44:56 -0800982 }
Chris Wilsoncc797142013-12-31 15:50:30 +0000983 if (pt_vaddr)
984 kunmap_atomic(pt_vaddr);
Daniel Vetterdef886c2013-01-24 14:44:56 -0800985}
986
Ben Widawskya00d8252014-02-19 22:05:48 -0800987static void gen6_ppgtt_unmap_pages(struct i915_hw_ppgtt *ppgtt)
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100988{
Daniel Vetter3440d262013-01-24 13:49:56 -0800989 int i;
990
991 if (ppgtt->pt_dma_addr) {
992 for (i = 0; i < ppgtt->num_pd_entries; i++)
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700993 pci_unmap_page(ppgtt->base.dev->pdev,
Daniel Vetter3440d262013-01-24 13:49:56 -0800994 ppgtt->pt_dma_addr[i],
995 4096, PCI_DMA_BIDIRECTIONAL);
996 }
Ben Widawskya00d8252014-02-19 22:05:48 -0800997}
998
999static void gen6_ppgtt_free(struct i915_hw_ppgtt *ppgtt)
1000{
1001 int i;
Daniel Vetter3440d262013-01-24 13:49:56 -08001002
1003 kfree(ppgtt->pt_dma_addr);
1004 for (i = 0; i < ppgtt->num_pd_entries; i++)
Ben Widawskyd7b3de92015-02-24 16:22:34 +00001005 if (ppgtt->pd.page_table[i].page)
1006 __free_page(ppgtt->pd.page_table[i].page);
1007 kfree(ppgtt->pd.page_table);
Daniel Vetter3440d262013-01-24 13:49:56 -08001008}
1009
Ben Widawskya00d8252014-02-19 22:05:48 -08001010static void gen6_ppgtt_cleanup(struct i915_address_space *vm)
1011{
1012 struct i915_hw_ppgtt *ppgtt =
1013 container_of(vm, struct i915_hw_ppgtt, base);
1014
Ben Widawskya00d8252014-02-19 22:05:48 -08001015 drm_mm_remove_node(&ppgtt->node);
1016
1017 gen6_ppgtt_unmap_pages(ppgtt);
1018 gen6_ppgtt_free(ppgtt);
1019}
1020
Ben Widawskyb1465202014-02-19 22:05:49 -08001021static int gen6_ppgtt_allocate_page_directories(struct i915_hw_ppgtt *ppgtt)
Daniel Vetter3440d262013-01-24 13:49:56 -08001022{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001023 struct drm_device *dev = ppgtt->base.dev;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001024 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskye3cc1992013-12-06 14:11:08 -08001025 bool retried = false;
Ben Widawskyb1465202014-02-19 22:05:49 -08001026 int ret;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001027
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08001028 /* PPGTT PDEs reside in the GGTT and consists of 512 entries. The
1029 * allocator works in address space sizes, so it's multiplied by page
1030 * size. We allocate at the top of the GTT to avoid fragmentation.
1031 */
1032 BUG_ON(!drm_mm_initialized(&dev_priv->gtt.base.mm));
Ben Widawskye3cc1992013-12-06 14:11:08 -08001033alloc:
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08001034 ret = drm_mm_insert_node_in_range_generic(&dev_priv->gtt.base.mm,
1035 &ppgtt->node, GEN6_PD_SIZE,
1036 GEN6_PD_ALIGN, 0,
1037 0, dev_priv->gtt.base.total,
Ben Widawsky3e8b5ae2014-05-06 22:21:30 -07001038 DRM_MM_TOPDOWN);
Ben Widawskye3cc1992013-12-06 14:11:08 -08001039 if (ret == -ENOSPC && !retried) {
1040 ret = i915_gem_evict_something(dev, &dev_priv->gtt.base,
1041 GEN6_PD_SIZE, GEN6_PD_ALIGN,
Chris Wilsond23db882014-05-23 08:48:08 +02001042 I915_CACHE_NONE,
1043 0, dev_priv->gtt.base.total,
1044 0);
Ben Widawskye3cc1992013-12-06 14:11:08 -08001045 if (ret)
1046 return ret;
1047
1048 retried = true;
1049 goto alloc;
1050 }
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08001051
Ben Widawskyc8c26622015-01-22 17:01:25 +00001052 if (ret)
1053 return ret;
1054
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08001055 if (ppgtt->node.start < dev_priv->gtt.mappable_end)
1056 DRM_DEBUG("Forced to use aperture for PDEs\n");
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001057
Ben Widawsky6670a5a2013-06-27 16:30:04 -07001058 ppgtt->num_pd_entries = GEN6_PPGTT_PD_ENTRIES;
Ben Widawskyc8c26622015-01-22 17:01:25 +00001059 return 0;
Ben Widawskyb1465202014-02-19 22:05:49 -08001060}
1061
1062static int gen6_ppgtt_allocate_page_tables(struct i915_hw_ppgtt *ppgtt)
1063{
Ben Widawskyd7b3de92015-02-24 16:22:34 +00001064 struct i915_page_table_entry *pt;
Ben Widawskyb1465202014-02-19 22:05:49 -08001065 int i;
1066
Ben Widawskyd7b3de92015-02-24 16:22:34 +00001067 pt = kcalloc(ppgtt->num_pd_entries, sizeof(*pt), GFP_KERNEL);
1068 if (!pt)
Ben Widawskyb1465202014-02-19 22:05:49 -08001069 return -ENOMEM;
1070
Ben Widawskyd7b3de92015-02-24 16:22:34 +00001071 ppgtt->pd.page_table = pt;
1072
Ben Widawskyb1465202014-02-19 22:05:49 -08001073 for (i = 0; i < ppgtt->num_pd_entries; i++) {
Ben Widawskyd7b3de92015-02-24 16:22:34 +00001074 pt[i].page = alloc_page(GFP_KERNEL);
1075 if (!pt->page) {
Ben Widawskyb1465202014-02-19 22:05:49 -08001076 gen6_ppgtt_free(ppgtt);
1077 return -ENOMEM;
1078 }
1079 }
1080
1081 return 0;
1082}
1083
1084static int gen6_ppgtt_alloc(struct i915_hw_ppgtt *ppgtt)
1085{
1086 int ret;
1087
1088 ret = gen6_ppgtt_allocate_page_directories(ppgtt);
1089 if (ret)
1090 return ret;
1091
1092 ret = gen6_ppgtt_allocate_page_tables(ppgtt);
1093 if (ret) {
1094 drm_mm_remove_node(&ppgtt->node);
1095 return ret;
1096 }
1097
1098 ppgtt->pt_dma_addr = kcalloc(ppgtt->num_pd_entries, sizeof(dma_addr_t),
1099 GFP_KERNEL);
1100 if (!ppgtt->pt_dma_addr) {
1101 drm_mm_remove_node(&ppgtt->node);
1102 gen6_ppgtt_free(ppgtt);
1103 return -ENOMEM;
1104 }
1105
1106 return 0;
1107}
1108
1109static int gen6_ppgtt_setup_page_tables(struct i915_hw_ppgtt *ppgtt)
1110{
1111 struct drm_device *dev = ppgtt->base.dev;
1112 int i;
1113
1114 for (i = 0; i < ppgtt->num_pd_entries; i++) {
Ben Widawskyd7b3de92015-02-24 16:22:34 +00001115 struct page *page;
Ben Widawskyb1465202014-02-19 22:05:49 -08001116 dma_addr_t pt_addr;
1117
Ben Widawskyd7b3de92015-02-24 16:22:34 +00001118 page = ppgtt->pd.page_table[i].page;
1119 pt_addr = pci_map_page(dev->pdev, page, 0, 4096,
Ben Widawskyb1465202014-02-19 22:05:49 -08001120 PCI_DMA_BIDIRECTIONAL);
1121
1122 if (pci_dma_mapping_error(dev->pdev, pt_addr)) {
1123 gen6_ppgtt_unmap_pages(ppgtt);
1124 return -EIO;
1125 }
1126
1127 ppgtt->pt_dma_addr[i] = pt_addr;
1128 }
1129
1130 return 0;
1131}
1132
1133static int gen6_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
1134{
1135 struct drm_device *dev = ppgtt->base.dev;
1136 struct drm_i915_private *dev_priv = dev->dev_private;
1137 int ret;
1138
1139 ppgtt->base.pte_encode = dev_priv->gtt.base.pte_encode;
Ben Widawsky48a10382013-12-06 14:11:11 -08001140 if (IS_GEN6(dev)) {
Ben Widawsky48a10382013-12-06 14:11:11 -08001141 ppgtt->switch_mm = gen6_mm_switch;
Ben Widawsky90252e52013-12-06 14:11:12 -08001142 } else if (IS_HASWELL(dev)) {
Ben Widawsky90252e52013-12-06 14:11:12 -08001143 ppgtt->switch_mm = hsw_mm_switch;
Ben Widawsky48a10382013-12-06 14:11:11 -08001144 } else if (IS_GEN7(dev)) {
Ben Widawsky48a10382013-12-06 14:11:11 -08001145 ppgtt->switch_mm = gen7_mm_switch;
1146 } else
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001147 BUG();
Ben Widawskyb1465202014-02-19 22:05:49 -08001148
Yu Zhang71ba2d62015-02-10 19:05:54 +08001149 if (intel_vgpu_active(dev))
1150 ppgtt->switch_mm = vgpu_mm_switch;
1151
Ben Widawskyb1465202014-02-19 22:05:49 -08001152 ret = gen6_ppgtt_alloc(ppgtt);
1153 if (ret)
1154 return ret;
1155
1156 ret = gen6_ppgtt_setup_page_tables(ppgtt);
1157 if (ret) {
1158 gen6_ppgtt_free(ppgtt);
1159 return ret;
1160 }
1161
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001162 ppgtt->base.clear_range = gen6_ppgtt_clear_range;
1163 ppgtt->base.insert_entries = gen6_ppgtt_insert_entries;
1164 ppgtt->base.cleanup = gen6_ppgtt_cleanup;
Ben Widawsky686e1f6f2013-11-25 09:54:34 -08001165 ppgtt->base.start = 0;
Ben Widawskyd7b3de92015-02-24 16:22:34 +00001166 ppgtt->base.total = ppgtt->num_pd_entries * I915_PPGTT_PT_ENTRIES * PAGE_SIZE;
Ben Widawskyb1465202014-02-19 22:05:49 -08001167 ppgtt->debug_dump = gen6_dump_ppgtt;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001168
Ben Widawskyb1465202014-02-19 22:05:49 -08001169 ppgtt->pd_offset =
1170 ppgtt->node.start / PAGE_SIZE * sizeof(gen6_gtt_pte_t);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001171
Ben Widawsky782f1492014-02-20 11:50:33 -08001172 ppgtt->base.clear_range(&ppgtt->base, 0, ppgtt->base.total, true);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001173
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08001174 DRM_DEBUG_DRIVER("Allocated pde space (%ldM) at GTT entry: %lx\n",
1175 ppgtt->node.size >> 20,
1176 ppgtt->node.start / PAGE_SIZE);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001177
Daniel Vetterfa76da32014-08-06 20:19:54 +02001178 gen6_write_pdes(ppgtt);
1179 DRM_DEBUG("Adding PPGTT at offset %x\n",
1180 ppgtt->pd_offset << 10);
1181
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001182 return 0;
Daniel Vetter3440d262013-01-24 13:49:56 -08001183}
1184
Daniel Vetterfa76da32014-08-06 20:19:54 +02001185static int __hw_ppgtt_init(struct drm_device *dev, struct i915_hw_ppgtt *ppgtt)
Daniel Vetter3440d262013-01-24 13:49:56 -08001186{
1187 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter3440d262013-01-24 13:49:56 -08001188
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001189 ppgtt->base.dev = dev;
Ben Widawsky8407bb92014-03-08 11:58:16 -08001190 ppgtt->base.scratch = dev_priv->gtt.base.scratch;
Daniel Vetter3440d262013-01-24 13:49:56 -08001191
Ben Widawsky3ed124b2013-04-08 18:43:53 -07001192 if (INTEL_INFO(dev)->gen < 8)
Daniel Vetterfa76da32014-08-06 20:19:54 +02001193 return gen6_ppgtt_init(ppgtt);
Ben Widawsky3ed124b2013-04-08 18:43:53 -07001194 else
Rodrigo Vivi1eb0f002014-12-03 04:55:26 -08001195 return gen8_ppgtt_init(ppgtt, dev_priv->gtt.base.total);
Daniel Vetterfa76da32014-08-06 20:19:54 +02001196}
1197int i915_ppgtt_init(struct drm_device *dev, struct i915_hw_ppgtt *ppgtt)
1198{
1199 struct drm_i915_private *dev_priv = dev->dev_private;
1200 int ret = 0;
Ben Widawsky3ed124b2013-04-08 18:43:53 -07001201
Daniel Vetterfa76da32014-08-06 20:19:54 +02001202 ret = __hw_ppgtt_init(dev, ppgtt);
1203 if (ret == 0) {
Ben Widawskyc7c48df2013-12-06 14:11:15 -08001204 kref_init(&ppgtt->ref);
Ben Widawsky93bd8642013-07-16 16:50:06 -07001205 drm_mm_init(&ppgtt->base.mm, ppgtt->base.start,
1206 ppgtt->base.total);
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08001207 i915_init_vm(dev_priv, &ppgtt->base);
Ben Widawsky93bd8642013-07-16 16:50:06 -07001208 }
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001209
1210 return ret;
1211}
1212
Daniel Vetter82460d92014-08-06 20:19:53 +02001213int i915_ppgtt_init_hw(struct drm_device *dev)
1214{
1215 struct drm_i915_private *dev_priv = dev->dev_private;
1216 struct intel_engine_cs *ring;
1217 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
1218 int i, ret = 0;
1219
Thomas Daniel671b50132014-08-20 16:24:50 +01001220 /* In the case of execlists, PPGTT is enabled by the context descriptor
1221 * and the PDPs are contained within the context itself. We don't
1222 * need to do anything here. */
1223 if (i915.enable_execlists)
1224 return 0;
1225
Daniel Vetter82460d92014-08-06 20:19:53 +02001226 if (!USES_PPGTT(dev))
1227 return 0;
1228
1229 if (IS_GEN6(dev))
1230 gen6_ppgtt_enable(dev);
1231 else if (IS_GEN7(dev))
1232 gen7_ppgtt_enable(dev);
1233 else if (INTEL_INFO(dev)->gen >= 8)
1234 gen8_ppgtt_enable(dev);
1235 else
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01001236 MISSING_CASE(INTEL_INFO(dev)->gen);
Daniel Vetter82460d92014-08-06 20:19:53 +02001237
1238 if (ppgtt) {
1239 for_each_ring(ring, dev_priv, i) {
McAulay, Alistair6689c162014-08-15 18:51:35 +01001240 ret = ppgtt->switch_mm(ppgtt, ring);
Daniel Vetter82460d92014-08-06 20:19:53 +02001241 if (ret != 0)
1242 return ret;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001243 }
1244 }
1245
1246 return ret;
1247}
Daniel Vetter4d884702014-08-06 15:04:47 +02001248struct i915_hw_ppgtt *
1249i915_ppgtt_create(struct drm_device *dev, struct drm_i915_file_private *fpriv)
1250{
1251 struct i915_hw_ppgtt *ppgtt;
1252 int ret;
1253
1254 ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
1255 if (!ppgtt)
1256 return ERR_PTR(-ENOMEM);
1257
1258 ret = i915_ppgtt_init(dev, ppgtt);
1259 if (ret) {
1260 kfree(ppgtt);
1261 return ERR_PTR(ret);
1262 }
1263
1264 ppgtt->file_priv = fpriv;
1265
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +00001266 trace_i915_ppgtt_create(&ppgtt->base);
1267
Daniel Vetter4d884702014-08-06 15:04:47 +02001268 return ppgtt;
1269}
1270
Daniel Vetteree960be2014-08-06 15:04:45 +02001271void i915_ppgtt_release(struct kref *kref)
1272{
1273 struct i915_hw_ppgtt *ppgtt =
1274 container_of(kref, struct i915_hw_ppgtt, ref);
1275
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +00001276 trace_i915_ppgtt_release(&ppgtt->base);
1277
Daniel Vetteree960be2014-08-06 15:04:45 +02001278 /* vmas should already be unbound */
1279 WARN_ON(!list_empty(&ppgtt->base.active_list));
1280 WARN_ON(!list_empty(&ppgtt->base.inactive_list));
1281
Daniel Vetter19dd1202014-08-06 15:04:55 +02001282 list_del(&ppgtt->base.global_link);
1283 drm_mm_takedown(&ppgtt->base.mm);
1284
Daniel Vetteree960be2014-08-06 15:04:45 +02001285 ppgtt->base.cleanup(&ppgtt->base);
1286 kfree(ppgtt);
1287}
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001288
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08001289static void
Ben Widawsky6f65e292013-12-06 14:10:56 -08001290ppgtt_bind_vma(struct i915_vma *vma,
1291 enum i915_cache_level cache_level,
1292 u32 flags)
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001293{
Akash Goel24f3a8c2014-06-17 10:59:42 +05301294 /* Currently applicable only to VLV */
1295 if (vma->obj->gt_ro)
1296 flags |= PTE_READ_ONLY;
1297
Ben Widawsky782f1492014-02-20 11:50:33 -08001298 vma->vm->insert_entries(vma->vm, vma->obj->pages, vma->node.start,
Akash Goel24f3a8c2014-06-17 10:59:42 +05301299 cache_level, flags);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001300}
1301
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08001302static void ppgtt_unbind_vma(struct i915_vma *vma)
Daniel Vetter7bddb012012-02-09 17:15:47 +01001303{
Ben Widawsky6f65e292013-12-06 14:10:56 -08001304 vma->vm->clear_range(vma->vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08001305 vma->node.start,
1306 vma->obj->base.size,
Ben Widawsky6f65e292013-12-06 14:10:56 -08001307 true);
Daniel Vetter7bddb012012-02-09 17:15:47 +01001308}
1309
Ben Widawskya81cc002013-01-18 12:30:31 -08001310extern int intel_iommu_gfx_mapped;
1311/* Certain Gen5 chipsets require require idling the GPU before
1312 * unmapping anything from the GTT when VT-d is enabled.
1313 */
1314static inline bool needs_idle_maps(struct drm_device *dev)
1315{
1316#ifdef CONFIG_INTEL_IOMMU
1317 /* Query intel_iommu to see if we need the workaround. Presumably that
1318 * was loaded first.
1319 */
1320 if (IS_GEN5(dev) && IS_MOBILE(dev) && intel_iommu_gfx_mapped)
1321 return true;
1322#endif
1323 return false;
1324}
1325
Ben Widawsky5c042282011-10-17 15:51:55 -07001326static bool do_idling(struct drm_i915_private *dev_priv)
1327{
1328 bool ret = dev_priv->mm.interruptible;
1329
Ben Widawskya81cc002013-01-18 12:30:31 -08001330 if (unlikely(dev_priv->gtt.do_idle_maps)) {
Ben Widawsky5c042282011-10-17 15:51:55 -07001331 dev_priv->mm.interruptible = false;
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07001332 if (i915_gpu_idle(dev_priv->dev)) {
Ben Widawsky5c042282011-10-17 15:51:55 -07001333 DRM_ERROR("Couldn't idle GPU\n");
1334 /* Wait a bit, in hopes it avoids the hang */
1335 udelay(10);
1336 }
1337 }
1338
1339 return ret;
1340}
1341
1342static void undo_idling(struct drm_i915_private *dev_priv, bool interruptible)
1343{
Ben Widawskya81cc002013-01-18 12:30:31 -08001344 if (unlikely(dev_priv->gtt.do_idle_maps))
Ben Widawsky5c042282011-10-17 15:51:55 -07001345 dev_priv->mm.interruptible = interruptible;
1346}
1347
Ben Widawsky828c7902013-10-16 09:21:30 -07001348void i915_check_and_clear_faults(struct drm_device *dev)
1349{
1350 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001351 struct intel_engine_cs *ring;
Ben Widawsky828c7902013-10-16 09:21:30 -07001352 int i;
1353
1354 if (INTEL_INFO(dev)->gen < 6)
1355 return;
1356
1357 for_each_ring(ring, dev_priv, i) {
1358 u32 fault_reg;
1359 fault_reg = I915_READ(RING_FAULT_REG(ring));
1360 if (fault_reg & RING_FAULT_VALID) {
1361 DRM_DEBUG_DRIVER("Unexpected fault\n"
Paulo Zanoni59a5d292014-10-30 15:52:45 -02001362 "\tAddr: 0x%08lx\n"
Ben Widawsky828c7902013-10-16 09:21:30 -07001363 "\tAddress space: %s\n"
1364 "\tSource ID: %d\n"
1365 "\tType: %d\n",
1366 fault_reg & PAGE_MASK,
1367 fault_reg & RING_FAULT_GTTSEL_MASK ? "GGTT" : "PPGTT",
1368 RING_FAULT_SRCID(fault_reg),
1369 RING_FAULT_FAULT_TYPE(fault_reg));
1370 I915_WRITE(RING_FAULT_REG(ring),
1371 fault_reg & ~RING_FAULT_VALID);
1372 }
1373 }
1374 POSTING_READ(RING_FAULT_REG(&dev_priv->ring[RCS]));
1375}
1376
Chris Wilson91e56492014-09-25 10:13:12 +01001377static void i915_ggtt_flush(struct drm_i915_private *dev_priv)
1378{
1379 if (INTEL_INFO(dev_priv->dev)->gen < 6) {
1380 intel_gtt_chipset_flush();
1381 } else {
1382 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
1383 POSTING_READ(GFX_FLSH_CNTL_GEN6);
1384 }
1385}
1386
Ben Widawsky828c7902013-10-16 09:21:30 -07001387void i915_gem_suspend_gtt_mappings(struct drm_device *dev)
1388{
1389 struct drm_i915_private *dev_priv = dev->dev_private;
1390
1391 /* Don't bother messing with faults pre GEN6 as we have little
1392 * documentation supporting that it's a good idea.
1393 */
1394 if (INTEL_INFO(dev)->gen < 6)
1395 return;
1396
1397 i915_check_and_clear_faults(dev);
1398
1399 dev_priv->gtt.base.clear_range(&dev_priv->gtt.base,
Ben Widawsky782f1492014-02-20 11:50:33 -08001400 dev_priv->gtt.base.start,
1401 dev_priv->gtt.base.total,
Daniel Vettere568af12014-03-26 20:08:20 +01001402 true);
Chris Wilson91e56492014-09-25 10:13:12 +01001403
1404 i915_ggtt_flush(dev_priv);
Ben Widawsky828c7902013-10-16 09:21:30 -07001405}
1406
Daniel Vetter76aaf222010-11-05 22:23:30 +01001407void i915_gem_restore_gtt_mappings(struct drm_device *dev)
1408{
1409 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00001410 struct drm_i915_gem_object *obj;
Ben Widawsky80da2162013-12-06 14:11:17 -08001411 struct i915_address_space *vm;
Daniel Vetter76aaf222010-11-05 22:23:30 +01001412
Ben Widawsky828c7902013-10-16 09:21:30 -07001413 i915_check_and_clear_faults(dev);
1414
Chris Wilsonbee4a182011-01-21 10:54:32 +00001415 /* First fill our portion of the GTT with scratch pages */
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001416 dev_priv->gtt.base.clear_range(&dev_priv->gtt.base,
Ben Widawsky782f1492014-02-20 11:50:33 -08001417 dev_priv->gtt.base.start,
1418 dev_priv->gtt.base.total,
Ben Widawsky828c7902013-10-16 09:21:30 -07001419 true);
Chris Wilsonbee4a182011-01-21 10:54:32 +00001420
Ben Widawsky35c20a62013-05-31 11:28:48 -07001421 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
Ben Widawsky6f65e292013-12-06 14:10:56 -08001422 struct i915_vma *vma = i915_gem_obj_to_vma(obj,
1423 &dev_priv->gtt.base);
1424 if (!vma)
1425 continue;
1426
Chris Wilson2c225692013-08-09 12:26:45 +01001427 i915_gem_clflush_object(obj, obj->pin_display);
Ben Widawsky6f65e292013-12-06 14:10:56 -08001428 /* The bind_vma code tries to be smart about tracking mappings.
1429 * Unfortunately above, we've just wiped out the mappings
1430 * without telling our object about it. So we need to fake it.
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00001431 *
1432 * Bind is not expected to fail since this is only called on
1433 * resume and assumption is all requirements exist already.
Ben Widawsky6f65e292013-12-06 14:10:56 -08001434 */
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01001435 vma->bound &= ~GLOBAL_BIND;
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00001436 WARN_ON(i915_vma_bind(vma, obj->cache_level, GLOBAL_BIND));
Daniel Vetter76aaf222010-11-05 22:23:30 +01001437 }
1438
Ben Widawsky80da2162013-12-06 14:11:17 -08001439
Ben Widawskya2319c02014-03-18 16:09:37 -07001440 if (INTEL_INFO(dev)->gen >= 8) {
Ville Syrjäläee0ce472014-04-09 13:28:01 +03001441 if (IS_CHERRYVIEW(dev))
1442 chv_setup_private_ppat(dev_priv);
1443 else
1444 bdw_setup_private_ppat(dev_priv);
1445
Ben Widawsky80da2162013-12-06 14:11:17 -08001446 return;
Ben Widawskya2319c02014-03-18 16:09:37 -07001447 }
Ben Widawsky80da2162013-12-06 14:11:17 -08001448
1449 list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
1450 /* TODO: Perhaps it shouldn't be gen6 specific */
1451 if (i915_is_ggtt(vm)) {
1452 if (dev_priv->mm.aliasing_ppgtt)
1453 gen6_write_pdes(dev_priv->mm.aliasing_ppgtt);
1454 continue;
1455 }
1456
1457 gen6_write_pdes(container_of(vm, struct i915_hw_ppgtt, base));
Daniel Vetter76aaf222010-11-05 22:23:30 +01001458 }
1459
Chris Wilson91e56492014-09-25 10:13:12 +01001460 i915_ggtt_flush(dev_priv);
Daniel Vetter76aaf222010-11-05 22:23:30 +01001461}
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01001462
Daniel Vetter74163902012-02-15 23:50:21 +01001463int i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj)
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01001464{
Chris Wilson9da3da62012-06-01 15:20:22 +01001465 if (obj->has_dma_mapping)
Daniel Vetter74163902012-02-15 23:50:21 +01001466 return 0;
Chris Wilson9da3da62012-06-01 15:20:22 +01001467
1468 if (!dma_map_sg(&obj->base.dev->pdev->dev,
1469 obj->pages->sgl, obj->pages->nents,
1470 PCI_DMA_BIDIRECTIONAL))
1471 return -ENOSPC;
1472
1473 return 0;
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01001474}
1475
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001476static inline void gen8_set_pte(void __iomem *addr, gen8_gtt_pte_t pte)
1477{
1478#ifdef writeq
1479 writeq(pte, addr);
1480#else
1481 iowrite32((u32)pte, addr);
1482 iowrite32(pte >> 32, addr + 4);
1483#endif
1484}
1485
1486static void gen8_ggtt_insert_entries(struct i915_address_space *vm,
1487 struct sg_table *st,
Ben Widawsky782f1492014-02-20 11:50:33 -08001488 uint64_t start,
Akash Goel24f3a8c2014-06-17 10:59:42 +05301489 enum i915_cache_level level, u32 unused)
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001490{
1491 struct drm_i915_private *dev_priv = vm->dev->dev_private;
Ben Widawsky782f1492014-02-20 11:50:33 -08001492 unsigned first_entry = start >> PAGE_SHIFT;
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001493 gen8_gtt_pte_t __iomem *gtt_entries =
1494 (gen8_gtt_pte_t __iomem *)dev_priv->gtt.gsm + first_entry;
1495 int i = 0;
1496 struct sg_page_iter sg_iter;
Pavel Machek57007df2014-07-28 13:20:58 +02001497 dma_addr_t addr = 0; /* shut up gcc */
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001498
1499 for_each_sg_page(st->sgl, &sg_iter, st->nents, 0) {
1500 addr = sg_dma_address(sg_iter.sg) +
1501 (sg_iter.sg_pgoffset << PAGE_SHIFT);
1502 gen8_set_pte(&gtt_entries[i],
1503 gen8_pte_encode(addr, level, true));
1504 i++;
1505 }
1506
1507 /*
1508 * XXX: This serves as a posting read to make sure that the PTE has
1509 * actually been updated. There is some concern that even though
1510 * registers and PTEs are within the same BAR that they are potentially
1511 * of NUMA access patterns. Therefore, even with the way we assume
1512 * hardware should work, we must keep this posting read for paranoia.
1513 */
1514 if (i != 0)
1515 WARN_ON(readq(&gtt_entries[i-1])
1516 != gen8_pte_encode(addr, level, true));
1517
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001518 /* This next bit makes the above posting read even more important. We
1519 * want to flush the TLBs only after we're certain all the PTE updates
1520 * have finished.
1521 */
1522 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
1523 POSTING_READ(GFX_FLSH_CNTL_GEN6);
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001524}
1525
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001526/*
1527 * Binds an object into the global gtt with the specified cache level. The object
1528 * will be accessible to the GPU via commands whose operands reference offsets
1529 * within the global GTT as well as accessible by the GPU through the GMADR
1530 * mapped BAR (dev_priv->mm.gtt->gtt).
1531 */
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001532static void gen6_ggtt_insert_entries(struct i915_address_space *vm,
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001533 struct sg_table *st,
Ben Widawsky782f1492014-02-20 11:50:33 -08001534 uint64_t start,
Akash Goel24f3a8c2014-06-17 10:59:42 +05301535 enum i915_cache_level level, u32 flags)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001536{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001537 struct drm_i915_private *dev_priv = vm->dev->dev_private;
Ben Widawsky782f1492014-02-20 11:50:33 -08001538 unsigned first_entry = start >> PAGE_SHIFT;
Ben Widawskye7c2b582013-04-08 18:43:48 -07001539 gen6_gtt_pte_t __iomem *gtt_entries =
1540 (gen6_gtt_pte_t __iomem *)dev_priv->gtt.gsm + first_entry;
Imre Deak6e995e22013-02-18 19:28:04 +02001541 int i = 0;
1542 struct sg_page_iter sg_iter;
Pavel Machek57007df2014-07-28 13:20:58 +02001543 dma_addr_t addr = 0;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001544
Imre Deak6e995e22013-02-18 19:28:04 +02001545 for_each_sg_page(st->sgl, &sg_iter, st->nents, 0) {
Imre Deak2db76d72013-03-26 15:14:18 +02001546 addr = sg_page_iter_dma_address(&sg_iter);
Akash Goel24f3a8c2014-06-17 10:59:42 +05301547 iowrite32(vm->pte_encode(addr, level, true, flags), &gtt_entries[i]);
Imre Deak6e995e22013-02-18 19:28:04 +02001548 i++;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001549 }
1550
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001551 /* XXX: This serves as a posting read to make sure that the PTE has
1552 * actually been updated. There is some concern that even though
1553 * registers and PTEs are within the same BAR that they are potentially
1554 * of NUMA access patterns. Therefore, even with the way we assume
1555 * hardware should work, we must keep this posting read for paranoia.
1556 */
Pavel Machek57007df2014-07-28 13:20:58 +02001557 if (i != 0) {
1558 unsigned long gtt = readl(&gtt_entries[i-1]);
1559 WARN_ON(gtt != vm->pte_encode(addr, level, true, flags));
1560 }
Ben Widawsky0f9b91c2012-11-04 09:21:30 -08001561
1562 /* This next bit makes the above posting read even more important. We
1563 * want to flush the TLBs only after we're certain all the PTE updates
1564 * have finished.
1565 */
1566 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
1567 POSTING_READ(GFX_FLSH_CNTL_GEN6);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001568}
1569
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001570static void gen8_ggtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08001571 uint64_t start,
1572 uint64_t length,
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001573 bool use_scratch)
1574{
1575 struct drm_i915_private *dev_priv = vm->dev->dev_private;
Ben Widawsky782f1492014-02-20 11:50:33 -08001576 unsigned first_entry = start >> PAGE_SHIFT;
1577 unsigned num_entries = length >> PAGE_SHIFT;
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001578 gen8_gtt_pte_t scratch_pte, __iomem *gtt_base =
1579 (gen8_gtt_pte_t __iomem *) dev_priv->gtt.gsm + first_entry;
1580 const int max_entries = gtt_total_entries(dev_priv->gtt) - first_entry;
1581 int i;
1582
1583 if (WARN(num_entries > max_entries,
1584 "First entry = %d; Num entries = %d (max=%d)\n",
1585 first_entry, num_entries, max_entries))
1586 num_entries = max_entries;
1587
1588 scratch_pte = gen8_pte_encode(vm->scratch.addr,
1589 I915_CACHE_LLC,
1590 use_scratch);
1591 for (i = 0; i < num_entries; i++)
1592 gen8_set_pte(&gtt_base[i], scratch_pte);
1593 readl(gtt_base);
1594}
1595
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001596static void gen6_ggtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08001597 uint64_t start,
1598 uint64_t length,
Ben Widawsky828c7902013-10-16 09:21:30 -07001599 bool use_scratch)
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001600{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001601 struct drm_i915_private *dev_priv = vm->dev->dev_private;
Ben Widawsky782f1492014-02-20 11:50:33 -08001602 unsigned first_entry = start >> PAGE_SHIFT;
1603 unsigned num_entries = length >> PAGE_SHIFT;
Ben Widawskye7c2b582013-04-08 18:43:48 -07001604 gen6_gtt_pte_t scratch_pte, __iomem *gtt_base =
1605 (gen6_gtt_pte_t __iomem *) dev_priv->gtt.gsm + first_entry;
Ben Widawskya54c0c22013-01-24 14:45:00 -08001606 const int max_entries = gtt_total_entries(dev_priv->gtt) - first_entry;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001607 int i;
1608
1609 if (WARN(num_entries > max_entries,
1610 "First entry = %d; Num entries = %d (max=%d)\n",
1611 first_entry, num_entries, max_entries))
1612 num_entries = max_entries;
1613
Akash Goel24f3a8c2014-06-17 10:59:42 +05301614 scratch_pte = vm->pte_encode(vm->scratch.addr, I915_CACHE_LLC, use_scratch, 0);
Ben Widawsky828c7902013-10-16 09:21:30 -07001615
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001616 for (i = 0; i < num_entries; i++)
1617 iowrite32(scratch_pte, &gtt_base[i]);
1618 readl(gtt_base);
1619}
1620
Ben Widawsky6f65e292013-12-06 14:10:56 -08001621
1622static void i915_ggtt_bind_vma(struct i915_vma *vma,
1623 enum i915_cache_level cache_level,
1624 u32 unused)
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001625{
Ben Widawsky6f65e292013-12-06 14:10:56 -08001626 const unsigned long entry = vma->node.start >> PAGE_SHIFT;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001627 unsigned int flags = (cache_level == I915_CACHE_NONE) ?
1628 AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY;
1629
Ben Widawsky6f65e292013-12-06 14:10:56 -08001630 BUG_ON(!i915_is_ggtt(vma->vm));
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00001631 intel_gtt_insert_sg_entries(vma->ggtt_view.pages, entry, flags);
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01001632 vma->bound = GLOBAL_BIND;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001633}
1634
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001635static void i915_ggtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08001636 uint64_t start,
1637 uint64_t length,
Ben Widawsky828c7902013-10-16 09:21:30 -07001638 bool unused)
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001639{
Ben Widawsky782f1492014-02-20 11:50:33 -08001640 unsigned first_entry = start >> PAGE_SHIFT;
1641 unsigned num_entries = length >> PAGE_SHIFT;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001642 intel_gtt_clear_range(first_entry, num_entries);
1643}
1644
Ben Widawsky6f65e292013-12-06 14:10:56 -08001645static void i915_ggtt_unbind_vma(struct i915_vma *vma)
Chris Wilsond5bd1442011-04-14 06:48:26 +01001646{
Ben Widawsky6f65e292013-12-06 14:10:56 -08001647 const unsigned int first = vma->node.start >> PAGE_SHIFT;
1648 const unsigned int size = vma->obj->base.size >> PAGE_SHIFT;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001649
Ben Widawsky6f65e292013-12-06 14:10:56 -08001650 BUG_ON(!i915_is_ggtt(vma->vm));
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01001651 vma->bound = 0;
Ben Widawsky6f65e292013-12-06 14:10:56 -08001652 intel_gtt_clear_range(first, size);
Chris Wilsond5bd1442011-04-14 06:48:26 +01001653}
1654
Ben Widawsky6f65e292013-12-06 14:10:56 -08001655static void ggtt_bind_vma(struct i915_vma *vma,
1656 enum i915_cache_level cache_level,
1657 u32 flags)
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01001658{
Ben Widawsky6f65e292013-12-06 14:10:56 -08001659 struct drm_device *dev = vma->vm->dev;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001660 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky6f65e292013-12-06 14:10:56 -08001661 struct drm_i915_gem_object *obj = vma->obj;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001662
Akash Goel24f3a8c2014-06-17 10:59:42 +05301663 /* Currently applicable only to VLV */
1664 if (obj->gt_ro)
1665 flags |= PTE_READ_ONLY;
1666
Ben Widawsky6f65e292013-12-06 14:10:56 -08001667 /* If there is no aliasing PPGTT, or the caller needs a global mapping,
1668 * or we have a global mapping already but the cacheability flags have
1669 * changed, set the global PTEs.
1670 *
1671 * If there is an aliasing PPGTT it is anecdotally faster, so use that
1672 * instead if none of the above hold true.
1673 *
1674 * NB: A global mapping should only be needed for special regions like
1675 * "gtt mappable", SNB errata, or if specified via special execbuf
1676 * flags. At all other times, the GPU will use the aliasing PPGTT.
1677 */
1678 if (!dev_priv->mm.aliasing_ppgtt || flags & GLOBAL_BIND) {
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01001679 if (!(vma->bound & GLOBAL_BIND) ||
Ben Widawsky6f65e292013-12-06 14:10:56 -08001680 (cache_level != obj->cache_level)) {
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00001681 vma->vm->insert_entries(vma->vm, vma->ggtt_view.pages,
Ben Widawsky782f1492014-02-20 11:50:33 -08001682 vma->node.start,
Akash Goel24f3a8c2014-06-17 10:59:42 +05301683 cache_level, flags);
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01001684 vma->bound |= GLOBAL_BIND;
Ben Widawsky6f65e292013-12-06 14:10:56 -08001685 }
1686 }
Daniel Vetter74898d72012-02-15 23:50:22 +01001687
Ben Widawsky6f65e292013-12-06 14:10:56 -08001688 if (dev_priv->mm.aliasing_ppgtt &&
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01001689 (!(vma->bound & LOCAL_BIND) ||
Ben Widawsky6f65e292013-12-06 14:10:56 -08001690 (cache_level != obj->cache_level))) {
1691 struct i915_hw_ppgtt *appgtt = dev_priv->mm.aliasing_ppgtt;
1692 appgtt->base.insert_entries(&appgtt->base,
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00001693 vma->ggtt_view.pages,
Ben Widawsky782f1492014-02-20 11:50:33 -08001694 vma->node.start,
Akash Goel24f3a8c2014-06-17 10:59:42 +05301695 cache_level, flags);
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01001696 vma->bound |= LOCAL_BIND;
Ben Widawsky6f65e292013-12-06 14:10:56 -08001697 }
1698}
1699
1700static void ggtt_unbind_vma(struct i915_vma *vma)
1701{
1702 struct drm_device *dev = vma->vm->dev;
1703 struct drm_i915_private *dev_priv = dev->dev_private;
1704 struct drm_i915_gem_object *obj = vma->obj;
Ben Widawsky6f65e292013-12-06 14:10:56 -08001705
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01001706 if (vma->bound & GLOBAL_BIND) {
Ben Widawsky782f1492014-02-20 11:50:33 -08001707 vma->vm->clear_range(vma->vm,
1708 vma->node.start,
1709 obj->base.size,
Ben Widawsky6f65e292013-12-06 14:10:56 -08001710 true);
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01001711 vma->bound &= ~GLOBAL_BIND;
Ben Widawsky6f65e292013-12-06 14:10:56 -08001712 }
1713
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01001714 if (vma->bound & LOCAL_BIND) {
Ben Widawsky6f65e292013-12-06 14:10:56 -08001715 struct i915_hw_ppgtt *appgtt = dev_priv->mm.aliasing_ppgtt;
1716 appgtt->base.clear_range(&appgtt->base,
Ben Widawsky782f1492014-02-20 11:50:33 -08001717 vma->node.start,
1718 obj->base.size,
Ben Widawsky6f65e292013-12-06 14:10:56 -08001719 true);
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01001720 vma->bound &= ~LOCAL_BIND;
Ben Widawsky6f65e292013-12-06 14:10:56 -08001721 }
Daniel Vetter74163902012-02-15 23:50:21 +01001722}
1723
1724void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj)
1725{
Ben Widawsky5c042282011-10-17 15:51:55 -07001726 struct drm_device *dev = obj->base.dev;
1727 struct drm_i915_private *dev_priv = dev->dev_private;
1728 bool interruptible;
1729
1730 interruptible = do_idling(dev_priv);
1731
Chris Wilson9da3da62012-06-01 15:20:22 +01001732 if (!obj->has_dma_mapping)
1733 dma_unmap_sg(&dev->pdev->dev,
1734 obj->pages->sgl, obj->pages->nents,
1735 PCI_DMA_BIDIRECTIONAL);
Ben Widawsky5c042282011-10-17 15:51:55 -07001736
1737 undo_idling(dev_priv, interruptible);
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01001738}
Daniel Vetter644ec022012-03-26 09:45:40 +02001739
Chris Wilson42d6ab42012-07-26 11:49:32 +01001740static void i915_gtt_color_adjust(struct drm_mm_node *node,
1741 unsigned long color,
1742 unsigned long *start,
1743 unsigned long *end)
1744{
1745 if (node->color != color)
1746 *start += 4096;
1747
1748 if (!list_empty(&node->node_list)) {
1749 node = list_entry(node->node_list.next,
1750 struct drm_mm_node,
1751 node_list);
1752 if (node->allocated && node->color != color)
1753 *end -= 4096;
1754 }
1755}
Ben Widawskyfbe5d362013-11-04 19:56:49 -08001756
Daniel Vetterf548c0e2014-11-19 21:40:13 +01001757static int i915_gem_setup_global_gtt(struct drm_device *dev,
1758 unsigned long start,
1759 unsigned long mappable_end,
1760 unsigned long end)
Daniel Vetter644ec022012-03-26 09:45:40 +02001761{
Ben Widawskye78891c2013-01-25 16:41:04 -08001762 /* Let GEM Manage all of the aperture.
1763 *
1764 * However, leave one page at the end still bound to the scratch page.
1765 * There are a number of places where the hardware apparently prefetches
1766 * past the end of the object, and we've seen multiple hangs with the
1767 * GPU head pointer stuck in a batchbuffer bound at the last page of the
1768 * aperture. One page should be enough to keep any prefetching inside
1769 * of the aperture.
1770 */
Ben Widawsky40d749802013-07-31 16:59:59 -07001771 struct drm_i915_private *dev_priv = dev->dev_private;
1772 struct i915_address_space *ggtt_vm = &dev_priv->gtt.base;
Chris Wilsoned2f3452012-11-15 11:32:19 +00001773 struct drm_mm_node *entry;
1774 struct drm_i915_gem_object *obj;
1775 unsigned long hole_start, hole_end;
Daniel Vetterfa76da32014-08-06 20:19:54 +02001776 int ret;
Daniel Vetter644ec022012-03-26 09:45:40 +02001777
Ben Widawsky35451cb2013-01-17 12:45:13 -08001778 BUG_ON(mappable_end > end);
1779
Chris Wilsoned2f3452012-11-15 11:32:19 +00001780 /* Subtract the guard page ... */
Ben Widawsky40d749802013-07-31 16:59:59 -07001781 drm_mm_init(&ggtt_vm->mm, start, end - start - PAGE_SIZE);
Yu Zhang5dda8fa2015-02-10 19:05:48 +08001782
1783 dev_priv->gtt.base.start = start;
1784 dev_priv->gtt.base.total = end - start;
1785
1786 if (intel_vgpu_active(dev)) {
1787 ret = intel_vgt_balloon(dev);
1788 if (ret)
1789 return ret;
1790 }
1791
Chris Wilson42d6ab42012-07-26 11:49:32 +01001792 if (!HAS_LLC(dev))
Ben Widawsky93bd8642013-07-16 16:50:06 -07001793 dev_priv->gtt.base.mm.color_adjust = i915_gtt_color_adjust;
Daniel Vetter644ec022012-03-26 09:45:40 +02001794
Chris Wilsoned2f3452012-11-15 11:32:19 +00001795 /* Mark any preallocated objects as occupied */
Ben Widawsky35c20a62013-05-31 11:28:48 -07001796 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
Ben Widawsky40d749802013-07-31 16:59:59 -07001797 struct i915_vma *vma = i915_gem_obj_to_vma(obj, ggtt_vm);
Daniel Vetterfa76da32014-08-06 20:19:54 +02001798
Ben Widawskyedd41a82013-07-05 14:41:05 -07001799 DRM_DEBUG_KMS("reserving preallocated space: %lx + %zx\n",
Ben Widawskyc6cfb322013-07-05 14:41:06 -07001800 i915_gem_obj_ggtt_offset(obj), obj->base.size);
Chris Wilsoned2f3452012-11-15 11:32:19 +00001801
Ben Widawskyc6cfb322013-07-05 14:41:06 -07001802 WARN_ON(i915_gem_obj_ggtt_bound(obj));
Ben Widawsky40d749802013-07-31 16:59:59 -07001803 ret = drm_mm_reserve_node(&ggtt_vm->mm, &vma->node);
Daniel Vetter6c5566a2014-08-06 15:04:50 +02001804 if (ret) {
1805 DRM_DEBUG_KMS("Reservation failed: %i\n", ret);
1806 return ret;
1807 }
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01001808 vma->bound |= GLOBAL_BIND;
Chris Wilsoned2f3452012-11-15 11:32:19 +00001809 }
1810
Chris Wilsoned2f3452012-11-15 11:32:19 +00001811 /* Clear any non-preallocated blocks */
Ben Widawsky40d749802013-07-31 16:59:59 -07001812 drm_mm_for_each_hole(entry, &ggtt_vm->mm, hole_start, hole_end) {
Chris Wilsoned2f3452012-11-15 11:32:19 +00001813 DRM_DEBUG_KMS("clearing unused GTT space: [%lx, %lx]\n",
1814 hole_start, hole_end);
Ben Widawsky782f1492014-02-20 11:50:33 -08001815 ggtt_vm->clear_range(ggtt_vm, hole_start,
1816 hole_end - hole_start, true);
Chris Wilsoned2f3452012-11-15 11:32:19 +00001817 }
1818
1819 /* And finally clear the reserved guard page */
Ben Widawsky782f1492014-02-20 11:50:33 -08001820 ggtt_vm->clear_range(ggtt_vm, end - PAGE_SIZE, PAGE_SIZE, true);
Daniel Vetter6c5566a2014-08-06 15:04:50 +02001821
Daniel Vetterfa76da32014-08-06 20:19:54 +02001822 if (USES_PPGTT(dev) && !USES_FULL_PPGTT(dev)) {
1823 struct i915_hw_ppgtt *ppgtt;
1824
1825 ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
1826 if (!ppgtt)
1827 return -ENOMEM;
1828
1829 ret = __hw_ppgtt_init(dev, ppgtt);
1830 if (ret != 0)
1831 return ret;
1832
1833 dev_priv->mm.aliasing_ppgtt = ppgtt;
1834 }
1835
Daniel Vetter6c5566a2014-08-06 15:04:50 +02001836 return 0;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001837}
1838
Ben Widawskyd7e50082012-12-18 10:31:25 -08001839void i915_gem_init_global_gtt(struct drm_device *dev)
1840{
1841 struct drm_i915_private *dev_priv = dev->dev_private;
1842 unsigned long gtt_size, mappable_size;
Ben Widawskyd7e50082012-12-18 10:31:25 -08001843
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001844 gtt_size = dev_priv->gtt.base.total;
Ben Widawsky93d18792013-01-17 12:45:17 -08001845 mappable_size = dev_priv->gtt.mappable_end;
Ben Widawskyd7e50082012-12-18 10:31:25 -08001846
Ben Widawskye78891c2013-01-25 16:41:04 -08001847 i915_gem_setup_global_gtt(dev, 0, mappable_size, gtt_size);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001848}
1849
Daniel Vetter90d0a0e2014-08-06 15:04:56 +02001850void i915_global_gtt_cleanup(struct drm_device *dev)
1851{
1852 struct drm_i915_private *dev_priv = dev->dev_private;
1853 struct i915_address_space *vm = &dev_priv->gtt.base;
1854
Daniel Vetter70e32542014-08-06 15:04:57 +02001855 if (dev_priv->mm.aliasing_ppgtt) {
1856 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
1857
1858 ppgtt->base.cleanup(&ppgtt->base);
1859 }
1860
Daniel Vetter90d0a0e2014-08-06 15:04:56 +02001861 if (drm_mm_initialized(&vm->mm)) {
Yu Zhang5dda8fa2015-02-10 19:05:48 +08001862 if (intel_vgpu_active(dev))
1863 intel_vgt_deballoon();
1864
Daniel Vetter90d0a0e2014-08-06 15:04:56 +02001865 drm_mm_takedown(&vm->mm);
1866 list_del(&vm->global_link);
1867 }
1868
1869 vm->cleanup(vm);
1870}
Daniel Vetter70e32542014-08-06 15:04:57 +02001871
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001872static int setup_scratch_page(struct drm_device *dev)
1873{
1874 struct drm_i915_private *dev_priv = dev->dev_private;
1875 struct page *page;
1876 dma_addr_t dma_addr;
1877
1878 page = alloc_page(GFP_KERNEL | GFP_DMA32 | __GFP_ZERO);
1879 if (page == NULL)
1880 return -ENOMEM;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001881 set_pages_uc(page, 1);
1882
1883#ifdef CONFIG_INTEL_IOMMU
1884 dma_addr = pci_map_page(dev->pdev, page, 0, PAGE_SIZE,
1885 PCI_DMA_BIDIRECTIONAL);
1886 if (pci_dma_mapping_error(dev->pdev, dma_addr))
1887 return -EINVAL;
1888#else
1889 dma_addr = page_to_phys(page);
1890#endif
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001891 dev_priv->gtt.base.scratch.page = page;
1892 dev_priv->gtt.base.scratch.addr = dma_addr;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001893
1894 return 0;
1895}
1896
1897static void teardown_scratch_page(struct drm_device *dev)
1898{
1899 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001900 struct page *page = dev_priv->gtt.base.scratch.page;
1901
1902 set_pages_wb(page, 1);
1903 pci_unmap_page(dev->pdev, dev_priv->gtt.base.scratch.addr,
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001904 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001905 __free_page(page);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001906}
1907
1908static inline unsigned int gen6_get_total_gtt_size(u16 snb_gmch_ctl)
1909{
1910 snb_gmch_ctl >>= SNB_GMCH_GGMS_SHIFT;
1911 snb_gmch_ctl &= SNB_GMCH_GGMS_MASK;
1912 return snb_gmch_ctl << 20;
1913}
1914
Ben Widawsky9459d252013-11-03 16:53:55 -08001915static inline unsigned int gen8_get_total_gtt_size(u16 bdw_gmch_ctl)
1916{
1917 bdw_gmch_ctl >>= BDW_GMCH_GGMS_SHIFT;
1918 bdw_gmch_ctl &= BDW_GMCH_GGMS_MASK;
1919 if (bdw_gmch_ctl)
1920 bdw_gmch_ctl = 1 << bdw_gmch_ctl;
Ben Widawsky562d55d2014-05-27 16:53:08 -07001921
1922#ifdef CONFIG_X86_32
1923 /* Limit 32b platforms to a 2GB GGTT: 4 << 20 / pte size * PAGE_SIZE */
1924 if (bdw_gmch_ctl > 4)
1925 bdw_gmch_ctl = 4;
1926#endif
1927
Ben Widawsky9459d252013-11-03 16:53:55 -08001928 return bdw_gmch_ctl << 20;
1929}
1930
Damien Lespiaud7f25f22014-05-08 22:19:40 +03001931static inline unsigned int chv_get_total_gtt_size(u16 gmch_ctrl)
1932{
1933 gmch_ctrl >>= SNB_GMCH_GGMS_SHIFT;
1934 gmch_ctrl &= SNB_GMCH_GGMS_MASK;
1935
1936 if (gmch_ctrl)
1937 return 1 << (20 + gmch_ctrl);
1938
1939 return 0;
1940}
1941
Ben Widawskybaa09f52013-01-24 13:49:57 -08001942static inline size_t gen6_get_stolen_size(u16 snb_gmch_ctl)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001943{
1944 snb_gmch_ctl >>= SNB_GMCH_GMS_SHIFT;
1945 snb_gmch_ctl &= SNB_GMCH_GMS_MASK;
1946 return snb_gmch_ctl << 25; /* 32 MB units */
1947}
1948
Ben Widawsky9459d252013-11-03 16:53:55 -08001949static inline size_t gen8_get_stolen_size(u16 bdw_gmch_ctl)
1950{
1951 bdw_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
1952 bdw_gmch_ctl &= BDW_GMCH_GMS_MASK;
1953 return bdw_gmch_ctl << 25; /* 32 MB units */
1954}
1955
Damien Lespiaud7f25f22014-05-08 22:19:40 +03001956static size_t chv_get_stolen_size(u16 gmch_ctrl)
1957{
1958 gmch_ctrl >>= SNB_GMCH_GMS_SHIFT;
1959 gmch_ctrl &= SNB_GMCH_GMS_MASK;
1960
1961 /*
1962 * 0x0 to 0x10: 32MB increments starting at 0MB
1963 * 0x11 to 0x16: 4MB increments starting at 8MB
1964 * 0x17 to 0x1d: 4MB increments start at 36MB
1965 */
1966 if (gmch_ctrl < 0x11)
1967 return gmch_ctrl << 25;
1968 else if (gmch_ctrl < 0x17)
1969 return (gmch_ctrl - 0x11 + 2) << 22;
1970 else
1971 return (gmch_ctrl - 0x17 + 9) << 22;
1972}
1973
Damien Lespiau66375012014-01-09 18:02:46 +00001974static size_t gen9_get_stolen_size(u16 gen9_gmch_ctl)
1975{
1976 gen9_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
1977 gen9_gmch_ctl &= BDW_GMCH_GMS_MASK;
1978
1979 if (gen9_gmch_ctl < 0xf0)
1980 return gen9_gmch_ctl << 25; /* 32 MB units */
1981 else
1982 /* 4MB increments starting at 0xf0 for 4MB */
1983 return (gen9_gmch_ctl - 0xf0 + 1) << 22;
1984}
1985
Ben Widawsky63340132013-11-04 19:32:22 -08001986static int ggtt_probe_common(struct drm_device *dev,
1987 size_t gtt_size)
1988{
1989 struct drm_i915_private *dev_priv = dev->dev_private;
Bjorn Helgaas21c34602013-12-21 10:52:52 -07001990 phys_addr_t gtt_phys_addr;
Ben Widawsky63340132013-11-04 19:32:22 -08001991 int ret;
1992
1993 /* For Modern GENs the PTEs and register space are split in the BAR */
Bjorn Helgaas21c34602013-12-21 10:52:52 -07001994 gtt_phys_addr = pci_resource_start(dev->pdev, 0) +
Ben Widawsky63340132013-11-04 19:32:22 -08001995 (pci_resource_len(dev->pdev, 0) / 2);
1996
Bjorn Helgaas21c34602013-12-21 10:52:52 -07001997 dev_priv->gtt.gsm = ioremap_wc(gtt_phys_addr, gtt_size);
Ben Widawsky63340132013-11-04 19:32:22 -08001998 if (!dev_priv->gtt.gsm) {
1999 DRM_ERROR("Failed to map the gtt page table\n");
2000 return -ENOMEM;
2001 }
2002
2003 ret = setup_scratch_page(dev);
2004 if (ret) {
2005 DRM_ERROR("Scratch setup failed\n");
2006 /* iounmap will also get called at remove, but meh */
2007 iounmap(dev_priv->gtt.gsm);
2008 }
2009
2010 return ret;
2011}
2012
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002013/* The GGTT and PPGTT need a private PPAT setup in order to handle cacheability
2014 * bits. When using advanced contexts each context stores its own PAT, but
2015 * writing this data shouldn't be harmful even in those cases. */
Ville Syrjäläee0ce472014-04-09 13:28:01 +03002016static void bdw_setup_private_ppat(struct drm_i915_private *dev_priv)
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002017{
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002018 uint64_t pat;
2019
2020 pat = GEN8_PPAT(0, GEN8_PPAT_WB | GEN8_PPAT_LLC) | /* for normal objects, no eLLC */
2021 GEN8_PPAT(1, GEN8_PPAT_WC | GEN8_PPAT_LLCELLC) | /* for something pointing to ptes? */
2022 GEN8_PPAT(2, GEN8_PPAT_WT | GEN8_PPAT_LLCELLC) | /* for scanout with eLLC */
2023 GEN8_PPAT(3, GEN8_PPAT_UC) | /* Uncached objects, mostly for scanout */
2024 GEN8_PPAT(4, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(0)) |
2025 GEN8_PPAT(5, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(1)) |
2026 GEN8_PPAT(6, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(2)) |
2027 GEN8_PPAT(7, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(3));
2028
Rodrigo Vivid6a8b722014-11-05 16:56:36 -08002029 if (!USES_PPGTT(dev_priv->dev))
2030 /* Spec: "For GGTT, there is NO pat_sel[2:0] from the entry,
2031 * so RTL will always use the value corresponding to
2032 * pat_sel = 000".
2033 * So let's disable cache for GGTT to avoid screen corruptions.
2034 * MOCS still can be used though.
2035 * - System agent ggtt writes (i.e. cpu gtt mmaps) already work
2036 * before this patch, i.e. the same uncached + snooping access
2037 * like on gen6/7 seems to be in effect.
2038 * - So this just fixes blitter/render access. Again it looks
2039 * like it's not just uncached access, but uncached + snooping.
2040 * So we can still hold onto all our assumptions wrt cpu
2041 * clflushing on LLC machines.
2042 */
2043 pat = GEN8_PPAT(0, GEN8_PPAT_UC);
2044
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002045 /* XXX: spec defines this as 2 distinct registers. It's unclear if a 64b
2046 * write would work. */
2047 I915_WRITE(GEN8_PRIVATE_PAT, pat);
2048 I915_WRITE(GEN8_PRIVATE_PAT + 4, pat >> 32);
2049}
2050
Ville Syrjäläee0ce472014-04-09 13:28:01 +03002051static void chv_setup_private_ppat(struct drm_i915_private *dev_priv)
2052{
2053 uint64_t pat;
2054
2055 /*
2056 * Map WB on BDW to snooped on CHV.
2057 *
2058 * Only the snoop bit has meaning for CHV, the rest is
2059 * ignored.
2060 *
Ville Syrjäläcf3d2622014-11-14 21:02:44 +02002061 * The hardware will never snoop for certain types of accesses:
2062 * - CPU GTT (GMADR->GGTT->no snoop->memory)
2063 * - PPGTT page tables
2064 * - some other special cycles
2065 *
2066 * As with BDW, we also need to consider the following for GT accesses:
2067 * "For GGTT, there is NO pat_sel[2:0] from the entry,
2068 * so RTL will always use the value corresponding to
2069 * pat_sel = 000".
2070 * Which means we must set the snoop bit in PAT entry 0
2071 * in order to keep the global status page working.
Ville Syrjäläee0ce472014-04-09 13:28:01 +03002072 */
2073 pat = GEN8_PPAT(0, CHV_PPAT_SNOOP) |
2074 GEN8_PPAT(1, 0) |
2075 GEN8_PPAT(2, 0) |
2076 GEN8_PPAT(3, 0) |
2077 GEN8_PPAT(4, CHV_PPAT_SNOOP) |
2078 GEN8_PPAT(5, CHV_PPAT_SNOOP) |
2079 GEN8_PPAT(6, CHV_PPAT_SNOOP) |
2080 GEN8_PPAT(7, CHV_PPAT_SNOOP);
2081
2082 I915_WRITE(GEN8_PRIVATE_PAT, pat);
2083 I915_WRITE(GEN8_PRIVATE_PAT + 4, pat >> 32);
2084}
2085
Ben Widawsky63340132013-11-04 19:32:22 -08002086static int gen8_gmch_probe(struct drm_device *dev,
2087 size_t *gtt_total,
2088 size_t *stolen,
2089 phys_addr_t *mappable_base,
2090 unsigned long *mappable_end)
2091{
2092 struct drm_i915_private *dev_priv = dev->dev_private;
2093 unsigned int gtt_size;
2094 u16 snb_gmch_ctl;
2095 int ret;
2096
2097 /* TODO: We're not aware of mappable constraints on gen8 yet */
2098 *mappable_base = pci_resource_start(dev->pdev, 2);
2099 *mappable_end = pci_resource_len(dev->pdev, 2);
2100
2101 if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(39)))
2102 pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(39));
2103
2104 pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
2105
Damien Lespiau66375012014-01-09 18:02:46 +00002106 if (INTEL_INFO(dev)->gen >= 9) {
2107 *stolen = gen9_get_stolen_size(snb_gmch_ctl);
2108 gtt_size = gen8_get_total_gtt_size(snb_gmch_ctl);
2109 } else if (IS_CHERRYVIEW(dev)) {
Damien Lespiaud7f25f22014-05-08 22:19:40 +03002110 *stolen = chv_get_stolen_size(snb_gmch_ctl);
2111 gtt_size = chv_get_total_gtt_size(snb_gmch_ctl);
2112 } else {
2113 *stolen = gen8_get_stolen_size(snb_gmch_ctl);
2114 gtt_size = gen8_get_total_gtt_size(snb_gmch_ctl);
2115 }
Ben Widawsky63340132013-11-04 19:32:22 -08002116
Ben Widawskyd31eb102013-11-02 21:07:17 -07002117 *gtt_total = (gtt_size / sizeof(gen8_gtt_pte_t)) << PAGE_SHIFT;
Ben Widawsky63340132013-11-04 19:32:22 -08002118
Ville Syrjäläee0ce472014-04-09 13:28:01 +03002119 if (IS_CHERRYVIEW(dev))
2120 chv_setup_private_ppat(dev_priv);
2121 else
2122 bdw_setup_private_ppat(dev_priv);
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002123
Ben Widawsky63340132013-11-04 19:32:22 -08002124 ret = ggtt_probe_common(dev, gtt_size);
2125
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002126 dev_priv->gtt.base.clear_range = gen8_ggtt_clear_range;
2127 dev_priv->gtt.base.insert_entries = gen8_ggtt_insert_entries;
Ben Widawsky63340132013-11-04 19:32:22 -08002128
2129 return ret;
2130}
2131
Ben Widawskybaa09f52013-01-24 13:49:57 -08002132static int gen6_gmch_probe(struct drm_device *dev,
2133 size_t *gtt_total,
Ben Widawsky41907dd2013-02-08 11:32:47 -08002134 size_t *stolen,
2135 phys_addr_t *mappable_base,
2136 unsigned long *mappable_end)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002137{
2138 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskybaa09f52013-01-24 13:49:57 -08002139 unsigned int gtt_size;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002140 u16 snb_gmch_ctl;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002141 int ret;
2142
Ben Widawsky41907dd2013-02-08 11:32:47 -08002143 *mappable_base = pci_resource_start(dev->pdev, 2);
2144 *mappable_end = pci_resource_len(dev->pdev, 2);
2145
Ben Widawskybaa09f52013-01-24 13:49:57 -08002146 /* 64/512MB is the current min/max we actually know of, but this is just
2147 * a coarse sanity check.
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002148 */
Ben Widawsky41907dd2013-02-08 11:32:47 -08002149 if ((*mappable_end < (64<<20) || (*mappable_end > (512<<20)))) {
Ben Widawskybaa09f52013-01-24 13:49:57 -08002150 DRM_ERROR("Unknown GMADR size (%lx)\n",
2151 dev_priv->gtt.mappable_end);
2152 return -ENXIO;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002153 }
2154
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002155 if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(40)))
2156 pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(40));
Ben Widawskybaa09f52013-01-24 13:49:57 -08002157 pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
Ben Widawskybaa09f52013-01-24 13:49:57 -08002158
Ben Widawskyc4ae25e2013-05-01 11:00:34 -07002159 *stolen = gen6_get_stolen_size(snb_gmch_ctl);
Ben Widawskybaa09f52013-01-24 13:49:57 -08002160
Ben Widawsky63340132013-11-04 19:32:22 -08002161 gtt_size = gen6_get_total_gtt_size(snb_gmch_ctl);
Ben Widawskybaa09f52013-01-24 13:49:57 -08002162 *gtt_total = (gtt_size / sizeof(gen6_gtt_pte_t)) << PAGE_SHIFT;
2163
Ben Widawsky63340132013-11-04 19:32:22 -08002164 ret = ggtt_probe_common(dev, gtt_size);
Ben Widawskybaa09f52013-01-24 13:49:57 -08002165
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002166 dev_priv->gtt.base.clear_range = gen6_ggtt_clear_range;
2167 dev_priv->gtt.base.insert_entries = gen6_ggtt_insert_entries;
Ben Widawskybaa09f52013-01-24 13:49:57 -08002168
2169 return ret;
2170}
2171
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002172static void gen6_gmch_remove(struct i915_address_space *vm)
Ben Widawskybaa09f52013-01-24 13:49:57 -08002173{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002174
2175 struct i915_gtt *gtt = container_of(vm, struct i915_gtt, base);
Ben Widawsky5ed16782013-11-25 09:54:43 -08002176
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002177 iounmap(gtt->gsm);
2178 teardown_scratch_page(vm->dev);
Ben Widawskybaa09f52013-01-24 13:49:57 -08002179}
2180
2181static int i915_gmch_probe(struct drm_device *dev,
2182 size_t *gtt_total,
Ben Widawsky41907dd2013-02-08 11:32:47 -08002183 size_t *stolen,
2184 phys_addr_t *mappable_base,
2185 unsigned long *mappable_end)
Ben Widawskybaa09f52013-01-24 13:49:57 -08002186{
2187 struct drm_i915_private *dev_priv = dev->dev_private;
2188 int ret;
2189
Ben Widawskybaa09f52013-01-24 13:49:57 -08002190 ret = intel_gmch_probe(dev_priv->bridge_dev, dev_priv->dev->pdev, NULL);
2191 if (!ret) {
2192 DRM_ERROR("failed to set up gmch\n");
2193 return -EIO;
2194 }
2195
Ben Widawsky41907dd2013-02-08 11:32:47 -08002196 intel_gtt_get(gtt_total, stolen, mappable_base, mappable_end);
Ben Widawskybaa09f52013-01-24 13:49:57 -08002197
2198 dev_priv->gtt.do_idle_maps = needs_idle_maps(dev_priv->dev);
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002199 dev_priv->gtt.base.clear_range = i915_ggtt_clear_range;
Ben Widawskybaa09f52013-01-24 13:49:57 -08002200
Chris Wilsonc0a7f812013-12-30 12:16:15 +00002201 if (unlikely(dev_priv->gtt.do_idle_maps))
2202 DRM_INFO("applying Ironlake quirks for intel_iommu\n");
2203
Ben Widawskybaa09f52013-01-24 13:49:57 -08002204 return 0;
2205}
2206
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002207static void i915_gmch_remove(struct i915_address_space *vm)
Ben Widawskybaa09f52013-01-24 13:49:57 -08002208{
2209 intel_gmch_remove();
2210}
2211
2212int i915_gem_gtt_init(struct drm_device *dev)
2213{
2214 struct drm_i915_private *dev_priv = dev->dev_private;
2215 struct i915_gtt *gtt = &dev_priv->gtt;
Ben Widawskybaa09f52013-01-24 13:49:57 -08002216 int ret;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002217
Ben Widawskybaa09f52013-01-24 13:49:57 -08002218 if (INTEL_INFO(dev)->gen <= 5) {
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002219 gtt->gtt_probe = i915_gmch_probe;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002220 gtt->base.cleanup = i915_gmch_remove;
Ben Widawsky63340132013-11-04 19:32:22 -08002221 } else if (INTEL_INFO(dev)->gen < 8) {
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002222 gtt->gtt_probe = gen6_gmch_probe;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002223 gtt->base.cleanup = gen6_gmch_remove;
Ben Widawsky4d15c142013-07-04 11:02:06 -07002224 if (IS_HASWELL(dev) && dev_priv->ellc_size)
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002225 gtt->base.pte_encode = iris_pte_encode;
Ben Widawsky4d15c142013-07-04 11:02:06 -07002226 else if (IS_HASWELL(dev))
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002227 gtt->base.pte_encode = hsw_pte_encode;
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002228 else if (IS_VALLEYVIEW(dev))
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002229 gtt->base.pte_encode = byt_pte_encode;
Chris Wilson350ec882013-08-06 13:17:02 +01002230 else if (INTEL_INFO(dev)->gen >= 7)
2231 gtt->base.pte_encode = ivb_pte_encode;
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002232 else
Chris Wilson350ec882013-08-06 13:17:02 +01002233 gtt->base.pte_encode = snb_pte_encode;
Ben Widawsky63340132013-11-04 19:32:22 -08002234 } else {
2235 dev_priv->gtt.gtt_probe = gen8_gmch_probe;
2236 dev_priv->gtt.base.cleanup = gen6_gmch_remove;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002237 }
2238
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002239 ret = gtt->gtt_probe(dev, &gtt->base.total, &gtt->stolen_size,
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002240 &gtt->mappable_base, &gtt->mappable_end);
Ben Widawskya54c0c22013-01-24 14:45:00 -08002241 if (ret)
Ben Widawskybaa09f52013-01-24 13:49:57 -08002242 return ret;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002243
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002244 gtt->base.dev = dev;
2245
Ben Widawskybaa09f52013-01-24 13:49:57 -08002246 /* GMADR is the PCI mmio aperture into the global GTT. */
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002247 DRM_INFO("Memory usable by graphics device = %zdM\n",
2248 gtt->base.total >> 20);
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002249 DRM_DEBUG_DRIVER("GMADR size = %ldM\n", gtt->mappable_end >> 20);
2250 DRM_DEBUG_DRIVER("GTT stolen size = %zdM\n", gtt->stolen_size >> 20);
Daniel Vetter5db6c732014-03-31 16:23:04 +02002251#ifdef CONFIG_INTEL_IOMMU
2252 if (intel_iommu_gfx_mapped)
2253 DRM_INFO("VT-d active for gfx access\n");
2254#endif
Daniel Vettercfa7c862014-04-29 11:53:58 +02002255 /*
2256 * i915.enable_ppgtt is read-only, so do an early pass to validate the
2257 * user's requested state against the hardware/driver capabilities. We
2258 * do this now so that we can print out any log messages once rather
2259 * than every time we check intel_enable_ppgtt().
2260 */
2261 i915.enable_ppgtt = sanitize_enable_ppgtt(dev, i915.enable_ppgtt);
2262 DRM_DEBUG_DRIVER("ppgtt mode: %i\n", i915.enable_ppgtt);
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002263
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002264 return 0;
Daniel Vetter644ec022012-03-26 09:45:40 +02002265}
Ben Widawsky6f65e292013-12-06 14:10:56 -08002266
2267static struct i915_vma *__i915_gem_vma_create(struct drm_i915_gem_object *obj,
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002268 struct i915_address_space *vm,
2269 const struct i915_ggtt_view *view)
Ben Widawsky6f65e292013-12-06 14:10:56 -08002270{
2271 struct i915_vma *vma = kzalloc(sizeof(*vma), GFP_KERNEL);
2272 if (vma == NULL)
2273 return ERR_PTR(-ENOMEM);
2274
2275 INIT_LIST_HEAD(&vma->vma_link);
2276 INIT_LIST_HEAD(&vma->mm_list);
2277 INIT_LIST_HEAD(&vma->exec_list);
2278 vma->vm = vm;
2279 vma->obj = obj;
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002280 vma->ggtt_view = *view;
Ben Widawsky6f65e292013-12-06 14:10:56 -08002281
Rodrigo Vivib1252bcf2014-12-03 04:55:29 -08002282 if (INTEL_INFO(vm->dev)->gen >= 6) {
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08002283 if (i915_is_ggtt(vm)) {
2284 vma->unbind_vma = ggtt_unbind_vma;
2285 vma->bind_vma = ggtt_bind_vma;
2286 } else {
2287 vma->unbind_vma = ppgtt_unbind_vma;
2288 vma->bind_vma = ppgtt_bind_vma;
2289 }
Rodrigo Vivib1252bcf2014-12-03 04:55:29 -08002290 } else {
Ben Widawsky6f65e292013-12-06 14:10:56 -08002291 BUG_ON(!i915_is_ggtt(vm));
2292 vma->unbind_vma = i915_ggtt_unbind_vma;
2293 vma->bind_vma = i915_ggtt_bind_vma;
Ben Widawsky6f65e292013-12-06 14:10:56 -08002294 }
2295
Tvrtko Ursulinf7635662014-12-03 14:59:24 +00002296 list_add_tail(&vma->vma_link, &obj->vma_list);
2297 if (!i915_is_ggtt(vm))
Michel Thierrye07f0552014-08-19 15:49:41 +01002298 i915_ppgtt_get(i915_vm_to_ppgtt(vm));
Ben Widawsky6f65e292013-12-06 14:10:56 -08002299
2300 return vma;
2301}
2302
2303struct i915_vma *
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002304i915_gem_obj_lookup_or_create_vma_view(struct drm_i915_gem_object *obj,
2305 struct i915_address_space *vm,
2306 const struct i915_ggtt_view *view)
Ben Widawsky6f65e292013-12-06 14:10:56 -08002307{
2308 struct i915_vma *vma;
2309
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002310 vma = i915_gem_obj_to_vma_view(obj, vm, view);
Ben Widawsky6f65e292013-12-06 14:10:56 -08002311 if (!vma)
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002312 vma = __i915_gem_vma_create(obj, vm, view);
Ben Widawsky6f65e292013-12-06 14:10:56 -08002313
2314 return vma;
2315}
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002316
2317static inline
2318int i915_get_vma_pages(struct i915_vma *vma)
2319{
2320 if (vma->ggtt_view.pages)
2321 return 0;
2322
2323 if (vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL)
2324 vma->ggtt_view.pages = vma->obj->pages;
2325 else
2326 WARN_ONCE(1, "GGTT view %u not implemented!\n",
2327 vma->ggtt_view.type);
2328
2329 if (!vma->ggtt_view.pages) {
2330 DRM_ERROR("Failed to get pages for VMA view type %u!\n",
2331 vma->ggtt_view.type);
2332 return -EINVAL;
2333 }
2334
2335 return 0;
2336}
2337
2338/**
2339 * i915_vma_bind - Sets up PTEs for an VMA in it's corresponding address space.
2340 * @vma: VMA to map
2341 * @cache_level: mapping cache level
2342 * @flags: flags like global or local mapping
2343 *
2344 * DMA addresses are taken from the scatter-gather table of this object (or of
2345 * this VMA in case of non-default GGTT views) and PTE entries set up.
2346 * Note that DMA addresses are also the only part of the SG table we care about.
2347 */
2348int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
2349 u32 flags)
2350{
2351 int ret = i915_get_vma_pages(vma);
2352
2353 if (ret)
2354 return ret;
2355
2356 vma->bind_vma(vma, cache_level, flags);
2357
2358 return 0;
2359}