blob: b2891a9a69751a3a359b768104fcfc6fa538d46c [file] [log] [blame]
Benoit Cousson189892f2011-08-16 21:02:01 +05301/*
2 * Device Tree Source for OMAP3 SoC
3 *
4 * Copyright (C) 2011 Texas Instruments Incorporated - http://www.ti.com/
5 *
6 * This file is licensed under the terms of the GNU General Public License
7 * version 2. This program is licensed "as is" without any warranty of any
8 * kind, whether express or implied.
9 */
10
Florian Vaussard6d624ea2013-05-31 14:32:56 +020011#include <dt-bindings/gpio/gpio.h>
Florian Vaussard71fdc6e2013-06-11 16:49:46 +020012#include <dt-bindings/interrupt-controller/irq.h>
Florian Vaussardbcd3cca2013-05-31 14:32:59 +020013#include <dt-bindings/pinctrl/omap.h>
Florian Vaussard6d624ea2013-05-31 14:32:56 +020014
Florian Vaussard98ef79572013-05-31 14:32:55 +020015#include "skeleton.dtsi"
Benoit Cousson189892f2011-08-16 21:02:01 +053016
17/ {
18 compatible = "ti,omap3430", "ti,omap3";
Benoit Cousson4c94ac22012-10-24 10:47:52 +020019 interrupt-parent = <&intc>;
Benoit Cousson189892f2011-08-16 21:02:01 +053020
Rajendra Nayakcf3c79d2011-12-14 17:25:46 +053021 aliases {
Nishanth Menon20b80942013-10-16 15:21:03 -050022 i2c0 = &i2c1;
23 i2c1 = &i2c2;
24 i2c2 = &i2c3;
Rajendra Nayakcf3c79d2011-12-14 17:25:46 +053025 serial0 = &uart1;
26 serial1 = &uart2;
27 serial2 = &uart3;
Rajendra Nayakcf3c79d2011-12-14 17:25:46 +053028 };
29
Benoit Cousson476b6792011-08-16 11:49:08 +020030 cpus {
Lorenzo Pieralisieeb25fd2013-04-18 18:35:59 +010031 #address-cells = <1>;
32 #size-cells = <0>;
33
Benoit Cousson476b6792011-08-16 11:49:08 +020034 cpu@0 {
35 compatible = "arm,cortex-a8";
Lorenzo Pieralisieeb25fd2013-04-18 18:35:59 +010036 device_type = "cpu";
37 reg = <0x0>;
Nishanth Menon8d766fa2014-01-29 12:19:17 -060038
39 clocks = <&dpll1_ck>;
40 clock-names = "cpu";
41
42 clock-latency = <300000>; /* From omap-cpufreq driver */
Benoit Cousson476b6792011-08-16 11:49:08 +020043 };
44 };
45
Jon Hunter9b07b472012-10-18 09:28:52 -050046 pmu {
47 compatible = "arm,cortex-a8-pmu";
Tony Lindgrend7c8f252013-10-17 15:15:22 -070048 reg = <0x54000000 0x800000>;
Jon Hunter9b07b472012-10-18 09:28:52 -050049 interrupts = <3>;
50 ti,hwmods = "debugss";
51 };
52
Benoit Cousson189892f2011-08-16 21:02:01 +053053 /*
Christoph Fritz161e89a2013-03-29 17:32:05 +010054 * The soc node represents the soc top level view. It is used for IPs
Benoit Cousson189892f2011-08-16 21:02:01 +053055 * that are not memory mapped in the MPU view or for the MPU itself.
56 */
57 soc {
58 compatible = "ti,omap-infra";
Benoit Cousson476b6792011-08-16 11:49:08 +020059 mpu {
60 compatible = "ti,omap3-mpu";
61 ti,hwmods = "mpu";
62 };
63
Suman Anna4c051602014-04-22 17:23:37 -050064 iva: iva {
Benoit Cousson476b6792011-08-16 11:49:08 +020065 compatible = "ti,iva2.2";
66 ti,hwmods = "iva";
67
68 dsp {
69 compatible = "ti,omap3-c64";
70 };
71 };
Benoit Cousson189892f2011-08-16 21:02:01 +053072 };
73
74 /*
75 * XXX: Use a flat representation of the OMAP3 interconnect.
76 * The real OMAP interconnect network is quite complex.
Geert Uytterhoevenb7ab5242014-03-28 11:11:39 +010077 * Since it will not bring real advantage to represent that in DT for
Benoit Cousson189892f2011-08-16 21:02:01 +053078 * the moment, just use a fake OCP bus entry to represent the whole bus
79 * hierarchy.
80 */
81 ocp {
82 compatible = "simple-bus";
Tony Lindgrend7c8f252013-10-17 15:15:22 -070083 reg = <0x68000000 0x10000>;
84 interrupts = <9 10>;
Benoit Cousson189892f2011-08-16 21:02:01 +053085 #address-cells = <1>;
86 #size-cells = <1>;
87 ranges;
88 ti,hwmods = "l3_main";
89
Tony Lindgren7ce93f32013-11-25 14:23:45 -080090 aes: aes@480c5000 {
91 compatible = "ti,omap3-aes";
92 ti,hwmods = "aes";
93 reg = <0x480c5000 0x50>;
94 interrupts = <0>;
95 };
96
Tero Kristo657fc112013-07-22 12:29:29 +030097 prm: prm@48306000 {
98 compatible = "ti,omap3-prm";
99 reg = <0x48306000 0x4000>;
100
101 prm_clocks: clocks {
102 #address-cells = <1>;
103 #size-cells = <0>;
104 };
105
106 prm_clockdomains: clockdomains {
107 };
108 };
109
110 cm: cm@48004000 {
111 compatible = "ti,omap3-cm";
112 reg = <0x48004000 0x4000>;
113
114 cm_clocks: clocks {
115 #address-cells = <1>;
116 #size-cells = <0>;
117 };
118
119 cm_clockdomains: clockdomains {
120 };
121 };
122
123 scrm: scrm@48002000 {
124 compatible = "ti,omap3-scrm";
125 reg = <0x48002000 0x2000>;
126
127 scrm_clocks: clocks {
128 #address-cells = <1>;
129 #size-cells = <0>;
130 };
131
132 scrm_clockdomains: clockdomains {
133 };
134 };
135
Jon Hunter510c0ff2012-10-25 14:24:14 -0500136 counter32k: counter@48320000 {
137 compatible = "ti,omap-counter32k";
138 reg = <0x48320000 0x20>;
139 ti,hwmods = "counter_32k";
140 };
141
Benoit Coussond65c5422011-11-30 19:26:42 +0100142 intc: interrupt-controller@48200000 {
143 compatible = "ti,omap2-intc";
Benoit Cousson189892f2011-08-16 21:02:01 +0530144 interrupt-controller;
145 #interrupt-cells = <1>;
Benoit Coussond65c5422011-11-30 19:26:42 +0100146 ti,intc-size = <96>;
147 reg = <0x48200000 0x1000>;
Benoit Cousson189892f2011-08-16 21:02:01 +0530148 };
Rajendra Nayakcf3c79d2011-12-14 17:25:46 +0530149
Jon Hunter2c2dc542012-04-26 13:47:59 -0500150 sdma: dma-controller@48056000 {
151 compatible = "ti,omap3630-sdma", "ti,omap3430-sdma";
152 reg = <0x48056000 0x1000>;
153 interrupts = <12>,
154 <13>,
155 <14>,
156 <15>;
157 #dma-cells = <1>;
158 #dma-channels = <32>;
159 #dma-requests = <96>;
160 };
161
Tony Lindgren679e3312012-09-10 10:34:51 -0700162 omap3_pmx_core: pinmux@48002030 {
163 compatible = "ti,omap3-padconf", "pinctrl-single";
Laurent Pinchart3d495382014-01-07 14:01:39 -0800164 reg = <0x48002030 0x0238>;
Tony Lindgren679e3312012-09-10 10:34:51 -0700165 #address-cells = <1>;
166 #size-cells = <0>;
Tony Lindgren30a69ef2013-10-10 15:45:13 -0700167 #interrupt-cells = <1>;
168 interrupt-controller;
Tony Lindgren679e3312012-09-10 10:34:51 -0700169 pinctrl-single,register-width = <16>;
Tony Lindgrend623a0e2013-10-07 10:22:01 -0700170 pinctrl-single,function-mask = <0xff1f>;
Tony Lindgren679e3312012-09-10 10:34:51 -0700171 };
172
Lee Jonesb7317772013-07-22 11:52:34 +0100173 omap3_pmx_wkup: pinmux@48002a00 {
Tony Lindgren679e3312012-09-10 10:34:51 -0700174 compatible = "ti,omap3-padconf", "pinctrl-single";
Christoph Fritz161e89a2013-03-29 17:32:05 +0100175 reg = <0x48002a00 0x5c>;
Tony Lindgren679e3312012-09-10 10:34:51 -0700176 #address-cells = <1>;
177 #size-cells = <0>;
Tony Lindgren30a69ef2013-10-10 15:45:13 -0700178 #interrupt-cells = <1>;
179 interrupt-controller;
Tony Lindgren679e3312012-09-10 10:34:51 -0700180 pinctrl-single,register-width = <16>;
Tony Lindgrend623a0e2013-10-07 10:22:01 -0700181 pinctrl-single,function-mask = <0xff1f>;
Tony Lindgren679e3312012-09-10 10:34:51 -0700182 };
183
Balaji T Kcd042fe2014-02-19 20:26:40 +0530184 omap3_scm_general: tisyscon@48002270 {
185 compatible = "syscon";
186 reg = <0x48002270 0x2f0>;
187 };
188
189 pbias_regulator: pbias_regulator {
190 compatible = "ti,pbias-omap";
191 reg = <0x2b0 0x4>;
192 syscon = <&omap3_scm_general>;
193 pbias_mmc_reg: pbias_mmc_omap2430 {
194 regulator-name = "pbias_mmc_omap2430";
195 regulator-min-microvolt = <1800000>;
196 regulator-max-microvolt = <3000000>;
197 };
198 };
199
Benoit Cousson385a64b2011-08-16 11:51:54 +0200200 gpio1: gpio@48310000 {
201 compatible = "ti,omap3-gpio";
Jon Huntere2991852013-03-07 16:02:31 -0600202 reg = <0x48310000 0x200>;
203 interrupts = <29>;
Benoit Cousson385a64b2011-08-16 11:51:54 +0200204 ti,hwmods = "gpio1";
Jon Huntere4b9b9f2013-04-04 15:16:16 -0500205 ti,gpio-always-on;
Benoit Cousson385a64b2011-08-16 11:51:54 +0200206 gpio-controller;
207 #gpio-cells = <2>;
208 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600209 #interrupt-cells = <2>;
Benoit Cousson385a64b2011-08-16 11:51:54 +0200210 };
211
212 gpio2: gpio@49050000 {
213 compatible = "ti,omap3-gpio";
Jon Huntere2991852013-03-07 16:02:31 -0600214 reg = <0x49050000 0x200>;
215 interrupts = <30>;
Benoit Cousson385a64b2011-08-16 11:51:54 +0200216 ti,hwmods = "gpio2";
217 gpio-controller;
218 #gpio-cells = <2>;
219 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600220 #interrupt-cells = <2>;
Benoit Cousson385a64b2011-08-16 11:51:54 +0200221 };
222
223 gpio3: gpio@49052000 {
224 compatible = "ti,omap3-gpio";
Jon Huntere2991852013-03-07 16:02:31 -0600225 reg = <0x49052000 0x200>;
226 interrupts = <31>;
Benoit Cousson385a64b2011-08-16 11:51:54 +0200227 ti,hwmods = "gpio3";
228 gpio-controller;
229 #gpio-cells = <2>;
230 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600231 #interrupt-cells = <2>;
Benoit Cousson385a64b2011-08-16 11:51:54 +0200232 };
233
234 gpio4: gpio@49054000 {
235 compatible = "ti,omap3-gpio";
Jon Huntere2991852013-03-07 16:02:31 -0600236 reg = <0x49054000 0x200>;
237 interrupts = <32>;
Benoit Cousson385a64b2011-08-16 11:51:54 +0200238 ti,hwmods = "gpio4";
239 gpio-controller;
240 #gpio-cells = <2>;
241 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600242 #interrupt-cells = <2>;
Benoit Cousson385a64b2011-08-16 11:51:54 +0200243 };
244
245 gpio5: gpio@49056000 {
246 compatible = "ti,omap3-gpio";
Jon Huntere2991852013-03-07 16:02:31 -0600247 reg = <0x49056000 0x200>;
248 interrupts = <33>;
Benoit Cousson385a64b2011-08-16 11:51:54 +0200249 ti,hwmods = "gpio5";
250 gpio-controller;
251 #gpio-cells = <2>;
252 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600253 #interrupt-cells = <2>;
Benoit Cousson385a64b2011-08-16 11:51:54 +0200254 };
255
256 gpio6: gpio@49058000 {
257 compatible = "ti,omap3-gpio";
Jon Huntere2991852013-03-07 16:02:31 -0600258 reg = <0x49058000 0x200>;
259 interrupts = <34>;
Benoit Cousson385a64b2011-08-16 11:51:54 +0200260 ti,hwmods = "gpio6";
261 gpio-controller;
262 #gpio-cells = <2>;
263 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600264 #interrupt-cells = <2>;
Benoit Cousson385a64b2011-08-16 11:51:54 +0200265 };
266
Benoit Cousson19bfb762012-02-16 11:55:27 +0100267 uart1: serial@4806a000 {
Rajendra Nayakcf3c79d2011-12-14 17:25:46 +0530268 compatible = "ti,omap3-uart";
Tony Lindgrend7c8f252013-10-17 15:15:22 -0700269 reg = <0x4806a000 0x2000>;
Tony Lindgren31f08202014-05-05 17:27:39 -0700270 interrupts-extended = <&intc 72>;
Tony Lindgrend7c8f252013-10-17 15:15:22 -0700271 dmas = <&sdma 49 &sdma 50>;
272 dma-names = "tx", "rx";
Rajendra Nayakcf3c79d2011-12-14 17:25:46 +0530273 ti,hwmods = "uart1";
274 clock-frequency = <48000000>;
275 };
276
Benoit Cousson19bfb762012-02-16 11:55:27 +0100277 uart2: serial@4806c000 {
Rajendra Nayakcf3c79d2011-12-14 17:25:46 +0530278 compatible = "ti,omap3-uart";
Tony Lindgrend7c8f252013-10-17 15:15:22 -0700279 reg = <0x4806c000 0x400>;
Tony Lindgren31f08202014-05-05 17:27:39 -0700280 interrupts-extended = <&intc 73>;
Tony Lindgrend7c8f252013-10-17 15:15:22 -0700281 dmas = <&sdma 51 &sdma 52>;
282 dma-names = "tx", "rx";
Rajendra Nayakcf3c79d2011-12-14 17:25:46 +0530283 ti,hwmods = "uart2";
284 clock-frequency = <48000000>;
285 };
286
Benoit Cousson19bfb762012-02-16 11:55:27 +0100287 uart3: serial@49020000 {
Rajendra Nayakcf3c79d2011-12-14 17:25:46 +0530288 compatible = "ti,omap3-uart";
Tony Lindgrend7c8f252013-10-17 15:15:22 -0700289 reg = <0x49020000 0x400>;
Tony Lindgren31f08202014-05-05 17:27:39 -0700290 interrupts-extended = <&intc 74>;
Tony Lindgrend7c8f252013-10-17 15:15:22 -0700291 dmas = <&sdma 53 &sdma 54>;
292 dma-names = "tx", "rx";
Rajendra Nayakcf3c79d2011-12-14 17:25:46 +0530293 ti,hwmods = "uart3";
294 clock-frequency = <48000000>;
295 };
296
Benoit Coussonca59a5c2011-08-30 16:50:24 +0200297 i2c1: i2c@48070000 {
298 compatible = "ti,omap3-i2c";
Tony Lindgrend7c8f252013-10-17 15:15:22 -0700299 reg = <0x48070000 0x80>;
300 interrupts = <56>;
301 dmas = <&sdma 27 &sdma 28>;
302 dma-names = "tx", "rx";
Benoit Coussonca59a5c2011-08-30 16:50:24 +0200303 #address-cells = <1>;
304 #size-cells = <0>;
305 ti,hwmods = "i2c1";
306 };
307
308 i2c2: i2c@48072000 {
309 compatible = "ti,omap3-i2c";
Tony Lindgrend7c8f252013-10-17 15:15:22 -0700310 reg = <0x48072000 0x80>;
311 interrupts = <57>;
312 dmas = <&sdma 29 &sdma 30>;
313 dma-names = "tx", "rx";
Benoit Coussonca59a5c2011-08-30 16:50:24 +0200314 #address-cells = <1>;
315 #size-cells = <0>;
316 ti,hwmods = "i2c2";
317 };
318
319 i2c3: i2c@48060000 {
320 compatible = "ti,omap3-i2c";
Tony Lindgrend7c8f252013-10-17 15:15:22 -0700321 reg = <0x48060000 0x80>;
322 interrupts = <61>;
323 dmas = <&sdma 25 &sdma 26>;
324 dma-names = "tx", "rx";
Benoit Coussonca59a5c2011-08-30 16:50:24 +0200325 #address-cells = <1>;
326 #size-cells = <0>;
327 ti,hwmods = "i2c3";
328 };
Benoit Coussonfc72d242012-01-20 14:15:58 +0100329
Tony Lindgren7ce93f32013-11-25 14:23:45 -0800330 mailbox: mailbox@48094000 {
331 compatible = "ti,omap3-mailbox";
332 ti,hwmods = "mailbox";
333 reg = <0x48094000 0x200>;
334 interrupts = <26>;
335 };
336
Benoit Coussonfc72d242012-01-20 14:15:58 +0100337 mcspi1: spi@48098000 {
338 compatible = "ti,omap2-mcspi";
Tony Lindgrend7c8f252013-10-17 15:15:22 -0700339 reg = <0x48098000 0x100>;
340 interrupts = <65>;
Benoit Coussonfc72d242012-01-20 14:15:58 +0100341 #address-cells = <1>;
342 #size-cells = <0>;
343 ti,hwmods = "mcspi1";
344 ti,spi-num-cs = <4>;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500345 dmas = <&sdma 35>,
346 <&sdma 36>,
347 <&sdma 37>,
348 <&sdma 38>,
349 <&sdma 39>,
350 <&sdma 40>,
351 <&sdma 41>,
352 <&sdma 42>;
353 dma-names = "tx0", "rx0", "tx1", "rx1",
354 "tx2", "rx2", "tx3", "rx3";
Benoit Coussonfc72d242012-01-20 14:15:58 +0100355 };
356
357 mcspi2: spi@4809a000 {
358 compatible = "ti,omap2-mcspi";
Tony Lindgrend7c8f252013-10-17 15:15:22 -0700359 reg = <0x4809a000 0x100>;
360 interrupts = <66>;
Benoit Coussonfc72d242012-01-20 14:15:58 +0100361 #address-cells = <1>;
362 #size-cells = <0>;
363 ti,hwmods = "mcspi2";
364 ti,spi-num-cs = <2>;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500365 dmas = <&sdma 43>,
366 <&sdma 44>,
367 <&sdma 45>,
368 <&sdma 46>;
369 dma-names = "tx0", "rx0", "tx1", "rx1";
Benoit Coussonfc72d242012-01-20 14:15:58 +0100370 };
371
372 mcspi3: spi@480b8000 {
373 compatible = "ti,omap2-mcspi";
Tony Lindgrend7c8f252013-10-17 15:15:22 -0700374 reg = <0x480b8000 0x100>;
375 interrupts = <91>;
Benoit Coussonfc72d242012-01-20 14:15:58 +0100376 #address-cells = <1>;
377 #size-cells = <0>;
378 ti,hwmods = "mcspi3";
379 ti,spi-num-cs = <2>;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500380 dmas = <&sdma 15>,
381 <&sdma 16>,
382 <&sdma 23>,
383 <&sdma 24>;
384 dma-names = "tx0", "rx0", "tx1", "rx1";
Benoit Coussonfc72d242012-01-20 14:15:58 +0100385 };
386
387 mcspi4: spi@480ba000 {
388 compatible = "ti,omap2-mcspi";
Tony Lindgrend7c8f252013-10-17 15:15:22 -0700389 reg = <0x480ba000 0x100>;
390 interrupts = <48>;
Benoit Coussonfc72d242012-01-20 14:15:58 +0100391 #address-cells = <1>;
392 #size-cells = <0>;
393 ti,hwmods = "mcspi4";
394 ti,spi-num-cs = <1>;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500395 dmas = <&sdma 70>, <&sdma 71>;
396 dma-names = "tx0", "rx0";
Benoit Coussonfc72d242012-01-20 14:15:58 +0100397 };
Rajendra Nayakb3431f52012-02-22 17:42:27 +0530398
Tony Lindgrend7c8f252013-10-17 15:15:22 -0700399 hdqw1w: 1w@480b2000 {
400 compatible = "ti,omap3-1w";
401 reg = <0x480b2000 0x1000>;
402 interrupts = <58>;
403 ti,hwmods = "hdq1w";
404 };
405
Rajendra Nayakb3431f52012-02-22 17:42:27 +0530406 mmc1: mmc@4809c000 {
407 compatible = "ti,omap3-hsmmc";
Tony Lindgrend7c8f252013-10-17 15:15:22 -0700408 reg = <0x4809c000 0x200>;
409 interrupts = <83>;
Rajendra Nayakb3431f52012-02-22 17:42:27 +0530410 ti,hwmods = "mmc1";
411 ti,dual-volt;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500412 dmas = <&sdma 61>, <&sdma 62>;
413 dma-names = "tx", "rx";
Balaji T Kcd042fe2014-02-19 20:26:40 +0530414 pbias-supply = <&pbias_mmc_reg>;
Rajendra Nayakb3431f52012-02-22 17:42:27 +0530415 };
416
417 mmc2: mmc@480b4000 {
418 compatible = "ti,omap3-hsmmc";
Tony Lindgrend7c8f252013-10-17 15:15:22 -0700419 reg = <0x480b4000 0x200>;
420 interrupts = <86>;
Rajendra Nayakb3431f52012-02-22 17:42:27 +0530421 ti,hwmods = "mmc2";
Jon Hunter2c2dc542012-04-26 13:47:59 -0500422 dmas = <&sdma 47>, <&sdma 48>;
423 dma-names = "tx", "rx";
Rajendra Nayakb3431f52012-02-22 17:42:27 +0530424 };
425
426 mmc3: mmc@480ad000 {
427 compatible = "ti,omap3-hsmmc";
Tony Lindgrend7c8f252013-10-17 15:15:22 -0700428 reg = <0x480ad000 0x200>;
429 interrupts = <94>;
Rajendra Nayakb3431f52012-02-22 17:42:27 +0530430 ti,hwmods = "mmc3";
Jon Hunter2c2dc542012-04-26 13:47:59 -0500431 dmas = <&sdma 77>, <&sdma 78>;
432 dma-names = "tx", "rx";
Rajendra Nayakb3431f52012-02-22 17:42:27 +0530433 };
Xiao Jiang94c30732012-06-01 12:44:14 +0800434
Tony Lindgren7ce93f32013-11-25 14:23:45 -0800435 mmu_isp: mmu@480bd400 {
Florian Vaussardb7cd9592014-03-05 18:24:16 -0600436 compatible = "ti,omap2-iommu";
Tony Lindgren7ce93f32013-11-25 14:23:45 -0800437 reg = <0x480bd400 0x80>;
Florian Vaussardb7cd9592014-03-05 18:24:16 -0600438 interrupts = <24>;
439 ti,hwmods = "mmu_isp";
440 ti,#tlb-entries = <8>;
Tony Lindgren7ce93f32013-11-25 14:23:45 -0800441 };
442
Florian Vaussard40ac0512014-03-05 18:24:17 -0600443 mmu_iva: mmu@5d000000 {
444 compatible = "ti,omap2-iommu";
445 reg = <0x5d000000 0x80>;
446 interrupts = <28>;
447 ti,hwmods = "mmu_iva";
448 status = "disabled";
449 };
450
Xiao Jiang94c30732012-06-01 12:44:14 +0800451 wdt2: wdt@48314000 {
452 compatible = "ti,omap3-wdt";
Tony Lindgrend7c8f252013-10-17 15:15:22 -0700453 reg = <0x48314000 0x80>;
Xiao Jiang94c30732012-06-01 12:44:14 +0800454 ti,hwmods = "wd_timer2";
455 };
Peter Ujfalusi0be484b2012-09-05 14:21:22 +0300456
457 mcbsp1: mcbsp@48074000 {
458 compatible = "ti,omap3-mcbsp";
459 reg = <0x48074000 0xff>;
460 reg-names = "mpu";
461 interrupts = <16>, /* OCP compliant interrupt */
462 <59>, /* TX interrupt */
463 <60>; /* RX interrupt */
464 interrupt-names = "common", "tx", "rx";
Peter Ujfalusi0be484b2012-09-05 14:21:22 +0300465 ti,buffer-size = <128>;
466 ti,hwmods = "mcbsp1";
Sebastien Guiriec4e4ead72013-03-11 08:50:21 +0100467 dmas = <&sdma 31>,
468 <&sdma 32>;
469 dma-names = "tx", "rx";
Peter Ujfalusi726322c2014-01-24 10:19:05 +0200470 status = "disabled";
Peter Ujfalusi0be484b2012-09-05 14:21:22 +0300471 };
472
473 mcbsp2: mcbsp@49022000 {
474 compatible = "ti,omap3-mcbsp";
475 reg = <0x49022000 0xff>,
476 <0x49028000 0xff>;
477 reg-names = "mpu", "sidetone";
478 interrupts = <17>, /* OCP compliant interrupt */
479 <62>, /* TX interrupt */
480 <63>, /* RX interrupt */
481 <4>; /* Sidetone */
482 interrupt-names = "common", "tx", "rx", "sidetone";
Peter Ujfalusi0be484b2012-09-05 14:21:22 +0300483 ti,buffer-size = <1280>;
Peter Ujfalusieef6fca2012-10-18 11:25:07 +0200484 ti,hwmods = "mcbsp2", "mcbsp2_sidetone";
Sebastien Guiriec4e4ead72013-03-11 08:50:21 +0100485 dmas = <&sdma 33>,
486 <&sdma 34>;
487 dma-names = "tx", "rx";
Peter Ujfalusi726322c2014-01-24 10:19:05 +0200488 status = "disabled";
Peter Ujfalusi0be484b2012-09-05 14:21:22 +0300489 };
490
491 mcbsp3: mcbsp@49024000 {
492 compatible = "ti,omap3-mcbsp";
493 reg = <0x49024000 0xff>,
494 <0x4902a000 0xff>;
495 reg-names = "mpu", "sidetone";
496 interrupts = <22>, /* OCP compliant interrupt */
497 <89>, /* TX interrupt */
498 <90>, /* RX interrupt */
499 <5>; /* Sidetone */
500 interrupt-names = "common", "tx", "rx", "sidetone";
Peter Ujfalusi0be484b2012-09-05 14:21:22 +0300501 ti,buffer-size = <128>;
Peter Ujfalusieef6fca2012-10-18 11:25:07 +0200502 ti,hwmods = "mcbsp3", "mcbsp3_sidetone";
Sebastien Guiriec4e4ead72013-03-11 08:50:21 +0100503 dmas = <&sdma 17>,
504 <&sdma 18>;
505 dma-names = "tx", "rx";
Peter Ujfalusi726322c2014-01-24 10:19:05 +0200506 status = "disabled";
Peter Ujfalusi0be484b2012-09-05 14:21:22 +0300507 };
508
509 mcbsp4: mcbsp@49026000 {
510 compatible = "ti,omap3-mcbsp";
511 reg = <0x49026000 0xff>;
512 reg-names = "mpu";
513 interrupts = <23>, /* OCP compliant interrupt */
514 <54>, /* TX interrupt */
515 <55>; /* RX interrupt */
516 interrupt-names = "common", "tx", "rx";
Peter Ujfalusi0be484b2012-09-05 14:21:22 +0300517 ti,buffer-size = <128>;
518 ti,hwmods = "mcbsp4";
Sebastien Guiriec4e4ead72013-03-11 08:50:21 +0100519 dmas = <&sdma 19>,
520 <&sdma 20>;
521 dma-names = "tx", "rx";
Peter Ujfalusi726322c2014-01-24 10:19:05 +0200522 status = "disabled";
Peter Ujfalusi0be484b2012-09-05 14:21:22 +0300523 };
524
525 mcbsp5: mcbsp@48096000 {
526 compatible = "ti,omap3-mcbsp";
527 reg = <0x48096000 0xff>;
528 reg-names = "mpu";
529 interrupts = <27>, /* OCP compliant interrupt */
530 <81>, /* TX interrupt */
531 <82>; /* RX interrupt */
532 interrupt-names = "common", "tx", "rx";
Peter Ujfalusi0be484b2012-09-05 14:21:22 +0300533 ti,buffer-size = <128>;
534 ti,hwmods = "mcbsp5";
Sebastien Guiriec4e4ead72013-03-11 08:50:21 +0100535 dmas = <&sdma 21>,
536 <&sdma 22>;
537 dma-names = "tx", "rx";
Peter Ujfalusi726322c2014-01-24 10:19:05 +0200538 status = "disabled";
Peter Ujfalusi0be484b2012-09-05 14:21:22 +0300539 };
Jon Hunterfab8ad02012-10-19 09:59:00 -0500540
Tony Lindgren7ce93f32013-11-25 14:23:45 -0800541 sham: sham@480c3000 {
542 compatible = "ti,omap3-sham";
543 ti,hwmods = "sham";
544 reg = <0x480c3000 0x64>;
545 interrupts = <49>;
546 };
547
548 smartreflex_core: smartreflex@480cb000 {
549 compatible = "ti,omap3-smartreflex-core";
550 ti,hwmods = "smartreflex_core";
551 reg = <0x480cb000 0x400>;
552 interrupts = <19>;
553 };
554
555 smartreflex_mpu_iva: smartreflex@480c9000 {
556 compatible = "ti,omap3-smartreflex-iva";
557 ti,hwmods = "smartreflex_mpu_iva";
558 reg = <0x480c9000 0x400>;
559 interrupts = <18>;
560 };
561
Jon Hunterfab8ad02012-10-19 09:59:00 -0500562 timer1: timer@48318000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500563 compatible = "ti,omap3430-timer";
Jon Hunterfab8ad02012-10-19 09:59:00 -0500564 reg = <0x48318000 0x400>;
565 interrupts = <37>;
566 ti,hwmods = "timer1";
567 ti,timer-alwon;
568 };
569
570 timer2: timer@49032000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500571 compatible = "ti,omap3430-timer";
Jon Hunterfab8ad02012-10-19 09:59:00 -0500572 reg = <0x49032000 0x400>;
573 interrupts = <38>;
574 ti,hwmods = "timer2";
575 };
576
577 timer3: timer@49034000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500578 compatible = "ti,omap3430-timer";
Jon Hunterfab8ad02012-10-19 09:59:00 -0500579 reg = <0x49034000 0x400>;
580 interrupts = <39>;
581 ti,hwmods = "timer3";
582 };
583
584 timer4: timer@49036000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500585 compatible = "ti,omap3430-timer";
Jon Hunterfab8ad02012-10-19 09:59:00 -0500586 reg = <0x49036000 0x400>;
587 interrupts = <40>;
588 ti,hwmods = "timer4";
589 };
590
591 timer5: timer@49038000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500592 compatible = "ti,omap3430-timer";
Jon Hunterfab8ad02012-10-19 09:59:00 -0500593 reg = <0x49038000 0x400>;
594 interrupts = <41>;
595 ti,hwmods = "timer5";
596 ti,timer-dsp;
597 };
598
599 timer6: timer@4903a000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500600 compatible = "ti,omap3430-timer";
Jon Hunterfab8ad02012-10-19 09:59:00 -0500601 reg = <0x4903a000 0x400>;
602 interrupts = <42>;
603 ti,hwmods = "timer6";
604 ti,timer-dsp;
605 };
606
607 timer7: timer@4903c000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500608 compatible = "ti,omap3430-timer";
Jon Hunterfab8ad02012-10-19 09:59:00 -0500609 reg = <0x4903c000 0x400>;
610 interrupts = <43>;
611 ti,hwmods = "timer7";
612 ti,timer-dsp;
613 };
614
615 timer8: timer@4903e000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500616 compatible = "ti,omap3430-timer";
Jon Hunterfab8ad02012-10-19 09:59:00 -0500617 reg = <0x4903e000 0x400>;
618 interrupts = <44>;
619 ti,hwmods = "timer8";
620 ti,timer-pwm;
621 ti,timer-dsp;
622 };
623
624 timer9: timer@49040000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500625 compatible = "ti,omap3430-timer";
Jon Hunterfab8ad02012-10-19 09:59:00 -0500626 reg = <0x49040000 0x400>;
627 interrupts = <45>;
628 ti,hwmods = "timer9";
629 ti,timer-pwm;
630 };
631
632 timer10: timer@48086000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500633 compatible = "ti,omap3430-timer";
Jon Hunterfab8ad02012-10-19 09:59:00 -0500634 reg = <0x48086000 0x400>;
635 interrupts = <46>;
636 ti,hwmods = "timer10";
637 ti,timer-pwm;
638 };
639
640 timer11: timer@48088000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500641 compatible = "ti,omap3430-timer";
Jon Hunterfab8ad02012-10-19 09:59:00 -0500642 reg = <0x48088000 0x400>;
643 interrupts = <47>;
644 ti,hwmods = "timer11";
645 ti,timer-pwm;
646 };
647
648 timer12: timer@48304000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500649 compatible = "ti,omap3430-timer";
Jon Hunterfab8ad02012-10-19 09:59:00 -0500650 reg = <0x48304000 0x400>;
651 interrupts = <95>;
652 ti,hwmods = "timer12";
653 ti,timer-alwon;
654 ti,timer-secure;
655 };
Roger Quadrosaf3eb362013-03-20 17:44:59 +0200656
657 usbhstll: usbhstll@48062000 {
658 compatible = "ti,usbhs-tll";
659 reg = <0x48062000 0x1000>;
660 interrupts = <78>;
661 ti,hwmods = "usb_tll_hs";
662 };
663
664 usbhshost: usbhshost@48064000 {
665 compatible = "ti,usbhs-host";
666 reg = <0x48064000 0x400>;
667 ti,hwmods = "usb_host_hs";
668 #address-cells = <1>;
669 #size-cells = <1>;
670 ranges;
671
672 usbhsohci: ohci@48064400 {
Roger Quadrosa2525e52014-02-27 16:18:30 +0200673 compatible = "ti,ohci-omap3";
Roger Quadrosaf3eb362013-03-20 17:44:59 +0200674 reg = <0x48064400 0x400>;
675 interrupt-parent = <&intc>;
676 interrupts = <76>;
677 };
678
679 usbhsehci: ehci@48064800 {
Roger Quadrosa2525e52014-02-27 16:18:30 +0200680 compatible = "ti,ehci-omap";
Roger Quadrosaf3eb362013-03-20 17:44:59 +0200681 reg = <0x48064800 0x400>;
682 interrupt-parent = <&intc>;
683 interrupts = <77>;
684 };
685 };
686
Florian Vaussard6e8489d2013-01-28 18:54:07 +0100687 gpmc: gpmc@6e000000 {
688 compatible = "ti,omap3430-gpmc";
689 ti,hwmods = "gpmc";
Javier Martinez Canillas41644e72013-02-27 02:30:51 +0100690 reg = <0x6e000000 0x02d0>;
Florian Vaussard6e8489d2013-01-28 18:54:07 +0100691 interrupts = <20>;
692 gpmc,num-cs = <8>;
693 gpmc,num-waitpins = <4>;
694 #address-cells = <2>;
695 #size-cells = <1>;
696 };
Kishon Vijay Abraham Iad871c12013-03-07 19:05:16 +0530697
698 usb_otg_hs: usb_otg_hs@480ab000 {
699 compatible = "ti,omap3-musb";
700 reg = <0x480ab000 0x1000>;
Tony Lindgren304e71e2013-05-14 20:28:15 -0700701 interrupts = <92>, <93>;
Kishon Vijay Abraham Iad871c12013-03-07 19:05:16 +0530702 interrupt-names = "mc", "dma";
703 ti,hwmods = "usb_otg_hs";
Kishon Vijay Abraham Iad871c12013-03-07 19:05:16 +0530704 multipoint = <1>;
705 num-eps = <16>;
706 ram-bits = <12>;
707 };
Tomi Valkeinenb8a7e422013-03-19 11:38:13 +0200708
709 dss: dss@48050000 {
710 compatible = "ti,omap3-dss";
711 reg = <0x48050000 0x200>;
712 status = "disabled";
713 ti,hwmods = "dss_core";
714 clocks = <&dss1_alwon_fck>;
715 clock-names = "fck";
716 #address-cells = <1>;
717 #size-cells = <1>;
718 ranges;
719
720 dispc@48050400 {
721 compatible = "ti,omap3-dispc";
722 reg = <0x48050400 0x400>;
723 interrupts = <25>;
724 ti,hwmods = "dss_dispc";
725 clocks = <&dss1_alwon_fck>;
726 clock-names = "fck";
727 };
728
729 dsi: encoder@4804fc00 {
730 compatible = "ti,omap3-dsi";
731 reg = <0x4804fc00 0x200>,
732 <0x4804fe00 0x40>,
733 <0x4804ff00 0x20>;
734 reg-names = "proto", "phy", "pll";
735 interrupts = <25>;
736 status = "disabled";
737 ti,hwmods = "dss_dsi1";
738 clocks = <&dss1_alwon_fck>, <&dss2_alwon_fck>;
739 clock-names = "fck", "sys_clk";
740 };
741
742 rfbi: encoder@48050800 {
743 compatible = "ti,omap3-rfbi";
744 reg = <0x48050800 0x100>;
745 status = "disabled";
746 ti,hwmods = "dss_rfbi";
747 clocks = <&dss1_alwon_fck>, <&dss_ick>;
748 clock-names = "fck", "ick";
749 };
750
751 venc: encoder@48050c00 {
752 compatible = "ti,omap3-venc";
753 reg = <0x48050c00 0x100>;
754 status = "disabled";
755 ti,hwmods = "dss_venc";
756 clocks = <&dss_tv_fck>;
757 clock-names = "fck";
758 };
759 };
Sebastian Reichel782e25a2014-05-10 18:37:49 +0200760
761 ssi: ssi-controller@48058000 {
762 compatible = "ti,omap3-ssi";
763 ti,hwmods = "ssi";
764
765 status = "disabled";
766
767 reg = <0x48058000 0x1000>,
768 <0x48059000 0x1000>;
769 reg-names = "sys",
770 "gdd";
771
772 interrupts = <71>;
773 interrupt-names = "gdd_mpu";
774
775 #address-cells = <1>;
776 #size-cells = <1>;
777 ranges;
778
779 ssi_port1: ssi-port@4805a000 {
780 compatible = "ti,omap3-ssi-port";
781
782 reg = <0x4805a000 0x800>,
783 <0x4805a800 0x800>;
784 reg-names = "tx",
785 "rx";
786
787 interrupt-parent = <&intc>;
788 interrupts = <67>,
789 <68>;
790 };
791
792 ssi_port2: ssi-port@4805b000 {
793 compatible = "ti,omap3-ssi-port";
794
795 reg = <0x4805b000 0x800>,
796 <0x4805b800 0x800>;
797 reg-names = "tx",
798 "rx";
799
800 interrupt-parent = <&intc>;
801 interrupts = <69>,
802 <70>;
803 };
804 };
Benoit Cousson189892f2011-08-16 21:02:01 +0530805 };
806};
Tero Kristo657fc112013-07-22 12:29:29 +0300807
808/include/ "omap3xxx-clocks.dtsi"