blob: 77c1b840ca8b081839bc9c5baad859d0cb8a8596 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 *
Takashi Iwaid01ce992007-07-27 16:52:19 +02003 * hda_intel.c - Implementation of primary alsa driver code base
4 * for Intel HD Audio.
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 *
6 * Copyright(c) 2004 Intel Corporation. All rights reserved.
7 *
8 * Copyright (c) 2004 Takashi Iwai <tiwai@suse.de>
9 * PeiSen Hou <pshou@realtek.com.tw>
10 *
11 * This program is free software; you can redistribute it and/or modify it
12 * under the terms of the GNU General Public License as published by the Free
13 * Software Foundation; either version 2 of the License, or (at your option)
14 * any later version.
15 *
16 * This program is distributed in the hope that it will be useful, but WITHOUT
17 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
18 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
19 * more details.
20 *
21 * You should have received a copy of the GNU General Public License along with
22 * this program; if not, write to the Free Software Foundation, Inc., 59
23 * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
24 *
25 * CONTACTS:
26 *
27 * Matt Jared matt.jared@intel.com
28 * Andy Kopp andy.kopp@intel.com
29 * Dan Kogan dan.d.kogan@intel.com
30 *
31 * CHANGES:
32 *
33 * 2004.12.01 Major rewrite by tiwai, merged the work of pshou
34 *
35 */
36
Linus Torvalds1da177e2005-04-16 15:20:36 -070037#include <asm/io.h>
38#include <linux/delay.h>
39#include <linux/interrupt.h>
Randy Dunlap362775e2005-11-07 14:43:23 +010040#include <linux/kernel.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070041#include <linux/module.h>
Andrew Morton24982c52008-03-04 10:08:58 +010042#include <linux/dma-mapping.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070043#include <linux/moduleparam.h>
44#include <linux/init.h>
45#include <linux/slab.h>
46#include <linux/pci.h>
Ingo Molnar62932df2006-01-16 16:34:20 +010047#include <linux/mutex.h>
Takashi Iwai0cbf0092008-10-29 16:18:25 +010048#include <linux/reboot.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070049#include <sound/core.h>
50#include <sound/initval.h>
51#include "hda_codec.h"
52
53
Takashi Iwai5aba4f82008-01-07 15:16:37 +010054static int index[SNDRV_CARDS] = SNDRV_DEFAULT_IDX;
55static char *id[SNDRV_CARDS] = SNDRV_DEFAULT_STR;
56static int enable[SNDRV_CARDS] = SNDRV_DEFAULT_ENABLE_PNP;
57static char *model[SNDRV_CARDS];
58static int position_fix[SNDRV_CARDS];
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +020059static int bdl_pos_adj[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
Takashi Iwai5aba4f82008-01-07 15:16:37 +010060static int probe_mask[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
Takashi Iwaid4d9cd032008-12-19 15:19:11 +010061static int probe_only[SNDRV_CARDS];
Takashi Iwai27346162006-01-12 18:28:44 +010062static int single_cmd;
Takashi Iwai134a11f2006-11-10 12:08:37 +010063static int enable_msi;
Linus Torvalds1da177e2005-04-16 15:20:36 -070064
Takashi Iwai5aba4f82008-01-07 15:16:37 +010065module_param_array(index, int, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070066MODULE_PARM_DESC(index, "Index value for Intel HD audio interface.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010067module_param_array(id, charp, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070068MODULE_PARM_DESC(id, "ID string for Intel HD audio interface.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010069module_param_array(enable, bool, NULL, 0444);
70MODULE_PARM_DESC(enable, "Enable Intel HD audio interface.");
71module_param_array(model, charp, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070072MODULE_PARM_DESC(model, "Use the given board model.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010073module_param_array(position_fix, int, NULL, 0444);
Takashi Iwaid01ce992007-07-27 16:52:19 +020074MODULE_PARM_DESC(position_fix, "Fix DMA pointer "
Takashi Iwaid2e1c972008-06-10 17:53:34 +020075 "(0 = auto, 1 = none, 2 = POSBUF).");
Takashi Iwai555e2192008-06-10 17:53:34 +020076module_param_array(bdl_pos_adj, int, NULL, 0644);
77MODULE_PARM_DESC(bdl_pos_adj, "BDL position adjustment offset.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010078module_param_array(probe_mask, int, NULL, 0444);
Takashi Iwai606ad752005-11-24 16:03:40 +010079MODULE_PARM_DESC(probe_mask, "Bitmask to probe codecs (default = -1).");
Takashi Iwaid4d9cd032008-12-19 15:19:11 +010080module_param_array(probe_only, bool, NULL, 0444);
81MODULE_PARM_DESC(probe_only, "Only probing and no codec initialization.");
Takashi Iwai27346162006-01-12 18:28:44 +010082module_param(single_cmd, bool, 0444);
Takashi Iwaid01ce992007-07-27 16:52:19 +020083MODULE_PARM_DESC(single_cmd, "Use single command to communicate with codecs "
84 "(for debugging only).");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010085module_param(enable_msi, int, 0444);
Takashi Iwai134a11f2006-11-10 12:08:37 +010086MODULE_PARM_DESC(enable_msi, "Enable Message Signaled Interrupt (MSI)");
Takashi Iwai606ad752005-11-24 16:03:40 +010087
Takashi Iwaidee1b662007-08-13 16:10:30 +020088#ifdef CONFIG_SND_HDA_POWER_SAVE
Takashi Iwaifee2fba2008-11-27 12:43:28 +010089static int power_save = CONFIG_SND_HDA_POWER_SAVE_DEFAULT;
90module_param(power_save, int, 0644);
91MODULE_PARM_DESC(power_save, "Automatic power-saving timeout "
92 "(in second, 0 = disable).");
Linus Torvalds1da177e2005-04-16 15:20:36 -070093
Takashi Iwaidee1b662007-08-13 16:10:30 +020094/* reset the HD-audio controller in power save mode.
95 * this may give more power-saving, but will take longer time to
96 * wake up.
97 */
98static int power_save_controller = 1;
99module_param(power_save_controller, bool, 0644);
100MODULE_PARM_DESC(power_save_controller, "Reset controller in power save mode.");
101#endif
102
Linus Torvalds1da177e2005-04-16 15:20:36 -0700103MODULE_LICENSE("GPL");
104MODULE_SUPPORTED_DEVICE("{{Intel, ICH6},"
105 "{Intel, ICH6M},"
Jason Gaston2f1b3812005-05-01 08:58:50 -0700106 "{Intel, ICH7},"
Frederick Lif5d40b32005-05-12 14:55:20 +0200107 "{Intel, ESB2},"
Jason Gastond2981392006-01-10 11:07:37 +0100108 "{Intel, ICH8},"
Jason Gastonf9cc8a82006-11-22 11:53:52 +0100109 "{Intel, ICH9},"
Jason Gastonc34f5a02008-01-29 12:38:49 +0100110 "{Intel, ICH10},"
Seth Heasleyb29c2362008-08-08 15:56:39 -0700111 "{Intel, PCH},"
Tobin Davis4979bca2008-01-30 08:13:55 +0100112 "{Intel, SCH},"
Takashi Iwaifc20a562005-05-12 15:00:41 +0200113 "{ATI, SB450},"
Felix Kuehling89be83f2006-03-31 12:33:59 +0200114 "{ATI, SB600},"
Felix Kuehling778b6e12006-05-17 11:22:21 +0200115 "{ATI, RS600},"
Felix Kuehling5b15c952006-10-16 12:49:47 +0200116 "{ATI, RS690},"
Wolke Liue6db1112007-04-27 12:20:57 +0200117 "{ATI, RS780},"
118 "{ATI, R600},"
Herton Ronaldo Krzesinski2797f722007-11-05 18:21:56 +0100119 "{ATI, RV630},"
120 "{ATI, RV610},"
Wolke Liu27da1832007-11-16 11:06:30 +0100121 "{ATI, RV670},"
122 "{ATI, RV635},"
123 "{ATI, RV620},"
124 "{ATI, RV770},"
Takashi Iwaifc20a562005-05-12 15:00:41 +0200125 "{VIA, VT8251},"
Takashi Iwai47672312005-08-12 16:44:04 +0200126 "{VIA, VT8237A},"
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200127 "{SiS, SIS966},"
128 "{ULI, M5461}}");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700129MODULE_DESCRIPTION("Intel HDA driver");
130
Takashi Iwai4abc1cc2009-05-19 12:16:46 +0200131#ifdef CONFIG_SND_VERBOSE_PRINTK
132#define SFX /* nop */
133#else
Linus Torvalds1da177e2005-04-16 15:20:36 -0700134#define SFX "hda-intel: "
Takashi Iwai4abc1cc2009-05-19 12:16:46 +0200135#endif
Takashi Iwaicb53c622007-08-10 17:21:45 +0200136
137/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700138 * registers
139 */
140#define ICH6_REG_GCAP 0x00
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200141#define ICH6_GCAP_64OK (1 << 0) /* 64bit address support */
142#define ICH6_GCAP_NSDO (3 << 1) /* # of serial data out signals */
143#define ICH6_GCAP_BSS (31 << 3) /* # of bidirectional streams */
144#define ICH6_GCAP_ISS (15 << 8) /* # of input streams */
145#define ICH6_GCAP_OSS (15 << 12) /* # of output streams */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700146#define ICH6_REG_VMIN 0x02
147#define ICH6_REG_VMAJ 0x03
148#define ICH6_REG_OUTPAY 0x04
149#define ICH6_REG_INPAY 0x06
150#define ICH6_REG_GCTL 0x08
Takashi Iwai8a933ec2009-05-31 09:28:12 +0200151#define ICH6_GCTL_RESET (1 << 0) /* controller reset */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200152#define ICH6_GCTL_FCNTRL (1 << 1) /* flush control */
153#define ICH6_GCTL_UNSOL (1 << 8) /* accept unsol. response enable */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700154#define ICH6_REG_WAKEEN 0x0c
155#define ICH6_REG_STATESTS 0x0e
156#define ICH6_REG_GSTS 0x10
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200157#define ICH6_GSTS_FSTS (1 << 1) /* flush status */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700158#define ICH6_REG_INTCTL 0x20
159#define ICH6_REG_INTSTS 0x24
160#define ICH6_REG_WALCLK 0x30
161#define ICH6_REG_SYNC 0x34
162#define ICH6_REG_CORBLBASE 0x40
163#define ICH6_REG_CORBUBASE 0x44
164#define ICH6_REG_CORBWP 0x48
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200165#define ICH6_REG_CORBRP 0x4a
166#define ICH6_CORBRP_RST (1 << 15) /* read pointer reset */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700167#define ICH6_REG_CORBCTL 0x4c
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200168#define ICH6_CORBCTL_RUN (1 << 1) /* enable DMA */
169#define ICH6_CORBCTL_CMEIE (1 << 0) /* enable memory error irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700170#define ICH6_REG_CORBSTS 0x4d
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200171#define ICH6_CORBSTS_CMEI (1 << 0) /* memory error indication */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700172#define ICH6_REG_CORBSIZE 0x4e
173
174#define ICH6_REG_RIRBLBASE 0x50
175#define ICH6_REG_RIRBUBASE 0x54
176#define ICH6_REG_RIRBWP 0x58
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200177#define ICH6_RIRBWP_RST (1 << 15) /* write pointer reset */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700178#define ICH6_REG_RINTCNT 0x5a
179#define ICH6_REG_RIRBCTL 0x5c
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200180#define ICH6_RBCTL_IRQ_EN (1 << 0) /* enable IRQ */
181#define ICH6_RBCTL_DMA_EN (1 << 1) /* enable DMA */
182#define ICH6_RBCTL_OVERRUN_EN (1 << 2) /* enable overrun irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700183#define ICH6_REG_RIRBSTS 0x5d
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200184#define ICH6_RBSTS_IRQ (1 << 0) /* response irq */
185#define ICH6_RBSTS_OVERRUN (1 << 2) /* overrun irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700186#define ICH6_REG_RIRBSIZE 0x5e
187
188#define ICH6_REG_IC 0x60
189#define ICH6_REG_IR 0x64
190#define ICH6_REG_IRS 0x68
191#define ICH6_IRS_VALID (1<<1)
192#define ICH6_IRS_BUSY (1<<0)
193
194#define ICH6_REG_DPLBASE 0x70
195#define ICH6_REG_DPUBASE 0x74
196#define ICH6_DPLBASE_ENABLE 0x1 /* Enable position buffer */
197
198/* SD offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
199enum { SDI0, SDI1, SDI2, SDI3, SDO0, SDO1, SDO2, SDO3 };
200
201/* stream register offsets from stream base */
202#define ICH6_REG_SD_CTL 0x00
203#define ICH6_REG_SD_STS 0x03
204#define ICH6_REG_SD_LPIB 0x04
205#define ICH6_REG_SD_CBL 0x08
206#define ICH6_REG_SD_LVI 0x0c
207#define ICH6_REG_SD_FIFOW 0x0e
208#define ICH6_REG_SD_FIFOSIZE 0x10
209#define ICH6_REG_SD_FORMAT 0x12
210#define ICH6_REG_SD_BDLPL 0x18
211#define ICH6_REG_SD_BDLPU 0x1c
212
213/* PCI space */
214#define ICH6_PCIREG_TCSEL 0x44
215
216/*
217 * other constants
218 */
219
220/* max number of SDs */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200221/* ICH, ATI and VIA have 4 playback and 4 capture */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200222#define ICH6_NUM_CAPTURE 4
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200223#define ICH6_NUM_PLAYBACK 4
224
225/* ULI has 6 playback and 5 capture */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200226#define ULI_NUM_CAPTURE 5
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200227#define ULI_NUM_PLAYBACK 6
228
Felix Kuehling778b6e12006-05-17 11:22:21 +0200229/* ATI HDMI has 1 playback and 0 capture */
Felix Kuehling778b6e12006-05-17 11:22:21 +0200230#define ATIHDMI_NUM_CAPTURE 0
Felix Kuehling778b6e12006-05-17 11:22:21 +0200231#define ATIHDMI_NUM_PLAYBACK 1
232
Kailang Yangf2690022008-05-27 11:44:55 +0200233/* TERA has 4 playback and 3 capture */
234#define TERA_NUM_CAPTURE 3
235#define TERA_NUM_PLAYBACK 4
236
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200237/* this number is statically defined for simplicity */
238#define MAX_AZX_DEV 16
239
Linus Torvalds1da177e2005-04-16 15:20:36 -0700240/* max number of fragments - we may use more if allocating more pages for BDL */
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100241#define BDL_SIZE 4096
242#define AZX_MAX_BDL_ENTRIES (BDL_SIZE / 16)
243#define AZX_MAX_FRAG 32
Linus Torvalds1da177e2005-04-16 15:20:36 -0700244/* max buffer size - no h/w limit, you can increase as you like */
245#define AZX_MAX_BUF_SIZE (1024*1024*1024)
246/* max number of PCM devics per card */
Takashi Iwai7ba72ba2008-02-06 14:03:20 +0100247#define AZX_MAX_PCMS 8
Linus Torvalds1da177e2005-04-16 15:20:36 -0700248
249/* RIRB int mask: overrun[2], response[0] */
250#define RIRB_INT_RESPONSE 0x01
251#define RIRB_INT_OVERRUN 0x04
252#define RIRB_INT_MASK 0x05
253
Takashi Iwai2f5983f2008-09-03 16:00:44 +0200254/* STATESTS int mask: S3,SD2,SD1,SD0 */
255#define AZX_MAX_CODECS 4
256#define STATESTS_INT_MASK 0x0f
Linus Torvalds1da177e2005-04-16 15:20:36 -0700257
258/* SD_CTL bits */
259#define SD_CTL_STREAM_RESET 0x01 /* stream reset bit */
260#define SD_CTL_DMA_START 0x02 /* stream DMA start bit */
Takashi Iwai850f0e52008-03-18 17:11:05 +0100261#define SD_CTL_STRIPE (3 << 16) /* stripe control */
262#define SD_CTL_TRAFFIC_PRIO (1 << 18) /* traffic priority */
263#define SD_CTL_DIR (1 << 19) /* bi-directional stream */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700264#define SD_CTL_STREAM_TAG_MASK (0xf << 20)
265#define SD_CTL_STREAM_TAG_SHIFT 20
266
267/* SD_CTL and SD_STS */
268#define SD_INT_DESC_ERR 0x10 /* descriptor error interrupt */
269#define SD_INT_FIFO_ERR 0x08 /* FIFO error interrupt */
270#define SD_INT_COMPLETE 0x04 /* completion interrupt */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200271#define SD_INT_MASK (SD_INT_DESC_ERR|SD_INT_FIFO_ERR|\
272 SD_INT_COMPLETE)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700273
274/* SD_STS */
275#define SD_STS_FIFO_READY 0x20 /* FIFO ready */
276
277/* INTCTL and INTSTS */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200278#define ICH6_INT_ALL_STREAM 0xff /* all stream interrupts */
279#define ICH6_INT_CTRL_EN 0x40000000 /* controller interrupt enable bit */
280#define ICH6_INT_GLOBAL_EN 0x80000000 /* global interrupt enable bit */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700281
Linus Torvalds1da177e2005-04-16 15:20:36 -0700282/* below are so far hardcoded - should read registers in future */
283#define ICH6_MAX_CORB_ENTRIES 256
284#define ICH6_MAX_RIRB_ENTRIES 256
285
Takashi Iwaic74db862005-05-12 14:26:27 +0200286/* position fix mode */
287enum {
Takashi Iwai0be3b5d2005-09-05 17:11:40 +0200288 POS_FIX_AUTO,
Takashi Iwaid2e1c972008-06-10 17:53:34 +0200289 POS_FIX_LPIB,
Takashi Iwai0be3b5d2005-09-05 17:11:40 +0200290 POS_FIX_POSBUF,
Takashi Iwaic74db862005-05-12 14:26:27 +0200291};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700292
Frederick Lif5d40b32005-05-12 14:55:20 +0200293/* Defines for ATI HD Audio support in SB450 south bridge */
Frederick Lif5d40b32005-05-12 14:55:20 +0200294#define ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR 0x42
295#define ATI_SB450_HDAUDIO_ENABLE_SNOOP 0x02
296
Vinod Gda3fca22005-09-13 18:49:12 +0200297/* Defines for Nvidia HDA support */
298#define NVIDIA_HDA_TRANSREG_ADDR 0x4e
299#define NVIDIA_HDA_ENABLE_COHBITS 0x0f
Peer Chen320dcc32008-08-20 16:43:24 -0700300#define NVIDIA_HDA_ISTRM_COH 0x4d
301#define NVIDIA_HDA_OSTRM_COH 0x4c
302#define NVIDIA_HDA_ENABLE_COHBIT 0x01
Frederick Lif5d40b32005-05-12 14:55:20 +0200303
Takashi Iwai90a5ad52008-02-22 18:36:22 +0100304/* Defines for Intel SCH HDA snoop control */
305#define INTEL_SCH_HDA_DEVC 0x78
306#define INTEL_SCH_HDA_DEVC_NOSNOOP (0x1<<11)
307
Joseph Chan0e153472008-08-26 14:38:03 +0200308/* Define IN stream 0 FIFO size offset in VIA controller */
309#define VIA_IN_STREAM0_FIFO_SIZE_OFFSET 0x90
310/* Define VIA HD Audio Device ID*/
311#define VIA_HDAC_DEVICE_ID 0x3288
312
Yang, Libinc4da29c2008-11-13 11:07:07 +0100313/* HD Audio class code */
314#define PCI_CLASS_MULTIMEDIA_HD_AUDIO 0x0403
Takashi Iwai90a5ad52008-02-22 18:36:22 +0100315
Linus Torvalds1da177e2005-04-16 15:20:36 -0700316/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700317 */
318
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100319struct azx_dev {
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100320 struct snd_dma_buffer bdl; /* BDL buffer */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200321 u32 *posbuf; /* position buffer pointer */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700322
Takashi Iwaid01ce992007-07-27 16:52:19 +0200323 unsigned int bufsize; /* size of the play buffer in bytes */
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200324 unsigned int period_bytes; /* size of the period in bytes */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200325 unsigned int frags; /* number for period in the play buffer */
326 unsigned int fifo_size; /* FIFO size */
Jaroslav Kyselafa00e042009-04-10 12:20:45 +0200327 unsigned long start_jiffies; /* start + minimum jiffies */
328 unsigned long min_jiffies; /* minimum jiffies before position is valid */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700329
Takashi Iwaid01ce992007-07-27 16:52:19 +0200330 void __iomem *sd_addr; /* stream descriptor pointer */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700331
Takashi Iwaid01ce992007-07-27 16:52:19 +0200332 u32 sd_int_sta_mask; /* stream int status mask */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700333
334 /* pcm support */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200335 struct snd_pcm_substream *substream; /* assigned substream,
336 * set in PCM open
337 */
338 unsigned int format_val; /* format value to be set in the
339 * controller and the codec
340 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700341 unsigned char stream_tag; /* assigned stream */
342 unsigned char index; /* stream index */
343
Pavel Machek927fc862006-08-31 17:03:43 +0200344 unsigned int opened :1;
345 unsigned int running :1;
Takashi Iwai675f25d2008-06-10 17:53:20 +0200346 unsigned int irq_pending :1;
Joe Perchesd523b0c2009-04-15 11:39:01 -0700347 unsigned int start_flag: 1; /* stream full start flag */
Joseph Chan0e153472008-08-26 14:38:03 +0200348 /*
349 * For VIA:
350 * A flag to ensure DMA position is 0
351 * when link position is not greater than FIFO size
352 */
353 unsigned int insufficient :1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700354};
355
356/* CORB/RIRB */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100357struct azx_rb {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700358 u32 *buf; /* CORB/RIRB buffer
359 * Each CORB entry is 4byte, RIRB is 8byte
360 */
361 dma_addr_t addr; /* physical address of CORB/RIRB buffer */
362 /* for RIRB */
363 unsigned short rp, wp; /* read/write pointers */
364 int cmds; /* number of pending requests */
365 u32 res; /* last read value */
366};
367
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100368struct azx {
369 struct snd_card *card;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700370 struct pci_dev *pci;
Takashi Iwai555e2192008-06-10 17:53:34 +0200371 int dev_index;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700372
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200373 /* chip type specific */
374 int driver_type;
375 int playback_streams;
376 int playback_index_offset;
377 int capture_streams;
378 int capture_index_offset;
379 int num_streams;
380
Linus Torvalds1da177e2005-04-16 15:20:36 -0700381 /* pci resources */
382 unsigned long addr;
383 void __iomem *remap_addr;
384 int irq;
385
386 /* locks */
387 spinlock_t reg_lock;
Ingo Molnar62932df2006-01-16 16:34:20 +0100388 struct mutex open_mutex;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700389
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200390 /* streams (x num_streams) */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100391 struct azx_dev *azx_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700392
393 /* PCM */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100394 struct snd_pcm *pcm[AZX_MAX_PCMS];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700395
396 /* HD codec */
397 unsigned short codec_mask;
Takashi Iwaif1eaaee2009-02-13 08:16:55 +0100398 int codec_probe_mask; /* copied from probe_mask option */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700399 struct hda_bus *bus;
400
401 /* CORB/RIRB */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100402 struct azx_rb corb;
403 struct azx_rb rirb;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700404
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100405 /* CORB/RIRB and position buffers */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700406 struct snd_dma_buffer rb;
407 struct snd_dma_buffer posbuf;
Takashi Iwaic74db862005-05-12 14:26:27 +0200408
409 /* flags */
410 int position_fix;
Takashi Iwaicb53c622007-08-10 17:21:45 +0200411 unsigned int running :1;
Pavel Machek927fc862006-08-31 17:03:43 +0200412 unsigned int initialized :1;
413 unsigned int single_cmd :1;
414 unsigned int polling_mode :1;
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200415 unsigned int msi :1;
Takashi Iwaia6a950a2008-06-10 17:53:35 +0200416 unsigned int irq_pending_warned :1;
Joseph Chan0e153472008-08-26 14:38:03 +0200417 unsigned int via_dmapos_patch :1; /* enable DMA-position fix for VIA */
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +0100418 unsigned int probing :1; /* codec probing phase */
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200419
420 /* for debugging */
421 unsigned int last_cmd; /* last issued command (to sync) */
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200422
423 /* for pending irqs */
424 struct work_struct irq_pending_work;
Takashi Iwai0cbf0092008-10-29 16:18:25 +0100425
426 /* reboot notifier (for mysterious hangup problem at power-down) */
427 struct notifier_block reboot_notifier;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700428};
429
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200430/* driver types */
431enum {
432 AZX_DRIVER_ICH,
Tobin Davis4979bca2008-01-30 08:13:55 +0100433 AZX_DRIVER_SCH,
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200434 AZX_DRIVER_ATI,
Felix Kuehling778b6e12006-05-17 11:22:21 +0200435 AZX_DRIVER_ATIHDMI,
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200436 AZX_DRIVER_VIA,
437 AZX_DRIVER_SIS,
438 AZX_DRIVER_ULI,
Vinod Gda3fca22005-09-13 18:49:12 +0200439 AZX_DRIVER_NVIDIA,
Kailang Yangf2690022008-05-27 11:44:55 +0200440 AZX_DRIVER_TERA,
Yang, Libinc4da29c2008-11-13 11:07:07 +0100441 AZX_DRIVER_GENERIC,
Takashi Iwai2f5983f2008-09-03 16:00:44 +0200442 AZX_NUM_DRIVERS, /* keep this as last entry */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200443};
444
445static char *driver_short_names[] __devinitdata = {
446 [AZX_DRIVER_ICH] = "HDA Intel",
Tobin Davis4979bca2008-01-30 08:13:55 +0100447 [AZX_DRIVER_SCH] = "HDA Intel MID",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200448 [AZX_DRIVER_ATI] = "HDA ATI SB",
Felix Kuehling778b6e12006-05-17 11:22:21 +0200449 [AZX_DRIVER_ATIHDMI] = "HDA ATI HDMI",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200450 [AZX_DRIVER_VIA] = "HDA VIA VT82xx",
451 [AZX_DRIVER_SIS] = "HDA SIS966",
Vinod Gda3fca22005-09-13 18:49:12 +0200452 [AZX_DRIVER_ULI] = "HDA ULI M5461",
453 [AZX_DRIVER_NVIDIA] = "HDA NVidia",
Kailang Yangf2690022008-05-27 11:44:55 +0200454 [AZX_DRIVER_TERA] = "HDA Teradici",
Yang, Libinc4da29c2008-11-13 11:07:07 +0100455 [AZX_DRIVER_GENERIC] = "HD-Audio Generic",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200456};
457
Linus Torvalds1da177e2005-04-16 15:20:36 -0700458/*
459 * macros for easy use
460 */
461#define azx_writel(chip,reg,value) \
462 writel(value, (chip)->remap_addr + ICH6_REG_##reg)
463#define azx_readl(chip,reg) \
464 readl((chip)->remap_addr + ICH6_REG_##reg)
465#define azx_writew(chip,reg,value) \
466 writew(value, (chip)->remap_addr + ICH6_REG_##reg)
467#define azx_readw(chip,reg) \
468 readw((chip)->remap_addr + ICH6_REG_##reg)
469#define azx_writeb(chip,reg,value) \
470 writeb(value, (chip)->remap_addr + ICH6_REG_##reg)
471#define azx_readb(chip,reg) \
472 readb((chip)->remap_addr + ICH6_REG_##reg)
473
474#define azx_sd_writel(dev,reg,value) \
475 writel(value, (dev)->sd_addr + ICH6_REG_##reg)
476#define azx_sd_readl(dev,reg) \
477 readl((dev)->sd_addr + ICH6_REG_##reg)
478#define azx_sd_writew(dev,reg,value) \
479 writew(value, (dev)->sd_addr + ICH6_REG_##reg)
480#define azx_sd_readw(dev,reg) \
481 readw((dev)->sd_addr + ICH6_REG_##reg)
482#define azx_sd_writeb(dev,reg,value) \
483 writeb(value, (dev)->sd_addr + ICH6_REG_##reg)
484#define azx_sd_readb(dev,reg) \
485 readb((dev)->sd_addr + ICH6_REG_##reg)
486
487/* for pcm support */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100488#define get_azx_dev(substream) (substream->runtime->private_data)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700489
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200490static int azx_acquire_irq(struct azx *chip, int do_disconnect);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700491
492/*
493 * Interface for HD codec
494 */
495
Linus Torvalds1da177e2005-04-16 15:20:36 -0700496/*
497 * CORB / RIRB interface
498 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100499static int azx_alloc_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700500{
501 int err;
502
503 /* single page (at least 4096 bytes) must suffice for both ringbuffes */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200504 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
505 snd_dma_pci_data(chip->pci),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700506 PAGE_SIZE, &chip->rb);
507 if (err < 0) {
508 snd_printk(KERN_ERR SFX "cannot allocate CORB/RIRB\n");
509 return err;
510 }
511 return 0;
512}
513
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100514static void azx_init_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700515{
516 /* CORB set up */
517 chip->corb.addr = chip->rb.addr;
518 chip->corb.buf = (u32 *)chip->rb.area;
519 azx_writel(chip, CORBLBASE, (u32)chip->corb.addr);
Takashi Iwai766979e2008-06-13 20:53:56 +0200520 azx_writel(chip, CORBUBASE, upper_32_bits(chip->corb.addr));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700521
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200522 /* set the corb size to 256 entries (ULI requires explicitly) */
523 azx_writeb(chip, CORBSIZE, 0x02);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700524 /* set the corb write pointer to 0 */
525 azx_writew(chip, CORBWP, 0);
526 /* reset the corb hw read pointer */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200527 azx_writew(chip, CORBRP, ICH6_CORBRP_RST);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700528 /* enable corb dma */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200529 azx_writeb(chip, CORBCTL, ICH6_CORBCTL_RUN);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700530
531 /* RIRB set up */
532 chip->rirb.addr = chip->rb.addr + 2048;
533 chip->rirb.buf = (u32 *)(chip->rb.area + 2048);
Takashi Iwai4fcd3922009-05-25 18:34:52 +0200534 chip->rirb.wp = chip->rirb.rp = chip->rirb.cmds = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700535 azx_writel(chip, RIRBLBASE, (u32)chip->rirb.addr);
Takashi Iwai766979e2008-06-13 20:53:56 +0200536 azx_writel(chip, RIRBUBASE, upper_32_bits(chip->rirb.addr));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700537
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200538 /* set the rirb size to 256 entries (ULI requires explicitly) */
539 azx_writeb(chip, RIRBSIZE, 0x02);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700540 /* reset the rirb hw write pointer */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200541 azx_writew(chip, RIRBWP, ICH6_RIRBWP_RST);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700542 /* set N=1, get RIRB response interrupt for new entry */
543 azx_writew(chip, RINTCNT, 1);
544 /* enable rirb dma and response irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700545 azx_writeb(chip, RIRBCTL, ICH6_RBCTL_DMA_EN | ICH6_RBCTL_IRQ_EN);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700546}
547
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100548static void azx_free_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700549{
550 /* disable ringbuffer DMAs */
551 azx_writeb(chip, RIRBCTL, 0);
552 azx_writeb(chip, CORBCTL, 0);
553}
554
555/* send a command */
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100556static int azx_corb_send_cmd(struct hda_bus *bus, u32 val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700557{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100558 struct azx *chip = bus->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700559 unsigned int wp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700560
561 /* add command to corb */
562 wp = azx_readb(chip, CORBWP);
563 wp++;
564 wp %= ICH6_MAX_CORB_ENTRIES;
565
566 spin_lock_irq(&chip->reg_lock);
567 chip->rirb.cmds++;
568 chip->corb.buf[wp] = cpu_to_le32(val);
569 azx_writel(chip, CORBWP, wp);
570 spin_unlock_irq(&chip->reg_lock);
571
572 return 0;
573}
574
575#define ICH6_RIRB_EX_UNSOL_EV (1<<4)
576
577/* retrieve RIRB entry - called from interrupt handler */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100578static void azx_update_rirb(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700579{
580 unsigned int rp, wp;
581 u32 res, res_ex;
582
583 wp = azx_readb(chip, RIRBWP);
584 if (wp == chip->rirb.wp)
585 return;
586 chip->rirb.wp = wp;
587
588 while (chip->rirb.rp != wp) {
589 chip->rirb.rp++;
590 chip->rirb.rp %= ICH6_MAX_RIRB_ENTRIES;
591
592 rp = chip->rirb.rp << 1; /* an RIRB entry is 8-bytes */
593 res_ex = le32_to_cpu(chip->rirb.buf[rp + 1]);
594 res = le32_to_cpu(chip->rirb.buf[rp]);
595 if (res_ex & ICH6_RIRB_EX_UNSOL_EV)
596 snd_hda_queue_unsol_event(chip->bus, res, res_ex);
597 else if (chip->rirb.cmds) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700598 chip->rirb.res = res;
Takashi Iwai2add9b92008-03-18 09:47:06 +0100599 smp_wmb();
600 chip->rirb.cmds--;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700601 }
602 }
603}
604
605/* receive a response */
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100606static unsigned int azx_rirb_get_response(struct hda_bus *bus)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700607{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100608 struct azx *chip = bus->private_data;
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200609 unsigned long timeout;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700610
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200611 again:
612 timeout = jiffies + msecs_to_jiffies(1000);
Takashi Iwai28a0d9d2008-01-18 15:32:32 +0100613 for (;;) {
Takashi Iwaie96224a2006-08-21 17:57:44 +0200614 if (chip->polling_mode) {
615 spin_lock_irq(&chip->reg_lock);
616 azx_update_rirb(chip);
617 spin_unlock_irq(&chip->reg_lock);
618 }
Takashi Iwai2add9b92008-03-18 09:47:06 +0100619 if (!chip->rirb.cmds) {
620 smp_rmb();
Takashi Iwaib6132912009-03-24 07:36:09 +0100621 bus->rirb_error = 0;
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200622 return chip->rirb.res; /* the last value */
Takashi Iwai2add9b92008-03-18 09:47:06 +0100623 }
Takashi Iwai28a0d9d2008-01-18 15:32:32 +0100624 if (time_after(jiffies, timeout))
625 break;
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100626 if (bus->needs_damn_long_delay)
Takashi Iwai52987652008-01-16 16:09:47 +0100627 msleep(2); /* temporary workaround */
628 else {
629 udelay(10);
630 cond_resched();
631 }
Takashi Iwai28a0d9d2008-01-18 15:32:32 +0100632 }
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200633
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200634 if (chip->msi) {
Takashi Iwai4abc1cc2009-05-19 12:16:46 +0200635 snd_printk(KERN_WARNING SFX "No response from codec, "
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200636 "disabling MSI: last cmd=0x%08x\n", chip->last_cmd);
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200637 free_irq(chip->irq, chip);
638 chip->irq = -1;
639 pci_disable_msi(chip->pci);
640 chip->msi = 0;
Takashi Iwaib6132912009-03-24 07:36:09 +0100641 if (azx_acquire_irq(chip, 1) < 0) {
642 bus->rirb_error = 1;
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200643 return -1;
Takashi Iwaib6132912009-03-24 07:36:09 +0100644 }
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200645 goto again;
646 }
647
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200648 if (!chip->polling_mode) {
Takashi Iwai4abc1cc2009-05-19 12:16:46 +0200649 snd_printk(KERN_WARNING SFX "azx_get_response timeout, "
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200650 "switching to polling mode: last cmd=0x%08x\n",
651 chip->last_cmd);
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200652 chip->polling_mode = 1;
653 goto again;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700654 }
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200655
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +0100656 if (chip->probing) {
657 /* If this critical timeout happens during the codec probing
658 * phase, this is likely an access to a non-existing codec
659 * slot. Better to return an error and reset the system.
660 */
661 return -1;
662 }
663
Takashi Iwai8dd78332009-06-02 01:16:07 +0200664 /* a fatal communication error; need either to reset or to fallback
665 * to the single_cmd mode
666 */
Takashi Iwaib6132912009-03-24 07:36:09 +0100667 bus->rirb_error = 1;
Takashi Iwaib20f3b82009-06-02 01:20:22 +0200668 if (bus->allow_bus_reset && !bus->response_reset && !bus->in_reset) {
Takashi Iwai8dd78332009-06-02 01:16:07 +0200669 bus->response_reset = 1;
670 return -1; /* give a chance to retry */
671 }
672
673 snd_printk(KERN_ERR "hda_intel: azx_get_response timeout, "
674 "switching to single_cmd mode: last cmd=0x%08x\n",
675 chip->last_cmd);
676 chip->single_cmd = 1;
677 bus->response_reset = 0;
678 /* re-initialize CORB/RIRB */
Takashi Iwai4fcd3922009-05-25 18:34:52 +0200679 azx_free_cmd_io(chip);
680 azx_init_cmd_io(chip);
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200681 return -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700682}
683
Linus Torvalds1da177e2005-04-16 15:20:36 -0700684/*
685 * Use the single immediate command instead of CORB/RIRB for simplicity
686 *
687 * Note: according to Intel, this is not preferred use. The command was
688 * intended for the BIOS only, and may get confused with unsolicited
689 * responses. So, we shouldn't use it for normal operation from the
690 * driver.
691 * I left the codes, however, for debugging/testing purposes.
692 */
693
Takashi Iwaib05a7d42009-05-28 11:59:12 +0200694/* receive a response */
695static int azx_single_wait_for_response(struct azx *chip)
696{
697 int timeout = 50;
698
699 while (timeout--) {
700 /* check IRV busy bit */
701 if (azx_readw(chip, IRS) & ICH6_IRS_VALID) {
702 /* reuse rirb.res as the response return value */
703 chip->rirb.res = azx_readl(chip, IR);
704 return 0;
705 }
706 udelay(1);
707 }
708 if (printk_ratelimit())
709 snd_printd(SFX "get_response timeout: IRS=0x%x\n",
710 azx_readw(chip, IRS));
711 chip->rirb.res = -1;
712 return -EIO;
713}
714
Linus Torvalds1da177e2005-04-16 15:20:36 -0700715/* send a command */
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100716static int azx_single_send_cmd(struct hda_bus *bus, u32 val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700717{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100718 struct azx *chip = bus->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700719 int timeout = 50;
720
Takashi Iwai8dd78332009-06-02 01:16:07 +0200721 bus->rirb_error = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700722 while (timeout--) {
723 /* check ICB busy bit */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200724 if (!((azx_readw(chip, IRS) & ICH6_IRS_BUSY))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700725 /* Clear IRV valid bit */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200726 azx_writew(chip, IRS, azx_readw(chip, IRS) |
727 ICH6_IRS_VALID);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700728 azx_writel(chip, IC, val);
Takashi Iwaid01ce992007-07-27 16:52:19 +0200729 azx_writew(chip, IRS, azx_readw(chip, IRS) |
730 ICH6_IRS_BUSY);
Takashi Iwaib05a7d42009-05-28 11:59:12 +0200731 return azx_single_wait_for_response(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700732 }
733 udelay(1);
734 }
Marc Boucher1cfd52b2008-01-22 15:29:26 +0100735 if (printk_ratelimit())
736 snd_printd(SFX "send_cmd timeout: IRS=0x%x, val=0x%x\n",
737 azx_readw(chip, IRS), val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700738 return -EIO;
739}
740
741/* receive a response */
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100742static unsigned int azx_single_get_response(struct hda_bus *bus)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700743{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100744 struct azx *chip = bus->private_data;
Takashi Iwaib05a7d42009-05-28 11:59:12 +0200745 return chip->rirb.res;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700746}
747
Takashi Iwai111d3af2006-02-16 18:17:58 +0100748/*
749 * The below are the main callbacks from hda_codec.
750 *
751 * They are just the skeleton to call sub-callbacks according to the
752 * current setting of chip->single_cmd.
753 */
754
755/* send a command */
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100756static int azx_send_cmd(struct hda_bus *bus, unsigned int val)
Takashi Iwai111d3af2006-02-16 18:17:58 +0100757{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100758 struct azx *chip = bus->private_data;
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200759
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200760 chip->last_cmd = val;
Takashi Iwai111d3af2006-02-16 18:17:58 +0100761 if (chip->single_cmd)
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100762 return azx_single_send_cmd(bus, val);
Takashi Iwai111d3af2006-02-16 18:17:58 +0100763 else
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100764 return azx_corb_send_cmd(bus, val);
Takashi Iwai111d3af2006-02-16 18:17:58 +0100765}
766
767/* get a response */
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100768static unsigned int azx_get_response(struct hda_bus *bus)
Takashi Iwai111d3af2006-02-16 18:17:58 +0100769{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100770 struct azx *chip = bus->private_data;
Takashi Iwai111d3af2006-02-16 18:17:58 +0100771 if (chip->single_cmd)
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100772 return azx_single_get_response(bus);
Takashi Iwai111d3af2006-02-16 18:17:58 +0100773 else
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100774 return azx_rirb_get_response(bus);
Takashi Iwai111d3af2006-02-16 18:17:58 +0100775}
776
Takashi Iwaicb53c622007-08-10 17:21:45 +0200777#ifdef CONFIG_SND_HDA_POWER_SAVE
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100778static void azx_power_notify(struct hda_bus *bus);
Takashi Iwaicb53c622007-08-10 17:21:45 +0200779#endif
Takashi Iwai111d3af2006-02-16 18:17:58 +0100780
Linus Torvalds1da177e2005-04-16 15:20:36 -0700781/* reset codec link */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100782static int azx_reset(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700783{
784 int count;
785
Danny Tholene8a7f132007-09-11 21:41:56 +0200786 /* clear STATESTS */
787 azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
788
Linus Torvalds1da177e2005-04-16 15:20:36 -0700789 /* reset controller */
790 azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~ICH6_GCTL_RESET);
791
792 count = 50;
793 while (azx_readb(chip, GCTL) && --count)
794 msleep(1);
795
796 /* delay for >= 100us for codec PLL to settle per spec
797 * Rev 0.9 section 5.5.1
798 */
799 msleep(1);
800
801 /* Bring controller out of reset */
802 azx_writeb(chip, GCTL, azx_readb(chip, GCTL) | ICH6_GCTL_RESET);
803
804 count = 50;
Pavel Machek927fc862006-08-31 17:03:43 +0200805 while (!azx_readb(chip, GCTL) && --count)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700806 msleep(1);
807
Pavel Machek927fc862006-08-31 17:03:43 +0200808 /* Brent Chartrand said to wait >= 540us for codecs to initialize */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700809 msleep(1);
810
811 /* check to see if controller is ready */
Pavel Machek927fc862006-08-31 17:03:43 +0200812 if (!azx_readb(chip, GCTL)) {
Takashi Iwai4abc1cc2009-05-19 12:16:46 +0200813 snd_printd(SFX "azx_reset: controller not ready!\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700814 return -EBUSY;
815 }
816
Matt41e2fce2005-07-04 17:49:55 +0200817 /* Accept unsolicited responses */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200818 azx_writel(chip, GCTL, azx_readl(chip, GCTL) | ICH6_GCTL_UNSOL);
Matt41e2fce2005-07-04 17:49:55 +0200819
Linus Torvalds1da177e2005-04-16 15:20:36 -0700820 /* detect codecs */
Pavel Machek927fc862006-08-31 17:03:43 +0200821 if (!chip->codec_mask) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700822 chip->codec_mask = azx_readw(chip, STATESTS);
Takashi Iwai4abc1cc2009-05-19 12:16:46 +0200823 snd_printdd(SFX "codec_mask = 0x%x\n", chip->codec_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700824 }
825
826 return 0;
827}
828
829
830/*
831 * Lowlevel interface
832 */
833
834/* enable interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100835static void azx_int_enable(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700836{
837 /* enable controller CIE and GIE */
838 azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) |
839 ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN);
840}
841
842/* disable interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100843static void azx_int_disable(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700844{
845 int i;
846
847 /* disable interrupts in stream descriptor */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200848 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100849 struct azx_dev *azx_dev = &chip->azx_dev[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700850 azx_sd_writeb(azx_dev, SD_CTL,
851 azx_sd_readb(azx_dev, SD_CTL) & ~SD_INT_MASK);
852 }
853
854 /* disable SIE for all streams */
855 azx_writeb(chip, INTCTL, 0);
856
857 /* disable controller CIE and GIE */
858 azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) &
859 ~(ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN));
860}
861
862/* clear interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100863static void azx_int_clear(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700864{
865 int i;
866
867 /* clear stream status */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200868 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100869 struct azx_dev *azx_dev = &chip->azx_dev[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700870 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
871 }
872
873 /* clear STATESTS */
874 azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
875
876 /* clear rirb status */
877 azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
878
879 /* clear int status */
880 azx_writel(chip, INTSTS, ICH6_INT_CTRL_EN | ICH6_INT_ALL_STREAM);
881}
882
883/* start a stream */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100884static void azx_stream_start(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700885{
Joseph Chan0e153472008-08-26 14:38:03 +0200886 /*
887 * Before stream start, initialize parameter
888 */
889 azx_dev->insufficient = 1;
890
Linus Torvalds1da177e2005-04-16 15:20:36 -0700891 /* enable SIE */
892 azx_writeb(chip, INTCTL,
893 azx_readb(chip, INTCTL) | (1 << azx_dev->index));
894 /* set DMA start and interrupt mask */
895 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
896 SD_CTL_DMA_START | SD_INT_MASK);
897}
898
Takashi Iwai1dddab42009-03-18 15:15:37 +0100899/* stop DMA */
900static void azx_stream_clear(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700901{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700902 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) &
903 ~(SD_CTL_DMA_START | SD_INT_MASK));
904 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK); /* to be sure */
Takashi Iwai1dddab42009-03-18 15:15:37 +0100905}
906
907/* stop a stream */
908static void azx_stream_stop(struct azx *chip, struct azx_dev *azx_dev)
909{
910 azx_stream_clear(chip, azx_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700911 /* disable SIE */
912 azx_writeb(chip, INTCTL,
913 azx_readb(chip, INTCTL) & ~(1 << azx_dev->index));
914}
915
916
917/*
Takashi Iwaicb53c622007-08-10 17:21:45 +0200918 * reset and start the controller registers
Linus Torvalds1da177e2005-04-16 15:20:36 -0700919 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100920static void azx_init_chip(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700921{
Takashi Iwaicb53c622007-08-10 17:21:45 +0200922 if (chip->initialized)
923 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700924
925 /* reset controller */
926 azx_reset(chip);
927
928 /* initialize interrupts */
929 azx_int_clear(chip);
930 azx_int_enable(chip);
931
932 /* initialize the codec command I/O */
Takashi Iwai817408612009-05-26 15:22:00 +0200933 azx_init_cmd_io(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700934
Takashi Iwai0be3b5d2005-09-05 17:11:40 +0200935 /* program the position buffer */
936 azx_writel(chip, DPLBASE, (u32)chip->posbuf.addr);
Takashi Iwai766979e2008-06-13 20:53:56 +0200937 azx_writel(chip, DPUBASE, upper_32_bits(chip->posbuf.addr));
Frederick Lif5d40b32005-05-12 14:55:20 +0200938
Takashi Iwaicb53c622007-08-10 17:21:45 +0200939 chip->initialized = 1;
940}
941
942/*
943 * initialize the PCI registers
944 */
945/* update bits in a PCI register byte */
946static void update_pci_byte(struct pci_dev *pci, unsigned int reg,
947 unsigned char mask, unsigned char val)
948{
949 unsigned char data;
950
951 pci_read_config_byte(pci, reg, &data);
952 data &= ~mask;
953 data |= (val & mask);
954 pci_write_config_byte(pci, reg, data);
955}
956
957static void azx_init_pci(struct azx *chip)
958{
Takashi Iwai90a5ad52008-02-22 18:36:22 +0100959 unsigned short snoop;
960
Takashi Iwaicb53c622007-08-10 17:21:45 +0200961 /* Clear bits 0-2 of PCI register TCSEL (at offset 0x44)
962 * TCSEL == Traffic Class Select Register, which sets PCI express QOS
963 * Ensuring these bits are 0 clears playback static on some HD Audio
964 * codecs
965 */
966 update_pci_byte(chip->pci, ICH6_PCIREG_TCSEL, 0x07, 0);
967
Vinod Gda3fca22005-09-13 18:49:12 +0200968 switch (chip->driver_type) {
969 case AZX_DRIVER_ATI:
970 /* For ATI SB450 azalia HD audio, we need to enable snoop */
Takashi Iwaicb53c622007-08-10 17:21:45 +0200971 update_pci_byte(chip->pci,
972 ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR,
973 0x07, ATI_SB450_HDAUDIO_ENABLE_SNOOP);
Vinod Gda3fca22005-09-13 18:49:12 +0200974 break;
975 case AZX_DRIVER_NVIDIA:
976 /* For NVIDIA HDA, enable snoop */
Takashi Iwaicb53c622007-08-10 17:21:45 +0200977 update_pci_byte(chip->pci,
978 NVIDIA_HDA_TRANSREG_ADDR,
979 0x0f, NVIDIA_HDA_ENABLE_COHBITS);
Peer Chen320dcc32008-08-20 16:43:24 -0700980 update_pci_byte(chip->pci,
981 NVIDIA_HDA_ISTRM_COH,
982 0x01, NVIDIA_HDA_ENABLE_COHBIT);
983 update_pci_byte(chip->pci,
984 NVIDIA_HDA_OSTRM_COH,
985 0x01, NVIDIA_HDA_ENABLE_COHBIT);
Vinod Gda3fca22005-09-13 18:49:12 +0200986 break;
Takashi Iwai90a5ad52008-02-22 18:36:22 +0100987 case AZX_DRIVER_SCH:
988 pci_read_config_word(chip->pci, INTEL_SCH_HDA_DEVC, &snoop);
989 if (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP) {
Takashi Iwai4abc1cc2009-05-19 12:16:46 +0200990 pci_write_config_word(chip->pci, INTEL_SCH_HDA_DEVC,
Takashi Iwai90a5ad52008-02-22 18:36:22 +0100991 snoop & (~INTEL_SCH_HDA_DEVC_NOSNOOP));
992 pci_read_config_word(chip->pci,
993 INTEL_SCH_HDA_DEVC, &snoop);
Takashi Iwai4abc1cc2009-05-19 12:16:46 +0200994 snd_printdd(SFX "HDA snoop disabled, enabling ... %s\n",
995 (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP)
Takashi Iwai90a5ad52008-02-22 18:36:22 +0100996 ? "Failed" : "OK");
997 }
998 break;
999
Vinod Gda3fca22005-09-13 18:49:12 +02001000 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001001}
1002
1003
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001004static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev);
1005
Linus Torvalds1da177e2005-04-16 15:20:36 -07001006/*
1007 * interrupt handler
1008 */
David Howells7d12e782006-10-05 14:55:46 +01001009static irqreturn_t azx_interrupt(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001010{
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001011 struct azx *chip = dev_id;
1012 struct azx_dev *azx_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001013 u32 status;
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001014 int i, ok;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001015
1016 spin_lock(&chip->reg_lock);
1017
1018 status = azx_readl(chip, INTSTS);
1019 if (status == 0) {
1020 spin_unlock(&chip->reg_lock);
1021 return IRQ_NONE;
1022 }
1023
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001024 for (i = 0; i < chip->num_streams; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001025 azx_dev = &chip->azx_dev[i];
1026 if (status & azx_dev->sd_int_sta_mask) {
1027 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001028 if (!azx_dev->substream || !azx_dev->running)
1029 continue;
1030 /* check whether this IRQ is really acceptable */
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001031 ok = azx_position_ok(chip, azx_dev);
1032 if (ok == 1) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001033 azx_dev->irq_pending = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001034 spin_unlock(&chip->reg_lock);
1035 snd_pcm_period_elapsed(azx_dev->substream);
1036 spin_lock(&chip->reg_lock);
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001037 } else if (ok == 0 && chip->bus && chip->bus->workq) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001038 /* bogus IRQ, process it later */
1039 azx_dev->irq_pending = 1;
Takashi Iwai6acaed32009-01-12 10:09:24 +01001040 queue_work(chip->bus->workq,
1041 &chip->irq_pending_work);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001042 }
1043 }
1044 }
1045
1046 /* clear rirb int */
1047 status = azx_readb(chip, RIRBSTS);
1048 if (status & RIRB_INT_MASK) {
Takashi Iwai817408612009-05-26 15:22:00 +02001049 if (status & RIRB_INT_RESPONSE)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001050 azx_update_rirb(chip);
1051 azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
1052 }
1053
1054#if 0
1055 /* clear state status int */
1056 if (azx_readb(chip, STATESTS) & 0x04)
1057 azx_writeb(chip, STATESTS, 0x04);
1058#endif
1059 spin_unlock(&chip->reg_lock);
1060
1061 return IRQ_HANDLED;
1062}
1063
1064
1065/*
Takashi Iwai675f25d2008-06-10 17:53:20 +02001066 * set up a BDL entry
1067 */
1068static int setup_bdle(struct snd_pcm_substream *substream,
1069 struct azx_dev *azx_dev, u32 **bdlp,
1070 int ofs, int size, int with_ioc)
1071{
Takashi Iwai675f25d2008-06-10 17:53:20 +02001072 u32 *bdl = *bdlp;
1073
1074 while (size > 0) {
1075 dma_addr_t addr;
1076 int chunk;
1077
1078 if (azx_dev->frags >= AZX_MAX_BDL_ENTRIES)
1079 return -EINVAL;
1080
Takashi Iwai77a23f22008-08-21 13:00:13 +02001081 addr = snd_pcm_sgbuf_get_addr(substream, ofs);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001082 /* program the address field of the BDL entry */
1083 bdl[0] = cpu_to_le32((u32)addr);
Takashi Iwai766979e2008-06-13 20:53:56 +02001084 bdl[1] = cpu_to_le32(upper_32_bits(addr));
Takashi Iwai675f25d2008-06-10 17:53:20 +02001085 /* program the size field of the BDL entry */
Takashi Iwaifc4abee2008-07-30 15:13:34 +02001086 chunk = snd_pcm_sgbuf_get_chunk_size(substream, ofs, size);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001087 bdl[2] = cpu_to_le32(chunk);
1088 /* program the IOC to enable interrupt
1089 * only when the whole fragment is processed
1090 */
1091 size -= chunk;
1092 bdl[3] = (size || !with_ioc) ? 0 : cpu_to_le32(0x01);
1093 bdl += 4;
1094 azx_dev->frags++;
1095 ofs += chunk;
1096 }
1097 *bdlp = bdl;
1098 return ofs;
1099}
1100
1101/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001102 * set up BDL entries
1103 */
Takashi Iwai555e2192008-06-10 17:53:34 +02001104static int azx_setup_periods(struct azx *chip,
1105 struct snd_pcm_substream *substream,
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001106 struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001107{
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001108 u32 *bdl;
1109 int i, ofs, periods, period_bytes;
Takashi Iwai555e2192008-06-10 17:53:34 +02001110 int pos_adj;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001111
1112 /* reset BDL address */
1113 azx_sd_writel(azx_dev, SD_BDLPL, 0);
1114 azx_sd_writel(azx_dev, SD_BDLPU, 0);
1115
Takashi Iwai97b71c92009-03-18 15:09:13 +01001116 period_bytes = azx_dev->period_bytes;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001117 periods = azx_dev->bufsize / period_bytes;
1118
Linus Torvalds1da177e2005-04-16 15:20:36 -07001119 /* program the initial BDL entries */
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001120 bdl = (u32 *)azx_dev->bdl.area;
1121 ofs = 0;
1122 azx_dev->frags = 0;
Takashi Iwai555e2192008-06-10 17:53:34 +02001123 pos_adj = bdl_pos_adj[chip->dev_index];
1124 if (pos_adj > 0) {
Takashi Iwai675f25d2008-06-10 17:53:20 +02001125 struct snd_pcm_runtime *runtime = substream->runtime;
Takashi Iwaie785d3d2008-07-15 16:28:43 +02001126 int pos_align = pos_adj;
Takashi Iwai555e2192008-06-10 17:53:34 +02001127 pos_adj = (pos_adj * runtime->rate + 47999) / 48000;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001128 if (!pos_adj)
Takashi Iwaie785d3d2008-07-15 16:28:43 +02001129 pos_adj = pos_align;
1130 else
1131 pos_adj = ((pos_adj + pos_align - 1) / pos_align) *
1132 pos_align;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001133 pos_adj = frames_to_bytes(runtime, pos_adj);
1134 if (pos_adj >= period_bytes) {
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001135 snd_printk(KERN_WARNING SFX "Too big adjustment %d\n",
Takashi Iwai555e2192008-06-10 17:53:34 +02001136 bdl_pos_adj[chip->dev_index]);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001137 pos_adj = 0;
1138 } else {
1139 ofs = setup_bdle(substream, azx_dev,
1140 &bdl, ofs, pos_adj, 1);
1141 if (ofs < 0)
1142 goto error;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001143 }
Takashi Iwai555e2192008-06-10 17:53:34 +02001144 } else
1145 pos_adj = 0;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001146 for (i = 0; i < periods; i++) {
1147 if (i == periods - 1 && pos_adj)
1148 ofs = setup_bdle(substream, azx_dev, &bdl, ofs,
1149 period_bytes - pos_adj, 0);
1150 else
1151 ofs = setup_bdle(substream, azx_dev, &bdl, ofs,
1152 period_bytes, 1);
1153 if (ofs < 0)
1154 goto error;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001155 }
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001156 return 0;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001157
1158 error:
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001159 snd_printk(KERN_ERR SFX "Too many BDL entries: buffer=%d, period=%d\n",
Takashi Iwai675f25d2008-06-10 17:53:20 +02001160 azx_dev->bufsize, period_bytes);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001161 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001162}
1163
Takashi Iwai1dddab42009-03-18 15:15:37 +01001164/* reset stream */
1165static void azx_stream_reset(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001166{
1167 unsigned char val;
1168 int timeout;
1169
Takashi Iwai1dddab42009-03-18 15:15:37 +01001170 azx_stream_clear(chip, azx_dev);
1171
Takashi Iwaid01ce992007-07-27 16:52:19 +02001172 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
1173 SD_CTL_STREAM_RESET);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001174 udelay(3);
1175 timeout = 300;
1176 while (!((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
1177 --timeout)
1178 ;
1179 val &= ~SD_CTL_STREAM_RESET;
1180 azx_sd_writeb(azx_dev, SD_CTL, val);
1181 udelay(3);
1182
1183 timeout = 300;
1184 /* waiting for hardware to report that the stream is out of reset */
1185 while (((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
1186 --timeout)
1187 ;
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001188
1189 /* reset first position - may not be synced with hw at this time */
1190 *azx_dev->posbuf = 0;
Takashi Iwai1dddab42009-03-18 15:15:37 +01001191}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001192
Takashi Iwai1dddab42009-03-18 15:15:37 +01001193/*
1194 * set up the SD for streaming
1195 */
1196static int azx_setup_controller(struct azx *chip, struct azx_dev *azx_dev)
1197{
1198 /* make sure the run bit is zero for SD */
1199 azx_stream_clear(chip, azx_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001200 /* program the stream_tag */
1201 azx_sd_writel(azx_dev, SD_CTL,
Takashi Iwaid01ce992007-07-27 16:52:19 +02001202 (azx_sd_readl(azx_dev, SD_CTL) & ~SD_CTL_STREAM_TAG_MASK)|
Linus Torvalds1da177e2005-04-16 15:20:36 -07001203 (azx_dev->stream_tag << SD_CTL_STREAM_TAG_SHIFT));
1204
1205 /* program the length of samples in cyclic buffer */
1206 azx_sd_writel(azx_dev, SD_CBL, azx_dev->bufsize);
1207
1208 /* program the stream format */
1209 /* this value needs to be the same as the one programmed */
1210 azx_sd_writew(azx_dev, SD_FORMAT, azx_dev->format_val);
1211
1212 /* program the stream LVI (last valid index) of the BDL */
1213 azx_sd_writew(azx_dev, SD_LVI, azx_dev->frags - 1);
1214
1215 /* program the BDL address */
1216 /* lower BDL address */
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001217 azx_sd_writel(azx_dev, SD_BDLPL, (u32)azx_dev->bdl.addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001218 /* upper BDL address */
Takashi Iwai766979e2008-06-13 20:53:56 +02001219 azx_sd_writel(azx_dev, SD_BDLPU, upper_32_bits(azx_dev->bdl.addr));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001220
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02001221 /* enable the position buffer */
Takashi Iwaiee9d6b92008-03-14 15:52:20 +01001222 if (chip->position_fix == POS_FIX_POSBUF ||
Joseph Chan0e153472008-08-26 14:38:03 +02001223 chip->position_fix == POS_FIX_AUTO ||
1224 chip->via_dmapos_patch) {
Takashi Iwaiee9d6b92008-03-14 15:52:20 +01001225 if (!(azx_readl(chip, DPLBASE) & ICH6_DPLBASE_ENABLE))
1226 azx_writel(chip, DPLBASE,
1227 (u32)chip->posbuf.addr | ICH6_DPLBASE_ENABLE);
1228 }
Takashi Iwaic74db862005-05-12 14:26:27 +02001229
Linus Torvalds1da177e2005-04-16 15:20:36 -07001230 /* set the interrupt enable bits in the descriptor control register */
Takashi Iwaid01ce992007-07-27 16:52:19 +02001231 azx_sd_writel(azx_dev, SD_CTL,
1232 azx_sd_readl(azx_dev, SD_CTL) | SD_INT_MASK);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001233
1234 return 0;
1235}
1236
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001237/*
1238 * Probe the given codec address
1239 */
1240static int probe_codec(struct azx *chip, int addr)
1241{
1242 unsigned int cmd = (addr << 28) | (AC_NODE_ROOT << 20) |
1243 (AC_VERB_PARAMETERS << 8) | AC_PAR_VENDOR_ID;
1244 unsigned int res;
1245
1246 chip->probing = 1;
1247 azx_send_cmd(chip->bus, cmd);
1248 res = azx_get_response(chip->bus);
1249 chip->probing = 0;
1250 if (res == -1)
1251 return -EIO;
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001252 snd_printdd(SFX "codec #%d probed OK\n", addr);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001253 return 0;
1254}
1255
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001256static int azx_attach_pcm_stream(struct hda_bus *bus, struct hda_codec *codec,
1257 struct hda_pcm *cpcm);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001258static void azx_stop_chip(struct azx *chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001259
Takashi Iwai8dd78332009-06-02 01:16:07 +02001260static void azx_bus_reset(struct hda_bus *bus)
1261{
1262 struct azx *chip = bus->private_data;
Takashi Iwai8dd78332009-06-02 01:16:07 +02001263
1264 bus->in_reset = 1;
1265 azx_stop_chip(chip);
1266 azx_init_chip(chip);
Alexander Beregalov65f75982009-06-04 13:46:16 +04001267#ifdef CONFIG_PM
Takashi Iwai8dd78332009-06-02 01:16:07 +02001268 if (chip->initialized) {
Alexander Beregalov65f75982009-06-04 13:46:16 +04001269 int i;
1270
Takashi Iwai8dd78332009-06-02 01:16:07 +02001271 for (i = 0; i < AZX_MAX_PCMS; i++)
1272 snd_pcm_suspend_all(chip->pcm[i]);
1273 snd_hda_suspend(chip->bus);
1274 snd_hda_resume(chip->bus);
1275 }
Alexander Beregalov65f75982009-06-04 13:46:16 +04001276#endif
Takashi Iwai8dd78332009-06-02 01:16:07 +02001277 bus->in_reset = 0;
1278}
1279
Linus Torvalds1da177e2005-04-16 15:20:36 -07001280/*
1281 * Codec initialization
1282 */
1283
Takashi Iwai2f5983f2008-09-03 16:00:44 +02001284/* number of codec slots for each chipset: 0 = default slots (i.e. 4) */
1285static unsigned int azx_max_codecs[AZX_NUM_DRIVERS] __devinitdata = {
Kailang Yangf2690022008-05-27 11:44:55 +02001286 [AZX_DRIVER_TERA] = 1,
Takashi Iwaia9995a32007-03-12 21:30:46 +01001287};
1288
Takashi Iwai5aba4f82008-01-07 15:16:37 +01001289static int __devinit azx_codec_create(struct azx *chip, const char *model,
Takashi Iwaid4d9cd032008-12-19 15:19:11 +01001290 int no_init)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001291{
1292 struct hda_bus_template bus_temp;
Takashi Iwai34c25352008-10-28 11:38:58 +01001293 int c, codecs, err;
1294 int max_slots;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001295
1296 memset(&bus_temp, 0, sizeof(bus_temp));
1297 bus_temp.private_data = chip;
1298 bus_temp.modelname = model;
1299 bus_temp.pci = chip->pci;
Takashi Iwai111d3af2006-02-16 18:17:58 +01001300 bus_temp.ops.command = azx_send_cmd;
1301 bus_temp.ops.get_response = azx_get_response;
Takashi Iwai176d5332008-07-30 15:01:44 +02001302 bus_temp.ops.attach_pcm = azx_attach_pcm_stream;
Takashi Iwai8dd78332009-06-02 01:16:07 +02001303 bus_temp.ops.bus_reset = azx_bus_reset;
Takashi Iwaicb53c622007-08-10 17:21:45 +02001304#ifdef CONFIG_SND_HDA_POWER_SAVE
Takashi Iwai11cd41b2008-11-28 07:22:18 +01001305 bus_temp.power_save = &power_save;
Takashi Iwaicb53c622007-08-10 17:21:45 +02001306 bus_temp.ops.pm_notify = azx_power_notify;
1307#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001308
Takashi Iwaid01ce992007-07-27 16:52:19 +02001309 err = snd_hda_bus_new(chip->card, &bus_temp, &chip->bus);
1310 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001311 return err;
1312
Wei Nidc9c8e22008-09-26 13:55:56 +08001313 if (chip->driver_type == AZX_DRIVER_NVIDIA)
1314 chip->bus->needs_damn_long_delay = 1;
1315
Takashi Iwai34c25352008-10-28 11:38:58 +01001316 codecs = 0;
Takashi Iwai2f5983f2008-09-03 16:00:44 +02001317 max_slots = azx_max_codecs[chip->driver_type];
1318 if (!max_slots)
1319 max_slots = AZX_MAX_CODECS;
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001320
1321 /* First try to probe all given codec slots */
1322 for (c = 0; c < max_slots; c++) {
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01001323 if ((chip->codec_mask & (1 << c)) & chip->codec_probe_mask) {
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001324 if (probe_codec(chip, c) < 0) {
1325 /* Some BIOSen give you wrong codec addresses
1326 * that don't exist
1327 */
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001328 snd_printk(KERN_WARNING SFX
1329 "Codec #%d probe error; "
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001330 "disabling it...\n", c);
1331 chip->codec_mask &= ~(1 << c);
1332 /* More badly, accessing to a non-existing
1333 * codec often screws up the controller chip,
1334 * and distrubs the further communications.
1335 * Thus if an error occurs during probing,
1336 * better to reset the controller chip to
1337 * get back to the sanity state.
1338 */
1339 azx_stop_chip(chip);
1340 azx_init_chip(chip);
1341 }
1342 }
1343 }
1344
1345 /* Then create codec instances */
Takashi Iwai34c25352008-10-28 11:38:58 +01001346 for (c = 0; c < max_slots; c++) {
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01001347 if ((chip->codec_mask & (1 << c)) & chip->codec_probe_mask) {
Takashi Iwaibccad142007-04-24 12:23:53 +02001348 struct hda_codec *codec;
Takashi Iwaid4d9cd032008-12-19 15:19:11 +01001349 err = snd_hda_codec_new(chip->bus, c, !no_init, &codec);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001350 if (err < 0)
1351 continue;
1352 codecs++;
Takashi Iwai19a982b2007-03-21 15:14:35 +01001353 }
1354 }
1355 if (!codecs) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001356 snd_printk(KERN_ERR SFX "no codecs initialized\n");
1357 return -ENXIO;
1358 }
1359
1360 return 0;
1361}
1362
1363
1364/*
1365 * PCM support
1366 */
1367
1368/* assign a stream for the PCM */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001369static inline struct azx_dev *azx_assign_device(struct azx *chip, int stream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001370{
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001371 int dev, i, nums;
1372 if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
1373 dev = chip->playback_index_offset;
1374 nums = chip->playback_streams;
1375 } else {
1376 dev = chip->capture_index_offset;
1377 nums = chip->capture_streams;
1378 }
1379 for (i = 0; i < nums; i++, dev++)
Takashi Iwaid01ce992007-07-27 16:52:19 +02001380 if (!chip->azx_dev[dev].opened) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001381 chip->azx_dev[dev].opened = 1;
1382 return &chip->azx_dev[dev];
1383 }
1384 return NULL;
1385}
1386
1387/* release the assigned stream */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001388static inline void azx_release_device(struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001389{
1390 azx_dev->opened = 0;
1391}
1392
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001393static struct snd_pcm_hardware azx_pcm_hw = {
Takashi Iwaid01ce992007-07-27 16:52:19 +02001394 .info = (SNDRV_PCM_INFO_MMAP |
1395 SNDRV_PCM_INFO_INTERLEAVED |
Linus Torvalds1da177e2005-04-16 15:20:36 -07001396 SNDRV_PCM_INFO_BLOCK_TRANSFER |
1397 SNDRV_PCM_INFO_MMAP_VALID |
Pavel Machek927fc862006-08-31 17:03:43 +02001398 /* No full-resume yet implemented */
1399 /* SNDRV_PCM_INFO_RESUME |*/
Takashi Iwai850f0e52008-03-18 17:11:05 +01001400 SNDRV_PCM_INFO_PAUSE |
1401 SNDRV_PCM_INFO_SYNC_START),
Linus Torvalds1da177e2005-04-16 15:20:36 -07001402 .formats = SNDRV_PCM_FMTBIT_S16_LE,
1403 .rates = SNDRV_PCM_RATE_48000,
1404 .rate_min = 48000,
1405 .rate_max = 48000,
1406 .channels_min = 2,
1407 .channels_max = 2,
1408 .buffer_bytes_max = AZX_MAX_BUF_SIZE,
1409 .period_bytes_min = 128,
1410 .period_bytes_max = AZX_MAX_BUF_SIZE / 2,
1411 .periods_min = 2,
1412 .periods_max = AZX_MAX_FRAG,
1413 .fifo_size = 0,
1414};
1415
1416struct azx_pcm {
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001417 struct azx *chip;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001418 struct hda_codec *codec;
1419 struct hda_pcm_stream *hinfo[2];
1420};
1421
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001422static int azx_pcm_open(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001423{
1424 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1425 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001426 struct azx *chip = apcm->chip;
1427 struct azx_dev *azx_dev;
1428 struct snd_pcm_runtime *runtime = substream->runtime;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001429 unsigned long flags;
1430 int err;
1431
Ingo Molnar62932df2006-01-16 16:34:20 +01001432 mutex_lock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001433 azx_dev = azx_assign_device(chip, substream->stream);
1434 if (azx_dev == NULL) {
Ingo Molnar62932df2006-01-16 16:34:20 +01001435 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001436 return -EBUSY;
1437 }
1438 runtime->hw = azx_pcm_hw;
1439 runtime->hw.channels_min = hinfo->channels_min;
1440 runtime->hw.channels_max = hinfo->channels_max;
1441 runtime->hw.formats = hinfo->formats;
1442 runtime->hw.rates = hinfo->rates;
1443 snd_pcm_limit_hw_rates(runtime);
1444 snd_pcm_hw_constraint_integer(runtime, SNDRV_PCM_HW_PARAM_PERIODS);
Joachim Deguara5f1545b2007-03-16 15:01:36 +01001445 snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_BUFFER_BYTES,
1446 128);
1447 snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_PERIOD_BYTES,
1448 128);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001449 snd_hda_power_up(apcm->codec);
Takashi Iwaid01ce992007-07-27 16:52:19 +02001450 err = hinfo->ops.open(hinfo, apcm->codec, substream);
1451 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001452 azx_release_device(azx_dev);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001453 snd_hda_power_down(apcm->codec);
Ingo Molnar62932df2006-01-16 16:34:20 +01001454 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001455 return err;
1456 }
Takashi Iwai70d321e2009-07-03 23:06:45 +02001457 snd_pcm_limit_hw_rates(runtime);
Takashi Iwaiaba66532009-07-05 11:44:46 +02001458 /* sanity check */
1459 if (snd_BUG_ON(!runtime->hw.channels_min) ||
1460 snd_BUG_ON(!runtime->hw.channels_max) ||
1461 snd_BUG_ON(!runtime->hw.formats) ||
1462 snd_BUG_ON(!runtime->hw.rates)) {
1463 azx_release_device(azx_dev);
1464 hinfo->ops.close(hinfo, apcm->codec, substream);
1465 snd_hda_power_down(apcm->codec);
1466 mutex_unlock(&chip->open_mutex);
1467 return -EINVAL;
1468 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001469 spin_lock_irqsave(&chip->reg_lock, flags);
1470 azx_dev->substream = substream;
1471 azx_dev->running = 0;
1472 spin_unlock_irqrestore(&chip->reg_lock, flags);
1473
1474 runtime->private_data = azx_dev;
Takashi Iwai850f0e52008-03-18 17:11:05 +01001475 snd_pcm_set_sync(substream);
Ingo Molnar62932df2006-01-16 16:34:20 +01001476 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001477 return 0;
1478}
1479
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001480static int azx_pcm_close(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001481{
1482 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1483 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001484 struct azx *chip = apcm->chip;
1485 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001486 unsigned long flags;
1487
Ingo Molnar62932df2006-01-16 16:34:20 +01001488 mutex_lock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001489 spin_lock_irqsave(&chip->reg_lock, flags);
1490 azx_dev->substream = NULL;
1491 azx_dev->running = 0;
1492 spin_unlock_irqrestore(&chip->reg_lock, flags);
1493 azx_release_device(azx_dev);
1494 hinfo->ops.close(hinfo, apcm->codec, substream);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001495 snd_hda_power_down(apcm->codec);
Ingo Molnar62932df2006-01-16 16:34:20 +01001496 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001497 return 0;
1498}
1499
Takashi Iwaid01ce992007-07-27 16:52:19 +02001500static int azx_pcm_hw_params(struct snd_pcm_substream *substream,
1501 struct snd_pcm_hw_params *hw_params)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001502{
Takashi Iwai97b71c92009-03-18 15:09:13 +01001503 struct azx_dev *azx_dev = get_azx_dev(substream);
1504
1505 azx_dev->bufsize = 0;
1506 azx_dev->period_bytes = 0;
1507 azx_dev->format_val = 0;
Takashi Iwaid01ce992007-07-27 16:52:19 +02001508 return snd_pcm_lib_malloc_pages(substream,
1509 params_buffer_bytes(hw_params));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001510}
1511
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001512static int azx_pcm_hw_free(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001513{
1514 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001515 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001516 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
1517
1518 /* reset BDL address */
1519 azx_sd_writel(azx_dev, SD_BDLPL, 0);
1520 azx_sd_writel(azx_dev, SD_BDLPU, 0);
1521 azx_sd_writel(azx_dev, SD_CTL, 0);
Takashi Iwai97b71c92009-03-18 15:09:13 +01001522 azx_dev->bufsize = 0;
1523 azx_dev->period_bytes = 0;
1524 azx_dev->format_val = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001525
1526 hinfo->ops.cleanup(hinfo, apcm->codec, substream);
1527
1528 return snd_pcm_lib_free_pages(substream);
1529}
1530
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001531static int azx_pcm_prepare(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001532{
1533 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001534 struct azx *chip = apcm->chip;
1535 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001536 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001537 struct snd_pcm_runtime *runtime = substream->runtime;
Takashi Iwai97b71c92009-03-18 15:09:13 +01001538 unsigned int bufsize, period_bytes, format_val;
1539 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001540
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001541 azx_stream_reset(chip, azx_dev);
Takashi Iwai97b71c92009-03-18 15:09:13 +01001542 format_val = snd_hda_calc_stream_format(runtime->rate,
1543 runtime->channels,
1544 runtime->format,
1545 hinfo->maxbps);
1546 if (!format_val) {
Takashi Iwaid01ce992007-07-27 16:52:19 +02001547 snd_printk(KERN_ERR SFX
1548 "invalid format_val, rate=%d, ch=%d, format=%d\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001549 runtime->rate, runtime->channels, runtime->format);
1550 return -EINVAL;
1551 }
1552
Takashi Iwai97b71c92009-03-18 15:09:13 +01001553 bufsize = snd_pcm_lib_buffer_bytes(substream);
1554 period_bytes = snd_pcm_lib_period_bytes(substream);
1555
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001556 snd_printdd(SFX "azx_pcm_prepare: bufsize=0x%x, format=0x%x\n",
Takashi Iwai97b71c92009-03-18 15:09:13 +01001557 bufsize, format_val);
1558
1559 if (bufsize != azx_dev->bufsize ||
1560 period_bytes != azx_dev->period_bytes ||
1561 format_val != azx_dev->format_val) {
1562 azx_dev->bufsize = bufsize;
1563 azx_dev->period_bytes = period_bytes;
1564 azx_dev->format_val = format_val;
1565 err = azx_setup_periods(chip, substream, azx_dev);
1566 if (err < 0)
1567 return err;
1568 }
1569
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001570 azx_dev->min_jiffies = (runtime->period_size * HZ) /
1571 (runtime->rate * 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001572 azx_setup_controller(chip, azx_dev);
1573 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
1574 azx_dev->fifo_size = azx_sd_readw(azx_dev, SD_FIFOSIZE) + 1;
1575 else
1576 azx_dev->fifo_size = 0;
1577
1578 return hinfo->ops.prepare(hinfo, apcm->codec, azx_dev->stream_tag,
1579 azx_dev->format_val, substream);
1580}
1581
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001582static int azx_pcm_trigger(struct snd_pcm_substream *substream, int cmd)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001583{
1584 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001585 struct azx *chip = apcm->chip;
Takashi Iwai850f0e52008-03-18 17:11:05 +01001586 struct azx_dev *azx_dev;
1587 struct snd_pcm_substream *s;
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001588 int rstart = 0, start, nsync = 0, sbits = 0;
Takashi Iwai850f0e52008-03-18 17:11:05 +01001589 int nwait, timeout;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001590
Linus Torvalds1da177e2005-04-16 15:20:36 -07001591 switch (cmd) {
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001592 case SNDRV_PCM_TRIGGER_START:
1593 rstart = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001594 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
1595 case SNDRV_PCM_TRIGGER_RESUME:
Takashi Iwai850f0e52008-03-18 17:11:05 +01001596 start = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001597 break;
1598 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
Jaroslav Kysela47123192005-08-15 20:53:07 +02001599 case SNDRV_PCM_TRIGGER_SUSPEND:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001600 case SNDRV_PCM_TRIGGER_STOP:
Takashi Iwai850f0e52008-03-18 17:11:05 +01001601 start = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001602 break;
1603 default:
Takashi Iwai850f0e52008-03-18 17:11:05 +01001604 return -EINVAL;
1605 }
1606
1607 snd_pcm_group_for_each_entry(s, substream) {
1608 if (s->pcm->card != substream->pcm->card)
1609 continue;
1610 azx_dev = get_azx_dev(s);
1611 sbits |= 1 << azx_dev->index;
1612 nsync++;
1613 snd_pcm_trigger_done(s, substream);
1614 }
1615
1616 spin_lock(&chip->reg_lock);
1617 if (nsync > 1) {
1618 /* first, set SYNC bits of corresponding streams */
1619 azx_writel(chip, SYNC, azx_readl(chip, SYNC) | sbits);
1620 }
1621 snd_pcm_group_for_each_entry(s, substream) {
1622 if (s->pcm->card != substream->pcm->card)
1623 continue;
1624 azx_dev = get_azx_dev(s);
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001625 if (rstart) {
1626 azx_dev->start_flag = 1;
1627 azx_dev->start_jiffies = jiffies + azx_dev->min_jiffies;
1628 }
Takashi Iwai850f0e52008-03-18 17:11:05 +01001629 if (start)
1630 azx_stream_start(chip, azx_dev);
1631 else
1632 azx_stream_stop(chip, azx_dev);
1633 azx_dev->running = start;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001634 }
1635 spin_unlock(&chip->reg_lock);
Takashi Iwai850f0e52008-03-18 17:11:05 +01001636 if (start) {
1637 if (nsync == 1)
1638 return 0;
1639 /* wait until all FIFOs get ready */
1640 for (timeout = 5000; timeout; timeout--) {
1641 nwait = 0;
1642 snd_pcm_group_for_each_entry(s, substream) {
1643 if (s->pcm->card != substream->pcm->card)
1644 continue;
1645 azx_dev = get_azx_dev(s);
1646 if (!(azx_sd_readb(azx_dev, SD_STS) &
1647 SD_STS_FIFO_READY))
1648 nwait++;
1649 }
1650 if (!nwait)
1651 break;
1652 cpu_relax();
1653 }
1654 } else {
1655 /* wait until all RUN bits are cleared */
1656 for (timeout = 5000; timeout; timeout--) {
1657 nwait = 0;
1658 snd_pcm_group_for_each_entry(s, substream) {
1659 if (s->pcm->card != substream->pcm->card)
1660 continue;
1661 azx_dev = get_azx_dev(s);
1662 if (azx_sd_readb(azx_dev, SD_CTL) &
1663 SD_CTL_DMA_START)
1664 nwait++;
1665 }
1666 if (!nwait)
1667 break;
1668 cpu_relax();
1669 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001670 }
Takashi Iwai850f0e52008-03-18 17:11:05 +01001671 if (nsync > 1) {
1672 spin_lock(&chip->reg_lock);
1673 /* reset SYNC bits */
1674 azx_writel(chip, SYNC, azx_readl(chip, SYNC) & ~sbits);
1675 spin_unlock(&chip->reg_lock);
1676 }
1677 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001678}
1679
Joseph Chan0e153472008-08-26 14:38:03 +02001680/* get the current DMA position with correction on VIA chips */
1681static unsigned int azx_via_get_position(struct azx *chip,
1682 struct azx_dev *azx_dev)
1683{
1684 unsigned int link_pos, mini_pos, bound_pos;
1685 unsigned int mod_link_pos, mod_dma_pos, mod_mini_pos;
1686 unsigned int fifo_size;
1687
1688 link_pos = azx_sd_readl(azx_dev, SD_LPIB);
1689 if (azx_dev->index >= 4) {
1690 /* Playback, no problem using link position */
1691 return link_pos;
1692 }
1693
1694 /* Capture */
1695 /* For new chipset,
1696 * use mod to get the DMA position just like old chipset
1697 */
1698 mod_dma_pos = le32_to_cpu(*azx_dev->posbuf);
1699 mod_dma_pos %= azx_dev->period_bytes;
1700
1701 /* azx_dev->fifo_size can't get FIFO size of in stream.
1702 * Get from base address + offset.
1703 */
1704 fifo_size = readw(chip->remap_addr + VIA_IN_STREAM0_FIFO_SIZE_OFFSET);
1705
1706 if (azx_dev->insufficient) {
1707 /* Link position never gather than FIFO size */
1708 if (link_pos <= fifo_size)
1709 return 0;
1710
1711 azx_dev->insufficient = 0;
1712 }
1713
1714 if (link_pos <= fifo_size)
1715 mini_pos = azx_dev->bufsize + link_pos - fifo_size;
1716 else
1717 mini_pos = link_pos - fifo_size;
1718
1719 /* Find nearest previous boudary */
1720 mod_mini_pos = mini_pos % azx_dev->period_bytes;
1721 mod_link_pos = link_pos % azx_dev->period_bytes;
1722 if (mod_link_pos >= fifo_size)
1723 bound_pos = link_pos - mod_link_pos;
1724 else if (mod_dma_pos >= mod_mini_pos)
1725 bound_pos = mini_pos - mod_mini_pos;
1726 else {
1727 bound_pos = mini_pos - mod_mini_pos + azx_dev->period_bytes;
1728 if (bound_pos >= azx_dev->bufsize)
1729 bound_pos = 0;
1730 }
1731
1732 /* Calculate real DMA position we want */
1733 return bound_pos + mod_dma_pos;
1734}
1735
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001736static unsigned int azx_get_position(struct azx *chip,
1737 struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001738{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001739 unsigned int pos;
1740
Joseph Chan0e153472008-08-26 14:38:03 +02001741 if (chip->via_dmapos_patch)
1742 pos = azx_via_get_position(chip, azx_dev);
1743 else if (chip->position_fix == POS_FIX_POSBUF ||
1744 chip->position_fix == POS_FIX_AUTO) {
Takashi Iwaic74db862005-05-12 14:26:27 +02001745 /* use the position buffer */
Takashi Iwai929861c2006-08-31 16:55:40 +02001746 pos = le32_to_cpu(*azx_dev->posbuf);
Takashi Iwaic74db862005-05-12 14:26:27 +02001747 } else {
1748 /* read LPIB */
1749 pos = azx_sd_readl(azx_dev, SD_LPIB);
Takashi Iwaic74db862005-05-12 14:26:27 +02001750 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001751 if (pos >= azx_dev->bufsize)
1752 pos = 0;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001753 return pos;
1754}
1755
1756static snd_pcm_uframes_t azx_pcm_pointer(struct snd_pcm_substream *substream)
1757{
1758 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1759 struct azx *chip = apcm->chip;
1760 struct azx_dev *azx_dev = get_azx_dev(substream);
1761 return bytes_to_frames(substream->runtime,
1762 azx_get_position(chip, azx_dev));
1763}
1764
1765/*
1766 * Check whether the current DMA position is acceptable for updating
1767 * periods. Returns non-zero if it's OK.
1768 *
1769 * Many HD-audio controllers appear pretty inaccurate about
1770 * the update-IRQ timing. The IRQ is issued before actually the
1771 * data is processed. So, we need to process it afterwords in a
1772 * workqueue.
1773 */
1774static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev)
1775{
1776 unsigned int pos;
1777
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001778 if (azx_dev->start_flag &&
1779 time_before_eq(jiffies, azx_dev->start_jiffies))
1780 return -1; /* bogus (too early) interrupt */
1781 azx_dev->start_flag = 0;
1782
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001783 pos = azx_get_position(chip, azx_dev);
1784 if (chip->position_fix == POS_FIX_AUTO) {
1785 if (!pos) {
1786 printk(KERN_WARNING
1787 "hda-intel: Invalid position buffer, "
1788 "using LPIB read method instead.\n");
Takashi Iwaid2e1c972008-06-10 17:53:34 +02001789 chip->position_fix = POS_FIX_LPIB;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001790 pos = azx_get_position(chip, azx_dev);
1791 } else
1792 chip->position_fix = POS_FIX_POSBUF;
1793 }
1794
Takashi Iwaia62741c2008-08-18 17:11:09 +02001795 if (!bdl_pos_adj[chip->dev_index])
1796 return 1; /* no delayed ack */
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001797 if (pos % azx_dev->period_bytes > azx_dev->period_bytes / 2)
1798 return 0; /* NG - it's below the period boundary */
1799 return 1; /* OK, it's fine */
1800}
1801
1802/*
1803 * The work for pending PCM period updates.
1804 */
1805static void azx_irq_pending_work(struct work_struct *work)
1806{
1807 struct azx *chip = container_of(work, struct azx, irq_pending_work);
1808 int i, pending;
1809
Takashi Iwaia6a950a2008-06-10 17:53:35 +02001810 if (!chip->irq_pending_warned) {
1811 printk(KERN_WARNING
1812 "hda-intel: IRQ timing workaround is activated "
1813 "for card #%d. Suggest a bigger bdl_pos_adj.\n",
1814 chip->card->number);
1815 chip->irq_pending_warned = 1;
1816 }
1817
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001818 for (;;) {
1819 pending = 0;
1820 spin_lock_irq(&chip->reg_lock);
1821 for (i = 0; i < chip->num_streams; i++) {
1822 struct azx_dev *azx_dev = &chip->azx_dev[i];
1823 if (!azx_dev->irq_pending ||
1824 !azx_dev->substream ||
1825 !azx_dev->running)
1826 continue;
1827 if (azx_position_ok(chip, azx_dev)) {
1828 azx_dev->irq_pending = 0;
1829 spin_unlock(&chip->reg_lock);
1830 snd_pcm_period_elapsed(azx_dev->substream);
1831 spin_lock(&chip->reg_lock);
1832 } else
1833 pending++;
1834 }
1835 spin_unlock_irq(&chip->reg_lock);
1836 if (!pending)
1837 return;
1838 cond_resched();
1839 }
1840}
1841
1842/* clear irq_pending flags and assure no on-going workq */
1843static void azx_clear_irq_pending(struct azx *chip)
1844{
1845 int i;
1846
1847 spin_lock_irq(&chip->reg_lock);
1848 for (i = 0; i < chip->num_streams; i++)
1849 chip->azx_dev[i].irq_pending = 0;
1850 spin_unlock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001851}
1852
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001853static struct snd_pcm_ops azx_pcm_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001854 .open = azx_pcm_open,
1855 .close = azx_pcm_close,
1856 .ioctl = snd_pcm_lib_ioctl,
1857 .hw_params = azx_pcm_hw_params,
1858 .hw_free = azx_pcm_hw_free,
1859 .prepare = azx_pcm_prepare,
1860 .trigger = azx_pcm_trigger,
1861 .pointer = azx_pcm_pointer,
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001862 .page = snd_pcm_sgbuf_ops_page,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001863};
1864
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001865static void azx_pcm_free(struct snd_pcm *pcm)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001866{
Takashi Iwai176d5332008-07-30 15:01:44 +02001867 struct azx_pcm *apcm = pcm->private_data;
1868 if (apcm) {
1869 apcm->chip->pcm[pcm->device] = NULL;
1870 kfree(apcm);
1871 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001872}
1873
Takashi Iwai176d5332008-07-30 15:01:44 +02001874static int
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001875azx_attach_pcm_stream(struct hda_bus *bus, struct hda_codec *codec,
1876 struct hda_pcm *cpcm)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001877{
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001878 struct azx *chip = bus->private_data;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001879 struct snd_pcm *pcm;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001880 struct azx_pcm *apcm;
Takashi Iwai176d5332008-07-30 15:01:44 +02001881 int pcm_dev = cpcm->device;
1882 int s, err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001883
Takashi Iwai176d5332008-07-30 15:01:44 +02001884 if (pcm_dev >= AZX_MAX_PCMS) {
1885 snd_printk(KERN_ERR SFX "Invalid PCM device number %d\n",
1886 pcm_dev);
Takashi Iwaida3cec32008-08-08 17:12:14 +02001887 return -EINVAL;
Takashi Iwai176d5332008-07-30 15:01:44 +02001888 }
1889 if (chip->pcm[pcm_dev]) {
1890 snd_printk(KERN_ERR SFX "PCM %d already exists\n", pcm_dev);
1891 return -EBUSY;
1892 }
1893 err = snd_pcm_new(chip->card, cpcm->name, pcm_dev,
1894 cpcm->stream[SNDRV_PCM_STREAM_PLAYBACK].substreams,
1895 cpcm->stream[SNDRV_PCM_STREAM_CAPTURE].substreams,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001896 &pcm);
1897 if (err < 0)
1898 return err;
Takashi Iwai18cb7102009-04-16 10:22:24 +02001899 strlcpy(pcm->name, cpcm->name, sizeof(pcm->name));
Takashi Iwai176d5332008-07-30 15:01:44 +02001900 apcm = kzalloc(sizeof(*apcm), GFP_KERNEL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001901 if (apcm == NULL)
1902 return -ENOMEM;
1903 apcm->chip = chip;
1904 apcm->codec = codec;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001905 pcm->private_data = apcm;
1906 pcm->private_free = azx_pcm_free;
Takashi Iwai176d5332008-07-30 15:01:44 +02001907 if (cpcm->pcm_type == HDA_PCM_TYPE_MODEM)
1908 pcm->dev_class = SNDRV_PCM_CLASS_MODEM;
1909 chip->pcm[pcm_dev] = pcm;
1910 cpcm->pcm = pcm;
1911 for (s = 0; s < 2; s++) {
1912 apcm->hinfo[s] = &cpcm->stream[s];
1913 if (cpcm->stream[s].substreams)
1914 snd_pcm_set_ops(pcm, s, &azx_pcm_ops);
1915 }
1916 /* buffer pre-allocation */
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001917 snd_pcm_lib_preallocate_pages_for_all(pcm, SNDRV_DMA_TYPE_DEV_SG,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001918 snd_dma_pci_data(chip->pci),
Takashi Iwaifc4abee2008-07-30 15:13:34 +02001919 1024 * 64, 32 * 1024 * 1024);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001920 return 0;
1921}
1922
1923/*
1924 * mixer creation - all stuff is implemented in hda module
1925 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001926static int __devinit azx_mixer_create(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001927{
1928 return snd_hda_build_controls(chip->bus);
1929}
1930
1931
1932/*
1933 * initialize SD streams
1934 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001935static int __devinit azx_init_stream(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001936{
1937 int i;
1938
1939 /* initialize each stream (aka device)
Takashi Iwaid01ce992007-07-27 16:52:19 +02001940 * assign the starting bdl address to each stream (device)
1941 * and initialize
Linus Torvalds1da177e2005-04-16 15:20:36 -07001942 */
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001943 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001944 struct azx_dev *azx_dev = &chip->azx_dev[i];
Takashi Iwai929861c2006-08-31 16:55:40 +02001945 azx_dev->posbuf = (u32 __iomem *)(chip->posbuf.area + i * 8);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001946 /* offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
1947 azx_dev->sd_addr = chip->remap_addr + (0x20 * i + 0x80);
1948 /* int mask: SDI0=0x01, SDI1=0x02, ... SDO3=0x80 */
1949 azx_dev->sd_int_sta_mask = 1 << i;
1950 /* stream tag: must be non-zero and unique */
1951 azx_dev->index = i;
1952 azx_dev->stream_tag = i + 1;
1953 }
1954
1955 return 0;
1956}
1957
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001958static int azx_acquire_irq(struct azx *chip, int do_disconnect)
1959{
Takashi Iwai437a5a42006-11-21 12:14:23 +01001960 if (request_irq(chip->pci->irq, azx_interrupt,
1961 chip->msi ? 0 : IRQF_SHARED,
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001962 "HDA Intel", chip)) {
1963 printk(KERN_ERR "hda-intel: unable to grab IRQ %d, "
1964 "disabling device\n", chip->pci->irq);
1965 if (do_disconnect)
1966 snd_card_disconnect(chip->card);
1967 return -1;
1968 }
1969 chip->irq = chip->pci->irq;
Takashi Iwai69e13412006-11-21 12:10:55 +01001970 pci_intx(chip->pci, !chip->msi);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001971 return 0;
1972}
1973
Linus Torvalds1da177e2005-04-16 15:20:36 -07001974
Takashi Iwaicb53c622007-08-10 17:21:45 +02001975static void azx_stop_chip(struct azx *chip)
1976{
Takashi Iwai95e99fd2007-08-13 15:29:04 +02001977 if (!chip->initialized)
Takashi Iwaicb53c622007-08-10 17:21:45 +02001978 return;
1979
1980 /* disable interrupts */
1981 azx_int_disable(chip);
1982 azx_int_clear(chip);
1983
1984 /* disable CORB/RIRB */
1985 azx_free_cmd_io(chip);
1986
1987 /* disable position buffer */
1988 azx_writel(chip, DPLBASE, 0);
1989 azx_writel(chip, DPUBASE, 0);
1990
1991 chip->initialized = 0;
1992}
1993
1994#ifdef CONFIG_SND_HDA_POWER_SAVE
1995/* power-up/down the controller */
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001996static void azx_power_notify(struct hda_bus *bus)
Takashi Iwaicb53c622007-08-10 17:21:45 +02001997{
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001998 struct azx *chip = bus->private_data;
Takashi Iwaicb53c622007-08-10 17:21:45 +02001999 struct hda_codec *c;
2000 int power_on = 0;
2001
Takashi Iwai33fa35e2008-11-06 16:50:40 +01002002 list_for_each_entry(c, &bus->codec_list, list) {
Takashi Iwaicb53c622007-08-10 17:21:45 +02002003 if (c->power_on) {
2004 power_on = 1;
2005 break;
2006 }
2007 }
2008 if (power_on)
2009 azx_init_chip(chip);
Takashi Iwaidee1b662007-08-13 16:10:30 +02002010 else if (chip->running && power_save_controller)
Takashi Iwaicb53c622007-08-10 17:21:45 +02002011 azx_stop_chip(chip);
Takashi Iwaicb53c622007-08-10 17:21:45 +02002012}
Takashi Iwai5c0b9be2008-12-11 11:47:17 +01002013#endif /* CONFIG_SND_HDA_POWER_SAVE */
2014
2015#ifdef CONFIG_PM
2016/*
2017 * power management
2018 */
Takashi Iwai986862bd2008-11-27 12:40:13 +01002019
2020static int snd_hda_codecs_inuse(struct hda_bus *bus)
2021{
2022 struct hda_codec *codec;
2023
2024 list_for_each_entry(codec, &bus->codec_list, list) {
2025 if (snd_hda_codec_needs_resume(codec))
2026 return 1;
2027 }
2028 return 0;
2029}
Takashi Iwaicb53c622007-08-10 17:21:45 +02002030
Takashi Iwai421a1252005-11-17 16:11:09 +01002031static int azx_suspend(struct pci_dev *pci, pm_message_t state)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002032{
Takashi Iwai421a1252005-11-17 16:11:09 +01002033 struct snd_card *card = pci_get_drvdata(pci);
2034 struct azx *chip = card->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002035 int i;
2036
Takashi Iwai421a1252005-11-17 16:11:09 +01002037 snd_power_change_state(card, SNDRV_CTL_POWER_D3hot);
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002038 azx_clear_irq_pending(chip);
Takashi Iwai7ba72ba2008-02-06 14:03:20 +01002039 for (i = 0; i < AZX_MAX_PCMS; i++)
Takashi Iwai421a1252005-11-17 16:11:09 +01002040 snd_pcm_suspend_all(chip->pcm[i]);
Takashi Iwai0b7a2e92007-08-14 15:18:26 +02002041 if (chip->initialized)
Takashi Iwai8dd78332009-06-02 01:16:07 +02002042 snd_hda_suspend(chip->bus);
Takashi Iwaicb53c622007-08-10 17:21:45 +02002043 azx_stop_chip(chip);
Takashi Iwai30b35392006-10-11 18:52:53 +02002044 if (chip->irq >= 0) {
Takashi Iwai43001c92006-09-08 12:30:03 +02002045 free_irq(chip->irq, chip);
Takashi Iwai30b35392006-10-11 18:52:53 +02002046 chip->irq = -1;
2047 }
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002048 if (chip->msi)
Takashi Iwai43001c92006-09-08 12:30:03 +02002049 pci_disable_msi(chip->pci);
Takashi Iwai421a1252005-11-17 16:11:09 +01002050 pci_disable_device(pci);
2051 pci_save_state(pci);
Takashi Iwai30b35392006-10-11 18:52:53 +02002052 pci_set_power_state(pci, pci_choose_state(pci, state));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002053 return 0;
2054}
2055
Takashi Iwai421a1252005-11-17 16:11:09 +01002056static int azx_resume(struct pci_dev *pci)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002057{
Takashi Iwai421a1252005-11-17 16:11:09 +01002058 struct snd_card *card = pci_get_drvdata(pci);
2059 struct azx *chip = card->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002060
Takashi Iwaid14a7e02009-02-16 10:13:03 +01002061 pci_set_power_state(pci, PCI_D0);
2062 pci_restore_state(pci);
Takashi Iwai30b35392006-10-11 18:52:53 +02002063 if (pci_enable_device(pci) < 0) {
2064 printk(KERN_ERR "hda-intel: pci_enable_device failed, "
2065 "disabling device\n");
2066 snd_card_disconnect(card);
2067 return -EIO;
2068 }
2069 pci_set_master(pci);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002070 if (chip->msi)
2071 if (pci_enable_msi(pci) < 0)
2072 chip->msi = 0;
2073 if (azx_acquire_irq(chip, 1) < 0)
Takashi Iwai30b35392006-10-11 18:52:53 +02002074 return -EIO;
Takashi Iwaicb53c622007-08-10 17:21:45 +02002075 azx_init_pci(chip);
Maxim Levitskyd804ad92007-09-03 15:28:04 +02002076
2077 if (snd_hda_codecs_inuse(chip->bus))
2078 azx_init_chip(chip);
2079
Linus Torvalds1da177e2005-04-16 15:20:36 -07002080 snd_hda_resume(chip->bus);
Takashi Iwai421a1252005-11-17 16:11:09 +01002081 snd_power_change_state(card, SNDRV_CTL_POWER_D0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002082 return 0;
2083}
2084#endif /* CONFIG_PM */
2085
2086
2087/*
Takashi Iwai0cbf0092008-10-29 16:18:25 +01002088 * reboot notifier for hang-up problem at power-down
2089 */
2090static int azx_halt(struct notifier_block *nb, unsigned long event, void *buf)
2091{
2092 struct azx *chip = container_of(nb, struct azx, reboot_notifier);
2093 azx_stop_chip(chip);
2094 return NOTIFY_OK;
2095}
2096
2097static void azx_notifier_register(struct azx *chip)
2098{
2099 chip->reboot_notifier.notifier_call = azx_halt;
2100 register_reboot_notifier(&chip->reboot_notifier);
2101}
2102
2103static void azx_notifier_unregister(struct azx *chip)
2104{
2105 if (chip->reboot_notifier.notifier_call)
2106 unregister_reboot_notifier(&chip->reboot_notifier);
2107}
2108
2109/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002110 * destructor
2111 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002112static int azx_free(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002113{
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002114 int i;
2115
Takashi Iwai0cbf0092008-10-29 16:18:25 +01002116 azx_notifier_unregister(chip);
2117
Takashi Iwaice43fba2005-05-30 20:33:44 +02002118 if (chip->initialized) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002119 azx_clear_irq_pending(chip);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002120 for (i = 0; i < chip->num_streams; i++)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002121 azx_stream_stop(chip, &chip->azx_dev[i]);
Takashi Iwaicb53c622007-08-10 17:21:45 +02002122 azx_stop_chip(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002123 }
2124
Jeff Garzikf000fd82008-04-22 13:50:34 +02002125 if (chip->irq >= 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002126 free_irq(chip->irq, (void*)chip);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002127 if (chip->msi)
Takashi Iwai30b35392006-10-11 18:52:53 +02002128 pci_disable_msi(chip->pci);
Takashi Iwaif079c252006-06-01 11:42:14 +02002129 if (chip->remap_addr)
2130 iounmap(chip->remap_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002131
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002132 if (chip->azx_dev) {
2133 for (i = 0; i < chip->num_streams; i++)
2134 if (chip->azx_dev[i].bdl.area)
2135 snd_dma_free_pages(&chip->azx_dev[i].bdl);
2136 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002137 if (chip->rb.area)
2138 snd_dma_free_pages(&chip->rb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002139 if (chip->posbuf.area)
2140 snd_dma_free_pages(&chip->posbuf);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002141 pci_release_regions(chip->pci);
2142 pci_disable_device(chip->pci);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002143 kfree(chip->azx_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002144 kfree(chip);
2145
2146 return 0;
2147}
2148
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002149static int azx_dev_free(struct snd_device *device)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002150{
2151 return azx_free(device->device_data);
2152}
2153
2154/*
Takashi Iwai3372a152007-02-01 15:46:50 +01002155 * white/black-listing for position_fix
2156 */
Ralf Baechle623ec042007-03-13 15:29:47 +01002157static struct snd_pci_quirk position_fix_list[] __devinitdata = {
Takashi Iwaid2e1c972008-06-10 17:53:34 +02002158 SND_PCI_QUIRK(0x1028, 0x01cc, "Dell D820", POS_FIX_LPIB),
2159 SND_PCI_QUIRK(0x1028, 0x01de, "Dell Precision 390", POS_FIX_LPIB),
2160 SND_PCI_QUIRK(0x1043, 0x813d, "ASUS P5AD2", POS_FIX_LPIB),
Takashi Iwai3372a152007-02-01 15:46:50 +01002161 {}
2162};
2163
2164static int __devinit check_position_fix(struct azx *chip, int fix)
2165{
2166 const struct snd_pci_quirk *q;
2167
Takashi Iwaic673ba12009-03-17 07:49:14 +01002168 switch (fix) {
2169 case POS_FIX_LPIB:
2170 case POS_FIX_POSBUF:
2171 return fix;
2172 }
2173
2174 /* Check VIA/ATI HD Audio Controller exist */
2175 switch (chip->driver_type) {
2176 case AZX_DRIVER_VIA:
2177 case AZX_DRIVER_ATI:
Joseph Chan0e153472008-08-26 14:38:03 +02002178 chip->via_dmapos_patch = 1;
2179 /* Use link position directly, avoid any transfer problem. */
2180 return POS_FIX_LPIB;
2181 }
2182 chip->via_dmapos_patch = 0;
2183
Takashi Iwaic673ba12009-03-17 07:49:14 +01002184 q = snd_pci_quirk_lookup(chip->pci, position_fix_list);
2185 if (q) {
2186 printk(KERN_INFO
2187 "hda_intel: position_fix set to %d "
2188 "for device %04x:%04x\n",
2189 q->value, q->subvendor, q->subdevice);
2190 return q->value;
Takashi Iwai3372a152007-02-01 15:46:50 +01002191 }
Takashi Iwaic673ba12009-03-17 07:49:14 +01002192 return POS_FIX_AUTO;
Takashi Iwai3372a152007-02-01 15:46:50 +01002193}
2194
2195/*
Takashi Iwai669ba272007-08-17 09:17:36 +02002196 * black-lists for probe_mask
2197 */
2198static struct snd_pci_quirk probe_mask_list[] __devinitdata = {
2199 /* Thinkpad often breaks the controller communication when accessing
2200 * to the non-working (or non-existing) modem codec slot.
2201 */
2202 SND_PCI_QUIRK(0x1014, 0x05b7, "Thinkpad Z60", 0x01),
2203 SND_PCI_QUIRK(0x17aa, 0x2010, "Thinkpad X/T/R60", 0x01),
2204 SND_PCI_QUIRK(0x17aa, 0x20ac, "Thinkpad X/T/R61", 0x01),
Takashi Iwai0edb9452008-11-07 14:53:09 +01002205 /* broken BIOS */
2206 SND_PCI_QUIRK(0x1028, 0x20ac, "Dell Studio Desktop", 0x01),
Takashi Iwaief1681d2008-11-24 17:29:28 +01002207 /* including bogus ALC268 in slot#2 that conflicts with ALC888 */
2208 SND_PCI_QUIRK(0x17c0, 0x4085, "Medion MD96630", 0x01),
Takashi Iwai20db7cb2009-02-13 08:18:48 +01002209 /* forced codec slots */
Ozan Çağlayan93574842009-05-23 15:00:04 +03002210 SND_PCI_QUIRK(0x1043, 0x1262, "ASUS W5Fm", 0x103),
Takashi Iwai20db7cb2009-02-13 08:18:48 +01002211 SND_PCI_QUIRK(0x1046, 0x1262, "ASUS W5F", 0x103),
Takashi Iwai669ba272007-08-17 09:17:36 +02002212 {}
2213};
2214
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01002215#define AZX_FORCE_CODEC_MASK 0x100
2216
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002217static void __devinit check_probe_mask(struct azx *chip, int dev)
Takashi Iwai669ba272007-08-17 09:17:36 +02002218{
2219 const struct snd_pci_quirk *q;
2220
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01002221 chip->codec_probe_mask = probe_mask[dev];
2222 if (chip->codec_probe_mask == -1) {
Takashi Iwai669ba272007-08-17 09:17:36 +02002223 q = snd_pci_quirk_lookup(chip->pci, probe_mask_list);
2224 if (q) {
2225 printk(KERN_INFO
2226 "hda_intel: probe_mask set to 0x%x "
2227 "for device %04x:%04x\n",
2228 q->value, q->subvendor, q->subdevice);
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01002229 chip->codec_probe_mask = q->value;
Takashi Iwai669ba272007-08-17 09:17:36 +02002230 }
2231 }
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01002232
2233 /* check forced option */
2234 if (chip->codec_probe_mask != -1 &&
2235 (chip->codec_probe_mask & AZX_FORCE_CODEC_MASK)) {
2236 chip->codec_mask = chip->codec_probe_mask & 0xff;
2237 printk(KERN_INFO "hda_intel: codec_mask forced to 0x%x\n",
2238 chip->codec_mask);
2239 }
Takashi Iwai669ba272007-08-17 09:17:36 +02002240}
2241
2242
2243/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002244 * constructor
2245 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002246static int __devinit azx_create(struct snd_card *card, struct pci_dev *pci,
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002247 int dev, int driver_type,
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002248 struct azx **rchip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002249{
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002250 struct azx *chip;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002251 int i, err;
Tobin Davisbcd72002008-01-15 11:23:55 +01002252 unsigned short gcap;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002253 static struct snd_device_ops ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002254 .dev_free = azx_dev_free,
2255 };
2256
2257 *rchip = NULL;
Tobin Davisbcd72002008-01-15 11:23:55 +01002258
Pavel Machek927fc862006-08-31 17:03:43 +02002259 err = pci_enable_device(pci);
2260 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002261 return err;
2262
Takashi Iwaie560d8d2005-09-09 14:21:46 +02002263 chip = kzalloc(sizeof(*chip), GFP_KERNEL);
Pavel Machek927fc862006-08-31 17:03:43 +02002264 if (!chip) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002265 snd_printk(KERN_ERR SFX "cannot allocate chip\n");
2266 pci_disable_device(pci);
2267 return -ENOMEM;
2268 }
2269
2270 spin_lock_init(&chip->reg_lock);
Ingo Molnar62932df2006-01-16 16:34:20 +01002271 mutex_init(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002272 chip->card = card;
2273 chip->pci = pci;
2274 chip->irq = -1;
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002275 chip->driver_type = driver_type;
Takashi Iwai134a11f2006-11-10 12:08:37 +01002276 chip->msi = enable_msi;
Takashi Iwai555e2192008-06-10 17:53:34 +02002277 chip->dev_index = dev;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002278 INIT_WORK(&chip->irq_pending_work, azx_irq_pending_work);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002279
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002280 chip->position_fix = check_position_fix(chip, position_fix[dev]);
2281 check_probe_mask(chip, dev);
Takashi Iwai3372a152007-02-01 15:46:50 +01002282
Takashi Iwai27346162006-01-12 18:28:44 +01002283 chip->single_cmd = single_cmd;
Takashi Iwaic74db862005-05-12 14:26:27 +02002284
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +02002285 if (bdl_pos_adj[dev] < 0) {
2286 switch (chip->driver_type) {
Takashi Iwai0c6341a2008-06-13 20:50:27 +02002287 case AZX_DRIVER_ICH:
2288 bdl_pos_adj[dev] = 1;
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +02002289 break;
2290 default:
Takashi Iwai0c6341a2008-06-13 20:50:27 +02002291 bdl_pos_adj[dev] = 32;
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +02002292 break;
2293 }
2294 }
2295
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002296#if BITS_PER_LONG != 64
2297 /* Fix up base address on ULI M5461 */
2298 if (chip->driver_type == AZX_DRIVER_ULI) {
2299 u16 tmp3;
2300 pci_read_config_word(pci, 0x40, &tmp3);
2301 pci_write_config_word(pci, 0x40, tmp3 | 0x10);
2302 pci_write_config_dword(pci, PCI_BASE_ADDRESS_1, 0);
2303 }
2304#endif
2305
Pavel Machek927fc862006-08-31 17:03:43 +02002306 err = pci_request_regions(pci, "ICH HD audio");
2307 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002308 kfree(chip);
2309 pci_disable_device(pci);
2310 return err;
2311 }
2312
Pavel Machek927fc862006-08-31 17:03:43 +02002313 chip->addr = pci_resource_start(pci, 0);
Arjan van de Ven2f5ad542008-09-28 16:20:09 -07002314 chip->remap_addr = pci_ioremap_bar(pci, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002315 if (chip->remap_addr == NULL) {
2316 snd_printk(KERN_ERR SFX "ioremap error\n");
2317 err = -ENXIO;
2318 goto errout;
2319 }
2320
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002321 if (chip->msi)
2322 if (pci_enable_msi(pci) < 0)
2323 chip->msi = 0;
Stephen Hemminger7376d012006-08-21 19:17:46 +02002324
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002325 if (azx_acquire_irq(chip, 0) < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002326 err = -EBUSY;
2327 goto errout;
2328 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002329
2330 pci_set_master(pci);
2331 synchronize_irq(chip->irq);
2332
Tobin Davisbcd72002008-01-15 11:23:55 +01002333 gcap = azx_readw(chip, GCAP);
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02002334 snd_printdd(SFX "chipset global capabilities = 0x%x\n", gcap);
Tobin Davisbcd72002008-01-15 11:23:55 +01002335
Andiry Brienzadc4c2e62009-07-08 13:55:31 +08002336 /* disable SB600 64bit support for safety */
2337 if ((chip->driver_type == AZX_DRIVER_ATI) ||
2338 (chip->driver_type == AZX_DRIVER_ATIHDMI)) {
2339 struct pci_dev *p_smbus;
2340 p_smbus = pci_get_device(PCI_VENDOR_ID_ATI,
2341 PCI_DEVICE_ID_ATI_SBX00_SMBUS,
2342 NULL);
2343 if (p_smbus) {
2344 if (p_smbus->revision < 0x30)
2345 gcap &= ~ICH6_GCAP_64OK;
2346 pci_dev_put(p_smbus);
2347 }
2348 }
Takashi Iwai09240cf2009-03-17 07:47:18 +01002349
Takashi Iwaicf7aaca2008-02-06 15:05:57 +01002350 /* allow 64bit DMA address if supported by H/W */
Takashi Iwaib21fadb2009-05-28 12:26:15 +02002351 if ((gcap & ICH6_GCAP_64OK) && !pci_set_dma_mask(pci, DMA_BIT_MASK(64)))
Yang Hongyange9304382009-04-13 14:40:14 -07002352 pci_set_consistent_dma_mask(pci, DMA_BIT_MASK(64));
Takashi Iwai09240cf2009-03-17 07:47:18 +01002353 else {
Yang Hongyange9304382009-04-13 14:40:14 -07002354 pci_set_dma_mask(pci, DMA_BIT_MASK(32));
2355 pci_set_consistent_dma_mask(pci, DMA_BIT_MASK(32));
Takashi Iwai09240cf2009-03-17 07:47:18 +01002356 }
Takashi Iwaicf7aaca2008-02-06 15:05:57 +01002357
Takashi Iwai8b6ed8e2008-02-19 11:36:35 +01002358 /* read number of streams from GCAP register instead of using
2359 * hardcoded value
2360 */
2361 chip->capture_streams = (gcap >> 8) & 0x0f;
2362 chip->playback_streams = (gcap >> 12) & 0x0f;
2363 if (!chip->playback_streams && !chip->capture_streams) {
Tobin Davisbcd72002008-01-15 11:23:55 +01002364 /* gcap didn't give any info, switching to old method */
2365
2366 switch (chip->driver_type) {
2367 case AZX_DRIVER_ULI:
2368 chip->playback_streams = ULI_NUM_PLAYBACK;
2369 chip->capture_streams = ULI_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01002370 break;
2371 case AZX_DRIVER_ATIHDMI:
2372 chip->playback_streams = ATIHDMI_NUM_PLAYBACK;
2373 chip->capture_streams = ATIHDMI_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01002374 break;
Yang, Libinc4da29c2008-11-13 11:07:07 +01002375 case AZX_DRIVER_GENERIC:
Tobin Davisbcd72002008-01-15 11:23:55 +01002376 default:
2377 chip->playback_streams = ICH6_NUM_PLAYBACK;
2378 chip->capture_streams = ICH6_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01002379 break;
2380 }
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002381 }
Takashi Iwai8b6ed8e2008-02-19 11:36:35 +01002382 chip->capture_index_offset = 0;
2383 chip->playback_index_offset = chip->capture_streams;
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002384 chip->num_streams = chip->playback_streams + chip->capture_streams;
Takashi Iwaid01ce992007-07-27 16:52:19 +02002385 chip->azx_dev = kcalloc(chip->num_streams, sizeof(*chip->azx_dev),
2386 GFP_KERNEL);
Pavel Machek927fc862006-08-31 17:03:43 +02002387 if (!chip->azx_dev) {
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02002388 snd_printk(KERN_ERR SFX "cannot malloc azx_dev\n");
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002389 goto errout;
2390 }
2391
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002392 for (i = 0; i < chip->num_streams; i++) {
2393 /* allocate memory for the BDL for each stream */
2394 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
2395 snd_dma_pci_data(chip->pci),
2396 BDL_SIZE, &chip->azx_dev[i].bdl);
2397 if (err < 0) {
2398 snd_printk(KERN_ERR SFX "cannot allocate BDL\n");
2399 goto errout;
2400 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002401 }
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02002402 /* allocate memory for the position buffer */
Takashi Iwaid01ce992007-07-27 16:52:19 +02002403 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
2404 snd_dma_pci_data(chip->pci),
2405 chip->num_streams * 8, &chip->posbuf);
2406 if (err < 0) {
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02002407 snd_printk(KERN_ERR SFX "cannot allocate posbuf\n");
2408 goto errout;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002409 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002410 /* allocate CORB/RIRB */
Takashi Iwai817408612009-05-26 15:22:00 +02002411 err = azx_alloc_cmd_io(chip);
2412 if (err < 0)
2413 goto errout;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002414
2415 /* initialize streams */
2416 azx_init_stream(chip);
2417
2418 /* initialize chip */
Takashi Iwaicb53c622007-08-10 17:21:45 +02002419 azx_init_pci(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002420 azx_init_chip(chip);
2421
2422 /* codec detection */
Pavel Machek927fc862006-08-31 17:03:43 +02002423 if (!chip->codec_mask) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002424 snd_printk(KERN_ERR SFX "no codecs found!\n");
2425 err = -ENODEV;
2426 goto errout;
2427 }
2428
Takashi Iwaid01ce992007-07-27 16:52:19 +02002429 err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, chip, &ops);
2430 if (err <0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002431 snd_printk(KERN_ERR SFX "Error creating device [card]!\n");
2432 goto errout;
2433 }
2434
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002435 strcpy(card->driver, "HDA-Intel");
Takashi Iwai18cb7102009-04-16 10:22:24 +02002436 strlcpy(card->shortname, driver_short_names[chip->driver_type],
2437 sizeof(card->shortname));
2438 snprintf(card->longname, sizeof(card->longname),
2439 "%s at 0x%lx irq %i",
2440 card->shortname, chip->addr, chip->irq);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002441
Linus Torvalds1da177e2005-04-16 15:20:36 -07002442 *rchip = chip;
2443 return 0;
2444
2445 errout:
2446 azx_free(chip);
2447 return err;
2448}
2449
Takashi Iwaicb53c622007-08-10 17:21:45 +02002450static void power_down_all_codecs(struct azx *chip)
2451{
2452#ifdef CONFIG_SND_HDA_POWER_SAVE
2453 /* The codecs were powered up in snd_hda_codec_new().
2454 * Now all initialization done, so turn them down if possible
2455 */
2456 struct hda_codec *codec;
2457 list_for_each_entry(codec, &chip->bus->codec_list, list) {
2458 snd_hda_power_down(codec);
2459 }
2460#endif
2461}
2462
Takashi Iwaid01ce992007-07-27 16:52:19 +02002463static int __devinit azx_probe(struct pci_dev *pci,
2464 const struct pci_device_id *pci_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002465{
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002466 static int dev;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002467 struct snd_card *card;
2468 struct azx *chip;
Pavel Machek927fc862006-08-31 17:03:43 +02002469 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002470
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002471 if (dev >= SNDRV_CARDS)
2472 return -ENODEV;
2473 if (!enable[dev]) {
2474 dev++;
2475 return -ENOENT;
2476 }
2477
Takashi Iwaie58de7b2008-12-28 16:44:30 +01002478 err = snd_card_create(index[dev], id[dev], THIS_MODULE, 0, &card);
2479 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002480 snd_printk(KERN_ERR SFX "Error creating card!\n");
Takashi Iwaie58de7b2008-12-28 16:44:30 +01002481 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002482 }
2483
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002484 err = azx_create(card, pci, dev, pci_id->driver_data, &chip);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08002485 if (err < 0)
2486 goto out_free;
Takashi Iwai421a1252005-11-17 16:11:09 +01002487 card->private_data = chip;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002488
Linus Torvalds1da177e2005-04-16 15:20:36 -07002489 /* create codec instances */
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01002490 err = azx_codec_create(chip, model[dev], probe_only[dev]);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08002491 if (err < 0)
2492 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002493
2494 /* create PCM streams */
Takashi Iwai176d5332008-07-30 15:01:44 +02002495 err = snd_hda_build_pcms(chip->bus);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08002496 if (err < 0)
2497 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002498
2499 /* create mixer controls */
Takashi Iwaid01ce992007-07-27 16:52:19 +02002500 err = azx_mixer_create(chip);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08002501 if (err < 0)
2502 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002503
Linus Torvalds1da177e2005-04-16 15:20:36 -07002504 snd_card_set_dev(card, &pci->dev);
2505
Takashi Iwaid01ce992007-07-27 16:52:19 +02002506 err = snd_card_register(card);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08002507 if (err < 0)
2508 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002509
2510 pci_set_drvdata(pci, card);
Takashi Iwaicb53c622007-08-10 17:21:45 +02002511 chip->running = 1;
2512 power_down_all_codecs(chip);
Takashi Iwai0cbf0092008-10-29 16:18:25 +01002513 azx_notifier_register(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002514
Andrew Paprockie25bcdb2008-01-13 11:57:17 +01002515 dev++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002516 return err;
Wu Fengguang41dda0f2008-11-20 09:24:52 +08002517out_free:
2518 snd_card_free(card);
2519 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002520}
2521
2522static void __devexit azx_remove(struct pci_dev *pci)
2523{
2524 snd_card_free(pci_get_drvdata(pci));
2525 pci_set_drvdata(pci, NULL);
2526}
2527
2528/* PCI IDs */
Takashi Iwaif40b6892006-07-05 16:51:05 +02002529static struct pci_device_id azx_ids[] = {
Takashi Iwai87218e92008-02-21 08:13:11 +01002530 /* ICH 6..10 */
2531 { PCI_DEVICE(0x8086, 0x2668), .driver_data = AZX_DRIVER_ICH },
2532 { PCI_DEVICE(0x8086, 0x27d8), .driver_data = AZX_DRIVER_ICH },
2533 { PCI_DEVICE(0x8086, 0x269a), .driver_data = AZX_DRIVER_ICH },
2534 { PCI_DEVICE(0x8086, 0x284b), .driver_data = AZX_DRIVER_ICH },
Kailang Yangabbc9d12008-05-27 11:48:01 +02002535 { PCI_DEVICE(0x8086, 0x2911), .driver_data = AZX_DRIVER_ICH },
Takashi Iwai87218e92008-02-21 08:13:11 +01002536 { PCI_DEVICE(0x8086, 0x293e), .driver_data = AZX_DRIVER_ICH },
2537 { PCI_DEVICE(0x8086, 0x293f), .driver_data = AZX_DRIVER_ICH },
2538 { PCI_DEVICE(0x8086, 0x3a3e), .driver_data = AZX_DRIVER_ICH },
2539 { PCI_DEVICE(0x8086, 0x3a6e), .driver_data = AZX_DRIVER_ICH },
Seth Heasleyb29c2362008-08-08 15:56:39 -07002540 /* PCH */
2541 { PCI_DEVICE(0x8086, 0x3b56), .driver_data = AZX_DRIVER_ICH },
Takashi Iwai87218e92008-02-21 08:13:11 +01002542 /* SCH */
2543 { PCI_DEVICE(0x8086, 0x811b), .driver_data = AZX_DRIVER_SCH },
2544 /* ATI SB 450/600 */
2545 { PCI_DEVICE(0x1002, 0x437b), .driver_data = AZX_DRIVER_ATI },
2546 { PCI_DEVICE(0x1002, 0x4383), .driver_data = AZX_DRIVER_ATI },
2547 /* ATI HDMI */
2548 { PCI_DEVICE(0x1002, 0x793b), .driver_data = AZX_DRIVER_ATIHDMI },
2549 { PCI_DEVICE(0x1002, 0x7919), .driver_data = AZX_DRIVER_ATIHDMI },
2550 { PCI_DEVICE(0x1002, 0x960f), .driver_data = AZX_DRIVER_ATIHDMI },
Libin Yang9e6dd472008-08-12 12:25:46 +02002551 { PCI_DEVICE(0x1002, 0x970f), .driver_data = AZX_DRIVER_ATIHDMI },
Takashi Iwai87218e92008-02-21 08:13:11 +01002552 { PCI_DEVICE(0x1002, 0xaa00), .driver_data = AZX_DRIVER_ATIHDMI },
2553 { PCI_DEVICE(0x1002, 0xaa08), .driver_data = AZX_DRIVER_ATIHDMI },
2554 { PCI_DEVICE(0x1002, 0xaa10), .driver_data = AZX_DRIVER_ATIHDMI },
2555 { PCI_DEVICE(0x1002, 0xaa18), .driver_data = AZX_DRIVER_ATIHDMI },
2556 { PCI_DEVICE(0x1002, 0xaa20), .driver_data = AZX_DRIVER_ATIHDMI },
2557 { PCI_DEVICE(0x1002, 0xaa28), .driver_data = AZX_DRIVER_ATIHDMI },
2558 { PCI_DEVICE(0x1002, 0xaa30), .driver_data = AZX_DRIVER_ATIHDMI },
2559 { PCI_DEVICE(0x1002, 0xaa38), .driver_data = AZX_DRIVER_ATIHDMI },
2560 { PCI_DEVICE(0x1002, 0xaa40), .driver_data = AZX_DRIVER_ATIHDMI },
2561 { PCI_DEVICE(0x1002, 0xaa48), .driver_data = AZX_DRIVER_ATIHDMI },
2562 /* VIA VT8251/VT8237A */
2563 { PCI_DEVICE(0x1106, 0x3288), .driver_data = AZX_DRIVER_VIA },
2564 /* SIS966 */
2565 { PCI_DEVICE(0x1039, 0x7502), .driver_data = AZX_DRIVER_SIS },
2566 /* ULI M5461 */
2567 { PCI_DEVICE(0x10b9, 0x5461), .driver_data = AZX_DRIVER_ULI },
2568 /* NVIDIA MCP */
2569 { PCI_DEVICE(0x10de, 0x026c), .driver_data = AZX_DRIVER_NVIDIA },
2570 { PCI_DEVICE(0x10de, 0x0371), .driver_data = AZX_DRIVER_NVIDIA },
2571 { PCI_DEVICE(0x10de, 0x03e4), .driver_data = AZX_DRIVER_NVIDIA },
2572 { PCI_DEVICE(0x10de, 0x03f0), .driver_data = AZX_DRIVER_NVIDIA },
2573 { PCI_DEVICE(0x10de, 0x044a), .driver_data = AZX_DRIVER_NVIDIA },
2574 { PCI_DEVICE(0x10de, 0x044b), .driver_data = AZX_DRIVER_NVIDIA },
2575 { PCI_DEVICE(0x10de, 0x055c), .driver_data = AZX_DRIVER_NVIDIA },
2576 { PCI_DEVICE(0x10de, 0x055d), .driver_data = AZX_DRIVER_NVIDIA },
2577 { PCI_DEVICE(0x10de, 0x0774), .driver_data = AZX_DRIVER_NVIDIA },
2578 { PCI_DEVICE(0x10de, 0x0775), .driver_data = AZX_DRIVER_NVIDIA },
2579 { PCI_DEVICE(0x10de, 0x0776), .driver_data = AZX_DRIVER_NVIDIA },
2580 { PCI_DEVICE(0x10de, 0x0777), .driver_data = AZX_DRIVER_NVIDIA },
2581 { PCI_DEVICE(0x10de, 0x07fc), .driver_data = AZX_DRIVER_NVIDIA },
2582 { PCI_DEVICE(0x10de, 0x07fd), .driver_data = AZX_DRIVER_NVIDIA },
2583 { PCI_DEVICE(0x10de, 0x0ac0), .driver_data = AZX_DRIVER_NVIDIA },
2584 { PCI_DEVICE(0x10de, 0x0ac1), .driver_data = AZX_DRIVER_NVIDIA },
2585 { PCI_DEVICE(0x10de, 0x0ac2), .driver_data = AZX_DRIVER_NVIDIA },
2586 { PCI_DEVICE(0x10de, 0x0ac3), .driver_data = AZX_DRIVER_NVIDIA },
peerchenbedfceb2009-02-27 17:03:19 +08002587 { PCI_DEVICE(0x10de, 0x0d94), .driver_data = AZX_DRIVER_NVIDIA },
2588 { PCI_DEVICE(0x10de, 0x0d95), .driver_data = AZX_DRIVER_NVIDIA },
2589 { PCI_DEVICE(0x10de, 0x0d96), .driver_data = AZX_DRIVER_NVIDIA },
2590 { PCI_DEVICE(0x10de, 0x0d97), .driver_data = AZX_DRIVER_NVIDIA },
Kailang Yangf2690022008-05-27 11:44:55 +02002591 /* Teradici */
2592 { PCI_DEVICE(0x6549, 0x1200), .driver_data = AZX_DRIVER_TERA },
Takashi Iwai4e01f542009-04-16 08:53:34 +02002593 /* Creative X-Fi (CA0110-IBG) */
Takashi Iwai313f6e22009-05-18 12:40:52 +02002594#if !defined(CONFIG_SND_CTXFI) && !defined(CONFIG_SND_CTXFI_MODULE)
2595 /* the following entry conflicts with snd-ctxfi driver,
2596 * as ctxfi driver mutates from HD-audio to native mode with
2597 * a special command sequence.
2598 */
Takashi Iwai4e01f542009-04-16 08:53:34 +02002599 { PCI_DEVICE(PCI_VENDOR_ID_CREATIVE, PCI_ANY_ID),
2600 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
2601 .class_mask = 0xffffff,
2602 .driver_data = AZX_DRIVER_GENERIC },
Takashi Iwai313f6e22009-05-18 12:40:52 +02002603#else
2604 /* this entry seems still valid -- i.e. without emu20kx chip */
2605 { PCI_DEVICE(0x1102, 0x0009), .driver_data = AZX_DRIVER_GENERIC },
2606#endif
Yang, Libinc4da29c2008-11-13 11:07:07 +01002607 /* AMD Generic, PCI class code and Vendor ID for HD Audio */
2608 { PCI_DEVICE(PCI_VENDOR_ID_ATI, PCI_ANY_ID),
2609 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
2610 .class_mask = 0xffffff,
2611 .driver_data = AZX_DRIVER_GENERIC },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002612 { 0, }
2613};
2614MODULE_DEVICE_TABLE(pci, azx_ids);
2615
2616/* pci_driver definition */
2617static struct pci_driver driver = {
2618 .name = "HDA Intel",
2619 .id_table = azx_ids,
2620 .probe = azx_probe,
2621 .remove = __devexit_p(azx_remove),
Takashi Iwai421a1252005-11-17 16:11:09 +01002622#ifdef CONFIG_PM
2623 .suspend = azx_suspend,
2624 .resume = azx_resume,
2625#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002626};
2627
2628static int __init alsa_card_azx_init(void)
2629{
Takashi Iwai01d25d42005-04-11 16:58:24 +02002630 return pci_register_driver(&driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002631}
2632
2633static void __exit alsa_card_azx_exit(void)
2634{
2635 pci_unregister_driver(&driver);
2636}
2637
2638module_init(alsa_card_azx_init)
2639module_exit(alsa_card_azx_exit)