blob: 041868c1ee9e3ce75f487e1417a9d0b85c0d4a66 [file] [log] [blame]
Oscar Mateob20385f2014-07-24 17:04:10 +01001/*
2 * Copyright © 2014 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Ben Widawsky <ben@bwidawsk.net>
25 * Michel Thierry <michel.thierry@intel.com>
26 * Thomas Daniel <thomas.daniel@intel.com>
27 * Oscar Mateo <oscar.mateo@intel.com>
28 *
29 */
30
Oscar Mateo73e4d072014-07-24 17:04:48 +010031/**
32 * DOC: Logical Rings, Logical Ring Contexts and Execlists
33 *
34 * Motivation:
Oscar Mateob20385f2014-07-24 17:04:10 +010035 * GEN8 brings an expansion of the HW contexts: "Logical Ring Contexts".
36 * These expanded contexts enable a number of new abilities, especially
37 * "Execlists" (also implemented in this file).
38 *
Oscar Mateo73e4d072014-07-24 17:04:48 +010039 * One of the main differences with the legacy HW contexts is that logical
40 * ring contexts incorporate many more things to the context's state, like
41 * PDPs or ringbuffer control registers:
42 *
43 * The reason why PDPs are included in the context is straightforward: as
44 * PPGTTs (per-process GTTs) are actually per-context, having the PDPs
45 * contained there mean you don't need to do a ppgtt->switch_mm yourself,
46 * instead, the GPU will do it for you on the context switch.
47 *
48 * But, what about the ringbuffer control registers (head, tail, etc..)?
49 * shouldn't we just need a set of those per engine command streamer? This is
50 * where the name "Logical Rings" starts to make sense: by virtualizing the
51 * rings, the engine cs shifts to a new "ring buffer" with every context
52 * switch. When you want to submit a workload to the GPU you: A) choose your
53 * context, B) find its appropriate virtualized ring, C) write commands to it
54 * and then, finally, D) tell the GPU to switch to that context.
55 *
56 * Instead of the legacy MI_SET_CONTEXT, the way you tell the GPU to switch
57 * to a contexts is via a context execution list, ergo "Execlists".
58 *
59 * LRC implementation:
60 * Regarding the creation of contexts, we have:
61 *
62 * - One global default context.
63 * - One local default context for each opened fd.
64 * - One local extra context for each context create ioctl call.
65 *
66 * Now that ringbuffers belong per-context (and not per-engine, like before)
67 * and that contexts are uniquely tied to a given engine (and not reusable,
68 * like before) we need:
69 *
70 * - One ringbuffer per-engine inside each context.
71 * - One backing object per-engine inside each context.
72 *
73 * The global default context starts its life with these new objects fully
74 * allocated and populated. The local default context for each opened fd is
75 * more complex, because we don't know at creation time which engine is going
76 * to use them. To handle this, we have implemented a deferred creation of LR
77 * contexts:
78 *
79 * The local context starts its life as a hollow or blank holder, that only
80 * gets populated for a given engine once we receive an execbuffer. If later
81 * on we receive another execbuffer ioctl for the same context but a different
82 * engine, we allocate/populate a new ringbuffer and context backing object and
83 * so on.
84 *
85 * Finally, regarding local contexts created using the ioctl call: as they are
86 * only allowed with the render ring, we can allocate & populate them right
87 * away (no need to defer anything, at least for now).
88 *
89 * Execlists implementation:
Oscar Mateob20385f2014-07-24 17:04:10 +010090 * Execlists are the new method by which, on gen8+ hardware, workloads are
91 * submitted for execution (as opposed to the legacy, ringbuffer-based, method).
Oscar Mateo73e4d072014-07-24 17:04:48 +010092 * This method works as follows:
93 *
94 * When a request is committed, its commands (the BB start and any leading or
95 * trailing commands, like the seqno breadcrumbs) are placed in the ringbuffer
96 * for the appropriate context. The tail pointer in the hardware context is not
97 * updated at this time, but instead, kept by the driver in the ringbuffer
98 * structure. A structure representing this request is added to a request queue
99 * for the appropriate engine: this structure contains a copy of the context's
100 * tail after the request was written to the ring buffer and a pointer to the
101 * context itself.
102 *
103 * If the engine's request queue was empty before the request was added, the
104 * queue is processed immediately. Otherwise the queue will be processed during
105 * a context switch interrupt. In any case, elements on the queue will get sent
106 * (in pairs) to the GPU's ExecLists Submit Port (ELSP, for short) with a
107 * globally unique 20-bits submission ID.
108 *
109 * When execution of a request completes, the GPU updates the context status
110 * buffer with a context complete event and generates a context switch interrupt.
111 * During the interrupt handling, the driver examines the events in the buffer:
112 * for each context complete event, if the announced ID matches that on the head
113 * of the request queue, then that request is retired and removed from the queue.
114 *
115 * After processing, if any requests were retired and the queue is not empty
116 * then a new execution list can be submitted. The two requests at the front of
117 * the queue are next to be submitted but since a context may not occur twice in
118 * an execution list, if subsequent requests have the same ID as the first then
119 * the two requests must be combined. This is done simply by discarding requests
120 * at the head of the queue until either only one requests is left (in which case
121 * we use a NULL second context) or the first two requests have unique IDs.
122 *
123 * By always executing the first two requests in the queue the driver ensures
124 * that the GPU is kept as busy as possible. In the case where a single context
125 * completes but a second context is still executing, the request for this second
126 * context will be at the head of the queue when we remove the first one. This
127 * request will then be resubmitted along with a new request for a different context,
128 * which will cause the hardware to continue executing the second request and queue
129 * the new request (the GPU detects the condition of a context getting preempted
130 * with the same context and optimizes the context switch flow by not doing
131 * preemption, but just sampling the new tail pointer).
132 *
Oscar Mateob20385f2014-07-24 17:04:10 +0100133 */
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100134#include <linux/interrupt.h>
Oscar Mateob20385f2014-07-24 17:04:10 +0100135
136#include <drm/drmP.h>
137#include <drm/i915_drm.h>
138#include "i915_drv.h"
Peter Antoine3bbaba02015-07-10 20:13:11 +0300139#include "intel_mocs.h"
Oscar Mateo127f1002014-07-24 17:04:11 +0100140
Michael H. Nguyen468c6812014-11-13 17:51:49 +0000141#define GEN9_LR_CONTEXT_RENDER_SIZE (22 * PAGE_SIZE)
Oscar Mateo8c8579172014-07-24 17:04:14 +0100142#define GEN8_LR_CONTEXT_RENDER_SIZE (20 * PAGE_SIZE)
143#define GEN8_LR_CONTEXT_OTHER_SIZE (2 * PAGE_SIZE)
144
Thomas Daniele981e7b2014-07-24 17:04:39 +0100145#define RING_EXECLIST_QFULL (1 << 0x2)
146#define RING_EXECLIST1_VALID (1 << 0x3)
147#define RING_EXECLIST0_VALID (1 << 0x4)
148#define RING_EXECLIST_ACTIVE_STATUS (3 << 0xE)
149#define RING_EXECLIST1_ACTIVE (1 << 0x11)
150#define RING_EXECLIST0_ACTIVE (1 << 0x12)
151
152#define GEN8_CTX_STATUS_IDLE_ACTIVE (1 << 0)
153#define GEN8_CTX_STATUS_PREEMPTED (1 << 1)
154#define GEN8_CTX_STATUS_ELEMENT_SWITCH (1 << 2)
155#define GEN8_CTX_STATUS_ACTIVE_IDLE (1 << 3)
156#define GEN8_CTX_STATUS_COMPLETE (1 << 4)
157#define GEN8_CTX_STATUS_LITE_RESTORE (1 << 15)
Oscar Mateo8670d6f2014-07-24 17:04:17 +0100158
159#define CTX_LRI_HEADER_0 0x01
160#define CTX_CONTEXT_CONTROL 0x02
161#define CTX_RING_HEAD 0x04
162#define CTX_RING_TAIL 0x06
163#define CTX_RING_BUFFER_START 0x08
164#define CTX_RING_BUFFER_CONTROL 0x0a
165#define CTX_BB_HEAD_U 0x0c
166#define CTX_BB_HEAD_L 0x0e
167#define CTX_BB_STATE 0x10
168#define CTX_SECOND_BB_HEAD_U 0x12
169#define CTX_SECOND_BB_HEAD_L 0x14
170#define CTX_SECOND_BB_STATE 0x16
171#define CTX_BB_PER_CTX_PTR 0x18
172#define CTX_RCS_INDIRECT_CTX 0x1a
173#define CTX_RCS_INDIRECT_CTX_OFFSET 0x1c
174#define CTX_LRI_HEADER_1 0x21
175#define CTX_CTX_TIMESTAMP 0x22
176#define CTX_PDP3_UDW 0x24
177#define CTX_PDP3_LDW 0x26
178#define CTX_PDP2_UDW 0x28
179#define CTX_PDP2_LDW 0x2a
180#define CTX_PDP1_UDW 0x2c
181#define CTX_PDP1_LDW 0x2e
182#define CTX_PDP0_UDW 0x30
183#define CTX_PDP0_LDW 0x32
184#define CTX_LRI_HEADER_2 0x41
185#define CTX_R_PWR_CLK_STATE 0x42
186#define CTX_GPGPU_CSR_BASE_ADDRESS 0x44
187
Ben Widawsky84b790f2014-07-24 17:04:36 +0100188#define GEN8_CTX_VALID (1<<0)
189#define GEN8_CTX_FORCE_PD_RESTORE (1<<1)
190#define GEN8_CTX_FORCE_RESTORE (1<<2)
191#define GEN8_CTX_L3LLC_COHERENT (1<<5)
192#define GEN8_CTX_PRIVILEGE (1<<8)
Michel Thierrye5815a22015-04-08 12:13:32 +0100193
Ville Syrjälä0d925ea2015-11-04 23:20:11 +0200194#define ASSIGN_CTX_REG(reg_state, pos, reg, val) do { \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200195 (reg_state)[(pos)+0] = i915_mmio_reg_offset(reg); \
Ville Syrjälä0d925ea2015-11-04 23:20:11 +0200196 (reg_state)[(pos)+1] = (val); \
197} while (0)
198
199#define ASSIGN_CTX_PDP(ppgtt, reg_state, n) do { \
Mika Kuoppalad852c7b2015-06-25 18:35:06 +0300200 const u64 _addr = i915_page_dir_dma_addr((ppgtt), (n)); \
Michel Thierrye5815a22015-04-08 12:13:32 +0100201 reg_state[CTX_PDP ## n ## _UDW+1] = upper_32_bits(_addr); \
202 reg_state[CTX_PDP ## n ## _LDW+1] = lower_32_bits(_addr); \
Ville Syrjälä9244a812015-11-04 23:20:09 +0200203} while (0)
Michel Thierrye5815a22015-04-08 12:13:32 +0100204
Ville Syrjälä9244a812015-11-04 23:20:09 +0200205#define ASSIGN_CTX_PML4(ppgtt, reg_state) do { \
Michel Thierry2dba3232015-07-30 11:06:23 +0100206 reg_state[CTX_PDP0_UDW + 1] = upper_32_bits(px_dma(&ppgtt->pml4)); \
207 reg_state[CTX_PDP0_LDW + 1] = lower_32_bits(px_dma(&ppgtt->pml4)); \
Ville Syrjälä9244a812015-11-04 23:20:09 +0200208} while (0)
Michel Thierry2dba3232015-07-30 11:06:23 +0100209
Ben Widawsky84b790f2014-07-24 17:04:36 +0100210enum {
Ben Widawsky84b790f2014-07-24 17:04:36 +0100211 FAULT_AND_HANG = 0,
212 FAULT_AND_HALT, /* Debug only */
213 FAULT_AND_STREAM,
214 FAULT_AND_CONTINUE /* Unsupported */
215};
216#define GEN8_CTX_ID_SHIFT 32
Chris Wilson7069b142016-04-28 09:56:52 +0100217#define GEN8_CTX_ID_WIDTH 21
Michel Thierry71562912016-02-23 10:31:49 +0000218#define GEN8_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT 0x17
219#define GEN9_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT 0x26
Ben Widawsky84b790f2014-07-24 17:04:36 +0100220
Chris Wilson0e93cdd2016-04-29 09:07:06 +0100221/* Typical size of the average request (2 pipecontrols and a MI_BB) */
222#define EXECLISTS_REQUEST_SIZE 64 /* bytes */
223
Chris Wilsone2efd132016-05-24 14:53:34 +0100224static int execlists_context_deferred_alloc(struct i915_gem_context *ctx,
Chris Wilson978f1e02016-04-28 09:56:54 +0100225 struct intel_engine_cs *engine);
Chris Wilsone2efd132016-05-24 14:53:34 +0100226static int intel_lr_context_pin(struct i915_gem_context *ctx,
Tvrtko Ursuline52928232016-01-28 10:29:54 +0000227 struct intel_engine_cs *engine);
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000228
Oscar Mateo73e4d072014-07-24 17:04:48 +0100229/**
230 * intel_sanitize_enable_execlists() - sanitize i915.enable_execlists
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +0100231 * @dev_priv: i915 device private
Oscar Mateo73e4d072014-07-24 17:04:48 +0100232 * @enable_execlists: value of i915.enable_execlists module parameter.
233 *
234 * Only certain platforms support Execlists (the prerequisites being
Thomas Daniel27401d12014-12-11 12:48:35 +0000235 * support for Logical Ring Contexts and Aliasing PPGTT or better).
Oscar Mateo73e4d072014-07-24 17:04:48 +0100236 *
237 * Return: 1 if Execlists is supported and has to be enabled.
238 */
Chris Wilsonc0336662016-05-06 15:40:21 +0100239int intel_sanitize_enable_execlists(struct drm_i915_private *dev_priv, int enable_execlists)
Oscar Mateo127f1002014-07-24 17:04:11 +0100240{
Zhiyuan Lva0bd6c32015-08-28 15:41:16 +0800241 /* On platforms with execlist available, vGPU will only
242 * support execlist mode, no ring buffer mode.
243 */
Chris Wilsonc0336662016-05-06 15:40:21 +0100244 if (HAS_LOGICAL_RING_CONTEXTS(dev_priv) && intel_vgpu_active(dev_priv))
Zhiyuan Lva0bd6c32015-08-28 15:41:16 +0800245 return 1;
246
Chris Wilsonc0336662016-05-06 15:40:21 +0100247 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau70ee45e2014-11-14 15:05:59 +0000248 return 1;
249
Oscar Mateo127f1002014-07-24 17:04:11 +0100250 if (enable_execlists == 0)
251 return 0;
252
Daniel Vetter5a21b662016-05-24 17:13:53 +0200253 if (HAS_LOGICAL_RING_CONTEXTS(dev_priv) &&
254 USES_PPGTT(dev_priv) &&
255 i915.use_mmio_flip >= 0)
Oscar Mateo127f1002014-07-24 17:04:11 +0100256 return 1;
257
258 return 0;
259}
Oscar Mateoede7d422014-07-24 17:04:12 +0100260
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000261static void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000262logical_ring_init_platform_invariants(struct intel_engine_cs *engine)
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000263{
Chris Wilsonc0336662016-05-06 15:40:21 +0100264 struct drm_i915_private *dev_priv = engine->i915;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000265
Chris Wilsonc0336662016-05-06 15:40:21 +0100266 if (IS_GEN8(dev_priv) || IS_GEN9(dev_priv))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000267 engine->idle_lite_restore_wa = ~0;
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000268
Chris Wilsonc0336662016-05-06 15:40:21 +0100269 engine->disable_lite_restore_wa = (IS_SKL_REVID(dev_priv, 0, SKL_REVID_B0) ||
270 IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1)) &&
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000271 (engine->id == VCS || engine->id == VCS2);
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000272
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000273 engine->ctx_desc_template = GEN8_CTX_VALID;
Chris Wilsonc0336662016-05-06 15:40:21 +0100274 if (IS_GEN8(dev_priv))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000275 engine->ctx_desc_template |= GEN8_CTX_L3LLC_COHERENT;
276 engine->ctx_desc_template |= GEN8_CTX_PRIVILEGE;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000277
278 /* TODO: WaDisableLiteRestore when we start using semaphore
279 * signalling between Command Streamers */
280 /* ring->ctx_desc_template |= GEN8_CTX_FORCE_RESTORE; */
281
282 /* WaEnableForceRestoreInCtxtDescForVCS:skl */
283 /* WaEnableForceRestoreInCtxtDescForVCS:bxt */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000284 if (engine->disable_lite_restore_wa)
285 engine->ctx_desc_template |= GEN8_CTX_FORCE_RESTORE;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000286}
287
288/**
289 * intel_lr_context_descriptor_update() - calculate & cache the descriptor
290 * descriptor for a pinned context
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000291 * @ctx: Context to work on
Chris Wilson9021ad02016-05-24 14:53:37 +0100292 * @engine: Engine the descriptor will be used with
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000293 *
294 * The context descriptor encodes various attributes of a context,
295 * including its GTT address and some flags. Because it's fairly
296 * expensive to calculate, we'll just do it once and cache the result,
297 * which remains valid until the context is unpinned.
298 *
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200299 * This is what a descriptor looks like, from LSB to MSB::
300 *
301 * bits 0-11: flags, GEN8_CTX_* (cached in ctx_desc_template)
302 * bits 12-31: LRCA, GTT address of (the HWSP of) this context
303 * bits 32-52: ctx ID, a globally unique tag
304 * bits 53-54: mbz, reserved for use by hardware
305 * bits 55-63: group ID, currently unused and set to 0
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000306 */
307static void
Chris Wilsone2efd132016-05-24 14:53:34 +0100308intel_lr_context_descriptor_update(struct i915_gem_context *ctx,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000309 struct intel_engine_cs *engine)
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000310{
Chris Wilson9021ad02016-05-24 14:53:37 +0100311 struct intel_context *ce = &ctx->engine[engine->id];
Chris Wilson7069b142016-04-28 09:56:52 +0100312 u64 desc;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000313
Chris Wilson7069b142016-04-28 09:56:52 +0100314 BUILD_BUG_ON(MAX_CONTEXT_HW_ID > (1<<GEN8_CTX_ID_WIDTH));
315
Zhi Wangc01fc532016-06-16 08:07:02 -0400316 desc = ctx->desc_template; /* bits 3-4 */
317 desc |= engine->ctx_desc_template; /* bits 0-11 */
Chris Wilson9021ad02016-05-24 14:53:37 +0100318 desc |= ce->lrc_vma->node.start + LRC_PPHWSP_PN * PAGE_SIZE;
319 /* bits 12-31 */
Chris Wilson7069b142016-04-28 09:56:52 +0100320 desc |= (u64)ctx->hw_id << GEN8_CTX_ID_SHIFT; /* bits 32-52 */
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000321
Chris Wilson9021ad02016-05-24 14:53:37 +0100322 ce->lrc_desc = desc;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000323}
324
Chris Wilsone2efd132016-05-24 14:53:34 +0100325uint64_t intel_lr_context_descriptor(struct i915_gem_context *ctx,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000326 struct intel_engine_cs *engine)
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000327{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000328 return ctx->engine[engine->id].lrc_desc;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000329}
330
Mika Kuoppalacc3c4252015-07-03 17:09:36 +0300331static void execlists_elsp_write(struct drm_i915_gem_request *rq0,
332 struct drm_i915_gem_request *rq1)
Ben Widawsky84b790f2014-07-24 17:04:36 +0100333{
Mika Kuoppalacc3c4252015-07-03 17:09:36 +0300334
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000335 struct intel_engine_cs *engine = rq0->engine;
Chris Wilsonc0336662016-05-06 15:40:21 +0100336 struct drm_i915_private *dev_priv = rq0->i915;
Mika Kuoppala1cff8cc2015-07-06 11:09:25 +0300337 uint64_t desc[2];
Ben Widawsky84b790f2014-07-24 17:04:36 +0100338
Mika Kuoppala1cff8cc2015-07-06 11:09:25 +0300339 if (rq1) {
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000340 desc[1] = intel_lr_context_descriptor(rq1->ctx, rq1->engine);
Mika Kuoppala1cff8cc2015-07-06 11:09:25 +0300341 rq1->elsp_submitted++;
342 } else {
343 desc[1] = 0;
344 }
Ben Widawsky84b790f2014-07-24 17:04:36 +0100345
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000346 desc[0] = intel_lr_context_descriptor(rq0->ctx, rq0->engine);
Mika Kuoppala1cff8cc2015-07-06 11:09:25 +0300347 rq0->elsp_submitted++;
Ben Widawsky84b790f2014-07-24 17:04:36 +0100348
Mika Kuoppala1cff8cc2015-07-06 11:09:25 +0300349 /* You must always write both descriptors in the order below. */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000350 I915_WRITE_FW(RING_ELSP(engine), upper_32_bits(desc[1]));
351 I915_WRITE_FW(RING_ELSP(engine), lower_32_bits(desc[1]));
Chris Wilson6daccb02015-01-16 11:34:35 +0200352
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000353 I915_WRITE_FW(RING_ELSP(engine), upper_32_bits(desc[0]));
Ben Widawsky84b790f2014-07-24 17:04:36 +0100354 /* The context is automatically loaded after the following */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000355 I915_WRITE_FW(RING_ELSP(engine), lower_32_bits(desc[0]));
Ben Widawsky84b790f2014-07-24 17:04:36 +0100356
Mika Kuoppala1cff8cc2015-07-06 11:09:25 +0300357 /* ELSP is a wo register, use another nearby reg for posting */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000358 POSTING_READ_FW(RING_EXECLIST_STATUS_LO(engine));
Ben Widawsky84b790f2014-07-24 17:04:36 +0100359}
360
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000361static void
362execlists_update_context_pdps(struct i915_hw_ppgtt *ppgtt, u32 *reg_state)
363{
364 ASSIGN_CTX_PDP(ppgtt, reg_state, 3);
365 ASSIGN_CTX_PDP(ppgtt, reg_state, 2);
366 ASSIGN_CTX_PDP(ppgtt, reg_state, 1);
367 ASSIGN_CTX_PDP(ppgtt, reg_state, 0);
368}
369
370static void execlists_update_context(struct drm_i915_gem_request *rq)
Oscar Mateoae1250b2014-07-24 17:04:37 +0100371{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000372 struct intel_engine_cs *engine = rq->engine;
Mika Kuoppala05d98242015-07-03 17:09:33 +0300373 struct i915_hw_ppgtt *ppgtt = rq->ctx->ppgtt;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000374 uint32_t *reg_state = rq->ctx->engine[engine->id].lrc_reg_state;
Oscar Mateoae1250b2014-07-24 17:04:37 +0100375
Mika Kuoppala05d98242015-07-03 17:09:33 +0300376 reg_state[CTX_RING_TAIL+1] = rq->tail;
Oscar Mateoae1250b2014-07-24 17:04:37 +0100377
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000378 /* True 32b PPGTT with dynamic page allocation: update PDP
379 * registers and point the unallocated PDPs to scratch page.
380 * PML4 is allocated during ppgtt init, so this is not needed
381 * in 48-bit mode.
382 */
383 if (ppgtt && !USES_FULL_48BIT_PPGTT(ppgtt->base.dev))
384 execlists_update_context_pdps(ppgtt, reg_state);
Oscar Mateoae1250b2014-07-24 17:04:37 +0100385}
386
Mika Kuoppalad8cb8872015-07-03 17:09:32 +0300387static void execlists_submit_requests(struct drm_i915_gem_request *rq0,
388 struct drm_i915_gem_request *rq1)
Ben Widawsky84b790f2014-07-24 17:04:36 +0100389{
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +0000390 struct drm_i915_private *dev_priv = rq0->i915;
Tvrtko Ursulin37566852016-04-12 14:37:31 +0100391 unsigned int fw_domains = rq0->engine->fw_domains;
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +0000392
Mika Kuoppala05d98242015-07-03 17:09:33 +0300393 execlists_update_context(rq0);
Oscar Mateoae1250b2014-07-24 17:04:37 +0100394
Mika Kuoppalacc3c4252015-07-03 17:09:36 +0300395 if (rq1)
Mika Kuoppala05d98242015-07-03 17:09:33 +0300396 execlists_update_context(rq1);
Ben Widawsky84b790f2014-07-24 17:04:36 +0100397
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100398 spin_lock_irq(&dev_priv->uncore.lock);
Tvrtko Ursulin37566852016-04-12 14:37:31 +0100399 intel_uncore_forcewake_get__locked(dev_priv, fw_domains);
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +0000400
Mika Kuoppalacc3c4252015-07-03 17:09:36 +0300401 execlists_elsp_write(rq0, rq1);
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +0000402
Tvrtko Ursulin37566852016-04-12 14:37:31 +0100403 intel_uncore_forcewake_put__locked(dev_priv, fw_domains);
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100404 spin_unlock_irq(&dev_priv->uncore.lock);
Ben Widawsky84b790f2014-07-24 17:04:36 +0100405}
406
Zhi Wang3c7ba632016-06-16 08:07:03 -0400407static inline void execlists_context_status_change(
408 struct drm_i915_gem_request *rq,
409 unsigned long status)
410{
411 /*
412 * Only used when GVT-g is enabled now. When GVT-g is disabled,
413 * The compiler should eliminate this function as dead-code.
414 */
415 if (!IS_ENABLED(CONFIG_DRM_I915_GVT))
416 return;
417
418 atomic_notifier_call_chain(&rq->ctx->status_notifier, status, rq);
419}
420
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +0000421static void execlists_context_unqueue(struct intel_engine_cs *engine)
Michel Thierryacdd8842014-07-24 17:04:38 +0100422{
Nick Hoath6d3d8272015-01-15 13:10:39 +0000423 struct drm_i915_gem_request *req0 = NULL, *req1 = NULL;
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000424 struct drm_i915_gem_request *cursor, *tmp;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100425
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000426 assert_spin_locked(&engine->execlist_lock);
Michel Thierryacdd8842014-07-24 17:04:38 +0100427
Peter Antoine779949f2015-05-11 16:03:27 +0100428 /*
429 * If irqs are not active generate a warning as batches that finish
430 * without the irqs may get lost and a GPU Hang may occur.
431 */
Chris Wilsonc0336662016-05-06 15:40:21 +0100432 WARN_ON(!intel_irqs_enabled(engine->i915));
Peter Antoine779949f2015-05-11 16:03:27 +0100433
Michel Thierryacdd8842014-07-24 17:04:38 +0100434 /* Try to read in pairs */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000435 list_for_each_entry_safe(cursor, tmp, &engine->execlist_queue,
Michel Thierryacdd8842014-07-24 17:04:38 +0100436 execlist_link) {
437 if (!req0) {
438 req0 = cursor;
Nick Hoath6d3d8272015-01-15 13:10:39 +0000439 } else if (req0->ctx == cursor->ctx) {
Michel Thierryacdd8842014-07-24 17:04:38 +0100440 /* Same ctx: ignore first request, as second request
441 * will update tail past first request's workload */
Oscar Mateoe1fee722014-07-24 17:04:40 +0100442 cursor->elsp_submitted = req0->elsp_submitted;
Tvrtko Ursuline39d42f2016-04-28 09:56:58 +0100443 list_del(&req0->execlist_link);
Chris Wilsone8a261e2016-07-20 13:31:49 +0100444 i915_gem_request_put(req0);
Michel Thierryacdd8842014-07-24 17:04:38 +0100445 req0 = cursor;
446 } else {
Zhi Wang80a9a8d2016-06-16 08:07:04 -0400447 if (IS_ENABLED(CONFIG_DRM_I915_GVT)) {
448 /*
449 * req0 (after merged) ctx requires single
450 * submission, stop picking
451 */
452 if (req0->ctx->execlists_force_single_submission)
453 break;
454 /*
455 * req0 ctx doesn't require single submission,
456 * but next req ctx requires, stop picking
457 */
458 if (cursor->ctx->execlists_force_single_submission)
459 break;
460 }
Michel Thierryacdd8842014-07-24 17:04:38 +0100461 req1 = cursor;
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000462 WARN_ON(req1->elsp_submitted);
Michel Thierryacdd8842014-07-24 17:04:38 +0100463 break;
464 }
465 }
466
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000467 if (unlikely(!req0))
468 return;
469
Zhi Wang3c7ba632016-06-16 08:07:03 -0400470 execlists_context_status_change(req0, INTEL_CONTEXT_SCHEDULE_IN);
471
472 if (req1)
473 execlists_context_status_change(req1,
474 INTEL_CONTEXT_SCHEDULE_IN);
475
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000476 if (req0->elsp_submitted & engine->idle_lite_restore_wa) {
Michel Thierry53292cd2015-04-15 18:11:33 +0100477 /*
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000478 * WaIdleLiteRestore: make sure we never cause a lite restore
479 * with HEAD==TAIL.
480 *
481 * Apply the wa NOOPS to prevent ring:HEAD == req:TAIL as we
482 * resubmit the request. See gen8_emit_request() for where we
483 * prepare the padding after the end of the request.
Michel Thierry53292cd2015-04-15 18:11:33 +0100484 */
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000485 struct intel_ringbuffer *ringbuf;
Michel Thierry53292cd2015-04-15 18:11:33 +0100486
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000487 ringbuf = req0->ctx->engine[engine->id].ringbuf;
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000488 req0->tail += 8;
489 req0->tail &= ringbuf->size - 1;
Michel Thierry53292cd2015-04-15 18:11:33 +0100490 }
491
Mika Kuoppalad8cb8872015-07-03 17:09:32 +0300492 execlists_submit_requests(req0, req1);
Michel Thierryacdd8842014-07-24 17:04:38 +0100493}
494
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000495static unsigned int
Tvrtko Ursuline39d42f2016-04-28 09:56:58 +0100496execlists_check_remove_request(struct intel_engine_cs *engine, u32 ctx_id)
Thomas Daniele981e7b2014-07-24 17:04:39 +0100497{
Nick Hoath6d3d8272015-01-15 13:10:39 +0000498 struct drm_i915_gem_request *head_req;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100499
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000500 assert_spin_locked(&engine->execlist_lock);
Thomas Daniele981e7b2014-07-24 17:04:39 +0100501
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000502 head_req = list_first_entry_or_null(&engine->execlist_queue,
Nick Hoath6d3d8272015-01-15 13:10:39 +0000503 struct drm_i915_gem_request,
Thomas Daniele981e7b2014-07-24 17:04:39 +0100504 execlist_link);
505
Tvrtko Ursuline39d42f2016-04-28 09:56:58 +0100506 if (WARN_ON(!head_req || (head_req->ctx_hw_id != ctx_id)))
507 return 0;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100508
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000509 WARN(head_req->elsp_submitted == 0, "Never submitted head request\n");
510
511 if (--head_req->elsp_submitted > 0)
512 return 0;
513
Zhi Wang3c7ba632016-06-16 08:07:03 -0400514 execlists_context_status_change(head_req, INTEL_CONTEXT_SCHEDULE_OUT);
515
Tvrtko Ursuline39d42f2016-04-28 09:56:58 +0100516 list_del(&head_req->execlist_link);
Chris Wilsone8a261e2016-07-20 13:31:49 +0100517 i915_gem_request_put(head_req);
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000518
519 return 1;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100520}
521
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000522static u32
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000523get_context_status(struct intel_engine_cs *engine, unsigned int read_pointer,
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000524 u32 *context_id)
Ben Widawsky91a41032016-01-05 10:30:07 -0800525{
Chris Wilsonc0336662016-05-06 15:40:21 +0100526 struct drm_i915_private *dev_priv = engine->i915;
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000527 u32 status;
Ben Widawsky91a41032016-01-05 10:30:07 -0800528
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000529 read_pointer %= GEN8_CSB_ENTRIES;
Ben Widawsky91a41032016-01-05 10:30:07 -0800530
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000531 status = I915_READ_FW(RING_CONTEXT_STATUS_BUF_LO(engine, read_pointer));
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000532
533 if (status & GEN8_CTX_STATUS_IDLE_ACTIVE)
534 return 0;
535
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000536 *context_id = I915_READ_FW(RING_CONTEXT_STATUS_BUF_HI(engine,
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000537 read_pointer));
538
539 return status;
Ben Widawsky91a41032016-01-05 10:30:07 -0800540}
541
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200542/*
Oscar Mateo73e4d072014-07-24 17:04:48 +0100543 * Check the unread Context Status Buffers and manage the submission of new
544 * contexts to the ELSP accordingly.
545 */
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100546static void intel_lrc_irq_handler(unsigned long data)
Thomas Daniele981e7b2014-07-24 17:04:39 +0100547{
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100548 struct intel_engine_cs *engine = (struct intel_engine_cs *)data;
Chris Wilsonc0336662016-05-06 15:40:21 +0100549 struct drm_i915_private *dev_priv = engine->i915;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100550 u32 status_pointer;
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000551 unsigned int read_pointer, write_pointer;
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +0000552 u32 csb[GEN8_CSB_ENTRIES][2];
553 unsigned int csb_read = 0, i;
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000554 unsigned int submit_contexts = 0;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100555
Tvrtko Ursulin37566852016-04-12 14:37:31 +0100556 intel_uncore_forcewake_get(dev_priv, engine->fw_domains);
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000557
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000558 status_pointer = I915_READ_FW(RING_CONTEXT_STATUS_PTR(engine));
Thomas Daniele981e7b2014-07-24 17:04:39 +0100559
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000560 read_pointer = engine->next_context_status_buffer;
Ben Widawsky5590a5f2016-01-05 10:30:05 -0800561 write_pointer = GEN8_CSB_WRITE_PTR(status_pointer);
Thomas Daniele981e7b2014-07-24 17:04:39 +0100562 if (read_pointer > write_pointer)
Michel Thierrydfc53c52015-09-28 13:25:12 +0100563 write_pointer += GEN8_CSB_ENTRIES;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100564
Thomas Daniele981e7b2014-07-24 17:04:39 +0100565 while (read_pointer < write_pointer) {
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +0000566 if (WARN_ON_ONCE(csb_read == GEN8_CSB_ENTRIES))
567 break;
568 csb[csb_read][0] = get_context_status(engine, ++read_pointer,
569 &csb[csb_read][1]);
570 csb_read++;
Michel Thierry5af05fe2015-09-04 12:59:15 +0100571 }
Thomas Daniele981e7b2014-07-24 17:04:39 +0100572
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000573 engine->next_context_status_buffer = write_pointer % GEN8_CSB_ENTRIES;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100574
Ben Widawsky5590a5f2016-01-05 10:30:05 -0800575 /* Update the read pointer to the old write pointer. Manual ringbuffer
576 * management ftw </sarcasm> */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000577 I915_WRITE_FW(RING_CONTEXT_STATUS_PTR(engine),
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000578 _MASKED_FIELD(GEN8_CSB_READ_PTR_MASK,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000579 engine->next_context_status_buffer << 8));
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000580
Tvrtko Ursulin37566852016-04-12 14:37:31 +0100581 intel_uncore_forcewake_put(dev_priv, engine->fw_domains);
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000582
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +0000583 spin_lock(&engine->execlist_lock);
584
585 for (i = 0; i < csb_read; i++) {
586 if (unlikely(csb[i][0] & GEN8_CTX_STATUS_PREEMPTED)) {
587 if (csb[i][0] & GEN8_CTX_STATUS_LITE_RESTORE) {
588 if (execlists_check_remove_request(engine, csb[i][1]))
589 WARN(1, "Lite Restored request removed from queue\n");
590 } else
591 WARN(1, "Preemption without Lite Restore\n");
592 }
593
594 if (csb[i][0] & (GEN8_CTX_STATUS_ACTIVE_IDLE |
595 GEN8_CTX_STATUS_ELEMENT_SWITCH))
596 submit_contexts +=
597 execlists_check_remove_request(engine, csb[i][1]);
598 }
599
600 if (submit_contexts) {
601 if (!engine->disable_lite_restore_wa ||
602 (csb[i][0] & GEN8_CTX_STATUS_ACTIVE_IDLE))
603 execlists_context_unqueue(engine);
604 }
605
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000606 spin_unlock(&engine->execlist_lock);
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000607
608 if (unlikely(submit_contexts > 2))
609 DRM_ERROR("More than two context complete events?\n");
Thomas Daniele981e7b2014-07-24 17:04:39 +0100610}
611
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000612static void execlists_context_queue(struct drm_i915_gem_request *request)
Michel Thierryacdd8842014-07-24 17:04:38 +0100613{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000614 struct intel_engine_cs *engine = request->engine;
Nick Hoath6d3d8272015-01-15 13:10:39 +0000615 struct drm_i915_gem_request *cursor;
Oscar Mateof1ad5a12014-07-24 17:04:41 +0100616 int num_elements = 0;
Michel Thierryacdd8842014-07-24 17:04:38 +0100617
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100618 spin_lock_bh(&engine->execlist_lock);
Michel Thierryacdd8842014-07-24 17:04:38 +0100619
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000620 list_for_each_entry(cursor, &engine->execlist_queue, execlist_link)
Oscar Mateof1ad5a12014-07-24 17:04:41 +0100621 if (++num_elements > 2)
622 break;
623
624 if (num_elements > 2) {
Nick Hoath6d3d8272015-01-15 13:10:39 +0000625 struct drm_i915_gem_request *tail_req;
Oscar Mateof1ad5a12014-07-24 17:04:41 +0100626
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000627 tail_req = list_last_entry(&engine->execlist_queue,
Nick Hoath6d3d8272015-01-15 13:10:39 +0000628 struct drm_i915_gem_request,
Oscar Mateof1ad5a12014-07-24 17:04:41 +0100629 execlist_link);
630
John Harrisonae707972015-05-29 17:44:14 +0100631 if (request->ctx == tail_req->ctx) {
Oscar Mateof1ad5a12014-07-24 17:04:41 +0100632 WARN(tail_req->elsp_submitted != 0,
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000633 "More than 2 already-submitted reqs queued\n");
Tvrtko Ursuline39d42f2016-04-28 09:56:58 +0100634 list_del(&tail_req->execlist_link);
Chris Wilsone8a261e2016-07-20 13:31:49 +0100635 i915_gem_request_put(tail_req);
Oscar Mateof1ad5a12014-07-24 17:04:41 +0100636 }
637 }
638
Chris Wilsone8a261e2016-07-20 13:31:49 +0100639 i915_gem_request_get(request);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000640 list_add_tail(&request->execlist_link, &engine->execlist_queue);
Tvrtko Ursulina3d12762016-04-28 09:56:57 +0100641 request->ctx_hw_id = request->ctx->hw_id;
Oscar Mateof1ad5a12014-07-24 17:04:41 +0100642 if (num_elements == 0)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000643 execlists_context_unqueue(engine);
Michel Thierryacdd8842014-07-24 17:04:38 +0100644
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100645 spin_unlock_bh(&engine->execlist_lock);
Michel Thierryacdd8842014-07-24 17:04:38 +0100646}
647
John Harrison2f200552015-05-29 17:43:53 +0100648static int logical_ring_invalidate_all_caches(struct drm_i915_gem_request *req)
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100649{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000650 struct intel_engine_cs *engine = req->engine;
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100651 uint32_t flush_domains;
652 int ret;
653
654 flush_domains = 0;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000655 if (engine->gpu_caches_dirty)
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100656 flush_domains = I915_GEM_GPU_DOMAINS;
657
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000658 ret = engine->emit_flush(req, I915_GEM_GPU_DOMAINS, flush_domains);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100659 if (ret)
660 return ret;
661
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000662 engine->gpu_caches_dirty = false;
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100663 return 0;
664}
665
John Harrison535fbe82015-05-29 17:43:32 +0100666static int execlists_move_to_gpu(struct drm_i915_gem_request *req,
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100667 struct list_head *vmas)
668{
Tvrtko Ursulin666796d2016-03-16 11:00:39 +0000669 const unsigned other_rings = ~intel_engine_flag(req->engine);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100670 struct i915_vma *vma;
671 uint32_t flush_domains = 0;
672 bool flush_chipset = false;
673 int ret;
674
675 list_for_each_entry(vma, vmas, exec_list) {
676 struct drm_i915_gem_object *obj = vma->obj;
677
Chris Wilson03ade512015-04-27 13:41:18 +0100678 if (obj->active & other_rings) {
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000679 ret = i915_gem_object_sync(obj, req->engine, &req);
Chris Wilson03ade512015-04-27 13:41:18 +0100680 if (ret)
681 return ret;
682 }
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100683
684 if (obj->base.write_domain & I915_GEM_DOMAIN_CPU)
685 flush_chipset |= i915_gem_clflush_object(obj, false);
686
687 flush_domains |= obj->base.write_domain;
688 }
689
690 if (flush_domains & I915_GEM_DOMAIN_GTT)
691 wmb();
692
693 /* Unconditionally invalidate gpu caches and ensure that we do flush
694 * any residual writes from the previous batch.
695 */
John Harrison2f200552015-05-29 17:43:53 +0100696 return logical_ring_invalidate_all_caches(req);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100697}
698
John Harrison40e895c2015-05-29 17:43:26 +0100699int intel_logical_ring_alloc_request_extras(struct drm_i915_gem_request *request)
John Harrisonbc0dce32015-03-19 12:30:07 +0000700{
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100701 struct intel_engine_cs *engine = request->engine;
Chris Wilson9021ad02016-05-24 14:53:37 +0100702 struct intel_context *ce = &request->ctx->engine[engine->id];
Chris Wilsonbfa01202016-04-28 09:56:48 +0100703 int ret;
John Harrisonbc0dce32015-03-19 12:30:07 +0000704
Chris Wilson63103462016-04-28 09:56:49 +0100705 /* Flush enough space to reduce the likelihood of waiting after
706 * we start building the request - in which case we will just
707 * have to repeat work.
708 */
Chris Wilson0e93cdd2016-04-29 09:07:06 +0100709 request->reserved_space += EXECLISTS_REQUEST_SIZE;
Chris Wilson63103462016-04-28 09:56:49 +0100710
Chris Wilson9021ad02016-05-24 14:53:37 +0100711 if (!ce->state) {
Chris Wilson978f1e02016-04-28 09:56:54 +0100712 ret = execlists_context_deferred_alloc(request->ctx, engine);
713 if (ret)
714 return ret;
715 }
716
Chris Wilson1dae2df2016-08-02 22:50:19 +0100717 request->ring = ce->ringbuf;
Mika Kuoppalaf3cc01f2015-07-06 11:08:30 +0300718
Alex Daia7e02192015-12-16 11:45:55 -0800719 if (i915.enable_guc_submission) {
720 /*
721 * Check that the GuC has space for the request before
722 * going any further, as the i915_add_request() call
723 * later on mustn't fail ...
724 */
Dave Gordon7c2c2702016-05-13 15:36:32 +0100725 ret = i915_guc_wq_check_space(request);
Alex Daia7e02192015-12-16 11:45:55 -0800726 if (ret)
727 return ret;
728 }
729
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100730 ret = intel_lr_context_pin(request->ctx, engine);
731 if (ret)
732 return ret;
Dave Gordone28e4042016-01-19 19:02:55 +0000733
Chris Wilsonbfa01202016-04-28 09:56:48 +0100734 ret = intel_ring_begin(request, 0);
735 if (ret)
736 goto err_unpin;
737
Chris Wilson9021ad02016-05-24 14:53:37 +0100738 if (!ce->initialised) {
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100739 ret = engine->init_context(request);
740 if (ret)
741 goto err_unpin;
742
Chris Wilson9021ad02016-05-24 14:53:37 +0100743 ce->initialised = true;
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100744 }
745
746 /* Note that after this point, we have committed to using
747 * this request as it is being used to both track the
748 * state of engine initialisation and liveness of the
749 * golden renderstate above. Think twice before you try
750 * to cancel/unwind this request now.
751 */
752
Chris Wilson0e93cdd2016-04-29 09:07:06 +0100753 request->reserved_space -= EXECLISTS_REQUEST_SIZE;
Chris Wilsonbfa01202016-04-28 09:56:48 +0100754 return 0;
755
756err_unpin:
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100757 intel_lr_context_unpin(request->ctx, engine);
Dave Gordone28e4042016-01-19 19:02:55 +0000758 return ret;
John Harrisonbc0dce32015-03-19 12:30:07 +0000759}
760
John Harrisonbc0dce32015-03-19 12:30:07 +0000761/*
762 * intel_logical_ring_advance_and_submit() - advance the tail and submit the workload
John Harrisonae707972015-05-29 17:44:14 +0100763 * @request: Request to advance the logical ringbuffer of.
John Harrisonbc0dce32015-03-19 12:30:07 +0000764 *
765 * The tail is updated in our logical ringbuffer struct, not in the actual context. What
766 * really happens during submission is that the context and current tail will be placed
767 * on a queue waiting for the ELSP to be ready to accept a new context submission. At that
768 * point, the tail *inside* the context is updated and the ELSP written to.
769 */
Chris Wilson7c17d372016-01-20 15:43:35 +0200770static int
John Harrisonae707972015-05-29 17:44:14 +0100771intel_logical_ring_advance_and_submit(struct drm_i915_gem_request *request)
John Harrisonbc0dce32015-03-19 12:30:07 +0000772{
Chris Wilson1dae2df2016-08-02 22:50:19 +0100773 struct intel_ringbuffer *ring = request->ring;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000774 struct intel_engine_cs *engine = request->engine;
John Harrisonbc0dce32015-03-19 12:30:07 +0000775
Chris Wilson1dae2df2016-08-02 22:50:19 +0100776 intel_ring_advance(ring);
777 request->tail = ring->tail;
John Harrisonbc0dce32015-03-19 12:30:07 +0000778
Chris Wilson7c17d372016-01-20 15:43:35 +0200779 /*
780 * Here we add two extra NOOPs as padding to avoid
781 * lite restore of a context with HEAD==TAIL.
782 *
783 * Caller must reserve WA_TAIL_DWORDS for us!
784 */
Chris Wilson1dae2df2016-08-02 22:50:19 +0100785 intel_ring_emit(ring, MI_NOOP);
786 intel_ring_emit(ring, MI_NOOP);
787 intel_ring_advance(ring);
Alex Daid1675192015-08-12 15:43:43 +0100788
Chris Wilsona16a4052016-04-28 09:56:56 +0100789 /* We keep the previous context alive until we retire the following
790 * request. This ensures that any the context object is still pinned
791 * for any residual writes the HW makes into it on the context switch
792 * into the next object following the breadcrumb. Otherwise, we may
793 * retire the context too early.
794 */
795 request->previous_context = engine->last_context;
796 engine->last_context = request->ctx;
Tvrtko Ursulinf4e2dec2016-01-28 10:29:57 +0000797
Dave Gordon7c2c2702016-05-13 15:36:32 +0100798 if (i915.enable_guc_submission)
799 i915_guc_submit(request);
Alex Daid1675192015-08-12 15:43:43 +0100800 else
801 execlists_context_queue(request);
Chris Wilson7c17d372016-01-20 15:43:35 +0200802
803 return 0;
John Harrisonbc0dce32015-03-19 12:30:07 +0000804}
805
Oscar Mateo73e4d072014-07-24 17:04:48 +0100806/**
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200807 * intel_execlists_submission() - submit a batchbuffer for execution, Execlists style
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +0100808 * @params: execbuffer call parameters.
Oscar Mateo73e4d072014-07-24 17:04:48 +0100809 * @args: execbuffer call arguments.
810 * @vmas: list of vmas.
Oscar Mateo73e4d072014-07-24 17:04:48 +0100811 *
812 * This is the evil twin version of i915_gem_ringbuffer_submission. It abstracts
813 * away the submission details of the execbuffer ioctl call.
814 *
815 * Return: non-zero if the submission fails.
816 */
John Harrison5f19e2b2015-05-29 17:43:27 +0100817int intel_execlists_submission(struct i915_execbuffer_params *params,
Oscar Mateo454afeb2014-07-24 17:04:22 +0100818 struct drm_i915_gem_execbuffer2 *args,
John Harrison5f19e2b2015-05-29 17:43:27 +0100819 struct list_head *vmas)
Oscar Mateo454afeb2014-07-24 17:04:22 +0100820{
John Harrison5f19e2b2015-05-29 17:43:27 +0100821 struct drm_device *dev = params->dev;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000822 struct intel_engine_cs *engine = params->engine;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100823 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson1dae2df2016-08-02 22:50:19 +0100824 struct intel_ringbuffer *ring = params->request->ring;
John Harrison5f19e2b2015-05-29 17:43:27 +0100825 u64 exec_start;
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100826 int instp_mode;
827 u32 instp_mask;
828 int ret;
829
830 instp_mode = args->flags & I915_EXEC_CONSTANTS_MASK;
831 instp_mask = I915_EXEC_CONSTANTS_MASK;
832 switch (instp_mode) {
833 case I915_EXEC_CONSTANTS_REL_GENERAL:
834 case I915_EXEC_CONSTANTS_ABSOLUTE:
835 case I915_EXEC_CONSTANTS_REL_SURFACE:
Chris Wilson1dae2df2016-08-02 22:50:19 +0100836 if (instp_mode != 0 && engine->id != RCS) {
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100837 DRM_DEBUG("non-0 rel constants mode on non-RCS\n");
838 return -EINVAL;
839 }
840
841 if (instp_mode != dev_priv->relative_constants_mode) {
842 if (instp_mode == I915_EXEC_CONSTANTS_REL_SURFACE) {
843 DRM_DEBUG("rel surface constants mode invalid on gen5+\n");
844 return -EINVAL;
845 }
846
847 /* The HW changed the meaning on this bit on gen6 */
848 instp_mask &= ~I915_EXEC_CONSTANTS_REL_SURFACE;
849 }
850 break;
851 default:
852 DRM_DEBUG("execbuf with unknown constants: %d\n", instp_mode);
853 return -EINVAL;
854 }
855
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100856 if (args->flags & I915_EXEC_GEN7_SOL_RESET) {
857 DRM_DEBUG("sol reset is gen7 only\n");
858 return -EINVAL;
859 }
860
John Harrison535fbe82015-05-29 17:43:32 +0100861 ret = execlists_move_to_gpu(params->request, vmas);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100862 if (ret)
863 return ret;
864
Chris Wilson1dae2df2016-08-02 22:50:19 +0100865 if (engine->id == RCS &&
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100866 instp_mode != dev_priv->relative_constants_mode) {
Chris Wilson987046a2016-04-28 09:56:46 +0100867 ret = intel_ring_begin(params->request, 4);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100868 if (ret)
869 return ret;
870
Chris Wilson1dae2df2016-08-02 22:50:19 +0100871 intel_ring_emit(ring, MI_NOOP);
872 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
873 intel_ring_emit_reg(ring, INSTPM);
874 intel_ring_emit(ring, instp_mask << 16 | instp_mode);
875 intel_ring_advance(ring);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100876
877 dev_priv->relative_constants_mode = instp_mode;
878 }
879
John Harrison5f19e2b2015-05-29 17:43:27 +0100880 exec_start = params->batch_obj_vm_offset +
881 args->batch_start_offset;
882
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000883 ret = engine->emit_bb_start(params->request, exec_start, params->dispatch_flags);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100884 if (ret)
885 return ret;
886
John Harrison95c24162015-05-29 17:43:31 +0100887 trace_i915_gem_ring_dispatch(params->request, params->dispatch_flags);
John Harrison5e4be7b2015-02-13 11:48:11 +0000888
John Harrison8a8edb52015-05-29 17:43:33 +0100889 i915_gem_execbuffer_move_to_active(vmas, params->request);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100890
Oscar Mateo454afeb2014-07-24 17:04:22 +0100891 return 0;
892}
893
Tvrtko Ursuline39d42f2016-04-28 09:56:58 +0100894void intel_execlists_cancel_requests(struct intel_engine_cs *engine)
Thomas Danielc86ee3a92014-11-13 10:27:05 +0000895{
Nick Hoath6d3d8272015-01-15 13:10:39 +0000896 struct drm_i915_gem_request *req, *tmp;
Tvrtko Ursuline39d42f2016-04-28 09:56:58 +0100897 LIST_HEAD(cancel_list);
Thomas Danielc86ee3a92014-11-13 10:27:05 +0000898
Chris Wilson91c8a322016-07-05 10:40:23 +0100899 WARN_ON(!mutex_is_locked(&engine->i915->drm.struct_mutex));
Thomas Danielc86ee3a92014-11-13 10:27:05 +0000900
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100901 spin_lock_bh(&engine->execlist_lock);
Tvrtko Ursuline39d42f2016-04-28 09:56:58 +0100902 list_replace_init(&engine->execlist_queue, &cancel_list);
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100903 spin_unlock_bh(&engine->execlist_lock);
Thomas Danielc86ee3a92014-11-13 10:27:05 +0000904
Tvrtko Ursuline39d42f2016-04-28 09:56:58 +0100905 list_for_each_entry_safe(req, tmp, &cancel_list, execlist_link) {
Thomas Danielc86ee3a92014-11-13 10:27:05 +0000906 list_del(&req->execlist_link);
Chris Wilsone8a261e2016-07-20 13:31:49 +0100907 i915_gem_request_put(req);
Thomas Danielc86ee3a92014-11-13 10:27:05 +0000908 }
909}
910
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000911void intel_logical_ring_stop(struct intel_engine_cs *engine)
Oscar Mateo454afeb2014-07-24 17:04:22 +0100912{
Chris Wilsonc0336662016-05-06 15:40:21 +0100913 struct drm_i915_private *dev_priv = engine->i915;
Oscar Mateo9832b9d2014-07-24 17:04:30 +0100914 int ret;
915
Tvrtko Ursulin117897f2016-03-16 11:00:40 +0000916 if (!intel_engine_initialized(engine))
Oscar Mateo9832b9d2014-07-24 17:04:30 +0100917 return;
918
Tvrtko Ursulin666796d2016-03-16 11:00:39 +0000919 ret = intel_engine_idle(engine);
Chris Wilsonf4457ae2016-04-13 17:35:08 +0100920 if (ret)
Oscar Mateo9832b9d2014-07-24 17:04:30 +0100921 DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000922 engine->name, ret);
Oscar Mateo9832b9d2014-07-24 17:04:30 +0100923
924 /* TODO: Is this correct with Execlists enabled? */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000925 I915_WRITE_MODE(engine, _MASKED_BIT_ENABLE(STOP_RING));
Chris Wilson3e7941a2016-06-30 15:33:23 +0100926 if (intel_wait_for_register(dev_priv,
927 RING_MI_MODE(engine->mmio_base),
928 MODE_IDLE, MODE_IDLE,
929 1000)) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000930 DRM_ERROR("%s :timed out trying to stop ring\n", engine->name);
Oscar Mateo9832b9d2014-07-24 17:04:30 +0100931 return;
932 }
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000933 I915_WRITE_MODE(engine, _MASKED_BIT_DISABLE(STOP_RING));
Oscar Mateo454afeb2014-07-24 17:04:22 +0100934}
935
John Harrison4866d722015-05-29 17:43:55 +0100936int logical_ring_flush_all_caches(struct drm_i915_gem_request *req)
Oscar Mateo48e29f52014-07-24 17:04:29 +0100937{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000938 struct intel_engine_cs *engine = req->engine;
Oscar Mateo48e29f52014-07-24 17:04:29 +0100939 int ret;
940
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000941 if (!engine->gpu_caches_dirty)
Oscar Mateo48e29f52014-07-24 17:04:29 +0100942 return 0;
943
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000944 ret = engine->emit_flush(req, 0, I915_GEM_GPU_DOMAINS);
Oscar Mateo48e29f52014-07-24 17:04:29 +0100945 if (ret)
946 return ret;
947
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000948 engine->gpu_caches_dirty = false;
Oscar Mateo48e29f52014-07-24 17:04:29 +0100949 return 0;
950}
951
Chris Wilsone2efd132016-05-24 14:53:34 +0100952static int intel_lr_context_pin(struct i915_gem_context *ctx,
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100953 struct intel_engine_cs *engine)
Oscar Mateodcb4c122014-11-13 10:28:10 +0000954{
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100955 struct drm_i915_private *dev_priv = ctx->i915;
Chris Wilson9021ad02016-05-24 14:53:37 +0100956 struct intel_context *ce = &ctx->engine[engine->id];
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +0100957 void *vaddr;
958 u32 *lrc_reg_state;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000959 int ret;
Oscar Mateodcb4c122014-11-13 10:28:10 +0000960
Chris Wilson91c8a322016-07-05 10:40:23 +0100961 lockdep_assert_held(&ctx->i915->drm.struct_mutex);
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000962
Chris Wilson9021ad02016-05-24 14:53:37 +0100963 if (ce->pin_count++)
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100964 return 0;
965
Chris Wilson9021ad02016-05-24 14:53:37 +0100966 ret = i915_gem_obj_ggtt_pin(ce->state, GEN8_LR_CONTEXT_ALIGN,
967 PIN_OFFSET_BIAS | GUC_WOPCM_TOP);
Nick Hoathe84fe802015-09-11 12:53:46 +0100968 if (ret)
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100969 goto err;
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000970
Chris Wilson9021ad02016-05-24 14:53:37 +0100971 vaddr = i915_gem_object_pin_map(ce->state);
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +0100972 if (IS_ERR(vaddr)) {
973 ret = PTR_ERR(vaddr);
Tvrtko Ursulin82352e92016-01-15 17:12:45 +0000974 goto unpin_ctx_obj;
975 }
976
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +0100977 lrc_reg_state = vaddr + LRC_STATE_PN * PAGE_SIZE;
978
Chris Wilson9021ad02016-05-24 14:53:37 +0100979 ret = intel_pin_and_map_ringbuffer_obj(dev_priv, ce->ringbuf);
Nick Hoathe84fe802015-09-11 12:53:46 +0100980 if (ret)
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +0100981 goto unpin_map;
Alex Daid1675192015-08-12 15:43:43 +0100982
Chris Wilson9021ad02016-05-24 14:53:37 +0100983 ce->lrc_vma = i915_gem_obj_to_ggtt(ce->state);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000984 intel_lr_context_descriptor_update(ctx, engine);
Chris Wilson9021ad02016-05-24 14:53:37 +0100985
986 lrc_reg_state[CTX_RING_BUFFER_START+1] = ce->ringbuf->vma->node.start;
987 ce->lrc_reg_state = lrc_reg_state;
988 ce->state->dirty = true;
Daniel Vettere93c28f2015-09-02 14:33:42 +0200989
Nick Hoathe84fe802015-09-11 12:53:46 +0100990 /* Invalidate GuC TLB. */
991 if (i915.enable_guc_submission)
992 I915_WRITE(GEN8_GTCR, GEN8_GTCR_INVALIDATE);
Oscar Mateodcb4c122014-11-13 10:28:10 +0000993
Chris Wilson9a6feaf2016-07-20 13:31:50 +0100994 i915_gem_context_get(ctx);
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100995 return 0;
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000996
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +0100997unpin_map:
Chris Wilson9021ad02016-05-24 14:53:37 +0100998 i915_gem_object_unpin_map(ce->state);
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000999unpin_ctx_obj:
Chris Wilson9021ad02016-05-24 14:53:37 +01001000 i915_gem_object_ggtt_unpin(ce->state);
Chris Wilson24f1d3c2016-04-28 09:56:53 +01001001err:
Chris Wilson9021ad02016-05-24 14:53:37 +01001002 ce->pin_count = 0;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001003 return ret;
Oscar Mateodcb4c122014-11-13 10:28:10 +00001004}
1005
Chris Wilsone2efd132016-05-24 14:53:34 +01001006void intel_lr_context_unpin(struct i915_gem_context *ctx,
Tvrtko Ursuline52928232016-01-28 10:29:54 +00001007 struct intel_engine_cs *engine)
Oscar Mateodcb4c122014-11-13 10:28:10 +00001008{
Chris Wilson9021ad02016-05-24 14:53:37 +01001009 struct intel_context *ce = &ctx->engine[engine->id];
Daniel Vetteraf3302b2015-12-04 17:27:15 +01001010
Chris Wilson91c8a322016-07-05 10:40:23 +01001011 lockdep_assert_held(&ctx->i915->drm.struct_mutex);
Chris Wilson9021ad02016-05-24 14:53:37 +01001012 GEM_BUG_ON(ce->pin_count == 0);
Tvrtko Ursulin321fe302016-01-28 10:29:55 +00001013
Chris Wilson9021ad02016-05-24 14:53:37 +01001014 if (--ce->pin_count)
Chris Wilson24f1d3c2016-04-28 09:56:53 +01001015 return;
1016
Chris Wilson9021ad02016-05-24 14:53:37 +01001017 intel_unpin_ringbuffer_obj(ce->ringbuf);
Chris Wilson24f1d3c2016-04-28 09:56:53 +01001018
Chris Wilson9021ad02016-05-24 14:53:37 +01001019 i915_gem_object_unpin_map(ce->state);
1020 i915_gem_object_ggtt_unpin(ce->state);
Chris Wilson24f1d3c2016-04-28 09:56:53 +01001021
Chris Wilson9021ad02016-05-24 14:53:37 +01001022 ce->lrc_vma = NULL;
1023 ce->lrc_desc = 0;
1024 ce->lrc_reg_state = NULL;
Chris Wilson24f1d3c2016-04-28 09:56:53 +01001025
Chris Wilson9a6feaf2016-07-20 13:31:50 +01001026 i915_gem_context_put(ctx);
Oscar Mateodcb4c122014-11-13 10:28:10 +00001027}
1028
John Harrisone2be4fa2015-05-29 17:43:54 +01001029static int intel_logical_ring_workarounds_emit(struct drm_i915_gem_request *req)
Michel Thierry771b9a52014-11-11 16:47:33 +00001030{
1031 int ret, i;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001032 struct intel_engine_cs *engine = req->engine;
Chris Wilson1dae2df2016-08-02 22:50:19 +01001033 struct intel_ringbuffer *ring = req->ring;
Chris Wilsonc0336662016-05-06 15:40:21 +01001034 struct i915_workarounds *w = &req->i915->workarounds;
Michel Thierry771b9a52014-11-11 16:47:33 +00001035
Boyer, Waynecd7feaa2016-01-06 17:15:29 -08001036 if (w->count == 0)
Michel Thierry771b9a52014-11-11 16:47:33 +00001037 return 0;
1038
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001039 engine->gpu_caches_dirty = true;
John Harrison4866d722015-05-29 17:43:55 +01001040 ret = logical_ring_flush_all_caches(req);
Michel Thierry771b9a52014-11-11 16:47:33 +00001041 if (ret)
1042 return ret;
1043
Chris Wilson987046a2016-04-28 09:56:46 +01001044 ret = intel_ring_begin(req, w->count * 2 + 2);
Michel Thierry771b9a52014-11-11 16:47:33 +00001045 if (ret)
1046 return ret;
1047
Chris Wilson1dae2df2016-08-02 22:50:19 +01001048 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(w->count));
Michel Thierry771b9a52014-11-11 16:47:33 +00001049 for (i = 0; i < w->count; i++) {
Chris Wilson1dae2df2016-08-02 22:50:19 +01001050 intel_ring_emit_reg(ring, w->reg[i].addr);
1051 intel_ring_emit(ring, w->reg[i].value);
Michel Thierry771b9a52014-11-11 16:47:33 +00001052 }
Chris Wilson1dae2df2016-08-02 22:50:19 +01001053 intel_ring_emit(ring, MI_NOOP);
Michel Thierry771b9a52014-11-11 16:47:33 +00001054
Chris Wilson1dae2df2016-08-02 22:50:19 +01001055 intel_ring_advance(ring);
Michel Thierry771b9a52014-11-11 16:47:33 +00001056
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001057 engine->gpu_caches_dirty = true;
John Harrison4866d722015-05-29 17:43:55 +01001058 ret = logical_ring_flush_all_caches(req);
Michel Thierry771b9a52014-11-11 16:47:33 +00001059 if (ret)
1060 return ret;
1061
1062 return 0;
1063}
1064
Arun Siluvery83b8a982015-07-08 10:27:05 +01001065#define wa_ctx_emit(batch, index, cmd) \
Arun Siluvery17ee9502015-06-19 19:07:01 +01001066 do { \
Arun Siluvery83b8a982015-07-08 10:27:05 +01001067 int __index = (index)++; \
1068 if (WARN_ON(__index >= (PAGE_SIZE / sizeof(uint32_t)))) { \
Arun Siluvery17ee9502015-06-19 19:07:01 +01001069 return -ENOSPC; \
1070 } \
Arun Siluvery83b8a982015-07-08 10:27:05 +01001071 batch[__index] = (cmd); \
Arun Siluvery17ee9502015-06-19 19:07:01 +01001072 } while (0)
1073
Ville Syrjälä8f40db72015-11-04 23:20:08 +02001074#define wa_ctx_emit_reg(batch, index, reg) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001075 wa_ctx_emit((batch), (index), i915_mmio_reg_offset(reg))
Arun Siluvery9e000842015-07-03 14:27:31 +01001076
1077/*
1078 * In this WA we need to set GEN8_L3SQCREG4[21:21] and reset it after
1079 * PIPE_CONTROL instruction. This is required for the flush to happen correctly
1080 * but there is a slight complication as this is applied in WA batch where the
1081 * values are only initialized once so we cannot take register value at the
1082 * beginning and reuse it further; hence we save its value to memory, upload a
1083 * constant value with bit21 set and then we restore it back with the saved value.
1084 * To simplify the WA, a constant value is formed by using the default value
1085 * of this register. This shouldn't be a problem because we are only modifying
1086 * it for a short period and this batch in non-premptible. We can ofcourse
1087 * use additional instructions that read the actual value of the register
1088 * at that time and set our bit of interest but it makes the WA complicated.
1089 *
1090 * This WA is also required for Gen9 so extracting as a function avoids
1091 * code duplication.
1092 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001093static inline int gen8_emit_flush_coherentl3_wa(struct intel_engine_cs *engine,
Daniel Vetter6e5248b2016-07-15 21:48:06 +02001094 uint32_t *batch,
Arun Siluvery9e000842015-07-03 14:27:31 +01001095 uint32_t index)
1096{
1097 uint32_t l3sqc4_flush = (0x40400000 | GEN8_LQSC_FLUSH_COHERENT_LINES);
1098
Arun Siluverya4106a72015-07-14 15:01:29 +01001099 /*
Mika Kuoppalafe905812016-06-07 17:19:03 +03001100 * WaDisableLSQCROPERFforOCL:skl,kbl
Arun Siluverya4106a72015-07-14 15:01:29 +01001101 * This WA is implemented in skl_init_clock_gating() but since
1102 * this batch updates GEN8_L3SQCREG4 with default value we need to
1103 * set this bit here to retain the WA during flush.
1104 */
Mika Kuoppalafe905812016-06-07 17:19:03 +03001105 if (IS_SKL_REVID(engine->i915, 0, SKL_REVID_E0) ||
1106 IS_KBL_REVID(engine->i915, 0, KBL_REVID_E0))
Arun Siluverya4106a72015-07-14 15:01:29 +01001107 l3sqc4_flush |= GEN8_LQSC_RO_PERF_DIS;
1108
Arun Siluveryf1afe242015-08-04 16:22:20 +01001109 wa_ctx_emit(batch, index, (MI_STORE_REGISTER_MEM_GEN8 |
Arun Siluvery83b8a982015-07-08 10:27:05 +01001110 MI_SRM_LRM_GLOBAL_GTT));
Ville Syrjälä8f40db72015-11-04 23:20:08 +02001111 wa_ctx_emit_reg(batch, index, GEN8_L3SQCREG4);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001112 wa_ctx_emit(batch, index, engine->scratch.gtt_offset + 256);
Arun Siluvery83b8a982015-07-08 10:27:05 +01001113 wa_ctx_emit(batch, index, 0);
Arun Siluvery9e000842015-07-03 14:27:31 +01001114
Arun Siluvery83b8a982015-07-08 10:27:05 +01001115 wa_ctx_emit(batch, index, MI_LOAD_REGISTER_IMM(1));
Ville Syrjälä8f40db72015-11-04 23:20:08 +02001116 wa_ctx_emit_reg(batch, index, GEN8_L3SQCREG4);
Arun Siluvery83b8a982015-07-08 10:27:05 +01001117 wa_ctx_emit(batch, index, l3sqc4_flush);
Arun Siluvery9e000842015-07-03 14:27:31 +01001118
Arun Siluvery83b8a982015-07-08 10:27:05 +01001119 wa_ctx_emit(batch, index, GFX_OP_PIPE_CONTROL(6));
1120 wa_ctx_emit(batch, index, (PIPE_CONTROL_CS_STALL |
1121 PIPE_CONTROL_DC_FLUSH_ENABLE));
1122 wa_ctx_emit(batch, index, 0);
1123 wa_ctx_emit(batch, index, 0);
1124 wa_ctx_emit(batch, index, 0);
1125 wa_ctx_emit(batch, index, 0);
Arun Siluvery9e000842015-07-03 14:27:31 +01001126
Arun Siluveryf1afe242015-08-04 16:22:20 +01001127 wa_ctx_emit(batch, index, (MI_LOAD_REGISTER_MEM_GEN8 |
Arun Siluvery83b8a982015-07-08 10:27:05 +01001128 MI_SRM_LRM_GLOBAL_GTT));
Ville Syrjälä8f40db72015-11-04 23:20:08 +02001129 wa_ctx_emit_reg(batch, index, GEN8_L3SQCREG4);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001130 wa_ctx_emit(batch, index, engine->scratch.gtt_offset + 256);
Arun Siluvery83b8a982015-07-08 10:27:05 +01001131 wa_ctx_emit(batch, index, 0);
Arun Siluvery9e000842015-07-03 14:27:31 +01001132
1133 return index;
1134}
1135
Arun Siluvery17ee9502015-06-19 19:07:01 +01001136static inline uint32_t wa_ctx_start(struct i915_wa_ctx_bb *wa_ctx,
1137 uint32_t offset,
1138 uint32_t start_alignment)
1139{
1140 return wa_ctx->offset = ALIGN(offset, start_alignment);
1141}
1142
1143static inline int wa_ctx_end(struct i915_wa_ctx_bb *wa_ctx,
1144 uint32_t offset,
1145 uint32_t size_alignment)
1146{
1147 wa_ctx->size = offset - wa_ctx->offset;
1148
1149 WARN(wa_ctx->size % size_alignment,
1150 "wa_ctx_bb failed sanity checks: size %d is not aligned to %d\n",
1151 wa_ctx->size, size_alignment);
1152 return 0;
1153}
1154
Daniel Vetter6e5248b2016-07-15 21:48:06 +02001155/*
1156 * Typically we only have one indirect_ctx and per_ctx batch buffer which are
1157 * initialized at the beginning and shared across all contexts but this field
1158 * helps us to have multiple batches at different offsets and select them based
1159 * on a criteria. At the moment this batch always start at the beginning of the page
1160 * and at this point we don't have multiple wa_ctx batch buffers.
Arun Siluvery17ee9502015-06-19 19:07:01 +01001161 *
Daniel Vetter6e5248b2016-07-15 21:48:06 +02001162 * The number of WA applied are not known at the beginning; we use this field
1163 * to return the no of DWORDS written.
Arun Siluvery17ee9502015-06-19 19:07:01 +01001164 *
Daniel Vetter6e5248b2016-07-15 21:48:06 +02001165 * It is to be noted that this batch does not contain MI_BATCH_BUFFER_END
1166 * so it adds NOOPs as padding to make it cacheline aligned.
1167 * MI_BATCH_BUFFER_END will be added to perctx batch and both of them together
1168 * makes a complete batch buffer.
Arun Siluvery17ee9502015-06-19 19:07:01 +01001169 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001170static int gen8_init_indirectctx_bb(struct intel_engine_cs *engine,
Arun Siluvery17ee9502015-06-19 19:07:01 +01001171 struct i915_wa_ctx_bb *wa_ctx,
Daniel Vetter6e5248b2016-07-15 21:48:06 +02001172 uint32_t *batch,
Arun Siluvery17ee9502015-06-19 19:07:01 +01001173 uint32_t *offset)
1174{
Arun Siluvery0160f052015-06-23 15:46:57 +01001175 uint32_t scratch_addr;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001176 uint32_t index = wa_ctx_start(wa_ctx, *offset, CACHELINE_DWORDS);
1177
Arun Siluvery7ad00d12015-06-19 18:37:12 +01001178 /* WaDisableCtxRestoreArbitration:bdw,chv */
Arun Siluvery83b8a982015-07-08 10:27:05 +01001179 wa_ctx_emit(batch, index, MI_ARB_ON_OFF | MI_ARB_DISABLE);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001180
Arun Siluveryc82435b2015-06-19 18:37:13 +01001181 /* WaFlushCoherentL3CacheLinesAtContextSwitch:bdw */
Chris Wilsonc0336662016-05-06 15:40:21 +01001182 if (IS_BROADWELL(engine->i915)) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001183 int rc = gen8_emit_flush_coherentl3_wa(engine, batch, index);
Andrzej Hajda604ef732015-09-21 15:33:35 +02001184 if (rc < 0)
1185 return rc;
1186 index = rc;
Arun Siluveryc82435b2015-06-19 18:37:13 +01001187 }
1188
Arun Siluvery0160f052015-06-23 15:46:57 +01001189 /* WaClearSlmSpaceAtContextSwitch:bdw,chv */
1190 /* Actual scratch location is at 128 bytes offset */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001191 scratch_addr = engine->scratch.gtt_offset + 2*CACHELINE_BYTES;
Arun Siluvery0160f052015-06-23 15:46:57 +01001192
Arun Siluvery83b8a982015-07-08 10:27:05 +01001193 wa_ctx_emit(batch, index, GFX_OP_PIPE_CONTROL(6));
1194 wa_ctx_emit(batch, index, (PIPE_CONTROL_FLUSH_L3 |
1195 PIPE_CONTROL_GLOBAL_GTT_IVB |
1196 PIPE_CONTROL_CS_STALL |
1197 PIPE_CONTROL_QW_WRITE));
1198 wa_ctx_emit(batch, index, scratch_addr);
1199 wa_ctx_emit(batch, index, 0);
1200 wa_ctx_emit(batch, index, 0);
1201 wa_ctx_emit(batch, index, 0);
Arun Siluvery0160f052015-06-23 15:46:57 +01001202
Arun Siluvery17ee9502015-06-19 19:07:01 +01001203 /* Pad to end of cacheline */
1204 while (index % CACHELINE_DWORDS)
Arun Siluvery83b8a982015-07-08 10:27:05 +01001205 wa_ctx_emit(batch, index, MI_NOOP);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001206
1207 /*
1208 * MI_BATCH_BUFFER_END is not required in Indirect ctx BB because
1209 * execution depends on the length specified in terms of cache lines
1210 * in the register CTX_RCS_INDIRECT_CTX
1211 */
1212
1213 return wa_ctx_end(wa_ctx, *offset = index, CACHELINE_DWORDS);
1214}
1215
Daniel Vetter6e5248b2016-07-15 21:48:06 +02001216/*
1217 * This batch is started immediately after indirect_ctx batch. Since we ensure
1218 * that indirect_ctx ends on a cacheline this batch is aligned automatically.
Arun Siluvery17ee9502015-06-19 19:07:01 +01001219 *
Daniel Vetter6e5248b2016-07-15 21:48:06 +02001220 * The number of DWORDS written are returned using this field.
Arun Siluvery17ee9502015-06-19 19:07:01 +01001221 *
1222 * This batch is terminated with MI_BATCH_BUFFER_END and so we need not add padding
1223 * to align it with cacheline as padding after MI_BATCH_BUFFER_END is redundant.
1224 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001225static int gen8_init_perctx_bb(struct intel_engine_cs *engine,
Arun Siluvery17ee9502015-06-19 19:07:01 +01001226 struct i915_wa_ctx_bb *wa_ctx,
Daniel Vetter6e5248b2016-07-15 21:48:06 +02001227 uint32_t *batch,
Arun Siluvery17ee9502015-06-19 19:07:01 +01001228 uint32_t *offset)
1229{
1230 uint32_t index = wa_ctx_start(wa_ctx, *offset, CACHELINE_DWORDS);
1231
Arun Siluvery7ad00d12015-06-19 18:37:12 +01001232 /* WaDisableCtxRestoreArbitration:bdw,chv */
Arun Siluvery83b8a982015-07-08 10:27:05 +01001233 wa_ctx_emit(batch, index, MI_ARB_ON_OFF | MI_ARB_ENABLE);
Arun Siluvery7ad00d12015-06-19 18:37:12 +01001234
Arun Siluvery83b8a982015-07-08 10:27:05 +01001235 wa_ctx_emit(batch, index, MI_BATCH_BUFFER_END);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001236
1237 return wa_ctx_end(wa_ctx, *offset = index, 1);
1238}
1239
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001240static int gen9_init_indirectctx_bb(struct intel_engine_cs *engine,
Arun Siluvery0504cff2015-07-14 15:01:27 +01001241 struct i915_wa_ctx_bb *wa_ctx,
Daniel Vetter6e5248b2016-07-15 21:48:06 +02001242 uint32_t *batch,
Arun Siluvery0504cff2015-07-14 15:01:27 +01001243 uint32_t *offset)
1244{
Arun Siluverya4106a72015-07-14 15:01:29 +01001245 int ret;
Arun Siluvery0504cff2015-07-14 15:01:27 +01001246 uint32_t index = wa_ctx_start(wa_ctx, *offset, CACHELINE_DWORDS);
1247
Arun Siluvery0907c8f2015-07-14 15:01:28 +01001248 /* WaDisableCtxRestoreArbitration:skl,bxt */
Chris Wilsonc0336662016-05-06 15:40:21 +01001249 if (IS_SKL_REVID(engine->i915, 0, SKL_REVID_D0) ||
1250 IS_BXT_REVID(engine->i915, 0, BXT_REVID_A1))
Arun Siluvery0907c8f2015-07-14 15:01:28 +01001251 wa_ctx_emit(batch, index, MI_ARB_ON_OFF | MI_ARB_DISABLE);
Arun Siluvery0504cff2015-07-14 15:01:27 +01001252
Arun Siluverya4106a72015-07-14 15:01:29 +01001253 /* WaFlushCoherentL3CacheLinesAtContextSwitch:skl,bxt */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001254 ret = gen8_emit_flush_coherentl3_wa(engine, batch, index);
Arun Siluverya4106a72015-07-14 15:01:29 +01001255 if (ret < 0)
1256 return ret;
1257 index = ret;
1258
Mika Kuoppala873e8172016-07-20 14:26:13 +03001259 /* WaDisableGatherAtSetShaderCommonSlice:skl,bxt,kbl */
1260 wa_ctx_emit(batch, index, MI_LOAD_REGISTER_IMM(1));
1261 wa_ctx_emit_reg(batch, index, COMMON_SLICE_CHICKEN2);
1262 wa_ctx_emit(batch, index, _MASKED_BIT_DISABLE(
1263 GEN9_DISABLE_GATHER_AT_SET_SHADER_COMMON_SLICE));
1264 wa_ctx_emit(batch, index, MI_NOOP);
1265
Mika Kuoppala066d4622016-06-07 17:19:15 +03001266 /* WaClearSlmSpaceAtContextSwitch:kbl */
1267 /* Actual scratch location is at 128 bytes offset */
1268 if (IS_KBL_REVID(engine->i915, 0, KBL_REVID_A0)) {
1269 uint32_t scratch_addr
1270 = engine->scratch.gtt_offset + 2*CACHELINE_BYTES;
1271
1272 wa_ctx_emit(batch, index, GFX_OP_PIPE_CONTROL(6));
1273 wa_ctx_emit(batch, index, (PIPE_CONTROL_FLUSH_L3 |
1274 PIPE_CONTROL_GLOBAL_GTT_IVB |
1275 PIPE_CONTROL_CS_STALL |
1276 PIPE_CONTROL_QW_WRITE));
1277 wa_ctx_emit(batch, index, scratch_addr);
1278 wa_ctx_emit(batch, index, 0);
1279 wa_ctx_emit(batch, index, 0);
1280 wa_ctx_emit(batch, index, 0);
1281 }
Tim Gore3485d992016-07-05 10:01:30 +01001282
1283 /* WaMediaPoolStateCmdInWABB:bxt */
1284 if (HAS_POOLED_EU(engine->i915)) {
1285 /*
1286 * EU pool configuration is setup along with golden context
1287 * during context initialization. This value depends on
1288 * device type (2x6 or 3x6) and needs to be updated based
1289 * on which subslice is disabled especially for 2x6
1290 * devices, however it is safe to load default
1291 * configuration of 3x6 device instead of masking off
1292 * corresponding bits because HW ignores bits of a disabled
1293 * subslice and drops down to appropriate config. Please
1294 * see render_state_setup() in i915_gem_render_state.c for
1295 * possible configurations, to avoid duplication they are
1296 * not shown here again.
1297 */
1298 u32 eu_pool_config = 0x00777000;
1299 wa_ctx_emit(batch, index, GEN9_MEDIA_POOL_STATE);
1300 wa_ctx_emit(batch, index, GEN9_MEDIA_POOL_ENABLE);
1301 wa_ctx_emit(batch, index, eu_pool_config);
1302 wa_ctx_emit(batch, index, 0);
1303 wa_ctx_emit(batch, index, 0);
1304 wa_ctx_emit(batch, index, 0);
1305 }
1306
Arun Siluvery0504cff2015-07-14 15:01:27 +01001307 /* Pad to end of cacheline */
1308 while (index % CACHELINE_DWORDS)
1309 wa_ctx_emit(batch, index, MI_NOOP);
1310
1311 return wa_ctx_end(wa_ctx, *offset = index, CACHELINE_DWORDS);
1312}
1313
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001314static int gen9_init_perctx_bb(struct intel_engine_cs *engine,
Arun Siluvery0504cff2015-07-14 15:01:27 +01001315 struct i915_wa_ctx_bb *wa_ctx,
Daniel Vetter6e5248b2016-07-15 21:48:06 +02001316 uint32_t *batch,
Arun Siluvery0504cff2015-07-14 15:01:27 +01001317 uint32_t *offset)
1318{
1319 uint32_t index = wa_ctx_start(wa_ctx, *offset, CACHELINE_DWORDS);
1320
Arun Siluvery9b014352015-07-14 15:01:30 +01001321 /* WaSetDisablePixMaskCammingAndRhwoInCommonSliceChicken:skl,bxt */
Chris Wilsonc0336662016-05-06 15:40:21 +01001322 if (IS_SKL_REVID(engine->i915, 0, SKL_REVID_B0) ||
1323 IS_BXT_REVID(engine->i915, 0, BXT_REVID_A1)) {
Arun Siluvery9b014352015-07-14 15:01:30 +01001324 wa_ctx_emit(batch, index, MI_LOAD_REGISTER_IMM(1));
Ville Syrjälä8f40db72015-11-04 23:20:08 +02001325 wa_ctx_emit_reg(batch, index, GEN9_SLICE_COMMON_ECO_CHICKEN0);
Arun Siluvery9b014352015-07-14 15:01:30 +01001326 wa_ctx_emit(batch, index,
1327 _MASKED_BIT_ENABLE(DISABLE_PIXEL_MASK_CAMMING));
1328 wa_ctx_emit(batch, index, MI_NOOP);
1329 }
1330
Tim Goreb1e429f2016-03-21 14:37:29 +00001331 /* WaClearTdlStateAckDirtyBits:bxt */
Chris Wilsonc0336662016-05-06 15:40:21 +01001332 if (IS_BXT_REVID(engine->i915, 0, BXT_REVID_B0)) {
Tim Goreb1e429f2016-03-21 14:37:29 +00001333 wa_ctx_emit(batch, index, MI_LOAD_REGISTER_IMM(4));
1334
1335 wa_ctx_emit_reg(batch, index, GEN8_STATE_ACK);
1336 wa_ctx_emit(batch, index, _MASKED_BIT_DISABLE(GEN9_SUBSLICE_TDL_ACK_BITS));
1337
1338 wa_ctx_emit_reg(batch, index, GEN9_STATE_ACK_SLICE1);
1339 wa_ctx_emit(batch, index, _MASKED_BIT_DISABLE(GEN9_SUBSLICE_TDL_ACK_BITS));
1340
1341 wa_ctx_emit_reg(batch, index, GEN9_STATE_ACK_SLICE2);
1342 wa_ctx_emit(batch, index, _MASKED_BIT_DISABLE(GEN9_SUBSLICE_TDL_ACK_BITS));
1343
1344 wa_ctx_emit_reg(batch, index, GEN7_ROW_CHICKEN2);
1345 /* dummy write to CS, mask bits are 0 to ensure the register is not modified */
1346 wa_ctx_emit(batch, index, 0x0);
1347 wa_ctx_emit(batch, index, MI_NOOP);
1348 }
1349
Arun Siluvery0907c8f2015-07-14 15:01:28 +01001350 /* WaDisableCtxRestoreArbitration:skl,bxt */
Chris Wilsonc0336662016-05-06 15:40:21 +01001351 if (IS_SKL_REVID(engine->i915, 0, SKL_REVID_D0) ||
1352 IS_BXT_REVID(engine->i915, 0, BXT_REVID_A1))
Arun Siluvery0907c8f2015-07-14 15:01:28 +01001353 wa_ctx_emit(batch, index, MI_ARB_ON_OFF | MI_ARB_ENABLE);
1354
Arun Siluvery0504cff2015-07-14 15:01:27 +01001355 wa_ctx_emit(batch, index, MI_BATCH_BUFFER_END);
1356
1357 return wa_ctx_end(wa_ctx, *offset = index, 1);
1358}
1359
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001360static int lrc_setup_wa_ctx_obj(struct intel_engine_cs *engine, u32 size)
Arun Siluvery17ee9502015-06-19 19:07:01 +01001361{
1362 int ret;
1363
Chris Wilson91c8a322016-07-05 10:40:23 +01001364 engine->wa_ctx.obj = i915_gem_object_create(&engine->i915->drm,
1365 PAGE_ALIGN(size));
Chris Wilsonfe3db792016-04-25 13:32:13 +01001366 if (IS_ERR(engine->wa_ctx.obj)) {
Arun Siluvery17ee9502015-06-19 19:07:01 +01001367 DRM_DEBUG_DRIVER("alloc LRC WA ctx backing obj failed.\n");
Chris Wilsonfe3db792016-04-25 13:32:13 +01001368 ret = PTR_ERR(engine->wa_ctx.obj);
1369 engine->wa_ctx.obj = NULL;
1370 return ret;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001371 }
1372
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001373 ret = i915_gem_obj_ggtt_pin(engine->wa_ctx.obj, PAGE_SIZE, 0);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001374 if (ret) {
1375 DRM_DEBUG_DRIVER("pin LRC WA ctx backing obj failed: %d\n",
1376 ret);
Chris Wilsonf8c417c2016-07-20 13:31:53 +01001377 i915_gem_object_put(engine->wa_ctx.obj);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001378 return ret;
1379 }
1380
1381 return 0;
1382}
1383
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001384static void lrc_destroy_wa_ctx_obj(struct intel_engine_cs *engine)
Arun Siluvery17ee9502015-06-19 19:07:01 +01001385{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001386 if (engine->wa_ctx.obj) {
1387 i915_gem_object_ggtt_unpin(engine->wa_ctx.obj);
Chris Wilsonf8c417c2016-07-20 13:31:53 +01001388 i915_gem_object_put(engine->wa_ctx.obj);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001389 engine->wa_ctx.obj = NULL;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001390 }
1391}
1392
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001393static int intel_init_workaround_bb(struct intel_engine_cs *engine)
Arun Siluvery17ee9502015-06-19 19:07:01 +01001394{
1395 int ret;
1396 uint32_t *batch;
1397 uint32_t offset;
1398 struct page *page;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001399 struct i915_ctx_workarounds *wa_ctx = &engine->wa_ctx;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001400
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001401 WARN_ON(engine->id != RCS);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001402
Arun Siluvery5e60d792015-06-23 15:50:44 +01001403 /* update this when WA for higher Gen are added */
Chris Wilsonc0336662016-05-06 15:40:21 +01001404 if (INTEL_GEN(engine->i915) > 9) {
Arun Siluvery0504cff2015-07-14 15:01:27 +01001405 DRM_ERROR("WA batch buffer is not initialized for Gen%d\n",
Chris Wilsonc0336662016-05-06 15:40:21 +01001406 INTEL_GEN(engine->i915));
Arun Siluvery5e60d792015-06-23 15:50:44 +01001407 return 0;
Arun Siluvery0504cff2015-07-14 15:01:27 +01001408 }
Arun Siluvery5e60d792015-06-23 15:50:44 +01001409
Arun Siluveryc4db7592015-06-19 18:37:11 +01001410 /* some WA perform writes to scratch page, ensure it is valid */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001411 if (engine->scratch.obj == NULL) {
1412 DRM_ERROR("scratch page not allocated for %s\n", engine->name);
Arun Siluveryc4db7592015-06-19 18:37:11 +01001413 return -EINVAL;
1414 }
1415
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001416 ret = lrc_setup_wa_ctx_obj(engine, PAGE_SIZE);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001417 if (ret) {
1418 DRM_DEBUG_DRIVER("Failed to setup context WA page: %d\n", ret);
1419 return ret;
1420 }
1421
Dave Gordon033908a2015-12-10 18:51:23 +00001422 page = i915_gem_object_get_dirty_page(wa_ctx->obj, 0);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001423 batch = kmap_atomic(page);
1424 offset = 0;
1425
Chris Wilsonc0336662016-05-06 15:40:21 +01001426 if (IS_GEN8(engine->i915)) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001427 ret = gen8_init_indirectctx_bb(engine,
Arun Siluvery17ee9502015-06-19 19:07:01 +01001428 &wa_ctx->indirect_ctx,
1429 batch,
1430 &offset);
1431 if (ret)
1432 goto out;
1433
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001434 ret = gen8_init_perctx_bb(engine,
Arun Siluvery17ee9502015-06-19 19:07:01 +01001435 &wa_ctx->per_ctx,
1436 batch,
1437 &offset);
1438 if (ret)
1439 goto out;
Chris Wilsonc0336662016-05-06 15:40:21 +01001440 } else if (IS_GEN9(engine->i915)) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001441 ret = gen9_init_indirectctx_bb(engine,
Arun Siluvery0504cff2015-07-14 15:01:27 +01001442 &wa_ctx->indirect_ctx,
1443 batch,
1444 &offset);
1445 if (ret)
1446 goto out;
1447
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001448 ret = gen9_init_perctx_bb(engine,
Arun Siluvery0504cff2015-07-14 15:01:27 +01001449 &wa_ctx->per_ctx,
1450 batch,
1451 &offset);
1452 if (ret)
1453 goto out;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001454 }
1455
1456out:
1457 kunmap_atomic(batch);
1458 if (ret)
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001459 lrc_destroy_wa_ctx_obj(engine);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001460
1461 return ret;
1462}
1463
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01001464static void lrc_init_hws(struct intel_engine_cs *engine)
1465{
Chris Wilsonc0336662016-05-06 15:40:21 +01001466 struct drm_i915_private *dev_priv = engine->i915;
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01001467
1468 I915_WRITE(RING_HWS_PGA(engine->mmio_base),
1469 (u32)engine->status_page.gfx_addr);
1470 POSTING_READ(RING_HWS_PGA(engine->mmio_base));
1471}
1472
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001473static int gen8_init_common_ring(struct intel_engine_cs *engine)
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001474{
Chris Wilsonc0336662016-05-06 15:40:21 +01001475 struct drm_i915_private *dev_priv = engine->i915;
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +00001476 unsigned int next_context_status_buffer_hw;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001477
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01001478 lrc_init_hws(engine);
Nick Hoathe84fe802015-09-11 12:53:46 +01001479
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001480 I915_WRITE_IMR(engine,
1481 ~(engine->irq_enable_mask | engine->irq_keep_mask));
1482 I915_WRITE(RING_HWSTAM(engine->mmio_base), 0xffffffff);
Oscar Mateo73d477f2014-07-24 17:04:31 +01001483
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001484 I915_WRITE(RING_MODE_GEN7(engine),
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001485 _MASKED_BIT_DISABLE(GFX_REPLAY_MODE) |
1486 _MASKED_BIT_ENABLE(GFX_RUN_LIST_ENABLE));
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001487 POSTING_READ(RING_MODE_GEN7(engine));
Michel Thierrydfc53c52015-09-28 13:25:12 +01001488
1489 /*
1490 * Instead of resetting the Context Status Buffer (CSB) read pointer to
1491 * zero, we need to read the write pointer from hardware and use its
1492 * value because "this register is power context save restored".
1493 * Effectively, these states have been observed:
1494 *
1495 * | Suspend-to-idle (freeze) | Suspend-to-RAM (mem) |
1496 * BDW | CSB regs not reset | CSB regs reset |
1497 * CHT | CSB regs not reset | CSB regs not reset |
Ben Widawsky5590a5f2016-01-05 10:30:05 -08001498 * SKL | ? | ? |
1499 * BXT | ? | ? |
Michel Thierrydfc53c52015-09-28 13:25:12 +01001500 */
Ben Widawsky5590a5f2016-01-05 10:30:05 -08001501 next_context_status_buffer_hw =
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001502 GEN8_CSB_WRITE_PTR(I915_READ(RING_CONTEXT_STATUS_PTR(engine)));
Michel Thierrydfc53c52015-09-28 13:25:12 +01001503
1504 /*
1505 * When the CSB registers are reset (also after power-up / gpu reset),
1506 * CSB write pointer is set to all 1's, which is not valid, use '5' in
1507 * this special case, so the first element read is CSB[0].
1508 */
1509 if (next_context_status_buffer_hw == GEN8_CSB_PTR_MASK)
1510 next_context_status_buffer_hw = (GEN8_CSB_ENTRIES - 1);
1511
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001512 engine->next_context_status_buffer = next_context_status_buffer_hw;
1513 DRM_DEBUG_DRIVER("Execlists enabled for %s\n", engine->name);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001514
Tomas Elffc0768c2016-03-21 16:26:59 +00001515 intel_engine_init_hangcheck(engine);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001516
Peter Antoine0ccdacf2016-04-13 15:03:25 +01001517 return intel_mocs_init_engine(engine);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001518}
1519
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001520static int gen8_init_render_ring(struct intel_engine_cs *engine)
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001521{
Chris Wilsonc0336662016-05-06 15:40:21 +01001522 struct drm_i915_private *dev_priv = engine->i915;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001523 int ret;
1524
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001525 ret = gen8_init_common_ring(engine);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001526 if (ret)
1527 return ret;
1528
1529 /* We need to disable the AsyncFlip performance optimisations in order
1530 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
1531 * programmed to '1' on all products.
1532 *
1533 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv,bdw,chv
1534 */
1535 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
1536
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001537 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
1538
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001539 return init_workarounds_ring(engine);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001540}
1541
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001542static int gen9_init_render_ring(struct intel_engine_cs *engine)
Damien Lespiau82ef8222015-02-09 19:33:08 +00001543{
1544 int ret;
1545
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001546 ret = gen8_init_common_ring(engine);
Damien Lespiau82ef8222015-02-09 19:33:08 +00001547 if (ret)
1548 return ret;
1549
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001550 return init_workarounds_ring(engine);
Damien Lespiau82ef8222015-02-09 19:33:08 +00001551}
1552
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001553static int intel_logical_ring_emit_pdps(struct drm_i915_gem_request *req)
1554{
1555 struct i915_hw_ppgtt *ppgtt = req->ctx->ppgtt;
Chris Wilson1dae2df2016-08-02 22:50:19 +01001556 struct intel_ringbuffer *ring = req->ring;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001557 struct intel_engine_cs *engine = req->engine;
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001558 const int num_lri_cmds = GEN8_LEGACY_PDPES * 2;
1559 int i, ret;
1560
Chris Wilson987046a2016-04-28 09:56:46 +01001561 ret = intel_ring_begin(req, num_lri_cmds * 2 + 2);
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001562 if (ret)
1563 return ret;
1564
Chris Wilsonb5321f32016-08-02 22:50:18 +01001565 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(num_lri_cmds));
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001566 for (i = GEN8_LEGACY_PDPES - 1; i >= 0; i--) {
1567 const dma_addr_t pd_daddr = i915_page_dir_dma_addr(ppgtt, i);
1568
Chris Wilsonb5321f32016-08-02 22:50:18 +01001569 intel_ring_emit_reg(ring, GEN8_RING_PDP_UDW(engine, i));
1570 intel_ring_emit(ring, upper_32_bits(pd_daddr));
1571 intel_ring_emit_reg(ring, GEN8_RING_PDP_LDW(engine, i));
1572 intel_ring_emit(ring, lower_32_bits(pd_daddr));
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001573 }
1574
Chris Wilsonb5321f32016-08-02 22:50:18 +01001575 intel_ring_emit(ring, MI_NOOP);
1576 intel_ring_advance(ring);
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001577
1578 return 0;
1579}
1580
John Harrisonbe795fc2015-05-29 17:44:03 +01001581static int gen8_emit_bb_start(struct drm_i915_gem_request *req,
John Harrison8e004ef2015-02-13 11:48:10 +00001582 u64 offset, unsigned dispatch_flags)
Oscar Mateo15648582014-07-24 17:04:32 +01001583{
Chris Wilson1dae2df2016-08-02 22:50:19 +01001584 struct intel_ringbuffer *ring = req->ring;
John Harrison8e004ef2015-02-13 11:48:10 +00001585 bool ppgtt = !(dispatch_flags & I915_DISPATCH_SECURE);
Oscar Mateo15648582014-07-24 17:04:32 +01001586 int ret;
1587
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001588 /* Don't rely in hw updating PDPs, specially in lite-restore.
1589 * Ideally, we should set Force PD Restore in ctx descriptor,
1590 * but we can't. Force Restore would be a second option, but
1591 * it is unsafe in case of lite-restore (because the ctx is
Michel Thierry2dba3232015-07-30 11:06:23 +01001592 * not idle). PML4 is allocated during ppgtt init so this is
1593 * not needed in 48-bit.*/
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001594 if (req->ctx->ppgtt &&
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001595 (intel_engine_flag(req->engine) & req->ctx->ppgtt->pd_dirty_rings)) {
Zhiyuan Lv331f38e2015-08-28 15:41:14 +08001596 if (!USES_FULL_48BIT_PPGTT(req->i915) &&
Chris Wilsonc0336662016-05-06 15:40:21 +01001597 !intel_vgpu_active(req->i915)) {
Michel Thierry2dba3232015-07-30 11:06:23 +01001598 ret = intel_logical_ring_emit_pdps(req);
1599 if (ret)
1600 return ret;
1601 }
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001602
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001603 req->ctx->ppgtt->pd_dirty_rings &= ~intel_engine_flag(req->engine);
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001604 }
1605
Chris Wilson987046a2016-04-28 09:56:46 +01001606 ret = intel_ring_begin(req, 4);
Oscar Mateo15648582014-07-24 17:04:32 +01001607 if (ret)
1608 return ret;
1609
1610 /* FIXME(BDW): Address space and security selectors. */
Chris Wilsonb5321f32016-08-02 22:50:18 +01001611 intel_ring_emit(ring, MI_BATCH_BUFFER_START_GEN8 |
1612 (ppgtt<<8) |
1613 (dispatch_flags & I915_DISPATCH_RS ?
1614 MI_BATCH_RESOURCE_STREAMER : 0));
1615 intel_ring_emit(ring, lower_32_bits(offset));
1616 intel_ring_emit(ring, upper_32_bits(offset));
1617 intel_ring_emit(ring, MI_NOOP);
1618 intel_ring_advance(ring);
Oscar Mateo15648582014-07-24 17:04:32 +01001619
1620 return 0;
1621}
1622
Chris Wilson31bb59c2016-07-01 17:23:27 +01001623static void gen8_logical_ring_enable_irq(struct intel_engine_cs *engine)
Oscar Mateo73d477f2014-07-24 17:04:31 +01001624{
Chris Wilsonc0336662016-05-06 15:40:21 +01001625 struct drm_i915_private *dev_priv = engine->i915;
Chris Wilson31bb59c2016-07-01 17:23:27 +01001626 I915_WRITE_IMR(engine,
1627 ~(engine->irq_enable_mask | engine->irq_keep_mask));
1628 POSTING_READ_FW(RING_IMR(engine->mmio_base));
Oscar Mateo73d477f2014-07-24 17:04:31 +01001629}
1630
Chris Wilson31bb59c2016-07-01 17:23:27 +01001631static void gen8_logical_ring_disable_irq(struct intel_engine_cs *engine)
Oscar Mateo73d477f2014-07-24 17:04:31 +01001632{
Chris Wilsonc0336662016-05-06 15:40:21 +01001633 struct drm_i915_private *dev_priv = engine->i915;
Chris Wilson31bb59c2016-07-01 17:23:27 +01001634 I915_WRITE_IMR(engine, ~engine->irq_keep_mask);
Oscar Mateo73d477f2014-07-24 17:04:31 +01001635}
1636
John Harrison7deb4d32015-05-29 17:43:59 +01001637static int gen8_emit_flush(struct drm_i915_gem_request *request,
Oscar Mateo47122742014-07-24 17:04:28 +01001638 u32 invalidate_domains,
1639 u32 unused)
1640{
Chris Wilson1dae2df2016-08-02 22:50:19 +01001641 struct intel_ringbuffer *ring = request->ring;
Oscar Mateo47122742014-07-24 17:04:28 +01001642 uint32_t cmd;
1643 int ret;
1644
Chris Wilson987046a2016-04-28 09:56:46 +01001645 ret = intel_ring_begin(request, 4);
Oscar Mateo47122742014-07-24 17:04:28 +01001646 if (ret)
1647 return ret;
1648
1649 cmd = MI_FLUSH_DW + 1;
1650
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00001651 /* We always require a command barrier so that subsequent
1652 * commands, such as breadcrumb interrupts, are strictly ordered
1653 * wrt the contents of the write cache being flushed to memory
1654 * (and thus being coherent from the CPU).
1655 */
1656 cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
1657
1658 if (invalidate_domains & I915_GEM_GPU_DOMAINS) {
1659 cmd |= MI_INVALIDATE_TLB;
Chris Wilson1dae2df2016-08-02 22:50:19 +01001660 if (request->engine->id == VCS)
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00001661 cmd |= MI_INVALIDATE_BSD;
Oscar Mateo47122742014-07-24 17:04:28 +01001662 }
1663
Chris Wilsonb5321f32016-08-02 22:50:18 +01001664 intel_ring_emit(ring, cmd);
1665 intel_ring_emit(ring,
1666 I915_GEM_HWS_SCRATCH_ADDR |
1667 MI_FLUSH_DW_USE_GTT);
1668 intel_ring_emit(ring, 0); /* upper addr */
1669 intel_ring_emit(ring, 0); /* value */
1670 intel_ring_advance(ring);
Oscar Mateo47122742014-07-24 17:04:28 +01001671
1672 return 0;
1673}
1674
John Harrison7deb4d32015-05-29 17:43:59 +01001675static int gen8_emit_flush_render(struct drm_i915_gem_request *request,
Oscar Mateo47122742014-07-24 17:04:28 +01001676 u32 invalidate_domains,
1677 u32 flush_domains)
1678{
Chris Wilson1dae2df2016-08-02 22:50:19 +01001679 struct intel_ringbuffer *ring = request->ring;
Chris Wilsonb5321f32016-08-02 22:50:18 +01001680 struct intel_engine_cs *engine = request->engine;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001681 u32 scratch_addr = engine->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001682 bool vf_flush_wa = false, dc_flush_wa = false;
Oscar Mateo47122742014-07-24 17:04:28 +01001683 u32 flags = 0;
1684 int ret;
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001685 int len;
Oscar Mateo47122742014-07-24 17:04:28 +01001686
1687 flags |= PIPE_CONTROL_CS_STALL;
1688
1689 if (flush_domains) {
1690 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
1691 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Francisco Jerez965fd602016-01-13 18:59:39 -08001692 flags |= PIPE_CONTROL_DC_FLUSH_ENABLE;
Chris Wilson40a24482015-08-21 16:08:41 +01001693 flags |= PIPE_CONTROL_FLUSH_ENABLE;
Oscar Mateo47122742014-07-24 17:04:28 +01001694 }
1695
1696 if (invalidate_domains) {
1697 flags |= PIPE_CONTROL_TLB_INVALIDATE;
1698 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
1699 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
1700 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
1701 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
1702 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
1703 flags |= PIPE_CONTROL_QW_WRITE;
1704 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Oscar Mateo47122742014-07-24 17:04:28 +01001705
Ben Widawsky1a5a9ce2015-12-17 09:49:57 -08001706 /*
1707 * On GEN9: before VF_CACHE_INVALIDATE we need to emit a NULL
1708 * pipe control.
1709 */
Chris Wilsonc0336662016-05-06 15:40:21 +01001710 if (IS_GEN9(request->i915))
Ben Widawsky1a5a9ce2015-12-17 09:49:57 -08001711 vf_flush_wa = true;
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001712
1713 /* WaForGAMHang:kbl */
1714 if (IS_KBL_REVID(request->i915, 0, KBL_REVID_B0))
1715 dc_flush_wa = true;
Ben Widawsky1a5a9ce2015-12-17 09:49:57 -08001716 }
Imre Deak9647ff32015-01-25 13:27:11 -08001717
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001718 len = 6;
1719
1720 if (vf_flush_wa)
1721 len += 6;
1722
1723 if (dc_flush_wa)
1724 len += 12;
1725
1726 ret = intel_ring_begin(request, len);
Oscar Mateo47122742014-07-24 17:04:28 +01001727 if (ret)
1728 return ret;
1729
Imre Deak9647ff32015-01-25 13:27:11 -08001730 if (vf_flush_wa) {
Chris Wilsonb5321f32016-08-02 22:50:18 +01001731 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
1732 intel_ring_emit(ring, 0);
1733 intel_ring_emit(ring, 0);
1734 intel_ring_emit(ring, 0);
1735 intel_ring_emit(ring, 0);
1736 intel_ring_emit(ring, 0);
Imre Deak9647ff32015-01-25 13:27:11 -08001737 }
1738
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001739 if (dc_flush_wa) {
Chris Wilsonb5321f32016-08-02 22:50:18 +01001740 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
1741 intel_ring_emit(ring, PIPE_CONTROL_DC_FLUSH_ENABLE);
1742 intel_ring_emit(ring, 0);
1743 intel_ring_emit(ring, 0);
1744 intel_ring_emit(ring, 0);
1745 intel_ring_emit(ring, 0);
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001746 }
1747
Chris Wilsonb5321f32016-08-02 22:50:18 +01001748 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
1749 intel_ring_emit(ring, flags);
1750 intel_ring_emit(ring, scratch_addr);
1751 intel_ring_emit(ring, 0);
1752 intel_ring_emit(ring, 0);
1753 intel_ring_emit(ring, 0);
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001754
1755 if (dc_flush_wa) {
Chris Wilsonb5321f32016-08-02 22:50:18 +01001756 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
1757 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL);
1758 intel_ring_emit(ring, 0);
1759 intel_ring_emit(ring, 0);
1760 intel_ring_emit(ring, 0);
1761 intel_ring_emit(ring, 0);
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001762 }
1763
Chris Wilsonb5321f32016-08-02 22:50:18 +01001764 intel_ring_advance(ring);
Oscar Mateo47122742014-07-24 17:04:28 +01001765
1766 return 0;
1767}
1768
Chris Wilsonc04e0f32016-04-09 10:57:54 +01001769static void bxt_a_seqno_barrier(struct intel_engine_cs *engine)
Imre Deak319404d2015-08-14 18:35:27 +03001770{
Imre Deak319404d2015-08-14 18:35:27 +03001771 /*
1772 * On BXT A steppings there is a HW coherency issue whereby the
1773 * MI_STORE_DATA_IMM storing the completed request's seqno
1774 * occasionally doesn't invalidate the CPU cache. Work around this by
1775 * clflushing the corresponding cacheline whenever the caller wants
1776 * the coherency to be guaranteed. Note that this cacheline is known
1777 * to be clean at this point, since we only write it in
1778 * bxt_a_set_seqno(), where we also do a clflush after the write. So
1779 * this clflush in practice becomes an invalidate operation.
1780 */
Chris Wilsonc04e0f32016-04-09 10:57:54 +01001781 intel_flush_status_page(engine, I915_GEM_HWS_INDEX);
Imre Deak319404d2015-08-14 18:35:27 +03001782}
1783
Chris Wilson7c17d372016-01-20 15:43:35 +02001784/*
1785 * Reserve space for 2 NOOPs at the end of each request to be
1786 * used as a workaround for not being allowed to do lite
1787 * restore with HEAD==TAIL (WaIdleLiteRestore).
1788 */
1789#define WA_TAIL_DWORDS 2
1790
John Harrisonc4e76632015-05-29 17:44:01 +01001791static int gen8_emit_request(struct drm_i915_gem_request *request)
Oscar Mateo4da46e12014-07-24 17:04:27 +01001792{
Chris Wilson1dae2df2016-08-02 22:50:19 +01001793 struct intel_ringbuffer *ring = request->ring;
Oscar Mateo4da46e12014-07-24 17:04:27 +01001794 int ret;
1795
Chris Wilson987046a2016-04-28 09:56:46 +01001796 ret = intel_ring_begin(request, 6 + WA_TAIL_DWORDS);
Oscar Mateo4da46e12014-07-24 17:04:27 +01001797 if (ret)
1798 return ret;
1799
Chris Wilson7c17d372016-01-20 15:43:35 +02001800 /* w/a: bit 5 needs to be zero for MI_FLUSH_DW address. */
1801 BUILD_BUG_ON(I915_GEM_HWS_INDEX_ADDR & (1 << 5));
Oscar Mateo4da46e12014-07-24 17:04:27 +01001802
Chris Wilsonb5321f32016-08-02 22:50:18 +01001803 intel_ring_emit(ring, (MI_FLUSH_DW + 1) | MI_FLUSH_DW_OP_STOREDW);
1804 intel_ring_emit(ring,
1805 intel_hws_seqno_address(request->engine) |
1806 MI_FLUSH_DW_USE_GTT);
1807 intel_ring_emit(ring, 0);
1808 intel_ring_emit(ring, request->fence.seqno);
1809 intel_ring_emit(ring, MI_USER_INTERRUPT);
1810 intel_ring_emit(ring, MI_NOOP);
Chris Wilson7c17d372016-01-20 15:43:35 +02001811 return intel_logical_ring_advance_and_submit(request);
1812}
Oscar Mateo4da46e12014-07-24 17:04:27 +01001813
Chris Wilson7c17d372016-01-20 15:43:35 +02001814static int gen8_emit_request_render(struct drm_i915_gem_request *request)
1815{
Chris Wilson1dae2df2016-08-02 22:50:19 +01001816 struct intel_ringbuffer *ring = request->ring;
Chris Wilson7c17d372016-01-20 15:43:35 +02001817 int ret;
1818
Chris Wilson987046a2016-04-28 09:56:46 +01001819 ret = intel_ring_begin(request, 8 + WA_TAIL_DWORDS);
Chris Wilson7c17d372016-01-20 15:43:35 +02001820 if (ret)
1821 return ret;
1822
Michał Winiarskice81a652016-04-12 15:51:55 +02001823 /* We're using qword write, seqno should be aligned to 8 bytes. */
1824 BUILD_BUG_ON(I915_GEM_HWS_INDEX & 1);
1825
Chris Wilson7c17d372016-01-20 15:43:35 +02001826 /* w/a for post sync ops following a GPGPU operation we
1827 * need a prior CS_STALL, which is emitted by the flush
1828 * following the batch.
Michel Thierry53292cd2015-04-15 18:11:33 +01001829 */
Chris Wilsonb5321f32016-08-02 22:50:18 +01001830 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
1831 intel_ring_emit(ring,
1832 (PIPE_CONTROL_GLOBAL_GTT_IVB |
1833 PIPE_CONTROL_CS_STALL |
1834 PIPE_CONTROL_QW_WRITE));
1835 intel_ring_emit(ring, intel_hws_seqno_address(request->engine));
1836 intel_ring_emit(ring, 0);
1837 intel_ring_emit(ring, i915_gem_request_get_seqno(request));
Michał Winiarskice81a652016-04-12 15:51:55 +02001838 /* We're thrashing one dword of HWS. */
Chris Wilsonb5321f32016-08-02 22:50:18 +01001839 intel_ring_emit(ring, 0);
1840 intel_ring_emit(ring, MI_USER_INTERRUPT);
1841 intel_ring_emit(ring, MI_NOOP);
Chris Wilson7c17d372016-01-20 15:43:35 +02001842 return intel_logical_ring_advance_and_submit(request);
Oscar Mateo4da46e12014-07-24 17:04:27 +01001843}
1844
John Harrisonbe013632015-05-29 17:43:45 +01001845static int intel_lr_context_render_state_init(struct drm_i915_gem_request *req)
Damien Lespiaucef437a2015-02-10 19:32:19 +00001846{
Damien Lespiaucef437a2015-02-10 19:32:19 +00001847 struct render_state so;
Damien Lespiaucef437a2015-02-10 19:32:19 +00001848 int ret;
1849
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001850 ret = i915_gem_render_state_prepare(req->engine, &so);
Damien Lespiaucef437a2015-02-10 19:32:19 +00001851 if (ret)
1852 return ret;
1853
1854 if (so.rodata == NULL)
1855 return 0;
1856
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001857 ret = req->engine->emit_bb_start(req, so.ggtt_offset,
John Harrisonbe013632015-05-29 17:43:45 +01001858 I915_DISPATCH_SECURE);
Damien Lespiaucef437a2015-02-10 19:32:19 +00001859 if (ret)
1860 goto out;
1861
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001862 ret = req->engine->emit_bb_start(req,
Arun Siluvery84e81022015-07-20 10:46:10 +01001863 (so.ggtt_offset + so.aux_batch_offset),
1864 I915_DISPATCH_SECURE);
1865 if (ret)
1866 goto out;
1867
John Harrisonb2af0372015-05-29 17:43:50 +01001868 i915_vma_move_to_active(i915_gem_obj_to_ggtt(so.obj), req);
Damien Lespiaucef437a2015-02-10 19:32:19 +00001869
Damien Lespiaucef437a2015-02-10 19:32:19 +00001870out:
1871 i915_gem_render_state_fini(&so);
1872 return ret;
1873}
1874
John Harrison87531812015-05-29 17:43:44 +01001875static int gen8_init_rcs_context(struct drm_i915_gem_request *req)
Thomas Daniele7778be2014-12-02 12:50:48 +00001876{
1877 int ret;
1878
John Harrisone2be4fa2015-05-29 17:43:54 +01001879 ret = intel_logical_ring_workarounds_emit(req);
Thomas Daniele7778be2014-12-02 12:50:48 +00001880 if (ret)
1881 return ret;
1882
Peter Antoine3bbaba02015-07-10 20:13:11 +03001883 ret = intel_rcs_context_init_mocs(req);
1884 /*
1885 * Failing to program the MOCS is non-fatal.The system will not
1886 * run at peak performance. So generate an error and carry on.
1887 */
1888 if (ret)
1889 DRM_ERROR("MOCS failed to program: expect performance issues.\n");
1890
John Harrisonbe013632015-05-29 17:43:45 +01001891 return intel_lr_context_render_state_init(req);
Thomas Daniele7778be2014-12-02 12:50:48 +00001892}
1893
Oscar Mateo73e4d072014-07-24 17:04:48 +01001894/**
1895 * intel_logical_ring_cleanup() - deallocate the Engine Command Streamer
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001896 * @engine: Engine Command Streamer.
Oscar Mateo73e4d072014-07-24 17:04:48 +01001897 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001898void intel_logical_ring_cleanup(struct intel_engine_cs *engine)
Oscar Mateo454afeb2014-07-24 17:04:22 +01001899{
John Harrison6402c332014-10-31 12:00:26 +00001900 struct drm_i915_private *dev_priv;
Oscar Mateo9832b9d2014-07-24 17:04:30 +01001901
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00001902 if (!intel_engine_initialized(engine))
Oscar Mateo48d82382014-07-24 17:04:23 +01001903 return;
1904
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +01001905 /*
1906 * Tasklet cannot be active at this point due intel_mark_active/idle
1907 * so this is just for documentation.
1908 */
1909 if (WARN_ON(test_bit(TASKLET_STATE_SCHED, &engine->irq_tasklet.state)))
1910 tasklet_kill(&engine->irq_tasklet);
1911
Chris Wilsonc0336662016-05-06 15:40:21 +01001912 dev_priv = engine->i915;
John Harrison6402c332014-10-31 12:00:26 +00001913
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001914 if (engine->buffer) {
1915 intel_logical_ring_stop(engine);
1916 WARN_ON((I915_READ_MODE(engine) & MODE_IDLE) == 0);
Dave Gordonb0366a52015-12-08 15:02:36 +00001917 }
Oscar Mateo48d82382014-07-24 17:04:23 +01001918
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001919 if (engine->cleanup)
1920 engine->cleanup(engine);
Oscar Mateo48d82382014-07-24 17:04:23 +01001921
Chris Wilson33a051a2016-07-27 09:07:26 +01001922 intel_engine_cleanup_cmd_parser(engine);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001923 i915_gem_batch_pool_fini(&engine->batch_pool);
Oscar Mateo48d82382014-07-24 17:04:23 +01001924
Chris Wilson688e6c72016-07-01 17:23:15 +01001925 intel_engine_fini_breadcrumbs(engine);
1926
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001927 if (engine->status_page.obj) {
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001928 i915_gem_object_unpin_map(engine->status_page.obj);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001929 engine->status_page.obj = NULL;
Oscar Mateo48d82382014-07-24 17:04:23 +01001930 }
Chris Wilson24f1d3c2016-04-28 09:56:53 +01001931 intel_lr_context_unpin(dev_priv->kernel_context, engine);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001932
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001933 engine->idle_lite_restore_wa = 0;
1934 engine->disable_lite_restore_wa = false;
1935 engine->ctx_desc_template = 0;
Tvrtko Ursulinca825802016-01-15 15:10:27 +00001936
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001937 lrc_destroy_wa_ctx_obj(engine);
Chris Wilsonc0336662016-05-06 15:40:21 +01001938 engine->i915 = NULL;
Oscar Mateo454afeb2014-07-24 17:04:22 +01001939}
1940
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00001941static void
Chris Wilsone1382ef2016-05-06 15:40:20 +01001942logical_ring_default_vfuncs(struct intel_engine_cs *engine)
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00001943{
1944 /* Default vfuncs which can be overriden by each engine. */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001945 engine->init_hw = gen8_init_common_ring;
1946 engine->emit_request = gen8_emit_request;
1947 engine->emit_flush = gen8_emit_flush;
Chris Wilson31bb59c2016-07-01 17:23:27 +01001948 engine->irq_enable = gen8_logical_ring_enable_irq;
1949 engine->irq_disable = gen8_logical_ring_disable_irq;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001950 engine->emit_bb_start = gen8_emit_bb_start;
Chris Wilson1b7744e2016-07-01 17:23:17 +01001951 if (IS_BXT_REVID(engine->i915, 0, BXT_REVID_A1))
Chris Wilsonc04e0f32016-04-09 10:57:54 +01001952 engine->irq_seqno_barrier = bxt_a_seqno_barrier;
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00001953}
1954
Tvrtko Ursulind9f3af92016-01-12 17:32:35 +00001955static inline void
Dave Gordonc2c7f242016-07-13 16:03:35 +01001956logical_ring_default_irqs(struct intel_engine_cs *engine)
Tvrtko Ursulind9f3af92016-01-12 17:32:35 +00001957{
Dave Gordonc2c7f242016-07-13 16:03:35 +01001958 unsigned shift = engine->irq_shift;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001959 engine->irq_enable_mask = GT_RENDER_USER_INTERRUPT << shift;
1960 engine->irq_keep_mask = GT_CONTEXT_SWITCH_INTERRUPT << shift;
Tvrtko Ursulind9f3af92016-01-12 17:32:35 +00001961}
1962
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001963static int
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01001964lrc_setup_hws(struct intel_engine_cs *engine,
1965 struct drm_i915_gem_object *dctx_obj)
1966{
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001967 void *hws;
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01001968
1969 /* The HWSP is part of the default context object in LRC mode. */
1970 engine->status_page.gfx_addr = i915_gem_obj_ggtt_offset(dctx_obj) +
1971 LRC_PPHWSP_PN * PAGE_SIZE;
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001972 hws = i915_gem_object_pin_map(dctx_obj);
1973 if (IS_ERR(hws))
1974 return PTR_ERR(hws);
1975 engine->status_page.page_addr = hws + LRC_PPHWSP_PN * PAGE_SIZE;
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01001976 engine->status_page.obj = dctx_obj;
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001977
1978 return 0;
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01001979}
1980
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01001981static void
1982logical_ring_setup(struct intel_engine_cs *engine)
1983{
1984 struct drm_i915_private *dev_priv = engine->i915;
1985 enum forcewake_domains fw_domains;
1986
Tvrtko Ursulin019bf272016-07-13 16:03:41 +01001987 intel_engine_setup_common(engine);
1988
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01001989 /* Intentionally left blank. */
1990 engine->buffer = NULL;
1991
1992 fw_domains = intel_uncore_forcewake_for_reg(dev_priv,
1993 RING_ELSP(engine),
1994 FW_REG_WRITE);
1995
1996 fw_domains |= intel_uncore_forcewake_for_reg(dev_priv,
1997 RING_CONTEXT_STATUS_PTR(engine),
1998 FW_REG_READ | FW_REG_WRITE);
1999
2000 fw_domains |= intel_uncore_forcewake_for_reg(dev_priv,
2001 RING_CONTEXT_STATUS_BUF_BASE(engine),
2002 FW_REG_READ);
2003
2004 engine->fw_domains = fw_domains;
2005
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01002006 tasklet_init(&engine->irq_tasklet,
2007 intel_lrc_irq_handler, (unsigned long)engine);
2008
2009 logical_ring_init_platform_invariants(engine);
2010 logical_ring_default_vfuncs(engine);
2011 logical_ring_default_irqs(engine);
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01002012}
2013
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002014static int
2015logical_ring_init(struct intel_engine_cs *engine)
2016{
2017 struct i915_gem_context *dctx = engine->i915->kernel_context;
2018 int ret;
2019
Tvrtko Ursulin019bf272016-07-13 16:03:41 +01002020 ret = intel_engine_init_common(engine);
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002021 if (ret)
2022 goto error;
2023
2024 ret = execlists_context_deferred_alloc(dctx, engine);
2025 if (ret)
2026 goto error;
2027
2028 /* As this is the default context, always pin it */
2029 ret = intel_lr_context_pin(dctx, engine);
2030 if (ret) {
2031 DRM_ERROR("Failed to pin context for %s: %d\n",
2032 engine->name, ret);
2033 goto error;
2034 }
2035
2036 /* And setup the hardware status page. */
2037 ret = lrc_setup_hws(engine, dctx->engine[engine->id].state);
2038 if (ret) {
2039 DRM_ERROR("Failed to set up hws %s: %d\n", engine->name, ret);
2040 goto error;
2041 }
2042
2043 return 0;
2044
2045error:
2046 intel_logical_ring_cleanup(engine);
2047 return ret;
2048}
2049
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +01002050int logical_render_ring_init(struct intel_engine_cs *engine)
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002051{
2052 struct drm_i915_private *dev_priv = engine->i915;
2053 int ret;
2054
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01002055 logical_ring_setup(engine);
2056
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002057 if (HAS_L3_DPF(dev_priv))
2058 engine->irq_keep_mask |= GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
2059
2060 /* Override some for render ring. */
2061 if (INTEL_GEN(dev_priv) >= 9)
2062 engine->init_hw = gen9_init_render_ring;
2063 else
2064 engine->init_hw = gen8_init_render_ring;
2065 engine->init_context = gen8_init_rcs_context;
2066 engine->cleanup = intel_fini_pipe_control;
2067 engine->emit_flush = gen8_emit_flush_render;
2068 engine->emit_request = gen8_emit_request_render;
2069
Chris Wilson7d5ea802016-07-01 17:23:20 +01002070 ret = intel_init_pipe_control(engine, 4096);
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002071 if (ret)
2072 return ret;
2073
2074 ret = intel_init_workaround_bb(engine);
2075 if (ret) {
2076 /*
2077 * We continue even if we fail to initialize WA batch
2078 * because we only expect rare glitches but nothing
2079 * critical to prevent us from using GPU
2080 */
2081 DRM_ERROR("WA batch buffer initialization failed: %d\n",
2082 ret);
2083 }
2084
2085 ret = logical_ring_init(engine);
2086 if (ret) {
2087 lrc_destroy_wa_ctx_obj(engine);
2088 }
2089
2090 return ret;
2091}
2092
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +01002093int logical_xcs_ring_init(struct intel_engine_cs *engine)
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01002094{
2095 logical_ring_setup(engine);
2096
2097 return logical_ring_init(engine);
2098}
2099
Jeff McGee0cea6502015-02-13 10:27:56 -06002100static u32
Chris Wilsonc0336662016-05-06 15:40:21 +01002101make_rpcs(struct drm_i915_private *dev_priv)
Jeff McGee0cea6502015-02-13 10:27:56 -06002102{
2103 u32 rpcs = 0;
2104
2105 /*
2106 * No explicit RPCS request is needed to ensure full
2107 * slice/subslice/EU enablement prior to Gen9.
2108 */
Chris Wilsonc0336662016-05-06 15:40:21 +01002109 if (INTEL_GEN(dev_priv) < 9)
Jeff McGee0cea6502015-02-13 10:27:56 -06002110 return 0;
2111
2112 /*
2113 * Starting in Gen9, render power gating can leave
2114 * slice/subslice/EU in a partially enabled state. We
2115 * must make an explicit request through RPCS for full
2116 * enablement.
2117 */
Chris Wilsonc0336662016-05-06 15:40:21 +01002118 if (INTEL_INFO(dev_priv)->has_slice_pg) {
Jeff McGee0cea6502015-02-13 10:27:56 -06002119 rpcs |= GEN8_RPCS_S_CNT_ENABLE;
Chris Wilsonc0336662016-05-06 15:40:21 +01002120 rpcs |= INTEL_INFO(dev_priv)->slice_total <<
Jeff McGee0cea6502015-02-13 10:27:56 -06002121 GEN8_RPCS_S_CNT_SHIFT;
2122 rpcs |= GEN8_RPCS_ENABLE;
2123 }
2124
Chris Wilsonc0336662016-05-06 15:40:21 +01002125 if (INTEL_INFO(dev_priv)->has_subslice_pg) {
Jeff McGee0cea6502015-02-13 10:27:56 -06002126 rpcs |= GEN8_RPCS_SS_CNT_ENABLE;
Chris Wilsonc0336662016-05-06 15:40:21 +01002127 rpcs |= INTEL_INFO(dev_priv)->subslice_per_slice <<
Jeff McGee0cea6502015-02-13 10:27:56 -06002128 GEN8_RPCS_SS_CNT_SHIFT;
2129 rpcs |= GEN8_RPCS_ENABLE;
2130 }
2131
Chris Wilsonc0336662016-05-06 15:40:21 +01002132 if (INTEL_INFO(dev_priv)->has_eu_pg) {
2133 rpcs |= INTEL_INFO(dev_priv)->eu_per_subslice <<
Jeff McGee0cea6502015-02-13 10:27:56 -06002134 GEN8_RPCS_EU_MIN_SHIFT;
Chris Wilsonc0336662016-05-06 15:40:21 +01002135 rpcs |= INTEL_INFO(dev_priv)->eu_per_subslice <<
Jeff McGee0cea6502015-02-13 10:27:56 -06002136 GEN8_RPCS_EU_MAX_SHIFT;
2137 rpcs |= GEN8_RPCS_ENABLE;
2138 }
2139
2140 return rpcs;
2141}
2142
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002143static u32 intel_lr_indirect_ctx_offset(struct intel_engine_cs *engine)
Michel Thierry71562912016-02-23 10:31:49 +00002144{
2145 u32 indirect_ctx_offset;
2146
Chris Wilsonc0336662016-05-06 15:40:21 +01002147 switch (INTEL_GEN(engine->i915)) {
Michel Thierry71562912016-02-23 10:31:49 +00002148 default:
Chris Wilsonc0336662016-05-06 15:40:21 +01002149 MISSING_CASE(INTEL_GEN(engine->i915));
Michel Thierry71562912016-02-23 10:31:49 +00002150 /* fall through */
2151 case 9:
2152 indirect_ctx_offset =
2153 GEN9_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT;
2154 break;
2155 case 8:
2156 indirect_ctx_offset =
2157 GEN8_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT;
2158 break;
2159 }
2160
2161 return indirect_ctx_offset;
2162}
2163
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002164static int
Chris Wilsone2efd132016-05-24 14:53:34 +01002165populate_lr_context(struct i915_gem_context *ctx,
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002166 struct drm_i915_gem_object *ctx_obj,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002167 struct intel_engine_cs *engine,
2168 struct intel_ringbuffer *ringbuf)
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002169{
Chris Wilsonc0336662016-05-06 15:40:21 +01002170 struct drm_i915_private *dev_priv = ctx->i915;
Daniel Vetterae6c4802014-08-06 15:04:53 +02002171 struct i915_hw_ppgtt *ppgtt = ctx->ppgtt;
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002172 void *vaddr;
2173 u32 *reg_state;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002174 int ret;
2175
Thomas Daniel2d965532014-08-19 10:13:36 +01002176 if (!ppgtt)
2177 ppgtt = dev_priv->mm.aliasing_ppgtt;
2178
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002179 ret = i915_gem_object_set_to_cpu_domain(ctx_obj, true);
2180 if (ret) {
2181 DRM_DEBUG_DRIVER("Could not set to CPU domain\n");
2182 return ret;
2183 }
2184
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002185 vaddr = i915_gem_object_pin_map(ctx_obj);
2186 if (IS_ERR(vaddr)) {
2187 ret = PTR_ERR(vaddr);
2188 DRM_DEBUG_DRIVER("Could not map object pages! (%d)\n", ret);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002189 return ret;
2190 }
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002191 ctx_obj->dirty = true;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002192
2193 /* The second page of the context object contains some fields which must
2194 * be set up prior to the first execution. */
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002195 reg_state = vaddr + LRC_STATE_PN * PAGE_SIZE;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002196
2197 /* A context is actually a big batch buffer with several MI_LOAD_REGISTER_IMM
2198 * commands followed by (reg, value) pairs. The values we are setting here are
2199 * only for the first context restore: on a subsequent save, the GPU will
2200 * recreate this batchbuffer with new values (including all the missing
2201 * MI_LOAD_REGISTER_IMM commands that we are not initializing here). */
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02002202 reg_state[CTX_LRI_HEADER_0] =
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002203 MI_LOAD_REGISTER_IMM(engine->id == RCS ? 14 : 11) | MI_LRI_FORCE_POSTED;
2204 ASSIGN_CTX_REG(reg_state, CTX_CONTEXT_CONTROL,
2205 RING_CONTEXT_CONTROL(engine),
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02002206 _MASKED_BIT_ENABLE(CTX_CTRL_INHIBIT_SYN_CTX_SWITCH |
2207 CTX_CTRL_ENGINE_CTX_RESTORE_INHIBIT |
Chris Wilsonc0336662016-05-06 15:40:21 +01002208 (HAS_RESOURCE_STREAMER(dev_priv) ?
Michel Thierry99cf8ea2016-02-25 09:48:58 +00002209 CTX_CTRL_RS_CTX_ENABLE : 0)));
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002210 ASSIGN_CTX_REG(reg_state, CTX_RING_HEAD, RING_HEAD(engine->mmio_base),
2211 0);
2212 ASSIGN_CTX_REG(reg_state, CTX_RING_TAIL, RING_TAIL(engine->mmio_base),
2213 0);
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002214 /* Ring buffer start address is not known until the buffer is pinned.
2215 * It is written to the context image in execlists_update_context()
2216 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002217 ASSIGN_CTX_REG(reg_state, CTX_RING_BUFFER_START,
2218 RING_START(engine->mmio_base), 0);
2219 ASSIGN_CTX_REG(reg_state, CTX_RING_BUFFER_CONTROL,
2220 RING_CTL(engine->mmio_base),
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02002221 ((ringbuf->size - PAGE_SIZE) & RING_NR_PAGES) | RING_VALID);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002222 ASSIGN_CTX_REG(reg_state, CTX_BB_HEAD_U,
2223 RING_BBADDR_UDW(engine->mmio_base), 0);
2224 ASSIGN_CTX_REG(reg_state, CTX_BB_HEAD_L,
2225 RING_BBADDR(engine->mmio_base), 0);
2226 ASSIGN_CTX_REG(reg_state, CTX_BB_STATE,
2227 RING_BBSTATE(engine->mmio_base),
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02002228 RING_BB_PPGTT);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002229 ASSIGN_CTX_REG(reg_state, CTX_SECOND_BB_HEAD_U,
2230 RING_SBBADDR_UDW(engine->mmio_base), 0);
2231 ASSIGN_CTX_REG(reg_state, CTX_SECOND_BB_HEAD_L,
2232 RING_SBBADDR(engine->mmio_base), 0);
2233 ASSIGN_CTX_REG(reg_state, CTX_SECOND_BB_STATE,
2234 RING_SBBSTATE(engine->mmio_base), 0);
2235 if (engine->id == RCS) {
2236 ASSIGN_CTX_REG(reg_state, CTX_BB_PER_CTX_PTR,
2237 RING_BB_PER_CTX_PTR(engine->mmio_base), 0);
2238 ASSIGN_CTX_REG(reg_state, CTX_RCS_INDIRECT_CTX,
2239 RING_INDIRECT_CTX(engine->mmio_base), 0);
2240 ASSIGN_CTX_REG(reg_state, CTX_RCS_INDIRECT_CTX_OFFSET,
2241 RING_INDIRECT_CTX_OFFSET(engine->mmio_base), 0);
2242 if (engine->wa_ctx.obj) {
2243 struct i915_ctx_workarounds *wa_ctx = &engine->wa_ctx;
Arun Siluvery17ee9502015-06-19 19:07:01 +01002244 uint32_t ggtt_offset = i915_gem_obj_ggtt_offset(wa_ctx->obj);
2245
2246 reg_state[CTX_RCS_INDIRECT_CTX+1] =
2247 (ggtt_offset + wa_ctx->indirect_ctx.offset * sizeof(uint32_t)) |
2248 (wa_ctx->indirect_ctx.size / CACHELINE_DWORDS);
2249
2250 reg_state[CTX_RCS_INDIRECT_CTX_OFFSET+1] =
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002251 intel_lr_indirect_ctx_offset(engine) << 6;
Arun Siluvery17ee9502015-06-19 19:07:01 +01002252
2253 reg_state[CTX_BB_PER_CTX_PTR+1] =
2254 (ggtt_offset + wa_ctx->per_ctx.offset * sizeof(uint32_t)) |
2255 0x01;
2256 }
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002257 }
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02002258 reg_state[CTX_LRI_HEADER_1] = MI_LOAD_REGISTER_IMM(9) | MI_LRI_FORCE_POSTED;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002259 ASSIGN_CTX_REG(reg_state, CTX_CTX_TIMESTAMP,
2260 RING_CTX_TIMESTAMP(engine->mmio_base), 0);
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02002261 /* PDP values well be assigned later if needed */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002262 ASSIGN_CTX_REG(reg_state, CTX_PDP3_UDW, GEN8_RING_PDP_UDW(engine, 3),
2263 0);
2264 ASSIGN_CTX_REG(reg_state, CTX_PDP3_LDW, GEN8_RING_PDP_LDW(engine, 3),
2265 0);
2266 ASSIGN_CTX_REG(reg_state, CTX_PDP2_UDW, GEN8_RING_PDP_UDW(engine, 2),
2267 0);
2268 ASSIGN_CTX_REG(reg_state, CTX_PDP2_LDW, GEN8_RING_PDP_LDW(engine, 2),
2269 0);
2270 ASSIGN_CTX_REG(reg_state, CTX_PDP1_UDW, GEN8_RING_PDP_UDW(engine, 1),
2271 0);
2272 ASSIGN_CTX_REG(reg_state, CTX_PDP1_LDW, GEN8_RING_PDP_LDW(engine, 1),
2273 0);
2274 ASSIGN_CTX_REG(reg_state, CTX_PDP0_UDW, GEN8_RING_PDP_UDW(engine, 0),
2275 0);
2276 ASSIGN_CTX_REG(reg_state, CTX_PDP0_LDW, GEN8_RING_PDP_LDW(engine, 0),
2277 0);
Michel Thierryd7b26332015-04-08 12:13:34 +01002278
Michel Thierry2dba3232015-07-30 11:06:23 +01002279 if (USES_FULL_48BIT_PPGTT(ppgtt->base.dev)) {
2280 /* 64b PPGTT (48bit canonical)
2281 * PDP0_DESCRIPTOR contains the base address to PML4 and
2282 * other PDP Descriptors are ignored.
2283 */
2284 ASSIGN_CTX_PML4(ppgtt, reg_state);
2285 } else {
2286 /* 32b PPGTT
2287 * PDP*_DESCRIPTOR contains the base address of space supported.
2288 * With dynamic page allocation, PDPs may not be allocated at
2289 * this point. Point the unallocated PDPs to the scratch page
2290 */
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +00002291 execlists_update_context_pdps(ppgtt, reg_state);
Michel Thierry2dba3232015-07-30 11:06:23 +01002292 }
2293
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002294 if (engine->id == RCS) {
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002295 reg_state[CTX_LRI_HEADER_2] = MI_LOAD_REGISTER_IMM(1);
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02002296 ASSIGN_CTX_REG(reg_state, CTX_R_PWR_CLK_STATE, GEN8_R_PWR_CLK_STATE,
Chris Wilsonc0336662016-05-06 15:40:21 +01002297 make_rpcs(dev_priv));
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002298 }
2299
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002300 i915_gem_object_unpin_map(ctx_obj);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002301
2302 return 0;
2303}
2304
Oscar Mateo73e4d072014-07-24 17:04:48 +01002305/**
Dave Gordonc5d46ee2016-01-05 12:21:33 +00002306 * intel_lr_context_size() - return the size of the context for an engine
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01002307 * @engine: which engine to find the context size for
Dave Gordonc5d46ee2016-01-05 12:21:33 +00002308 *
2309 * Each engine may require a different amount of space for a context image,
2310 * so when allocating (or copying) an image, this function can be used to
2311 * find the right size for the specific engine.
2312 *
2313 * Return: size (in bytes) of an engine-specific context image
2314 *
2315 * Note: this size includes the HWSP, which is part of the context image
2316 * in LRC mode, but does not include the "shared data page" used with
2317 * GuC submission. The caller should account for this if using the GuC.
2318 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002319uint32_t intel_lr_context_size(struct intel_engine_cs *engine)
Oscar Mateo8c8579172014-07-24 17:04:14 +01002320{
2321 int ret = 0;
2322
Chris Wilsonc0336662016-05-06 15:40:21 +01002323 WARN_ON(INTEL_GEN(engine->i915) < 8);
Oscar Mateo8c8579172014-07-24 17:04:14 +01002324
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002325 switch (engine->id) {
Oscar Mateo8c8579172014-07-24 17:04:14 +01002326 case RCS:
Chris Wilsonc0336662016-05-06 15:40:21 +01002327 if (INTEL_GEN(engine->i915) >= 9)
Michael H. Nguyen468c6812014-11-13 17:51:49 +00002328 ret = GEN9_LR_CONTEXT_RENDER_SIZE;
2329 else
2330 ret = GEN8_LR_CONTEXT_RENDER_SIZE;
Oscar Mateo8c8579172014-07-24 17:04:14 +01002331 break;
2332 case VCS:
2333 case BCS:
2334 case VECS:
2335 case VCS2:
2336 ret = GEN8_LR_CONTEXT_OTHER_SIZE;
2337 break;
2338 }
2339
2340 return ret;
Oscar Mateoede7d422014-07-24 17:04:12 +01002341}
2342
Chris Wilsone2efd132016-05-24 14:53:34 +01002343static int execlists_context_deferred_alloc(struct i915_gem_context *ctx,
Chris Wilson978f1e02016-04-28 09:56:54 +01002344 struct intel_engine_cs *engine)
Oscar Mateoede7d422014-07-24 17:04:12 +01002345{
Oscar Mateo8c8579172014-07-24 17:04:14 +01002346 struct drm_i915_gem_object *ctx_obj;
Chris Wilson9021ad02016-05-24 14:53:37 +01002347 struct intel_context *ce = &ctx->engine[engine->id];
Oscar Mateo8c8579172014-07-24 17:04:14 +01002348 uint32_t context_size;
Oscar Mateo84c23772014-07-24 17:04:15 +01002349 struct intel_ringbuffer *ringbuf;
Oscar Mateo8c8579172014-07-24 17:04:14 +01002350 int ret;
2351
Chris Wilson9021ad02016-05-24 14:53:37 +01002352 WARN_ON(ce->state);
Oscar Mateoede7d422014-07-24 17:04:12 +01002353
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002354 context_size = round_up(intel_lr_context_size(engine), 4096);
Oscar Mateo8c8579172014-07-24 17:04:14 +01002355
Alex Daid1675192015-08-12 15:43:43 +01002356 /* One extra page as the sharing data between driver and GuC */
2357 context_size += PAGE_SIZE * LRC_PPHWSP_PN;
2358
Chris Wilson91c8a322016-07-05 10:40:23 +01002359 ctx_obj = i915_gem_object_create(&ctx->i915->drm, context_size);
Chris Wilsonfe3db792016-04-25 13:32:13 +01002360 if (IS_ERR(ctx_obj)) {
Dan Carpenter3126a662015-04-30 17:30:50 +03002361 DRM_DEBUG_DRIVER("Alloc LRC backing obj failed.\n");
Chris Wilsonfe3db792016-04-25 13:32:13 +01002362 return PTR_ERR(ctx_obj);
Oscar Mateo8c8579172014-07-24 17:04:14 +01002363 }
2364
Zhi Wangbcd794c2016-06-16 08:07:01 -04002365 ringbuf = intel_engine_create_ringbuffer(engine, ctx->ring_size);
Chris Wilson01101fa2015-09-03 13:01:39 +01002366 if (IS_ERR(ringbuf)) {
2367 ret = PTR_ERR(ringbuf);
Nick Hoathe84fe802015-09-11 12:53:46 +01002368 goto error_deref_obj;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002369 }
2370
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002371 ret = populate_lr_context(ctx, ctx_obj, engine, ringbuf);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002372 if (ret) {
2373 DRM_DEBUG_DRIVER("Failed to populate LRC: %d\n", ret);
Nick Hoathe84fe802015-09-11 12:53:46 +01002374 goto error_ringbuf;
Oscar Mateo84c23772014-07-24 17:04:15 +01002375 }
2376
Chris Wilson9021ad02016-05-24 14:53:37 +01002377 ce->ringbuf = ringbuf;
2378 ce->state = ctx_obj;
2379 ce->initialised = engine->init_context == NULL;
Oscar Mateoede7d422014-07-24 17:04:12 +01002380
2381 return 0;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002382
Chris Wilson01101fa2015-09-03 13:01:39 +01002383error_ringbuf:
2384 intel_ringbuffer_free(ringbuf);
Nick Hoathe84fe802015-09-11 12:53:46 +01002385error_deref_obj:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01002386 i915_gem_object_put(ctx_obj);
Chris Wilson9021ad02016-05-24 14:53:37 +01002387 ce->ringbuf = NULL;
2388 ce->state = NULL;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002389 return ret;
Oscar Mateoede7d422014-07-24 17:04:12 +01002390}
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002391
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002392void intel_lr_context_reset(struct drm_i915_private *dev_priv,
Chris Wilsone2efd132016-05-24 14:53:34 +01002393 struct i915_gem_context *ctx)
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002394{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002395 struct intel_engine_cs *engine;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002396
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002397 for_each_engine(engine, dev_priv) {
Chris Wilson9021ad02016-05-24 14:53:37 +01002398 struct intel_context *ce = &ctx->engine[engine->id];
2399 struct drm_i915_gem_object *ctx_obj = ce->state;
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002400 void *vaddr;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002401 uint32_t *reg_state;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002402
2403 if (!ctx_obj)
2404 continue;
2405
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002406 vaddr = i915_gem_object_pin_map(ctx_obj);
2407 if (WARN_ON(IS_ERR(vaddr)))
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002408 continue;
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002409
2410 reg_state = vaddr + LRC_STATE_PN * PAGE_SIZE;
2411 ctx_obj->dirty = true;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002412
2413 reg_state[CTX_RING_HEAD+1] = 0;
2414 reg_state[CTX_RING_TAIL+1] = 0;
2415
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002416 i915_gem_object_unpin_map(ctx_obj);
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002417
Chris Wilson9021ad02016-05-24 14:53:37 +01002418 ce->ringbuf->head = 0;
2419 ce->ringbuf->tail = 0;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002420 }
2421}