blob: 7f47948d5c404fd4cd60f4db75a0f95a064af362 [file] [log] [blame]
Oscar Mateob20385f2014-07-24 17:04:10 +01001/*
2 * Copyright © 2014 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Ben Widawsky <ben@bwidawsk.net>
25 * Michel Thierry <michel.thierry@intel.com>
26 * Thomas Daniel <thomas.daniel@intel.com>
27 * Oscar Mateo <oscar.mateo@intel.com>
28 *
29 */
30
Oscar Mateo73e4d072014-07-24 17:04:48 +010031/**
32 * DOC: Logical Rings, Logical Ring Contexts and Execlists
33 *
34 * Motivation:
Oscar Mateob20385f2014-07-24 17:04:10 +010035 * GEN8 brings an expansion of the HW contexts: "Logical Ring Contexts".
36 * These expanded contexts enable a number of new abilities, especially
37 * "Execlists" (also implemented in this file).
38 *
Oscar Mateo73e4d072014-07-24 17:04:48 +010039 * One of the main differences with the legacy HW contexts is that logical
40 * ring contexts incorporate many more things to the context's state, like
41 * PDPs or ringbuffer control registers:
42 *
43 * The reason why PDPs are included in the context is straightforward: as
44 * PPGTTs (per-process GTTs) are actually per-context, having the PDPs
45 * contained there mean you don't need to do a ppgtt->switch_mm yourself,
46 * instead, the GPU will do it for you on the context switch.
47 *
48 * But, what about the ringbuffer control registers (head, tail, etc..)?
49 * shouldn't we just need a set of those per engine command streamer? This is
50 * where the name "Logical Rings" starts to make sense: by virtualizing the
51 * rings, the engine cs shifts to a new "ring buffer" with every context
52 * switch. When you want to submit a workload to the GPU you: A) choose your
53 * context, B) find its appropriate virtualized ring, C) write commands to it
54 * and then, finally, D) tell the GPU to switch to that context.
55 *
56 * Instead of the legacy MI_SET_CONTEXT, the way you tell the GPU to switch
57 * to a contexts is via a context execution list, ergo "Execlists".
58 *
59 * LRC implementation:
60 * Regarding the creation of contexts, we have:
61 *
62 * - One global default context.
63 * - One local default context for each opened fd.
64 * - One local extra context for each context create ioctl call.
65 *
66 * Now that ringbuffers belong per-context (and not per-engine, like before)
67 * and that contexts are uniquely tied to a given engine (and not reusable,
68 * like before) we need:
69 *
70 * - One ringbuffer per-engine inside each context.
71 * - One backing object per-engine inside each context.
72 *
73 * The global default context starts its life with these new objects fully
74 * allocated and populated. The local default context for each opened fd is
75 * more complex, because we don't know at creation time which engine is going
76 * to use them. To handle this, we have implemented a deferred creation of LR
77 * contexts:
78 *
79 * The local context starts its life as a hollow or blank holder, that only
80 * gets populated for a given engine once we receive an execbuffer. If later
81 * on we receive another execbuffer ioctl for the same context but a different
82 * engine, we allocate/populate a new ringbuffer and context backing object and
83 * so on.
84 *
85 * Finally, regarding local contexts created using the ioctl call: as they are
86 * only allowed with the render ring, we can allocate & populate them right
87 * away (no need to defer anything, at least for now).
88 *
89 * Execlists implementation:
Oscar Mateob20385f2014-07-24 17:04:10 +010090 * Execlists are the new method by which, on gen8+ hardware, workloads are
91 * submitted for execution (as opposed to the legacy, ringbuffer-based, method).
Oscar Mateo73e4d072014-07-24 17:04:48 +010092 * This method works as follows:
93 *
94 * When a request is committed, its commands (the BB start and any leading or
95 * trailing commands, like the seqno breadcrumbs) are placed in the ringbuffer
96 * for the appropriate context. The tail pointer in the hardware context is not
97 * updated at this time, but instead, kept by the driver in the ringbuffer
98 * structure. A structure representing this request is added to a request queue
99 * for the appropriate engine: this structure contains a copy of the context's
100 * tail after the request was written to the ring buffer and a pointer to the
101 * context itself.
102 *
103 * If the engine's request queue was empty before the request was added, the
104 * queue is processed immediately. Otherwise the queue will be processed during
105 * a context switch interrupt. In any case, elements on the queue will get sent
106 * (in pairs) to the GPU's ExecLists Submit Port (ELSP, for short) with a
107 * globally unique 20-bits submission ID.
108 *
109 * When execution of a request completes, the GPU updates the context status
110 * buffer with a context complete event and generates a context switch interrupt.
111 * During the interrupt handling, the driver examines the events in the buffer:
112 * for each context complete event, if the announced ID matches that on the head
113 * of the request queue, then that request is retired and removed from the queue.
114 *
115 * After processing, if any requests were retired and the queue is not empty
116 * then a new execution list can be submitted. The two requests at the front of
117 * the queue are next to be submitted but since a context may not occur twice in
118 * an execution list, if subsequent requests have the same ID as the first then
119 * the two requests must be combined. This is done simply by discarding requests
120 * at the head of the queue until either only one requests is left (in which case
121 * we use a NULL second context) or the first two requests have unique IDs.
122 *
123 * By always executing the first two requests in the queue the driver ensures
124 * that the GPU is kept as busy as possible. In the case where a single context
125 * completes but a second context is still executing, the request for this second
126 * context will be at the head of the queue when we remove the first one. This
127 * request will then be resubmitted along with a new request for a different context,
128 * which will cause the hardware to continue executing the second request and queue
129 * the new request (the GPU detects the condition of a context getting preempted
130 * with the same context and optimizes the context switch flow by not doing
131 * preemption, but just sampling the new tail pointer).
132 *
Oscar Mateob20385f2014-07-24 17:04:10 +0100133 */
134
135#include <drm/drmP.h>
136#include <drm/i915_drm.h>
137#include "i915_drv.h"
Peter Antoine3bbaba02015-07-10 20:13:11 +0300138#include "intel_mocs.h"
Oscar Mateo127f1002014-07-24 17:04:11 +0100139
Michael H. Nguyen468c6812014-11-13 17:51:49 +0000140#define GEN9_LR_CONTEXT_RENDER_SIZE (22 * PAGE_SIZE)
Oscar Mateo8c8579172014-07-24 17:04:14 +0100141#define GEN8_LR_CONTEXT_RENDER_SIZE (20 * PAGE_SIZE)
142#define GEN8_LR_CONTEXT_OTHER_SIZE (2 * PAGE_SIZE)
143
Thomas Daniele981e7b2014-07-24 17:04:39 +0100144#define RING_EXECLIST_QFULL (1 << 0x2)
145#define RING_EXECLIST1_VALID (1 << 0x3)
146#define RING_EXECLIST0_VALID (1 << 0x4)
147#define RING_EXECLIST_ACTIVE_STATUS (3 << 0xE)
148#define RING_EXECLIST1_ACTIVE (1 << 0x11)
149#define RING_EXECLIST0_ACTIVE (1 << 0x12)
150
151#define GEN8_CTX_STATUS_IDLE_ACTIVE (1 << 0)
152#define GEN8_CTX_STATUS_PREEMPTED (1 << 1)
153#define GEN8_CTX_STATUS_ELEMENT_SWITCH (1 << 2)
154#define GEN8_CTX_STATUS_ACTIVE_IDLE (1 << 3)
155#define GEN8_CTX_STATUS_COMPLETE (1 << 4)
156#define GEN8_CTX_STATUS_LITE_RESTORE (1 << 15)
Oscar Mateo8670d6f2014-07-24 17:04:17 +0100157
158#define CTX_LRI_HEADER_0 0x01
159#define CTX_CONTEXT_CONTROL 0x02
160#define CTX_RING_HEAD 0x04
161#define CTX_RING_TAIL 0x06
162#define CTX_RING_BUFFER_START 0x08
163#define CTX_RING_BUFFER_CONTROL 0x0a
164#define CTX_BB_HEAD_U 0x0c
165#define CTX_BB_HEAD_L 0x0e
166#define CTX_BB_STATE 0x10
167#define CTX_SECOND_BB_HEAD_U 0x12
168#define CTX_SECOND_BB_HEAD_L 0x14
169#define CTX_SECOND_BB_STATE 0x16
170#define CTX_BB_PER_CTX_PTR 0x18
171#define CTX_RCS_INDIRECT_CTX 0x1a
172#define CTX_RCS_INDIRECT_CTX_OFFSET 0x1c
173#define CTX_LRI_HEADER_1 0x21
174#define CTX_CTX_TIMESTAMP 0x22
175#define CTX_PDP3_UDW 0x24
176#define CTX_PDP3_LDW 0x26
177#define CTX_PDP2_UDW 0x28
178#define CTX_PDP2_LDW 0x2a
179#define CTX_PDP1_UDW 0x2c
180#define CTX_PDP1_LDW 0x2e
181#define CTX_PDP0_UDW 0x30
182#define CTX_PDP0_LDW 0x32
183#define CTX_LRI_HEADER_2 0x41
184#define CTX_R_PWR_CLK_STATE 0x42
185#define CTX_GPGPU_CSR_BASE_ADDRESS 0x44
186
Ben Widawsky84b790f2014-07-24 17:04:36 +0100187#define GEN8_CTX_VALID (1<<0)
188#define GEN8_CTX_FORCE_PD_RESTORE (1<<1)
189#define GEN8_CTX_FORCE_RESTORE (1<<2)
190#define GEN8_CTX_L3LLC_COHERENT (1<<5)
191#define GEN8_CTX_PRIVILEGE (1<<8)
Michel Thierrye5815a22015-04-08 12:13:32 +0100192
Ville Syrjälä0d925ea2015-11-04 23:20:11 +0200193#define ASSIGN_CTX_REG(reg_state, pos, reg, val) do { \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200194 (reg_state)[(pos)+0] = i915_mmio_reg_offset(reg); \
Ville Syrjälä0d925ea2015-11-04 23:20:11 +0200195 (reg_state)[(pos)+1] = (val); \
196} while (0)
197
198#define ASSIGN_CTX_PDP(ppgtt, reg_state, n) do { \
Mika Kuoppalad852c7b2015-06-25 18:35:06 +0300199 const u64 _addr = i915_page_dir_dma_addr((ppgtt), (n)); \
Michel Thierrye5815a22015-04-08 12:13:32 +0100200 reg_state[CTX_PDP ## n ## _UDW+1] = upper_32_bits(_addr); \
201 reg_state[CTX_PDP ## n ## _LDW+1] = lower_32_bits(_addr); \
Ville Syrjälä9244a812015-11-04 23:20:09 +0200202} while (0)
Michel Thierrye5815a22015-04-08 12:13:32 +0100203
Ville Syrjälä9244a812015-11-04 23:20:09 +0200204#define ASSIGN_CTX_PML4(ppgtt, reg_state) do { \
Michel Thierry2dba3232015-07-30 11:06:23 +0100205 reg_state[CTX_PDP0_UDW + 1] = upper_32_bits(px_dma(&ppgtt->pml4)); \
206 reg_state[CTX_PDP0_LDW + 1] = lower_32_bits(px_dma(&ppgtt->pml4)); \
Ville Syrjälä9244a812015-11-04 23:20:09 +0200207} while (0)
Michel Thierry2dba3232015-07-30 11:06:23 +0100208
Ben Widawsky84b790f2014-07-24 17:04:36 +0100209enum {
210 ADVANCED_CONTEXT = 0,
Michel Thierry2dba3232015-07-30 11:06:23 +0100211 LEGACY_32B_CONTEXT,
Ben Widawsky84b790f2014-07-24 17:04:36 +0100212 ADVANCED_AD_CONTEXT,
213 LEGACY_64B_CONTEXT
214};
Michel Thierry2dba3232015-07-30 11:06:23 +0100215#define GEN8_CTX_ADDRESSING_MODE_SHIFT 3
216#define GEN8_CTX_ADDRESSING_MODE(dev) (USES_FULL_48BIT_PPGTT(dev) ?\
217 LEGACY_64B_CONTEXT :\
218 LEGACY_32B_CONTEXT)
Ben Widawsky84b790f2014-07-24 17:04:36 +0100219enum {
220 FAULT_AND_HANG = 0,
221 FAULT_AND_HALT, /* Debug only */
222 FAULT_AND_STREAM,
223 FAULT_AND_CONTINUE /* Unsupported */
224};
225#define GEN8_CTX_ID_SHIFT 32
Arun Siluvery17ee9502015-06-19 19:07:01 +0100226#define CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT 0x17
Ben Widawsky84b790f2014-07-24 17:04:36 +0100227
Mika Kuoppala8ba319d2015-07-03 17:09:35 +0300228static int intel_lr_context_pin(struct drm_i915_gem_request *rq);
Nick Hoathe84fe802015-09-11 12:53:46 +0100229static void lrc_setup_hardware_status_page(struct intel_engine_cs *ring,
230 struct drm_i915_gem_object *default_ctx_obj);
231
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000232
Oscar Mateo73e4d072014-07-24 17:04:48 +0100233/**
234 * intel_sanitize_enable_execlists() - sanitize i915.enable_execlists
235 * @dev: DRM device.
236 * @enable_execlists: value of i915.enable_execlists module parameter.
237 *
238 * Only certain platforms support Execlists (the prerequisites being
Thomas Daniel27401d12014-12-11 12:48:35 +0000239 * support for Logical Ring Contexts and Aliasing PPGTT or better).
Oscar Mateo73e4d072014-07-24 17:04:48 +0100240 *
241 * Return: 1 if Execlists is supported and has to be enabled.
242 */
Oscar Mateo127f1002014-07-24 17:04:11 +0100243int intel_sanitize_enable_execlists(struct drm_device *dev, int enable_execlists)
244{
Daniel Vetterbd84b1e2014-08-11 15:57:57 +0200245 WARN_ON(i915.enable_ppgtt == -1);
246
Zhiyuan Lva0bd6c32015-08-28 15:41:16 +0800247 /* On platforms with execlist available, vGPU will only
248 * support execlist mode, no ring buffer mode.
249 */
250 if (HAS_LOGICAL_RING_CONTEXTS(dev) && intel_vgpu_active(dev))
251 return 1;
252
Damien Lespiau70ee45e2014-11-14 15:05:59 +0000253 if (INTEL_INFO(dev)->gen >= 9)
254 return 1;
255
Oscar Mateo127f1002014-07-24 17:04:11 +0100256 if (enable_execlists == 0)
257 return 0;
258
Oscar Mateo14bf9932014-07-24 17:04:34 +0100259 if (HAS_LOGICAL_RING_CONTEXTS(dev) && USES_PPGTT(dev) &&
260 i915.use_mmio_flip >= 0)
Oscar Mateo127f1002014-07-24 17:04:11 +0100261 return 1;
262
263 return 0;
264}
Oscar Mateoede7d422014-07-24 17:04:12 +0100265
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000266static void
267logical_ring_init_platform_invariants(struct intel_engine_cs *ring)
268{
269 struct drm_device *dev = ring->dev;
270
271 ring->disable_lite_restore_wa = (IS_SKL_REVID(dev, 0, SKL_REVID_B0) ||
272 IS_BXT_REVID(dev, 0, BXT_REVID_A1)) &&
273 (ring->id == VCS || ring->id == VCS2);
274
275 ring->ctx_desc_template = GEN8_CTX_VALID;
276 ring->ctx_desc_template |= GEN8_CTX_ADDRESSING_MODE(dev) <<
277 GEN8_CTX_ADDRESSING_MODE_SHIFT;
278 if (IS_GEN8(dev))
279 ring->ctx_desc_template |= GEN8_CTX_L3LLC_COHERENT;
280 ring->ctx_desc_template |= GEN8_CTX_PRIVILEGE;
281
282 /* TODO: WaDisableLiteRestore when we start using semaphore
283 * signalling between Command Streamers */
284 /* ring->ctx_desc_template |= GEN8_CTX_FORCE_RESTORE; */
285
286 /* WaEnableForceRestoreInCtxtDescForVCS:skl */
287 /* WaEnableForceRestoreInCtxtDescForVCS:bxt */
288 if (ring->disable_lite_restore_wa)
289 ring->ctx_desc_template |= GEN8_CTX_FORCE_RESTORE;
290}
291
292/**
293 * intel_lr_context_descriptor_update() - calculate & cache the descriptor
294 * descriptor for a pinned context
295 *
296 * @ctx: Context to work on
297 * @ring: Engine the descriptor will be used with
298 *
299 * The context descriptor encodes various attributes of a context,
300 * including its GTT address and some flags. Because it's fairly
301 * expensive to calculate, we'll just do it once and cache the result,
302 * which remains valid until the context is unpinned.
303 *
304 * This is what a descriptor looks like, from LSB to MSB:
305 * bits 0-11: flags, GEN8_CTX_* (cached in ctx_desc_template)
306 * bits 12-31: LRCA, GTT address of (the HWSP of) this context
307 * bits 32-51: ctx ID, a globally unique tag (the LRCA again!)
308 * bits 52-63: reserved, may encode the engine ID (for GuC)
309 */
310static void
311intel_lr_context_descriptor_update(struct intel_context *ctx,
312 struct intel_engine_cs *ring)
313{
314 uint64_t lrca, desc;
315
316 lrca = ctx->engine[ring->id].lrc_vma->node.start +
317 LRC_PPHWSP_PN * PAGE_SIZE;
318
319 desc = ring->ctx_desc_template; /* bits 0-11 */
320 desc |= lrca; /* bits 12-31 */
321 desc |= (lrca >> PAGE_SHIFT) << GEN8_CTX_ID_SHIFT; /* bits 32-51 */
322
323 ctx->engine[ring->id].lrc_desc = desc;
324}
325
326uint64_t intel_lr_context_descriptor(struct intel_context *ctx,
327 struct intel_engine_cs *ring)
328{
329 return ctx->engine[ring->id].lrc_desc;
330}
331
Oscar Mateo73e4d072014-07-24 17:04:48 +0100332/**
333 * intel_execlists_ctx_id() - get the Execlists Context ID
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000334 * @ctx: Context to get the ID for
335 * @ring: Engine to get the ID for
Oscar Mateo73e4d072014-07-24 17:04:48 +0100336 *
337 * Do not confuse with ctx->id! Unfortunately we have a name overload
338 * here: the old context ID we pass to userspace as a handler so that
339 * they can refer to a context, and the new context ID we pass to the
340 * ELSP so that the GPU can inform us of the context status via
341 * interrupts.
342 *
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000343 * The context ID is a portion of the context descriptor, so we can
344 * just extract the required part from the cached descriptor.
345 *
Oscar Mateo73e4d072014-07-24 17:04:48 +0100346 * Return: 20-bits globally unique context ID.
347 */
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000348u32 intel_execlists_ctx_id(struct intel_context *ctx,
349 struct intel_engine_cs *ring)
Ben Widawsky84b790f2014-07-24 17:04:36 +0100350{
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000351 return intel_lr_context_descriptor(ctx, ring) >> GEN8_CTX_ID_SHIFT;
Ben Widawsky84b790f2014-07-24 17:04:36 +0100352}
353
Mika Kuoppalacc3c4252015-07-03 17:09:36 +0300354static void execlists_elsp_write(struct drm_i915_gem_request *rq0,
355 struct drm_i915_gem_request *rq1)
Ben Widawsky84b790f2014-07-24 17:04:36 +0100356{
Mika Kuoppalacc3c4252015-07-03 17:09:36 +0300357
358 struct intel_engine_cs *ring = rq0->ring;
Tvrtko Ursulin6e7cc472014-11-13 17:51:51 +0000359 struct drm_device *dev = ring->dev;
360 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala1cff8cc2015-07-06 11:09:25 +0300361 uint64_t desc[2];
Ben Widawsky84b790f2014-07-24 17:04:36 +0100362
Mika Kuoppala1cff8cc2015-07-06 11:09:25 +0300363 if (rq1) {
Dave Gordon919f1f52015-08-12 15:43:38 +0100364 desc[1] = intel_lr_context_descriptor(rq1->ctx, rq1->ring);
Mika Kuoppala1cff8cc2015-07-06 11:09:25 +0300365 rq1->elsp_submitted++;
366 } else {
367 desc[1] = 0;
368 }
Ben Widawsky84b790f2014-07-24 17:04:36 +0100369
Dave Gordon919f1f52015-08-12 15:43:38 +0100370 desc[0] = intel_lr_context_descriptor(rq0->ctx, rq0->ring);
Mika Kuoppala1cff8cc2015-07-06 11:09:25 +0300371 rq0->elsp_submitted++;
Ben Widawsky84b790f2014-07-24 17:04:36 +0100372
Mika Kuoppala1cff8cc2015-07-06 11:09:25 +0300373 /* You must always write both descriptors in the order below. */
Chris Wilsona6111f72015-04-07 16:21:02 +0100374 spin_lock(&dev_priv->uncore.lock);
375 intel_uncore_forcewake_get__locked(dev_priv, FORCEWAKE_ALL);
Mika Kuoppala1cff8cc2015-07-06 11:09:25 +0300376 I915_WRITE_FW(RING_ELSP(ring), upper_32_bits(desc[1]));
377 I915_WRITE_FW(RING_ELSP(ring), lower_32_bits(desc[1]));
Chris Wilson6daccb02015-01-16 11:34:35 +0200378
Mika Kuoppala1cff8cc2015-07-06 11:09:25 +0300379 I915_WRITE_FW(RING_ELSP(ring), upper_32_bits(desc[0]));
Ben Widawsky84b790f2014-07-24 17:04:36 +0100380 /* The context is automatically loaded after the following */
Mika Kuoppala1cff8cc2015-07-06 11:09:25 +0300381 I915_WRITE_FW(RING_ELSP(ring), lower_32_bits(desc[0]));
Ben Widawsky84b790f2014-07-24 17:04:36 +0100382
Mika Kuoppala1cff8cc2015-07-06 11:09:25 +0300383 /* ELSP is a wo register, use another nearby reg for posting */
Ville Syrjälä83843d82015-09-18 20:03:15 +0300384 POSTING_READ_FW(RING_EXECLIST_STATUS_LO(ring));
Chris Wilsona6111f72015-04-07 16:21:02 +0100385 intel_uncore_forcewake_put__locked(dev_priv, FORCEWAKE_ALL);
386 spin_unlock(&dev_priv->uncore.lock);
Ben Widawsky84b790f2014-07-24 17:04:36 +0100387}
388
Mika Kuoppala05d98242015-07-03 17:09:33 +0300389static int execlists_update_context(struct drm_i915_gem_request *rq)
Oscar Mateoae1250b2014-07-24 17:04:37 +0100390{
Mika Kuoppala05d98242015-07-03 17:09:33 +0300391 struct intel_engine_cs *ring = rq->ring;
392 struct i915_hw_ppgtt *ppgtt = rq->ctx->ppgtt;
Tvrtko Ursulin82352e92016-01-15 17:12:45 +0000393 uint32_t *reg_state = rq->ctx->engine[ring->id].lrc_reg_state;
Oscar Mateoae1250b2014-07-24 17:04:37 +0100394
Mika Kuoppala05d98242015-07-03 17:09:33 +0300395 reg_state[CTX_RING_TAIL+1] = rq->tail;
Tvrtko Ursulin0eb973d2016-01-15 15:10:28 +0000396 reg_state[CTX_RING_BUFFER_START+1] = rq->ringbuf->vma->node.start;
Oscar Mateoae1250b2014-07-24 17:04:37 +0100397
Michel Thierry2dba3232015-07-30 11:06:23 +0100398 if (ppgtt && !USES_FULL_48BIT_PPGTT(ppgtt->base.dev)) {
399 /* True 32b PPGTT with dynamic page allocation: update PDP
400 * registers and point the unallocated PDPs to scratch page.
401 * PML4 is allocated during ppgtt init, so this is not needed
402 * in 48-bit mode.
403 */
Michel Thierryd7b26332015-04-08 12:13:34 +0100404 ASSIGN_CTX_PDP(ppgtt, reg_state, 3);
405 ASSIGN_CTX_PDP(ppgtt, reg_state, 2);
406 ASSIGN_CTX_PDP(ppgtt, reg_state, 1);
407 ASSIGN_CTX_PDP(ppgtt, reg_state, 0);
408 }
409
Oscar Mateoae1250b2014-07-24 17:04:37 +0100410 return 0;
411}
412
Mika Kuoppalad8cb8872015-07-03 17:09:32 +0300413static void execlists_submit_requests(struct drm_i915_gem_request *rq0,
414 struct drm_i915_gem_request *rq1)
Ben Widawsky84b790f2014-07-24 17:04:36 +0100415{
Mika Kuoppala05d98242015-07-03 17:09:33 +0300416 execlists_update_context(rq0);
Oscar Mateoae1250b2014-07-24 17:04:37 +0100417
Mika Kuoppalacc3c4252015-07-03 17:09:36 +0300418 if (rq1)
Mika Kuoppala05d98242015-07-03 17:09:33 +0300419 execlists_update_context(rq1);
Ben Widawsky84b790f2014-07-24 17:04:36 +0100420
Mika Kuoppalacc3c4252015-07-03 17:09:36 +0300421 execlists_elsp_write(rq0, rq1);
Ben Widawsky84b790f2014-07-24 17:04:36 +0100422}
423
Michel Thierryacdd8842014-07-24 17:04:38 +0100424static void execlists_context_unqueue(struct intel_engine_cs *ring)
425{
Nick Hoath6d3d8272015-01-15 13:10:39 +0000426 struct drm_i915_gem_request *req0 = NULL, *req1 = NULL;
427 struct drm_i915_gem_request *cursor = NULL, *tmp = NULL;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100428
429 assert_spin_locked(&ring->execlist_lock);
Michel Thierryacdd8842014-07-24 17:04:38 +0100430
Peter Antoine779949f2015-05-11 16:03:27 +0100431 /*
432 * If irqs are not active generate a warning as batches that finish
433 * without the irqs may get lost and a GPU Hang may occur.
434 */
435 WARN_ON(!intel_irqs_enabled(ring->dev->dev_private));
436
Michel Thierryacdd8842014-07-24 17:04:38 +0100437 if (list_empty(&ring->execlist_queue))
438 return;
439
440 /* Try to read in pairs */
441 list_for_each_entry_safe(cursor, tmp, &ring->execlist_queue,
442 execlist_link) {
443 if (!req0) {
444 req0 = cursor;
Nick Hoath6d3d8272015-01-15 13:10:39 +0000445 } else if (req0->ctx == cursor->ctx) {
Michel Thierryacdd8842014-07-24 17:04:38 +0100446 /* Same ctx: ignore first request, as second request
447 * will update tail past first request's workload */
Oscar Mateoe1fee722014-07-24 17:04:40 +0100448 cursor->elsp_submitted = req0->elsp_submitted;
Tvrtko Ursulin7eb08a22016-01-11 14:08:35 +0000449 list_move_tail(&req0->execlist_link,
450 &ring->execlist_retired_req_list);
Michel Thierryacdd8842014-07-24 17:04:38 +0100451 req0 = cursor;
452 } else {
453 req1 = cursor;
454 break;
455 }
456 }
457
Michel Thierry53292cd2015-04-15 18:11:33 +0100458 if (IS_GEN8(ring->dev) || IS_GEN9(ring->dev)) {
459 /*
460 * WaIdleLiteRestore: make sure we never cause a lite
461 * restore with HEAD==TAIL
462 */
Michel Thierryd63f8202015-04-27 12:31:44 +0100463 if (req0->elsp_submitted) {
Michel Thierry53292cd2015-04-15 18:11:33 +0100464 /*
465 * Apply the wa NOOPS to prevent ring:HEAD == req:TAIL
466 * as we resubmit the request. See gen8_emit_request()
467 * for where we prepare the padding after the end of the
468 * request.
469 */
470 struct intel_ringbuffer *ringbuf;
471
472 ringbuf = req0->ctx->engine[ring->id].ringbuf;
473 req0->tail += 8;
474 req0->tail &= ringbuf->size - 1;
475 }
476 }
477
Oscar Mateoe1fee722014-07-24 17:04:40 +0100478 WARN_ON(req1 && req1->elsp_submitted);
479
Mika Kuoppalad8cb8872015-07-03 17:09:32 +0300480 execlists_submit_requests(req0, req1);
Michel Thierryacdd8842014-07-24 17:04:38 +0100481}
482
Thomas Daniele981e7b2014-07-24 17:04:39 +0100483static bool execlists_check_remove_request(struct intel_engine_cs *ring,
484 u32 request_id)
485{
Nick Hoath6d3d8272015-01-15 13:10:39 +0000486 struct drm_i915_gem_request *head_req;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100487
488 assert_spin_locked(&ring->execlist_lock);
489
490 head_req = list_first_entry_or_null(&ring->execlist_queue,
Nick Hoath6d3d8272015-01-15 13:10:39 +0000491 struct drm_i915_gem_request,
Thomas Daniele981e7b2014-07-24 17:04:39 +0100492 execlist_link);
493
494 if (head_req != NULL) {
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000495 if (intel_execlists_ctx_id(head_req->ctx, ring) == request_id) {
Oscar Mateoe1fee722014-07-24 17:04:40 +0100496 WARN(head_req->elsp_submitted == 0,
497 "Never submitted head request\n");
498
499 if (--head_req->elsp_submitted <= 0) {
Tvrtko Ursulin7eb08a22016-01-11 14:08:35 +0000500 list_move_tail(&head_req->execlist_link,
501 &ring->execlist_retired_req_list);
Oscar Mateoe1fee722014-07-24 17:04:40 +0100502 return true;
503 }
Thomas Daniele981e7b2014-07-24 17:04:39 +0100504 }
505 }
506
507 return false;
508}
509
Ben Widawsky91a41032016-01-05 10:30:07 -0800510static void get_context_status(struct intel_engine_cs *ring,
511 u8 read_pointer,
512 u32 *status, u32 *context_id)
513{
514 struct drm_i915_private *dev_priv = ring->dev->dev_private;
515
516 if (WARN_ON(read_pointer >= GEN8_CSB_ENTRIES))
517 return;
518
519 *status = I915_READ(RING_CONTEXT_STATUS_BUF_LO(ring, read_pointer));
520 *context_id = I915_READ(RING_CONTEXT_STATUS_BUF_HI(ring, read_pointer));
521}
522
Oscar Mateo73e4d072014-07-24 17:04:48 +0100523/**
Daniel Vetter3f7531c2014-12-10 17:41:43 +0100524 * intel_lrc_irq_handler() - handle Context Switch interrupts
Oscar Mateo73e4d072014-07-24 17:04:48 +0100525 * @ring: Engine Command Streamer to handle.
526 *
527 * Check the unread Context Status Buffers and manage the submission of new
528 * contexts to the ELSP accordingly.
529 */
Daniel Vetter3f7531c2014-12-10 17:41:43 +0100530void intel_lrc_irq_handler(struct intel_engine_cs *ring)
Thomas Daniele981e7b2014-07-24 17:04:39 +0100531{
532 struct drm_i915_private *dev_priv = ring->dev->dev_private;
533 u32 status_pointer;
534 u8 read_pointer;
535 u8 write_pointer;
Michel Thierry5af05fe2015-09-04 12:59:15 +0100536 u32 status = 0;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100537 u32 status_id;
538 u32 submit_contexts = 0;
539
540 status_pointer = I915_READ(RING_CONTEXT_STATUS_PTR(ring));
541
542 read_pointer = ring->next_context_status_buffer;
Ben Widawsky5590a5f2016-01-05 10:30:05 -0800543 write_pointer = GEN8_CSB_WRITE_PTR(status_pointer);
Thomas Daniele981e7b2014-07-24 17:04:39 +0100544 if (read_pointer > write_pointer)
Michel Thierrydfc53c52015-09-28 13:25:12 +0100545 write_pointer += GEN8_CSB_ENTRIES;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100546
547 spin_lock(&ring->execlist_lock);
548
549 while (read_pointer < write_pointer) {
Ben Widawsky91a41032016-01-05 10:30:07 -0800550
551 get_context_status(ring, ++read_pointer % GEN8_CSB_ENTRIES,
552 &status, &status_id);
Thomas Daniele981e7b2014-07-24 17:04:39 +0100553
Mika Kuoppala031a8932015-08-06 17:09:17 +0300554 if (status & GEN8_CTX_STATUS_IDLE_ACTIVE)
555 continue;
556
Oscar Mateoe1fee722014-07-24 17:04:40 +0100557 if (status & GEN8_CTX_STATUS_PREEMPTED) {
558 if (status & GEN8_CTX_STATUS_LITE_RESTORE) {
559 if (execlists_check_remove_request(ring, status_id))
560 WARN(1, "Lite Restored request removed from queue\n");
561 } else
562 WARN(1, "Preemption without Lite Restore\n");
563 }
564
Ben Widawskyeba51192015-12-29 14:20:43 -0800565 if ((status & GEN8_CTX_STATUS_ACTIVE_IDLE) ||
566 (status & GEN8_CTX_STATUS_ELEMENT_SWITCH)) {
Thomas Daniele981e7b2014-07-24 17:04:39 +0100567 if (execlists_check_remove_request(ring, status_id))
568 submit_contexts++;
569 }
570 }
571
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000572 if (ring->disable_lite_restore_wa) {
Michel Thierry5af05fe2015-09-04 12:59:15 +0100573 /* Prevent a ctx to preempt itself */
574 if ((status & GEN8_CTX_STATUS_ACTIVE_IDLE) &&
575 (submit_contexts != 0))
576 execlists_context_unqueue(ring);
577 } else if (submit_contexts != 0) {
Thomas Daniele981e7b2014-07-24 17:04:39 +0100578 execlists_context_unqueue(ring);
Michel Thierry5af05fe2015-09-04 12:59:15 +0100579 }
Thomas Daniele981e7b2014-07-24 17:04:39 +0100580
581 spin_unlock(&ring->execlist_lock);
582
Ben Widawskyf764a8b2016-01-05 10:30:06 -0800583 if (unlikely(submit_contexts > 2))
584 DRM_ERROR("More than two context complete events?\n");
585
Michel Thierrydfc53c52015-09-28 13:25:12 +0100586 ring->next_context_status_buffer = write_pointer % GEN8_CSB_ENTRIES;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100587
Ben Widawsky5590a5f2016-01-05 10:30:05 -0800588 /* Update the read pointer to the old write pointer. Manual ringbuffer
589 * management ftw </sarcasm> */
Thomas Daniele981e7b2014-07-24 17:04:39 +0100590 I915_WRITE(RING_CONTEXT_STATUS_PTR(ring),
Ben Widawsky5590a5f2016-01-05 10:30:05 -0800591 _MASKED_FIELD(GEN8_CSB_READ_PTR_MASK,
592 ring->next_context_status_buffer << 8));
Thomas Daniele981e7b2014-07-24 17:04:39 +0100593}
594
John Harrisonae707972015-05-29 17:44:14 +0100595static int execlists_context_queue(struct drm_i915_gem_request *request)
Michel Thierryacdd8842014-07-24 17:04:38 +0100596{
John Harrisonae707972015-05-29 17:44:14 +0100597 struct intel_engine_cs *ring = request->ring;
Nick Hoath6d3d8272015-01-15 13:10:39 +0000598 struct drm_i915_gem_request *cursor;
Oscar Mateof1ad5a12014-07-24 17:04:41 +0100599 int num_elements = 0;
Michel Thierryacdd8842014-07-24 17:04:38 +0100600
Dave Gordoned54c1a2016-01-19 19:02:54 +0000601 if (request->ctx != request->i915->kernel_context)
Daniel Vetteraf3302b2015-12-04 17:27:15 +0100602 intel_lr_context_pin(request);
603
John Harrison9bb1af42015-05-29 17:44:13 +0100604 i915_gem_request_reference(request);
605
Chris Wilsonb5eba372015-04-07 16:20:48 +0100606 spin_lock_irq(&ring->execlist_lock);
Michel Thierryacdd8842014-07-24 17:04:38 +0100607
Oscar Mateof1ad5a12014-07-24 17:04:41 +0100608 list_for_each_entry(cursor, &ring->execlist_queue, execlist_link)
609 if (++num_elements > 2)
610 break;
611
612 if (num_elements > 2) {
Nick Hoath6d3d8272015-01-15 13:10:39 +0000613 struct drm_i915_gem_request *tail_req;
Oscar Mateof1ad5a12014-07-24 17:04:41 +0100614
615 tail_req = list_last_entry(&ring->execlist_queue,
Nick Hoath6d3d8272015-01-15 13:10:39 +0000616 struct drm_i915_gem_request,
Oscar Mateof1ad5a12014-07-24 17:04:41 +0100617 execlist_link);
618
John Harrisonae707972015-05-29 17:44:14 +0100619 if (request->ctx == tail_req->ctx) {
Oscar Mateof1ad5a12014-07-24 17:04:41 +0100620 WARN(tail_req->elsp_submitted != 0,
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000621 "More than 2 already-submitted reqs queued\n");
Tvrtko Ursulin7eb08a22016-01-11 14:08:35 +0000622 list_move_tail(&tail_req->execlist_link,
623 &ring->execlist_retired_req_list);
Oscar Mateof1ad5a12014-07-24 17:04:41 +0100624 }
625 }
626
Nick Hoath6d3d8272015-01-15 13:10:39 +0000627 list_add_tail(&request->execlist_link, &ring->execlist_queue);
Oscar Mateof1ad5a12014-07-24 17:04:41 +0100628 if (num_elements == 0)
Michel Thierryacdd8842014-07-24 17:04:38 +0100629 execlists_context_unqueue(ring);
630
Chris Wilsonb5eba372015-04-07 16:20:48 +0100631 spin_unlock_irq(&ring->execlist_lock);
Michel Thierryacdd8842014-07-24 17:04:38 +0100632
633 return 0;
634}
635
John Harrison2f200552015-05-29 17:43:53 +0100636static int logical_ring_invalidate_all_caches(struct drm_i915_gem_request *req)
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100637{
John Harrison2f200552015-05-29 17:43:53 +0100638 struct intel_engine_cs *ring = req->ring;
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100639 uint32_t flush_domains;
640 int ret;
641
642 flush_domains = 0;
643 if (ring->gpu_caches_dirty)
644 flush_domains = I915_GEM_GPU_DOMAINS;
645
John Harrison7deb4d32015-05-29 17:43:59 +0100646 ret = ring->emit_flush(req, I915_GEM_GPU_DOMAINS, flush_domains);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100647 if (ret)
648 return ret;
649
650 ring->gpu_caches_dirty = false;
651 return 0;
652}
653
John Harrison535fbe82015-05-29 17:43:32 +0100654static int execlists_move_to_gpu(struct drm_i915_gem_request *req,
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100655 struct list_head *vmas)
656{
John Harrison535fbe82015-05-29 17:43:32 +0100657 const unsigned other_rings = ~intel_ring_flag(req->ring);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100658 struct i915_vma *vma;
659 uint32_t flush_domains = 0;
660 bool flush_chipset = false;
661 int ret;
662
663 list_for_each_entry(vma, vmas, exec_list) {
664 struct drm_i915_gem_object *obj = vma->obj;
665
Chris Wilson03ade512015-04-27 13:41:18 +0100666 if (obj->active & other_rings) {
John Harrison91af1272015-06-18 13:14:56 +0100667 ret = i915_gem_object_sync(obj, req->ring, &req);
Chris Wilson03ade512015-04-27 13:41:18 +0100668 if (ret)
669 return ret;
670 }
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100671
672 if (obj->base.write_domain & I915_GEM_DOMAIN_CPU)
673 flush_chipset |= i915_gem_clflush_object(obj, false);
674
675 flush_domains |= obj->base.write_domain;
676 }
677
678 if (flush_domains & I915_GEM_DOMAIN_GTT)
679 wmb();
680
681 /* Unconditionally invalidate gpu caches and ensure that we do flush
682 * any residual writes from the previous batch.
683 */
John Harrison2f200552015-05-29 17:43:53 +0100684 return logical_ring_invalidate_all_caches(req);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100685}
686
John Harrison40e895c2015-05-29 17:43:26 +0100687int intel_logical_ring_alloc_request_extras(struct drm_i915_gem_request *request)
John Harrisonbc0dce32015-03-19 12:30:07 +0000688{
Dave Gordone28e4042016-01-19 19:02:55 +0000689 int ret = 0;
John Harrisonbc0dce32015-03-19 12:30:07 +0000690
Mika Kuoppalaf3cc01f2015-07-06 11:08:30 +0300691 request->ringbuf = request->ctx->engine[request->ring->id].ringbuf;
692
Alex Daia7e02192015-12-16 11:45:55 -0800693 if (i915.enable_guc_submission) {
694 /*
695 * Check that the GuC has space for the request before
696 * going any further, as the i915_add_request() call
697 * later on mustn't fail ...
698 */
699 struct intel_guc *guc = &request->i915->guc;
700
701 ret = i915_guc_wq_check_space(guc->execbuf_client);
702 if (ret)
703 return ret;
704 }
705
Dave Gordone28e4042016-01-19 19:02:55 +0000706 if (request->ctx != request->i915->kernel_context)
707 ret = intel_lr_context_pin(request);
708
709 return ret;
John Harrisonbc0dce32015-03-19 12:30:07 +0000710}
711
John Harrisonae707972015-05-29 17:44:14 +0100712static int logical_ring_wait_for_space(struct drm_i915_gem_request *req,
Chris Wilson595e1ee2015-04-07 16:20:51 +0100713 int bytes)
John Harrisonbc0dce32015-03-19 12:30:07 +0000714{
John Harrisonae707972015-05-29 17:44:14 +0100715 struct intel_ringbuffer *ringbuf = req->ringbuf;
716 struct intel_engine_cs *ring = req->ring;
717 struct drm_i915_gem_request *target;
Chris Wilsonb4716182015-04-27 13:41:17 +0100718 unsigned space;
719 int ret;
John Harrisonbc0dce32015-03-19 12:30:07 +0000720
721 if (intel_ring_space(ringbuf) >= bytes)
722 return 0;
723
John Harrison79bbcc22015-06-30 12:40:55 +0100724 /* The whole point of reserving space is to not wait! */
725 WARN_ON(ringbuf->reserved_in_use);
726
John Harrisonae707972015-05-29 17:44:14 +0100727 list_for_each_entry(target, &ring->request_list, list) {
John Harrisonbc0dce32015-03-19 12:30:07 +0000728 /*
729 * The request queue is per-engine, so can contain requests
730 * from multiple ringbuffers. Here, we must ignore any that
731 * aren't from the ringbuffer we're considering.
732 */
John Harrisonae707972015-05-29 17:44:14 +0100733 if (target->ringbuf != ringbuf)
John Harrisonbc0dce32015-03-19 12:30:07 +0000734 continue;
735
736 /* Would completion of this request free enough space? */
John Harrisonae707972015-05-29 17:44:14 +0100737 space = __intel_ring_space(target->postfix, ringbuf->tail,
Chris Wilsonb4716182015-04-27 13:41:17 +0100738 ringbuf->size);
739 if (space >= bytes)
John Harrisonbc0dce32015-03-19 12:30:07 +0000740 break;
John Harrisonbc0dce32015-03-19 12:30:07 +0000741 }
742
John Harrisonae707972015-05-29 17:44:14 +0100743 if (WARN_ON(&target->list == &ring->request_list))
John Harrisonbc0dce32015-03-19 12:30:07 +0000744 return -ENOSPC;
745
John Harrisonae707972015-05-29 17:44:14 +0100746 ret = i915_wait_request(target);
John Harrisonbc0dce32015-03-19 12:30:07 +0000747 if (ret)
748 return ret;
749
Chris Wilsonb4716182015-04-27 13:41:17 +0100750 ringbuf->space = space;
751 return 0;
John Harrisonbc0dce32015-03-19 12:30:07 +0000752}
753
754/*
755 * intel_logical_ring_advance_and_submit() - advance the tail and submit the workload
John Harrisonae707972015-05-29 17:44:14 +0100756 * @request: Request to advance the logical ringbuffer of.
John Harrisonbc0dce32015-03-19 12:30:07 +0000757 *
758 * The tail is updated in our logical ringbuffer struct, not in the actual context. What
759 * really happens during submission is that the context and current tail will be placed
760 * on a queue waiting for the ELSP to be ready to accept a new context submission. At that
761 * point, the tail *inside* the context is updated and the ELSP written to.
762 */
Chris Wilson7c17d372016-01-20 15:43:35 +0200763static int
John Harrisonae707972015-05-29 17:44:14 +0100764intel_logical_ring_advance_and_submit(struct drm_i915_gem_request *request)
John Harrisonbc0dce32015-03-19 12:30:07 +0000765{
Chris Wilson7c17d372016-01-20 15:43:35 +0200766 struct intel_ringbuffer *ringbuf = request->ringbuf;
Alex Daid1675192015-08-12 15:43:43 +0100767 struct drm_i915_private *dev_priv = request->i915;
John Harrisonbc0dce32015-03-19 12:30:07 +0000768
Chris Wilson7c17d372016-01-20 15:43:35 +0200769 intel_logical_ring_advance(ringbuf);
770 request->tail = ringbuf->tail;
John Harrisonbc0dce32015-03-19 12:30:07 +0000771
Chris Wilson7c17d372016-01-20 15:43:35 +0200772 /*
773 * Here we add two extra NOOPs as padding to avoid
774 * lite restore of a context with HEAD==TAIL.
775 *
776 * Caller must reserve WA_TAIL_DWORDS for us!
777 */
778 intel_logical_ring_emit(ringbuf, MI_NOOP);
779 intel_logical_ring_emit(ringbuf, MI_NOOP);
780 intel_logical_ring_advance(ringbuf);
Alex Daid1675192015-08-12 15:43:43 +0100781
Chris Wilson7c17d372016-01-20 15:43:35 +0200782 if (intel_ring_stopped(request->ring))
783 return 0;
John Harrisonbc0dce32015-03-19 12:30:07 +0000784
Alex Daid1675192015-08-12 15:43:43 +0100785 if (dev_priv->guc.execbuf_client)
786 i915_guc_submit(dev_priv->guc.execbuf_client, request);
787 else
788 execlists_context_queue(request);
Chris Wilson7c17d372016-01-20 15:43:35 +0200789
790 return 0;
John Harrisonbc0dce32015-03-19 12:30:07 +0000791}
792
John Harrison79bbcc22015-06-30 12:40:55 +0100793static void __wrap_ring_buffer(struct intel_ringbuffer *ringbuf)
John Harrisonbc0dce32015-03-19 12:30:07 +0000794{
795 uint32_t __iomem *virt;
796 int rem = ringbuf->size - ringbuf->tail;
797
John Harrisonbc0dce32015-03-19 12:30:07 +0000798 virt = ringbuf->virtual_start + ringbuf->tail;
799 rem /= 4;
800 while (rem--)
801 iowrite32(MI_NOOP, virt++);
802
803 ringbuf->tail = 0;
804 intel_ring_update_space(ringbuf);
John Harrisonbc0dce32015-03-19 12:30:07 +0000805}
806
John Harrisonae707972015-05-29 17:44:14 +0100807static int logical_ring_prepare(struct drm_i915_gem_request *req, int bytes)
John Harrisonbc0dce32015-03-19 12:30:07 +0000808{
John Harrisonae707972015-05-29 17:44:14 +0100809 struct intel_ringbuffer *ringbuf = req->ringbuf;
John Harrison79bbcc22015-06-30 12:40:55 +0100810 int remain_usable = ringbuf->effective_size - ringbuf->tail;
811 int remain_actual = ringbuf->size - ringbuf->tail;
812 int ret, total_bytes, wait_bytes = 0;
813 bool need_wrap = false;
John Harrisonbc0dce32015-03-19 12:30:07 +0000814
John Harrison79bbcc22015-06-30 12:40:55 +0100815 if (ringbuf->reserved_in_use)
816 total_bytes = bytes;
817 else
818 total_bytes = bytes + ringbuf->reserved_size;
John Harrison29b1b412015-06-18 13:10:09 +0100819
John Harrison79bbcc22015-06-30 12:40:55 +0100820 if (unlikely(bytes > remain_usable)) {
821 /*
822 * Not enough space for the basic request. So need to flush
823 * out the remainder and then wait for base + reserved.
824 */
825 wait_bytes = remain_actual + total_bytes;
826 need_wrap = true;
827 } else {
828 if (unlikely(total_bytes > remain_usable)) {
829 /*
830 * The base request will fit but the reserved space
831 * falls off the end. So only need to to wait for the
832 * reserved size after flushing out the remainder.
833 */
834 wait_bytes = remain_actual + ringbuf->reserved_size;
835 need_wrap = true;
836 } else if (total_bytes > ringbuf->space) {
837 /* No wrapping required, just waiting. */
838 wait_bytes = total_bytes;
John Harrison29b1b412015-06-18 13:10:09 +0100839 }
John Harrisonbc0dce32015-03-19 12:30:07 +0000840 }
841
John Harrison79bbcc22015-06-30 12:40:55 +0100842 if (wait_bytes) {
843 ret = logical_ring_wait_for_space(req, wait_bytes);
John Harrisonbc0dce32015-03-19 12:30:07 +0000844 if (unlikely(ret))
845 return ret;
John Harrison79bbcc22015-06-30 12:40:55 +0100846
847 if (need_wrap)
848 __wrap_ring_buffer(ringbuf);
John Harrisonbc0dce32015-03-19 12:30:07 +0000849 }
850
851 return 0;
852}
853
854/**
855 * intel_logical_ring_begin() - prepare the logical ringbuffer to accept some commands
856 *
Masanari Iida374887b2015-09-13 21:08:31 +0900857 * @req: The request to start some new work for
John Harrisonbc0dce32015-03-19 12:30:07 +0000858 * @num_dwords: number of DWORDs that we plan to write to the ringbuffer.
859 *
860 * The ringbuffer might not be ready to accept the commands right away (maybe it needs to
861 * be wrapped, or wait a bit for the tail to be updated). This function takes care of that
862 * and also preallocates a request (every workload submission is still mediated through
863 * requests, same as it did with legacy ringbuffer submission).
864 *
865 * Return: non-zero if the ringbuffer is not ready to be written to.
866 */
Peter Antoine3bbaba02015-07-10 20:13:11 +0300867int intel_logical_ring_begin(struct drm_i915_gem_request *req, int num_dwords)
John Harrisonbc0dce32015-03-19 12:30:07 +0000868{
John Harrison4d616a22015-05-29 17:44:08 +0100869 struct drm_i915_private *dev_priv;
John Harrisonbc0dce32015-03-19 12:30:07 +0000870 int ret;
871
John Harrison4d616a22015-05-29 17:44:08 +0100872 WARN_ON(req == NULL);
873 dev_priv = req->ring->dev->dev_private;
874
John Harrisonbc0dce32015-03-19 12:30:07 +0000875 ret = i915_gem_check_wedge(&dev_priv->gpu_error,
876 dev_priv->mm.interruptible);
877 if (ret)
878 return ret;
879
John Harrisonae707972015-05-29 17:44:14 +0100880 ret = logical_ring_prepare(req, num_dwords * sizeof(uint32_t));
John Harrisonbc0dce32015-03-19 12:30:07 +0000881 if (ret)
882 return ret;
883
John Harrison4d616a22015-05-29 17:44:08 +0100884 req->ringbuf->space -= num_dwords * sizeof(uint32_t);
John Harrisonbc0dce32015-03-19 12:30:07 +0000885 return 0;
886}
887
John Harrisonccd98fe2015-05-29 17:44:09 +0100888int intel_logical_ring_reserve_space(struct drm_i915_gem_request *request)
889{
890 /*
891 * The first call merely notes the reserve request and is common for
892 * all back ends. The subsequent localised _begin() call actually
893 * ensures that the reservation is available. Without the begin, if
894 * the request creator immediately submitted the request without
895 * adding any commands to it then there might not actually be
896 * sufficient room for the submission commands.
897 */
898 intel_ring_reserved_space_reserve(request->ringbuf, MIN_SPACE_FOR_ADD_REQUEST);
899
900 return intel_logical_ring_begin(request, 0);
901}
902
Oscar Mateo73e4d072014-07-24 17:04:48 +0100903/**
904 * execlists_submission() - submit a batchbuffer for execution, Execlists style
905 * @dev: DRM device.
906 * @file: DRM file.
907 * @ring: Engine Command Streamer to submit to.
908 * @ctx: Context to employ for this submission.
909 * @args: execbuffer call arguments.
910 * @vmas: list of vmas.
911 * @batch_obj: the batchbuffer to submit.
912 * @exec_start: batchbuffer start virtual address pointer.
John Harrison8e004ef2015-02-13 11:48:10 +0000913 * @dispatch_flags: translated execbuffer call flags.
Oscar Mateo73e4d072014-07-24 17:04:48 +0100914 *
915 * This is the evil twin version of i915_gem_ringbuffer_submission. It abstracts
916 * away the submission details of the execbuffer ioctl call.
917 *
918 * Return: non-zero if the submission fails.
919 */
John Harrison5f19e2b2015-05-29 17:43:27 +0100920int intel_execlists_submission(struct i915_execbuffer_params *params,
Oscar Mateo454afeb2014-07-24 17:04:22 +0100921 struct drm_i915_gem_execbuffer2 *args,
John Harrison5f19e2b2015-05-29 17:43:27 +0100922 struct list_head *vmas)
Oscar Mateo454afeb2014-07-24 17:04:22 +0100923{
John Harrison5f19e2b2015-05-29 17:43:27 +0100924 struct drm_device *dev = params->dev;
925 struct intel_engine_cs *ring = params->ring;
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100926 struct drm_i915_private *dev_priv = dev->dev_private;
John Harrison5f19e2b2015-05-29 17:43:27 +0100927 struct intel_ringbuffer *ringbuf = params->ctx->engine[ring->id].ringbuf;
928 u64 exec_start;
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100929 int instp_mode;
930 u32 instp_mask;
931 int ret;
932
933 instp_mode = args->flags & I915_EXEC_CONSTANTS_MASK;
934 instp_mask = I915_EXEC_CONSTANTS_MASK;
935 switch (instp_mode) {
936 case I915_EXEC_CONSTANTS_REL_GENERAL:
937 case I915_EXEC_CONSTANTS_ABSOLUTE:
938 case I915_EXEC_CONSTANTS_REL_SURFACE:
939 if (instp_mode != 0 && ring != &dev_priv->ring[RCS]) {
940 DRM_DEBUG("non-0 rel constants mode on non-RCS\n");
941 return -EINVAL;
942 }
943
944 if (instp_mode != dev_priv->relative_constants_mode) {
945 if (instp_mode == I915_EXEC_CONSTANTS_REL_SURFACE) {
946 DRM_DEBUG("rel surface constants mode invalid on gen5+\n");
947 return -EINVAL;
948 }
949
950 /* The HW changed the meaning on this bit on gen6 */
951 instp_mask &= ~I915_EXEC_CONSTANTS_REL_SURFACE;
952 }
953 break;
954 default:
955 DRM_DEBUG("execbuf with unknown constants: %d\n", instp_mode);
956 return -EINVAL;
957 }
958
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100959 if (args->flags & I915_EXEC_GEN7_SOL_RESET) {
960 DRM_DEBUG("sol reset is gen7 only\n");
961 return -EINVAL;
962 }
963
John Harrison535fbe82015-05-29 17:43:32 +0100964 ret = execlists_move_to_gpu(params->request, vmas);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100965 if (ret)
966 return ret;
967
968 if (ring == &dev_priv->ring[RCS] &&
969 instp_mode != dev_priv->relative_constants_mode) {
John Harrison4d616a22015-05-29 17:44:08 +0100970 ret = intel_logical_ring_begin(params->request, 4);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100971 if (ret)
972 return ret;
973
974 intel_logical_ring_emit(ringbuf, MI_NOOP);
975 intel_logical_ring_emit(ringbuf, MI_LOAD_REGISTER_IMM(1));
Ville Syrjäläf92a9162015-11-04 23:20:07 +0200976 intel_logical_ring_emit_reg(ringbuf, INSTPM);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100977 intel_logical_ring_emit(ringbuf, instp_mask << 16 | instp_mode);
978 intel_logical_ring_advance(ringbuf);
979
980 dev_priv->relative_constants_mode = instp_mode;
981 }
982
John Harrison5f19e2b2015-05-29 17:43:27 +0100983 exec_start = params->batch_obj_vm_offset +
984 args->batch_start_offset;
985
John Harrisonbe795fc2015-05-29 17:44:03 +0100986 ret = ring->emit_bb_start(params->request, exec_start, params->dispatch_flags);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100987 if (ret)
988 return ret;
989
John Harrison95c24162015-05-29 17:43:31 +0100990 trace_i915_gem_ring_dispatch(params->request, params->dispatch_flags);
John Harrison5e4be7b2015-02-13 11:48:11 +0000991
John Harrison8a8edb52015-05-29 17:43:33 +0100992 i915_gem_execbuffer_move_to_active(vmas, params->request);
John Harrisonadeca762015-05-29 17:43:28 +0100993 i915_gem_execbuffer_retire_commands(params);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100994
Oscar Mateo454afeb2014-07-24 17:04:22 +0100995 return 0;
996}
997
Thomas Danielc86ee3a92014-11-13 10:27:05 +0000998void intel_execlists_retire_requests(struct intel_engine_cs *ring)
999{
Nick Hoath6d3d8272015-01-15 13:10:39 +00001000 struct drm_i915_gem_request *req, *tmp;
Thomas Danielc86ee3a92014-11-13 10:27:05 +00001001 struct list_head retired_list;
1002
1003 WARN_ON(!mutex_is_locked(&ring->dev->struct_mutex));
1004 if (list_empty(&ring->execlist_retired_req_list))
1005 return;
1006
1007 INIT_LIST_HEAD(&retired_list);
Chris Wilsonb5eba372015-04-07 16:20:48 +01001008 spin_lock_irq(&ring->execlist_lock);
Thomas Danielc86ee3a92014-11-13 10:27:05 +00001009 list_replace_init(&ring->execlist_retired_req_list, &retired_list);
Chris Wilsonb5eba372015-04-07 16:20:48 +01001010 spin_unlock_irq(&ring->execlist_lock);
Thomas Danielc86ee3a92014-11-13 10:27:05 +00001011
1012 list_for_each_entry_safe(req, tmp, &retired_list, execlist_link) {
Daniel Vetteraf3302b2015-12-04 17:27:15 +01001013 struct intel_context *ctx = req->ctx;
1014 struct drm_i915_gem_object *ctx_obj =
1015 ctx->engine[ring->id].state;
1016
Dave Gordoned54c1a2016-01-19 19:02:54 +00001017 if (ctx_obj && (ctx != req->i915->kernel_context))
Daniel Vetteraf3302b2015-12-04 17:27:15 +01001018 intel_lr_context_unpin(req);
Thomas Danielc86ee3a92014-11-13 10:27:05 +00001019 list_del(&req->execlist_link);
Nick Hoathf8210792015-01-29 16:55:07 +00001020 i915_gem_request_unreference(req);
Thomas Danielc86ee3a92014-11-13 10:27:05 +00001021 }
1022}
1023
Oscar Mateo454afeb2014-07-24 17:04:22 +01001024void intel_logical_ring_stop(struct intel_engine_cs *ring)
1025{
Oscar Mateo9832b9d2014-07-24 17:04:30 +01001026 struct drm_i915_private *dev_priv = ring->dev->dev_private;
1027 int ret;
1028
1029 if (!intel_ring_initialized(ring))
1030 return;
1031
1032 ret = intel_ring_idle(ring);
1033 if (ret && !i915_reset_in_progress(&to_i915(ring->dev)->gpu_error))
1034 DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
1035 ring->name, ret);
1036
1037 /* TODO: Is this correct with Execlists enabled? */
1038 I915_WRITE_MODE(ring, _MASKED_BIT_ENABLE(STOP_RING));
1039 if (wait_for_atomic((I915_READ_MODE(ring) & MODE_IDLE) != 0, 1000)) {
1040 DRM_ERROR("%s :timed out trying to stop ring\n", ring->name);
1041 return;
1042 }
1043 I915_WRITE_MODE(ring, _MASKED_BIT_DISABLE(STOP_RING));
Oscar Mateo454afeb2014-07-24 17:04:22 +01001044}
1045
John Harrison4866d722015-05-29 17:43:55 +01001046int logical_ring_flush_all_caches(struct drm_i915_gem_request *req)
Oscar Mateo48e29f52014-07-24 17:04:29 +01001047{
John Harrison4866d722015-05-29 17:43:55 +01001048 struct intel_engine_cs *ring = req->ring;
Oscar Mateo48e29f52014-07-24 17:04:29 +01001049 int ret;
1050
1051 if (!ring->gpu_caches_dirty)
1052 return 0;
1053
John Harrison7deb4d32015-05-29 17:43:59 +01001054 ret = ring->emit_flush(req, 0, I915_GEM_GPU_DOMAINS);
Oscar Mateo48e29f52014-07-24 17:04:29 +01001055 if (ret)
1056 return ret;
1057
1058 ring->gpu_caches_dirty = false;
1059 return 0;
1060}
1061
Nick Hoathe84fe802015-09-11 12:53:46 +01001062static int intel_lr_context_do_pin(struct intel_engine_cs *ring,
Tvrtko Ursulinca825802016-01-15 15:10:27 +00001063 struct intel_context *ctx)
Oscar Mateodcb4c122014-11-13 10:28:10 +00001064{
Nick Hoathe84fe802015-09-11 12:53:46 +01001065 struct drm_device *dev = ring->dev;
1066 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulinca825802016-01-15 15:10:27 +00001067 struct drm_i915_gem_object *ctx_obj = ctx->engine[ring->id].state;
1068 struct intel_ringbuffer *ringbuf = ctx->engine[ring->id].ringbuf;
Tvrtko Ursulin82352e92016-01-15 17:12:45 +00001069 struct page *lrc_state_page;
Tvrtko Ursulinca825802016-01-15 15:10:27 +00001070 int ret;
Oscar Mateodcb4c122014-11-13 10:28:10 +00001071
1072 WARN_ON(!mutex_is_locked(&ring->dev->struct_mutex));
Tvrtko Ursulinca825802016-01-15 15:10:27 +00001073
Nick Hoathe84fe802015-09-11 12:53:46 +01001074 ret = i915_gem_obj_ggtt_pin(ctx_obj, GEN8_LR_CONTEXT_ALIGN,
1075 PIN_OFFSET_BIAS | GUC_WOPCM_TOP);
1076 if (ret)
1077 return ret;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001078
Tvrtko Ursulin82352e92016-01-15 17:12:45 +00001079 lrc_state_page = i915_gem_object_get_dirty_page(ctx_obj, LRC_STATE_PN);
1080 if (WARN_ON(!lrc_state_page)) {
1081 ret = -ENODEV;
1082 goto unpin_ctx_obj;
1083 }
1084
Nick Hoathe84fe802015-09-11 12:53:46 +01001085 ret = intel_pin_and_map_ringbuffer_obj(ring->dev, ringbuf);
1086 if (ret)
1087 goto unpin_ctx_obj;
Alex Daid1675192015-08-12 15:43:43 +01001088
Tvrtko Ursulinca825802016-01-15 15:10:27 +00001089 ctx->engine[ring->id].lrc_vma = i915_gem_obj_to_ggtt(ctx_obj);
1090 intel_lr_context_descriptor_update(ctx, ring);
Tvrtko Ursulin82352e92016-01-15 17:12:45 +00001091 ctx->engine[ring->id].lrc_reg_state = kmap(lrc_state_page);
Nick Hoathe84fe802015-09-11 12:53:46 +01001092 ctx_obj->dirty = true;
Daniel Vettere93c28f2015-09-02 14:33:42 +02001093
Nick Hoathe84fe802015-09-11 12:53:46 +01001094 /* Invalidate GuC TLB. */
1095 if (i915.enable_guc_submission)
1096 I915_WRITE(GEN8_GTCR, GEN8_GTCR_INVALIDATE);
Oscar Mateodcb4c122014-11-13 10:28:10 +00001097
1098 return ret;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001099
1100unpin_ctx_obj:
1101 i915_gem_object_ggtt_unpin(ctx_obj);
Nick Hoathe84fe802015-09-11 12:53:46 +01001102
1103 return ret;
1104}
1105
1106static int intel_lr_context_pin(struct drm_i915_gem_request *rq)
1107{
1108 int ret = 0;
1109 struct intel_engine_cs *ring = rq->ring;
Nick Hoathe84fe802015-09-11 12:53:46 +01001110
1111 if (rq->ctx->engine[ring->id].pin_count++ == 0) {
Tvrtko Ursulinca825802016-01-15 15:10:27 +00001112 ret = intel_lr_context_do_pin(ring, rq->ctx);
Nick Hoathe84fe802015-09-11 12:53:46 +01001113 if (ret)
1114 goto reset_pin_count;
1115 }
1116 return ret;
1117
Mika Kuoppalaa7cbede2015-01-13 11:32:25 +02001118reset_pin_count:
Mika Kuoppala8ba319d2015-07-03 17:09:35 +03001119 rq->ctx->engine[ring->id].pin_count = 0;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001120 return ret;
Oscar Mateodcb4c122014-11-13 10:28:10 +00001121}
1122
Daniel Vetteraf3302b2015-12-04 17:27:15 +01001123void intel_lr_context_unpin(struct drm_i915_gem_request *rq)
Oscar Mateodcb4c122014-11-13 10:28:10 +00001124{
Daniel Vetteraf3302b2015-12-04 17:27:15 +01001125 struct intel_engine_cs *ring = rq->ring;
1126 struct drm_i915_gem_object *ctx_obj = rq->ctx->engine[ring->id].state;
1127 struct intel_ringbuffer *ringbuf = rq->ringbuf;
1128
Tvrtko Ursulin82352e92016-01-15 17:12:45 +00001129 WARN_ON(!mutex_is_locked(&ring->dev->struct_mutex));
1130
1131 if (!ctx_obj)
1132 return;
1133
1134 if (--rq->ctx->engine[ring->id].pin_count == 0) {
1135 kunmap(kmap_to_page(rq->ctx->engine[ring->id].lrc_reg_state));
1136 intel_unpin_ringbuffer_obj(ringbuf);
1137 i915_gem_object_ggtt_unpin(ctx_obj);
1138 rq->ctx->engine[ring->id].lrc_vma = NULL;
1139 rq->ctx->engine[ring->id].lrc_desc = 0;
1140 rq->ctx->engine[ring->id].lrc_reg_state = NULL;
Oscar Mateodcb4c122014-11-13 10:28:10 +00001141 }
1142}
1143
John Harrisone2be4fa2015-05-29 17:43:54 +01001144static int intel_logical_ring_workarounds_emit(struct drm_i915_gem_request *req)
Michel Thierry771b9a52014-11-11 16:47:33 +00001145{
1146 int ret, i;
John Harrisone2be4fa2015-05-29 17:43:54 +01001147 struct intel_engine_cs *ring = req->ring;
1148 struct intel_ringbuffer *ringbuf = req->ringbuf;
Michel Thierry771b9a52014-11-11 16:47:33 +00001149 struct drm_device *dev = ring->dev;
1150 struct drm_i915_private *dev_priv = dev->dev_private;
1151 struct i915_workarounds *w = &dev_priv->workarounds;
1152
Boyer, Waynecd7feaa2016-01-06 17:15:29 -08001153 if (w->count == 0)
Michel Thierry771b9a52014-11-11 16:47:33 +00001154 return 0;
1155
1156 ring->gpu_caches_dirty = true;
John Harrison4866d722015-05-29 17:43:55 +01001157 ret = logical_ring_flush_all_caches(req);
Michel Thierry771b9a52014-11-11 16:47:33 +00001158 if (ret)
1159 return ret;
1160
John Harrison4d616a22015-05-29 17:44:08 +01001161 ret = intel_logical_ring_begin(req, w->count * 2 + 2);
Michel Thierry771b9a52014-11-11 16:47:33 +00001162 if (ret)
1163 return ret;
1164
1165 intel_logical_ring_emit(ringbuf, MI_LOAD_REGISTER_IMM(w->count));
1166 for (i = 0; i < w->count; i++) {
Ville Syrjäläf92a9162015-11-04 23:20:07 +02001167 intel_logical_ring_emit_reg(ringbuf, w->reg[i].addr);
Michel Thierry771b9a52014-11-11 16:47:33 +00001168 intel_logical_ring_emit(ringbuf, w->reg[i].value);
1169 }
1170 intel_logical_ring_emit(ringbuf, MI_NOOP);
1171
1172 intel_logical_ring_advance(ringbuf);
1173
1174 ring->gpu_caches_dirty = true;
John Harrison4866d722015-05-29 17:43:55 +01001175 ret = logical_ring_flush_all_caches(req);
Michel Thierry771b9a52014-11-11 16:47:33 +00001176 if (ret)
1177 return ret;
1178
1179 return 0;
1180}
1181
Arun Siluvery83b8a982015-07-08 10:27:05 +01001182#define wa_ctx_emit(batch, index, cmd) \
Arun Siluvery17ee9502015-06-19 19:07:01 +01001183 do { \
Arun Siluvery83b8a982015-07-08 10:27:05 +01001184 int __index = (index)++; \
1185 if (WARN_ON(__index >= (PAGE_SIZE / sizeof(uint32_t)))) { \
Arun Siluvery17ee9502015-06-19 19:07:01 +01001186 return -ENOSPC; \
1187 } \
Arun Siluvery83b8a982015-07-08 10:27:05 +01001188 batch[__index] = (cmd); \
Arun Siluvery17ee9502015-06-19 19:07:01 +01001189 } while (0)
1190
Ville Syrjälä8f40db72015-11-04 23:20:08 +02001191#define wa_ctx_emit_reg(batch, index, reg) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001192 wa_ctx_emit((batch), (index), i915_mmio_reg_offset(reg))
Arun Siluvery9e000842015-07-03 14:27:31 +01001193
1194/*
1195 * In this WA we need to set GEN8_L3SQCREG4[21:21] and reset it after
1196 * PIPE_CONTROL instruction. This is required for the flush to happen correctly
1197 * but there is a slight complication as this is applied in WA batch where the
1198 * values are only initialized once so we cannot take register value at the
1199 * beginning and reuse it further; hence we save its value to memory, upload a
1200 * constant value with bit21 set and then we restore it back with the saved value.
1201 * To simplify the WA, a constant value is formed by using the default value
1202 * of this register. This shouldn't be a problem because we are only modifying
1203 * it for a short period and this batch in non-premptible. We can ofcourse
1204 * use additional instructions that read the actual value of the register
1205 * at that time and set our bit of interest but it makes the WA complicated.
1206 *
1207 * This WA is also required for Gen9 so extracting as a function avoids
1208 * code duplication.
1209 */
1210static inline int gen8_emit_flush_coherentl3_wa(struct intel_engine_cs *ring,
1211 uint32_t *const batch,
1212 uint32_t index)
1213{
1214 uint32_t l3sqc4_flush = (0x40400000 | GEN8_LQSC_FLUSH_COHERENT_LINES);
1215
Arun Siluverya4106a72015-07-14 15:01:29 +01001216 /*
1217 * WaDisableLSQCROPERFforOCL:skl
1218 * This WA is implemented in skl_init_clock_gating() but since
1219 * this batch updates GEN8_L3SQCREG4 with default value we need to
1220 * set this bit here to retain the WA during flush.
1221 */
Jani Nikulae87a0052015-10-20 15:22:02 +03001222 if (IS_SKL_REVID(ring->dev, 0, SKL_REVID_E0))
Arun Siluverya4106a72015-07-14 15:01:29 +01001223 l3sqc4_flush |= GEN8_LQSC_RO_PERF_DIS;
1224
Arun Siluveryf1afe242015-08-04 16:22:20 +01001225 wa_ctx_emit(batch, index, (MI_STORE_REGISTER_MEM_GEN8 |
Arun Siluvery83b8a982015-07-08 10:27:05 +01001226 MI_SRM_LRM_GLOBAL_GTT));
Ville Syrjälä8f40db72015-11-04 23:20:08 +02001227 wa_ctx_emit_reg(batch, index, GEN8_L3SQCREG4);
Arun Siluvery83b8a982015-07-08 10:27:05 +01001228 wa_ctx_emit(batch, index, ring->scratch.gtt_offset + 256);
1229 wa_ctx_emit(batch, index, 0);
Arun Siluvery9e000842015-07-03 14:27:31 +01001230
Arun Siluvery83b8a982015-07-08 10:27:05 +01001231 wa_ctx_emit(batch, index, MI_LOAD_REGISTER_IMM(1));
Ville Syrjälä8f40db72015-11-04 23:20:08 +02001232 wa_ctx_emit_reg(batch, index, GEN8_L3SQCREG4);
Arun Siluvery83b8a982015-07-08 10:27:05 +01001233 wa_ctx_emit(batch, index, l3sqc4_flush);
Arun Siluvery9e000842015-07-03 14:27:31 +01001234
Arun Siluvery83b8a982015-07-08 10:27:05 +01001235 wa_ctx_emit(batch, index, GFX_OP_PIPE_CONTROL(6));
1236 wa_ctx_emit(batch, index, (PIPE_CONTROL_CS_STALL |
1237 PIPE_CONTROL_DC_FLUSH_ENABLE));
1238 wa_ctx_emit(batch, index, 0);
1239 wa_ctx_emit(batch, index, 0);
1240 wa_ctx_emit(batch, index, 0);
1241 wa_ctx_emit(batch, index, 0);
Arun Siluvery9e000842015-07-03 14:27:31 +01001242
Arun Siluveryf1afe242015-08-04 16:22:20 +01001243 wa_ctx_emit(batch, index, (MI_LOAD_REGISTER_MEM_GEN8 |
Arun Siluvery83b8a982015-07-08 10:27:05 +01001244 MI_SRM_LRM_GLOBAL_GTT));
Ville Syrjälä8f40db72015-11-04 23:20:08 +02001245 wa_ctx_emit_reg(batch, index, GEN8_L3SQCREG4);
Arun Siluvery83b8a982015-07-08 10:27:05 +01001246 wa_ctx_emit(batch, index, ring->scratch.gtt_offset + 256);
1247 wa_ctx_emit(batch, index, 0);
Arun Siluvery9e000842015-07-03 14:27:31 +01001248
1249 return index;
1250}
1251
Arun Siluvery17ee9502015-06-19 19:07:01 +01001252static inline uint32_t wa_ctx_start(struct i915_wa_ctx_bb *wa_ctx,
1253 uint32_t offset,
1254 uint32_t start_alignment)
1255{
1256 return wa_ctx->offset = ALIGN(offset, start_alignment);
1257}
1258
1259static inline int wa_ctx_end(struct i915_wa_ctx_bb *wa_ctx,
1260 uint32_t offset,
1261 uint32_t size_alignment)
1262{
1263 wa_ctx->size = offset - wa_ctx->offset;
1264
1265 WARN(wa_ctx->size % size_alignment,
1266 "wa_ctx_bb failed sanity checks: size %d is not aligned to %d\n",
1267 wa_ctx->size, size_alignment);
1268 return 0;
1269}
1270
1271/**
1272 * gen8_init_indirectctx_bb() - initialize indirect ctx batch with WA
1273 *
1274 * @ring: only applicable for RCS
1275 * @wa_ctx: structure representing wa_ctx
1276 * offset: specifies start of the batch, should be cache-aligned. This is updated
1277 * with the offset value received as input.
1278 * size: size of the batch in DWORDS but HW expects in terms of cachelines
1279 * @batch: page in which WA are loaded
1280 * @offset: This field specifies the start of the batch, it should be
1281 * cache-aligned otherwise it is adjusted accordingly.
1282 * Typically we only have one indirect_ctx and per_ctx batch buffer which are
1283 * initialized at the beginning and shared across all contexts but this field
1284 * helps us to have multiple batches at different offsets and select them based
1285 * on a criteria. At the moment this batch always start at the beginning of the page
1286 * and at this point we don't have multiple wa_ctx batch buffers.
1287 *
1288 * The number of WA applied are not known at the beginning; we use this field
1289 * to return the no of DWORDS written.
Arun Siluvery4d78c8d2015-06-23 15:50:43 +01001290 *
Arun Siluvery17ee9502015-06-19 19:07:01 +01001291 * It is to be noted that this batch does not contain MI_BATCH_BUFFER_END
1292 * so it adds NOOPs as padding to make it cacheline aligned.
1293 * MI_BATCH_BUFFER_END will be added to perctx batch and both of them together
1294 * makes a complete batch buffer.
1295 *
1296 * Return: non-zero if we exceed the PAGE_SIZE limit.
1297 */
1298
1299static int gen8_init_indirectctx_bb(struct intel_engine_cs *ring,
1300 struct i915_wa_ctx_bb *wa_ctx,
1301 uint32_t *const batch,
1302 uint32_t *offset)
1303{
Arun Siluvery0160f052015-06-23 15:46:57 +01001304 uint32_t scratch_addr;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001305 uint32_t index = wa_ctx_start(wa_ctx, *offset, CACHELINE_DWORDS);
1306
Arun Siluvery7ad00d12015-06-19 18:37:12 +01001307 /* WaDisableCtxRestoreArbitration:bdw,chv */
Arun Siluvery83b8a982015-07-08 10:27:05 +01001308 wa_ctx_emit(batch, index, MI_ARB_ON_OFF | MI_ARB_DISABLE);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001309
Arun Siluveryc82435b2015-06-19 18:37:13 +01001310 /* WaFlushCoherentL3CacheLinesAtContextSwitch:bdw */
1311 if (IS_BROADWELL(ring->dev)) {
Andrzej Hajda604ef732015-09-21 15:33:35 +02001312 int rc = gen8_emit_flush_coherentl3_wa(ring, batch, index);
1313 if (rc < 0)
1314 return rc;
1315 index = rc;
Arun Siluveryc82435b2015-06-19 18:37:13 +01001316 }
1317
Arun Siluvery0160f052015-06-23 15:46:57 +01001318 /* WaClearSlmSpaceAtContextSwitch:bdw,chv */
1319 /* Actual scratch location is at 128 bytes offset */
1320 scratch_addr = ring->scratch.gtt_offset + 2*CACHELINE_BYTES;
1321
Arun Siluvery83b8a982015-07-08 10:27:05 +01001322 wa_ctx_emit(batch, index, GFX_OP_PIPE_CONTROL(6));
1323 wa_ctx_emit(batch, index, (PIPE_CONTROL_FLUSH_L3 |
1324 PIPE_CONTROL_GLOBAL_GTT_IVB |
1325 PIPE_CONTROL_CS_STALL |
1326 PIPE_CONTROL_QW_WRITE));
1327 wa_ctx_emit(batch, index, scratch_addr);
1328 wa_ctx_emit(batch, index, 0);
1329 wa_ctx_emit(batch, index, 0);
1330 wa_ctx_emit(batch, index, 0);
Arun Siluvery0160f052015-06-23 15:46:57 +01001331
Arun Siluvery17ee9502015-06-19 19:07:01 +01001332 /* Pad to end of cacheline */
1333 while (index % CACHELINE_DWORDS)
Arun Siluvery83b8a982015-07-08 10:27:05 +01001334 wa_ctx_emit(batch, index, MI_NOOP);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001335
1336 /*
1337 * MI_BATCH_BUFFER_END is not required in Indirect ctx BB because
1338 * execution depends on the length specified in terms of cache lines
1339 * in the register CTX_RCS_INDIRECT_CTX
1340 */
1341
1342 return wa_ctx_end(wa_ctx, *offset = index, CACHELINE_DWORDS);
1343}
1344
1345/**
1346 * gen8_init_perctx_bb() - initialize per ctx batch with WA
1347 *
1348 * @ring: only applicable for RCS
1349 * @wa_ctx: structure representing wa_ctx
1350 * offset: specifies start of the batch, should be cache-aligned.
1351 * size: size of the batch in DWORDS but HW expects in terms of cachelines
Arun Siluvery4d78c8d2015-06-23 15:50:43 +01001352 * @batch: page in which WA are loaded
Arun Siluvery17ee9502015-06-19 19:07:01 +01001353 * @offset: This field specifies the start of this batch.
1354 * This batch is started immediately after indirect_ctx batch. Since we ensure
1355 * that indirect_ctx ends on a cacheline this batch is aligned automatically.
1356 *
1357 * The number of DWORDS written are returned using this field.
1358 *
1359 * This batch is terminated with MI_BATCH_BUFFER_END and so we need not add padding
1360 * to align it with cacheline as padding after MI_BATCH_BUFFER_END is redundant.
1361 */
1362static int gen8_init_perctx_bb(struct intel_engine_cs *ring,
1363 struct i915_wa_ctx_bb *wa_ctx,
1364 uint32_t *const batch,
1365 uint32_t *offset)
1366{
1367 uint32_t index = wa_ctx_start(wa_ctx, *offset, CACHELINE_DWORDS);
1368
Arun Siluvery7ad00d12015-06-19 18:37:12 +01001369 /* WaDisableCtxRestoreArbitration:bdw,chv */
Arun Siluvery83b8a982015-07-08 10:27:05 +01001370 wa_ctx_emit(batch, index, MI_ARB_ON_OFF | MI_ARB_ENABLE);
Arun Siluvery7ad00d12015-06-19 18:37:12 +01001371
Arun Siluvery83b8a982015-07-08 10:27:05 +01001372 wa_ctx_emit(batch, index, MI_BATCH_BUFFER_END);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001373
1374 return wa_ctx_end(wa_ctx, *offset = index, 1);
1375}
1376
Arun Siluvery0504cff2015-07-14 15:01:27 +01001377static int gen9_init_indirectctx_bb(struct intel_engine_cs *ring,
1378 struct i915_wa_ctx_bb *wa_ctx,
1379 uint32_t *const batch,
1380 uint32_t *offset)
1381{
Arun Siluverya4106a72015-07-14 15:01:29 +01001382 int ret;
Arun Siluvery0907c8f2015-07-14 15:01:28 +01001383 struct drm_device *dev = ring->dev;
Arun Siluvery0504cff2015-07-14 15:01:27 +01001384 uint32_t index = wa_ctx_start(wa_ctx, *offset, CACHELINE_DWORDS);
1385
Arun Siluvery0907c8f2015-07-14 15:01:28 +01001386 /* WaDisableCtxRestoreArbitration:skl,bxt */
Jani Nikulae87a0052015-10-20 15:22:02 +03001387 if (IS_SKL_REVID(dev, 0, SKL_REVID_D0) ||
Tim Gorecbdc12a2015-10-26 10:48:58 +00001388 IS_BXT_REVID(dev, 0, BXT_REVID_A1))
Arun Siluvery0907c8f2015-07-14 15:01:28 +01001389 wa_ctx_emit(batch, index, MI_ARB_ON_OFF | MI_ARB_DISABLE);
Arun Siluvery0504cff2015-07-14 15:01:27 +01001390
Arun Siluverya4106a72015-07-14 15:01:29 +01001391 /* WaFlushCoherentL3CacheLinesAtContextSwitch:skl,bxt */
1392 ret = gen8_emit_flush_coherentl3_wa(ring, batch, index);
1393 if (ret < 0)
1394 return ret;
1395 index = ret;
1396
Arun Siluvery0504cff2015-07-14 15:01:27 +01001397 /* Pad to end of cacheline */
1398 while (index % CACHELINE_DWORDS)
1399 wa_ctx_emit(batch, index, MI_NOOP);
1400
1401 return wa_ctx_end(wa_ctx, *offset = index, CACHELINE_DWORDS);
1402}
1403
1404static int gen9_init_perctx_bb(struct intel_engine_cs *ring,
1405 struct i915_wa_ctx_bb *wa_ctx,
1406 uint32_t *const batch,
1407 uint32_t *offset)
1408{
Arun Siluvery0907c8f2015-07-14 15:01:28 +01001409 struct drm_device *dev = ring->dev;
Arun Siluvery0504cff2015-07-14 15:01:27 +01001410 uint32_t index = wa_ctx_start(wa_ctx, *offset, CACHELINE_DWORDS);
1411
Arun Siluvery9b014352015-07-14 15:01:30 +01001412 /* WaSetDisablePixMaskCammingAndRhwoInCommonSliceChicken:skl,bxt */
Jani Nikulae87a0052015-10-20 15:22:02 +03001413 if (IS_SKL_REVID(dev, 0, SKL_REVID_B0) ||
Tim Gorecbdc12a2015-10-26 10:48:58 +00001414 IS_BXT_REVID(dev, 0, BXT_REVID_A1)) {
Arun Siluvery9b014352015-07-14 15:01:30 +01001415 wa_ctx_emit(batch, index, MI_LOAD_REGISTER_IMM(1));
Ville Syrjälä8f40db72015-11-04 23:20:08 +02001416 wa_ctx_emit_reg(batch, index, GEN9_SLICE_COMMON_ECO_CHICKEN0);
Arun Siluvery9b014352015-07-14 15:01:30 +01001417 wa_ctx_emit(batch, index,
1418 _MASKED_BIT_ENABLE(DISABLE_PIXEL_MASK_CAMMING));
1419 wa_ctx_emit(batch, index, MI_NOOP);
1420 }
1421
Arun Siluvery0907c8f2015-07-14 15:01:28 +01001422 /* WaDisableCtxRestoreArbitration:skl,bxt */
Jani Nikulae87a0052015-10-20 15:22:02 +03001423 if (IS_SKL_REVID(dev, 0, SKL_REVID_D0) ||
Tim Gorecbdc12a2015-10-26 10:48:58 +00001424 IS_BXT_REVID(dev, 0, BXT_REVID_A1))
Arun Siluvery0907c8f2015-07-14 15:01:28 +01001425 wa_ctx_emit(batch, index, MI_ARB_ON_OFF | MI_ARB_ENABLE);
1426
Arun Siluvery0504cff2015-07-14 15:01:27 +01001427 wa_ctx_emit(batch, index, MI_BATCH_BUFFER_END);
1428
1429 return wa_ctx_end(wa_ctx, *offset = index, 1);
1430}
1431
Arun Siluvery17ee9502015-06-19 19:07:01 +01001432static int lrc_setup_wa_ctx_obj(struct intel_engine_cs *ring, u32 size)
1433{
1434 int ret;
1435
1436 ring->wa_ctx.obj = i915_gem_alloc_object(ring->dev, PAGE_ALIGN(size));
1437 if (!ring->wa_ctx.obj) {
1438 DRM_DEBUG_DRIVER("alloc LRC WA ctx backing obj failed.\n");
1439 return -ENOMEM;
1440 }
1441
1442 ret = i915_gem_obj_ggtt_pin(ring->wa_ctx.obj, PAGE_SIZE, 0);
1443 if (ret) {
1444 DRM_DEBUG_DRIVER("pin LRC WA ctx backing obj failed: %d\n",
1445 ret);
1446 drm_gem_object_unreference(&ring->wa_ctx.obj->base);
1447 return ret;
1448 }
1449
1450 return 0;
1451}
1452
1453static void lrc_destroy_wa_ctx_obj(struct intel_engine_cs *ring)
1454{
1455 if (ring->wa_ctx.obj) {
1456 i915_gem_object_ggtt_unpin(ring->wa_ctx.obj);
1457 drm_gem_object_unreference(&ring->wa_ctx.obj->base);
1458 ring->wa_ctx.obj = NULL;
1459 }
1460}
1461
1462static int intel_init_workaround_bb(struct intel_engine_cs *ring)
1463{
1464 int ret;
1465 uint32_t *batch;
1466 uint32_t offset;
1467 struct page *page;
1468 struct i915_ctx_workarounds *wa_ctx = &ring->wa_ctx;
1469
1470 WARN_ON(ring->id != RCS);
1471
Arun Siluvery5e60d792015-06-23 15:50:44 +01001472 /* update this when WA for higher Gen are added */
Arun Siluvery0504cff2015-07-14 15:01:27 +01001473 if (INTEL_INFO(ring->dev)->gen > 9) {
1474 DRM_ERROR("WA batch buffer is not initialized for Gen%d\n",
1475 INTEL_INFO(ring->dev)->gen);
Arun Siluvery5e60d792015-06-23 15:50:44 +01001476 return 0;
Arun Siluvery0504cff2015-07-14 15:01:27 +01001477 }
Arun Siluvery5e60d792015-06-23 15:50:44 +01001478
Arun Siluveryc4db7592015-06-19 18:37:11 +01001479 /* some WA perform writes to scratch page, ensure it is valid */
1480 if (ring->scratch.obj == NULL) {
1481 DRM_ERROR("scratch page not allocated for %s\n", ring->name);
1482 return -EINVAL;
1483 }
1484
Arun Siluvery17ee9502015-06-19 19:07:01 +01001485 ret = lrc_setup_wa_ctx_obj(ring, PAGE_SIZE);
1486 if (ret) {
1487 DRM_DEBUG_DRIVER("Failed to setup context WA page: %d\n", ret);
1488 return ret;
1489 }
1490
Dave Gordon033908a2015-12-10 18:51:23 +00001491 page = i915_gem_object_get_dirty_page(wa_ctx->obj, 0);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001492 batch = kmap_atomic(page);
1493 offset = 0;
1494
1495 if (INTEL_INFO(ring->dev)->gen == 8) {
1496 ret = gen8_init_indirectctx_bb(ring,
1497 &wa_ctx->indirect_ctx,
1498 batch,
1499 &offset);
1500 if (ret)
1501 goto out;
1502
1503 ret = gen8_init_perctx_bb(ring,
1504 &wa_ctx->per_ctx,
1505 batch,
1506 &offset);
1507 if (ret)
1508 goto out;
Arun Siluvery0504cff2015-07-14 15:01:27 +01001509 } else if (INTEL_INFO(ring->dev)->gen == 9) {
1510 ret = gen9_init_indirectctx_bb(ring,
1511 &wa_ctx->indirect_ctx,
1512 batch,
1513 &offset);
1514 if (ret)
1515 goto out;
1516
1517 ret = gen9_init_perctx_bb(ring,
1518 &wa_ctx->per_ctx,
1519 batch,
1520 &offset);
1521 if (ret)
1522 goto out;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001523 }
1524
1525out:
1526 kunmap_atomic(batch);
1527 if (ret)
1528 lrc_destroy_wa_ctx_obj(ring);
1529
1530 return ret;
1531}
1532
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001533static int gen8_init_common_ring(struct intel_engine_cs *ring)
1534{
1535 struct drm_device *dev = ring->dev;
1536 struct drm_i915_private *dev_priv = dev->dev_private;
Michel Thierrydfc53c52015-09-28 13:25:12 +01001537 u8 next_context_status_buffer_hw;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001538
Nick Hoathe84fe802015-09-11 12:53:46 +01001539 lrc_setup_hardware_status_page(ring,
Dave Gordoned54c1a2016-01-19 19:02:54 +00001540 dev_priv->kernel_context->engine[ring->id].state);
Nick Hoathe84fe802015-09-11 12:53:46 +01001541
Oscar Mateo73d477f2014-07-24 17:04:31 +01001542 I915_WRITE_IMR(ring, ~(ring->irq_enable_mask | ring->irq_keep_mask));
1543 I915_WRITE(RING_HWSTAM(ring->mmio_base), 0xffffffff);
1544
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001545 I915_WRITE(RING_MODE_GEN7(ring),
1546 _MASKED_BIT_DISABLE(GFX_REPLAY_MODE) |
1547 _MASKED_BIT_ENABLE(GFX_RUN_LIST_ENABLE));
1548 POSTING_READ(RING_MODE_GEN7(ring));
Michel Thierrydfc53c52015-09-28 13:25:12 +01001549
1550 /*
1551 * Instead of resetting the Context Status Buffer (CSB) read pointer to
1552 * zero, we need to read the write pointer from hardware and use its
1553 * value because "this register is power context save restored".
1554 * Effectively, these states have been observed:
1555 *
1556 * | Suspend-to-idle (freeze) | Suspend-to-RAM (mem) |
1557 * BDW | CSB regs not reset | CSB regs reset |
1558 * CHT | CSB regs not reset | CSB regs not reset |
Ben Widawsky5590a5f2016-01-05 10:30:05 -08001559 * SKL | ? | ? |
1560 * BXT | ? | ? |
Michel Thierrydfc53c52015-09-28 13:25:12 +01001561 */
Ben Widawsky5590a5f2016-01-05 10:30:05 -08001562 next_context_status_buffer_hw =
1563 GEN8_CSB_WRITE_PTR(I915_READ(RING_CONTEXT_STATUS_PTR(ring)));
Michel Thierrydfc53c52015-09-28 13:25:12 +01001564
1565 /*
1566 * When the CSB registers are reset (also after power-up / gpu reset),
1567 * CSB write pointer is set to all 1's, which is not valid, use '5' in
1568 * this special case, so the first element read is CSB[0].
1569 */
1570 if (next_context_status_buffer_hw == GEN8_CSB_PTR_MASK)
1571 next_context_status_buffer_hw = (GEN8_CSB_ENTRIES - 1);
1572
1573 ring->next_context_status_buffer = next_context_status_buffer_hw;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001574 DRM_DEBUG_DRIVER("Execlists enabled for %s\n", ring->name);
1575
1576 memset(&ring->hangcheck, 0, sizeof(ring->hangcheck));
1577
1578 return 0;
1579}
1580
1581static int gen8_init_render_ring(struct intel_engine_cs *ring)
1582{
1583 struct drm_device *dev = ring->dev;
1584 struct drm_i915_private *dev_priv = dev->dev_private;
1585 int ret;
1586
1587 ret = gen8_init_common_ring(ring);
1588 if (ret)
1589 return ret;
1590
1591 /* We need to disable the AsyncFlip performance optimisations in order
1592 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
1593 * programmed to '1' on all products.
1594 *
1595 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv,bdw,chv
1596 */
1597 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
1598
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001599 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
1600
Michel Thierry771b9a52014-11-11 16:47:33 +00001601 return init_workarounds_ring(ring);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001602}
1603
Damien Lespiau82ef8222015-02-09 19:33:08 +00001604static int gen9_init_render_ring(struct intel_engine_cs *ring)
1605{
1606 int ret;
1607
1608 ret = gen8_init_common_ring(ring);
1609 if (ret)
1610 return ret;
1611
1612 return init_workarounds_ring(ring);
1613}
1614
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001615static int intel_logical_ring_emit_pdps(struct drm_i915_gem_request *req)
1616{
1617 struct i915_hw_ppgtt *ppgtt = req->ctx->ppgtt;
1618 struct intel_engine_cs *ring = req->ring;
1619 struct intel_ringbuffer *ringbuf = req->ringbuf;
1620 const int num_lri_cmds = GEN8_LEGACY_PDPES * 2;
1621 int i, ret;
1622
1623 ret = intel_logical_ring_begin(req, num_lri_cmds * 2 + 2);
1624 if (ret)
1625 return ret;
1626
1627 intel_logical_ring_emit(ringbuf, MI_LOAD_REGISTER_IMM(num_lri_cmds));
1628 for (i = GEN8_LEGACY_PDPES - 1; i >= 0; i--) {
1629 const dma_addr_t pd_daddr = i915_page_dir_dma_addr(ppgtt, i);
1630
Ville Syrjäläf92a9162015-11-04 23:20:07 +02001631 intel_logical_ring_emit_reg(ringbuf, GEN8_RING_PDP_UDW(ring, i));
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001632 intel_logical_ring_emit(ringbuf, upper_32_bits(pd_daddr));
Ville Syrjäläf92a9162015-11-04 23:20:07 +02001633 intel_logical_ring_emit_reg(ringbuf, GEN8_RING_PDP_LDW(ring, i));
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001634 intel_logical_ring_emit(ringbuf, lower_32_bits(pd_daddr));
1635 }
1636
1637 intel_logical_ring_emit(ringbuf, MI_NOOP);
1638 intel_logical_ring_advance(ringbuf);
1639
1640 return 0;
1641}
1642
John Harrisonbe795fc2015-05-29 17:44:03 +01001643static int gen8_emit_bb_start(struct drm_i915_gem_request *req,
John Harrison8e004ef2015-02-13 11:48:10 +00001644 u64 offset, unsigned dispatch_flags)
Oscar Mateo15648582014-07-24 17:04:32 +01001645{
John Harrisonbe795fc2015-05-29 17:44:03 +01001646 struct intel_ringbuffer *ringbuf = req->ringbuf;
John Harrison8e004ef2015-02-13 11:48:10 +00001647 bool ppgtt = !(dispatch_flags & I915_DISPATCH_SECURE);
Oscar Mateo15648582014-07-24 17:04:32 +01001648 int ret;
1649
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001650 /* Don't rely in hw updating PDPs, specially in lite-restore.
1651 * Ideally, we should set Force PD Restore in ctx descriptor,
1652 * but we can't. Force Restore would be a second option, but
1653 * it is unsafe in case of lite-restore (because the ctx is
Michel Thierry2dba3232015-07-30 11:06:23 +01001654 * not idle). PML4 is allocated during ppgtt init so this is
1655 * not needed in 48-bit.*/
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001656 if (req->ctx->ppgtt &&
1657 (intel_ring_flag(req->ring) & req->ctx->ppgtt->pd_dirty_rings)) {
Zhiyuan Lv331f38e2015-08-28 15:41:14 +08001658 if (!USES_FULL_48BIT_PPGTT(req->i915) &&
1659 !intel_vgpu_active(req->i915->dev)) {
Michel Thierry2dba3232015-07-30 11:06:23 +01001660 ret = intel_logical_ring_emit_pdps(req);
1661 if (ret)
1662 return ret;
1663 }
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001664
1665 req->ctx->ppgtt->pd_dirty_rings &= ~intel_ring_flag(req->ring);
1666 }
1667
John Harrison4d616a22015-05-29 17:44:08 +01001668 ret = intel_logical_ring_begin(req, 4);
Oscar Mateo15648582014-07-24 17:04:32 +01001669 if (ret)
1670 return ret;
1671
1672 /* FIXME(BDW): Address space and security selectors. */
Abdiel Janulgue69225282015-06-16 13:39:42 +03001673 intel_logical_ring_emit(ringbuf, MI_BATCH_BUFFER_START_GEN8 |
1674 (ppgtt<<8) |
1675 (dispatch_flags & I915_DISPATCH_RS ?
1676 MI_BATCH_RESOURCE_STREAMER : 0));
Oscar Mateo15648582014-07-24 17:04:32 +01001677 intel_logical_ring_emit(ringbuf, lower_32_bits(offset));
1678 intel_logical_ring_emit(ringbuf, upper_32_bits(offset));
1679 intel_logical_ring_emit(ringbuf, MI_NOOP);
1680 intel_logical_ring_advance(ringbuf);
1681
1682 return 0;
1683}
1684
Oscar Mateo73d477f2014-07-24 17:04:31 +01001685static bool gen8_logical_ring_get_irq(struct intel_engine_cs *ring)
1686{
1687 struct drm_device *dev = ring->dev;
1688 struct drm_i915_private *dev_priv = dev->dev_private;
1689 unsigned long flags;
1690
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001691 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Oscar Mateo73d477f2014-07-24 17:04:31 +01001692 return false;
1693
1694 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1695 if (ring->irq_refcount++ == 0) {
1696 I915_WRITE_IMR(ring, ~(ring->irq_enable_mask | ring->irq_keep_mask));
1697 POSTING_READ(RING_IMR(ring->mmio_base));
1698 }
1699 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1700
1701 return true;
1702}
1703
1704static void gen8_logical_ring_put_irq(struct intel_engine_cs *ring)
1705{
1706 struct drm_device *dev = ring->dev;
1707 struct drm_i915_private *dev_priv = dev->dev_private;
1708 unsigned long flags;
1709
1710 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1711 if (--ring->irq_refcount == 0) {
1712 I915_WRITE_IMR(ring, ~ring->irq_keep_mask);
1713 POSTING_READ(RING_IMR(ring->mmio_base));
1714 }
1715 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1716}
1717
John Harrison7deb4d32015-05-29 17:43:59 +01001718static int gen8_emit_flush(struct drm_i915_gem_request *request,
Oscar Mateo47122742014-07-24 17:04:28 +01001719 u32 invalidate_domains,
1720 u32 unused)
1721{
John Harrison7deb4d32015-05-29 17:43:59 +01001722 struct intel_ringbuffer *ringbuf = request->ringbuf;
Oscar Mateo47122742014-07-24 17:04:28 +01001723 struct intel_engine_cs *ring = ringbuf->ring;
1724 struct drm_device *dev = ring->dev;
1725 struct drm_i915_private *dev_priv = dev->dev_private;
1726 uint32_t cmd;
1727 int ret;
1728
John Harrison4d616a22015-05-29 17:44:08 +01001729 ret = intel_logical_ring_begin(request, 4);
Oscar Mateo47122742014-07-24 17:04:28 +01001730 if (ret)
1731 return ret;
1732
1733 cmd = MI_FLUSH_DW + 1;
1734
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00001735 /* We always require a command barrier so that subsequent
1736 * commands, such as breadcrumb interrupts, are strictly ordered
1737 * wrt the contents of the write cache being flushed to memory
1738 * (and thus being coherent from the CPU).
1739 */
1740 cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
1741
1742 if (invalidate_domains & I915_GEM_GPU_DOMAINS) {
1743 cmd |= MI_INVALIDATE_TLB;
1744 if (ring == &dev_priv->ring[VCS])
1745 cmd |= MI_INVALIDATE_BSD;
Oscar Mateo47122742014-07-24 17:04:28 +01001746 }
1747
1748 intel_logical_ring_emit(ringbuf, cmd);
1749 intel_logical_ring_emit(ringbuf,
1750 I915_GEM_HWS_SCRATCH_ADDR |
1751 MI_FLUSH_DW_USE_GTT);
1752 intel_logical_ring_emit(ringbuf, 0); /* upper addr */
1753 intel_logical_ring_emit(ringbuf, 0); /* value */
1754 intel_logical_ring_advance(ringbuf);
1755
1756 return 0;
1757}
1758
John Harrison7deb4d32015-05-29 17:43:59 +01001759static int gen8_emit_flush_render(struct drm_i915_gem_request *request,
Oscar Mateo47122742014-07-24 17:04:28 +01001760 u32 invalidate_domains,
1761 u32 flush_domains)
1762{
John Harrison7deb4d32015-05-29 17:43:59 +01001763 struct intel_ringbuffer *ringbuf = request->ringbuf;
Oscar Mateo47122742014-07-24 17:04:28 +01001764 struct intel_engine_cs *ring = ringbuf->ring;
1765 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Ben Widawsky1a5a9ce2015-12-17 09:49:57 -08001766 bool vf_flush_wa = false;
Oscar Mateo47122742014-07-24 17:04:28 +01001767 u32 flags = 0;
1768 int ret;
1769
1770 flags |= PIPE_CONTROL_CS_STALL;
1771
1772 if (flush_domains) {
1773 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
1774 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Francisco Jerez965fd602016-01-13 18:59:39 -08001775 flags |= PIPE_CONTROL_DC_FLUSH_ENABLE;
Chris Wilson40a24482015-08-21 16:08:41 +01001776 flags |= PIPE_CONTROL_FLUSH_ENABLE;
Oscar Mateo47122742014-07-24 17:04:28 +01001777 }
1778
1779 if (invalidate_domains) {
1780 flags |= PIPE_CONTROL_TLB_INVALIDATE;
1781 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
1782 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
1783 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
1784 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
1785 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
1786 flags |= PIPE_CONTROL_QW_WRITE;
1787 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Oscar Mateo47122742014-07-24 17:04:28 +01001788
Ben Widawsky1a5a9ce2015-12-17 09:49:57 -08001789 /*
1790 * On GEN9: before VF_CACHE_INVALIDATE we need to emit a NULL
1791 * pipe control.
1792 */
1793 if (IS_GEN9(ring->dev))
1794 vf_flush_wa = true;
1795 }
Imre Deak9647ff32015-01-25 13:27:11 -08001796
John Harrison4d616a22015-05-29 17:44:08 +01001797 ret = intel_logical_ring_begin(request, vf_flush_wa ? 12 : 6);
Oscar Mateo47122742014-07-24 17:04:28 +01001798 if (ret)
1799 return ret;
1800
Imre Deak9647ff32015-01-25 13:27:11 -08001801 if (vf_flush_wa) {
1802 intel_logical_ring_emit(ringbuf, GFX_OP_PIPE_CONTROL(6));
1803 intel_logical_ring_emit(ringbuf, 0);
1804 intel_logical_ring_emit(ringbuf, 0);
1805 intel_logical_ring_emit(ringbuf, 0);
1806 intel_logical_ring_emit(ringbuf, 0);
1807 intel_logical_ring_emit(ringbuf, 0);
1808 }
1809
Oscar Mateo47122742014-07-24 17:04:28 +01001810 intel_logical_ring_emit(ringbuf, GFX_OP_PIPE_CONTROL(6));
1811 intel_logical_ring_emit(ringbuf, flags);
1812 intel_logical_ring_emit(ringbuf, scratch_addr);
1813 intel_logical_ring_emit(ringbuf, 0);
1814 intel_logical_ring_emit(ringbuf, 0);
1815 intel_logical_ring_emit(ringbuf, 0);
1816 intel_logical_ring_advance(ringbuf);
1817
1818 return 0;
1819}
1820
Oscar Mateoe94e37a2014-07-24 17:04:25 +01001821static u32 gen8_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
1822{
1823 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
1824}
1825
1826static void gen8_set_seqno(struct intel_engine_cs *ring, u32 seqno)
1827{
1828 intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno);
1829}
1830
Imre Deak319404d2015-08-14 18:35:27 +03001831static u32 bxt_a_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
1832{
1833
1834 /*
1835 * On BXT A steppings there is a HW coherency issue whereby the
1836 * MI_STORE_DATA_IMM storing the completed request's seqno
1837 * occasionally doesn't invalidate the CPU cache. Work around this by
1838 * clflushing the corresponding cacheline whenever the caller wants
1839 * the coherency to be guaranteed. Note that this cacheline is known
1840 * to be clean at this point, since we only write it in
1841 * bxt_a_set_seqno(), where we also do a clflush after the write. So
1842 * this clflush in practice becomes an invalidate operation.
1843 */
1844
1845 if (!lazy_coherency)
1846 intel_flush_status_page(ring, I915_GEM_HWS_INDEX);
1847
1848 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
1849}
1850
1851static void bxt_a_set_seqno(struct intel_engine_cs *ring, u32 seqno)
1852{
1853 intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno);
1854
1855 /* See bxt_a_get_seqno() explaining the reason for the clflush. */
1856 intel_flush_status_page(ring, I915_GEM_HWS_INDEX);
1857}
1858
Chris Wilson7c17d372016-01-20 15:43:35 +02001859/*
1860 * Reserve space for 2 NOOPs at the end of each request to be
1861 * used as a workaround for not being allowed to do lite
1862 * restore with HEAD==TAIL (WaIdleLiteRestore).
1863 */
1864#define WA_TAIL_DWORDS 2
1865
1866static inline u32 hws_seqno_address(struct intel_engine_cs *engine)
1867{
1868 return engine->status_page.gfx_addr + I915_GEM_HWS_INDEX_ADDR;
1869}
1870
John Harrisonc4e76632015-05-29 17:44:01 +01001871static int gen8_emit_request(struct drm_i915_gem_request *request)
Oscar Mateo4da46e12014-07-24 17:04:27 +01001872{
John Harrisonc4e76632015-05-29 17:44:01 +01001873 struct intel_ringbuffer *ringbuf = request->ringbuf;
Oscar Mateo4da46e12014-07-24 17:04:27 +01001874 int ret;
1875
Chris Wilson7c17d372016-01-20 15:43:35 +02001876 ret = intel_logical_ring_begin(request, 6 + WA_TAIL_DWORDS);
Oscar Mateo4da46e12014-07-24 17:04:27 +01001877 if (ret)
1878 return ret;
1879
Chris Wilson7c17d372016-01-20 15:43:35 +02001880 /* w/a: bit 5 needs to be zero for MI_FLUSH_DW address. */
1881 BUILD_BUG_ON(I915_GEM_HWS_INDEX_ADDR & (1 << 5));
Oscar Mateo4da46e12014-07-24 17:04:27 +01001882
Oscar Mateo4da46e12014-07-24 17:04:27 +01001883 intel_logical_ring_emit(ringbuf,
Chris Wilson7c17d372016-01-20 15:43:35 +02001884 (MI_FLUSH_DW + 1) | MI_FLUSH_DW_OP_STOREDW);
1885 intel_logical_ring_emit(ringbuf,
1886 hws_seqno_address(request->ring) |
1887 MI_FLUSH_DW_USE_GTT);
Oscar Mateo4da46e12014-07-24 17:04:27 +01001888 intel_logical_ring_emit(ringbuf, 0);
John Harrisonc4e76632015-05-29 17:44:01 +01001889 intel_logical_ring_emit(ringbuf, i915_gem_request_get_seqno(request));
Oscar Mateo4da46e12014-07-24 17:04:27 +01001890 intel_logical_ring_emit(ringbuf, MI_USER_INTERRUPT);
1891 intel_logical_ring_emit(ringbuf, MI_NOOP);
Chris Wilson7c17d372016-01-20 15:43:35 +02001892 return intel_logical_ring_advance_and_submit(request);
1893}
Oscar Mateo4da46e12014-07-24 17:04:27 +01001894
Chris Wilson7c17d372016-01-20 15:43:35 +02001895static int gen8_emit_request_render(struct drm_i915_gem_request *request)
1896{
1897 struct intel_ringbuffer *ringbuf = request->ringbuf;
1898 int ret;
1899
1900 ret = intel_logical_ring_begin(request, 6 + WA_TAIL_DWORDS);
1901 if (ret)
1902 return ret;
1903
1904 /* w/a for post sync ops following a GPGPU operation we
1905 * need a prior CS_STALL, which is emitted by the flush
1906 * following the batch.
Michel Thierry53292cd2015-04-15 18:11:33 +01001907 */
Chris Wilson7c17d372016-01-20 15:43:35 +02001908 intel_logical_ring_emit(ringbuf, GFX_OP_PIPE_CONTROL(5));
1909 intel_logical_ring_emit(ringbuf,
1910 (PIPE_CONTROL_GLOBAL_GTT_IVB |
1911 PIPE_CONTROL_CS_STALL |
1912 PIPE_CONTROL_QW_WRITE));
1913 intel_logical_ring_emit(ringbuf, hws_seqno_address(request->ring));
1914 intel_logical_ring_emit(ringbuf, 0);
1915 intel_logical_ring_emit(ringbuf, i915_gem_request_get_seqno(request));
1916 intel_logical_ring_emit(ringbuf, MI_USER_INTERRUPT);
1917 return intel_logical_ring_advance_and_submit(request);
Oscar Mateo4da46e12014-07-24 17:04:27 +01001918}
1919
John Harrisonbe013632015-05-29 17:43:45 +01001920static int intel_lr_context_render_state_init(struct drm_i915_gem_request *req)
Damien Lespiaucef437a2015-02-10 19:32:19 +00001921{
Damien Lespiaucef437a2015-02-10 19:32:19 +00001922 struct render_state so;
Damien Lespiaucef437a2015-02-10 19:32:19 +00001923 int ret;
1924
John Harrisonbe013632015-05-29 17:43:45 +01001925 ret = i915_gem_render_state_prepare(req->ring, &so);
Damien Lespiaucef437a2015-02-10 19:32:19 +00001926 if (ret)
1927 return ret;
1928
1929 if (so.rodata == NULL)
1930 return 0;
1931
John Harrisonbe795fc2015-05-29 17:44:03 +01001932 ret = req->ring->emit_bb_start(req, so.ggtt_offset,
John Harrisonbe013632015-05-29 17:43:45 +01001933 I915_DISPATCH_SECURE);
Damien Lespiaucef437a2015-02-10 19:32:19 +00001934 if (ret)
1935 goto out;
1936
Arun Siluvery84e81022015-07-20 10:46:10 +01001937 ret = req->ring->emit_bb_start(req,
1938 (so.ggtt_offset + so.aux_batch_offset),
1939 I915_DISPATCH_SECURE);
1940 if (ret)
1941 goto out;
1942
John Harrisonb2af0372015-05-29 17:43:50 +01001943 i915_vma_move_to_active(i915_gem_obj_to_ggtt(so.obj), req);
Damien Lespiaucef437a2015-02-10 19:32:19 +00001944
Damien Lespiaucef437a2015-02-10 19:32:19 +00001945out:
1946 i915_gem_render_state_fini(&so);
1947 return ret;
1948}
1949
John Harrison87531812015-05-29 17:43:44 +01001950static int gen8_init_rcs_context(struct drm_i915_gem_request *req)
Thomas Daniele7778be2014-12-02 12:50:48 +00001951{
1952 int ret;
1953
John Harrisone2be4fa2015-05-29 17:43:54 +01001954 ret = intel_logical_ring_workarounds_emit(req);
Thomas Daniele7778be2014-12-02 12:50:48 +00001955 if (ret)
1956 return ret;
1957
Peter Antoine3bbaba02015-07-10 20:13:11 +03001958 ret = intel_rcs_context_init_mocs(req);
1959 /*
1960 * Failing to program the MOCS is non-fatal.The system will not
1961 * run at peak performance. So generate an error and carry on.
1962 */
1963 if (ret)
1964 DRM_ERROR("MOCS failed to program: expect performance issues.\n");
1965
John Harrisonbe013632015-05-29 17:43:45 +01001966 return intel_lr_context_render_state_init(req);
Thomas Daniele7778be2014-12-02 12:50:48 +00001967}
1968
Oscar Mateo73e4d072014-07-24 17:04:48 +01001969/**
1970 * intel_logical_ring_cleanup() - deallocate the Engine Command Streamer
1971 *
1972 * @ring: Engine Command Streamer.
1973 *
1974 */
Oscar Mateo454afeb2014-07-24 17:04:22 +01001975void intel_logical_ring_cleanup(struct intel_engine_cs *ring)
1976{
John Harrison6402c332014-10-31 12:00:26 +00001977 struct drm_i915_private *dev_priv;
Oscar Mateo9832b9d2014-07-24 17:04:30 +01001978
Oscar Mateo48d82382014-07-24 17:04:23 +01001979 if (!intel_ring_initialized(ring))
1980 return;
1981
John Harrison6402c332014-10-31 12:00:26 +00001982 dev_priv = ring->dev->dev_private;
1983
Dave Gordonb0366a52015-12-08 15:02:36 +00001984 if (ring->buffer) {
1985 intel_logical_ring_stop(ring);
1986 WARN_ON((I915_READ_MODE(ring) & MODE_IDLE) == 0);
1987 }
Oscar Mateo48d82382014-07-24 17:04:23 +01001988
1989 if (ring->cleanup)
1990 ring->cleanup(ring);
1991
1992 i915_cmd_parser_fini_ring(ring);
Chris Wilson06fbca72015-04-07 16:20:36 +01001993 i915_gem_batch_pool_fini(&ring->batch_pool);
Oscar Mateo48d82382014-07-24 17:04:23 +01001994
1995 if (ring->status_page.obj) {
1996 kunmap(sg_page(ring->status_page.obj->pages->sgl));
1997 ring->status_page.obj = NULL;
1998 }
Arun Siluvery17ee9502015-06-19 19:07:01 +01001999
Tvrtko Ursulinca825802016-01-15 15:10:27 +00002000 ring->disable_lite_restore_wa = false;
2001 ring->ctx_desc_template = 0;
2002
Arun Siluvery17ee9502015-06-19 19:07:01 +01002003 lrc_destroy_wa_ctx_obj(ring);
Dave Gordonb0366a52015-12-08 15:02:36 +00002004 ring->dev = NULL;
Oscar Mateo454afeb2014-07-24 17:04:22 +01002005}
2006
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00002007static void
2008logical_ring_default_vfuncs(struct drm_device *dev,
2009 struct intel_engine_cs *ring)
2010{
2011 /* Default vfuncs which can be overriden by each engine. */
2012 ring->init_hw = gen8_init_common_ring;
2013 ring->emit_request = gen8_emit_request;
2014 ring->emit_flush = gen8_emit_flush;
2015 ring->irq_get = gen8_logical_ring_get_irq;
2016 ring->irq_put = gen8_logical_ring_put_irq;
2017 ring->emit_bb_start = gen8_emit_bb_start;
2018 if (IS_BXT_REVID(dev, 0, BXT_REVID_A1)) {
2019 ring->get_seqno = bxt_a_get_seqno;
2020 ring->set_seqno = bxt_a_set_seqno;
2021 } else {
2022 ring->get_seqno = gen8_get_seqno;
2023 ring->set_seqno = gen8_set_seqno;
2024 }
2025}
2026
Tvrtko Ursulind9f3af92016-01-12 17:32:35 +00002027static inline void
2028logical_ring_default_irqs(struct intel_engine_cs *ring, unsigned shift)
2029{
2030 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT << shift;
2031 ring->irq_keep_mask = GT_CONTEXT_SWITCH_INTERRUPT << shift;
2032}
2033
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00002034static int
2035logical_ring_init(struct drm_device *dev, struct intel_engine_cs *ring)
Oscar Mateo454afeb2014-07-24 17:04:22 +01002036{
Dave Gordoned54c1a2016-01-19 19:02:54 +00002037 struct intel_context *dctx = to_i915(dev)->kernel_context;
Oscar Mateo48d82382014-07-24 17:04:23 +01002038 int ret;
Oscar Mateo48d82382014-07-24 17:04:23 +01002039
2040 /* Intentionally left blank. */
2041 ring->buffer = NULL;
2042
2043 ring->dev = dev;
2044 INIT_LIST_HEAD(&ring->active_list);
2045 INIT_LIST_HEAD(&ring->request_list);
Chris Wilson06fbca72015-04-07 16:20:36 +01002046 i915_gem_batch_pool_init(dev, &ring->batch_pool);
Oscar Mateo48d82382014-07-24 17:04:23 +01002047 init_waitqueue_head(&ring->irq_queue);
2048
Chris Wilson608c1a52015-09-03 13:01:40 +01002049 INIT_LIST_HEAD(&ring->buffers);
Michel Thierryacdd8842014-07-24 17:04:38 +01002050 INIT_LIST_HEAD(&ring->execlist_queue);
Thomas Danielc86ee3a92014-11-13 10:27:05 +00002051 INIT_LIST_HEAD(&ring->execlist_retired_req_list);
Michel Thierryacdd8842014-07-24 17:04:38 +01002052 spin_lock_init(&ring->execlist_lock);
2053
Tvrtko Ursulinca825802016-01-15 15:10:27 +00002054 logical_ring_init_platform_invariants(ring);
2055
Oscar Mateo48d82382014-07-24 17:04:23 +01002056 ret = i915_cmd_parser_init_ring(ring);
2057 if (ret)
Dave Gordonb0366a52015-12-08 15:02:36 +00002058 goto error;
Oscar Mateo48d82382014-07-24 17:04:23 +01002059
Dave Gordoned54c1a2016-01-19 19:02:54 +00002060 ret = intel_lr_context_deferred_alloc(dctx, ring);
Nick Hoathe84fe802015-09-11 12:53:46 +01002061 if (ret)
Dave Gordonb0366a52015-12-08 15:02:36 +00002062 goto error;
Nick Hoathe84fe802015-09-11 12:53:46 +01002063
2064 /* As this is the default context, always pin it */
Dave Gordoned54c1a2016-01-19 19:02:54 +00002065 ret = intel_lr_context_do_pin(ring, dctx);
Nick Hoathe84fe802015-09-11 12:53:46 +01002066 if (ret) {
2067 DRM_ERROR(
2068 "Failed to pin and map ringbuffer %s: %d\n",
2069 ring->name, ret);
Dave Gordonb0366a52015-12-08 15:02:36 +00002070 goto error;
Nick Hoathe84fe802015-09-11 12:53:46 +01002071 }
Oscar Mateo564ddb22014-08-21 11:40:54 +01002072
Dave Gordonb0366a52015-12-08 15:02:36 +00002073 return 0;
2074
2075error:
2076 intel_logical_ring_cleanup(ring);
Oscar Mateo564ddb22014-08-21 11:40:54 +01002077 return ret;
Oscar Mateo454afeb2014-07-24 17:04:22 +01002078}
2079
2080static int logical_render_ring_init(struct drm_device *dev)
2081{
2082 struct drm_i915_private *dev_priv = dev->dev_private;
2083 struct intel_engine_cs *ring = &dev_priv->ring[RCS];
Daniel Vetter99be1df2014-11-20 00:33:06 +01002084 int ret;
Oscar Mateo454afeb2014-07-24 17:04:22 +01002085
2086 ring->name = "render ring";
2087 ring->id = RCS;
2088 ring->mmio_base = RENDER_RING_BASE;
Tvrtko Ursulind9f3af92016-01-12 17:32:35 +00002089
2090 logical_ring_default_irqs(ring, GEN8_RCS_IRQ_SHIFT);
Oscar Mateo73d477f2014-07-24 17:04:31 +01002091 if (HAS_L3_DPF(dev))
2092 ring->irq_keep_mask |= GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
Oscar Mateo454afeb2014-07-24 17:04:22 +01002093
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00002094 logical_ring_default_vfuncs(dev, ring);
2095
2096 /* Override some for render ring. */
Damien Lespiau82ef8222015-02-09 19:33:08 +00002097 if (INTEL_INFO(dev)->gen >= 9)
2098 ring->init_hw = gen9_init_render_ring;
2099 else
2100 ring->init_hw = gen8_init_render_ring;
Thomas Daniele7778be2014-12-02 12:50:48 +00002101 ring->init_context = gen8_init_rcs_context;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01002102 ring->cleanup = intel_fini_pipe_control;
Oscar Mateo47122742014-07-24 17:04:28 +01002103 ring->emit_flush = gen8_emit_flush_render;
Chris Wilson7c17d372016-01-20 15:43:35 +02002104 ring->emit_request = gen8_emit_request_render;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01002105
Daniel Vetter99be1df2014-11-20 00:33:06 +01002106 ring->dev = dev;
Arun Siluveryc4db7592015-06-19 18:37:11 +01002107
2108 ret = intel_init_pipe_control(ring);
Daniel Vetter99be1df2014-11-20 00:33:06 +01002109 if (ret)
2110 return ret;
2111
Arun Siluvery17ee9502015-06-19 19:07:01 +01002112 ret = intel_init_workaround_bb(ring);
2113 if (ret) {
2114 /*
2115 * We continue even if we fail to initialize WA batch
2116 * because we only expect rare glitches but nothing
2117 * critical to prevent us from using GPU
2118 */
2119 DRM_ERROR("WA batch buffer initialization failed: %d\n",
2120 ret);
2121 }
2122
Arun Siluveryc4db7592015-06-19 18:37:11 +01002123 ret = logical_ring_init(dev, ring);
2124 if (ret) {
Arun Siluvery17ee9502015-06-19 19:07:01 +01002125 lrc_destroy_wa_ctx_obj(ring);
Arun Siluveryc4db7592015-06-19 18:37:11 +01002126 }
Arun Siluvery17ee9502015-06-19 19:07:01 +01002127
2128 return ret;
Oscar Mateo454afeb2014-07-24 17:04:22 +01002129}
2130
2131static int logical_bsd_ring_init(struct drm_device *dev)
2132{
2133 struct drm_i915_private *dev_priv = dev->dev_private;
2134 struct intel_engine_cs *ring = &dev_priv->ring[VCS];
2135
2136 ring->name = "bsd ring";
2137 ring->id = VCS;
2138 ring->mmio_base = GEN6_BSD_RING_BASE;
Oscar Mateo454afeb2014-07-24 17:04:22 +01002139
Tvrtko Ursulind9f3af92016-01-12 17:32:35 +00002140 logical_ring_default_irqs(ring, GEN8_VCS1_IRQ_SHIFT);
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00002141 logical_ring_default_vfuncs(dev, ring);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01002142
Oscar Mateo454afeb2014-07-24 17:04:22 +01002143 return logical_ring_init(dev, ring);
2144}
2145
2146static int logical_bsd2_ring_init(struct drm_device *dev)
2147{
2148 struct drm_i915_private *dev_priv = dev->dev_private;
2149 struct intel_engine_cs *ring = &dev_priv->ring[VCS2];
2150
Tvrtko Ursulinec8a9772016-01-12 17:32:36 +00002151 ring->name = "bsd2 ring";
Oscar Mateo454afeb2014-07-24 17:04:22 +01002152 ring->id = VCS2;
2153 ring->mmio_base = GEN8_BSD2_RING_BASE;
Oscar Mateo454afeb2014-07-24 17:04:22 +01002154
Tvrtko Ursulind9f3af92016-01-12 17:32:35 +00002155 logical_ring_default_irqs(ring, GEN8_VCS2_IRQ_SHIFT);
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00002156 logical_ring_default_vfuncs(dev, ring);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01002157
Oscar Mateo454afeb2014-07-24 17:04:22 +01002158 return logical_ring_init(dev, ring);
2159}
2160
2161static int logical_blt_ring_init(struct drm_device *dev)
2162{
2163 struct drm_i915_private *dev_priv = dev->dev_private;
2164 struct intel_engine_cs *ring = &dev_priv->ring[BCS];
2165
2166 ring->name = "blitter ring";
2167 ring->id = BCS;
2168 ring->mmio_base = BLT_RING_BASE;
Oscar Mateo454afeb2014-07-24 17:04:22 +01002169
Tvrtko Ursulind9f3af92016-01-12 17:32:35 +00002170 logical_ring_default_irqs(ring, GEN8_BCS_IRQ_SHIFT);
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00002171 logical_ring_default_vfuncs(dev, ring);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01002172
Oscar Mateo454afeb2014-07-24 17:04:22 +01002173 return logical_ring_init(dev, ring);
2174}
2175
2176static int logical_vebox_ring_init(struct drm_device *dev)
2177{
2178 struct drm_i915_private *dev_priv = dev->dev_private;
2179 struct intel_engine_cs *ring = &dev_priv->ring[VECS];
2180
2181 ring->name = "video enhancement ring";
2182 ring->id = VECS;
2183 ring->mmio_base = VEBOX_RING_BASE;
Oscar Mateo454afeb2014-07-24 17:04:22 +01002184
Tvrtko Ursulind9f3af92016-01-12 17:32:35 +00002185 logical_ring_default_irqs(ring, GEN8_VECS_IRQ_SHIFT);
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00002186 logical_ring_default_vfuncs(dev, ring);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01002187
Oscar Mateo454afeb2014-07-24 17:04:22 +01002188 return logical_ring_init(dev, ring);
2189}
2190
Oscar Mateo73e4d072014-07-24 17:04:48 +01002191/**
2192 * intel_logical_rings_init() - allocate, populate and init the Engine Command Streamers
2193 * @dev: DRM device.
2194 *
2195 * This function inits the engines for an Execlists submission style (the equivalent in the
2196 * legacy ringbuffer submission world would be i915_gem_init_rings). It does it only for
2197 * those engines that are present in the hardware.
2198 *
2199 * Return: non-zero if the initialization failed.
2200 */
Oscar Mateo454afeb2014-07-24 17:04:22 +01002201int intel_logical_rings_init(struct drm_device *dev)
2202{
2203 struct drm_i915_private *dev_priv = dev->dev_private;
2204 int ret;
2205
2206 ret = logical_render_ring_init(dev);
2207 if (ret)
2208 return ret;
2209
2210 if (HAS_BSD(dev)) {
2211 ret = logical_bsd_ring_init(dev);
2212 if (ret)
2213 goto cleanup_render_ring;
2214 }
2215
2216 if (HAS_BLT(dev)) {
2217 ret = logical_blt_ring_init(dev);
2218 if (ret)
2219 goto cleanup_bsd_ring;
2220 }
2221
2222 if (HAS_VEBOX(dev)) {
2223 ret = logical_vebox_ring_init(dev);
2224 if (ret)
2225 goto cleanup_blt_ring;
2226 }
2227
2228 if (HAS_BSD2(dev)) {
2229 ret = logical_bsd2_ring_init(dev);
2230 if (ret)
2231 goto cleanup_vebox_ring;
2232 }
2233
Oscar Mateo454afeb2014-07-24 17:04:22 +01002234 return 0;
2235
Oscar Mateo454afeb2014-07-24 17:04:22 +01002236cleanup_vebox_ring:
2237 intel_logical_ring_cleanup(&dev_priv->ring[VECS]);
2238cleanup_blt_ring:
2239 intel_logical_ring_cleanup(&dev_priv->ring[BCS]);
2240cleanup_bsd_ring:
2241 intel_logical_ring_cleanup(&dev_priv->ring[VCS]);
2242cleanup_render_ring:
2243 intel_logical_ring_cleanup(&dev_priv->ring[RCS]);
2244
2245 return ret;
2246}
2247
Jeff McGee0cea6502015-02-13 10:27:56 -06002248static u32
2249make_rpcs(struct drm_device *dev)
2250{
2251 u32 rpcs = 0;
2252
2253 /*
2254 * No explicit RPCS request is needed to ensure full
2255 * slice/subslice/EU enablement prior to Gen9.
2256 */
2257 if (INTEL_INFO(dev)->gen < 9)
2258 return 0;
2259
2260 /*
2261 * Starting in Gen9, render power gating can leave
2262 * slice/subslice/EU in a partially enabled state. We
2263 * must make an explicit request through RPCS for full
2264 * enablement.
2265 */
2266 if (INTEL_INFO(dev)->has_slice_pg) {
2267 rpcs |= GEN8_RPCS_S_CNT_ENABLE;
2268 rpcs |= INTEL_INFO(dev)->slice_total <<
2269 GEN8_RPCS_S_CNT_SHIFT;
2270 rpcs |= GEN8_RPCS_ENABLE;
2271 }
2272
2273 if (INTEL_INFO(dev)->has_subslice_pg) {
2274 rpcs |= GEN8_RPCS_SS_CNT_ENABLE;
2275 rpcs |= INTEL_INFO(dev)->subslice_per_slice <<
2276 GEN8_RPCS_SS_CNT_SHIFT;
2277 rpcs |= GEN8_RPCS_ENABLE;
2278 }
2279
2280 if (INTEL_INFO(dev)->has_eu_pg) {
2281 rpcs |= INTEL_INFO(dev)->eu_per_subslice <<
2282 GEN8_RPCS_EU_MIN_SHIFT;
2283 rpcs |= INTEL_INFO(dev)->eu_per_subslice <<
2284 GEN8_RPCS_EU_MAX_SHIFT;
2285 rpcs |= GEN8_RPCS_ENABLE;
2286 }
2287
2288 return rpcs;
2289}
2290
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002291static int
2292populate_lr_context(struct intel_context *ctx, struct drm_i915_gem_object *ctx_obj,
2293 struct intel_engine_cs *ring, struct intel_ringbuffer *ringbuf)
2294{
Thomas Daniel2d965532014-08-19 10:13:36 +01002295 struct drm_device *dev = ring->dev;
2296 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterae6c4802014-08-06 15:04:53 +02002297 struct i915_hw_ppgtt *ppgtt = ctx->ppgtt;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002298 struct page *page;
2299 uint32_t *reg_state;
2300 int ret;
2301
Thomas Daniel2d965532014-08-19 10:13:36 +01002302 if (!ppgtt)
2303 ppgtt = dev_priv->mm.aliasing_ppgtt;
2304
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002305 ret = i915_gem_object_set_to_cpu_domain(ctx_obj, true);
2306 if (ret) {
2307 DRM_DEBUG_DRIVER("Could not set to CPU domain\n");
2308 return ret;
2309 }
2310
2311 ret = i915_gem_object_get_pages(ctx_obj);
2312 if (ret) {
2313 DRM_DEBUG_DRIVER("Could not get object pages\n");
2314 return ret;
2315 }
2316
2317 i915_gem_object_pin_pages(ctx_obj);
2318
2319 /* The second page of the context object contains some fields which must
2320 * be set up prior to the first execution. */
Dave Gordon033908a2015-12-10 18:51:23 +00002321 page = i915_gem_object_get_dirty_page(ctx_obj, LRC_STATE_PN);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002322 reg_state = kmap_atomic(page);
2323
2324 /* A context is actually a big batch buffer with several MI_LOAD_REGISTER_IMM
2325 * commands followed by (reg, value) pairs. The values we are setting here are
2326 * only for the first context restore: on a subsequent save, the GPU will
2327 * recreate this batchbuffer with new values (including all the missing
2328 * MI_LOAD_REGISTER_IMM commands that we are not initializing here). */
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02002329 reg_state[CTX_LRI_HEADER_0] =
2330 MI_LOAD_REGISTER_IMM(ring->id == RCS ? 14 : 11) | MI_LRI_FORCE_POSTED;
2331 ASSIGN_CTX_REG(reg_state, CTX_CONTEXT_CONTROL, RING_CONTEXT_CONTROL(ring),
2332 _MASKED_BIT_ENABLE(CTX_CTRL_INHIBIT_SYN_CTX_SWITCH |
2333 CTX_CTRL_ENGINE_CTX_RESTORE_INHIBIT |
2334 CTX_CTRL_RS_CTX_ENABLE));
2335 ASSIGN_CTX_REG(reg_state, CTX_RING_HEAD, RING_HEAD(ring->mmio_base), 0);
2336 ASSIGN_CTX_REG(reg_state, CTX_RING_TAIL, RING_TAIL(ring->mmio_base), 0);
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002337 /* Ring buffer start address is not known until the buffer is pinned.
2338 * It is written to the context image in execlists_update_context()
2339 */
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02002340 ASSIGN_CTX_REG(reg_state, CTX_RING_BUFFER_START, RING_START(ring->mmio_base), 0);
2341 ASSIGN_CTX_REG(reg_state, CTX_RING_BUFFER_CONTROL, RING_CTL(ring->mmio_base),
2342 ((ringbuf->size - PAGE_SIZE) & RING_NR_PAGES) | RING_VALID);
2343 ASSIGN_CTX_REG(reg_state, CTX_BB_HEAD_U, RING_BBADDR_UDW(ring->mmio_base), 0);
2344 ASSIGN_CTX_REG(reg_state, CTX_BB_HEAD_L, RING_BBADDR(ring->mmio_base), 0);
2345 ASSIGN_CTX_REG(reg_state, CTX_BB_STATE, RING_BBSTATE(ring->mmio_base),
2346 RING_BB_PPGTT);
2347 ASSIGN_CTX_REG(reg_state, CTX_SECOND_BB_HEAD_U, RING_SBBADDR_UDW(ring->mmio_base), 0);
2348 ASSIGN_CTX_REG(reg_state, CTX_SECOND_BB_HEAD_L, RING_SBBADDR(ring->mmio_base), 0);
2349 ASSIGN_CTX_REG(reg_state, CTX_SECOND_BB_STATE, RING_SBBSTATE(ring->mmio_base), 0);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002350 if (ring->id == RCS) {
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02002351 ASSIGN_CTX_REG(reg_state, CTX_BB_PER_CTX_PTR, RING_BB_PER_CTX_PTR(ring->mmio_base), 0);
2352 ASSIGN_CTX_REG(reg_state, CTX_RCS_INDIRECT_CTX, RING_INDIRECT_CTX(ring->mmio_base), 0);
2353 ASSIGN_CTX_REG(reg_state, CTX_RCS_INDIRECT_CTX_OFFSET, RING_INDIRECT_CTX_OFFSET(ring->mmio_base), 0);
Arun Siluvery17ee9502015-06-19 19:07:01 +01002354 if (ring->wa_ctx.obj) {
2355 struct i915_ctx_workarounds *wa_ctx = &ring->wa_ctx;
2356 uint32_t ggtt_offset = i915_gem_obj_ggtt_offset(wa_ctx->obj);
2357
2358 reg_state[CTX_RCS_INDIRECT_CTX+1] =
2359 (ggtt_offset + wa_ctx->indirect_ctx.offset * sizeof(uint32_t)) |
2360 (wa_ctx->indirect_ctx.size / CACHELINE_DWORDS);
2361
2362 reg_state[CTX_RCS_INDIRECT_CTX_OFFSET+1] =
2363 CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT << 6;
2364
2365 reg_state[CTX_BB_PER_CTX_PTR+1] =
2366 (ggtt_offset + wa_ctx->per_ctx.offset * sizeof(uint32_t)) |
2367 0x01;
2368 }
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002369 }
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02002370 reg_state[CTX_LRI_HEADER_1] = MI_LOAD_REGISTER_IMM(9) | MI_LRI_FORCE_POSTED;
2371 ASSIGN_CTX_REG(reg_state, CTX_CTX_TIMESTAMP, RING_CTX_TIMESTAMP(ring->mmio_base), 0);
2372 /* PDP values well be assigned later if needed */
2373 ASSIGN_CTX_REG(reg_state, CTX_PDP3_UDW, GEN8_RING_PDP_UDW(ring, 3), 0);
2374 ASSIGN_CTX_REG(reg_state, CTX_PDP3_LDW, GEN8_RING_PDP_LDW(ring, 3), 0);
2375 ASSIGN_CTX_REG(reg_state, CTX_PDP2_UDW, GEN8_RING_PDP_UDW(ring, 2), 0);
2376 ASSIGN_CTX_REG(reg_state, CTX_PDP2_LDW, GEN8_RING_PDP_LDW(ring, 2), 0);
2377 ASSIGN_CTX_REG(reg_state, CTX_PDP1_UDW, GEN8_RING_PDP_UDW(ring, 1), 0);
2378 ASSIGN_CTX_REG(reg_state, CTX_PDP1_LDW, GEN8_RING_PDP_LDW(ring, 1), 0);
2379 ASSIGN_CTX_REG(reg_state, CTX_PDP0_UDW, GEN8_RING_PDP_UDW(ring, 0), 0);
2380 ASSIGN_CTX_REG(reg_state, CTX_PDP0_LDW, GEN8_RING_PDP_LDW(ring, 0), 0);
Michel Thierryd7b26332015-04-08 12:13:34 +01002381
Michel Thierry2dba3232015-07-30 11:06:23 +01002382 if (USES_FULL_48BIT_PPGTT(ppgtt->base.dev)) {
2383 /* 64b PPGTT (48bit canonical)
2384 * PDP0_DESCRIPTOR contains the base address to PML4 and
2385 * other PDP Descriptors are ignored.
2386 */
2387 ASSIGN_CTX_PML4(ppgtt, reg_state);
2388 } else {
2389 /* 32b PPGTT
2390 * PDP*_DESCRIPTOR contains the base address of space supported.
2391 * With dynamic page allocation, PDPs may not be allocated at
2392 * this point. Point the unallocated PDPs to the scratch page
2393 */
2394 ASSIGN_CTX_PDP(ppgtt, reg_state, 3);
2395 ASSIGN_CTX_PDP(ppgtt, reg_state, 2);
2396 ASSIGN_CTX_PDP(ppgtt, reg_state, 1);
2397 ASSIGN_CTX_PDP(ppgtt, reg_state, 0);
2398 }
2399
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002400 if (ring->id == RCS) {
2401 reg_state[CTX_LRI_HEADER_2] = MI_LOAD_REGISTER_IMM(1);
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02002402 ASSIGN_CTX_REG(reg_state, CTX_R_PWR_CLK_STATE, GEN8_R_PWR_CLK_STATE,
2403 make_rpcs(dev));
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002404 }
2405
2406 kunmap_atomic(reg_state);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002407 i915_gem_object_unpin_pages(ctx_obj);
2408
2409 return 0;
2410}
2411
Oscar Mateo73e4d072014-07-24 17:04:48 +01002412/**
2413 * intel_lr_context_free() - free the LRC specific bits of a context
2414 * @ctx: the LR context to free.
2415 *
2416 * The real context freeing is done in i915_gem_context_free: this only
2417 * takes care of the bits that are LRC related: the per-engine backing
2418 * objects and the logical ringbuffer.
2419 */
Oscar Mateoede7d422014-07-24 17:04:12 +01002420void intel_lr_context_free(struct intel_context *ctx)
2421{
Oscar Mateo8c8579172014-07-24 17:04:14 +01002422 int i;
2423
Dave Gordone28e4042016-01-19 19:02:55 +00002424 for (i = I915_NUM_RINGS; --i >= 0; ) {
2425 struct intel_ringbuffer *ringbuf = ctx->engine[i].ringbuf;
Oscar Mateo8c8579172014-07-24 17:04:14 +01002426 struct drm_i915_gem_object *ctx_obj = ctx->engine[i].state;
Oscar Mateo84c23772014-07-24 17:04:15 +01002427
Dave Gordone28e4042016-01-19 19:02:55 +00002428 if (!ctx_obj)
2429 continue;
Oscar Mateodcb4c122014-11-13 10:28:10 +00002430
Dave Gordone28e4042016-01-19 19:02:55 +00002431 if (ctx == ctx->i915->kernel_context) {
2432 intel_unpin_ringbuffer_obj(ringbuf);
2433 i915_gem_object_ggtt_unpin(ctx_obj);
Oscar Mateo8c8579172014-07-24 17:04:14 +01002434 }
Dave Gordone28e4042016-01-19 19:02:55 +00002435
2436 WARN_ON(ctx->engine[i].pin_count);
2437 intel_ringbuffer_free(ringbuf);
2438 drm_gem_object_unreference(&ctx_obj->base);
Oscar Mateo8c8579172014-07-24 17:04:14 +01002439 }
2440}
2441
Dave Gordonc5d46ee2016-01-05 12:21:33 +00002442/**
2443 * intel_lr_context_size() - return the size of the context for an engine
2444 * @ring: which engine to find the context size for
2445 *
2446 * Each engine may require a different amount of space for a context image,
2447 * so when allocating (or copying) an image, this function can be used to
2448 * find the right size for the specific engine.
2449 *
2450 * Return: size (in bytes) of an engine-specific context image
2451 *
2452 * Note: this size includes the HWSP, which is part of the context image
2453 * in LRC mode, but does not include the "shared data page" used with
2454 * GuC submission. The caller should account for this if using the GuC.
2455 */
Dave Gordon95a66f72015-12-18 12:00:08 -08002456uint32_t intel_lr_context_size(struct intel_engine_cs *ring)
Oscar Mateo8c8579172014-07-24 17:04:14 +01002457{
2458 int ret = 0;
2459
Michael H. Nguyen468c6812014-11-13 17:51:49 +00002460 WARN_ON(INTEL_INFO(ring->dev)->gen < 8);
Oscar Mateo8c8579172014-07-24 17:04:14 +01002461
2462 switch (ring->id) {
2463 case RCS:
Michael H. Nguyen468c6812014-11-13 17:51:49 +00002464 if (INTEL_INFO(ring->dev)->gen >= 9)
2465 ret = GEN9_LR_CONTEXT_RENDER_SIZE;
2466 else
2467 ret = GEN8_LR_CONTEXT_RENDER_SIZE;
Oscar Mateo8c8579172014-07-24 17:04:14 +01002468 break;
2469 case VCS:
2470 case BCS:
2471 case VECS:
2472 case VCS2:
2473 ret = GEN8_LR_CONTEXT_OTHER_SIZE;
2474 break;
2475 }
2476
2477 return ret;
Oscar Mateoede7d422014-07-24 17:04:12 +01002478}
2479
Daniel Vetter70b0ea82014-11-18 09:09:32 +01002480static void lrc_setup_hardware_status_page(struct intel_engine_cs *ring,
Thomas Daniel1df06b72014-10-29 09:52:51 +00002481 struct drm_i915_gem_object *default_ctx_obj)
2482{
2483 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Alex Daid1675192015-08-12 15:43:43 +01002484 struct page *page;
Thomas Daniel1df06b72014-10-29 09:52:51 +00002485
Alex Daid1675192015-08-12 15:43:43 +01002486 /* The HWSP is part of the default context object in LRC mode. */
2487 ring->status_page.gfx_addr = i915_gem_obj_ggtt_offset(default_ctx_obj)
2488 + LRC_PPHWSP_PN * PAGE_SIZE;
2489 page = i915_gem_object_get_page(default_ctx_obj, LRC_PPHWSP_PN);
2490 ring->status_page.page_addr = kmap(page);
Thomas Daniel1df06b72014-10-29 09:52:51 +00002491 ring->status_page.obj = default_ctx_obj;
2492
2493 I915_WRITE(RING_HWS_PGA(ring->mmio_base),
2494 (u32)ring->status_page.gfx_addr);
2495 POSTING_READ(RING_HWS_PGA(ring->mmio_base));
Thomas Daniel1df06b72014-10-29 09:52:51 +00002496}
2497
Oscar Mateo73e4d072014-07-24 17:04:48 +01002498/**
Nick Hoathe84fe802015-09-11 12:53:46 +01002499 * intel_lr_context_deferred_alloc() - create the LRC specific bits of a context
Oscar Mateo73e4d072014-07-24 17:04:48 +01002500 * @ctx: LR context to create.
2501 * @ring: engine to be used with the context.
2502 *
2503 * This function can be called more than once, with different engines, if we plan
2504 * to use the context with them. The context backing objects and the ringbuffers
2505 * (specially the ringbuffer backing objects) suck a lot of memory up, and that's why
2506 * the creation is a deferred call: it's better to make sure first that we need to use
2507 * a given ring with the context.
2508 *
Masanari Iida32197aa2014-10-20 23:53:13 +09002509 * Return: non-zero on error.
Oscar Mateo73e4d072014-07-24 17:04:48 +01002510 */
Nick Hoathe84fe802015-09-11 12:53:46 +01002511
2512int intel_lr_context_deferred_alloc(struct intel_context *ctx,
Dave Gordone28e4042016-01-19 19:02:55 +00002513 struct intel_engine_cs *ring)
Oscar Mateoede7d422014-07-24 17:04:12 +01002514{
Oscar Mateo8c8579172014-07-24 17:04:14 +01002515 struct drm_device *dev = ring->dev;
2516 struct drm_i915_gem_object *ctx_obj;
2517 uint32_t context_size;
Oscar Mateo84c23772014-07-24 17:04:15 +01002518 struct intel_ringbuffer *ringbuf;
Oscar Mateo8c8579172014-07-24 17:04:14 +01002519 int ret;
2520
Oscar Mateoede7d422014-07-24 17:04:12 +01002521 WARN_ON(ctx->legacy_hw_ctx.rcs_state != NULL);
Daniel Vetterbfc882b2014-11-20 00:33:08 +01002522 WARN_ON(ctx->engine[ring->id].state);
Oscar Mateoede7d422014-07-24 17:04:12 +01002523
Dave Gordon95a66f72015-12-18 12:00:08 -08002524 context_size = round_up(intel_lr_context_size(ring), 4096);
Oscar Mateo8c8579172014-07-24 17:04:14 +01002525
Alex Daid1675192015-08-12 15:43:43 +01002526 /* One extra page as the sharing data between driver and GuC */
2527 context_size += PAGE_SIZE * LRC_PPHWSP_PN;
2528
Chris Wilson149c86e2015-04-07 16:21:11 +01002529 ctx_obj = i915_gem_alloc_object(dev, context_size);
Dan Carpenter3126a662015-04-30 17:30:50 +03002530 if (!ctx_obj) {
2531 DRM_DEBUG_DRIVER("Alloc LRC backing obj failed.\n");
2532 return -ENOMEM;
Oscar Mateo8c8579172014-07-24 17:04:14 +01002533 }
2534
Chris Wilson01101fa2015-09-03 13:01:39 +01002535 ringbuf = intel_engine_create_ringbuffer(ring, 4 * PAGE_SIZE);
2536 if (IS_ERR(ringbuf)) {
2537 ret = PTR_ERR(ringbuf);
Nick Hoathe84fe802015-09-11 12:53:46 +01002538 goto error_deref_obj;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002539 }
2540
2541 ret = populate_lr_context(ctx, ctx_obj, ring, ringbuf);
2542 if (ret) {
2543 DRM_DEBUG_DRIVER("Failed to populate LRC: %d\n", ret);
Nick Hoathe84fe802015-09-11 12:53:46 +01002544 goto error_ringbuf;
Oscar Mateo84c23772014-07-24 17:04:15 +01002545 }
2546
2547 ctx->engine[ring->id].ringbuf = ringbuf;
Oscar Mateo8c8579172014-07-24 17:04:14 +01002548 ctx->engine[ring->id].state = ctx_obj;
Oscar Mateoede7d422014-07-24 17:04:12 +01002549
Dave Gordoned54c1a2016-01-19 19:02:54 +00002550 if (ctx != ctx->i915->kernel_context && ring->init_context) {
Nick Hoathe84fe802015-09-11 12:53:46 +01002551 struct drm_i915_gem_request *req;
John Harrison76c39162015-05-29 17:43:43 +01002552
Dave Gordon26827082016-01-19 19:02:53 +00002553 req = i915_gem_request_alloc(ring, ctx);
2554 if (IS_ERR(req)) {
2555 ret = PTR_ERR(req);
2556 DRM_ERROR("ring create req: %d\n", ret);
Nick Hoathe84fe802015-09-11 12:53:46 +01002557 goto error_ringbuf;
Michel Thierry771b9a52014-11-11 16:47:33 +00002558 }
2559
Nick Hoathe84fe802015-09-11 12:53:46 +01002560 ret = ring->init_context(req);
2561 if (ret) {
2562 DRM_ERROR("ring init context: %d\n",
2563 ret);
2564 i915_gem_request_cancel(req);
2565 goto error_ringbuf;
2566 }
2567 i915_add_request_no_flush(req);
Oscar Mateo564ddb22014-08-21 11:40:54 +01002568 }
Oscar Mateoede7d422014-07-24 17:04:12 +01002569 return 0;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002570
Chris Wilson01101fa2015-09-03 13:01:39 +01002571error_ringbuf:
2572 intel_ringbuffer_free(ringbuf);
Nick Hoathe84fe802015-09-11 12:53:46 +01002573error_deref_obj:
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002574 drm_gem_object_unreference(&ctx_obj->base);
Nick Hoathe84fe802015-09-11 12:53:46 +01002575 ctx->engine[ring->id].ringbuf = NULL;
2576 ctx->engine[ring->id].state = NULL;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002577 return ret;
Oscar Mateoede7d422014-07-24 17:04:12 +01002578}
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002579
2580void intel_lr_context_reset(struct drm_device *dev,
2581 struct intel_context *ctx)
2582{
2583 struct drm_i915_private *dev_priv = dev->dev_private;
2584 struct intel_engine_cs *ring;
2585 int i;
2586
2587 for_each_ring(ring, dev_priv, i) {
2588 struct drm_i915_gem_object *ctx_obj =
2589 ctx->engine[ring->id].state;
2590 struct intel_ringbuffer *ringbuf =
2591 ctx->engine[ring->id].ringbuf;
2592 uint32_t *reg_state;
2593 struct page *page;
2594
2595 if (!ctx_obj)
2596 continue;
2597
2598 if (i915_gem_object_get_pages(ctx_obj)) {
2599 WARN(1, "Failed get_pages for context obj\n");
2600 continue;
2601 }
Dave Gordon033908a2015-12-10 18:51:23 +00002602 page = i915_gem_object_get_dirty_page(ctx_obj, LRC_STATE_PN);
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002603 reg_state = kmap_atomic(page);
2604
2605 reg_state[CTX_RING_HEAD+1] = 0;
2606 reg_state[CTX_RING_TAIL+1] = 0;
2607
2608 kunmap_atomic(reg_state);
2609
2610 ringbuf->head = 0;
2611 ringbuf->tail = 0;
2612 }
2613}