blob: 1dd6260ed940016d8d7f8d2387ae201b42a0be48 [file] [log] [blame]
H. Peter Anvin1965aae2008-10-22 22:26:29 -07001#ifndef _ASM_X86_PROCESSOR_H
2#define _ASM_X86_PROCESSOR_H
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +01003
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01004#include <asm/processor-flags.h>
5
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +01006/* Forward declaration, a strange C thing */
7struct task_struct;
8struct mm_struct;
9
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +010010#include <asm/vm86.h>
11#include <asm/math_emu.h>
12#include <asm/segment.h>
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +010013#include <asm/types.h>
14#include <asm/sigcontext.h>
15#include <asm/current.h>
16#include <asm/cpufeature.h>
Glauber de Oliveira Costac72dcf82008-01-30 13:31:27 +010017#include <asm/page.h>
Jeremy Fitzhardinge54321d92009-02-11 10:20:05 -080018#include <asm/pgtable_types.h>
Glauber de Oliveira Costaca241c72008-01-30 13:31:31 +010019#include <asm/percpu.h>
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +010020#include <asm/msr.h>
21#include <asm/desc_defs.h>
Andi Kleenbd616432008-01-30 13:32:38 +010022#include <asm/nops.h>
David Howellsf05e7982012-03-28 18:11:12 +010023#include <asm/special_insns.h>
Ingo Molnar4d46a892008-02-21 04:24:40 +010024
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +010025#include <linux/personality.h>
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +010026#include <linux/cpumask.h>
27#include <linux/cache.h>
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +010028#include <linux/threads.h>
Peter Zijlstra5cbc19a2009-09-02 11:49:52 +020029#include <linux/math64.h>
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +010030#include <linux/init.h>
Peter Zijlstrafaa46022010-03-25 14:51:50 +010031#include <linux/err.h>
David Howellsf05e7982012-03-28 18:11:12 +010032#include <linux/irqflags.h>
33
34/*
35 * We handle most unaligned accesses in hardware. On the other hand
36 * unaligned DMA can be quite expensive on some Nehalem processors.
37 *
38 * Based on this we disable the IP header alignment in network drivers.
39 */
40#define NET_IP_ALIGN 0
Glauber de Oliveira Costac72dcf82008-01-30 13:31:27 +010041
K.Prasadb332828c2009-06-01 23:43:10 +053042#define HBP_NUM 4
Glauber de Oliveira Costa0ccb8ac2008-01-30 13:31:27 +010043/*
44 * Default implementation of macro that returns current
45 * instruction pointer ("program counter").
46 */
47static inline void *current_text_addr(void)
48{
49 void *pc;
Ingo Molnar4d46a892008-02-21 04:24:40 +010050
51 asm volatile("mov $1f, %0; 1:":"=r" (pc));
52
Glauber de Oliveira Costa0ccb8ac2008-01-30 13:31:27 +010053 return pc;
54}
55
Glauber de Oliveira Costadbcb4662008-01-30 13:31:31 +010056#ifdef CONFIG_X86_VSMP
Ingo Molnar4d46a892008-02-21 04:24:40 +010057# define ARCH_MIN_TASKALIGN (1 << INTERNODE_CACHE_SHIFT)
58# define ARCH_MIN_MMSTRUCT_ALIGN (1 << INTERNODE_CACHE_SHIFT)
Glauber de Oliveira Costadbcb4662008-01-30 13:31:31 +010059#else
Ingo Molnar4d46a892008-02-21 04:24:40 +010060# define ARCH_MIN_TASKALIGN 16
61# define ARCH_MIN_MMSTRUCT_ALIGN 0
Glauber de Oliveira Costadbcb4662008-01-30 13:31:31 +010062#endif
63
Alex Shie0ba94f2012-06-28 09:02:16 +080064enum tlb_infos {
65 ENTRIES,
66 NR_INFO
67};
68
69extern u16 __read_mostly tlb_lli_4k[NR_INFO];
70extern u16 __read_mostly tlb_lli_2m[NR_INFO];
71extern u16 __read_mostly tlb_lli_4m[NR_INFO];
72extern u16 __read_mostly tlb_lld_4k[NR_INFO];
73extern u16 __read_mostly tlb_lld_2m[NR_INFO];
74extern u16 __read_mostly tlb_lld_4m[NR_INFO];
Kirill A. Shutemovdd360392013-12-23 14:16:58 +020075extern u16 __read_mostly tlb_lld_1g[NR_INFO];
Alex Shic4211f42012-06-28 09:02:19 +080076extern s8 __read_mostly tlb_flushall_shift;
77
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +010078/*
79 * CPU type and hardware bug flags. Kept separately for each CPU.
80 * Members of this structure are referenced in head.S, so think twice
81 * before touching them. [mj]
82 */
83
84struct cpuinfo_x86 {
Ingo Molnar4d46a892008-02-21 04:24:40 +010085 __u8 x86; /* CPU family */
86 __u8 x86_vendor; /* CPU vendor */
87 __u8 x86_model;
88 __u8 x86_mask;
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +010089#ifdef CONFIG_X86_32
Ingo Molnar4d46a892008-02-21 04:24:40 +010090 char wp_works_ok; /* It doesn't on 386's */
91
92 /* Problems on some 486Dx4's and old 386's: */
Ingo Molnar4d46a892008-02-21 04:24:40 +010093 char rfu;
Ingo Molnar4d46a892008-02-21 04:24:40 +010094 char pad0;
H. Peter Anvin60e019e2013-04-29 16:04:20 +020095 char pad1;
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +010096#else
Ingo Molnar4d46a892008-02-21 04:24:40 +010097 /* Number of 4K pages in DTLB/ITLB combined(in pages): */
H. Peter Anvinb1882e62009-01-23 17:18:52 -080098 int x86_tlbsize;
Jan Beulich13c6c532009-03-12 12:37:34 +000099#endif
Ingo Molnar4d46a892008-02-21 04:24:40 +0100100 __u8 x86_virt_bits;
101 __u8 x86_phys_bits;
102 /* CPUID returned core id bits: */
103 __u8 x86_coreid_bits;
104 /* Max extended CPUID function supported: */
105 __u32 extended_cpuid_level;
Ingo Molnar4d46a892008-02-21 04:24:40 +0100106 /* Maximum supported CPUID level, -1=no CPUID: */
107 int cpuid_level;
Borislav Petkov65fc9852013-03-20 15:07:23 +0100108 __u32 x86_capability[NCAPINTS + NBUGINTS];
Ingo Molnar4d46a892008-02-21 04:24:40 +0100109 char x86_vendor_id[16];
110 char x86_model_id[64];
111 /* in KB - valid for CPUS which support this call: */
112 int x86_cache_size;
113 int x86_cache_alignment; /* In bytes */
114 int x86_power;
115 unsigned long loops_per_jiffy;
Ingo Molnar4d46a892008-02-21 04:24:40 +0100116 /* cpuid returned max cores value: */
117 u16 x86_max_cores;
118 u16 apicid;
Yinghai Lu01aaea12008-03-06 13:46:39 -0800119 u16 initial_apicid;
Ingo Molnar4d46a892008-02-21 04:24:40 +0100120 u16 x86_clflush_size;
Ingo Molnar4d46a892008-02-21 04:24:40 +0100121 /* number of cores as seen by the OS: */
122 u16 booted_cores;
123 /* Physical processor id: */
124 u16 phys_proc_id;
125 /* Core id: */
126 u16 cpu_core_id;
Andreas Herrmann6057b4d2010-09-30 14:38:57 +0200127 /* Compute unit id */
128 u8 compute_unit_id;
Ingo Molnar4d46a892008-02-21 04:24:40 +0100129 /* Index into per_cpu list: */
130 u16 cpu_index;
Andi Kleen506ed6b2011-10-12 17:46:33 -0700131 u32 microcode;
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +0100132} __attribute__((__aligned__(SMP_CACHE_BYTES)));
133
Ingo Molnar4d46a892008-02-21 04:24:40 +0100134#define X86_VENDOR_INTEL 0
135#define X86_VENDOR_CYRIX 1
136#define X86_VENDOR_AMD 2
137#define X86_VENDOR_UMC 3
Ingo Molnar4d46a892008-02-21 04:24:40 +0100138#define X86_VENDOR_CENTAUR 5
139#define X86_VENDOR_TRANSMETA 7
140#define X86_VENDOR_NSC 8
141#define X86_VENDOR_NUM 9
142
143#define X86_VENDOR_UNKNOWN 0xff
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +0100144
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100145/*
146 * capabilities of CPUs
147 */
Ingo Molnar4d46a892008-02-21 04:24:40 +0100148extern struct cpuinfo_x86 boot_cpu_data;
149extern struct cpuinfo_x86 new_cpu_data;
150
151extern struct tss_struct doublefault_tss;
Yinghai Lu3e0c3732009-05-09 23:47:42 -0700152extern __u32 cpu_caps_cleared[NCAPINTS];
153extern __u32 cpu_caps_set[NCAPINTS];
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +0100154
155#ifdef CONFIG_SMP
David Howells9b8de742009-04-21 23:00:24 +0100156DECLARE_PER_CPU_SHARED_ALIGNED(struct cpuinfo_x86, cpu_info);
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +0100157#define cpu_data(cpu) per_cpu(cpu_info, cpu)
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +0100158#else
Tejun Heo7b543a52010-12-18 16:30:05 +0100159#define cpu_info boot_cpu_data
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +0100160#define cpu_data(cpu) boot_cpu_data
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +0100161#endif
162
Jaswinder Singh1c6c7272008-07-21 22:40:37 +0530163extern const struct seq_operations cpuinfo_op;
164
Ingo Molnar4d46a892008-02-21 04:24:40 +0100165#define cache_line_size() (boot_cpu_data.x86_cache_alignment)
166
167extern void cpu_detect(struct cpuinfo_x86 *c);
Paul Gortmaker148f9bb2013-06-18 18:23:59 -0400168extern void fpu_detect(struct cpuinfo_x86 *c);
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100169
Yinghai Luf5803662008-06-21 03:24:19 -0700170extern void early_cpu_init(void);
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100171extern void identify_boot_cpu(void);
172extern void identify_secondary_cpu(struct cpuinfo_x86 *);
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +0100173extern void print_cpu_info(struct cpuinfo_x86 *);
Yinghai Lu21c3fcf2012-02-12 09:53:57 -0800174void print_cpu_msr(struct cpuinfo_x86 *);
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +0100175extern void init_scattered_cpuid_features(struct cpuinfo_x86 *c);
176extern unsigned int init_intel_cacheinfo(struct cpuinfo_x86 *c);
Andreas Herrmann04a15412012-10-19 10:59:33 +0200177extern void init_amd_cacheinfo(struct cpuinfo_x86 *c);
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +0100178
Suresh Siddhabbb65d22008-08-23 17:47:10 +0200179extern void detect_extended_topology(struct cpuinfo_x86 *c);
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100180extern void detect_ht(struct cpuinfo_x86 *c);
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100181
Fenghua Yud288e1c2012-12-20 23:44:23 -0800182#ifdef CONFIG_X86_32
183extern int have_cpuid_p(void);
184#else
185static inline int have_cpuid_p(void)
186{
187 return 1;
188}
189#endif
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100190static inline void native_cpuid(unsigned int *eax, unsigned int *ebx,
Ingo Molnar4d46a892008-02-21 04:24:40 +0100191 unsigned int *ecx, unsigned int *edx)
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100192{
193 /* ecx is often an input as well as an output. */
Suresh Siddha45a94d72009-12-16 16:25:42 -0800194 asm volatile("cpuid"
Joe Perchescca2e6f2008-03-23 01:03:15 -0700195 : "=a" (*eax),
196 "=b" (*ebx),
197 "=c" (*ecx),
198 "=d" (*edx)
Andi Kleen506ed6b2011-10-12 17:46:33 -0700199 : "0" (*eax), "2" (*ecx)
200 : "memory");
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100201}
202
Glauber de Oliveira Costac72dcf82008-01-30 13:31:27 +0100203static inline void load_cr3(pgd_t *pgdir)
204{
205 write_cr3(__pa(pgdir));
206}
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100207
Thomas Gleixner96a388d2007-10-11 11:20:03 +0200208#ifdef CONFIG_X86_32
Glauber de Oliveira Costaca241c72008-01-30 13:31:31 +0100209/* This is the TSS defined by the hardware. */
210struct x86_hw_tss {
Ingo Molnar4d46a892008-02-21 04:24:40 +0100211 unsigned short back_link, __blh;
212 unsigned long sp0;
213 unsigned short ss0, __ss0h;
214 unsigned long sp1;
215 /* ss1 caches MSR_IA32_SYSENTER_CS: */
216 unsigned short ss1, __ss1h;
217 unsigned long sp2;
218 unsigned short ss2, __ss2h;
219 unsigned long __cr3;
220 unsigned long ip;
221 unsigned long flags;
222 unsigned long ax;
223 unsigned long cx;
224 unsigned long dx;
225 unsigned long bx;
226 unsigned long sp;
227 unsigned long bp;
228 unsigned long si;
229 unsigned long di;
230 unsigned short es, __esh;
231 unsigned short cs, __csh;
232 unsigned short ss, __ssh;
233 unsigned short ds, __dsh;
234 unsigned short fs, __fsh;
235 unsigned short gs, __gsh;
236 unsigned short ldt, __ldth;
237 unsigned short trace;
238 unsigned short io_bitmap_base;
239
Glauber de Oliveira Costaca241c72008-01-30 13:31:31 +0100240} __attribute__((packed));
241#else
242struct x86_hw_tss {
Ingo Molnar4d46a892008-02-21 04:24:40 +0100243 u32 reserved1;
244 u64 sp0;
245 u64 sp1;
246 u64 sp2;
247 u64 reserved2;
248 u64 ist[7];
249 u32 reserved3;
250 u32 reserved4;
251 u16 reserved5;
252 u16 io_bitmap_base;
253
Glauber de Oliveira Costaca241c72008-01-30 13:31:31 +0100254} __attribute__((packed)) ____cacheline_aligned;
255#endif
256
257/*
Ingo Molnar4d46a892008-02-21 04:24:40 +0100258 * IO-bitmap sizes:
Glauber de Oliveira Costaca241c72008-01-30 13:31:31 +0100259 */
Ingo Molnar4d46a892008-02-21 04:24:40 +0100260#define IO_BITMAP_BITS 65536
261#define IO_BITMAP_BYTES (IO_BITMAP_BITS/8)
262#define IO_BITMAP_LONGS (IO_BITMAP_BYTES/sizeof(long))
263#define IO_BITMAP_OFFSET offsetof(struct tss_struct, io_bitmap)
264#define INVALID_IO_BITMAP_OFFSET 0x8000
Glauber de Oliveira Costaca241c72008-01-30 13:31:31 +0100265
266struct tss_struct {
Ingo Molnar4d46a892008-02-21 04:24:40 +0100267 /*
268 * The hardware state:
269 */
270 struct x86_hw_tss x86_tss;
Glauber de Oliveira Costaca241c72008-01-30 13:31:31 +0100271
272 /*
273 * The extra 1 is there because the CPU will access an
274 * additional byte beyond the end of the IO permission
275 * bitmap. The extra byte must be all 1 bits, and must
276 * be within the limit.
277 */
Ingo Molnar4d46a892008-02-21 04:24:40 +0100278 unsigned long io_bitmap[IO_BITMAP_LONGS + 1];
Ingo Molnar4d46a892008-02-21 04:24:40 +0100279
Glauber de Oliveira Costaca241c72008-01-30 13:31:31 +0100280 /*
Ingo Molnar4d46a892008-02-21 04:24:40 +0100281 * .. and then another 0x100 bytes for the emergency kernel stack:
Glauber de Oliveira Costaca241c72008-01-30 13:31:31 +0100282 */
Ingo Molnar4d46a892008-02-21 04:24:40 +0100283 unsigned long stack[64];
284
Richard Kennedy84e65b02008-07-04 13:56:16 +0100285} ____cacheline_aligned;
Glauber de Oliveira Costaca241c72008-01-30 13:31:31 +0100286
David Howells9b8de742009-04-21 23:00:24 +0100287DECLARE_PER_CPU_SHARED_ALIGNED(struct tss_struct, init_tss);
Glauber de Oliveira Costaca241c72008-01-30 13:31:31 +0100288
Ingo Molnar4d46a892008-02-21 04:24:40 +0100289/*
290 * Save the original ist values for checking stack pointers during debugging
291 */
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100292struct orig_ist {
Ingo Molnar4d46a892008-02-21 04:24:40 +0100293 unsigned long ist[7];
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100294};
295
Roland McGrath99f8ecd2008-01-30 13:31:48 +0100296#define MXCSR_DEFAULT 0x1f80
297
Glauber de Oliveira Costa46265df2008-01-30 13:31:41 +0100298struct i387_fsave_struct {
Ingo Molnarca9cda22008-03-05 15:15:42 +0100299 u32 cwd; /* FPU Control Word */
300 u32 swd; /* FPU Status Word */
301 u32 twd; /* FPU Tag Word */
302 u32 fip; /* FPU IP Offset */
303 u32 fcs; /* FPU IP Selector */
304 u32 foo; /* FPU Operand Pointer Offset */
305 u32 fos; /* FPU Operand Pointer Selector */
306
307 /* 8*10 bytes for each FP-reg = 80 bytes: */
Ingo Molnar4d46a892008-02-21 04:24:40 +0100308 u32 st_space[20];
Ingo Molnarca9cda22008-03-05 15:15:42 +0100309
310 /* Software status information [not touched by FSAVE ]: */
Ingo Molnar4d46a892008-02-21 04:24:40 +0100311 u32 status;
Glauber de Oliveira Costa46265df2008-01-30 13:31:41 +0100312};
313
314struct i387_fxsave_struct {
Ingo Molnarca9cda22008-03-05 15:15:42 +0100315 u16 cwd; /* Control Word */
316 u16 swd; /* Status Word */
317 u16 twd; /* Tag Word */
318 u16 fop; /* Last Instruction Opcode */
Roland McGrath99f8ecd2008-01-30 13:31:48 +0100319 union {
320 struct {
Ingo Molnarca9cda22008-03-05 15:15:42 +0100321 u64 rip; /* Instruction Pointer */
322 u64 rdp; /* Data Pointer */
Roland McGrath99f8ecd2008-01-30 13:31:48 +0100323 };
324 struct {
Ingo Molnarca9cda22008-03-05 15:15:42 +0100325 u32 fip; /* FPU IP Offset */
326 u32 fcs; /* FPU IP Selector */
327 u32 foo; /* FPU Operand Offset */
328 u32 fos; /* FPU Operand Selector */
Roland McGrath99f8ecd2008-01-30 13:31:48 +0100329 };
330 };
Ingo Molnarca9cda22008-03-05 15:15:42 +0100331 u32 mxcsr; /* MXCSR Register State */
332 u32 mxcsr_mask; /* MXCSR Mask */
333
334 /* 8*16 bytes for each FP-reg = 128 bytes: */
Ingo Molnar4d46a892008-02-21 04:24:40 +0100335 u32 st_space[32];
Ingo Molnarca9cda22008-03-05 15:15:42 +0100336
337 /* 16*16 bytes for each XMM-reg = 256 bytes: */
Ingo Molnar4d46a892008-02-21 04:24:40 +0100338 u32 xmm_space[64];
Ingo Molnarca9cda22008-03-05 15:15:42 +0100339
Suresh Siddhabdd8cab2008-07-29 10:29:24 -0700340 u32 padding[12];
341
342 union {
343 u32 padding1[12];
344 u32 sw_reserved[12];
345 };
Ingo Molnar4d46a892008-02-21 04:24:40 +0100346
Glauber de Oliveira Costa46265df2008-01-30 13:31:41 +0100347} __attribute__((aligned(16)));
348
Roland McGrath99f8ecd2008-01-30 13:31:48 +0100349struct i387_soft_struct {
Ingo Molnar4d46a892008-02-21 04:24:40 +0100350 u32 cwd;
351 u32 swd;
352 u32 twd;
353 u32 fip;
354 u32 fcs;
355 u32 foo;
356 u32 fos;
357 /* 8*10 bytes for each FP-reg = 80 bytes: */
358 u32 st_space[20];
359 u8 ftop;
360 u8 changed;
361 u8 lookahead;
362 u8 no_update;
363 u8 rm;
364 u8 alimit;
Tejun Heoae6af412009-02-09 22:17:39 +0900365 struct math_emu_info *info;
Ingo Molnar4d46a892008-02-21 04:24:40 +0100366 u32 entry_eip;
Glauber de Oliveira Costa46265df2008-01-30 13:31:41 +0100367};
368
Suresh Siddhaa30469e2009-04-10 15:21:24 -0700369struct ymmh_struct {
370 /* 16 * 16 bytes for each YMMH-reg = 256 bytes */
371 u32 ymmh_space[64];
372};
373
Suresh Siddhadc1e35c2008-07-29 10:29:19 -0700374struct xsave_hdr_struct {
375 u64 xstate_bv;
376 u64 reserved1[2];
377 u64 reserved2[5];
378} __attribute__((packed));
379
380struct xsave_struct {
381 struct i387_fxsave_struct i387;
382 struct xsave_hdr_struct xsave_hdr;
Suresh Siddhaa30469e2009-04-10 15:21:24 -0700383 struct ymmh_struct ymmh;
Suresh Siddhadc1e35c2008-07-29 10:29:19 -0700384 /* new processor state extensions will go here */
385} __attribute__ ((packed, aligned (64)));
386
Suresh Siddha61c46282008-03-10 15:28:04 -0700387union thread_xstate {
Roland McGrath99f8ecd2008-01-30 13:31:48 +0100388 struct i387_fsave_struct fsave;
389 struct i387_fxsave_struct fxsave;
Ingo Molnar4d46a892008-02-21 04:24:40 +0100390 struct i387_soft_struct soft;
Suresh Siddhab359e8a2008-07-29 10:29:20 -0700391 struct xsave_struct xsave;
Roland McGrath99f8ecd2008-01-30 13:31:48 +0100392};
393
Avi Kivity86603282010-05-06 11:45:46 +0300394struct fpu {
Linus Torvalds7e168382012-02-19 13:27:00 -0800395 unsigned int last_cpu;
396 unsigned int has_fpu;
Avi Kivity86603282010-05-06 11:45:46 +0300397 union thread_xstate *state;
398};
399
Glauber Costafe676202008-03-03 14:12:56 -0300400#ifdef CONFIG_X86_64
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100401DECLARE_PER_CPU(struct orig_ist, orig_ist);
Brian Gerst26f80bd2009-01-19 00:38:58 +0900402
Brian Gerst947e76c2009-01-19 12:21:28 +0900403union irq_stack_union {
404 char irq_stack[IRQ_STACK_SIZE];
405 /*
406 * GCC hardcodes the stack canary as %gs:40. Since the
407 * irq_stack is the object at %gs:0, we reserve the bottom
408 * 48 bytes of the irq stack for the canary.
409 */
410 struct {
411 char gs_base[40];
412 unsigned long stack_canary;
413 };
414};
415
Andi Kleen277d5b42013-08-05 15:02:43 -0700416DECLARE_PER_CPU_FIRST(union irq_stack_union, irq_stack_union) __visible;
Brian Gerst2add8e22009-02-08 09:58:39 -0500417DECLARE_INIT_PER_CPU(irq_stack_union);
418
Brian Gerst26f80bd2009-01-19 00:38:58 +0900419DECLARE_PER_CPU(char *, irq_stack_ptr);
Jaswinder Singh Rajput9766cdb2009-03-14 11:19:49 +0530420DECLARE_PER_CPU(unsigned int, irq_count);
Jaswinder Singh Rajput9766cdb2009-03-14 11:19:49 +0530421extern asmlinkage void ignore_sysret(void);
Tejun Heo60a53172009-02-09 22:17:40 +0900422#else /* X86_64 */
423#ifdef CONFIG_CC_STACKPROTECTOR
Jeremy Fitzhardinge1ea0d142009-09-03 12:27:15 -0700424/*
425 * Make sure stack canary segment base is cached-aligned:
426 * "For Intel Atom processors, avoid non zero segment base address
427 * that is not aligned to cache line boundary at all cost."
428 * (Optim Ref Manual Assembly/Compiler Coding Rule 15.)
429 */
430struct stack_canary {
431 char __pad[20]; /* canary at %gs:20 */
432 unsigned long canary;
433};
Jeremy Fitzhardinge53f82452009-09-03 14:31:44 -0700434DECLARE_PER_CPU_ALIGNED(struct stack_canary, stack_canary);
Thomas Gleixner96a388d2007-10-11 11:20:03 +0200435#endif
Tejun Heo60a53172009-02-09 22:17:40 +0900436#endif /* X86_64 */
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100437
Suresh Siddha61c46282008-03-10 15:28:04 -0700438extern unsigned int xstate_size;
Suresh Siddhaaa283f42008-03-10 15:28:05 -0700439extern void free_thread_xstate(struct task_struct *);
440extern struct kmem_cache *task_xstate_cachep;
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100441
Frederic Weisbecker24f1e32c2009-09-09 19:22:48 +0200442struct perf_event;
443
Glauber de Oliveira Costacb38d372008-01-30 13:31:31 +0100444struct thread_struct {
Ingo Molnar4d46a892008-02-21 04:24:40 +0100445 /* Cached TLS descriptors: */
446 struct desc_struct tls_array[GDT_ENTRY_TLS_ENTRIES];
447 unsigned long sp0;
448 unsigned long sp;
Glauber de Oliveira Costacb38d372008-01-30 13:31:31 +0100449#ifdef CONFIG_X86_32
Ingo Molnar4d46a892008-02-21 04:24:40 +0100450 unsigned long sysenter_cs;
Glauber de Oliveira Costacb38d372008-01-30 13:31:31 +0100451#else
Ingo Molnar4d46a892008-02-21 04:24:40 +0100452 unsigned long usersp; /* Copy from PDA */
453 unsigned short es;
454 unsigned short ds;
455 unsigned short fsindex;
456 unsigned short gsindex;
Glauber de Oliveira Costacb38d372008-01-30 13:31:31 +0100457#endif
Alexey Dobriyan0c235902009-05-04 03:30:15 +0400458#ifdef CONFIG_X86_32
Ingo Molnar4d46a892008-02-21 04:24:40 +0100459 unsigned long ip;
Alexey Dobriyan0c235902009-05-04 03:30:15 +0400460#endif
Alexey Dobriyand756f4ad2009-05-04 03:29:52 +0400461#ifdef CONFIG_X86_64
Ingo Molnar4d46a892008-02-21 04:24:40 +0100462 unsigned long fs;
Alexey Dobriyand756f4ad2009-05-04 03:29:52 +0400463#endif
Ingo Molnar4d46a892008-02-21 04:24:40 +0100464 unsigned long gs;
Frederic Weisbecker24f1e32c2009-09-09 19:22:48 +0200465 /* Save middle states of ptrace breakpoints */
466 struct perf_event *ptrace_bps[HBP_NUM];
467 /* Debug status used for traps, single steps, etc... */
468 unsigned long debugreg6;
Frederic Weisbecker326264a2010-02-18 18:24:18 +0100469 /* Keep track of the exact dr7 value set by the user */
470 unsigned long ptrace_dr7;
Ingo Molnar4d46a892008-02-21 04:24:40 +0100471 /* Fault info: */
472 unsigned long cr2;
Srikar Dronamraju51e7dc72012-03-12 14:55:55 +0530473 unsigned long trap_nr;
Ingo Molnar4d46a892008-02-21 04:24:40 +0100474 unsigned long error_code;
Suresh Siddha61c46282008-03-10 15:28:04 -0700475 /* floating point and extended processor state */
Avi Kivity86603282010-05-06 11:45:46 +0300476 struct fpu fpu;
Glauber de Oliveira Costacb38d372008-01-30 13:31:31 +0100477#ifdef CONFIG_X86_32
Ingo Molnar4d46a892008-02-21 04:24:40 +0100478 /* Virtual 86 mode info */
Glauber de Oliveira Costacb38d372008-01-30 13:31:31 +0100479 struct vm86_struct __user *vm86_info;
480 unsigned long screen_bitmap;
Ingo Molnar4d46a892008-02-21 04:24:40 +0100481 unsigned long v86flags;
482 unsigned long v86mask;
483 unsigned long saved_sp0;
484 unsigned int saved_fs;
485 unsigned int saved_gs;
Glauber de Oliveira Costacb38d372008-01-30 13:31:31 +0100486#endif
Ingo Molnar4d46a892008-02-21 04:24:40 +0100487 /* IO permissions: */
488 unsigned long *io_bitmap_ptr;
489 unsigned long iopl;
490 /* Max allowed port in the bitmap, in bytes: */
491 unsigned io_bitmap_max;
Vineet Guptac375f152013-11-12 15:08:46 -0800492 /*
493 * fpu_counter contains the number of consecutive context switches
494 * that the FPU is used. If this is over a threshold, the lazy fpu
495 * saving becomes unlazy to save the trap. This is an unsigned char
496 * so that after 256 times the counter wraps and the behavior turns
497 * lazy again; this to deal with bursty apps that only use FPU for
498 * a short time
499 */
500 unsigned char fpu_counter;
Glauber de Oliveira Costacb38d372008-01-30 13:31:31 +0100501};
502
Glauber de Oliveira Costa62d7d7e2008-01-30 13:31:27 +0100503/*
504 * Set IOPL bits in EFLAGS from given mask
505 */
506static inline void native_set_iopl_mask(unsigned mask)
507{
508#ifdef CONFIG_X86_32
509 unsigned int reg;
Ingo Molnar4d46a892008-02-21 04:24:40 +0100510
Joe Perchescca2e6f2008-03-23 01:03:15 -0700511 asm volatile ("pushfl;"
512 "popl %0;"
513 "andl %1, %0;"
514 "orl %2, %0;"
515 "pushl %0;"
516 "popfl"
517 : "=&r" (reg)
518 : "i" (~X86_EFLAGS_IOPL), "r" (mask));
Glauber de Oliveira Costa62d7d7e2008-01-30 13:31:27 +0100519#endif
520}
521
Ingo Molnar4d46a892008-02-21 04:24:40 +0100522static inline void
523native_load_sp0(struct tss_struct *tss, struct thread_struct *thread)
Glauber de Oliveira Costa7818a1e2008-01-30 13:31:31 +0100524{
525 tss->x86_tss.sp0 = thread->sp0;
526#ifdef CONFIG_X86_32
Ingo Molnar4d46a892008-02-21 04:24:40 +0100527 /* Only happens when SEP is enabled, no need to test "SEP"arately: */
Glauber de Oliveira Costa7818a1e2008-01-30 13:31:31 +0100528 if (unlikely(tss->x86_tss.ss1 != thread->sysenter_cs)) {
529 tss->x86_tss.ss1 = thread->sysenter_cs;
530 wrmsr(MSR_IA32_SYSENTER_CS, thread->sysenter_cs, 0);
531 }
532#endif
533}
Glauber de Oliveira Costa1b46cbe2008-01-30 13:31:27 +0100534
Glauber de Oliveira Costae801f862008-01-30 13:32:08 +0100535static inline void native_swapgs(void)
536{
537#ifdef CONFIG_X86_64
538 asm volatile("swapgs" ::: "memory");
539#endif
540}
541
Glauber de Oliveira Costa7818a1e2008-01-30 13:31:31 +0100542#ifdef CONFIG_PARAVIRT
543#include <asm/paravirt.h>
544#else
Ingo Molnar4d46a892008-02-21 04:24:40 +0100545#define __cpuid native_cpuid
546#define paravirt_enabled() 0
Glauber de Oliveira Costa1b46cbe2008-01-30 13:31:27 +0100547
Joe Perchescca2e6f2008-03-23 01:03:15 -0700548static inline void load_sp0(struct tss_struct *tss,
549 struct thread_struct *thread)
Glauber de Oliveira Costa7818a1e2008-01-30 13:31:31 +0100550{
551 native_load_sp0(tss, thread);
552}
553
Glauber de Oliveira Costa62d7d7e2008-01-30 13:31:27 +0100554#define set_iopl_mask native_set_iopl_mask
Glauber de Oliveira Costa1b46cbe2008-01-30 13:31:27 +0100555#endif /* CONFIG_PARAVIRT */
556
557/*
558 * Save the cr4 feature set we're using (ie
559 * Pentium 4MB enable and PPro Global page
560 * enable), so that any CPU's that boot up
561 * after us can get the correct flags.
562 */
Jarkko Sakkinencda846f2012-05-08 21:22:46 +0300563extern unsigned long mmu_cr4_features;
564extern u32 *trampoline_cr4_features;
Glauber de Oliveira Costa1b46cbe2008-01-30 13:31:27 +0100565
566static inline void set_in_cr4(unsigned long mask)
567{
Brian Gerst2df7a6e2010-09-03 21:17:08 -0400568 unsigned long cr4;
Ingo Molnar4d46a892008-02-21 04:24:40 +0100569
Glauber de Oliveira Costa1b46cbe2008-01-30 13:31:27 +0100570 mmu_cr4_features |= mask;
Jarkko Sakkinencda846f2012-05-08 21:22:46 +0300571 if (trampoline_cr4_features)
572 *trampoline_cr4_features = mmu_cr4_features;
Glauber de Oliveira Costa1b46cbe2008-01-30 13:31:27 +0100573 cr4 = read_cr4();
574 cr4 |= mask;
575 write_cr4(cr4);
576}
577
578static inline void clear_in_cr4(unsigned long mask)
579{
Brian Gerst2df7a6e2010-09-03 21:17:08 -0400580 unsigned long cr4;
Ingo Molnar4d46a892008-02-21 04:24:40 +0100581
Glauber de Oliveira Costa1b46cbe2008-01-30 13:31:27 +0100582 mmu_cr4_features &= ~mask;
Jarkko Sakkinencda846f2012-05-08 21:22:46 +0300583 if (trampoline_cr4_features)
584 *trampoline_cr4_features = mmu_cr4_features;
Glauber de Oliveira Costa1b46cbe2008-01-30 13:31:27 +0100585 cr4 = read_cr4();
586 cr4 &= ~mask;
587 write_cr4(cr4);
588}
589
Glauber de Oliveira Costafc87e902008-01-30 13:31:38 +0100590typedef struct {
Ingo Molnar4d46a892008-02-21 04:24:40 +0100591 unsigned long seg;
Glauber de Oliveira Costafc87e902008-01-30 13:31:38 +0100592} mm_segment_t;
593
594
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100595/* Free all resources held by a thread. */
596extern void release_thread(struct task_struct *);
597
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100598unsigned long get_wchan(struct task_struct *p);
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100599
600/*
601 * Generic CPUID function
602 * clear %ecx since some cpus (Cyrix MII) do not set or clear %ecx
603 * resulting in stale register contents being returned.
604 */
605static inline void cpuid(unsigned int op,
606 unsigned int *eax, unsigned int *ebx,
607 unsigned int *ecx, unsigned int *edx)
608{
609 *eax = op;
610 *ecx = 0;
611 __cpuid(eax, ebx, ecx, edx);
612}
613
614/* Some CPUID calls want 'count' to be placed in ecx */
615static inline void cpuid_count(unsigned int op, int count,
616 unsigned int *eax, unsigned int *ebx,
617 unsigned int *ecx, unsigned int *edx)
618{
619 *eax = op;
620 *ecx = count;
621 __cpuid(eax, ebx, ecx, edx);
622}
623
624/*
625 * CPUID functions returning a single datum
626 */
627static inline unsigned int cpuid_eax(unsigned int op)
628{
629 unsigned int eax, ebx, ecx, edx;
630
631 cpuid(op, &eax, &ebx, &ecx, &edx);
Ingo Molnar4d46a892008-02-21 04:24:40 +0100632
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100633 return eax;
634}
Ingo Molnar4d46a892008-02-21 04:24:40 +0100635
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100636static inline unsigned int cpuid_ebx(unsigned int op)
637{
638 unsigned int eax, ebx, ecx, edx;
639
640 cpuid(op, &eax, &ebx, &ecx, &edx);
Ingo Molnar4d46a892008-02-21 04:24:40 +0100641
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100642 return ebx;
643}
Ingo Molnar4d46a892008-02-21 04:24:40 +0100644
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100645static inline unsigned int cpuid_ecx(unsigned int op)
646{
647 unsigned int eax, ebx, ecx, edx;
648
649 cpuid(op, &eax, &ebx, &ecx, &edx);
Ingo Molnar4d46a892008-02-21 04:24:40 +0100650
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100651 return ecx;
652}
Ingo Molnar4d46a892008-02-21 04:24:40 +0100653
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100654static inline unsigned int cpuid_edx(unsigned int op)
655{
656 unsigned int eax, ebx, ecx, edx;
657
658 cpuid(op, &eax, &ebx, &ecx, &edx);
Ingo Molnar4d46a892008-02-21 04:24:40 +0100659
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100660 return edx;
661}
662
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100663/* REP NOP (PAUSE) is a good thing to insert into busy-wait loops. */
664static inline void rep_nop(void)
665{
Joe Perchescca2e6f2008-03-23 01:03:15 -0700666 asm volatile("rep; nop" ::: "memory");
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100667}
668
Ingo Molnar4d46a892008-02-21 04:24:40 +0100669static inline void cpu_relax(void)
670{
671 rep_nop();
672}
673
Ben Hutchings5367b682009-09-10 02:53:50 +0100674/* Stop speculative execution and prefetching of modified code. */
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100675static inline void sync_core(void)
676{
677 int tmp;
Ingo Molnar4d46a892008-02-21 04:24:40 +0100678
H. Peter Anvineb068e72012-11-28 11:50:23 -0800679#ifdef CONFIG_M486
H. Peter Anvin45c39fb2012-11-28 11:50:30 -0800680 /*
681 * Do a CPUID if available, otherwise do a jump. The jump
682 * can conveniently enough be the jump around CPUID.
683 */
684 asm volatile("cmpl %2,%1\n\t"
685 "jl 1f\n\t"
686 "cpuid\n"
687 "1:"
688 : "=a" (tmp)
689 : "rm" (boot_cpu_data.cpuid_level), "ri" (0), "0" (1)
690 : "ebx", "ecx", "edx", "memory");
691#else
692 /*
693 * CPUID is a barrier to speculative execution.
694 * Prefetched instructions are automatically
695 * invalidated when modified.
696 */
697 asm volatile("cpuid"
698 : "=a" (tmp)
699 : "0" (1)
700 : "ebx", "ecx", "edx", "memory");
Ben Hutchings5367b682009-09-10 02:53:50 +0100701#endif
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100702}
703
Joe Perchescca2e6f2008-03-23 01:03:15 -0700704static inline void __monitor(const void *eax, unsigned long ecx,
705 unsigned long edx)
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100706{
Ingo Molnar4d46a892008-02-21 04:24:40 +0100707 /* "monitor %eax, %ecx, %edx;" */
Joe Perchescca2e6f2008-03-23 01:03:15 -0700708 asm volatile(".byte 0x0f, 0x01, 0xc8;"
709 :: "a" (eax), "c" (ecx), "d"(edx));
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100710}
711
712static inline void __mwait(unsigned long eax, unsigned long ecx)
713{
Ingo Molnar4d46a892008-02-21 04:24:40 +0100714 /* "mwait %eax, %ecx;" */
Joe Perchescca2e6f2008-03-23 01:03:15 -0700715 asm volatile(".byte 0x0f, 0x01, 0xc9;"
716 :: "a" (eax), "c" (ecx));
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100717}
718
719static inline void __sti_mwait(unsigned long eax, unsigned long ecx)
720{
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200721 trace_hardirqs_on();
Ingo Molnar4d46a892008-02-21 04:24:40 +0100722 /* "mwait %eax, %ecx;" */
Joe Perchescca2e6f2008-03-23 01:03:15 -0700723 asm volatile("sti; .byte 0x0f, 0x01, 0xc9;"
724 :: "a" (eax), "c" (ecx));
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100725}
726
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100727extern void select_idle_routine(const struct cpuinfo_x86 *c);
Len Brown02c68a02011-04-01 16:59:53 -0400728extern void init_amd_e400_c1e_mask(void);
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100729
Ingo Molnar4d46a892008-02-21 04:24:40 +0100730extern unsigned long boot_option_idle_override;
Len Brown02c68a02011-04-01 16:59:53 -0400731extern bool amd_e400_c1e_detected;
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100732
Thomas Renningerd1896042010-11-03 17:06:14 +0100733enum idle_boot_override {IDLE_NO_OVERRIDE=0, IDLE_HALT, IDLE_NOMWAIT,
Len Brown69fb3672013-02-10 01:38:39 -0500734 IDLE_POLL};
Thomas Renningerd1896042010-11-03 17:06:14 +0100735
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100736extern void enable_sep_cpu(void);
737extern int sysenter_setup(void);
738
Jan Kiszka29c84392010-05-20 21:04:29 -0500739extern void early_trap_init(void);
H. Peter Anvin8170e6b2013-01-24 12:19:52 -0800740void early_trap_pf_init(void);
Jan Kiszka29c84392010-05-20 21:04:29 -0500741
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100742/* Defined in head.S */
Ingo Molnar4d46a892008-02-21 04:24:40 +0100743extern struct desc_ptr early_gdt_descr;
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100744
745extern void cpu_set_gdt(int);
Brian Gerst552be872009-01-30 17:47:53 +0900746extern void switch_to_new_gdt(int);
Jeremy Fitzhardinge11e3a842009-01-30 17:47:54 +0900747extern void load_percpu_segment(int);
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100748extern void cpu_init(void);
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100749
Markus Metzgerc2724772008-12-11 13:49:59 +0100750static inline unsigned long get_debugctlmsr(void)
751{
Peter Zijlstraea8e61b2010-03-25 14:51:51 +0100752 unsigned long debugctlmsr = 0;
Markus Metzgerc2724772008-12-11 13:49:59 +0100753
754#ifndef CONFIG_X86_DEBUGCTLMSR
755 if (boot_cpu_data.x86 < 6)
756 return 0;
757#endif
758 rdmsrl(MSR_IA32_DEBUGCTLMSR, debugctlmsr);
759
Peter Zijlstraea8e61b2010-03-25 14:51:51 +0100760 return debugctlmsr;
Markus Metzgerc2724772008-12-11 13:49:59 +0100761}
762
Jan Beulich5b0e5082008-03-10 13:11:17 +0000763static inline void update_debugctlmsr(unsigned long debugctlmsr)
764{
765#ifndef CONFIG_X86_DEBUGCTLMSR
766 if (boot_cpu_data.x86 < 6)
767 return;
768#endif
769 wrmsrl(MSR_IA32_DEBUGCTLMSR, debugctlmsr);
770}
771
Oleg Nesterov9bd11902012-09-03 15:24:17 +0200772extern void set_task_blockstep(struct task_struct *task, bool on);
773
Ingo Molnar4d46a892008-02-21 04:24:40 +0100774/*
775 * from system description table in BIOS. Mostly for MCA use, but
776 * others may find it useful:
777 */
778extern unsigned int machine_id;
779extern unsigned int machine_submodel_id;
780extern unsigned int BIOS_revision;
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100781
Ingo Molnar4d46a892008-02-21 04:24:40 +0100782/* Boot loader type from the setup header: */
783extern int bootloader_type;
H. Peter Anvin50312962009-05-07 16:54:11 -0700784extern int bootloader_version;
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100785
Ingo Molnar4d46a892008-02-21 04:24:40 +0100786extern char ignore_fpu_irq;
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100787
788#define HAVE_ARCH_PICK_MMAP_LAYOUT 1
789#define ARCH_HAS_PREFETCHW
790#define ARCH_HAS_SPINLOCK_PREFETCH
791
Glauber de Oliveira Costaae2e15e2008-01-30 13:31:40 +0100792#ifdef CONFIG_X86_32
Ingo Molnar4d46a892008-02-21 04:24:40 +0100793# define BASE_PREFETCH ASM_NOP4
794# define ARCH_HAS_PREFETCH
Glauber de Oliveira Costaae2e15e2008-01-30 13:31:40 +0100795#else
Ingo Molnar4d46a892008-02-21 04:24:40 +0100796# define BASE_PREFETCH "prefetcht0 (%1)"
Glauber de Oliveira Costaae2e15e2008-01-30 13:31:40 +0100797#endif
798
Ingo Molnar4d46a892008-02-21 04:24:40 +0100799/*
800 * Prefetch instructions for Pentium III (+) and AMD Athlon (+)
801 *
802 * It's not worth to care about 3dnow prefetches for the K6
803 * because they are microcoded there and very slow.
804 */
Glauber de Oliveira Costaae2e15e2008-01-30 13:31:40 +0100805static inline void prefetch(const void *x)
806{
807 alternative_input(BASE_PREFETCH,
808 "prefetchnta (%1)",
809 X86_FEATURE_XMM,
810 "r" (x));
811}
812
Ingo Molnar4d46a892008-02-21 04:24:40 +0100813/*
814 * 3dnow prefetch to get an exclusive cache line.
815 * Useful for spinlocks to avoid one state transition in the
816 * cache coherency protocol:
817 */
Glauber de Oliveira Costaae2e15e2008-01-30 13:31:40 +0100818static inline void prefetchw(const void *x)
819{
820 alternative_input(BASE_PREFETCH,
821 "prefetchw (%1)",
822 X86_FEATURE_3DNOW,
823 "r" (x));
824}
825
Ingo Molnar4d46a892008-02-21 04:24:40 +0100826static inline void spin_lock_prefetch(const void *x)
827{
828 prefetchw(x);
829}
830
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100831#ifdef CONFIG_X86_32
832/*
833 * User space process size: 3GB (default).
834 */
Ingo Molnar4d46a892008-02-21 04:24:40 +0100835#define TASK_SIZE PAGE_OFFSET
Ingo Molnard9517342009-02-20 23:32:28 +0100836#define TASK_SIZE_MAX TASK_SIZE
Ingo Molnar4d46a892008-02-21 04:24:40 +0100837#define STACK_TOP TASK_SIZE
838#define STACK_TOP_MAX STACK_TOP
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100839
Ingo Molnar4d46a892008-02-21 04:24:40 +0100840#define INIT_THREAD { \
841 .sp0 = sizeof(init_stack) + (long)&init_stack, \
842 .vm86_info = NULL, \
843 .sysenter_cs = __KERNEL_CS, \
844 .io_bitmap_ptr = NULL, \
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100845}
846
847/*
848 * Note that the .io_bitmap member must be extra-big. This is because
849 * the CPU will access an additional byte beyond the end of the IO
850 * permission bitmap. The extra byte must be all 1 bits, and must
851 * be within the limit.
852 */
Ingo Molnar4d46a892008-02-21 04:24:40 +0100853#define INIT_TSS { \
854 .x86_tss = { \
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100855 .sp0 = sizeof(init_stack) + (long)&init_stack, \
Ingo Molnar4d46a892008-02-21 04:24:40 +0100856 .ss0 = __KERNEL_DS, \
857 .ss1 = __KERNEL_CS, \
858 .io_bitmap_base = INVALID_IO_BITMAP_OFFSET, \
859 }, \
860 .io_bitmap = { [0 ... IO_BITMAP_LONGS] = ~0 }, \
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100861}
862
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100863extern unsigned long thread_saved_pc(struct task_struct *tsk);
864
865#define THREAD_SIZE_LONGS (THREAD_SIZE/sizeof(unsigned long))
866#define KSTK_TOP(info) \
867({ \
868 unsigned long *__ptr = (unsigned long *)(info); \
869 (unsigned long)(&__ptr[THREAD_SIZE_LONGS]); \
870})
871
872/*
873 * The below -8 is to reserve 8 bytes on top of the ring0 stack.
874 * This is necessary to guarantee that the entire "struct pt_regs"
Uwe Kleine-Königb5950762010-11-01 15:38:34 -0400875 * is accessible even if the CPU haven't stored the SS/ESP registers
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100876 * on the stack (interrupt gate does not save these registers
877 * when switching to the same priv ring).
878 * Therefore beware: accessing the ss/esp fields of the
879 * "struct pt_regs" is possible, but they may contain the
880 * completely wrong values.
881 */
882#define task_pt_regs(task) \
883({ \
884 struct pt_regs *__regs__; \
885 __regs__ = (struct pt_regs *)(KSTK_TOP(task_stack_page(task))-8); \
886 __regs__ - 1; \
887})
888
Ingo Molnar4d46a892008-02-21 04:24:40 +0100889#define KSTK_ESP(task) (task_pt_regs(task)->sp)
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100890
891#else
892/*
893 * User space process size. 47bits minus one guard page.
894 */
Ingo Molnard9517342009-02-20 23:32:28 +0100895#define TASK_SIZE_MAX ((1UL << 47) - PAGE_SIZE)
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100896
897/* This decides where the kernel will search for a free chunk of vm
898 * space during mmap's.
899 */
Ingo Molnar4d46a892008-02-21 04:24:40 +0100900#define IA32_PAGE_OFFSET ((current->personality & ADDR_LIMIT_3GB) ? \
901 0xc0000000 : 0xFFFFe000)
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100902
H. Peter Anvin6bd33002012-02-06 13:03:09 -0800903#define TASK_SIZE (test_thread_flag(TIF_ADDR32) ? \
Ingo Molnard9517342009-02-20 23:32:28 +0100904 IA32_PAGE_OFFSET : TASK_SIZE_MAX)
H. Peter Anvin6bd33002012-02-06 13:03:09 -0800905#define TASK_SIZE_OF(child) ((test_tsk_thread_flag(child, TIF_ADDR32)) ? \
Ingo Molnard9517342009-02-20 23:32:28 +0100906 IA32_PAGE_OFFSET : TASK_SIZE_MAX)
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100907
David Howells922a70d2008-02-08 04:19:26 -0800908#define STACK_TOP TASK_SIZE
Ingo Molnard9517342009-02-20 23:32:28 +0100909#define STACK_TOP_MAX TASK_SIZE_MAX
David Howells922a70d2008-02-08 04:19:26 -0800910
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100911#define INIT_THREAD { \
912 .sp0 = (unsigned long)&init_stack + sizeof(init_stack) \
913}
914
915#define INIT_TSS { \
916 .x86_tss.sp0 = (unsigned long)&init_stack + sizeof(init_stack) \
917}
918
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100919/*
920 * Return saved PC of a blocked thread.
921 * What is this good for? it will be always the scheduler or ret_from_fork.
922 */
Ingo Molnar4d46a892008-02-21 04:24:40 +0100923#define thread_saved_pc(t) (*(unsigned long *)((t)->thread.sp - 8))
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100924
Ingo Molnar4d46a892008-02-21 04:24:40 +0100925#define task_pt_regs(tsk) ((struct pt_regs *)(tsk)->thread.sp0 - 1)
Stefani Seibold89240ba2009-11-03 10:22:40 +0100926extern unsigned long KSTK_ESP(struct task_struct *task);
H. J. Lud046ff82012-02-14 13:49:48 -0800927
928/*
929 * User space RSP while inside the SYSCALL fast path
930 */
931DECLARE_PER_CPU(unsigned long, old_rsp);
932
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100933#endif /* CONFIG_X86_64 */
934
Ingo Molnar513ad842008-02-21 05:18:40 +0100935extern void start_thread(struct pt_regs *regs, unsigned long new_ip,
936 unsigned long new_sp);
937
Ingo Molnar4d46a892008-02-21 04:24:40 +0100938/*
939 * This decides where the kernel will search for a free chunk of vm
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100940 * space during mmap's.
941 */
942#define TASK_UNMAPPED_BASE (PAGE_ALIGN(TASK_SIZE / 3))
943
Ingo Molnar4d46a892008-02-21 04:24:40 +0100944#define KSTK_EIP(task) (task_pt_regs(task)->ip)
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100945
Erik Bosman529e25f2008-04-14 00:24:18 +0200946/* Get/set a process' ability to use the timestamp counter instruction */
947#define GET_TSC_CTL(adr) get_tsc_mode((adr))
948#define SET_TSC_CTL(val) set_tsc_mode((val))
949
950extern int get_tsc_mode(unsigned long adr);
951extern int set_tsc_mode(unsigned int val);
952
Daniel J Blueman8b84c8d2012-11-27 14:32:10 +0800953extern u16 amd_get_nb_id(int cpu);
Andreas Herrmann6a812692009-09-16 11:33:40 +0200954
Jason Wang96e39ac2013-07-25 16:54:32 +0800955static inline uint32_t hypervisor_cpuid_base(const char *sig, uint32_t leaves)
956{
957 uint32_t base, eax, signature[3];
958
959 for (base = 0x40000000; base < 0x40010000; base += 0x100) {
960 cpuid(base, &eax, &signature[0], &signature[1], &signature[2]);
961
962 if (!memcmp(sig, signature, 12) &&
963 (leaves == 0 || ((eax - base) >= leaves)))
964 return base;
965 }
966
967 return 0;
968}
969
David Howellsf05e7982012-03-28 18:11:12 +0100970extern unsigned long arch_align_stack(unsigned long sp);
971extern void free_init_pages(char *what, unsigned long begin, unsigned long end);
972
973void default_idle(void);
Len Brown6a377dd2013-02-09 23:08:07 -0500974#ifdef CONFIG_XEN
975bool xen_set_default_idle(void);
976#else
977#define xen_set_default_idle 0
978#endif
David Howellsf05e7982012-03-28 18:11:12 +0100979
980void stop_this_cpu(void *dummy);
Borislav Petkov4d067d82013-05-09 12:02:29 +0200981void df_debug(struct pt_regs *regs, long error_code);
H. Peter Anvin1965aae2008-10-22 22:26:29 -0700982#endif /* _ASM_X86_PROCESSOR_H */