blob: d5c82b7216dec78fde0f8d62d51bf2e625157b31 [file] [log] [blame]
Roland Dreier225c7b12007-05-08 18:00:38 -07001/*
2 * Copyright (c) 2006, 2007 Cisco Systems, Inc. All rights reserved.
3 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 */
32
33#ifndef MLX4_DEVICE_H
34#define MLX4_DEVICE_H
35
36#include <linux/pci.h>
37#include <linux/completion.h>
38#include <linux/radix-tree.h>
Amir Vadaid9236c32012-07-18 22:33:51 +000039#include <linux/cpu_rmap.h>
Roland Dreier225c7b12007-05-08 18:00:38 -070040
Arun Sharma600634972011-07-26 16:09:06 -070041#include <linux/atomic.h>
Roland Dreier225c7b12007-05-08 18:00:38 -070042
Yevgeny Petrilin0b7ca5a2011-03-22 22:37:47 +000043#define MAX_MSIX_P_PORT 17
44#define MAX_MSIX 64
45#define MSIX_LEGACY_SZ 4
46#define MIN_MSIX_P_PORT 5
47
Roland Dreier225c7b12007-05-08 18:00:38 -070048enum {
49 MLX4_FLAG_MSI_X = 1 << 0,
Roland Dreier5ae2a7a2007-06-18 08:15:02 -070050 MLX4_FLAG_OLD_PORT_CMDS = 1 << 1,
Jack Morgenstein623ed842011-12-13 04:10:33 +000051 MLX4_FLAG_MASTER = 1 << 2,
52 MLX4_FLAG_SLAVE = 1 << 3,
53 MLX4_FLAG_SRIOV = 1 << 4,
Roland Dreier225c7b12007-05-08 18:00:38 -070054};
55
56enum {
57 MLX4_MAX_PORTS = 2
58};
59
Jack Morgenstein396f2fe2012-06-19 11:21:42 +030060/* base qkey for use in sriov tunnel-qp/proxy-qp communication.
61 * These qkeys must not be allowed for general use. This is a 64k range,
62 * and to test for violation, we use the mask (protect against future chg).
63 */
64#define MLX4_RESERVED_QKEY_BASE (0xFFFF0000)
65#define MLX4_RESERVED_QKEY_MASK (0xFFFF0000)
66
Roland Dreier225c7b12007-05-08 18:00:38 -070067enum {
Jack Morgensteincd9281d2007-09-18 09:14:18 +020068 MLX4_BOARD_ID_LEN = 64
69};
70
71enum {
Jack Morgenstein623ed842011-12-13 04:10:33 +000072 MLX4_MAX_NUM_PF = 16,
73 MLX4_MAX_NUM_VF = 64,
74 MLX4_MFUNC_MAX = 80,
Marcel Apfelbaum3fc929e2012-05-30 09:14:51 +000075 MLX4_MAX_EQ_NUM = 1024,
Jack Morgenstein623ed842011-12-13 04:10:33 +000076 MLX4_MFUNC_EQ_NUM = 4,
77 MLX4_MFUNC_MAX_EQES = 8,
78 MLX4_MFUNC_EQE_MASK = (MLX4_MFUNC_MAX_EQES - 1)
79};
80
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +000081/* Driver supports 3 diffrent device methods to manage traffic steering:
82 * -device managed - High level API for ib and eth flow steering. FW is
83 * managing flow steering tables.
Hadar Hen Zionc96d97f2012-07-05 04:03:44 +000084 * - B0 steering mode - Common low level API for ib and (if supported) eth.
85 * - A0 steering mode - Limited low level API for eth. In case of IB,
86 * B0 mode is in use.
87 */
88enum {
89 MLX4_STEERING_MODE_A0,
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +000090 MLX4_STEERING_MODE_B0,
91 MLX4_STEERING_MODE_DEVICE_MANAGED
Hadar Hen Zionc96d97f2012-07-05 04:03:44 +000092};
93
94static inline const char *mlx4_steering_mode_str(int steering_mode)
95{
96 switch (steering_mode) {
97 case MLX4_STEERING_MODE_A0:
98 return "A0 steering";
99
100 case MLX4_STEERING_MODE_B0:
101 return "B0 steering";
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000102
103 case MLX4_STEERING_MODE_DEVICE_MANAGED:
104 return "Device managed flow steering";
105
Hadar Hen Zionc96d97f2012-07-05 04:03:44 +0000106 default:
107 return "Unrecognize steering mode";
108 }
109}
110
Jack Morgenstein623ed842011-12-13 04:10:33 +0000111enum {
Or Gerlitz52eafc62011-06-15 14:41:42 +0000112 MLX4_DEV_CAP_FLAG_RC = 1LL << 0,
113 MLX4_DEV_CAP_FLAG_UC = 1LL << 1,
114 MLX4_DEV_CAP_FLAG_UD = 1LL << 2,
Sean Hefty012a8ff2011-06-02 09:01:33 -0700115 MLX4_DEV_CAP_FLAG_XRC = 1LL << 3,
Or Gerlitz52eafc62011-06-15 14:41:42 +0000116 MLX4_DEV_CAP_FLAG_SRQ = 1LL << 6,
117 MLX4_DEV_CAP_FLAG_IPOIB_CSUM = 1LL << 7,
118 MLX4_DEV_CAP_FLAG_BAD_PKEY_CNTR = 1LL << 8,
119 MLX4_DEV_CAP_FLAG_BAD_QKEY_CNTR = 1LL << 9,
120 MLX4_DEV_CAP_FLAG_DPDP = 1LL << 12,
121 MLX4_DEV_CAP_FLAG_BLH = 1LL << 15,
122 MLX4_DEV_CAP_FLAG_MEM_WINDOW = 1LL << 16,
123 MLX4_DEV_CAP_FLAG_APM = 1LL << 17,
124 MLX4_DEV_CAP_FLAG_ATOMIC = 1LL << 18,
125 MLX4_DEV_CAP_FLAG_RAW_MCAST = 1LL << 19,
126 MLX4_DEV_CAP_FLAG_UD_AV_PORT = 1LL << 20,
127 MLX4_DEV_CAP_FLAG_UD_MCAST = 1LL << 21,
Or Gerlitzccf86322011-07-07 19:19:29 +0000128 MLX4_DEV_CAP_FLAG_IBOE = 1LL << 30,
129 MLX4_DEV_CAP_FLAG_UC_LOOPBACK = 1LL << 32,
Yevgeny Petrilinf3a9d1f2011-10-18 01:50:42 +0000130 MLX4_DEV_CAP_FLAG_FCS_KEEP = 1LL << 34,
Oren Duer559a9f12011-11-26 19:55:15 +0000131 MLX4_DEV_CAP_FLAG_WOL_PORT1 = 1LL << 37,
132 MLX4_DEV_CAP_FLAG_WOL_PORT2 = 1LL << 38,
Or Gerlitzccf86322011-07-07 19:19:29 +0000133 MLX4_DEV_CAP_FLAG_UDP_RSS = 1LL << 40,
134 MLX4_DEV_CAP_FLAG_VEP_UC_STEER = 1LL << 41,
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +0000135 MLX4_DEV_CAP_FLAG_VEP_MC_STEER = 1LL << 42,
Yevgeny Petrilin58a60162011-12-19 04:00:26 +0000136 MLX4_DEV_CAP_FLAG_COUNTERS = 1LL << 48,
Jack Morgenstein00f5ce92012-06-19 11:21:40 +0300137 MLX4_DEV_CAP_FLAG_SENSE_SUPPORT = 1LL << 55,
138 MLX4_DEV_CAP_FLAG_PORT_MNG_CHG_EV = 1LL << 59,
Roland Dreier225c7b12007-05-08 18:00:38 -0700139};
140
Shlomo Pongratzb3416f42012-04-29 17:04:25 +0300141enum {
142 MLX4_DEV_CAP_FLAG2_RSS = 1LL << 0,
143 MLX4_DEV_CAP_FLAG2_RSS_TOP = 1LL << 1,
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000144 MLX4_DEV_CAP_FLAG2_RSS_XOR = 1LL << 2,
145 MLX4_DEV_CAP_FLAG2_FS_EN = 1LL << 3
Shlomo Pongratzb3416f42012-04-29 17:04:25 +0300146};
147
Marcel Apfelbaum97285b72011-10-24 11:02:34 +0200148#define MLX4_ATTR_EXTENDED_PORT_INFO cpu_to_be16(0xff90)
149
150enum {
Roland Dreier95d04f02008-07-23 08:12:26 -0700151 MLX4_BMME_FLAG_LOCAL_INV = 1 << 6,
152 MLX4_BMME_FLAG_REMOTE_INV = 1 << 7,
153 MLX4_BMME_FLAG_TYPE_2_WIN = 1 << 9,
154 MLX4_BMME_FLAG_RESERVED_LKEY = 1 << 10,
155 MLX4_BMME_FLAG_FAST_REG_WR = 1 << 11,
156};
157
Roland Dreier225c7b12007-05-08 18:00:38 -0700158enum mlx4_event {
159 MLX4_EVENT_TYPE_COMP = 0x00,
160 MLX4_EVENT_TYPE_PATH_MIG = 0x01,
161 MLX4_EVENT_TYPE_COMM_EST = 0x02,
162 MLX4_EVENT_TYPE_SQ_DRAINED = 0x03,
163 MLX4_EVENT_TYPE_SRQ_QP_LAST_WQE = 0x13,
164 MLX4_EVENT_TYPE_SRQ_LIMIT = 0x14,
165 MLX4_EVENT_TYPE_CQ_ERROR = 0x04,
166 MLX4_EVENT_TYPE_WQ_CATAS_ERROR = 0x05,
167 MLX4_EVENT_TYPE_EEC_CATAS_ERROR = 0x06,
168 MLX4_EVENT_TYPE_PATH_MIG_FAILED = 0x07,
169 MLX4_EVENT_TYPE_WQ_INVAL_REQ_ERROR = 0x10,
170 MLX4_EVENT_TYPE_WQ_ACCESS_ERROR = 0x11,
171 MLX4_EVENT_TYPE_SRQ_CATAS_ERROR = 0x12,
172 MLX4_EVENT_TYPE_LOCAL_CATAS_ERROR = 0x08,
173 MLX4_EVENT_TYPE_PORT_CHANGE = 0x09,
174 MLX4_EVENT_TYPE_EQ_OVERFLOW = 0x0f,
175 MLX4_EVENT_TYPE_ECC_DETECT = 0x0e,
Jack Morgenstein623ed842011-12-13 04:10:33 +0000176 MLX4_EVENT_TYPE_CMD = 0x0a,
177 MLX4_EVENT_TYPE_VEP_UPDATE = 0x19,
178 MLX4_EVENT_TYPE_COMM_CHANNEL = 0x18,
Jack Morgenstein5984be92012-03-06 15:50:49 +0200179 MLX4_EVENT_TYPE_FATAL_WARNING = 0x1b,
Jack Morgenstein623ed842011-12-13 04:10:33 +0000180 MLX4_EVENT_TYPE_FLR_EVENT = 0x1c,
Jack Morgenstein00f5ce92012-06-19 11:21:40 +0300181 MLX4_EVENT_TYPE_PORT_MNG_CHG_EVENT = 0x1d,
Jack Morgenstein623ed842011-12-13 04:10:33 +0000182 MLX4_EVENT_TYPE_NONE = 0xff,
Roland Dreier225c7b12007-05-08 18:00:38 -0700183};
184
185enum {
186 MLX4_PORT_CHANGE_SUBTYPE_DOWN = 1,
187 MLX4_PORT_CHANGE_SUBTYPE_ACTIVE = 4
188};
189
190enum {
Jack Morgenstein5984be92012-03-06 15:50:49 +0200191 MLX4_FATAL_WARNING_SUBTYPE_WARMING = 0,
192};
193
194enum {
Roland Dreier225c7b12007-05-08 18:00:38 -0700195 MLX4_PERM_LOCAL_READ = 1 << 10,
196 MLX4_PERM_LOCAL_WRITE = 1 << 11,
197 MLX4_PERM_REMOTE_READ = 1 << 12,
198 MLX4_PERM_REMOTE_WRITE = 1 << 13,
199 MLX4_PERM_ATOMIC = 1 << 14
200};
201
202enum {
203 MLX4_OPCODE_NOP = 0x00,
204 MLX4_OPCODE_SEND_INVAL = 0x01,
205 MLX4_OPCODE_RDMA_WRITE = 0x08,
206 MLX4_OPCODE_RDMA_WRITE_IMM = 0x09,
207 MLX4_OPCODE_SEND = 0x0a,
208 MLX4_OPCODE_SEND_IMM = 0x0b,
209 MLX4_OPCODE_LSO = 0x0e,
210 MLX4_OPCODE_RDMA_READ = 0x10,
211 MLX4_OPCODE_ATOMIC_CS = 0x11,
212 MLX4_OPCODE_ATOMIC_FA = 0x12,
Vladimir Sokolovsky6fa8f712010-04-14 17:23:39 +0300213 MLX4_OPCODE_MASKED_ATOMIC_CS = 0x14,
214 MLX4_OPCODE_MASKED_ATOMIC_FA = 0x15,
Roland Dreier225c7b12007-05-08 18:00:38 -0700215 MLX4_OPCODE_BIND_MW = 0x18,
216 MLX4_OPCODE_FMR = 0x19,
217 MLX4_OPCODE_LOCAL_INVAL = 0x1b,
218 MLX4_OPCODE_CONFIG_CMD = 0x1f,
219
220 MLX4_RECV_OPCODE_RDMA_WRITE_IMM = 0x00,
221 MLX4_RECV_OPCODE_SEND = 0x01,
222 MLX4_RECV_OPCODE_SEND_IMM = 0x02,
223 MLX4_RECV_OPCODE_SEND_INVAL = 0x03,
224
225 MLX4_CQE_OPCODE_ERROR = 0x1e,
226 MLX4_CQE_OPCODE_RESIZE = 0x16,
227};
228
229enum {
230 MLX4_STAT_RATE_OFFSET = 5
231};
232
Aleksey Seninda995a82010-12-02 11:44:49 +0000233enum mlx4_protocol {
Yevgeny Petrilin03455842011-03-22 22:38:17 +0000234 MLX4_PROT_IB_IPV6 = 0,
235 MLX4_PROT_ETH,
236 MLX4_PROT_IB_IPV4,
237 MLX4_PROT_FCOE
Aleksey Seninda995a82010-12-02 11:44:49 +0000238};
239
Vladimir Sokolovsky29bdc882008-09-15 14:25:23 -0700240enum {
241 MLX4_MTT_FLAG_PRESENT = 1
242};
243
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700244enum mlx4_qp_region {
245 MLX4_QP_REGION_FW = 0,
246 MLX4_QP_REGION_ETH_ADDR,
247 MLX4_QP_REGION_FC_ADDR,
248 MLX4_QP_REGION_FC_EXCH,
249 MLX4_NUM_QP_REGION
250};
251
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700252enum mlx4_port_type {
Jack Morgenstein623ed842011-12-13 04:10:33 +0000253 MLX4_PORT_TYPE_NONE = 0,
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700254 MLX4_PORT_TYPE_IB = 1,
255 MLX4_PORT_TYPE_ETH = 2,
256 MLX4_PORT_TYPE_AUTO = 3
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700257};
258
Yevgeny Petrilin2a2336f2008-10-22 11:44:46 -0700259enum mlx4_special_vlan_idx {
260 MLX4_NO_VLAN_IDX = 0,
261 MLX4_VLAN_MISS_IDX,
262 MLX4_VLAN_REGULAR
263};
264
Yevgeny Petrilin03455842011-03-22 22:38:17 +0000265enum mlx4_steer_type {
266 MLX4_MC_STEER = 0,
267 MLX4_UC_STEER,
268 MLX4_NUM_STEERS
269};
270
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700271enum {
272 MLX4_NUM_FEXCH = 64 * 1024,
273};
274
Eli Cohen5a0fd092010-10-07 16:24:16 +0200275enum {
276 MLX4_MAX_FAST_REG_PAGES = 511,
277};
278
Jack Morgenstein00f5ce92012-06-19 11:21:40 +0300279enum {
280 MLX4_DEV_PMC_SUBTYPE_GUID_INFO = 0x14,
281 MLX4_DEV_PMC_SUBTYPE_PORT_INFO = 0x15,
282 MLX4_DEV_PMC_SUBTYPE_PKEY_TABLE = 0x16,
283};
284
285/* Port mgmt change event handling */
286enum {
287 MLX4_EQ_PORT_INFO_MSTR_SM_LID_CHANGE_MASK = 1 << 0,
288 MLX4_EQ_PORT_INFO_GID_PFX_CHANGE_MASK = 1 << 1,
289 MLX4_EQ_PORT_INFO_LID_CHANGE_MASK = 1 << 2,
290 MLX4_EQ_PORT_INFO_CLIENT_REREG_MASK = 1 << 3,
291 MLX4_EQ_PORT_INFO_MSTR_SM_SL_CHANGE_MASK = 1 << 4,
292};
293
294#define MSTR_SM_CHANGE_MASK (MLX4_EQ_PORT_INFO_MSTR_SM_SL_CHANGE_MASK | \
295 MLX4_EQ_PORT_INFO_MSTR_SM_LID_CHANGE_MASK)
296
Jack Morgensteinea54b102008-01-28 10:40:59 +0200297static inline u64 mlx4_fw_ver(u64 major, u64 minor, u64 subminor)
298{
299 return (major << 32) | (minor << 16) | subminor;
300}
301
Marcel Apfelbaum3fc929e2012-05-30 09:14:51 +0000302struct mlx4_phys_caps {
Jack Morgenstein66349612012-06-19 11:21:44 +0300303 u32 gid_phys_table_len[MLX4_MAX_PORTS + 1];
304 u32 pkey_phys_table_len[MLX4_MAX_PORTS + 1];
Marcel Apfelbaum3fc929e2012-05-30 09:14:51 +0000305 u32 num_phys_eqs;
306};
307
Roland Dreier225c7b12007-05-08 18:00:38 -0700308struct mlx4_caps {
309 u64 fw_ver;
Jack Morgenstein623ed842011-12-13 04:10:33 +0000310 u32 function;
Roland Dreier225c7b12007-05-08 18:00:38 -0700311 int num_ports;
Roland Dreier5ae2a7a2007-06-18 08:15:02 -0700312 int vl_cap[MLX4_MAX_PORTS + 1];
Yevgeny Petrilinb79acb42008-10-22 10:56:48 -0700313 int ib_mtu_cap[MLX4_MAX_PORTS + 1];
Jack Morgenstein9a5aa622008-11-28 21:29:46 -0800314 __be32 ib_port_def_cap[MLX4_MAX_PORTS + 1];
Yevgeny Petrilinb79acb42008-10-22 10:56:48 -0700315 u64 def_mac[MLX4_MAX_PORTS + 1];
316 int eth_mtu_cap[MLX4_MAX_PORTS + 1];
Roland Dreier5ae2a7a2007-06-18 08:15:02 -0700317 int gid_table_len[MLX4_MAX_PORTS + 1];
318 int pkey_table_len[MLX4_MAX_PORTS + 1];
Yevgeny Petrilin76995172010-08-24 03:46:23 +0000319 int trans_type[MLX4_MAX_PORTS + 1];
320 int vendor_oui[MLX4_MAX_PORTS + 1];
321 int wavelength[MLX4_MAX_PORTS + 1];
322 u64 trans_code[MLX4_MAX_PORTS + 1];
Roland Dreier225c7b12007-05-08 18:00:38 -0700323 int local_ca_ack_delay;
324 int num_uars;
Jack Morgensteinf5311ac2011-12-13 04:12:13 +0000325 u32 uar_page_size;
Roland Dreier225c7b12007-05-08 18:00:38 -0700326 int bf_reg_size;
327 int bf_regs_per_page;
328 int max_sq_sg;
329 int max_rq_sg;
330 int num_qps;
331 int max_wqes;
332 int max_sq_desc_sz;
333 int max_rq_desc_sz;
334 int max_qp_init_rdma;
335 int max_qp_dest_rdma;
Roland Dreier225c7b12007-05-08 18:00:38 -0700336 int sqp_start;
Jack Morgenstein396f2fe2012-06-19 11:21:42 +0300337 u32 base_sqpn;
338 u32 base_tunnel_sqpn;
Roland Dreier225c7b12007-05-08 18:00:38 -0700339 int num_srqs;
340 int max_srq_wqes;
341 int max_srq_sge;
342 int reserved_srqs;
343 int num_cqs;
344 int max_cqes;
345 int reserved_cqs;
346 int num_eqs;
347 int reserved_eqs;
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -0800348 int num_comp_vectors;
Yevgeny Petrilin0b7ca5a2011-03-22 22:37:47 +0000349 int comp_pool;
Roland Dreier225c7b12007-05-08 18:00:38 -0700350 int num_mpts;
Eli Cohena5bbe892012-02-09 18:10:06 +0200351 int max_fmr_maps;
Marcel Apfelbaum2b8fb282011-12-13 04:16:56 +0000352 int num_mtts;
Roland Dreier225c7b12007-05-08 18:00:38 -0700353 int fmr_reserved_mtts;
354 int reserved_mtts;
355 int reserved_mrws;
356 int reserved_uars;
357 int num_mgms;
358 int num_amgms;
359 int reserved_mcgs;
360 int num_qp_per_mgm;
Hadar Hen Zionc96d97f2012-07-05 04:03:44 +0000361 int steering_mode;
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000362 int fs_log_max_ucast_qp_range_size;
Roland Dreier225c7b12007-05-08 18:00:38 -0700363 int num_pds;
364 int reserved_pds;
Sean Hefty012a8ff2011-06-02 09:01:33 -0700365 int max_xrcds;
366 int reserved_xrcds;
Roland Dreier225c7b12007-05-08 18:00:38 -0700367 int mtt_entry_sz;
Dotan Barak149983af2007-06-26 15:55:28 +0300368 u32 max_msg_sz;
Roland Dreier225c7b12007-05-08 18:00:38 -0700369 u32 page_size_cap;
Or Gerlitz52eafc62011-06-15 14:41:42 +0000370 u64 flags;
Shlomo Pongratzb3416f42012-04-29 17:04:25 +0300371 u64 flags2;
Roland Dreier95d04f02008-07-23 08:12:26 -0700372 u32 bmme_flags;
373 u32 reserved_lkey;
Roland Dreier225c7b12007-05-08 18:00:38 -0700374 u16 stat_rate_support;
Roland Dreier5ae2a7a2007-06-18 08:15:02 -0700375 u8 port_width_cap[MLX4_MAX_PORTS + 1];
Eli Cohenb832be12008-04-16 21:09:27 -0700376 int max_gso_sz;
Shlomo Pongratzb3416f42012-04-29 17:04:25 +0300377 int max_rss_tbl_sz;
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700378 int reserved_qps_cnt[MLX4_NUM_QP_REGION];
379 int reserved_qps;
380 int reserved_qps_base[MLX4_NUM_QP_REGION];
381 int log_num_macs;
382 int log_num_vlans;
383 int log_num_prios;
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700384 enum mlx4_port_type port_type[MLX4_MAX_PORTS + 1];
385 u8 supported_type[MLX4_MAX_PORTS + 1];
Yevgeny Petrilin8d0fc7b2011-12-19 04:00:34 +0000386 u8 suggested_type[MLX4_MAX_PORTS + 1];
387 u8 default_sense[MLX4_MAX_PORTS + 1];
Jack Morgenstein65dab252011-12-13 04:10:41 +0000388 u32 port_mask[MLX4_MAX_PORTS + 1];
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700389 enum mlx4_port_type possible_type[MLX4_MAX_PORTS + 1];
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +0000390 u32 max_counters;
Or Gerlitz096335b2012-01-11 19:02:17 +0200391 u8 port_ib_mtu[MLX4_MAX_PORTS + 1];
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000392 u16 sqp_demux;
Roland Dreier225c7b12007-05-08 18:00:38 -0700393};
394
395struct mlx4_buf_list {
396 void *buf;
397 dma_addr_t map;
398};
399
400struct mlx4_buf {
Roland Dreierb57aacf2008-02-06 21:17:59 -0800401 struct mlx4_buf_list direct;
402 struct mlx4_buf_list *page_list;
Roland Dreier225c7b12007-05-08 18:00:38 -0700403 int nbufs;
404 int npages;
405 int page_shift;
406};
407
408struct mlx4_mtt {
Marcel Apfelbaum2b8fb282011-12-13 04:16:56 +0000409 u32 offset;
Roland Dreier225c7b12007-05-08 18:00:38 -0700410 int order;
411 int page_shift;
412};
413
Yevgeny Petrilin62968832008-04-23 11:55:45 -0700414enum {
415 MLX4_DB_PER_PAGE = PAGE_SIZE / 4
416};
417
418struct mlx4_db_pgdir {
419 struct list_head list;
420 DECLARE_BITMAP(order0, MLX4_DB_PER_PAGE);
421 DECLARE_BITMAP(order1, MLX4_DB_PER_PAGE / 2);
422 unsigned long *bits[2];
423 __be32 *db_page;
424 dma_addr_t db_dma;
425};
426
427struct mlx4_ib_user_db_page;
428
429struct mlx4_db {
430 __be32 *db;
431 union {
432 struct mlx4_db_pgdir *pgdir;
433 struct mlx4_ib_user_db_page *user_page;
434 } u;
435 dma_addr_t dma;
436 int index;
437 int order;
438};
439
Yevgeny Petrilin38ae6a52008-04-25 14:27:08 -0700440struct mlx4_hwq_resources {
441 struct mlx4_db db;
442 struct mlx4_mtt mtt;
443 struct mlx4_buf buf;
444};
445
Roland Dreier225c7b12007-05-08 18:00:38 -0700446struct mlx4_mr {
447 struct mlx4_mtt mtt;
448 u64 iova;
449 u64 size;
450 u32 key;
451 u32 pd;
452 u32 access;
453 int enabled;
454};
455
Jack Morgenstein8ad11fb2007-08-01 12:29:05 +0300456struct mlx4_fmr {
457 struct mlx4_mr mr;
458 struct mlx4_mpt_entry *mpt;
459 __be64 *mtts;
460 dma_addr_t dma_handle;
461 int max_pages;
462 int max_maps;
463 int maps;
464 u8 page_shift;
465};
466
Roland Dreier225c7b12007-05-08 18:00:38 -0700467struct mlx4_uar {
468 unsigned long pfn;
469 int index;
Eli Cohenc1b43dc2011-03-22 22:38:41 +0000470 struct list_head bf_list;
471 unsigned free_bf_bmap;
472 void __iomem *map;
473 void __iomem *bf_map;
474};
475
476struct mlx4_bf {
477 unsigned long offset;
478 int buf_size;
479 struct mlx4_uar *uar;
480 void __iomem *reg;
Roland Dreier225c7b12007-05-08 18:00:38 -0700481};
482
483struct mlx4_cq {
484 void (*comp) (struct mlx4_cq *);
485 void (*event) (struct mlx4_cq *, enum mlx4_event);
486
487 struct mlx4_uar *uar;
488
489 u32 cons_index;
490
491 __be32 *set_ci_db;
492 __be32 *arm_db;
493 int arm_sn;
494
495 int cqn;
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -0800496 unsigned vector;
Roland Dreier225c7b12007-05-08 18:00:38 -0700497
498 atomic_t refcount;
499 struct completion free;
500};
501
502struct mlx4_qp {
503 void (*event) (struct mlx4_qp *, enum mlx4_event);
504
505 int qpn;
506
507 atomic_t refcount;
508 struct completion free;
509};
510
511struct mlx4_srq {
512 void (*event) (struct mlx4_srq *, enum mlx4_event);
513
514 int srqn;
515 int max;
516 int max_gs;
517 int wqe_shift;
518
519 atomic_t refcount;
520 struct completion free;
521};
522
523struct mlx4_av {
524 __be32 port_pd;
525 u8 reserved1;
526 u8 g_slid;
527 __be16 dlid;
528 u8 reserved2;
529 u8 gid_index;
530 u8 stat_rate;
531 u8 hop_limit;
532 __be32 sl_tclass_flowlabel;
533 u8 dgid[16];
534};
535
Eli Cohenfa417f72010-10-24 21:08:52 -0700536struct mlx4_eth_av {
537 __be32 port_pd;
538 u8 reserved1;
539 u8 smac_idx;
540 u16 reserved2;
541 u8 reserved3;
542 u8 gid_index;
543 u8 stat_rate;
544 u8 hop_limit;
545 __be32 sl_tclass_flowlabel;
546 u8 dgid[16];
547 u32 reserved4[2];
548 __be16 vlan;
549 u8 mac[6];
550};
551
552union mlx4_ext_av {
553 struct mlx4_av ib;
554 struct mlx4_eth_av eth;
555};
556
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +0000557struct mlx4_counter {
558 u8 reserved1[3];
559 u8 counter_mode;
560 __be32 num_ifc;
561 u32 reserved2[2];
562 __be64 rx_frames;
563 __be64 rx_bytes;
564 __be64 tx_frames;
565 __be64 tx_bytes;
566};
567
Roland Dreier225c7b12007-05-08 18:00:38 -0700568struct mlx4_dev {
569 struct pci_dev *pdev;
570 unsigned long flags;
Jack Morgenstein623ed842011-12-13 04:10:33 +0000571 unsigned long num_slaves;
Roland Dreier225c7b12007-05-08 18:00:38 -0700572 struct mlx4_caps caps;
Marcel Apfelbaum3fc929e2012-05-30 09:14:51 +0000573 struct mlx4_phys_caps phys_caps;
Roland Dreier225c7b12007-05-08 18:00:38 -0700574 struct radix_tree_root qp_table_tree;
Yevgeny Petrilin725c8992011-03-22 22:38:07 +0000575 u8 rev_id;
Jack Morgensteincd9281d2007-09-18 09:14:18 +0200576 char board_id[MLX4_BOARD_ID_LEN];
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000577 int num_vfs;
Hadar Hen Zion592e49d2012-07-05 04:03:48 +0000578 u64 regid_promisc_array[MLX4_MAX_PORTS + 1];
579 u64 regid_allmulti_array[MLX4_MAX_PORTS + 1];
Roland Dreier225c7b12007-05-08 18:00:38 -0700580};
581
Jack Morgenstein00f5ce92012-06-19 11:21:40 +0300582struct mlx4_eqe {
583 u8 reserved1;
584 u8 type;
585 u8 reserved2;
586 u8 subtype;
587 union {
588 u32 raw[6];
589 struct {
590 __be32 cqn;
591 } __packed comp;
592 struct {
593 u16 reserved1;
594 __be16 token;
595 u32 reserved2;
596 u8 reserved3[3];
597 u8 status;
598 __be64 out_param;
599 } __packed cmd;
600 struct {
601 __be32 qpn;
602 } __packed qp;
603 struct {
604 __be32 srqn;
605 } __packed srq;
606 struct {
607 __be32 cqn;
608 u32 reserved1;
609 u8 reserved2[3];
610 u8 syndrome;
611 } __packed cq_err;
612 struct {
613 u32 reserved1[2];
614 __be32 port;
615 } __packed port_change;
616 struct {
617 #define COMM_CHANNEL_BIT_ARRAY_SIZE 4
618 u32 reserved;
619 u32 bit_vec[COMM_CHANNEL_BIT_ARRAY_SIZE];
620 } __packed comm_channel_arm;
621 struct {
622 u8 port;
623 u8 reserved[3];
624 __be64 mac;
625 } __packed mac_update;
626 struct {
627 __be32 slave_id;
628 } __packed flr_event;
629 struct {
630 __be16 current_temperature;
631 __be16 warning_threshold;
632 } __packed warming;
633 struct {
634 u8 reserved[3];
635 u8 port;
636 union {
637 struct {
638 __be16 mstr_sm_lid;
639 __be16 port_lid;
640 __be32 changed_attr;
641 u8 reserved[3];
642 u8 mstr_sm_sl;
643 __be64 gid_prefix;
644 } __packed port_info;
645 struct {
646 __be32 block_ptr;
647 __be32 tbl_entries_mask;
648 } __packed tbl_change_info;
649 } params;
650 } __packed port_mgmt_change;
651 } event;
652 u8 slave_id;
653 u8 reserved3[2];
654 u8 owner;
655} __packed;
656
Roland Dreier225c7b12007-05-08 18:00:38 -0700657struct mlx4_init_port_param {
658 int set_guid0;
659 int set_node_guid;
660 int set_si_guid;
661 u16 mtu;
662 int port_width_cap;
663 u16 vl_cap;
664 u16 max_gid;
665 u16 max_pkey;
666 u64 guid0;
667 u64 node_guid;
668 u64 si_guid;
669};
670
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700671#define mlx4_foreach_port(port, dev, type) \
672 for ((port) = 1; (port) <= (dev)->caps.num_ports; (port)++) \
Jack Morgenstein65dab252011-12-13 04:10:41 +0000673 if ((type) == (dev)->caps.port_mask[(port)])
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700674
Jack Morgenstein65dab252011-12-13 04:10:41 +0000675#define mlx4_foreach_ib_transport_port(port, dev) \
676 for ((port) = 1; (port) <= (dev)->caps.num_ports; (port)++) \
677 if (((dev)->caps.port_mask[port] == MLX4_PORT_TYPE_IB) || \
678 ((dev)->caps.flags & MLX4_DEV_CAP_FLAG_IBOE))
Eli Cohenfa417f72010-10-24 21:08:52 -0700679
Jack Morgenstein752a50c2012-06-19 11:21:33 +0300680#define MLX4_INVALID_SLAVE_ID 0xFF
681
Jack Morgenstein00f5ce92012-06-19 11:21:40 +0300682void handle_port_mgmt_change_event(struct work_struct *work);
683
Jack Morgenstein2aca1172012-06-19 11:21:41 +0300684static inline int mlx4_master_func_num(struct mlx4_dev *dev)
685{
686 return dev->caps.function;
687}
688
Jack Morgenstein623ed842011-12-13 04:10:33 +0000689static inline int mlx4_is_master(struct mlx4_dev *dev)
690{
691 return dev->flags & MLX4_FLAG_MASTER;
692}
693
694static inline int mlx4_is_qp_reserved(struct mlx4_dev *dev, u32 qpn)
695{
Jack Morgensteine2c76822012-08-03 08:40:41 +0000696 return (qpn < dev->caps.base_sqpn + 8 +
697 16 * MLX4_MFUNC_MAX * !!mlx4_is_master(dev));
698}
699
700static inline int mlx4_is_guest_proxy(struct mlx4_dev *dev, int slave, u32 qpn)
701{
702 int base = dev->caps.sqp_start + slave * 8;
703
704 if (qpn >= base && qpn < base + 8)
705 return 1;
706
707 return 0;
Jack Morgenstein623ed842011-12-13 04:10:33 +0000708}
709
710static inline int mlx4_is_mfunc(struct mlx4_dev *dev)
711{
712 return dev->flags & (MLX4_FLAG_SLAVE | MLX4_FLAG_MASTER);
713}
714
715static inline int mlx4_is_slave(struct mlx4_dev *dev)
716{
717 return dev->flags & MLX4_FLAG_SLAVE;
718}
Eli Cohenfa417f72010-10-24 21:08:52 -0700719
Roland Dreier225c7b12007-05-08 18:00:38 -0700720int mlx4_buf_alloc(struct mlx4_dev *dev, int size, int max_direct,
721 struct mlx4_buf *buf);
722void mlx4_buf_free(struct mlx4_dev *dev, int size, struct mlx4_buf *buf);
Roland Dreier1c69fc22008-02-06 21:07:54 -0800723static inline void *mlx4_buf_offset(struct mlx4_buf *buf, int offset)
724{
Jack Morgenstein313abe52008-01-28 10:40:51 +0200725 if (BITS_PER_LONG == 64 || buf->nbufs == 1)
Roland Dreierb57aacf2008-02-06 21:17:59 -0800726 return buf->direct.buf + offset;
Roland Dreier1c69fc22008-02-06 21:07:54 -0800727 else
Roland Dreierb57aacf2008-02-06 21:17:59 -0800728 return buf->page_list[offset >> PAGE_SHIFT].buf +
Roland Dreier1c69fc22008-02-06 21:07:54 -0800729 (offset & (PAGE_SIZE - 1));
730}
Roland Dreier225c7b12007-05-08 18:00:38 -0700731
732int mlx4_pd_alloc(struct mlx4_dev *dev, u32 *pdn);
733void mlx4_pd_free(struct mlx4_dev *dev, u32 pdn);
Sean Hefty012a8ff2011-06-02 09:01:33 -0700734int mlx4_xrcd_alloc(struct mlx4_dev *dev, u32 *xrcdn);
735void mlx4_xrcd_free(struct mlx4_dev *dev, u32 xrcdn);
Roland Dreier225c7b12007-05-08 18:00:38 -0700736
737int mlx4_uar_alloc(struct mlx4_dev *dev, struct mlx4_uar *uar);
738void mlx4_uar_free(struct mlx4_dev *dev, struct mlx4_uar *uar);
Eli Cohenc1b43dc2011-03-22 22:38:41 +0000739int mlx4_bf_alloc(struct mlx4_dev *dev, struct mlx4_bf *bf);
740void mlx4_bf_free(struct mlx4_dev *dev, struct mlx4_bf *bf);
Roland Dreier225c7b12007-05-08 18:00:38 -0700741
742int mlx4_mtt_init(struct mlx4_dev *dev, int npages, int page_shift,
743 struct mlx4_mtt *mtt);
744void mlx4_mtt_cleanup(struct mlx4_dev *dev, struct mlx4_mtt *mtt);
745u64 mlx4_mtt_addr(struct mlx4_dev *dev, struct mlx4_mtt *mtt);
746
747int mlx4_mr_alloc(struct mlx4_dev *dev, u32 pd, u64 iova, u64 size, u32 access,
748 int npages, int page_shift, struct mlx4_mr *mr);
749void mlx4_mr_free(struct mlx4_dev *dev, struct mlx4_mr *mr);
750int mlx4_mr_enable(struct mlx4_dev *dev, struct mlx4_mr *mr);
751int mlx4_write_mtt(struct mlx4_dev *dev, struct mlx4_mtt *mtt,
752 int start_index, int npages, u64 *page_list);
753int mlx4_buf_write_mtt(struct mlx4_dev *dev, struct mlx4_mtt *mtt,
754 struct mlx4_buf *buf);
755
Yevgeny Petrilin62968832008-04-23 11:55:45 -0700756int mlx4_db_alloc(struct mlx4_dev *dev, struct mlx4_db *db, int order);
757void mlx4_db_free(struct mlx4_dev *dev, struct mlx4_db *db);
758
Yevgeny Petrilin38ae6a52008-04-25 14:27:08 -0700759int mlx4_alloc_hwq_res(struct mlx4_dev *dev, struct mlx4_hwq_resources *wqres,
760 int size, int max_direct);
761void mlx4_free_hwq_res(struct mlx4_dev *mdev, struct mlx4_hwq_resources *wqres,
762 int size);
763
Roland Dreier225c7b12007-05-08 18:00:38 -0700764int mlx4_cq_alloc(struct mlx4_dev *dev, int nent, struct mlx4_mtt *mtt,
Yevgeny Petriline463c7b2008-04-29 13:46:50 -0700765 struct mlx4_uar *uar, u64 db_rec, struct mlx4_cq *cq,
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -0800766 unsigned vector, int collapsed);
Roland Dreier225c7b12007-05-08 18:00:38 -0700767void mlx4_cq_free(struct mlx4_dev *dev, struct mlx4_cq *cq);
768
Yevgeny Petrilina3cdcbf2008-10-10 12:01:37 -0700769int mlx4_qp_reserve_range(struct mlx4_dev *dev, int cnt, int align, int *base);
770void mlx4_qp_release_range(struct mlx4_dev *dev, int base_qpn, int cnt);
771
772int mlx4_qp_alloc(struct mlx4_dev *dev, int qpn, struct mlx4_qp *qp);
Roland Dreier225c7b12007-05-08 18:00:38 -0700773void mlx4_qp_free(struct mlx4_dev *dev, struct mlx4_qp *qp);
774
Sean Hefty18abd5e2011-06-02 10:43:26 -0700775int mlx4_srq_alloc(struct mlx4_dev *dev, u32 pdn, u32 cqn, u16 xrcdn,
776 struct mlx4_mtt *mtt, u64 db_rec, struct mlx4_srq *srq);
Roland Dreier225c7b12007-05-08 18:00:38 -0700777void mlx4_srq_free(struct mlx4_dev *dev, struct mlx4_srq *srq);
778int mlx4_srq_arm(struct mlx4_dev *dev, struct mlx4_srq *srq, int limit_watermark);
Jack Morgenstein65541cb2007-06-21 13:03:11 +0300779int mlx4_srq_query(struct mlx4_dev *dev, struct mlx4_srq *srq, int *limit_watermark);
Roland Dreier225c7b12007-05-08 18:00:38 -0700780
Roland Dreier5ae2a7a2007-06-18 08:15:02 -0700781int mlx4_INIT_PORT(struct mlx4_dev *dev, int port);
Roland Dreier225c7b12007-05-08 18:00:38 -0700782int mlx4_CLOSE_PORT(struct mlx4_dev *dev, int port);
783
Eugenia Emantayevffe455a2011-12-13 04:16:21 +0000784int mlx4_unicast_attach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
785 int block_mcast_loopback, enum mlx4_protocol prot);
786int mlx4_unicast_detach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
787 enum mlx4_protocol prot);
Ron Livne521e5752008-07-14 23:48:48 -0700788int mlx4_multicast_attach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000789 u8 port, int block_mcast_loopback,
790 enum mlx4_protocol protocol, u64 *reg_id);
Aleksey Seninda995a82010-12-02 11:44:49 +0000791int mlx4_multicast_detach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000792 enum mlx4_protocol protocol, u64 reg_id);
793
794enum {
795 MLX4_DOMAIN_UVERBS = 0x1000,
796 MLX4_DOMAIN_ETHTOOL = 0x2000,
797 MLX4_DOMAIN_RFS = 0x3000,
798 MLX4_DOMAIN_NIC = 0x5000,
799};
800
801enum mlx4_net_trans_rule_id {
802 MLX4_NET_TRANS_RULE_ID_ETH = 0,
803 MLX4_NET_TRANS_RULE_ID_IB,
804 MLX4_NET_TRANS_RULE_ID_IPV6,
805 MLX4_NET_TRANS_RULE_ID_IPV4,
806 MLX4_NET_TRANS_RULE_ID_TCP,
807 MLX4_NET_TRANS_RULE_ID_UDP,
808 MLX4_NET_TRANS_RULE_NUM, /* should be last */
809};
810
Hadar Hen Ziona8edc3b2012-09-05 22:50:48 +0000811extern const u16 __sw_id_hw[];
812
Hadar Hen Zion7fb40f82012-09-05 22:50:49 +0000813static inline int map_hw_to_sw_id(u16 header_id)
814{
815
816 int i;
817 for (i = 0; i < MLX4_NET_TRANS_RULE_NUM; i++) {
818 if (header_id == __sw_id_hw[i])
819 return i;
820 }
821 return -EINVAL;
822}
823
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000824enum mlx4_net_trans_promisc_mode {
825 MLX4_FS_PROMISC_NONE = 0,
826 MLX4_FS_PROMISC_UPLINK,
Hadar Hen Zion592e49d2012-07-05 04:03:48 +0000827 /* For future use. Not implemented yet */
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000828 MLX4_FS_PROMISC_FUNCTION_PORT,
829 MLX4_FS_PROMISC_ALL_MULTI,
830};
831
832struct mlx4_spec_eth {
833 u8 dst_mac[6];
834 u8 dst_mac_msk[6];
835 u8 src_mac[6];
836 u8 src_mac_msk[6];
837 u8 ether_type_enable;
838 __be16 ether_type;
839 __be16 vlan_id_msk;
840 __be16 vlan_id;
841};
842
843struct mlx4_spec_tcp_udp {
844 __be16 dst_port;
845 __be16 dst_port_msk;
846 __be16 src_port;
847 __be16 src_port_msk;
848};
849
850struct mlx4_spec_ipv4 {
851 __be32 dst_ip;
852 __be32 dst_ip_msk;
853 __be32 src_ip;
854 __be32 src_ip_msk;
855};
856
857struct mlx4_spec_ib {
858 __be32 r_qpn;
859 __be32 qpn_msk;
860 u8 dst_gid[16];
861 u8 dst_gid_msk[16];
862};
863
864struct mlx4_spec_list {
865 struct list_head list;
866 enum mlx4_net_trans_rule_id id;
867 union {
868 struct mlx4_spec_eth eth;
869 struct mlx4_spec_ib ib;
870 struct mlx4_spec_ipv4 ipv4;
871 struct mlx4_spec_tcp_udp tcp_udp;
872 };
873};
874
875enum mlx4_net_trans_hw_rule_queue {
876 MLX4_NET_TRANS_Q_FIFO,
877 MLX4_NET_TRANS_Q_LIFO,
878};
879
880struct mlx4_net_trans_rule {
881 struct list_head list;
882 enum mlx4_net_trans_hw_rule_queue queue_mode;
883 bool exclusive;
884 bool allow_loopback;
885 enum mlx4_net_trans_promisc_mode promisc_mode;
886 u8 port;
887 u16 priority;
888 u32 qpn;
889};
890
Hadar Hen Zion592e49d2012-07-05 04:03:48 +0000891int mlx4_flow_steer_promisc_add(struct mlx4_dev *dev, u8 port, u32 qpn,
892 enum mlx4_net_trans_promisc_mode mode);
893int mlx4_flow_steer_promisc_remove(struct mlx4_dev *dev, u8 port,
894 enum mlx4_net_trans_promisc_mode mode);
Yevgeny Petrilin16792002011-03-22 22:38:31 +0000895int mlx4_multicast_promisc_add(struct mlx4_dev *dev, u32 qpn, u8 port);
896int mlx4_multicast_promisc_remove(struct mlx4_dev *dev, u32 qpn, u8 port);
897int mlx4_unicast_promisc_add(struct mlx4_dev *dev, u32 qpn, u8 port);
898int mlx4_unicast_promisc_remove(struct mlx4_dev *dev, u32 qpn, u8 port);
899int mlx4_SET_MCAST_FLTR(struct mlx4_dev *dev, u8 port, u64 mac, u64 clear, u8 mode);
Roland Dreier225c7b12007-05-08 18:00:38 -0700900
Eugenia Emantayevffe455a2011-12-13 04:16:21 +0000901int mlx4_register_mac(struct mlx4_dev *dev, u8 port, u64 mac);
902void mlx4_unregister_mac(struct mlx4_dev *dev, u8 port, u64 mac);
903int mlx4_replace_mac(struct mlx4_dev *dev, u8 port, int qpn, u64 new_mac);
904int mlx4_get_eth_qp(struct mlx4_dev *dev, u8 port, u64 mac, int *qpn);
905void mlx4_put_eth_qp(struct mlx4_dev *dev, u8 port, u64 mac, int qpn);
Eugenia Emantayev93ece0c2012-01-19 09:45:05 +0000906void mlx4_set_stats_bitmap(struct mlx4_dev *dev, u64 *stats_bitmap);
Yevgeny Petrilin9a9a2322012-03-06 04:04:47 +0000907int mlx4_SET_PORT_general(struct mlx4_dev *dev, u8 port, int mtu,
908 u8 pptx, u8 pfctx, u8 pprx, u8 pfcrx);
909int mlx4_SET_PORT_qpn_calc(struct mlx4_dev *dev, u8 port, u32 base_qpn,
910 u8 promisc);
Amir Vadaie5395e92012-04-04 21:33:25 +0000911int mlx4_SET_PORT_PRIO2TC(struct mlx4_dev *dev, u8 port, u8 *prio2tc);
912int mlx4_SET_PORT_SCHEDULER(struct mlx4_dev *dev, u8 port, u8 *tc_tx_bw,
913 u8 *pg, u16 *ratelimit);
Eli Cohen4c3eb3c2010-08-26 17:19:22 +0300914int mlx4_find_cached_vlan(struct mlx4_dev *dev, u8 port, u16 vid, int *idx);
Yevgeny Petrilin2a2336f2008-10-22 11:44:46 -0700915int mlx4_register_vlan(struct mlx4_dev *dev, u8 port, u16 vlan, int *index);
916void mlx4_unregister_vlan(struct mlx4_dev *dev, u8 port, int index);
917
Jack Morgenstein8ad11fb2007-08-01 12:29:05 +0300918int mlx4_map_phys_fmr(struct mlx4_dev *dev, struct mlx4_fmr *fmr, u64 *page_list,
919 int npages, u64 iova, u32 *lkey, u32 *rkey);
920int mlx4_fmr_alloc(struct mlx4_dev *dev, u32 pd, u32 access, int max_pages,
921 int max_maps, u8 page_shift, struct mlx4_fmr *fmr);
922int mlx4_fmr_enable(struct mlx4_dev *dev, struct mlx4_fmr *fmr);
923void mlx4_fmr_unmap(struct mlx4_dev *dev, struct mlx4_fmr *fmr,
924 u32 *lkey, u32 *rkey);
925int mlx4_fmr_free(struct mlx4_dev *dev, struct mlx4_fmr *fmr);
926int mlx4_SYNC_TPT(struct mlx4_dev *dev);
Yevgeny Petriline7c1c2c42010-08-24 03:46:18 +0000927int mlx4_test_interrupts(struct mlx4_dev *dev);
Amir Vadaid9236c32012-07-18 22:33:51 +0000928int mlx4_assign_eq(struct mlx4_dev *dev, char *name, struct cpu_rmap *rmap,
929 int *vector);
Yevgeny Petrilin0b7ca5a2011-03-22 22:37:47 +0000930void mlx4_release_eq(struct mlx4_dev *dev, int vec);
Jack Morgenstein8ad11fb2007-08-01 12:29:05 +0300931
Yevgeny Petrilin14c07b12011-03-22 22:37:59 +0000932int mlx4_wol_read(struct mlx4_dev *dev, u64 *config, int port);
933int mlx4_wol_write(struct mlx4_dev *dev, u64 config, int port);
934
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +0000935int mlx4_counter_alloc(struct mlx4_dev *dev, u32 *idx);
936void mlx4_counter_free(struct mlx4_dev *dev, u32 idx);
937
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000938int mlx4_flow_attach(struct mlx4_dev *dev,
939 struct mlx4_net_trans_rule *rule, u64 *reg_id);
940int mlx4_flow_detach(struct mlx4_dev *dev, u64 reg_id);
941
Jack Morgenstein396f2fe2012-06-19 11:21:42 +0300942int mlx4_get_parav_qkey(struct mlx4_dev *dev, u32 qpn, u32 *qkey);
943
Roland Dreier225c7b12007-05-08 18:00:38 -0700944#endif /* MLX4_DEVICE_H */