blob: de88e69ef0a2ccc1213f1e2544c933a8d2b2c7ff [file] [log] [blame]
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001/*
2 * linux/drivers/video/omap2/dss/dsi.c
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * This program is free software; you can redistribute it and/or modify it
8 * under the terms of the GNU General Public License version 2 as published by
9 * the Free Software Foundation.
10 *
11 * This program is distributed in the hope that it will be useful, but WITHOUT
12 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 * more details.
15 *
16 * You should have received a copy of the GNU General Public License along with
17 * this program. If not, see <http://www.gnu.org/licenses/>.
18 */
19
20#define DSS_SUBSYS_NAME "DSI"
21
22#include <linux/kernel.h>
23#include <linux/io.h>
24#include <linux/clk.h>
25#include <linux/device.h>
26#include <linux/err.h>
27#include <linux/interrupt.h>
28#include <linux/delay.h>
29#include <linux/mutex.h>
Paul Gortmaker355b2002011-07-03 16:17:28 -040030#include <linux/module.h>
Tomi Valkeinenb9eb5d72010-01-11 16:33:56 +020031#include <linux/semaphore.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020032#include <linux/seq_file.h>
33#include <linux/platform_device.h>
34#include <linux/regulator/consumer.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020035#include <linux/wait.h>
Tomi Valkeinen18946f62010-01-12 14:16:41 +020036#include <linux/workqueue.h>
Tomi Valkeinen40885ab2010-07-28 15:53:38 +030037#include <linux/sched.h>
Archit Tanejaf1da39d2011-05-12 17:26:27 +053038#include <linux/slab.h>
Archit Taneja5a8b5722011-05-12 17:26:29 +053039#include <linux/debugfs.h>
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030040#include <linux/pm_runtime.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020041
Tomi Valkeinena0b38cc2011-05-11 14:05:07 +030042#include <video/omapdss.h>
Archit Taneja7a7c48f2011-08-25 18:25:03 +053043#include <video/mipi_display.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020044
45#include "dss.h"
Archit Taneja819d8072011-03-01 11:54:00 +053046#include "dss_features.h"
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020047
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020048#define DSI_CATCH_MISSING_TE
49
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020050struct dsi_reg { u16 idx; };
51
52#define DSI_REG(idx) ((const struct dsi_reg) { idx })
53
54#define DSI_SZ_REGS SZ_1K
55/* DSI Protocol Engine */
56
57#define DSI_REVISION DSI_REG(0x0000)
58#define DSI_SYSCONFIG DSI_REG(0x0010)
59#define DSI_SYSSTATUS DSI_REG(0x0014)
60#define DSI_IRQSTATUS DSI_REG(0x0018)
61#define DSI_IRQENABLE DSI_REG(0x001C)
62#define DSI_CTRL DSI_REG(0x0040)
Archit Taneja75d72472011-05-16 15:17:08 +053063#define DSI_GNQ DSI_REG(0x0044)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020064#define DSI_COMPLEXIO_CFG1 DSI_REG(0x0048)
65#define DSI_COMPLEXIO_IRQ_STATUS DSI_REG(0x004C)
66#define DSI_COMPLEXIO_IRQ_ENABLE DSI_REG(0x0050)
67#define DSI_CLK_CTRL DSI_REG(0x0054)
68#define DSI_TIMING1 DSI_REG(0x0058)
69#define DSI_TIMING2 DSI_REG(0x005C)
70#define DSI_VM_TIMING1 DSI_REG(0x0060)
71#define DSI_VM_TIMING2 DSI_REG(0x0064)
72#define DSI_VM_TIMING3 DSI_REG(0x0068)
73#define DSI_CLK_TIMING DSI_REG(0x006C)
74#define DSI_TX_FIFO_VC_SIZE DSI_REG(0x0070)
75#define DSI_RX_FIFO_VC_SIZE DSI_REG(0x0074)
76#define DSI_COMPLEXIO_CFG2 DSI_REG(0x0078)
77#define DSI_RX_FIFO_VC_FULLNESS DSI_REG(0x007C)
78#define DSI_VM_TIMING4 DSI_REG(0x0080)
79#define DSI_TX_FIFO_VC_EMPTINESS DSI_REG(0x0084)
80#define DSI_VM_TIMING5 DSI_REG(0x0088)
81#define DSI_VM_TIMING6 DSI_REG(0x008C)
82#define DSI_VM_TIMING7 DSI_REG(0x0090)
83#define DSI_STOPCLK_TIMING DSI_REG(0x0094)
84#define DSI_VC_CTRL(n) DSI_REG(0x0100 + (n * 0x20))
85#define DSI_VC_TE(n) DSI_REG(0x0104 + (n * 0x20))
86#define DSI_VC_LONG_PACKET_HEADER(n) DSI_REG(0x0108 + (n * 0x20))
87#define DSI_VC_LONG_PACKET_PAYLOAD(n) DSI_REG(0x010C + (n * 0x20))
88#define DSI_VC_SHORT_PACKET_HEADER(n) DSI_REG(0x0110 + (n * 0x20))
89#define DSI_VC_IRQSTATUS(n) DSI_REG(0x0118 + (n * 0x20))
90#define DSI_VC_IRQENABLE(n) DSI_REG(0x011C + (n * 0x20))
91
92/* DSIPHY_SCP */
93
94#define DSI_DSIPHY_CFG0 DSI_REG(0x200 + 0x0000)
95#define DSI_DSIPHY_CFG1 DSI_REG(0x200 + 0x0004)
96#define DSI_DSIPHY_CFG2 DSI_REG(0x200 + 0x0008)
97#define DSI_DSIPHY_CFG5 DSI_REG(0x200 + 0x0014)
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +030098#define DSI_DSIPHY_CFG10 DSI_REG(0x200 + 0x0028)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020099
100/* DSI_PLL_CTRL_SCP */
101
102#define DSI_PLL_CONTROL DSI_REG(0x300 + 0x0000)
103#define DSI_PLL_STATUS DSI_REG(0x300 + 0x0004)
104#define DSI_PLL_GO DSI_REG(0x300 + 0x0008)
105#define DSI_PLL_CONFIGURATION1 DSI_REG(0x300 + 0x000C)
106#define DSI_PLL_CONFIGURATION2 DSI_REG(0x300 + 0x0010)
107
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530108#define REG_GET(dsidev, idx, start, end) \
109 FLD_GET(dsi_read_reg(dsidev, idx), start, end)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200110
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530111#define REG_FLD_MOD(dsidev, idx, val, start, end) \
112 dsi_write_reg(dsidev, idx, FLD_MOD(dsi_read_reg(dsidev, idx), val, start, end))
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200113
114/* Global interrupts */
115#define DSI_IRQ_VC0 (1 << 0)
116#define DSI_IRQ_VC1 (1 << 1)
117#define DSI_IRQ_VC2 (1 << 2)
118#define DSI_IRQ_VC3 (1 << 3)
119#define DSI_IRQ_WAKEUP (1 << 4)
120#define DSI_IRQ_RESYNC (1 << 5)
121#define DSI_IRQ_PLL_LOCK (1 << 7)
122#define DSI_IRQ_PLL_UNLOCK (1 << 8)
123#define DSI_IRQ_PLL_RECALL (1 << 9)
124#define DSI_IRQ_COMPLEXIO_ERR (1 << 10)
125#define DSI_IRQ_HS_TX_TIMEOUT (1 << 14)
126#define DSI_IRQ_LP_RX_TIMEOUT (1 << 15)
127#define DSI_IRQ_TE_TRIGGER (1 << 16)
128#define DSI_IRQ_ACK_TRIGGER (1 << 17)
129#define DSI_IRQ_SYNC_LOST (1 << 18)
130#define DSI_IRQ_LDO_POWER_GOOD (1 << 19)
131#define DSI_IRQ_TA_TIMEOUT (1 << 20)
132#define DSI_IRQ_ERROR_MASK \
133 (DSI_IRQ_HS_TX_TIMEOUT | DSI_IRQ_LP_RX_TIMEOUT | DSI_IRQ_SYNC_LOST | \
Archit Taneja8af6ff02011-09-05 16:48:27 +0530134 DSI_IRQ_TA_TIMEOUT | DSI_IRQ_SYNC_LOST)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200135#define DSI_IRQ_CHANNEL_MASK 0xf
136
137/* Virtual channel interrupts */
138#define DSI_VC_IRQ_CS (1 << 0)
139#define DSI_VC_IRQ_ECC_CORR (1 << 1)
140#define DSI_VC_IRQ_PACKET_SENT (1 << 2)
141#define DSI_VC_IRQ_FIFO_TX_OVF (1 << 3)
142#define DSI_VC_IRQ_FIFO_RX_OVF (1 << 4)
143#define DSI_VC_IRQ_BTA (1 << 5)
144#define DSI_VC_IRQ_ECC_NO_CORR (1 << 6)
145#define DSI_VC_IRQ_FIFO_TX_UDF (1 << 7)
146#define DSI_VC_IRQ_PP_BUSY_CHANGE (1 << 8)
147#define DSI_VC_IRQ_ERROR_MASK \
148 (DSI_VC_IRQ_CS | DSI_VC_IRQ_ECC_CORR | DSI_VC_IRQ_FIFO_TX_OVF | \
149 DSI_VC_IRQ_FIFO_RX_OVF | DSI_VC_IRQ_ECC_NO_CORR | \
150 DSI_VC_IRQ_FIFO_TX_UDF)
151
152/* ComplexIO interrupts */
153#define DSI_CIO_IRQ_ERRSYNCESC1 (1 << 0)
154#define DSI_CIO_IRQ_ERRSYNCESC2 (1 << 1)
155#define DSI_CIO_IRQ_ERRSYNCESC3 (1 << 2)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200156#define DSI_CIO_IRQ_ERRSYNCESC4 (1 << 3)
157#define DSI_CIO_IRQ_ERRSYNCESC5 (1 << 4)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200158#define DSI_CIO_IRQ_ERRESC1 (1 << 5)
159#define DSI_CIO_IRQ_ERRESC2 (1 << 6)
160#define DSI_CIO_IRQ_ERRESC3 (1 << 7)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200161#define DSI_CIO_IRQ_ERRESC4 (1 << 8)
162#define DSI_CIO_IRQ_ERRESC5 (1 << 9)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200163#define DSI_CIO_IRQ_ERRCONTROL1 (1 << 10)
164#define DSI_CIO_IRQ_ERRCONTROL2 (1 << 11)
165#define DSI_CIO_IRQ_ERRCONTROL3 (1 << 12)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200166#define DSI_CIO_IRQ_ERRCONTROL4 (1 << 13)
167#define DSI_CIO_IRQ_ERRCONTROL5 (1 << 14)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200168#define DSI_CIO_IRQ_STATEULPS1 (1 << 15)
169#define DSI_CIO_IRQ_STATEULPS2 (1 << 16)
170#define DSI_CIO_IRQ_STATEULPS3 (1 << 17)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200171#define DSI_CIO_IRQ_STATEULPS4 (1 << 18)
172#define DSI_CIO_IRQ_STATEULPS5 (1 << 19)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200173#define DSI_CIO_IRQ_ERRCONTENTIONLP0_1 (1 << 20)
174#define DSI_CIO_IRQ_ERRCONTENTIONLP1_1 (1 << 21)
175#define DSI_CIO_IRQ_ERRCONTENTIONLP0_2 (1 << 22)
176#define DSI_CIO_IRQ_ERRCONTENTIONLP1_2 (1 << 23)
177#define DSI_CIO_IRQ_ERRCONTENTIONLP0_3 (1 << 24)
178#define DSI_CIO_IRQ_ERRCONTENTIONLP1_3 (1 << 25)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200179#define DSI_CIO_IRQ_ERRCONTENTIONLP0_4 (1 << 26)
180#define DSI_CIO_IRQ_ERRCONTENTIONLP1_4 (1 << 27)
181#define DSI_CIO_IRQ_ERRCONTENTIONLP0_5 (1 << 28)
182#define DSI_CIO_IRQ_ERRCONTENTIONLP1_5 (1 << 29)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200183#define DSI_CIO_IRQ_ULPSACTIVENOT_ALL0 (1 << 30)
184#define DSI_CIO_IRQ_ULPSACTIVENOT_ALL1 (1 << 31)
Tomi Valkeinenbbecb502010-05-10 14:35:33 +0300185#define DSI_CIO_IRQ_ERROR_MASK \
186 (DSI_CIO_IRQ_ERRSYNCESC1 | DSI_CIO_IRQ_ERRSYNCESC2 | \
Tomi Valkeinen67056152011-03-24 16:30:17 +0200187 DSI_CIO_IRQ_ERRSYNCESC3 | DSI_CIO_IRQ_ERRSYNCESC4 | \
188 DSI_CIO_IRQ_ERRSYNCESC5 | \
189 DSI_CIO_IRQ_ERRESC1 | DSI_CIO_IRQ_ERRESC2 | \
190 DSI_CIO_IRQ_ERRESC3 | DSI_CIO_IRQ_ERRESC4 | \
191 DSI_CIO_IRQ_ERRESC5 | \
192 DSI_CIO_IRQ_ERRCONTROL1 | DSI_CIO_IRQ_ERRCONTROL2 | \
193 DSI_CIO_IRQ_ERRCONTROL3 | DSI_CIO_IRQ_ERRCONTROL4 | \
194 DSI_CIO_IRQ_ERRCONTROL5 | \
Tomi Valkeinenbbecb502010-05-10 14:35:33 +0300195 DSI_CIO_IRQ_ERRCONTENTIONLP0_1 | DSI_CIO_IRQ_ERRCONTENTIONLP1_1 | \
196 DSI_CIO_IRQ_ERRCONTENTIONLP0_2 | DSI_CIO_IRQ_ERRCONTENTIONLP1_2 | \
Tomi Valkeinen67056152011-03-24 16:30:17 +0200197 DSI_CIO_IRQ_ERRCONTENTIONLP0_3 | DSI_CIO_IRQ_ERRCONTENTIONLP1_3 | \
198 DSI_CIO_IRQ_ERRCONTENTIONLP0_4 | DSI_CIO_IRQ_ERRCONTENTIONLP1_4 | \
199 DSI_CIO_IRQ_ERRCONTENTIONLP0_5 | DSI_CIO_IRQ_ERRCONTENTIONLP1_5)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200200
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200201typedef void (*omap_dsi_isr_t) (void *arg, u32 mask);
202
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +0200203static int dsi_display_init_dispc(struct platform_device *dsidev,
204 struct omap_overlay_manager *mgr);
205static void dsi_display_uninit_dispc(struct platform_device *dsidev,
206 struct omap_overlay_manager *mgr);
207
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200208#define DSI_MAX_NR_ISRS 2
Tomi Valkeinen739a7f42011-10-13 11:22:06 +0300209#define DSI_MAX_NR_LANES 5
210
211enum dsi_lane_function {
212 DSI_LANE_UNUSED = 0,
213 DSI_LANE_CLK,
214 DSI_LANE_DATA1,
215 DSI_LANE_DATA2,
216 DSI_LANE_DATA3,
217 DSI_LANE_DATA4,
218};
219
220struct dsi_lane_config {
221 enum dsi_lane_function function;
222 u8 polarity;
223};
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200224
225struct dsi_isr_data {
226 omap_dsi_isr_t isr;
227 void *arg;
228 u32 mask;
229};
230
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200231enum fifo_size {
232 DSI_FIFO_SIZE_0 = 0,
233 DSI_FIFO_SIZE_32 = 1,
234 DSI_FIFO_SIZE_64 = 2,
235 DSI_FIFO_SIZE_96 = 3,
236 DSI_FIFO_SIZE_128 = 4,
237};
238
Archit Tanejad6049142011-08-22 11:58:08 +0530239enum dsi_vc_source {
240 DSI_VC_SOURCE_L4 = 0,
241 DSI_VC_SOURCE_VP,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200242};
243
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200244struct dsi_irq_stats {
245 unsigned long last_reset;
246 unsigned irq_count;
247 unsigned dsi_irqs[32];
248 unsigned vc_irqs[4][32];
249 unsigned cio_irqs[32];
250};
251
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200252struct dsi_isr_tables {
253 struct dsi_isr_data isr_table[DSI_MAX_NR_ISRS];
254 struct dsi_isr_data isr_table_vc[4][DSI_MAX_NR_ISRS];
255 struct dsi_isr_data isr_table_cio[DSI_MAX_NR_ISRS];
256};
257
Tomi Valkeinenf1e00012013-03-05 17:21:35 +0200258struct dsi_clk_calc_ctx {
259 struct platform_device *dsidev;
260
261 /* inputs */
262
263 const struct omap_dss_dsi_config *config;
264
265 unsigned long req_pck_min, req_pck_nom, req_pck_max;
266
267 /* outputs */
268
269 struct dsi_clock_info dsi_cinfo;
270 struct dispc_clock_info dispc_cinfo;
271
272 struct omap_video_timings dispc_vm;
273 struct omap_dss_dsi_videomode_timings dsi_vm;
274};
275
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530276struct dsi_data {
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +0000277 struct platform_device *pdev;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200278 void __iomem *base;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300279
Tomi Valkeinen11ee9602012-03-09 16:07:39 +0200280 int module_id;
281
archit tanejaaffe3602011-02-23 08:41:03 +0000282 int irq;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200283
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300284 struct clk *dss_clk;
285 struct clk *sys_clk;
286
Tomi Valkeinena0d269e2012-11-27 17:05:54 +0200287 struct dispc_clock_info user_dispc_cinfo;
288 struct dsi_clock_info user_dsi_cinfo;
289
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200290 struct dsi_clock_info current_cinfo;
291
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +0300292 bool vdds_dsi_enabled;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200293 struct regulator *vdds_dsi_reg;
294
295 struct {
Archit Tanejad6049142011-08-22 11:58:08 +0530296 enum dsi_vc_source source;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200297 struct omap_dss_device *dssdev;
298 enum fifo_size fifo_size;
Archit Taneja5ee3c142011-03-02 12:35:53 +0530299 int vc_id;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200300 } vc[4];
301
302 struct mutex lock;
Tomi Valkeinenb9eb5d72010-01-11 16:33:56 +0200303 struct semaphore bus_lock;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200304
305 unsigned pll_locked;
306
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200307 spinlock_t irq_lock;
308 struct dsi_isr_tables isr_tables;
309 /* space for a copy used by the interrupt handler */
310 struct dsi_isr_tables isr_tables_copy;
311
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200312 int update_channel;
Tomi Valkeinen5476e742011-11-03 16:34:20 +0200313#ifdef DEBUG
314 unsigned update_bytes;
315#endif
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200316
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200317 bool te_enabled;
Tomi Valkeinen40885ab2010-07-28 15:53:38 +0300318 bool ulps_enabled;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200319
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200320 void (*framedone_callback)(int, void *);
321 void *framedone_data;
322
323 struct delayed_work framedone_timeout_work;
324
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200325#ifdef DSI_CATCH_MISSING_TE
326 struct timer_list te_timer;
327#endif
328
329 unsigned long cache_req_pck;
330 unsigned long cache_clk_freq;
331 struct dsi_clock_info cache_cinfo;
332
333 u32 errors;
334 spinlock_t errors_lock;
335#ifdef DEBUG
336 ktime_t perf_setup_time;
337 ktime_t perf_start_time;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200338#endif
339 int debug_read;
340 int debug_write;
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200341
342#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
343 spinlock_t irq_stats_lock;
344 struct dsi_irq_stats irq_stats;
345#endif
Taneja, Archit49641112011-03-14 23:28:23 -0500346 /* DSI PLL Parameter Ranges */
347 unsigned long regm_max, regn_max;
348 unsigned long regm_dispc_max, regm_dsi_max;
349 unsigned long fint_min, fint_max;
350 unsigned long lpdiv_max;
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +0300351
Tomi Valkeinend9820852011-10-12 15:05:59 +0300352 unsigned num_lanes_supported;
Tomi Valkeinen99322572013-03-05 10:37:02 +0200353 unsigned line_buffer_size;
Archit Taneja75d72472011-05-16 15:17:08 +0530354
Tomi Valkeinen739a7f42011-10-13 11:22:06 +0300355 struct dsi_lane_config lanes[DSI_MAX_NR_LANES];
356 unsigned num_lanes_used;
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +0300357
358 unsigned scp_clk_refcount;
Archit Taneja7d2572f2012-06-29 14:31:07 +0530359
360 struct dss_lcd_mgr_config mgr_config;
Archit Tanejae67458a2012-08-13 14:17:30 +0530361 struct omap_video_timings timings;
Archit Taneja02c39602012-08-10 15:01:33 +0530362 enum omap_dss_dsi_pixel_format pix_fmt;
Archit Tanejadca2b152012-08-16 18:02:00 +0530363 enum omap_dss_dsi_mode mode;
Archit Taneja0b3ffe32012-08-13 22:13:39 +0530364 struct omap_dss_dsi_videomode_timings vm_timings;
Archit Taneja81b87f52012-09-26 16:30:49 +0530365
366 struct omap_dss_output output;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530367};
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200368
Archit Taneja2e868db2011-05-12 17:26:28 +0530369struct dsi_packet_sent_handler_data {
370 struct platform_device *dsidev;
371 struct completion *completion;
372};
373
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200374#ifdef DEBUG
Rusty Russell90ab5ee2012-01-13 09:32:20 +1030375static bool dsi_perf;
376module_param(dsi_perf, bool, 0644);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200377#endif
378
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530379static inline struct dsi_data *dsi_get_dsidrv_data(struct platform_device *dsidev)
380{
381 return dev_get_drvdata(&dsidev->dev);
382}
383
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530384static inline struct platform_device *dsi_get_dsidev_from_dssdev(struct omap_dss_device *dssdev)
385{
Archit Taneja400e65d2012-07-04 13:48:34 +0530386 return dssdev->output->pdev;
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530387}
388
389struct platform_device *dsi_get_dsidev_from_id(int module)
390{
Archit Taneja400e65d2012-07-04 13:48:34 +0530391 struct omap_dss_output *out;
392 enum omap_dss_output_id id;
393
Tomi Valkeinen78e7f252012-10-15 12:48:11 +0300394 switch (module) {
395 case 0:
396 id = OMAP_DSS_OUTPUT_DSI1;
397 break;
398 case 1:
399 id = OMAP_DSS_OUTPUT_DSI2;
400 break;
401 default:
402 return NULL;
403 }
Archit Taneja400e65d2012-07-04 13:48:34 +0530404
405 out = omap_dss_get_output(id);
406
Tomi Valkeinen78e7f252012-10-15 12:48:11 +0300407 return out ? out->pdev : NULL;
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530408}
409
410static inline void dsi_write_reg(struct platform_device *dsidev,
411 const struct dsi_reg idx, u32 val)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200412{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530413 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
414
415 __raw_writel(val, dsi->base + idx.idx);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200416}
417
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530418static inline u32 dsi_read_reg(struct platform_device *dsidev,
419 const struct dsi_reg idx)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200420{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530421 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
422
423 return __raw_readl(dsi->base + idx.idx);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200424}
425
Archit Taneja1ffefe72011-05-12 17:26:24 +0530426void dsi_bus_lock(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200427{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530428 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
429 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
430
431 down(&dsi->bus_lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200432}
433EXPORT_SYMBOL(dsi_bus_lock);
434
Archit Taneja1ffefe72011-05-12 17:26:24 +0530435void dsi_bus_unlock(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200436{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530437 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
438 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
439
440 up(&dsi->bus_lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200441}
442EXPORT_SYMBOL(dsi_bus_unlock);
443
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530444static bool dsi_bus_is_locked(struct platform_device *dsidev)
Tomi Valkeinen4f765022010-01-18 16:27:52 +0200445{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530446 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
447
448 return dsi->bus_lock.count == 0;
Tomi Valkeinen4f765022010-01-18 16:27:52 +0200449}
450
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +0200451static void dsi_completion_handler(void *data, u32 mask)
452{
453 complete((struct completion *)data);
454}
455
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530456static inline int wait_for_bit_change(struct platform_device *dsidev,
457 const struct dsi_reg idx, int bitnum, int value)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200458{
Tomi Valkeinen3b984092011-10-13 19:06:49 +0300459 unsigned long timeout;
460 ktime_t wait;
461 int t;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200462
Tomi Valkeinen3b984092011-10-13 19:06:49 +0300463 /* first busyloop to see if the bit changes right away */
464 t = 100;
465 while (t-- > 0) {
466 if (REG_GET(dsidev, idx, bitnum, bitnum) == value)
467 return value;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200468 }
469
Tomi Valkeinen3b984092011-10-13 19:06:49 +0300470 /* then loop for 500ms, sleeping for 1ms in between */
471 timeout = jiffies + msecs_to_jiffies(500);
472 while (time_before(jiffies, timeout)) {
473 if (REG_GET(dsidev, idx, bitnum, bitnum) == value)
474 return value;
475
476 wait = ns_to_ktime(1000 * 1000);
477 set_current_state(TASK_UNINTERRUPTIBLE);
478 schedule_hrtimeout(&wait, HRTIMER_MODE_REL);
479 }
480
481 return !value;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200482}
483
Archit Tanejaa3b3cc22011-09-08 18:42:16 +0530484u8 dsi_get_pixel_size(enum omap_dss_dsi_pixel_format fmt)
485{
486 switch (fmt) {
487 case OMAP_DSS_DSI_FMT_RGB888:
488 case OMAP_DSS_DSI_FMT_RGB666:
489 return 24;
490 case OMAP_DSS_DSI_FMT_RGB666_PACKED:
491 return 18;
492 case OMAP_DSS_DSI_FMT_RGB565:
493 return 16;
494 default:
495 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300496 return 0;
Archit Tanejaa3b3cc22011-09-08 18:42:16 +0530497 }
498}
499
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200500#ifdef DEBUG
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530501static void dsi_perf_mark_setup(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200502{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530503 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
504 dsi->perf_setup_time = ktime_get();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200505}
506
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530507static void dsi_perf_mark_start(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200508{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530509 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
510 dsi->perf_start_time = ktime_get();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200511}
512
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530513static void dsi_perf_show(struct platform_device *dsidev, const char *name)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200514{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530515 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200516 ktime_t t, setup_time, trans_time;
517 u32 total_bytes;
518 u32 setup_us, trans_us, total_us;
519
520 if (!dsi_perf)
521 return;
522
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200523 t = ktime_get();
524
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530525 setup_time = ktime_sub(dsi->perf_start_time, dsi->perf_setup_time);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200526 setup_us = (u32)ktime_to_us(setup_time);
527 if (setup_us == 0)
528 setup_us = 1;
529
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530530 trans_time = ktime_sub(t, dsi->perf_start_time);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200531 trans_us = (u32)ktime_to_us(trans_time);
532 if (trans_us == 0)
533 trans_us = 1;
534
535 total_us = setup_us + trans_us;
536
Tomi Valkeinen5476e742011-11-03 16:34:20 +0200537 total_bytes = dsi->update_bytes;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200538
Tomi Valkeinen1bbb2752010-01-11 16:41:10 +0200539 printk(KERN_INFO "DSI(%s): %u us + %u us = %u us (%uHz), "
540 "%u bytes, %u kbytes/sec\n",
541 name,
542 setup_us,
543 trans_us,
544 total_us,
545 1000*1000 / total_us,
546 total_bytes,
547 total_bytes * 1000 / total_us);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200548}
549#else
Tomi Valkeinen4a9a5e32011-05-23 16:36:09 +0300550static inline void dsi_perf_mark_setup(struct platform_device *dsidev)
551{
552}
553
554static inline void dsi_perf_mark_start(struct platform_device *dsidev)
555{
556}
557
558static inline void dsi_perf_show(struct platform_device *dsidev,
559 const char *name)
560{
561}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200562#endif
563
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530564static int verbose_irq;
565
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200566static void print_irq_status(u32 status)
567{
Tomi Valkeinend80d4992011-03-02 15:53:07 +0200568 if (status == 0)
569 return;
570
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530571 if (!verbose_irq && (status & ~DSI_IRQ_CHANNEL_MASK) == 0)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200572 return;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200573
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530574#define PIS(x) (status & DSI_IRQ_##x) ? (#x " ") : ""
575
576 pr_debug("DSI IRQ: 0x%x: %s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s\n",
577 status,
578 verbose_irq ? PIS(VC0) : "",
579 verbose_irq ? PIS(VC1) : "",
580 verbose_irq ? PIS(VC2) : "",
581 verbose_irq ? PIS(VC3) : "",
582 PIS(WAKEUP),
583 PIS(RESYNC),
584 PIS(PLL_LOCK),
585 PIS(PLL_UNLOCK),
586 PIS(PLL_RECALL),
587 PIS(COMPLEXIO_ERR),
588 PIS(HS_TX_TIMEOUT),
589 PIS(LP_RX_TIMEOUT),
590 PIS(TE_TRIGGER),
591 PIS(ACK_TRIGGER),
592 PIS(SYNC_LOST),
593 PIS(LDO_POWER_GOOD),
594 PIS(TA_TIMEOUT));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200595#undef PIS
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200596}
597
598static void print_irq_status_vc(int channel, u32 status)
599{
Tomi Valkeinend80d4992011-03-02 15:53:07 +0200600 if (status == 0)
601 return;
602
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530603 if (!verbose_irq && (status & ~DSI_VC_IRQ_PACKET_SENT) == 0)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200604 return;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200605
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530606#define PIS(x) (status & DSI_VC_IRQ_##x) ? (#x " ") : ""
607
608 pr_debug("DSI VC(%d) IRQ 0x%x: %s%s%s%s%s%s%s%s%s\n",
609 channel,
610 status,
611 PIS(CS),
612 PIS(ECC_CORR),
613 PIS(ECC_NO_CORR),
614 verbose_irq ? PIS(PACKET_SENT) : "",
615 PIS(BTA),
616 PIS(FIFO_TX_OVF),
617 PIS(FIFO_RX_OVF),
618 PIS(FIFO_TX_UDF),
619 PIS(PP_BUSY_CHANGE));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200620#undef PIS
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200621}
622
623static void print_irq_status_cio(u32 status)
624{
Tomi Valkeinend80d4992011-03-02 15:53:07 +0200625 if (status == 0)
626 return;
627
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530628#define PIS(x) (status & DSI_CIO_IRQ_##x) ? (#x " ") : ""
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200629
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530630 pr_debug("DSI CIO IRQ 0x%x: %s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s\n",
631 status,
632 PIS(ERRSYNCESC1),
633 PIS(ERRSYNCESC2),
634 PIS(ERRSYNCESC3),
635 PIS(ERRESC1),
636 PIS(ERRESC2),
637 PIS(ERRESC3),
638 PIS(ERRCONTROL1),
639 PIS(ERRCONTROL2),
640 PIS(ERRCONTROL3),
641 PIS(STATEULPS1),
642 PIS(STATEULPS2),
643 PIS(STATEULPS3),
644 PIS(ERRCONTENTIONLP0_1),
645 PIS(ERRCONTENTIONLP1_1),
646 PIS(ERRCONTENTIONLP0_2),
647 PIS(ERRCONTENTIONLP1_2),
648 PIS(ERRCONTENTIONLP0_3),
649 PIS(ERRCONTENTIONLP1_3),
650 PIS(ULPSACTIVENOT_ALL0),
651 PIS(ULPSACTIVENOT_ALL1));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200652#undef PIS
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200653}
654
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200655#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530656static void dsi_collect_irq_stats(struct platform_device *dsidev, u32 irqstatus,
657 u32 *vcstatus, u32 ciostatus)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200658{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530659 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200660 int i;
661
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530662 spin_lock(&dsi->irq_stats_lock);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200663
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530664 dsi->irq_stats.irq_count++;
665 dss_collect_irq_stats(irqstatus, dsi->irq_stats.dsi_irqs);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200666
667 for (i = 0; i < 4; ++i)
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530668 dss_collect_irq_stats(vcstatus[i], dsi->irq_stats.vc_irqs[i]);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200669
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530670 dss_collect_irq_stats(ciostatus, dsi->irq_stats.cio_irqs);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200671
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530672 spin_unlock(&dsi->irq_stats_lock);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200673}
674#else
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530675#define dsi_collect_irq_stats(dsidev, irqstatus, vcstatus, ciostatus)
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200676#endif
677
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200678static int debug_irq;
679
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530680static void dsi_handle_irq_errors(struct platform_device *dsidev, u32 irqstatus,
681 u32 *vcstatus, u32 ciostatus)
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200682{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530683 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200684 int i;
685
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200686 if (irqstatus & DSI_IRQ_ERROR_MASK) {
687 DSSERR("DSI error, irqstatus %x\n", irqstatus);
688 print_irq_status(irqstatus);
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530689 spin_lock(&dsi->errors_lock);
690 dsi->errors |= irqstatus & DSI_IRQ_ERROR_MASK;
691 spin_unlock(&dsi->errors_lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200692 } else if (debug_irq) {
693 print_irq_status(irqstatus);
694 }
695
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200696 for (i = 0; i < 4; ++i) {
697 if (vcstatus[i] & DSI_VC_IRQ_ERROR_MASK) {
698 DSSERR("DSI VC(%d) error, vc irqstatus %x\n",
699 i, vcstatus[i]);
700 print_irq_status_vc(i, vcstatus[i]);
701 } else if (debug_irq) {
702 print_irq_status_vc(i, vcstatus[i]);
703 }
704 }
705
706 if (ciostatus & DSI_CIO_IRQ_ERROR_MASK) {
707 DSSERR("DSI CIO error, cio irqstatus %x\n", ciostatus);
708 print_irq_status_cio(ciostatus);
709 } else if (debug_irq) {
710 print_irq_status_cio(ciostatus);
711 }
712}
713
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200714static void dsi_call_isrs(struct dsi_isr_data *isr_array,
715 unsigned isr_array_size, u32 irqstatus)
716{
717 struct dsi_isr_data *isr_data;
718 int i;
719
720 for (i = 0; i < isr_array_size; i++) {
721 isr_data = &isr_array[i];
722 if (isr_data->isr && isr_data->mask & irqstatus)
723 isr_data->isr(isr_data->arg, irqstatus);
724 }
725}
726
727static void dsi_handle_isrs(struct dsi_isr_tables *isr_tables,
728 u32 irqstatus, u32 *vcstatus, u32 ciostatus)
729{
730 int i;
731
732 dsi_call_isrs(isr_tables->isr_table,
733 ARRAY_SIZE(isr_tables->isr_table),
734 irqstatus);
735
736 for (i = 0; i < 4; ++i) {
737 if (vcstatus[i] == 0)
738 continue;
739 dsi_call_isrs(isr_tables->isr_table_vc[i],
740 ARRAY_SIZE(isr_tables->isr_table_vc[i]),
741 vcstatus[i]);
742 }
743
744 if (ciostatus != 0)
745 dsi_call_isrs(isr_tables->isr_table_cio,
746 ARRAY_SIZE(isr_tables->isr_table_cio),
747 ciostatus);
748}
749
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200750static irqreturn_t omap_dsi_irq_handler(int irq, void *arg)
751{
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530752 struct platform_device *dsidev;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530753 struct dsi_data *dsi;
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200754 u32 irqstatus, vcstatus[4], ciostatus;
755 int i;
756
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530757 dsidev = (struct platform_device *) arg;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530758 dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530759
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530760 spin_lock(&dsi->irq_lock);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200761
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530762 irqstatus = dsi_read_reg(dsidev, DSI_IRQSTATUS);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200763
764 /* IRQ is not for us */
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200765 if (!irqstatus) {
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530766 spin_unlock(&dsi->irq_lock);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200767 return IRQ_NONE;
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200768 }
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200769
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530770 dsi_write_reg(dsidev, DSI_IRQSTATUS, irqstatus & ~DSI_IRQ_CHANNEL_MASK);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200771 /* flush posted write */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530772 dsi_read_reg(dsidev, DSI_IRQSTATUS);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200773
774 for (i = 0; i < 4; ++i) {
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200775 if ((irqstatus & (1 << i)) == 0) {
776 vcstatus[i] = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200777 continue;
Tomi Valkeinenab83b142010-06-09 15:31:01 +0300778 }
779
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530780 vcstatus[i] = dsi_read_reg(dsidev, DSI_VC_IRQSTATUS(i));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200781
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530782 dsi_write_reg(dsidev, DSI_VC_IRQSTATUS(i), vcstatus[i]);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200783 /* flush posted write */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530784 dsi_read_reg(dsidev, DSI_VC_IRQSTATUS(i));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200785 }
786
787 if (irqstatus & DSI_IRQ_COMPLEXIO_ERR) {
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530788 ciostatus = dsi_read_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200789
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530790 dsi_write_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS, ciostatus);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200791 /* flush posted write */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530792 dsi_read_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200793 } else {
794 ciostatus = 0;
795 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200796
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200797#ifdef DSI_CATCH_MISSING_TE
798 if (irqstatus & DSI_IRQ_TE_TRIGGER)
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530799 del_timer(&dsi->te_timer);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200800#endif
801
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200802 /* make a copy and unlock, so that isrs can unregister
803 * themselves */
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530804 memcpy(&dsi->isr_tables_copy, &dsi->isr_tables,
805 sizeof(dsi->isr_tables));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200806
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530807 spin_unlock(&dsi->irq_lock);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200808
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530809 dsi_handle_isrs(&dsi->isr_tables_copy, irqstatus, vcstatus, ciostatus);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200810
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530811 dsi_handle_irq_errors(dsidev, irqstatus, vcstatus, ciostatus);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200812
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530813 dsi_collect_irq_stats(dsidev, irqstatus, vcstatus, ciostatus);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200814
archit tanejaaffe3602011-02-23 08:41:03 +0000815 return IRQ_HANDLED;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200816}
817
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530818/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530819static void _omap_dsi_configure_irqs(struct platform_device *dsidev,
820 struct dsi_isr_data *isr_array,
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200821 unsigned isr_array_size, u32 default_mask,
822 const struct dsi_reg enable_reg,
823 const struct dsi_reg status_reg)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200824{
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200825 struct dsi_isr_data *isr_data;
826 u32 mask;
827 u32 old_mask;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200828 int i;
829
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200830 mask = default_mask;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200831
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200832 for (i = 0; i < isr_array_size; i++) {
833 isr_data = &isr_array[i];
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200834
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200835 if (isr_data->isr == NULL)
836 continue;
837
838 mask |= isr_data->mask;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200839 }
840
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530841 old_mask = dsi_read_reg(dsidev, enable_reg);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200842 /* clear the irqstatus for newly enabled irqs */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530843 dsi_write_reg(dsidev, status_reg, (mask ^ old_mask) & mask);
844 dsi_write_reg(dsidev, enable_reg, mask);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200845
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200846 /* flush posted writes */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530847 dsi_read_reg(dsidev, enable_reg);
848 dsi_read_reg(dsidev, status_reg);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200849}
850
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530851/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530852static void _omap_dsi_set_irqs(struct platform_device *dsidev)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200853{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530854 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200855 u32 mask = DSI_IRQ_ERROR_MASK;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200856#ifdef DSI_CATCH_MISSING_TE
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200857 mask |= DSI_IRQ_TE_TRIGGER;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200858#endif
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530859 _omap_dsi_configure_irqs(dsidev, dsi->isr_tables.isr_table,
860 ARRAY_SIZE(dsi->isr_tables.isr_table), mask,
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200861 DSI_IRQENABLE, DSI_IRQSTATUS);
862}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200863
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530864/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530865static void _omap_dsi_set_irqs_vc(struct platform_device *dsidev, int vc)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200866{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530867 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
868
869 _omap_dsi_configure_irqs(dsidev, dsi->isr_tables.isr_table_vc[vc],
870 ARRAY_SIZE(dsi->isr_tables.isr_table_vc[vc]),
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200871 DSI_VC_IRQ_ERROR_MASK,
872 DSI_VC_IRQENABLE(vc), DSI_VC_IRQSTATUS(vc));
873}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200874
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530875/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530876static void _omap_dsi_set_irqs_cio(struct platform_device *dsidev)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200877{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530878 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
879
880 _omap_dsi_configure_irqs(dsidev, dsi->isr_tables.isr_table_cio,
881 ARRAY_SIZE(dsi->isr_tables.isr_table_cio),
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200882 DSI_CIO_IRQ_ERROR_MASK,
883 DSI_COMPLEXIO_IRQ_ENABLE, DSI_COMPLEXIO_IRQ_STATUS);
884}
885
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530886static void _dsi_initialize_irq(struct platform_device *dsidev)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200887{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530888 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200889 unsigned long flags;
890 int vc;
891
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530892 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200893
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530894 memset(&dsi->isr_tables, 0, sizeof(dsi->isr_tables));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200895
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530896 _omap_dsi_set_irqs(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200897 for (vc = 0; vc < 4; ++vc)
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530898 _omap_dsi_set_irqs_vc(dsidev, vc);
899 _omap_dsi_set_irqs_cio(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200900
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530901 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200902}
903
904static int _dsi_register_isr(omap_dsi_isr_t isr, void *arg, u32 mask,
905 struct dsi_isr_data *isr_array, unsigned isr_array_size)
906{
907 struct dsi_isr_data *isr_data;
908 int free_idx;
909 int i;
910
911 BUG_ON(isr == NULL);
912
913 /* check for duplicate entry and find a free slot */
914 free_idx = -1;
915 for (i = 0; i < isr_array_size; i++) {
916 isr_data = &isr_array[i];
917
918 if (isr_data->isr == isr && isr_data->arg == arg &&
919 isr_data->mask == mask) {
920 return -EINVAL;
921 }
922
923 if (isr_data->isr == NULL && free_idx == -1)
924 free_idx = i;
925 }
926
927 if (free_idx == -1)
928 return -EBUSY;
929
930 isr_data = &isr_array[free_idx];
931 isr_data->isr = isr;
932 isr_data->arg = arg;
933 isr_data->mask = mask;
934
935 return 0;
936}
937
938static int _dsi_unregister_isr(omap_dsi_isr_t isr, void *arg, u32 mask,
939 struct dsi_isr_data *isr_array, unsigned isr_array_size)
940{
941 struct dsi_isr_data *isr_data;
942 int i;
943
944 for (i = 0; i < isr_array_size; i++) {
945 isr_data = &isr_array[i];
946 if (isr_data->isr != isr || isr_data->arg != arg ||
947 isr_data->mask != mask)
948 continue;
949
950 isr_data->isr = NULL;
951 isr_data->arg = NULL;
952 isr_data->mask = 0;
953
954 return 0;
955 }
956
957 return -EINVAL;
958}
959
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530960static int dsi_register_isr(struct platform_device *dsidev, omap_dsi_isr_t isr,
961 void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200962{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530963 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200964 unsigned long flags;
965 int r;
966
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530967 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200968
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530969 r = _dsi_register_isr(isr, arg, mask, dsi->isr_tables.isr_table,
970 ARRAY_SIZE(dsi->isr_tables.isr_table));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200971
972 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530973 _omap_dsi_set_irqs(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200974
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530975 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200976
977 return r;
978}
979
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530980static int dsi_unregister_isr(struct platform_device *dsidev,
981 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200982{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530983 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200984 unsigned long flags;
985 int r;
986
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530987 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200988
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530989 r = _dsi_unregister_isr(isr, arg, mask, dsi->isr_tables.isr_table,
990 ARRAY_SIZE(dsi->isr_tables.isr_table));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200991
992 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530993 _omap_dsi_set_irqs(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200994
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530995 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200996
997 return r;
998}
999
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301000static int dsi_register_isr_vc(struct platform_device *dsidev, int channel,
1001 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001002{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301003 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001004 unsigned long flags;
1005 int r;
1006
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301007 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001008
1009 r = _dsi_register_isr(isr, arg, mask,
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301010 dsi->isr_tables.isr_table_vc[channel],
1011 ARRAY_SIZE(dsi->isr_tables.isr_table_vc[channel]));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001012
1013 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301014 _omap_dsi_set_irqs_vc(dsidev, channel);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001015
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301016 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001017
1018 return r;
1019}
1020
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301021static int dsi_unregister_isr_vc(struct platform_device *dsidev, int channel,
1022 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001023{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301024 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001025 unsigned long flags;
1026 int r;
1027
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301028 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001029
1030 r = _dsi_unregister_isr(isr, arg, mask,
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301031 dsi->isr_tables.isr_table_vc[channel],
1032 ARRAY_SIZE(dsi->isr_tables.isr_table_vc[channel]));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001033
1034 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301035 _omap_dsi_set_irqs_vc(dsidev, channel);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001036
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301037 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001038
1039 return r;
1040}
1041
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301042static int dsi_register_isr_cio(struct platform_device *dsidev,
1043 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001044{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301045 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001046 unsigned long flags;
1047 int r;
1048
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301049 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001050
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301051 r = _dsi_register_isr(isr, arg, mask, dsi->isr_tables.isr_table_cio,
1052 ARRAY_SIZE(dsi->isr_tables.isr_table_cio));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001053
1054 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301055 _omap_dsi_set_irqs_cio(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001056
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301057 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001058
1059 return r;
1060}
1061
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301062static int dsi_unregister_isr_cio(struct platform_device *dsidev,
1063 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001064{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301065 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001066 unsigned long flags;
1067 int r;
1068
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301069 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001070
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301071 r = _dsi_unregister_isr(isr, arg, mask, dsi->isr_tables.isr_table_cio,
1072 ARRAY_SIZE(dsi->isr_tables.isr_table_cio));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001073
1074 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301075 _omap_dsi_set_irqs_cio(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001076
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301077 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001078
1079 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001080}
1081
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301082static u32 dsi_get_errors(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001083{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301084 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001085 unsigned long flags;
1086 u32 e;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301087 spin_lock_irqsave(&dsi->errors_lock, flags);
1088 e = dsi->errors;
1089 dsi->errors = 0;
1090 spin_unlock_irqrestore(&dsi->errors_lock, flags);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001091 return e;
1092}
1093
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001094int dsi_runtime_get(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001095{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001096 int r;
1097 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1098
1099 DSSDBG("dsi_runtime_get\n");
1100
1101 r = pm_runtime_get_sync(&dsi->pdev->dev);
1102 WARN_ON(r < 0);
1103 return r < 0 ? r : 0;
1104}
1105
1106void dsi_runtime_put(struct platform_device *dsidev)
1107{
1108 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1109 int r;
1110
1111 DSSDBG("dsi_runtime_put\n");
1112
Tomi Valkeinen0eaf9f52012-01-23 13:23:08 +02001113 r = pm_runtime_put_sync(&dsi->pdev->dev);
Tomi Valkeinen5be3aeb2012-06-27 16:37:18 +03001114 WARN_ON(r < 0 && r != -ENOSYS);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001115}
1116
1117/* source clock for DSI PLL. this could also be PCLKFREE */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301118static inline void dsi_enable_pll_clock(struct platform_device *dsidev,
1119 bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001120{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301121 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1122
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001123 if (enable)
Rajendra Nayakf11766d2012-06-27 14:21:26 +05301124 clk_prepare_enable(dsi->sys_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001125 else
Rajendra Nayakf11766d2012-06-27 14:21:26 +05301126 clk_disable_unprepare(dsi->sys_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001127
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301128 if (enable && dsi->pll_locked) {
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301129 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 1, 1) != 1)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001130 DSSERR("cannot lock PLL when enabling clocks\n");
1131 }
1132}
1133
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301134static void _dsi_print_reset_status(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001135{
1136 u32 l;
Tomi Valkeinenc335cbf2010-10-07 13:27:42 +03001137 int b0, b1, b2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001138
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001139 /* A dummy read using the SCP interface to any DSIPHY register is
1140 * required after DSIPHY reset to complete the reset of the DSI complex
1141 * I/O. */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301142 l = dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001143
Tomi Valkeinenc335cbf2010-10-07 13:27:42 +03001144 if (dss_has_feature(FEAT_DSI_REVERSE_TXCLKESC)) {
1145 b0 = 28;
1146 b1 = 27;
1147 b2 = 26;
1148 } else {
1149 b0 = 24;
1150 b1 = 25;
1151 b2 = 26;
1152 }
1153
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +05301154#define DSI_FLD_GET(fld, start, end)\
1155 FLD_GET(dsi_read_reg(dsidev, DSI_##fld), start, end)
1156
1157 pr_debug("DSI resets: PLL (%d) CIO (%d) PHY (%x%x%x, %d, %d, %d)\n",
1158 DSI_FLD_GET(PLL_STATUS, 0, 0),
1159 DSI_FLD_GET(COMPLEXIO_CFG1, 29, 29),
1160 DSI_FLD_GET(DSIPHY_CFG5, b0, b0),
1161 DSI_FLD_GET(DSIPHY_CFG5, b1, b1),
1162 DSI_FLD_GET(DSIPHY_CFG5, b2, b2),
1163 DSI_FLD_GET(DSIPHY_CFG5, 29, 29),
1164 DSI_FLD_GET(DSIPHY_CFG5, 30, 30),
1165 DSI_FLD_GET(DSIPHY_CFG5, 31, 31));
1166
1167#undef DSI_FLD_GET
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001168}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001169
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301170static inline int dsi_if_enable(struct platform_device *dsidev, bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001171{
1172 DSSDBG("dsi_if_enable(%d)\n", enable);
1173
1174 enable = enable ? 1 : 0;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301175 REG_FLD_MOD(dsidev, DSI_CTRL, enable, 0, 0); /* IF_EN */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001176
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301177 if (wait_for_bit_change(dsidev, DSI_CTRL, 0, enable) != enable) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001178 DSSERR("Failed to set dsi_if_enable to %d\n", enable);
1179 return -EIO;
1180 }
1181
1182 return 0;
1183}
1184
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301185unsigned long dsi_get_pll_hsdiv_dispc_rate(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001186{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301187 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1188
1189 return dsi->current_cinfo.dsi_pll_hsdiv_dispc_clk;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001190}
1191
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301192static unsigned long dsi_get_pll_hsdiv_dsi_rate(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001193{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301194 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1195
1196 return dsi->current_cinfo.dsi_pll_hsdiv_dsi_clk;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001197}
1198
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301199static unsigned long dsi_get_txbyteclkhs(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001200{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301201 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1202
1203 return dsi->current_cinfo.clkin4ddr / 16;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001204}
1205
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301206static unsigned long dsi_fclk_rate(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001207{
1208 unsigned long r;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001209 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001210
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02001211 if (dss_get_dsi_clk_source(dsi->module_id) == OMAP_DSS_CLK_SRC_FCK) {
Archit Taneja1bb47832011-02-24 14:17:30 +05301212 /* DSI FCLK source is DSS_CLK_FCK */
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001213 r = clk_get_rate(dsi->dss_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001214 } else {
Archit Taneja1bb47832011-02-24 14:17:30 +05301215 /* DSI FCLK source is dsi_pll_hsdiv_dsi_clk */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301216 r = dsi_get_pll_hsdiv_dsi_rate(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001217 }
1218
1219 return r;
1220}
1221
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02001222static int dsi_lp_clock_calc(struct dsi_clock_info *cinfo,
1223 unsigned long lp_clk_min, unsigned long lp_clk_max)
1224{
1225 unsigned long dsi_fclk = cinfo->dsi_pll_hsdiv_dsi_clk;
1226 unsigned lp_clk_div;
1227 unsigned long lp_clk;
1228
1229 lp_clk_div = DIV_ROUND_UP(dsi_fclk, lp_clk_max * 2);
1230 lp_clk = dsi_fclk / 2 / lp_clk_div;
1231
1232 if (lp_clk < lp_clk_min || lp_clk > lp_clk_max)
1233 return -EINVAL;
1234
1235 cinfo->lp_clk_div = lp_clk_div;
1236 cinfo->lp_clk = lp_clk;
1237
1238 return 0;
1239}
1240
Tomi Valkeinen57612172012-11-27 17:32:36 +02001241static int dsi_set_lp_clk_divisor(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001242{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301243 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001244 unsigned long dsi_fclk;
1245 unsigned lp_clk_div;
1246 unsigned long lp_clk;
1247
Tomi Valkeinena0d269e2012-11-27 17:05:54 +02001248 lp_clk_div = dsi->user_dsi_cinfo.lp_clk_div;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001249
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301250 if (lp_clk_div == 0 || lp_clk_div > dsi->lpdiv_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001251 return -EINVAL;
1252
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301253 dsi_fclk = dsi_fclk_rate(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001254
1255 lp_clk = dsi_fclk / 2 / lp_clk_div;
1256
1257 DSSDBG("LP_CLK_DIV %u, LP_CLK %lu\n", lp_clk_div, lp_clk);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301258 dsi->current_cinfo.lp_clk = lp_clk;
1259 dsi->current_cinfo.lp_clk_div = lp_clk_div;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001260
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301261 /* LP_CLK_DIVISOR */
1262 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, lp_clk_div, 12, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001263
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301264 /* LP_RX_SYNCHRO_ENABLE */
1265 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, dsi_fclk > 30000000 ? 1 : 0, 21, 21);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001266
1267 return 0;
1268}
1269
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301270static void dsi_enable_scp_clk(struct platform_device *dsidev)
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001271{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301272 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1273
1274 if (dsi->scp_clk_refcount++ == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301275 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 1, 14, 14); /* CIO_CLK_ICG */
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001276}
1277
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301278static void dsi_disable_scp_clk(struct platform_device *dsidev)
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001279{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301280 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1281
1282 WARN_ON(dsi->scp_clk_refcount == 0);
1283 if (--dsi->scp_clk_refcount == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301284 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 14, 14); /* CIO_CLK_ICG */
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001285}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001286
1287enum dsi_pll_power_state {
1288 DSI_PLL_POWER_OFF = 0x0,
1289 DSI_PLL_POWER_ON_HSCLK = 0x1,
1290 DSI_PLL_POWER_ON_ALL = 0x2,
1291 DSI_PLL_POWER_ON_DIV = 0x3,
1292};
1293
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301294static int dsi_pll_power(struct platform_device *dsidev,
1295 enum dsi_pll_power_state state)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001296{
1297 int t = 0;
1298
Tomi Valkeinenc94dfe052011-04-15 10:42:59 +03001299 /* DSI-PLL power command 0x3 is not working */
1300 if (dss_has_feature(FEAT_DSI_PLL_PWR_BUG) &&
1301 state == DSI_PLL_POWER_ON_DIV)
1302 state = DSI_PLL_POWER_ON_ALL;
1303
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301304 /* PLL_PWR_CMD */
1305 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, state, 31, 30);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001306
1307 /* PLL_PWR_STATUS */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301308 while (FLD_GET(dsi_read_reg(dsidev, DSI_CLK_CTRL), 29, 28) != state) {
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02001309 if (++t > 1000) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001310 DSSERR("Failed to set DSI PLL power mode to %d\n",
1311 state);
1312 return -ENODEV;
1313 }
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02001314 udelay(1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001315 }
1316
1317 return 0;
1318}
1319
Tomi Valkeinen72658f02013-03-05 16:39:00 +02001320unsigned long dsi_get_pll_clkin(struct platform_device *dsidev)
1321{
1322 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1323 return clk_get_rate(dsi->sys_clk);
1324}
1325
1326bool dsi_hsdiv_calc(struct platform_device *dsidev, unsigned long pll,
1327 unsigned long out_min, dsi_hsdiv_calc_func func, void *data)
1328{
1329 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1330 int regm, regm_start, regm_stop;
1331 unsigned long out_max;
1332 unsigned long out;
1333
1334 out_min = out_min ? out_min : 1;
1335 out_max = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
1336
1337 regm_start = max(DIV_ROUND_UP(pll, out_max), 1ul);
1338 regm_stop = min(pll / out_min, dsi->regm_dispc_max);
1339
1340 for (regm = regm_start; regm <= regm_stop; ++regm) {
1341 out = pll / regm;
1342
1343 if (func(regm, out, data))
1344 return true;
1345 }
1346
1347 return false;
1348}
1349
1350bool dsi_pll_calc(struct platform_device *dsidev, unsigned long clkin,
1351 unsigned long pll_min, unsigned long pll_max,
1352 dsi_pll_calc_func func, void *data)
1353{
1354 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1355 int regn, regn_start, regn_stop;
1356 int regm, regm_start, regm_stop;
1357 unsigned long fint, pll;
1358 const unsigned long pll_hw_max = 1800000000;
1359 unsigned long fint_hw_min, fint_hw_max;
1360
1361 fint_hw_min = dsi->fint_min;
1362 fint_hw_max = dsi->fint_max;
1363
1364 regn_start = max(DIV_ROUND_UP(clkin, fint_hw_max), 1ul);
1365 regn_stop = min(clkin / fint_hw_min, dsi->regn_max);
1366
1367 pll_max = pll_max ? pll_max : ULONG_MAX;
1368
1369 for (regn = regn_start; regn <= regn_stop; ++regn) {
1370 fint = clkin / regn;
1371
1372 regm_start = max(DIV_ROUND_UP(DIV_ROUND_UP(pll_min, fint), 2),
1373 1ul);
1374 regm_stop = min3(pll_max / fint / 2,
1375 pll_hw_max / fint / 2,
1376 dsi->regm_max);
1377
1378 for (regm = regm_start; regm <= regm_stop; ++regm) {
1379 pll = 2 * regm * fint;
1380
1381 if (func(regn, regm, fint, pll, data))
1382 return true;
1383 }
1384 }
1385
1386 return false;
1387}
1388
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001389/* calculate clock rates using dividers in cinfo */
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001390static int dsi_calc_clock_rates(struct platform_device *dsidev,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00001391 struct dsi_clock_info *cinfo)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001392{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301393 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1394
1395 if (cinfo->regn == 0 || cinfo->regn > dsi->regn_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001396 return -EINVAL;
1397
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301398 if (cinfo->regm == 0 || cinfo->regm > dsi->regm_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001399 return -EINVAL;
1400
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301401 if (cinfo->regm_dispc > dsi->regm_dispc_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001402 return -EINVAL;
1403
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301404 if (cinfo->regm_dsi > dsi->regm_dsi_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001405 return -EINVAL;
1406
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001407 cinfo->clkin = clk_get_rate(dsi->sys_clk);
1408 cinfo->fint = cinfo->clkin / cinfo->regn;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001409
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301410 if (cinfo->fint > dsi->fint_max || cinfo->fint < dsi->fint_min)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001411 return -EINVAL;
1412
1413 cinfo->clkin4ddr = 2 * cinfo->regm * cinfo->fint;
1414
1415 if (cinfo->clkin4ddr > 1800 * 1000 * 1000)
1416 return -EINVAL;
1417
Archit Taneja1bb47832011-02-24 14:17:30 +05301418 if (cinfo->regm_dispc > 0)
1419 cinfo->dsi_pll_hsdiv_dispc_clk =
1420 cinfo->clkin4ddr / cinfo->regm_dispc;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001421 else
Archit Taneja1bb47832011-02-24 14:17:30 +05301422 cinfo->dsi_pll_hsdiv_dispc_clk = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001423
Archit Taneja1bb47832011-02-24 14:17:30 +05301424 if (cinfo->regm_dsi > 0)
1425 cinfo->dsi_pll_hsdiv_dsi_clk =
1426 cinfo->clkin4ddr / cinfo->regm_dsi;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001427 else
Archit Taneja1bb47832011-02-24 14:17:30 +05301428 cinfo->dsi_pll_hsdiv_dsi_clk = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001429
1430 return 0;
1431}
1432
Archit Taneja6d523e72012-06-21 09:33:55 +05301433int dsi_pll_calc_clock_div_pck(struct platform_device *dsidev,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301434 unsigned long req_pck, struct dsi_clock_info *dsi_cinfo,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001435 struct dispc_clock_info *dispc_cinfo)
1436{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301437 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001438 struct dsi_clock_info cur, best;
1439 struct dispc_clock_info best_dispc;
1440 int min_fck_per_pck;
1441 int match = 0;
Archit Taneja1bb47832011-02-24 14:17:30 +05301442 unsigned long dss_sys_clk, max_dss_fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001443
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001444 dss_sys_clk = clk_get_rate(dsi->sys_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001445
Taneja, Archit31ef8232011-03-14 23:28:22 -05001446 max_dss_fck = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
Archit Taneja819d8072011-03-01 11:54:00 +05301447
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301448 if (req_pck == dsi->cache_req_pck &&
1449 dsi->cache_cinfo.clkin == dss_sys_clk) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001450 DSSDBG("DSI clock info found from cache\n");
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301451 *dsi_cinfo = dsi->cache_cinfo;
Archit Taneja6d523e72012-06-21 09:33:55 +05301452 dispc_find_clk_divs(req_pck, dsi_cinfo->dsi_pll_hsdiv_dispc_clk,
1453 dispc_cinfo);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001454 return 0;
1455 }
1456
1457 min_fck_per_pck = CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK;
1458
1459 if (min_fck_per_pck &&
Archit Taneja819d8072011-03-01 11:54:00 +05301460 req_pck * min_fck_per_pck > max_dss_fck) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001461 DSSERR("Requested pixel clock not possible with the current "
1462 "OMAP2_DSS_MIN_FCK_PER_PCK setting. Turning "
1463 "the constraint off.\n");
1464 min_fck_per_pck = 0;
1465 }
1466
1467 DSSDBG("dsi_pll_calc\n");
1468
1469retry:
1470 memset(&best, 0, sizeof(best));
1471 memset(&best_dispc, 0, sizeof(best_dispc));
1472
1473 memset(&cur, 0, sizeof(cur));
Archit Taneja1bb47832011-02-24 14:17:30 +05301474 cur.clkin = dss_sys_clk;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001475
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001476 /* 0.75MHz < Fint = clkin / regn < 2.1MHz */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001477 /* To reduce PLL lock time, keep Fint high (around 2 MHz) */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301478 for (cur.regn = 1; cur.regn < dsi->regn_max; ++cur.regn) {
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001479 cur.fint = cur.clkin / cur.regn;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001480
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301481 if (cur.fint > dsi->fint_max || cur.fint < dsi->fint_min)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001482 continue;
1483
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001484 /* DSIPHY(MHz) = (2 * regm / regn) * clkin */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301485 for (cur.regm = 1; cur.regm < dsi->regm_max; ++cur.regm) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001486 unsigned long a, b;
1487
1488 a = 2 * cur.regm * (cur.clkin/1000);
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001489 b = cur.regn;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001490 cur.clkin4ddr = a / b * 1000;
1491
1492 if (cur.clkin4ddr > 1800 * 1000 * 1000)
1493 break;
1494
Archit Taneja1bb47832011-02-24 14:17:30 +05301495 /* dsi_pll_hsdiv_dispc_clk(MHz) =
1496 * DSIPHY(MHz) / regm_dispc < 173MHz/186Mhz */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301497 for (cur.regm_dispc = 1; cur.regm_dispc <
1498 dsi->regm_dispc_max; ++cur.regm_dispc) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001499 struct dispc_clock_info cur_dispc;
Archit Taneja1bb47832011-02-24 14:17:30 +05301500 cur.dsi_pll_hsdiv_dispc_clk =
1501 cur.clkin4ddr / cur.regm_dispc;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001502
Tomi Valkeinenb7f1fe52012-10-12 15:21:44 +03001503 if (cur.regm_dispc > 1 &&
1504 cur.regm_dispc % 2 != 0 &&
1505 req_pck >= 1000000)
1506 continue;
1507
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001508 /* this will narrow down the search a bit,
1509 * but still give pixclocks below what was
1510 * requested */
Archit Taneja1bb47832011-02-24 14:17:30 +05301511 if (cur.dsi_pll_hsdiv_dispc_clk < req_pck)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001512 break;
1513
Archit Taneja1bb47832011-02-24 14:17:30 +05301514 if (cur.dsi_pll_hsdiv_dispc_clk > max_dss_fck)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001515 continue;
1516
1517 if (min_fck_per_pck &&
Archit Taneja1bb47832011-02-24 14:17:30 +05301518 cur.dsi_pll_hsdiv_dispc_clk <
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001519 req_pck * min_fck_per_pck)
1520 continue;
1521
1522 match = 1;
1523
Archit Taneja6d523e72012-06-21 09:33:55 +05301524 dispc_find_clk_divs(req_pck,
Archit Taneja1bb47832011-02-24 14:17:30 +05301525 cur.dsi_pll_hsdiv_dispc_clk,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001526 &cur_dispc);
1527
1528 if (abs(cur_dispc.pck - req_pck) <
1529 abs(best_dispc.pck - req_pck)) {
1530 best = cur;
1531 best_dispc = cur_dispc;
1532
1533 if (cur_dispc.pck == req_pck)
1534 goto found;
1535 }
1536 }
1537 }
1538 }
1539found:
1540 if (!match) {
1541 if (min_fck_per_pck) {
1542 DSSERR("Could not find suitable clock settings.\n"
1543 "Turning FCK/PCK constraint off and"
1544 "trying again.\n");
1545 min_fck_per_pck = 0;
1546 goto retry;
1547 }
1548
1549 DSSERR("Could not find suitable clock settings.\n");
1550
1551 return -EINVAL;
1552 }
1553
Archit Taneja1bb47832011-02-24 14:17:30 +05301554 /* dsi_pll_hsdiv_dsi_clk (regm_dsi) is not used */
1555 best.regm_dsi = 0;
1556 best.dsi_pll_hsdiv_dsi_clk = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001557
1558 if (dsi_cinfo)
1559 *dsi_cinfo = best;
1560 if (dispc_cinfo)
1561 *dispc_cinfo = best_dispc;
1562
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301563 dsi->cache_req_pck = req_pck;
1564 dsi->cache_clk_freq = 0;
1565 dsi->cache_cinfo = best;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001566
1567 return 0;
1568}
1569
Tomi Valkeinenee144e62012-08-10 16:50:51 +03001570static int dsi_pll_calc_ddrfreq(struct platform_device *dsidev,
Tomi Valkeinend66b1582012-09-24 15:15:06 +03001571 unsigned long req_clkin4ddr, struct dsi_clock_info *cinfo)
Tomi Valkeinenee144e62012-08-10 16:50:51 +03001572{
1573 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1574 struct dsi_clock_info cur, best;
Tomi Valkeinenee144e62012-08-10 16:50:51 +03001575
1576 DSSDBG("dsi_pll_calc_ddrfreq\n");
1577
Tomi Valkeinenee144e62012-08-10 16:50:51 +03001578 memset(&best, 0, sizeof(best));
1579 memset(&cur, 0, sizeof(cur));
1580
Tomi Valkeinend66b1582012-09-24 15:15:06 +03001581 cur.clkin = clk_get_rate(dsi->sys_clk);
Tomi Valkeinenee144e62012-08-10 16:50:51 +03001582
1583 for (cur.regn = 1; cur.regn < dsi->regn_max; ++cur.regn) {
1584 cur.fint = cur.clkin / cur.regn;
1585
1586 if (cur.fint > dsi->fint_max || cur.fint < dsi->fint_min)
1587 continue;
1588
1589 /* DSIPHY(MHz) = (2 * regm / regn) * clkin */
1590 for (cur.regm = 1; cur.regm < dsi->regm_max; ++cur.regm) {
1591 unsigned long a, b;
1592
1593 a = 2 * cur.regm * (cur.clkin/1000);
1594 b = cur.regn;
1595 cur.clkin4ddr = a / b * 1000;
1596
1597 if (cur.clkin4ddr > 1800 * 1000 * 1000)
1598 break;
1599
1600 if (abs(cur.clkin4ddr - req_clkin4ddr) <
1601 abs(best.clkin4ddr - req_clkin4ddr)) {
1602 best = cur;
1603 DSSDBG("best %ld\n", best.clkin4ddr);
1604 }
1605
1606 if (cur.clkin4ddr == req_clkin4ddr)
1607 goto found;
1608 }
1609 }
1610found:
Tomi Valkeinenee144e62012-08-10 16:50:51 +03001611 if (cinfo)
1612 *cinfo = best;
1613
1614 return 0;
1615}
1616
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02001617static void dsi_pll_calc_dsi_fck(struct dsi_clock_info *cinfo)
Tomi Valkeinend66b1582012-09-24 15:15:06 +03001618{
1619 unsigned long max_dsi_fck;
1620
1621 max_dsi_fck = dss_feat_get_param_max(FEAT_PARAM_DSI_FCK);
1622
1623 cinfo->regm_dsi = DIV_ROUND_UP(cinfo->clkin4ddr, max_dsi_fck);
1624 cinfo->dsi_pll_hsdiv_dsi_clk = cinfo->clkin4ddr / cinfo->regm_dsi;
1625}
1626
1627static int dsi_pll_calc_dispc_fck(struct platform_device *dsidev,
1628 unsigned long req_pck, struct dsi_clock_info *cinfo,
1629 struct dispc_clock_info *dispc_cinfo)
1630{
1631 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1632 unsigned regm_dispc, best_regm_dispc;
1633 unsigned long dispc_clk, best_dispc_clk;
1634 int min_fck_per_pck;
1635 unsigned long max_dss_fck;
1636 struct dispc_clock_info best_dispc;
1637 bool match;
1638
1639 max_dss_fck = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
1640
1641 min_fck_per_pck = CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK;
1642
1643 if (min_fck_per_pck &&
1644 req_pck * min_fck_per_pck > max_dss_fck) {
1645 DSSERR("Requested pixel clock not possible with the current "
1646 "OMAP2_DSS_MIN_FCK_PER_PCK setting. Turning "
1647 "the constraint off.\n");
1648 min_fck_per_pck = 0;
1649 }
1650
1651retry:
1652 best_regm_dispc = 0;
1653 best_dispc_clk = 0;
1654 memset(&best_dispc, 0, sizeof(best_dispc));
1655 match = false;
1656
1657 for (regm_dispc = 1; regm_dispc < dsi->regm_dispc_max; ++regm_dispc) {
1658 struct dispc_clock_info cur_dispc;
1659
1660 dispc_clk = cinfo->clkin4ddr / regm_dispc;
1661
1662 /* this will narrow down the search a bit,
1663 * but still give pixclocks below what was
1664 * requested */
1665 if (dispc_clk < req_pck)
1666 break;
1667
1668 if (dispc_clk > max_dss_fck)
1669 continue;
1670
1671 if (min_fck_per_pck && dispc_clk < req_pck * min_fck_per_pck)
1672 continue;
1673
1674 match = true;
1675
1676 dispc_find_clk_divs(req_pck, dispc_clk, &cur_dispc);
1677
1678 if (abs(cur_dispc.pck - req_pck) <
1679 abs(best_dispc.pck - req_pck)) {
1680 best_regm_dispc = regm_dispc;
1681 best_dispc_clk = dispc_clk;
1682 best_dispc = cur_dispc;
1683
1684 if (cur_dispc.pck == req_pck)
1685 goto found;
1686 }
1687 }
1688
1689 if (!match) {
1690 if (min_fck_per_pck) {
1691 DSSERR("Could not find suitable clock settings.\n"
1692 "Turning FCK/PCK constraint off and"
1693 "trying again.\n");
1694 min_fck_per_pck = 0;
1695 goto retry;
1696 }
1697
1698 DSSERR("Could not find suitable clock settings.\n");
1699
1700 return -EINVAL;
1701 }
1702found:
1703 cinfo->regm_dispc = best_regm_dispc;
1704 cinfo->dsi_pll_hsdiv_dispc_clk = best_dispc_clk;
1705
1706 *dispc_cinfo = best_dispc;
1707
1708 return 0;
1709}
1710
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301711int dsi_pll_set_clock_div(struct platform_device *dsidev,
1712 struct dsi_clock_info *cinfo)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001713{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301714 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001715 int r = 0;
1716 u32 l;
Archit Taneja9613c022011-03-22 06:33:36 -05001717 int f = 0;
Taneja, Archit49641112011-03-14 23:28:23 -05001718 u8 regn_start, regn_end, regm_start, regm_end;
1719 u8 regm_dispc_start, regm_dispc_end, regm_dsi_start, regm_dsi_end;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001720
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +05301721 DSSDBG("DSI PLL clock config starts");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001722
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001723 dsi->current_cinfo.clkin = cinfo->clkin;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301724 dsi->current_cinfo.fint = cinfo->fint;
1725 dsi->current_cinfo.clkin4ddr = cinfo->clkin4ddr;
1726 dsi->current_cinfo.dsi_pll_hsdiv_dispc_clk =
Archit Taneja1bb47832011-02-24 14:17:30 +05301727 cinfo->dsi_pll_hsdiv_dispc_clk;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301728 dsi->current_cinfo.dsi_pll_hsdiv_dsi_clk =
Archit Taneja1bb47832011-02-24 14:17:30 +05301729 cinfo->dsi_pll_hsdiv_dsi_clk;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001730
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301731 dsi->current_cinfo.regn = cinfo->regn;
1732 dsi->current_cinfo.regm = cinfo->regm;
1733 dsi->current_cinfo.regm_dispc = cinfo->regm_dispc;
1734 dsi->current_cinfo.regm_dsi = cinfo->regm_dsi;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001735
1736 DSSDBG("DSI Fint %ld\n", cinfo->fint);
1737
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001738 DSSDBG("clkin rate %ld\n", cinfo->clkin);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001739
1740 /* DSIPHY == CLKIN4DDR */
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001741 DSSDBG("CLKIN4DDR = 2 * %d / %d * %lu = %lu\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001742 cinfo->regm,
1743 cinfo->regn,
1744 cinfo->clkin,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001745 cinfo->clkin4ddr);
1746
1747 DSSDBG("Data rate on 1 DSI lane %ld Mbps\n",
1748 cinfo->clkin4ddr / 1000 / 1000 / 2);
1749
1750 DSSDBG("Clock lane freq %ld Hz\n", cinfo->clkin4ddr / 4);
1751
Archit Taneja1bb47832011-02-24 14:17:30 +05301752 DSSDBG("regm_dispc = %d, %s (%s) = %lu\n", cinfo->regm_dispc,
Archit Taneja89a35e52011-04-12 13:52:23 +05301753 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC),
1754 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC),
Archit Taneja1bb47832011-02-24 14:17:30 +05301755 cinfo->dsi_pll_hsdiv_dispc_clk);
1756 DSSDBG("regm_dsi = %d, %s (%s) = %lu\n", cinfo->regm_dsi,
Archit Taneja89a35e52011-04-12 13:52:23 +05301757 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI),
1758 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI),
Archit Taneja1bb47832011-02-24 14:17:30 +05301759 cinfo->dsi_pll_hsdiv_dsi_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001760
Taneja, Archit49641112011-03-14 23:28:23 -05001761 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGN, &regn_start, &regn_end);
1762 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGM, &regm_start, &regm_end);
1763 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGM_DISPC, &regm_dispc_start,
1764 &regm_dispc_end);
1765 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGM_DSI, &regm_dsi_start,
1766 &regm_dsi_end);
1767
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301768 /* DSI_PLL_AUTOMODE = manual */
1769 REG_FLD_MOD(dsidev, DSI_PLL_CONTROL, 0, 0, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001770
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301771 l = dsi_read_reg(dsidev, DSI_PLL_CONFIGURATION1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001772 l = FLD_MOD(l, 1, 0, 0); /* DSI_PLL_STOPMODE */
Taneja, Archit49641112011-03-14 23:28:23 -05001773 /* DSI_PLL_REGN */
1774 l = FLD_MOD(l, cinfo->regn - 1, regn_start, regn_end);
1775 /* DSI_PLL_REGM */
1776 l = FLD_MOD(l, cinfo->regm, regm_start, regm_end);
1777 /* DSI_CLOCK_DIV */
Archit Taneja1bb47832011-02-24 14:17:30 +05301778 l = FLD_MOD(l, cinfo->regm_dispc > 0 ? cinfo->regm_dispc - 1 : 0,
Taneja, Archit49641112011-03-14 23:28:23 -05001779 regm_dispc_start, regm_dispc_end);
1780 /* DSIPROTO_CLOCK_DIV */
Archit Taneja1bb47832011-02-24 14:17:30 +05301781 l = FLD_MOD(l, cinfo->regm_dsi > 0 ? cinfo->regm_dsi - 1 : 0,
Taneja, Archit49641112011-03-14 23:28:23 -05001782 regm_dsi_start, regm_dsi_end);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301783 dsi_write_reg(dsidev, DSI_PLL_CONFIGURATION1, l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001784
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301785 BUG_ON(cinfo->fint < dsi->fint_min || cinfo->fint > dsi->fint_max);
Archit Taneja9613c022011-03-22 06:33:36 -05001786
Tomi Valkeinenf8ef3d62012-08-22 16:00:31 +03001787 l = dsi_read_reg(dsidev, DSI_PLL_CONFIGURATION2);
1788
Archit Taneja9613c022011-03-22 06:33:36 -05001789 if (dss_has_feature(FEAT_DSI_PLL_FREQSEL)) {
1790 f = cinfo->fint < 1000000 ? 0x3 :
1791 cinfo->fint < 1250000 ? 0x4 :
1792 cinfo->fint < 1500000 ? 0x5 :
1793 cinfo->fint < 1750000 ? 0x6 :
1794 0x7;
Tomi Valkeinenf8ef3d62012-08-22 16:00:31 +03001795
1796 l = FLD_MOD(l, f, 4, 1); /* DSI_PLL_FREQSEL */
1797 } else if (dss_has_feature(FEAT_DSI_PLL_SELFREQDCO)) {
1798 f = cinfo->clkin4ddr < 1000000000 ? 0x2 : 0x4;
1799
1800 l = FLD_MOD(l, f, 4, 1); /* PLL_SELFREQDCO */
Archit Taneja9613c022011-03-22 06:33:36 -05001801 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001802
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001803 l = FLD_MOD(l, 1, 13, 13); /* DSI_PLL_REFEN */
1804 l = FLD_MOD(l, 0, 14, 14); /* DSIPHY_CLKINEN */
1805 l = FLD_MOD(l, 1, 20, 20); /* DSI_HSDIVBYPASS */
Tomi Valkeinen6d446102012-08-22 16:00:40 +03001806 if (dss_has_feature(FEAT_DSI_PLL_REFSEL))
1807 l = FLD_MOD(l, 3, 22, 21); /* REF_SYSCLK = sysclk */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301808 dsi_write_reg(dsidev, DSI_PLL_CONFIGURATION2, l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001809
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301810 REG_FLD_MOD(dsidev, DSI_PLL_GO, 1, 0, 0); /* DSI_PLL_GO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001811
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301812 if (wait_for_bit_change(dsidev, DSI_PLL_GO, 0, 0) != 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001813 DSSERR("dsi pll go bit not going down.\n");
1814 r = -EIO;
1815 goto err;
1816 }
1817
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301818 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 1, 1) != 1) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001819 DSSERR("cannot lock PLL\n");
1820 r = -EIO;
1821 goto err;
1822 }
1823
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301824 dsi->pll_locked = 1;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001825
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301826 l = dsi_read_reg(dsidev, DSI_PLL_CONFIGURATION2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001827 l = FLD_MOD(l, 0, 0, 0); /* DSI_PLL_IDLE */
1828 l = FLD_MOD(l, 0, 5, 5); /* DSI_PLL_PLLLPMODE */
1829 l = FLD_MOD(l, 0, 6, 6); /* DSI_PLL_LOWCURRSTBY */
1830 l = FLD_MOD(l, 0, 7, 7); /* DSI_PLL_TIGHTPHASELOCK */
1831 l = FLD_MOD(l, 0, 8, 8); /* DSI_PLL_DRIFTGUARDEN */
1832 l = FLD_MOD(l, 0, 10, 9); /* DSI_PLL_LOCKSEL */
1833 l = FLD_MOD(l, 1, 13, 13); /* DSI_PLL_REFEN */
1834 l = FLD_MOD(l, 1, 14, 14); /* DSIPHY_CLKINEN */
1835 l = FLD_MOD(l, 0, 15, 15); /* DSI_BYPASSEN */
1836 l = FLD_MOD(l, 1, 16, 16); /* DSS_CLOCK_EN */
1837 l = FLD_MOD(l, 0, 17, 17); /* DSS_CLOCK_PWDN */
1838 l = FLD_MOD(l, 1, 18, 18); /* DSI_PROTO_CLOCK_EN */
1839 l = FLD_MOD(l, 0, 19, 19); /* DSI_PROTO_CLOCK_PWDN */
1840 l = FLD_MOD(l, 0, 20, 20); /* DSI_HSDIVBYPASS */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301841 dsi_write_reg(dsidev, DSI_PLL_CONFIGURATION2, l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001842
1843 DSSDBG("PLL config done\n");
1844err:
1845 return r;
1846}
1847
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301848int dsi_pll_init(struct platform_device *dsidev, bool enable_hsclk,
1849 bool enable_hsdiv)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001850{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301851 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001852 int r = 0;
1853 enum dsi_pll_power_state pwstate;
1854
1855 DSSDBG("PLL init\n");
1856
Tomi Valkeinen7a987862012-10-12 16:27:28 +03001857 /*
1858 * It seems that on many OMAPs we need to enable both to have a
1859 * functional HSDivider.
1860 */
1861 enable_hsclk = enable_hsdiv = true;
1862
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301863 if (dsi->vdds_dsi_reg == NULL) {
Tomi Valkeinenf2988ab2011-03-02 10:06:48 +02001864 struct regulator *vdds_dsi;
1865
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301866 vdds_dsi = regulator_get(&dsi->pdev->dev, "vdds_dsi");
Tomi Valkeinenf2988ab2011-03-02 10:06:48 +02001867
Tomi Valkeinen76eed4b2012-11-05 13:41:25 +02001868 /* DT HACK: try VCXIO to make omapdss work for o4 sdp/panda */
1869 if (IS_ERR(vdds_dsi))
1870 vdds_dsi = regulator_get(&dsi->pdev->dev, "VCXIO");
1871
Tomi Valkeinenf2988ab2011-03-02 10:06:48 +02001872 if (IS_ERR(vdds_dsi)) {
1873 DSSERR("can't get VDDS_DSI regulator\n");
1874 return PTR_ERR(vdds_dsi);
1875 }
1876
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301877 dsi->vdds_dsi_reg = vdds_dsi;
Tomi Valkeinenf2988ab2011-03-02 10:06:48 +02001878 }
Tomi Valkeinenf2988ab2011-03-02 10:06:48 +02001879
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301880 dsi_enable_pll_clock(dsidev, 1);
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001881 /*
1882 * Note: SCP CLK is not required on OMAP3, but it is required on OMAP4.
1883 */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301884 dsi_enable_scp_clk(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001885
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301886 if (!dsi->vdds_dsi_enabled) {
1887 r = regulator_enable(dsi->vdds_dsi_reg);
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001888 if (r)
1889 goto err0;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301890 dsi->vdds_dsi_enabled = true;
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001891 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001892
1893 /* XXX PLL does not come out of reset without this... */
1894 dispc_pck_free_enable(1);
1895
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301896 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 0, 1) != 1) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001897 DSSERR("PLL not coming out of reset.\n");
1898 r = -ENODEV;
Ville Syrjälä481dfa02010-04-22 22:50:04 +02001899 dispc_pck_free_enable(0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001900 goto err1;
1901 }
1902
1903 /* XXX ... but if left on, we get problems when planes do not
1904 * fill the whole display. No idea about this */
1905 dispc_pck_free_enable(0);
1906
1907 if (enable_hsclk && enable_hsdiv)
1908 pwstate = DSI_PLL_POWER_ON_ALL;
1909 else if (enable_hsclk)
1910 pwstate = DSI_PLL_POWER_ON_HSCLK;
1911 else if (enable_hsdiv)
1912 pwstate = DSI_PLL_POWER_ON_DIV;
1913 else
1914 pwstate = DSI_PLL_POWER_OFF;
1915
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301916 r = dsi_pll_power(dsidev, pwstate);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001917
1918 if (r)
1919 goto err1;
1920
1921 DSSDBG("PLL init done\n");
1922
1923 return 0;
1924err1:
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301925 if (dsi->vdds_dsi_enabled) {
1926 regulator_disable(dsi->vdds_dsi_reg);
1927 dsi->vdds_dsi_enabled = false;
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001928 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001929err0:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301930 dsi_disable_scp_clk(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301931 dsi_enable_pll_clock(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001932 return r;
1933}
1934
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301935void dsi_pll_uninit(struct platform_device *dsidev, bool disconnect_lanes)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001936{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301937 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1938
1939 dsi->pll_locked = 0;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301940 dsi_pll_power(dsidev, DSI_PLL_POWER_OFF);
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001941 if (disconnect_lanes) {
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301942 WARN_ON(!dsi->vdds_dsi_enabled);
1943 regulator_disable(dsi->vdds_dsi_reg);
1944 dsi->vdds_dsi_enabled = false;
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001945 }
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001946
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301947 dsi_disable_scp_clk(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301948 dsi_enable_pll_clock(dsidev, 0);
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001949
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001950 DSSDBG("PLL uninit done\n");
1951}
1952
Archit Taneja5a8b5722011-05-12 17:26:29 +05301953static void dsi_dump_dsidev_clocks(struct platform_device *dsidev,
1954 struct seq_file *s)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001955{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301956 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1957 struct dsi_clock_info *cinfo = &dsi->current_cinfo;
Archit Taneja89a35e52011-04-12 13:52:23 +05301958 enum omap_dss_clk_source dispc_clk_src, dsi_clk_src;
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02001959 int dsi_module = dsi->module_id;
Archit Taneja067a57e2011-03-02 11:57:25 +05301960
1961 dispc_clk_src = dss_get_dispc_clk_source();
Archit Taneja5a8b5722011-05-12 17:26:29 +05301962 dsi_clk_src = dss_get_dsi_clk_source(dsi_module);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001963
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001964 if (dsi_runtime_get(dsidev))
1965 return;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001966
Archit Taneja5a8b5722011-05-12 17:26:29 +05301967 seq_printf(s, "- DSI%d PLL -\n", dsi_module + 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001968
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001969 seq_printf(s, "dsi pll clkin\t%lu\n", cinfo->clkin);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001970
1971 seq_printf(s, "Fint\t\t%-16luregn %u\n", cinfo->fint, cinfo->regn);
1972
1973 seq_printf(s, "CLKIN4DDR\t%-16luregm %u\n",
1974 cinfo->clkin4ddr, cinfo->regm);
1975
Archit Taneja84309f12011-12-12 11:47:41 +05301976 seq_printf(s, "DSI_PLL_HSDIV_DISPC (%s)\t%-16luregm_dispc %u\t(%s)\n",
1977 dss_feat_get_clk_source_name(dsi_module == 0 ?
1978 OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC :
1979 OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC),
Archit Taneja1bb47832011-02-24 14:17:30 +05301980 cinfo->dsi_pll_hsdiv_dispc_clk,
1981 cinfo->regm_dispc,
Archit Taneja89a35e52011-04-12 13:52:23 +05301982 dispc_clk_src == OMAP_DSS_CLK_SRC_FCK ?
Tomi Valkeinen63cf28a2010-02-23 17:40:00 +02001983 "off" : "on");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001984
Archit Taneja84309f12011-12-12 11:47:41 +05301985 seq_printf(s, "DSI_PLL_HSDIV_DSI (%s)\t%-16luregm_dsi %u\t(%s)\n",
1986 dss_feat_get_clk_source_name(dsi_module == 0 ?
1987 OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI :
1988 OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DSI),
Archit Taneja1bb47832011-02-24 14:17:30 +05301989 cinfo->dsi_pll_hsdiv_dsi_clk,
1990 cinfo->regm_dsi,
Archit Taneja89a35e52011-04-12 13:52:23 +05301991 dsi_clk_src == OMAP_DSS_CLK_SRC_FCK ?
Tomi Valkeinen63cf28a2010-02-23 17:40:00 +02001992 "off" : "on");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001993
Archit Taneja5a8b5722011-05-12 17:26:29 +05301994 seq_printf(s, "- DSI%d -\n", dsi_module + 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001995
Archit Taneja067a57e2011-03-02 11:57:25 +05301996 seq_printf(s, "dsi fclk source = %s (%s)\n",
1997 dss_get_generic_clk_source_name(dsi_clk_src),
1998 dss_feat_get_clk_source_name(dsi_clk_src));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001999
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302000 seq_printf(s, "DSI_FCLK\t%lu\n", dsi_fclk_rate(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002001
2002 seq_printf(s, "DDR_CLK\t\t%lu\n",
2003 cinfo->clkin4ddr / 4);
2004
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302005 seq_printf(s, "TxByteClkHS\t%lu\n", dsi_get_txbyteclkhs(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002006
2007 seq_printf(s, "LP_CLK\t\t%lu\n", cinfo->lp_clk);
2008
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03002009 dsi_runtime_put(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002010}
2011
Archit Taneja5a8b5722011-05-12 17:26:29 +05302012void dsi_dump_clocks(struct seq_file *s)
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02002013{
Archit Taneja5a8b5722011-05-12 17:26:29 +05302014 struct platform_device *dsidev;
2015 int i;
2016
2017 for (i = 0; i < MAX_NUM_DSI; i++) {
2018 dsidev = dsi_get_dsidev_from_id(i);
2019 if (dsidev)
2020 dsi_dump_dsidev_clocks(dsidev, s);
2021 }
2022}
2023
2024#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
2025static void dsi_dump_dsidev_irqs(struct platform_device *dsidev,
2026 struct seq_file *s)
2027{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302028 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02002029 unsigned long flags;
2030 struct dsi_irq_stats stats;
2031
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302032 spin_lock_irqsave(&dsi->irq_stats_lock, flags);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02002033
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302034 stats = dsi->irq_stats;
2035 memset(&dsi->irq_stats, 0, sizeof(dsi->irq_stats));
2036 dsi->irq_stats.last_reset = jiffies;
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02002037
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302038 spin_unlock_irqrestore(&dsi->irq_stats_lock, flags);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02002039
2040 seq_printf(s, "period %u ms\n",
2041 jiffies_to_msecs(jiffies - stats.last_reset));
2042
2043 seq_printf(s, "irqs %d\n", stats.irq_count);
2044#define PIS(x) \
2045 seq_printf(s, "%-20s %10d\n", #x, stats.dsi_irqs[ffs(DSI_IRQ_##x)-1]);
2046
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02002047 seq_printf(s, "-- DSI%d interrupts --\n", dsi->module_id + 1);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02002048 PIS(VC0);
2049 PIS(VC1);
2050 PIS(VC2);
2051 PIS(VC3);
2052 PIS(WAKEUP);
2053 PIS(RESYNC);
2054 PIS(PLL_LOCK);
2055 PIS(PLL_UNLOCK);
2056 PIS(PLL_RECALL);
2057 PIS(COMPLEXIO_ERR);
2058 PIS(HS_TX_TIMEOUT);
2059 PIS(LP_RX_TIMEOUT);
2060 PIS(TE_TRIGGER);
2061 PIS(ACK_TRIGGER);
2062 PIS(SYNC_LOST);
2063 PIS(LDO_POWER_GOOD);
2064 PIS(TA_TIMEOUT);
2065#undef PIS
2066
2067#define PIS(x) \
2068 seq_printf(s, "%-20s %10d %10d %10d %10d\n", #x, \
2069 stats.vc_irqs[0][ffs(DSI_VC_IRQ_##x)-1], \
2070 stats.vc_irqs[1][ffs(DSI_VC_IRQ_##x)-1], \
2071 stats.vc_irqs[2][ffs(DSI_VC_IRQ_##x)-1], \
2072 stats.vc_irqs[3][ffs(DSI_VC_IRQ_##x)-1]);
2073
2074 seq_printf(s, "-- VC interrupts --\n");
2075 PIS(CS);
2076 PIS(ECC_CORR);
2077 PIS(PACKET_SENT);
2078 PIS(FIFO_TX_OVF);
2079 PIS(FIFO_RX_OVF);
2080 PIS(BTA);
2081 PIS(ECC_NO_CORR);
2082 PIS(FIFO_TX_UDF);
2083 PIS(PP_BUSY_CHANGE);
2084#undef PIS
2085
2086#define PIS(x) \
2087 seq_printf(s, "%-20s %10d\n", #x, \
2088 stats.cio_irqs[ffs(DSI_CIO_IRQ_##x)-1]);
2089
2090 seq_printf(s, "-- CIO interrupts --\n");
2091 PIS(ERRSYNCESC1);
2092 PIS(ERRSYNCESC2);
2093 PIS(ERRSYNCESC3);
2094 PIS(ERRESC1);
2095 PIS(ERRESC2);
2096 PIS(ERRESC3);
2097 PIS(ERRCONTROL1);
2098 PIS(ERRCONTROL2);
2099 PIS(ERRCONTROL3);
2100 PIS(STATEULPS1);
2101 PIS(STATEULPS2);
2102 PIS(STATEULPS3);
2103 PIS(ERRCONTENTIONLP0_1);
2104 PIS(ERRCONTENTIONLP1_1);
2105 PIS(ERRCONTENTIONLP0_2);
2106 PIS(ERRCONTENTIONLP1_2);
2107 PIS(ERRCONTENTIONLP0_3);
2108 PIS(ERRCONTENTIONLP1_3);
2109 PIS(ULPSACTIVENOT_ALL0);
2110 PIS(ULPSACTIVENOT_ALL1);
2111#undef PIS
2112}
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02002113
Archit Taneja5a8b5722011-05-12 17:26:29 +05302114static void dsi1_dump_irqs(struct seq_file *s)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002115{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302116 struct platform_device *dsidev = dsi_get_dsidev_from_id(0);
2117
Archit Taneja5a8b5722011-05-12 17:26:29 +05302118 dsi_dump_dsidev_irqs(dsidev, s);
2119}
2120
2121static void dsi2_dump_irqs(struct seq_file *s)
2122{
2123 struct platform_device *dsidev = dsi_get_dsidev_from_id(1);
2124
2125 dsi_dump_dsidev_irqs(dsidev, s);
2126}
Archit Taneja5a8b5722011-05-12 17:26:29 +05302127#endif
2128
2129static void dsi_dump_dsidev_regs(struct platform_device *dsidev,
2130 struct seq_file *s)
2131{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302132#define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, dsi_read_reg(dsidev, r))
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002133
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03002134 if (dsi_runtime_get(dsidev))
2135 return;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302136 dsi_enable_scp_clk(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002137
2138 DUMPREG(DSI_REVISION);
2139 DUMPREG(DSI_SYSCONFIG);
2140 DUMPREG(DSI_SYSSTATUS);
2141 DUMPREG(DSI_IRQSTATUS);
2142 DUMPREG(DSI_IRQENABLE);
2143 DUMPREG(DSI_CTRL);
2144 DUMPREG(DSI_COMPLEXIO_CFG1);
2145 DUMPREG(DSI_COMPLEXIO_IRQ_STATUS);
2146 DUMPREG(DSI_COMPLEXIO_IRQ_ENABLE);
2147 DUMPREG(DSI_CLK_CTRL);
2148 DUMPREG(DSI_TIMING1);
2149 DUMPREG(DSI_TIMING2);
2150 DUMPREG(DSI_VM_TIMING1);
2151 DUMPREG(DSI_VM_TIMING2);
2152 DUMPREG(DSI_VM_TIMING3);
2153 DUMPREG(DSI_CLK_TIMING);
2154 DUMPREG(DSI_TX_FIFO_VC_SIZE);
2155 DUMPREG(DSI_RX_FIFO_VC_SIZE);
2156 DUMPREG(DSI_COMPLEXIO_CFG2);
2157 DUMPREG(DSI_RX_FIFO_VC_FULLNESS);
2158 DUMPREG(DSI_VM_TIMING4);
2159 DUMPREG(DSI_TX_FIFO_VC_EMPTINESS);
2160 DUMPREG(DSI_VM_TIMING5);
2161 DUMPREG(DSI_VM_TIMING6);
2162 DUMPREG(DSI_VM_TIMING7);
2163 DUMPREG(DSI_STOPCLK_TIMING);
2164
2165 DUMPREG(DSI_VC_CTRL(0));
2166 DUMPREG(DSI_VC_TE(0));
2167 DUMPREG(DSI_VC_LONG_PACKET_HEADER(0));
2168 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(0));
2169 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(0));
2170 DUMPREG(DSI_VC_IRQSTATUS(0));
2171 DUMPREG(DSI_VC_IRQENABLE(0));
2172
2173 DUMPREG(DSI_VC_CTRL(1));
2174 DUMPREG(DSI_VC_TE(1));
2175 DUMPREG(DSI_VC_LONG_PACKET_HEADER(1));
2176 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(1));
2177 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(1));
2178 DUMPREG(DSI_VC_IRQSTATUS(1));
2179 DUMPREG(DSI_VC_IRQENABLE(1));
2180
2181 DUMPREG(DSI_VC_CTRL(2));
2182 DUMPREG(DSI_VC_TE(2));
2183 DUMPREG(DSI_VC_LONG_PACKET_HEADER(2));
2184 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(2));
2185 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(2));
2186 DUMPREG(DSI_VC_IRQSTATUS(2));
2187 DUMPREG(DSI_VC_IRQENABLE(2));
2188
2189 DUMPREG(DSI_VC_CTRL(3));
2190 DUMPREG(DSI_VC_TE(3));
2191 DUMPREG(DSI_VC_LONG_PACKET_HEADER(3));
2192 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(3));
2193 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(3));
2194 DUMPREG(DSI_VC_IRQSTATUS(3));
2195 DUMPREG(DSI_VC_IRQENABLE(3));
2196
2197 DUMPREG(DSI_DSIPHY_CFG0);
2198 DUMPREG(DSI_DSIPHY_CFG1);
2199 DUMPREG(DSI_DSIPHY_CFG2);
2200 DUMPREG(DSI_DSIPHY_CFG5);
2201
2202 DUMPREG(DSI_PLL_CONTROL);
2203 DUMPREG(DSI_PLL_STATUS);
2204 DUMPREG(DSI_PLL_GO);
2205 DUMPREG(DSI_PLL_CONFIGURATION1);
2206 DUMPREG(DSI_PLL_CONFIGURATION2);
2207
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302208 dsi_disable_scp_clk(dsidev);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03002209 dsi_runtime_put(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002210#undef DUMPREG
2211}
2212
Archit Taneja5a8b5722011-05-12 17:26:29 +05302213static void dsi1_dump_regs(struct seq_file *s)
2214{
2215 struct platform_device *dsidev = dsi_get_dsidev_from_id(0);
2216
2217 dsi_dump_dsidev_regs(dsidev, s);
2218}
2219
2220static void dsi2_dump_regs(struct seq_file *s)
2221{
2222 struct platform_device *dsidev = dsi_get_dsidev_from_id(1);
2223
2224 dsi_dump_dsidev_regs(dsidev, s);
2225}
2226
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03002227enum dsi_cio_power_state {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002228 DSI_COMPLEXIO_POWER_OFF = 0x0,
2229 DSI_COMPLEXIO_POWER_ON = 0x1,
2230 DSI_COMPLEXIO_POWER_ULPS = 0x2,
2231};
2232
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302233static int dsi_cio_power(struct platform_device *dsidev,
2234 enum dsi_cio_power_state state)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002235{
2236 int t = 0;
2237
2238 /* PWR_CMD */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302239 REG_FLD_MOD(dsidev, DSI_COMPLEXIO_CFG1, state, 28, 27);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002240
2241 /* PWR_STATUS */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302242 while (FLD_GET(dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG1),
2243 26, 25) != state) {
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02002244 if (++t > 1000) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002245 DSSERR("failed to set complexio power state to "
2246 "%d\n", state);
2247 return -ENODEV;
2248 }
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02002249 udelay(1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002250 }
2251
2252 return 0;
2253}
2254
Archit Taneja0c656222011-05-16 15:17:09 +05302255static unsigned dsi_get_line_buf_size(struct platform_device *dsidev)
2256{
2257 int val;
2258
2259 /* line buffer on OMAP3 is 1024 x 24bits */
2260 /* XXX: for some reason using full buffer size causes
2261 * considerable TX slowdown with update sizes that fill the
2262 * whole buffer */
2263 if (!dss_has_feature(FEAT_DSI_GNQ))
2264 return 1023 * 3;
2265
2266 val = REG_GET(dsidev, DSI_GNQ, 14, 12); /* VP1_LINE_BUFFER_SIZE */
2267
2268 switch (val) {
2269 case 1:
2270 return 512 * 3; /* 512x24 bits */
2271 case 2:
2272 return 682 * 3; /* 682x24 bits */
2273 case 3:
2274 return 853 * 3; /* 853x24 bits */
2275 case 4:
2276 return 1024 * 3; /* 1024x24 bits */
2277 case 5:
2278 return 1194 * 3; /* 1194x24 bits */
2279 case 6:
2280 return 1365 * 3; /* 1365x24 bits */
Tomi Valkeinen2ac80fb2012-08-22 16:00:47 +03002281 case 7:
2282 return 1920 * 3; /* 1920x24 bits */
Archit Taneja0c656222011-05-16 15:17:09 +05302283 default:
2284 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002285 return 0;
Archit Taneja0c656222011-05-16 15:17:09 +05302286 }
2287}
2288
Archit Taneja9e7e9372012-08-14 12:29:22 +05302289static int dsi_set_lane_config(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002290{
Tomi Valkeinen48368392011-10-13 11:22:39 +03002291 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2292 static const u8 offsets[] = { 0, 4, 8, 12, 16 };
2293 static const enum dsi_lane_function functions[] = {
2294 DSI_LANE_CLK,
2295 DSI_LANE_DATA1,
2296 DSI_LANE_DATA2,
2297 DSI_LANE_DATA3,
2298 DSI_LANE_DATA4,
2299 };
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002300 u32 r;
Tomi Valkeinen48368392011-10-13 11:22:39 +03002301 int i;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002302
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302303 r = dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG1);
Archit Taneja75d72472011-05-16 15:17:08 +05302304
Tomi Valkeinen48368392011-10-13 11:22:39 +03002305 for (i = 0; i < dsi->num_lanes_used; ++i) {
2306 unsigned offset = offsets[i];
2307 unsigned polarity, lane_number;
2308 unsigned t;
Archit Taneja75d72472011-05-16 15:17:08 +05302309
Tomi Valkeinen48368392011-10-13 11:22:39 +03002310 for (t = 0; t < dsi->num_lanes_supported; ++t)
2311 if (dsi->lanes[t].function == functions[i])
2312 break;
2313
2314 if (t == dsi->num_lanes_supported)
2315 return -EINVAL;
2316
2317 lane_number = t;
2318 polarity = dsi->lanes[t].polarity;
2319
2320 r = FLD_MOD(r, lane_number + 1, offset + 2, offset);
2321 r = FLD_MOD(r, polarity, offset + 3, offset + 3);
Archit Taneja75d72472011-05-16 15:17:08 +05302322 }
Tomi Valkeinen48368392011-10-13 11:22:39 +03002323
2324 /* clear the unused lanes */
2325 for (; i < dsi->num_lanes_supported; ++i) {
2326 unsigned offset = offsets[i];
2327
2328 r = FLD_MOD(r, 0, offset + 2, offset);
2329 r = FLD_MOD(r, 0, offset + 3, offset + 3);
2330 }
2331
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302332 dsi_write_reg(dsidev, DSI_COMPLEXIO_CFG1, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002333
Tomi Valkeinen48368392011-10-13 11:22:39 +03002334 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002335}
2336
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302337static inline unsigned ns2ddr(struct platform_device *dsidev, unsigned ns)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002338{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302339 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2340
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002341 /* convert time in ns to ddr ticks, rounding up */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302342 unsigned long ddr_clk = dsi->current_cinfo.clkin4ddr / 4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002343 return (ns * (ddr_clk / 1000 / 1000) + 999) / 1000;
2344}
2345
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302346static inline unsigned ddr2ns(struct platform_device *dsidev, unsigned ddr)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002347{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302348 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2349
2350 unsigned long ddr_clk = dsi->current_cinfo.clkin4ddr / 4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002351 return ddr * 1000 * 1000 / (ddr_clk / 1000);
2352}
2353
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302354static void dsi_cio_timings(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002355{
2356 u32 r;
2357 u32 ths_prepare, ths_prepare_ths_zero, ths_trail, ths_exit;
2358 u32 tlpx_half, tclk_trail, tclk_zero;
2359 u32 tclk_prepare;
2360
2361 /* calculate timings */
2362
2363 /* 1 * DDR_CLK = 2 * UI */
2364
2365 /* min 40ns + 4*UI max 85ns + 6*UI */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302366 ths_prepare = ns2ddr(dsidev, 70) + 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002367
2368 /* min 145ns + 10*UI */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302369 ths_prepare_ths_zero = ns2ddr(dsidev, 175) + 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002370
2371 /* min max(8*UI, 60ns+4*UI) */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302372 ths_trail = ns2ddr(dsidev, 60) + 5;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002373
2374 /* min 100ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302375 ths_exit = ns2ddr(dsidev, 145);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002376
2377 /* tlpx min 50n */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302378 tlpx_half = ns2ddr(dsidev, 25);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002379
2380 /* min 60ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302381 tclk_trail = ns2ddr(dsidev, 60) + 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002382
2383 /* min 38ns, max 95ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302384 tclk_prepare = ns2ddr(dsidev, 65);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002385
2386 /* min tclk-prepare + tclk-zero = 300ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302387 tclk_zero = ns2ddr(dsidev, 260);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002388
2389 DSSDBG("ths_prepare %u (%uns), ths_prepare_ths_zero %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302390 ths_prepare, ddr2ns(dsidev, ths_prepare),
2391 ths_prepare_ths_zero, ddr2ns(dsidev, ths_prepare_ths_zero));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002392 DSSDBG("ths_trail %u (%uns), ths_exit %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302393 ths_trail, ddr2ns(dsidev, ths_trail),
2394 ths_exit, ddr2ns(dsidev, ths_exit));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002395
2396 DSSDBG("tlpx_half %u (%uns), tclk_trail %u (%uns), "
2397 "tclk_zero %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302398 tlpx_half, ddr2ns(dsidev, tlpx_half),
2399 tclk_trail, ddr2ns(dsidev, tclk_trail),
2400 tclk_zero, ddr2ns(dsidev, tclk_zero));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002401 DSSDBG("tclk_prepare %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302402 tclk_prepare, ddr2ns(dsidev, tclk_prepare));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002403
2404 /* program timings */
2405
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302406 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002407 r = FLD_MOD(r, ths_prepare, 31, 24);
2408 r = FLD_MOD(r, ths_prepare_ths_zero, 23, 16);
2409 r = FLD_MOD(r, ths_trail, 15, 8);
2410 r = FLD_MOD(r, ths_exit, 7, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302411 dsi_write_reg(dsidev, DSI_DSIPHY_CFG0, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002412
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302413 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG1);
Tomi Valkeinene84dc1c2012-09-24 09:34:52 +03002414 r = FLD_MOD(r, tlpx_half, 20, 16);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002415 r = FLD_MOD(r, tclk_trail, 15, 8);
2416 r = FLD_MOD(r, tclk_zero, 7, 0);
Tomi Valkeinen77ccbfb2012-09-24 15:15:57 +03002417
2418 if (dss_has_feature(FEAT_DSI_PHY_DCC)) {
2419 r = FLD_MOD(r, 0, 21, 21); /* DCCEN = disable */
2420 r = FLD_MOD(r, 1, 22, 22); /* CLKINP_DIVBY2EN = enable */
2421 r = FLD_MOD(r, 1, 23, 23); /* CLKINP_SEL = enable */
2422 }
2423
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302424 dsi_write_reg(dsidev, DSI_DSIPHY_CFG1, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002425
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302426 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002427 r = FLD_MOD(r, tclk_prepare, 7, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302428 dsi_write_reg(dsidev, DSI_DSIPHY_CFG2, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002429}
2430
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002431/* lane masks have lane 0 at lsb. mask_p for positive lines, n for negative */
Archit Taneja9e7e9372012-08-14 12:29:22 +05302432static void dsi_cio_enable_lane_override(struct platform_device *dsidev,
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002433 unsigned mask_p, unsigned mask_n)
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002434{
Archit Taneja75d72472011-05-16 15:17:08 +05302435 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002436 int i;
2437 u32 l;
Tomi Valkeinend9820852011-10-12 15:05:59 +03002438 u8 lptxscp_start = dsi->num_lanes_supported == 3 ? 22 : 26;
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002439
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002440 l = 0;
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002441
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002442 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2443 unsigned p = dsi->lanes[i].polarity;
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002444
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002445 if (mask_p & (1 << i))
2446 l |= 1 << (i * 2 + (p ? 0 : 1));
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002447
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002448 if (mask_n & (1 << i))
2449 l |= 1 << (i * 2 + (p ? 1 : 0));
2450 }
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002451
2452 /*
2453 * Bits in REGLPTXSCPDAT4TO0DXDY:
2454 * 17: DY0 18: DX0
2455 * 19: DY1 20: DX1
2456 * 21: DY2 22: DX2
Archit Taneja75d72472011-05-16 15:17:08 +05302457 * 23: DY3 24: DX3
2458 * 25: DY4 26: DX4
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002459 */
2460
2461 /* Set the lane override configuration */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302462
2463 /* REGLPTXSCPDAT4TO0DXDY */
Archit Taneja75d72472011-05-16 15:17:08 +05302464 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, l, lptxscp_start, 17);
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002465
2466 /* Enable lane override */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302467
2468 /* ENLPTXSCPDAT */
2469 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 1, 27, 27);
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002470}
2471
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302472static void dsi_cio_disable_lane_override(struct platform_device *dsidev)
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002473{
2474 /* Disable lane override */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302475 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 0, 27, 27); /* ENLPTXSCPDAT */
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002476 /* Reset the lane override configuration */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302477 /* REGLPTXSCPDAT4TO0DXDY */
2478 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 0, 22, 17);
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002479}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002480
Archit Taneja9e7e9372012-08-14 12:29:22 +05302481static int dsi_cio_wait_tx_clk_esc_reset(struct platform_device *dsidev)
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002482{
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002483 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2484 int t, i;
2485 bool in_use[DSI_MAX_NR_LANES];
2486 static const u8 offsets_old[] = { 28, 27, 26 };
2487 static const u8 offsets_new[] = { 24, 25, 26, 27, 28 };
2488 const u8 *offsets;
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002489
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002490 if (dss_has_feature(FEAT_DSI_REVERSE_TXCLKESC))
2491 offsets = offsets_old;
2492 else
2493 offsets = offsets_new;
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002494
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002495 for (i = 0; i < dsi->num_lanes_supported; ++i)
2496 in_use[i] = dsi->lanes[i].function != DSI_LANE_UNUSED;
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002497
2498 t = 100000;
2499 while (true) {
2500 u32 l;
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002501 int ok;
2502
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302503 l = dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002504
2505 ok = 0;
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002506 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2507 if (!in_use[i] || (l & (1 << offsets[i])))
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002508 ok++;
2509 }
2510
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002511 if (ok == dsi->num_lanes_supported)
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002512 break;
2513
2514 if (--t == 0) {
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002515 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2516 if (!in_use[i] || (l & (1 << offsets[i])))
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002517 continue;
2518
2519 DSSERR("CIO TXCLKESC%d domain not coming " \
2520 "out of reset\n", i);
2521 }
2522 return -EIO;
2523 }
2524 }
2525
2526 return 0;
2527}
2528
Tomi Valkeinen85f17e82011-10-13 15:12:23 +03002529/* return bitmask of enabled lanes, lane0 being the lsb */
Archit Taneja9e7e9372012-08-14 12:29:22 +05302530static unsigned dsi_get_lane_mask(struct platform_device *dsidev)
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002531{
Tomi Valkeinen85f17e82011-10-13 15:12:23 +03002532 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2533 unsigned mask = 0;
2534 int i;
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002535
Tomi Valkeinen85f17e82011-10-13 15:12:23 +03002536 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2537 if (dsi->lanes[i].function != DSI_LANE_UNUSED)
2538 mask |= 1 << i;
2539 }
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002540
Tomi Valkeinen85f17e82011-10-13 15:12:23 +03002541 return mask;
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002542}
2543
Archit Taneja9e7e9372012-08-14 12:29:22 +05302544static int dsi_cio_init(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002545{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302546 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002547 int r;
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002548 u32 l;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002549
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +05302550 DSSDBG("DSI CIO init starts");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002551
Archit Taneja9e7e9372012-08-14 12:29:22 +05302552 r = dss_dsi_enable_pads(dsi->module_id, dsi_get_lane_mask(dsidev));
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002553 if (r)
2554 return r;
Tomi Valkeinend1f58572010-07-30 11:57:57 +03002555
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302556 dsi_enable_scp_clk(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002557
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002558 /* A dummy read using the SCP interface to any DSIPHY register is
2559 * required after DSIPHY reset to complete the reset of the DSI complex
2560 * I/O. */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302561 dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002562
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302563 if (wait_for_bit_change(dsidev, DSI_DSIPHY_CFG5, 30, 1) != 1) {
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002564 DSSERR("CIO SCP Clock domain not coming out of reset.\n");
2565 r = -EIO;
2566 goto err_scp_clk_dom;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002567 }
2568
Archit Taneja9e7e9372012-08-14 12:29:22 +05302569 r = dsi_set_lane_config(dsidev);
Tomi Valkeinen48368392011-10-13 11:22:39 +03002570 if (r)
2571 goto err_scp_clk_dom;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002572
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002573 /* set TX STOP MODE timer to maximum for this operation */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302574 l = dsi_read_reg(dsidev, DSI_TIMING1);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002575 l = FLD_MOD(l, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
2576 l = FLD_MOD(l, 1, 14, 14); /* STOP_STATE_X16_IO */
2577 l = FLD_MOD(l, 1, 13, 13); /* STOP_STATE_X4_IO */
2578 l = FLD_MOD(l, 0x1fff, 12, 0); /* STOP_STATE_COUNTER_IO */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302579 dsi_write_reg(dsidev, DSI_TIMING1, l);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002580
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302581 if (dsi->ulps_enabled) {
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002582 unsigned mask_p;
2583 int i;
Archit Taneja75d72472011-05-16 15:17:08 +05302584
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002585 DSSDBG("manual ulps exit\n");
2586
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002587 /* ULPS is exited by Mark-1 state for 1ms, followed by
2588 * stop state. DSS HW cannot do this via the normal
2589 * ULPS exit sequence, as after reset the DSS HW thinks
2590 * that we are not in ULPS mode, and refuses to send the
2591 * sequence. So we need to send the ULPS exit sequence
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002592 * manually by setting positive lines high and negative lines
2593 * low for 1ms.
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002594 */
2595
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002596 mask_p = 0;
Archit Taneja75d72472011-05-16 15:17:08 +05302597
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002598 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2599 if (dsi->lanes[i].function == DSI_LANE_UNUSED)
2600 continue;
2601 mask_p |= 1 << i;
2602 }
Archit Taneja75d72472011-05-16 15:17:08 +05302603
Archit Taneja9e7e9372012-08-14 12:29:22 +05302604 dsi_cio_enable_lane_override(dsidev, mask_p, 0);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002605 }
2606
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302607 r = dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_ON);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002608 if (r)
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002609 goto err_cio_pwr;
2610
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302611 if (wait_for_bit_change(dsidev, DSI_COMPLEXIO_CFG1, 29, 1) != 1) {
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002612 DSSERR("CIO PWR clock domain not coming out of reset.\n");
2613 r = -ENODEV;
2614 goto err_cio_pwr_dom;
2615 }
2616
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302617 dsi_if_enable(dsidev, true);
2618 dsi_if_enable(dsidev, false);
2619 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 1, 20, 20); /* LP_CLK_ENABLE */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002620
Archit Taneja9e7e9372012-08-14 12:29:22 +05302621 r = dsi_cio_wait_tx_clk_esc_reset(dsidev);
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002622 if (r)
2623 goto err_tx_clk_esc_rst;
2624
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302625 if (dsi->ulps_enabled) {
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002626 /* Keep Mark-1 state for 1ms (as per DSI spec) */
2627 ktime_t wait = ns_to_ktime(1000 * 1000);
2628 set_current_state(TASK_UNINTERRUPTIBLE);
2629 schedule_hrtimeout(&wait, HRTIMER_MODE_REL);
2630
2631 /* Disable the override. The lanes should be set to Mark-11
2632 * state by the HW */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302633 dsi_cio_disable_lane_override(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002634 }
2635
2636 /* FORCE_TX_STOP_MODE_IO */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302637 REG_FLD_MOD(dsidev, DSI_TIMING1, 0, 15, 15);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002638
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302639 dsi_cio_timings(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002640
Archit Tanejadca2b152012-08-16 18:02:00 +05302641 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Archit Taneja8af6ff02011-09-05 16:48:27 +05302642 /* DDR_CLK_ALWAYS_ON */
2643 REG_FLD_MOD(dsidev, DSI_CLK_CTRL,
Archit Taneja0b3ffe32012-08-13 22:13:39 +05302644 dsi->vm_timings.ddr_clk_always_on, 13, 13);
Archit Taneja8af6ff02011-09-05 16:48:27 +05302645 }
2646
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302647 dsi->ulps_enabled = false;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002648
2649 DSSDBG("CIO init done\n");
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002650
2651 return 0;
2652
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002653err_tx_clk_esc_rst:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302654 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 20, 20); /* LP_CLK_ENABLE */
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002655err_cio_pwr_dom:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302656 dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_OFF);
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002657err_cio_pwr:
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302658 if (dsi->ulps_enabled)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302659 dsi_cio_disable_lane_override(dsidev);
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002660err_scp_clk_dom:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302661 dsi_disable_scp_clk(dsidev);
Archit Taneja9e7e9372012-08-14 12:29:22 +05302662 dss_dsi_disable_pads(dsi->module_id, dsi_get_lane_mask(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002663 return r;
2664}
2665
Archit Taneja9e7e9372012-08-14 12:29:22 +05302666static void dsi_cio_uninit(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002667{
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02002668 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302669
Archit Taneja8af6ff02011-09-05 16:48:27 +05302670 /* DDR_CLK_ALWAYS_ON */
2671 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 13, 13);
2672
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302673 dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_OFF);
2674 dsi_disable_scp_clk(dsidev);
Archit Taneja9e7e9372012-08-14 12:29:22 +05302675 dss_dsi_disable_pads(dsi->module_id, dsi_get_lane_mask(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002676}
2677
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302678static void dsi_config_tx_fifo(struct platform_device *dsidev,
2679 enum fifo_size size1, enum fifo_size size2,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002680 enum fifo_size size3, enum fifo_size size4)
2681{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302682 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002683 u32 r = 0;
2684 int add = 0;
2685 int i;
2686
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302687 dsi->vc[0].fifo_size = size1;
2688 dsi->vc[1].fifo_size = size2;
2689 dsi->vc[2].fifo_size = size3;
2690 dsi->vc[3].fifo_size = size4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002691
2692 for (i = 0; i < 4; i++) {
2693 u8 v;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302694 int size = dsi->vc[i].fifo_size;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002695
2696 if (add + size > 4) {
2697 DSSERR("Illegal FIFO configuration\n");
2698 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002699 return;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002700 }
2701
2702 v = FLD_VAL(add, 2, 0) | FLD_VAL(size, 7, 4);
2703 r |= v << (8 * i);
2704 /*DSSDBG("TX FIFO vc %d: size %d, add %d\n", i, size, add); */
2705 add += size;
2706 }
2707
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302708 dsi_write_reg(dsidev, DSI_TX_FIFO_VC_SIZE, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002709}
2710
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302711static void dsi_config_rx_fifo(struct platform_device *dsidev,
2712 enum fifo_size size1, enum fifo_size size2,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002713 enum fifo_size size3, enum fifo_size size4)
2714{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302715 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002716 u32 r = 0;
2717 int add = 0;
2718 int i;
2719
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302720 dsi->vc[0].fifo_size = size1;
2721 dsi->vc[1].fifo_size = size2;
2722 dsi->vc[2].fifo_size = size3;
2723 dsi->vc[3].fifo_size = size4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002724
2725 for (i = 0; i < 4; i++) {
2726 u8 v;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302727 int size = dsi->vc[i].fifo_size;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002728
2729 if (add + size > 4) {
2730 DSSERR("Illegal FIFO configuration\n");
2731 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002732 return;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002733 }
2734
2735 v = FLD_VAL(add, 2, 0) | FLD_VAL(size, 7, 4);
2736 r |= v << (8 * i);
2737 /*DSSDBG("RX FIFO vc %d: size %d, add %d\n", i, size, add); */
2738 add += size;
2739 }
2740
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302741 dsi_write_reg(dsidev, DSI_RX_FIFO_VC_SIZE, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002742}
2743
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302744static int dsi_force_tx_stop_mode_io(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002745{
2746 u32 r;
2747
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302748 r = dsi_read_reg(dsidev, DSI_TIMING1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002749 r = FLD_MOD(r, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302750 dsi_write_reg(dsidev, DSI_TIMING1, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002751
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302752 if (wait_for_bit_change(dsidev, DSI_TIMING1, 15, 0) != 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002753 DSSERR("TX_STOP bit not going down\n");
2754 return -EIO;
2755 }
2756
2757 return 0;
2758}
2759
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302760static bool dsi_vc_is_enabled(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002761{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302762 return REG_GET(dsidev, DSI_VC_CTRL(channel), 0, 0);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002763}
2764
2765static void dsi_packet_sent_handler_vp(void *data, u32 mask)
2766{
Archit Taneja2e868db2011-05-12 17:26:28 +05302767 struct dsi_packet_sent_handler_data *vp_data =
2768 (struct dsi_packet_sent_handler_data *) data;
2769 struct dsi_data *dsi = dsi_get_dsidrv_data(vp_data->dsidev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302770 const int channel = dsi->update_channel;
2771 u8 bit = dsi->te_enabled ? 30 : 31;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002772
Archit Taneja2e868db2011-05-12 17:26:28 +05302773 if (REG_GET(vp_data->dsidev, DSI_VC_TE(channel), bit, bit) == 0)
2774 complete(vp_data->completion);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002775}
2776
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302777static int dsi_sync_vc_vp(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002778{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302779 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja2e868db2011-05-12 17:26:28 +05302780 DECLARE_COMPLETION_ONSTACK(completion);
2781 struct dsi_packet_sent_handler_data vp_data = { dsidev, &completion };
Archit Tanejacf398fb2011-03-23 09:59:34 +00002782 int r = 0;
2783 u8 bit;
2784
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302785 bit = dsi->te_enabled ? 30 : 31;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002786
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302787 r = dsi_register_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp,
Archit Taneja2e868db2011-05-12 17:26:28 +05302788 &vp_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002789 if (r)
2790 goto err0;
2791
2792 /* Wait for completion only if TE_EN/TE_START is still set */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302793 if (REG_GET(dsidev, DSI_VC_TE(channel), bit, bit)) {
Archit Tanejacf398fb2011-03-23 09:59:34 +00002794 if (wait_for_completion_timeout(&completion,
2795 msecs_to_jiffies(10)) == 0) {
2796 DSSERR("Failed to complete previous frame transfer\n");
2797 r = -EIO;
2798 goto err1;
2799 }
2800 }
2801
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302802 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp,
Archit Taneja2e868db2011-05-12 17:26:28 +05302803 &vp_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002804
2805 return 0;
2806err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302807 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp,
Archit Taneja2e868db2011-05-12 17:26:28 +05302808 &vp_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002809err0:
2810 return r;
2811}
2812
2813static void dsi_packet_sent_handler_l4(void *data, u32 mask)
2814{
Archit Taneja2e868db2011-05-12 17:26:28 +05302815 struct dsi_packet_sent_handler_data *l4_data =
2816 (struct dsi_packet_sent_handler_data *) data;
2817 struct dsi_data *dsi = dsi_get_dsidrv_data(l4_data->dsidev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302818 const int channel = dsi->update_channel;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002819
Archit Taneja2e868db2011-05-12 17:26:28 +05302820 if (REG_GET(l4_data->dsidev, DSI_VC_CTRL(channel), 5, 5) == 0)
2821 complete(l4_data->completion);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002822}
2823
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302824static int dsi_sync_vc_l4(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002825{
Archit Taneja2e868db2011-05-12 17:26:28 +05302826 DECLARE_COMPLETION_ONSTACK(completion);
2827 struct dsi_packet_sent_handler_data l4_data = { dsidev, &completion };
Archit Tanejacf398fb2011-03-23 09:59:34 +00002828 int r = 0;
2829
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302830 r = dsi_register_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4,
Archit Taneja2e868db2011-05-12 17:26:28 +05302831 &l4_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002832 if (r)
2833 goto err0;
2834
2835 /* Wait for completion only if TX_FIFO_NOT_EMPTY is still set */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302836 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 5, 5)) {
Archit Tanejacf398fb2011-03-23 09:59:34 +00002837 if (wait_for_completion_timeout(&completion,
2838 msecs_to_jiffies(10)) == 0) {
2839 DSSERR("Failed to complete previous l4 transfer\n");
2840 r = -EIO;
2841 goto err1;
2842 }
2843 }
2844
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302845 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4,
Archit Taneja2e868db2011-05-12 17:26:28 +05302846 &l4_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002847
2848 return 0;
2849err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302850 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4,
Archit Taneja2e868db2011-05-12 17:26:28 +05302851 &l4_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002852err0:
2853 return r;
2854}
2855
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302856static int dsi_sync_vc(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002857{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302858 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2859
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302860 WARN_ON(!dsi_bus_is_locked(dsidev));
Archit Tanejacf398fb2011-03-23 09:59:34 +00002861
2862 WARN_ON(in_interrupt());
2863
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302864 if (!dsi_vc_is_enabled(dsidev, channel))
Archit Tanejacf398fb2011-03-23 09:59:34 +00002865 return 0;
2866
Archit Tanejad6049142011-08-22 11:58:08 +05302867 switch (dsi->vc[channel].source) {
2868 case DSI_VC_SOURCE_VP:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302869 return dsi_sync_vc_vp(dsidev, channel);
Archit Tanejad6049142011-08-22 11:58:08 +05302870 case DSI_VC_SOURCE_L4:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302871 return dsi_sync_vc_l4(dsidev, channel);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002872 default:
2873 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002874 return -EINVAL;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002875 }
2876}
2877
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302878static int dsi_vc_enable(struct platform_device *dsidev, int channel,
2879 bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002880{
Tomi Valkeinen446f7bf2010-01-11 16:12:31 +02002881 DSSDBG("dsi_vc_enable channel %d, enable %d\n",
2882 channel, enable);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002883
2884 enable = enable ? 1 : 0;
2885
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302886 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), enable, 0, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002887
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302888 if (wait_for_bit_change(dsidev, DSI_VC_CTRL(channel),
2889 0, enable) != enable) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002890 DSSERR("Failed to set dsi_vc_enable to %d\n", enable);
2891 return -EIO;
2892 }
2893
2894 return 0;
2895}
2896
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302897static void dsi_vc_initial_config(struct platform_device *dsidev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002898{
Tomi Valkeinen2c1a3ea2013-02-22 13:42:59 +02002899 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002900 u32 r;
2901
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +05302902 DSSDBG("Initial config of virtual channel %d", channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002903
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302904 r = dsi_read_reg(dsidev, DSI_VC_CTRL(channel));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002905
2906 if (FLD_GET(r, 15, 15)) /* VC_BUSY */
2907 DSSERR("VC(%d) busy when trying to configure it!\n",
2908 channel);
2909
2910 r = FLD_MOD(r, 0, 1, 1); /* SOURCE, 0 = L4 */
2911 r = FLD_MOD(r, 0, 2, 2); /* BTA_SHORT_EN */
2912 r = FLD_MOD(r, 0, 3, 3); /* BTA_LONG_EN */
2913 r = FLD_MOD(r, 0, 4, 4); /* MODE, 0 = command */
2914 r = FLD_MOD(r, 1, 7, 7); /* CS_TX_EN */
2915 r = FLD_MOD(r, 1, 8, 8); /* ECC_TX_EN */
2916 r = FLD_MOD(r, 0, 9, 9); /* MODE_SPEED, high speed on/off */
Archit Taneja9613c022011-03-22 06:33:36 -05002917 if (dss_has_feature(FEAT_DSI_VC_OCP_WIDTH))
2918 r = FLD_MOD(r, 3, 11, 10); /* OCP_WIDTH = 32 bit */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002919
2920 r = FLD_MOD(r, 4, 29, 27); /* DMA_RX_REQ_NB = no dma */
2921 r = FLD_MOD(r, 4, 23, 21); /* DMA_TX_REQ_NB = no dma */
2922
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302923 dsi_write_reg(dsidev, DSI_VC_CTRL(channel), r);
Tomi Valkeinen2c1a3ea2013-02-22 13:42:59 +02002924
2925 dsi->vc[channel].source = DSI_VC_SOURCE_L4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002926}
2927
Archit Tanejad6049142011-08-22 11:58:08 +05302928static int dsi_vc_config_source(struct platform_device *dsidev, int channel,
2929 enum dsi_vc_source source)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002930{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302931 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2932
Archit Tanejad6049142011-08-22 11:58:08 +05302933 if (dsi->vc[channel].source == source)
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002934 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002935
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +05302936 DSSDBG("Source config of virtual channel %d", channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002937
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302938 dsi_sync_vc(dsidev, channel);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002939
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302940 dsi_vc_enable(dsidev, channel, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002941
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002942 /* VC_BUSY */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302943 if (wait_for_bit_change(dsidev, DSI_VC_CTRL(channel), 15, 0) != 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002944 DSSERR("vc(%d) busy when trying to config for VP\n", channel);
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002945 return -EIO;
2946 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002947
Archit Tanejad6049142011-08-22 11:58:08 +05302948 /* SOURCE, 0 = L4, 1 = video port */
2949 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), source, 1, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002950
Archit Taneja9613c022011-03-22 06:33:36 -05002951 /* DCS_CMD_ENABLE */
Archit Tanejad6049142011-08-22 11:58:08 +05302952 if (dss_has_feature(FEAT_DSI_DCS_CMD_CONFIG_VC)) {
2953 bool enable = source == DSI_VC_SOURCE_VP;
2954 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), enable, 30, 30);
2955 }
Archit Taneja9613c022011-03-22 06:33:36 -05002956
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302957 dsi_vc_enable(dsidev, channel, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002958
Archit Tanejad6049142011-08-22 11:58:08 +05302959 dsi->vc[channel].source = source;
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002960
2961 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002962}
2963
Archit Taneja1ffefe72011-05-12 17:26:24 +05302964void omapdss_dsi_vc_enable_hs(struct omap_dss_device *dssdev, int channel,
2965 bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002966{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302967 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Taneja0b3ffe32012-08-13 22:13:39 +05302968 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302969
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002970 DSSDBG("dsi_vc_enable_hs(%d, %d)\n", channel, enable);
2971
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302972 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen61140c92010-01-12 16:00:30 +02002973
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302974 dsi_vc_enable(dsidev, channel, 0);
2975 dsi_if_enable(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002976
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302977 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), enable, 9, 9);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002978
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302979 dsi_vc_enable(dsidev, channel, 1);
2980 dsi_if_enable(dsidev, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002981
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302982 dsi_force_tx_stop_mode_io(dsidev);
Archit Taneja8af6ff02011-09-05 16:48:27 +05302983
2984 /* start the DDR clock by sending a NULL packet */
Archit Taneja0b3ffe32012-08-13 22:13:39 +05302985 if (dsi->vm_timings.ddr_clk_always_on && enable)
Archit Taneja8af6ff02011-09-05 16:48:27 +05302986 dsi_vc_send_null(dssdev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002987}
Tomi Valkeinen61140c92010-01-12 16:00:30 +02002988EXPORT_SYMBOL(omapdss_dsi_vc_enable_hs);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002989
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302990static void dsi_vc_flush_long_data(struct platform_device *dsidev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002991{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302992 while (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002993 u32 val;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302994 val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002995 DSSDBG("\t\tb1 %#02x b2 %#02x b3 %#02x b4 %#02x\n",
2996 (val >> 0) & 0xff,
2997 (val >> 8) & 0xff,
2998 (val >> 16) & 0xff,
2999 (val >> 24) & 0xff);
3000 }
3001}
3002
3003static void dsi_show_rx_ack_with_err(u16 err)
3004{
3005 DSSERR("\tACK with ERROR (%#x):\n", err);
3006 if (err & (1 << 0))
3007 DSSERR("\t\tSoT Error\n");
3008 if (err & (1 << 1))
3009 DSSERR("\t\tSoT Sync Error\n");
3010 if (err & (1 << 2))
3011 DSSERR("\t\tEoT Sync Error\n");
3012 if (err & (1 << 3))
3013 DSSERR("\t\tEscape Mode Entry Command Error\n");
3014 if (err & (1 << 4))
3015 DSSERR("\t\tLP Transmit Sync Error\n");
3016 if (err & (1 << 5))
3017 DSSERR("\t\tHS Receive Timeout Error\n");
3018 if (err & (1 << 6))
3019 DSSERR("\t\tFalse Control Error\n");
3020 if (err & (1 << 7))
3021 DSSERR("\t\t(reserved7)\n");
3022 if (err & (1 << 8))
3023 DSSERR("\t\tECC Error, single-bit (corrected)\n");
3024 if (err & (1 << 9))
3025 DSSERR("\t\tECC Error, multi-bit (not corrected)\n");
3026 if (err & (1 << 10))
3027 DSSERR("\t\tChecksum Error\n");
3028 if (err & (1 << 11))
3029 DSSERR("\t\tData type not recognized\n");
3030 if (err & (1 << 12))
3031 DSSERR("\t\tInvalid VC ID\n");
3032 if (err & (1 << 13))
3033 DSSERR("\t\tInvalid Transmission Length\n");
3034 if (err & (1 << 14))
3035 DSSERR("\t\t(reserved14)\n");
3036 if (err & (1 << 15))
3037 DSSERR("\t\tDSI Protocol Violation\n");
3038}
3039
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303040static u16 dsi_vc_flush_receive_data(struct platform_device *dsidev,
3041 int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003042{
3043 /* RX_FIFO_NOT_EMPTY */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303044 while (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003045 u32 val;
3046 u8 dt;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303047 val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel));
Tomi Valkeinen86a78672010-03-16 16:19:06 +02003048 DSSERR("\trawval %#08x\n", val);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003049 dt = FLD_GET(val, 5, 0);
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303050 if (dt == MIPI_DSI_RX_ACKNOWLEDGE_AND_ERROR_REPORT) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003051 u16 err = FLD_GET(val, 23, 8);
3052 dsi_show_rx_ack_with_err(err);
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303053 } else if (dt == MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_1BYTE) {
Tomi Valkeinen86a78672010-03-16 16:19:06 +02003054 DSSERR("\tDCS short response, 1 byte: %#x\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003055 FLD_GET(val, 23, 8));
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303056 } else if (dt == MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_2BYTE) {
Tomi Valkeinen86a78672010-03-16 16:19:06 +02003057 DSSERR("\tDCS short response, 2 byte: %#x\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003058 FLD_GET(val, 23, 8));
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303059 } else if (dt == MIPI_DSI_RX_DCS_LONG_READ_RESPONSE) {
Tomi Valkeinen86a78672010-03-16 16:19:06 +02003060 DSSERR("\tDCS long response, len %d\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003061 FLD_GET(val, 23, 8));
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303062 dsi_vc_flush_long_data(dsidev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003063 } else {
3064 DSSERR("\tunknown datatype 0x%02x\n", dt);
3065 }
3066 }
3067 return 0;
3068}
3069
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303070static int dsi_vc_send_bta(struct platform_device *dsidev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003071{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303072 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
3073
3074 if (dsi->debug_write || dsi->debug_read)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003075 DSSDBG("dsi_vc_send_bta %d\n", channel);
3076
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303077 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003078
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303079 /* RX_FIFO_NOT_EMPTY */
3080 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003081 DSSERR("rx fifo not empty when sending BTA, dumping data:\n");
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303082 dsi_vc_flush_receive_data(dsidev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003083 }
3084
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303085 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 1, 6, 6); /* BTA_EN */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003086
Tomi Valkeinen968f8e92011-10-12 10:13:14 +03003087 /* flush posted write */
3088 dsi_read_reg(dsidev, DSI_VC_CTRL(channel));
3089
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003090 return 0;
3091}
3092
Archit Taneja1ffefe72011-05-12 17:26:24 +05303093int dsi_vc_send_bta_sync(struct omap_dss_device *dssdev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003094{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303095 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02003096 DECLARE_COMPLETION_ONSTACK(completion);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003097 int r = 0;
3098 u32 err;
3099
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303100 r = dsi_register_isr_vc(dsidev, channel, dsi_completion_handler,
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02003101 &completion, DSI_VC_IRQ_BTA);
3102 if (r)
3103 goto err0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003104
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303105 r = dsi_register_isr(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03003106 DSI_IRQ_ERROR_MASK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003107 if (r)
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02003108 goto err1;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003109
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303110 r = dsi_vc_send_bta(dsidev, channel);
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03003111 if (r)
3112 goto err2;
3113
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02003114 if (wait_for_completion_timeout(&completion,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003115 msecs_to_jiffies(500)) == 0) {
3116 DSSERR("Failed to receive BTA\n");
3117 r = -EIO;
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03003118 goto err2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003119 }
3120
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303121 err = dsi_get_errors(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003122 if (err) {
3123 DSSERR("Error while sending BTA: %x\n", err);
3124 r = -EIO;
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03003125 goto err2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003126 }
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03003127err2:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303128 dsi_unregister_isr(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03003129 DSI_IRQ_ERROR_MASK);
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02003130err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303131 dsi_unregister_isr_vc(dsidev, channel, dsi_completion_handler,
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02003132 &completion, DSI_VC_IRQ_BTA);
3133err0:
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003134 return r;
3135}
3136EXPORT_SYMBOL(dsi_vc_send_bta_sync);
3137
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303138static inline void dsi_vc_write_long_header(struct platform_device *dsidev,
3139 int channel, u8 data_type, u16 len, u8 ecc)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003140{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303141 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003142 u32 val;
3143 u8 data_id;
3144
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303145 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003146
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303147 data_id = data_type | dsi->vc[channel].vc_id << 6;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003148
3149 val = FLD_VAL(data_id, 7, 0) | FLD_VAL(len, 23, 8) |
3150 FLD_VAL(ecc, 31, 24);
3151
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303152 dsi_write_reg(dsidev, DSI_VC_LONG_PACKET_HEADER(channel), val);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003153}
3154
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303155static inline void dsi_vc_write_long_payload(struct platform_device *dsidev,
3156 int channel, u8 b1, u8 b2, u8 b3, u8 b4)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003157{
3158 u32 val;
3159
3160 val = b4 << 24 | b3 << 16 | b2 << 8 | b1 << 0;
3161
3162/* DSSDBG("\twriting %02x, %02x, %02x, %02x (%#010x)\n",
3163 b1, b2, b3, b4, val); */
3164
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303165 dsi_write_reg(dsidev, DSI_VC_LONG_PACKET_PAYLOAD(channel), val);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003166}
3167
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303168static int dsi_vc_send_long(struct platform_device *dsidev, int channel,
3169 u8 data_type, u8 *data, u16 len, u8 ecc)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003170{
3171 /*u32 val; */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303172 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003173 int i;
3174 u8 *p;
3175 int r = 0;
3176 u8 b1, b2, b3, b4;
3177
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303178 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003179 DSSDBG("dsi_vc_send_long, %d bytes\n", len);
3180
3181 /* len + header */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303182 if (dsi->vc[channel].fifo_size * 32 * 4 < len + 4) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003183 DSSERR("unable to send long packet: packet too long.\n");
3184 return -EINVAL;
3185 }
3186
Archit Tanejad6049142011-08-22 11:58:08 +05303187 dsi_vc_config_source(dsidev, channel, DSI_VC_SOURCE_L4);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003188
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303189 dsi_vc_write_long_header(dsidev, channel, data_type, len, ecc);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003190
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003191 p = data;
3192 for (i = 0; i < len >> 2; i++) {
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303193 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003194 DSSDBG("\tsending full packet %d\n", i);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003195
3196 b1 = *p++;
3197 b2 = *p++;
3198 b3 = *p++;
3199 b4 = *p++;
3200
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303201 dsi_vc_write_long_payload(dsidev, channel, b1, b2, b3, b4);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003202 }
3203
3204 i = len % 4;
3205 if (i) {
3206 b1 = 0; b2 = 0; b3 = 0;
3207
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303208 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003209 DSSDBG("\tsending remainder bytes %d\n", i);
3210
3211 switch (i) {
3212 case 3:
3213 b1 = *p++;
3214 b2 = *p++;
3215 b3 = *p++;
3216 break;
3217 case 2:
3218 b1 = *p++;
3219 b2 = *p++;
3220 break;
3221 case 1:
3222 b1 = *p++;
3223 break;
3224 }
3225
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303226 dsi_vc_write_long_payload(dsidev, channel, b1, b2, b3, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003227 }
3228
3229 return r;
3230}
3231
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303232static int dsi_vc_send_short(struct platform_device *dsidev, int channel,
3233 u8 data_type, u16 data, u8 ecc)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003234{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303235 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003236 u32 r;
3237 u8 data_id;
3238
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303239 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003240
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303241 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003242 DSSDBG("dsi_vc_send_short(ch%d, dt %#x, b1 %#x, b2 %#x)\n",
3243 channel,
3244 data_type, data & 0xff, (data >> 8) & 0xff);
3245
Archit Tanejad6049142011-08-22 11:58:08 +05303246 dsi_vc_config_source(dsidev, channel, DSI_VC_SOURCE_L4);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003247
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303248 if (FLD_GET(dsi_read_reg(dsidev, DSI_VC_CTRL(channel)), 16, 16)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003249 DSSERR("ERROR FIFO FULL, aborting transfer\n");
3250 return -EINVAL;
3251 }
3252
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303253 data_id = data_type | dsi->vc[channel].vc_id << 6;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003254
3255 r = (data_id << 0) | (data << 8) | (ecc << 24);
3256
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303257 dsi_write_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel), r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003258
3259 return 0;
3260}
3261
Archit Taneja1ffefe72011-05-12 17:26:24 +05303262int dsi_vc_send_null(struct omap_dss_device *dssdev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003263{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303264 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303265
Archit Taneja18b7d092011-09-05 17:01:08 +05303266 return dsi_vc_send_long(dsidev, channel, MIPI_DSI_NULL_PACKET, NULL,
3267 0, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003268}
3269EXPORT_SYMBOL(dsi_vc_send_null);
3270
Archit Taneja9e7e9372012-08-14 12:29:22 +05303271static int dsi_vc_write_nosync_common(struct platform_device *dsidev,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303272 int channel, u8 *data, int len, enum dss_dsi_content_type type)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003273{
3274 int r;
3275
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303276 if (len == 0) {
3277 BUG_ON(type == DSS_DSI_CONTENT_DCS);
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303278 r = dsi_vc_send_short(dsidev, channel,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303279 MIPI_DSI_GENERIC_SHORT_WRITE_0_PARAM, 0, 0);
3280 } else if (len == 1) {
3281 r = dsi_vc_send_short(dsidev, channel,
3282 type == DSS_DSI_CONTENT_GENERIC ?
3283 MIPI_DSI_GENERIC_SHORT_WRITE_1_PARAM :
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303284 MIPI_DSI_DCS_SHORT_WRITE, data[0], 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003285 } else if (len == 2) {
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303286 r = dsi_vc_send_short(dsidev, channel,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303287 type == DSS_DSI_CONTENT_GENERIC ?
3288 MIPI_DSI_GENERIC_SHORT_WRITE_2_PARAM :
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303289 MIPI_DSI_DCS_SHORT_WRITE_PARAM,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003290 data[0] | (data[1] << 8), 0);
3291 } else {
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303292 r = dsi_vc_send_long(dsidev, channel,
3293 type == DSS_DSI_CONTENT_GENERIC ?
3294 MIPI_DSI_GENERIC_LONG_WRITE :
3295 MIPI_DSI_DCS_LONG_WRITE, data, len, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003296 }
3297
3298 return r;
3299}
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303300
3301int dsi_vc_dcs_write_nosync(struct omap_dss_device *dssdev, int channel,
3302 u8 *data, int len)
3303{
Archit Taneja9e7e9372012-08-14 12:29:22 +05303304 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3305
3306 return dsi_vc_write_nosync_common(dsidev, channel, data, len,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303307 DSS_DSI_CONTENT_DCS);
3308}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003309EXPORT_SYMBOL(dsi_vc_dcs_write_nosync);
3310
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303311int dsi_vc_generic_write_nosync(struct omap_dss_device *dssdev, int channel,
3312 u8 *data, int len)
3313{
Archit Taneja9e7e9372012-08-14 12:29:22 +05303314 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3315
3316 return dsi_vc_write_nosync_common(dsidev, channel, data, len,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303317 DSS_DSI_CONTENT_GENERIC);
3318}
3319EXPORT_SYMBOL(dsi_vc_generic_write_nosync);
3320
3321static int dsi_vc_write_common(struct omap_dss_device *dssdev, int channel,
3322 u8 *data, int len, enum dss_dsi_content_type type)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003323{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303324 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003325 int r;
3326
Archit Taneja9e7e9372012-08-14 12:29:22 +05303327 r = dsi_vc_write_nosync_common(dsidev, channel, data, len, type);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003328 if (r)
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003329 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003330
Archit Taneja1ffefe72011-05-12 17:26:24 +05303331 r = dsi_vc_send_bta_sync(dssdev, channel);
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003332 if (r)
3333 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003334
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303335 /* RX_FIFO_NOT_EMPTY */
3336 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinenb63ac1e2010-04-09 13:20:57 +03003337 DSSERR("rx fifo not empty after write, dumping data:\n");
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303338 dsi_vc_flush_receive_data(dsidev, channel);
Tomi Valkeinenb63ac1e2010-04-09 13:20:57 +03003339 r = -EIO;
3340 goto err;
3341 }
3342
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003343 return 0;
3344err:
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303345 DSSERR("dsi_vc_write_common(ch %d, cmd 0x%02x, len %d) failed\n",
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003346 channel, data[0], len);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003347 return r;
3348}
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303349
3350int dsi_vc_dcs_write(struct omap_dss_device *dssdev, int channel, u8 *data,
3351 int len)
3352{
3353 return dsi_vc_write_common(dssdev, channel, data, len,
3354 DSS_DSI_CONTENT_DCS);
3355}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003356EXPORT_SYMBOL(dsi_vc_dcs_write);
3357
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303358int dsi_vc_generic_write(struct omap_dss_device *dssdev, int channel, u8 *data,
3359 int len)
3360{
3361 return dsi_vc_write_common(dssdev, channel, data, len,
3362 DSS_DSI_CONTENT_GENERIC);
3363}
3364EXPORT_SYMBOL(dsi_vc_generic_write);
3365
Archit Taneja1ffefe72011-05-12 17:26:24 +05303366int dsi_vc_dcs_write_0(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd)
Tomi Valkeinen828c48f2009-12-16 14:53:15 +02003367{
Archit Taneja1ffefe72011-05-12 17:26:24 +05303368 return dsi_vc_dcs_write(dssdev, channel, &dcs_cmd, 1);
Tomi Valkeinen828c48f2009-12-16 14:53:15 +02003369}
3370EXPORT_SYMBOL(dsi_vc_dcs_write_0);
3371
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303372int dsi_vc_generic_write_0(struct omap_dss_device *dssdev, int channel)
3373{
3374 return dsi_vc_generic_write(dssdev, channel, NULL, 0);
3375}
3376EXPORT_SYMBOL(dsi_vc_generic_write_0);
3377
Archit Taneja1ffefe72011-05-12 17:26:24 +05303378int dsi_vc_dcs_write_1(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd,
3379 u8 param)
Tomi Valkeinen828c48f2009-12-16 14:53:15 +02003380{
3381 u8 buf[2];
3382 buf[0] = dcs_cmd;
3383 buf[1] = param;
Archit Taneja1ffefe72011-05-12 17:26:24 +05303384 return dsi_vc_dcs_write(dssdev, channel, buf, 2);
Tomi Valkeinen828c48f2009-12-16 14:53:15 +02003385}
3386EXPORT_SYMBOL(dsi_vc_dcs_write_1);
3387
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303388int dsi_vc_generic_write_1(struct omap_dss_device *dssdev, int channel,
3389 u8 param)
3390{
3391 return dsi_vc_generic_write(dssdev, channel, &param, 1);
3392}
3393EXPORT_SYMBOL(dsi_vc_generic_write_1);
3394
3395int dsi_vc_generic_write_2(struct omap_dss_device *dssdev, int channel,
3396 u8 param1, u8 param2)
3397{
3398 u8 buf[2];
3399 buf[0] = param1;
3400 buf[1] = param2;
3401 return dsi_vc_generic_write(dssdev, channel, buf, 2);
3402}
3403EXPORT_SYMBOL(dsi_vc_generic_write_2);
3404
Archit Taneja9e7e9372012-08-14 12:29:22 +05303405static int dsi_vc_dcs_send_read_request(struct platform_device *dsidev,
Archit Tanejab8509752011-08-30 15:48:23 +05303406 int channel, u8 dcs_cmd)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003407{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303408 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejab8509752011-08-30 15:48:23 +05303409 int r;
3410
3411 if (dsi->debug_read)
3412 DSSDBG("dsi_vc_dcs_send_read_request(ch%d, dcs_cmd %x)\n",
3413 channel, dcs_cmd);
3414
3415 r = dsi_vc_send_short(dsidev, channel, MIPI_DSI_DCS_READ, dcs_cmd, 0);
3416 if (r) {
3417 DSSERR("dsi_vc_dcs_send_read_request(ch %d, cmd 0x%02x)"
3418 " failed\n", channel, dcs_cmd);
3419 return r;
3420 }
3421
3422 return 0;
3423}
3424
Archit Taneja9e7e9372012-08-14 12:29:22 +05303425static int dsi_vc_generic_send_read_request(struct platform_device *dsidev,
Archit Tanejab3b89c02011-08-30 16:07:39 +05303426 int channel, u8 *reqdata, int reqlen)
3427{
Archit Tanejab3b89c02011-08-30 16:07:39 +05303428 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
3429 u16 data;
3430 u8 data_type;
3431 int r;
3432
3433 if (dsi->debug_read)
3434 DSSDBG("dsi_vc_generic_send_read_request(ch %d, reqlen %d)\n",
3435 channel, reqlen);
3436
3437 if (reqlen == 0) {
3438 data_type = MIPI_DSI_GENERIC_READ_REQUEST_0_PARAM;
3439 data = 0;
3440 } else if (reqlen == 1) {
3441 data_type = MIPI_DSI_GENERIC_READ_REQUEST_1_PARAM;
3442 data = reqdata[0];
3443 } else if (reqlen == 2) {
3444 data_type = MIPI_DSI_GENERIC_READ_REQUEST_2_PARAM;
3445 data = reqdata[0] | (reqdata[1] << 8);
3446 } else {
3447 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03003448 return -EINVAL;
Archit Tanejab3b89c02011-08-30 16:07:39 +05303449 }
3450
3451 r = dsi_vc_send_short(dsidev, channel, data_type, data, 0);
3452 if (r) {
3453 DSSERR("dsi_vc_generic_send_read_request(ch %d, reqlen %d)"
3454 " failed\n", channel, reqlen);
3455 return r;
3456 }
3457
3458 return 0;
3459}
3460
3461static int dsi_vc_read_rx_fifo(struct platform_device *dsidev, int channel,
3462 u8 *buf, int buflen, enum dss_dsi_content_type type)
Archit Tanejab8509752011-08-30 15:48:23 +05303463{
3464 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003465 u32 val;
3466 u8 dt;
3467 int r;
3468
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003469 /* RX_FIFO_NOT_EMPTY */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303470 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20) == 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003471 DSSERR("RX fifo empty when trying to read.\n");
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003472 r = -EIO;
3473 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003474 }
3475
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303476 val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel));
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303477 if (dsi->debug_read)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003478 DSSDBG("\theader: %08x\n", val);
3479 dt = FLD_GET(val, 5, 0);
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303480 if (dt == MIPI_DSI_RX_ACKNOWLEDGE_AND_ERROR_REPORT) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003481 u16 err = FLD_GET(val, 23, 8);
3482 dsi_show_rx_ack_with_err(err);
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003483 r = -EIO;
3484 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003485
Archit Tanejab3b89c02011-08-30 16:07:39 +05303486 } else if (dt == (type == DSS_DSI_CONTENT_GENERIC ?
3487 MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_1BYTE :
3488 MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_1BYTE)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003489 u8 data = FLD_GET(val, 15, 8);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303490 if (dsi->debug_read)
Archit Tanejab3b89c02011-08-30 16:07:39 +05303491 DSSDBG("\t%s short response, 1 byte: %02x\n",
3492 type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" :
3493 "DCS", data);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003494
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003495 if (buflen < 1) {
3496 r = -EIO;
3497 goto err;
3498 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003499
3500 buf[0] = data;
3501
3502 return 1;
Archit Tanejab3b89c02011-08-30 16:07:39 +05303503 } else if (dt == (type == DSS_DSI_CONTENT_GENERIC ?
3504 MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_2BYTE :
3505 MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_2BYTE)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003506 u16 data = FLD_GET(val, 23, 8);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303507 if (dsi->debug_read)
Archit Tanejab3b89c02011-08-30 16:07:39 +05303508 DSSDBG("\t%s short response, 2 byte: %04x\n",
3509 type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" :
3510 "DCS", data);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003511
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003512 if (buflen < 2) {
3513 r = -EIO;
3514 goto err;
3515 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003516
3517 buf[0] = data & 0xff;
3518 buf[1] = (data >> 8) & 0xff;
3519
3520 return 2;
Archit Tanejab3b89c02011-08-30 16:07:39 +05303521 } else if (dt == (type == DSS_DSI_CONTENT_GENERIC ?
3522 MIPI_DSI_RX_GENERIC_LONG_READ_RESPONSE :
3523 MIPI_DSI_RX_DCS_LONG_READ_RESPONSE)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003524 int w;
3525 int len = FLD_GET(val, 23, 8);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303526 if (dsi->debug_read)
Archit Tanejab3b89c02011-08-30 16:07:39 +05303527 DSSDBG("\t%s long response, len %d\n",
3528 type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" :
3529 "DCS", len);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003530
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003531 if (len > buflen) {
3532 r = -EIO;
3533 goto err;
3534 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003535
3536 /* two byte checksum ends the packet, not included in len */
3537 for (w = 0; w < len + 2;) {
3538 int b;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303539 val = dsi_read_reg(dsidev,
3540 DSI_VC_SHORT_PACKET_HEADER(channel));
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303541 if (dsi->debug_read)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003542 DSSDBG("\t\t%02x %02x %02x %02x\n",
3543 (val >> 0) & 0xff,
3544 (val >> 8) & 0xff,
3545 (val >> 16) & 0xff,
3546 (val >> 24) & 0xff);
3547
3548 for (b = 0; b < 4; ++b) {
3549 if (w < len)
3550 buf[w] = (val >> (b * 8)) & 0xff;
3551 /* we discard the 2 byte checksum */
3552 ++w;
3553 }
3554 }
3555
3556 return len;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003557 } else {
3558 DSSERR("\tunknown datatype 0x%02x\n", dt);
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003559 r = -EIO;
3560 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003561 }
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003562
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003563err:
Archit Tanejab3b89c02011-08-30 16:07:39 +05303564 DSSERR("dsi_vc_read_rx_fifo(ch %d type %s) failed\n", channel,
3565 type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" : "DCS");
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003566
Archit Tanejab8509752011-08-30 15:48:23 +05303567 return r;
3568}
3569
3570int dsi_vc_dcs_read(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd,
3571 u8 *buf, int buflen)
3572{
3573 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3574 int r;
3575
Archit Taneja9e7e9372012-08-14 12:29:22 +05303576 r = dsi_vc_dcs_send_read_request(dsidev, channel, dcs_cmd);
Archit Tanejab8509752011-08-30 15:48:23 +05303577 if (r)
3578 goto err;
3579
3580 r = dsi_vc_send_bta_sync(dssdev, channel);
3581 if (r)
3582 goto err;
3583
Archit Tanejab3b89c02011-08-30 16:07:39 +05303584 r = dsi_vc_read_rx_fifo(dsidev, channel, buf, buflen,
3585 DSS_DSI_CONTENT_DCS);
Archit Tanejab8509752011-08-30 15:48:23 +05303586 if (r < 0)
3587 goto err;
3588
3589 if (r != buflen) {
3590 r = -EIO;
3591 goto err;
3592 }
3593
3594 return 0;
3595err:
3596 DSSERR("dsi_vc_dcs_read(ch %d, cmd 0x%02x) failed\n", channel, dcs_cmd);
3597 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003598}
3599EXPORT_SYMBOL(dsi_vc_dcs_read);
3600
Archit Tanejab3b89c02011-08-30 16:07:39 +05303601static int dsi_vc_generic_read(struct omap_dss_device *dssdev, int channel,
3602 u8 *reqdata, int reqlen, u8 *buf, int buflen)
3603{
3604 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3605 int r;
3606
Archit Taneja9e7e9372012-08-14 12:29:22 +05303607 r = dsi_vc_generic_send_read_request(dsidev, channel, reqdata, reqlen);
Archit Tanejab3b89c02011-08-30 16:07:39 +05303608 if (r)
3609 return r;
3610
3611 r = dsi_vc_send_bta_sync(dssdev, channel);
3612 if (r)
3613 return r;
3614
3615 r = dsi_vc_read_rx_fifo(dsidev, channel, buf, buflen,
3616 DSS_DSI_CONTENT_GENERIC);
3617 if (r < 0)
3618 return r;
3619
3620 if (r != buflen) {
3621 r = -EIO;
3622 return r;
3623 }
3624
3625 return 0;
3626}
3627
3628int dsi_vc_generic_read_0(struct omap_dss_device *dssdev, int channel, u8 *buf,
3629 int buflen)
3630{
3631 int r;
3632
3633 r = dsi_vc_generic_read(dssdev, channel, NULL, 0, buf, buflen);
3634 if (r) {
3635 DSSERR("dsi_vc_generic_read_0(ch %d) failed\n", channel);
3636 return r;
3637 }
3638
3639 return 0;
3640}
3641EXPORT_SYMBOL(dsi_vc_generic_read_0);
3642
3643int dsi_vc_generic_read_1(struct omap_dss_device *dssdev, int channel, u8 param,
3644 u8 *buf, int buflen)
3645{
3646 int r;
3647
3648 r = dsi_vc_generic_read(dssdev, channel, &param, 1, buf, buflen);
3649 if (r) {
3650 DSSERR("dsi_vc_generic_read_1(ch %d) failed\n", channel);
3651 return r;
3652 }
3653
3654 return 0;
3655}
3656EXPORT_SYMBOL(dsi_vc_generic_read_1);
3657
3658int dsi_vc_generic_read_2(struct omap_dss_device *dssdev, int channel,
3659 u8 param1, u8 param2, u8 *buf, int buflen)
3660{
3661 int r;
3662 u8 reqdata[2];
3663
3664 reqdata[0] = param1;
3665 reqdata[1] = param2;
3666
3667 r = dsi_vc_generic_read(dssdev, channel, reqdata, 2, buf, buflen);
3668 if (r) {
3669 DSSERR("dsi_vc_generic_read_2(ch %d) failed\n", channel);
3670 return r;
3671 }
3672
3673 return 0;
3674}
3675EXPORT_SYMBOL(dsi_vc_generic_read_2);
3676
Archit Taneja1ffefe72011-05-12 17:26:24 +05303677int dsi_vc_set_max_rx_packet_size(struct omap_dss_device *dssdev, int channel,
3678 u16 len)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003679{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303680 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3681
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303682 return dsi_vc_send_short(dsidev, channel,
3683 MIPI_DSI_SET_MAXIMUM_RETURN_PACKET_SIZE, len, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003684}
3685EXPORT_SYMBOL(dsi_vc_set_max_rx_packet_size);
3686
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303687static int dsi_enter_ulps(struct platform_device *dsidev)
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003688{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303689 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003690 DECLARE_COMPLETION_ONSTACK(completion);
Tomi Valkeinen522a0c22011-10-13 16:18:52 +03003691 int r, i;
3692 unsigned mask;
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003693
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +05303694 DSSDBG("Entering ULPS");
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003695
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303696 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003697
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303698 WARN_ON(dsi->ulps_enabled);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003699
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303700 if (dsi->ulps_enabled)
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003701 return 0;
3702
Tomi Valkeinen6cc78aa2011-10-13 19:22:43 +03003703 /* DDR_CLK_ALWAYS_ON */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303704 if (REG_GET(dsidev, DSI_CLK_CTRL, 13, 13)) {
Tomi Valkeinen6cc78aa2011-10-13 19:22:43 +03003705 dsi_if_enable(dsidev, 0);
3706 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 13, 13);
3707 dsi_if_enable(dsidev, 1);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003708 }
3709
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303710 dsi_sync_vc(dsidev, 0);
3711 dsi_sync_vc(dsidev, 1);
3712 dsi_sync_vc(dsidev, 2);
3713 dsi_sync_vc(dsidev, 3);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003714
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303715 dsi_force_tx_stop_mode_io(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003716
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303717 dsi_vc_enable(dsidev, 0, false);
3718 dsi_vc_enable(dsidev, 1, false);
3719 dsi_vc_enable(dsidev, 2, false);
3720 dsi_vc_enable(dsidev, 3, false);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003721
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303722 if (REG_GET(dsidev, DSI_COMPLEXIO_CFG2, 16, 16)) { /* HS_BUSY */
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003723 DSSERR("HS busy when enabling ULPS\n");
3724 return -EIO;
3725 }
3726
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303727 if (REG_GET(dsidev, DSI_COMPLEXIO_CFG2, 17, 17)) { /* LP_BUSY */
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003728 DSSERR("LP busy when enabling ULPS\n");
3729 return -EIO;
3730 }
3731
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303732 r = dsi_register_isr_cio(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003733 DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
3734 if (r)
3735 return r;
3736
Tomi Valkeinen522a0c22011-10-13 16:18:52 +03003737 mask = 0;
3738
3739 for (i = 0; i < dsi->num_lanes_supported; ++i) {
3740 if (dsi->lanes[i].function == DSI_LANE_UNUSED)
3741 continue;
3742 mask |= 1 << i;
3743 }
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003744 /* Assert TxRequestEsc for data lanes and TxUlpsClk for clk lane */
3745 /* LANEx_ULPS_SIG2 */
Tomi Valkeinen522a0c22011-10-13 16:18:52 +03003746 REG_FLD_MOD(dsidev, DSI_COMPLEXIO_CFG2, mask, 9, 5);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003747
Tomi Valkeinena702c852011-10-12 10:10:21 +03003748 /* flush posted write and wait for SCP interface to finish the write */
3749 dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG2);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003750
3751 if (wait_for_completion_timeout(&completion,
3752 msecs_to_jiffies(1000)) == 0) {
3753 DSSERR("ULPS enable timeout\n");
3754 r = -EIO;
3755 goto err;
3756 }
3757
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303758 dsi_unregister_isr_cio(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003759 DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
3760
Tomi Valkeinen8ef0e612011-05-31 16:55:47 +03003761 /* Reset LANEx_ULPS_SIG2 */
Tomi Valkeinen522a0c22011-10-13 16:18:52 +03003762 REG_FLD_MOD(dsidev, DSI_COMPLEXIO_CFG2, 0, 9, 5);
Tomi Valkeinen8ef0e612011-05-31 16:55:47 +03003763
Tomi Valkeinena702c852011-10-12 10:10:21 +03003764 /* flush posted write and wait for SCP interface to finish the write */
3765 dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG2);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003766
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303767 dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_ULPS);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003768
3769 dsi_if_enable(dsidev, false);
3770
3771 dsi->ulps_enabled = true;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303772
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003773 return 0;
3774
3775err:
3776 dsi_unregister_isr_cio(dsidev, dsi_completion_handler, &completion,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303777 DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
3778 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003779}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003780
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003781static void dsi_set_lp_rx_timeout(struct platform_device *dsidev,
3782 unsigned ticks, bool x4, bool x16)
3783{
3784 unsigned long fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003785 unsigned long total_ticks;
3786 u32 r;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303787
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003788 BUG_ON(ticks > 0x1fff);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303789
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003790 /* ticks in DSI_FCK */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003791 fck = dsi_fclk_rate(dsidev);
3792
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003793 r = dsi_read_reg(dsidev, DSI_TIMING2);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303794 r = FLD_MOD(r, 1, 15, 15); /* LP_RX_TO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003795 r = FLD_MOD(r, x16 ? 1 : 0, 14, 14); /* LP_RX_TO_X16 */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003796 r = FLD_MOD(r, x4 ? 1 : 0, 13, 13); /* LP_RX_TO_X4 */
3797 r = FLD_MOD(r, ticks, 12, 0); /* LP_RX_COUNTER */
3798 dsi_write_reg(dsidev, DSI_TIMING2, r);
3799
3800 total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
3801
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003802 DSSDBG("LP_RX_TO %lu ticks (%#x%s%s) = %lu ns\n",
3803 total_ticks,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303804 ticks, x4 ? " x4" : "", x16 ? " x16" : "",
3805 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003806}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003807
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003808static void dsi_set_ta_timeout(struct platform_device *dsidev, unsigned ticks,
3809 bool x8, bool x16)
3810{
3811 unsigned long fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003812 unsigned long total_ticks;
3813 u32 r;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303814
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003815 BUG_ON(ticks > 0x1fff);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303816
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003817 /* ticks in DSI_FCK */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003818 fck = dsi_fclk_rate(dsidev);
3819
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003820 r = dsi_read_reg(dsidev, DSI_TIMING1);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303821 r = FLD_MOD(r, 1, 31, 31); /* TA_TO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003822 r = FLD_MOD(r, x16 ? 1 : 0, 30, 30); /* TA_TO_X16 */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003823 r = FLD_MOD(r, x8 ? 1 : 0, 29, 29); /* TA_TO_X8 */
3824 r = FLD_MOD(r, ticks, 28, 16); /* TA_TO_COUNTER */
3825 dsi_write_reg(dsidev, DSI_TIMING1, r);
3826
3827 total_ticks = ticks * (x16 ? 16 : 1) * (x8 ? 8 : 1);
3828
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003829 DSSDBG("TA_TO %lu ticks (%#x%s%s) = %lu ns\n",
3830 total_ticks,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303831 ticks, x8 ? " x8" : "", x16 ? " x16" : "",
3832 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003833}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003834
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003835static void dsi_set_stop_state_counter(struct platform_device *dsidev,
3836 unsigned ticks, bool x4, bool x16)
3837{
3838 unsigned long fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003839 unsigned long total_ticks;
3840 u32 r;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303841
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003842 BUG_ON(ticks > 0x1fff);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303843
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003844 /* ticks in DSI_FCK */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003845 fck = dsi_fclk_rate(dsidev);
3846
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003847 r = dsi_read_reg(dsidev, DSI_TIMING1);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303848 r = FLD_MOD(r, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003849 r = FLD_MOD(r, x16 ? 1 : 0, 14, 14); /* STOP_STATE_X16_IO */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003850 r = FLD_MOD(r, x4 ? 1 : 0, 13, 13); /* STOP_STATE_X4_IO */
3851 r = FLD_MOD(r, ticks, 12, 0); /* STOP_STATE_COUNTER_IO */
3852 dsi_write_reg(dsidev, DSI_TIMING1, r);
3853
3854 total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
3855
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003856 DSSDBG("STOP_STATE_COUNTER %lu ticks (%#x%s%s) = %lu ns\n",
3857 total_ticks,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303858 ticks, x4 ? " x4" : "", x16 ? " x16" : "",
3859 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003860}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003861
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003862static void dsi_set_hs_tx_timeout(struct platform_device *dsidev,
3863 unsigned ticks, bool x4, bool x16)
3864{
3865 unsigned long fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003866 unsigned long total_ticks;
3867 u32 r;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303868
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003869 BUG_ON(ticks > 0x1fff);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303870
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003871 /* ticks in TxByteClkHS */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003872 fck = dsi_get_txbyteclkhs(dsidev);
3873
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003874 r = dsi_read_reg(dsidev, DSI_TIMING2);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303875 r = FLD_MOD(r, 1, 31, 31); /* HS_TX_TO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003876 r = FLD_MOD(r, x16 ? 1 : 0, 30, 30); /* HS_TX_TO_X16 */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003877 r = FLD_MOD(r, x4 ? 1 : 0, 29, 29); /* HS_TX_TO_X8 (4 really) */
3878 r = FLD_MOD(r, ticks, 28, 16); /* HS_TX_TO_COUNTER */
3879 dsi_write_reg(dsidev, DSI_TIMING2, r);
3880
3881 total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
3882
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003883 DSSDBG("HS_TX_TO %lu ticks (%#x%s%s) = %lu ns\n",
3884 total_ticks,
3885 ticks, x4 ? " x4" : "", x16 ? " x16" : "",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303886 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003887}
Archit Taneja8af6ff02011-09-05 16:48:27 +05303888
Archit Taneja9e7e9372012-08-14 12:29:22 +05303889static void dsi_config_vp_num_line_buffers(struct platform_device *dsidev)
Archit Taneja8af6ff02011-09-05 16:48:27 +05303890{
Archit Tanejadca2b152012-08-16 18:02:00 +05303891 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303892 int num_line_buffers;
3893
Archit Tanejadca2b152012-08-16 18:02:00 +05303894 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Archit Taneja02c39602012-08-10 15:01:33 +05303895 int bpp = dsi_get_pixel_size(dsi->pix_fmt);
Archit Tanejae67458a2012-08-13 14:17:30 +05303896 struct omap_video_timings *timings = &dsi->timings;
Archit Taneja8af6ff02011-09-05 16:48:27 +05303897 /*
3898 * Don't use line buffers if width is greater than the video
3899 * port's line buffer size
3900 */
Tomi Valkeinen99322572013-03-05 10:37:02 +02003901 if (dsi->line_buffer_size <= timings->x_res * bpp / 8)
Archit Taneja8af6ff02011-09-05 16:48:27 +05303902 num_line_buffers = 0;
3903 else
3904 num_line_buffers = 2;
3905 } else {
3906 /* Use maximum number of line buffers in command mode */
3907 num_line_buffers = 2;
3908 }
3909
3910 /* LINE_BUFFER */
3911 REG_FLD_MOD(dsidev, DSI_CTRL, num_line_buffers, 13, 12);
3912}
3913
Archit Taneja9e7e9372012-08-14 12:29:22 +05303914static void dsi_config_vp_sync_events(struct platform_device *dsidev)
Archit Taneja8af6ff02011-09-05 16:48:27 +05303915{
Archit Taneja0b3ffe32012-08-13 22:13:39 +05303916 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen478d7df2013-03-05 16:29:36 +02003917 bool sync_end;
Archit Taneja8af6ff02011-09-05 16:48:27 +05303918 u32 r;
3919
Tomi Valkeinen478d7df2013-03-05 16:29:36 +02003920 if (dsi->vm_timings.trans_mode == OMAP_DSS_DSI_PULSE_MODE)
3921 sync_end = true;
3922 else
3923 sync_end = false;
3924
Archit Taneja8af6ff02011-09-05 16:48:27 +05303925 r = dsi_read_reg(dsidev, DSI_CTRL);
Archit Tanejabd5a7b12012-06-26 12:38:31 +05303926 r = FLD_MOD(r, 1, 9, 9); /* VP_DE_POL */
3927 r = FLD_MOD(r, 1, 10, 10); /* VP_HSYNC_POL */
3928 r = FLD_MOD(r, 1, 11, 11); /* VP_VSYNC_POL */
Archit Taneja8af6ff02011-09-05 16:48:27 +05303929 r = FLD_MOD(r, 1, 15, 15); /* VP_VSYNC_START */
Tomi Valkeinen478d7df2013-03-05 16:29:36 +02003930 r = FLD_MOD(r, sync_end, 16, 16); /* VP_VSYNC_END */
Archit Taneja8af6ff02011-09-05 16:48:27 +05303931 r = FLD_MOD(r, 1, 17, 17); /* VP_HSYNC_START */
Tomi Valkeinen478d7df2013-03-05 16:29:36 +02003932 r = FLD_MOD(r, sync_end, 18, 18); /* VP_HSYNC_END */
Archit Taneja8af6ff02011-09-05 16:48:27 +05303933 dsi_write_reg(dsidev, DSI_CTRL, r);
3934}
3935
Archit Taneja9e7e9372012-08-14 12:29:22 +05303936static void dsi_config_blanking_modes(struct platform_device *dsidev)
Archit Taneja8af6ff02011-09-05 16:48:27 +05303937{
Archit Taneja0b3ffe32012-08-13 22:13:39 +05303938 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
3939 int blanking_mode = dsi->vm_timings.blanking_mode;
3940 int hfp_blanking_mode = dsi->vm_timings.hfp_blanking_mode;
3941 int hbp_blanking_mode = dsi->vm_timings.hbp_blanking_mode;
3942 int hsa_blanking_mode = dsi->vm_timings.hsa_blanking_mode;
Archit Taneja8af6ff02011-09-05 16:48:27 +05303943 u32 r;
3944
3945 /*
3946 * 0 = TX FIFO packets sent or LPS in corresponding blanking periods
3947 * 1 = Long blanking packets are sent in corresponding blanking periods
3948 */
3949 r = dsi_read_reg(dsidev, DSI_CTRL);
3950 r = FLD_MOD(r, blanking_mode, 20, 20); /* BLANKING_MODE */
3951 r = FLD_MOD(r, hfp_blanking_mode, 21, 21); /* HFP_BLANKING */
3952 r = FLD_MOD(r, hbp_blanking_mode, 22, 22); /* HBP_BLANKING */
3953 r = FLD_MOD(r, hsa_blanking_mode, 23, 23); /* HSA_BLANKING */
3954 dsi_write_reg(dsidev, DSI_CTRL, r);
3955}
3956
Archit Taneja6f28c292012-05-15 11:32:18 +05303957/*
3958 * According to section 'HS Command Mode Interleaving' in OMAP TRM, Scenario 3
3959 * results in maximum transition time for data and clock lanes to enter and
3960 * exit HS mode. Hence, this is the scenario where the least amount of command
3961 * mode data can be interleaved. We program the minimum amount of TXBYTECLKHS
3962 * clock cycles that can be used to interleave command mode data in HS so that
3963 * all scenarios are satisfied.
3964 */
3965static int dsi_compute_interleave_hs(int blank, bool ddr_alwon, int enter_hs,
3966 int exit_hs, int exiths_clk, int ddr_pre, int ddr_post)
3967{
3968 int transition;
3969
3970 /*
3971 * If DDR_CLK_ALWAYS_ON is set, we need to consider HS mode transition
3972 * time of data lanes only, if it isn't set, we need to consider HS
3973 * transition time of both data and clock lanes. HS transition time
3974 * of Scenario 3 is considered.
3975 */
3976 if (ddr_alwon) {
3977 transition = enter_hs + exit_hs + max(enter_hs, 2) + 1;
3978 } else {
3979 int trans1, trans2;
3980 trans1 = ddr_pre + enter_hs + exit_hs + max(enter_hs, 2) + 1;
3981 trans2 = ddr_pre + enter_hs + exiths_clk + ddr_post + ddr_pre +
3982 enter_hs + 1;
3983 transition = max(trans1, trans2);
3984 }
3985
3986 return blank > transition ? blank - transition : 0;
3987}
3988
3989/*
3990 * According to section 'LP Command Mode Interleaving' in OMAP TRM, Scenario 1
3991 * results in maximum transition time for data lanes to enter and exit LP mode.
3992 * Hence, this is the scenario where the least amount of command mode data can
3993 * be interleaved. We program the minimum amount of bytes that can be
3994 * interleaved in LP so that all scenarios are satisfied.
3995 */
3996static int dsi_compute_interleave_lp(int blank, int enter_hs, int exit_hs,
3997 int lp_clk_div, int tdsi_fclk)
3998{
3999 int trans_lp; /* time required for a LP transition, in TXBYTECLKHS */
4000 int tlp_avail; /* time left for interleaving commands, in CLKIN4DDR */
4001 int ttxclkesc; /* period of LP transmit escape clock, in CLKIN4DDR */
4002 int thsbyte_clk = 16; /* Period of TXBYTECLKHS clock, in CLKIN4DDR */
4003 int lp_inter; /* cmd mode data that can be interleaved, in bytes */
4004
4005 /* maximum LP transition time according to Scenario 1 */
4006 trans_lp = exit_hs + max(enter_hs, 2) + 1;
4007
4008 /* CLKIN4DDR = 16 * TXBYTECLKHS */
4009 tlp_avail = thsbyte_clk * (blank - trans_lp);
4010
Archit Taneja2e063c32012-06-04 13:36:34 +05304011 ttxclkesc = tdsi_fclk * lp_clk_div;
Archit Taneja6f28c292012-05-15 11:32:18 +05304012
4013 lp_inter = ((tlp_avail - 8 * thsbyte_clk - 5 * tdsi_fclk) / ttxclkesc -
4014 26) / 16;
4015
4016 return max(lp_inter, 0);
4017}
4018
Tomi Valkeinen57612172012-11-27 17:32:36 +02004019static void dsi_config_cmd_mode_interleaving(struct platform_device *dsidev)
Archit Taneja6f28c292012-05-15 11:32:18 +05304020{
Archit Taneja6f28c292012-05-15 11:32:18 +05304021 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4022 int blanking_mode;
4023 int hfp_blanking_mode, hbp_blanking_mode, hsa_blanking_mode;
4024 int hsa, hfp, hbp, width_bytes, bllp, lp_clk_div;
4025 int ddr_clk_pre, ddr_clk_post, enter_hs_mode_lat, exit_hs_mode_lat;
4026 int tclk_trail, ths_exit, exiths_clk;
4027 bool ddr_alwon;
Archit Tanejae67458a2012-08-13 14:17:30 +05304028 struct omap_video_timings *timings = &dsi->timings;
Archit Taneja02c39602012-08-10 15:01:33 +05304029 int bpp = dsi_get_pixel_size(dsi->pix_fmt);
Archit Taneja6f28c292012-05-15 11:32:18 +05304030 int ndl = dsi->num_lanes_used - 1;
Tomi Valkeinena0d269e2012-11-27 17:05:54 +02004031 int dsi_fclk_hsdiv = dsi->user_dsi_cinfo.regm_dsi + 1;
Archit Taneja6f28c292012-05-15 11:32:18 +05304032 int hsa_interleave_hs = 0, hsa_interleave_lp = 0;
4033 int hfp_interleave_hs = 0, hfp_interleave_lp = 0;
4034 int hbp_interleave_hs = 0, hbp_interleave_lp = 0;
4035 int bl_interleave_hs = 0, bl_interleave_lp = 0;
4036 u32 r;
4037
4038 r = dsi_read_reg(dsidev, DSI_CTRL);
4039 blanking_mode = FLD_GET(r, 20, 20);
4040 hfp_blanking_mode = FLD_GET(r, 21, 21);
4041 hbp_blanking_mode = FLD_GET(r, 22, 22);
4042 hsa_blanking_mode = FLD_GET(r, 23, 23);
4043
4044 r = dsi_read_reg(dsidev, DSI_VM_TIMING1);
4045 hbp = FLD_GET(r, 11, 0);
4046 hfp = FLD_GET(r, 23, 12);
4047 hsa = FLD_GET(r, 31, 24);
4048
4049 r = dsi_read_reg(dsidev, DSI_CLK_TIMING);
4050 ddr_clk_post = FLD_GET(r, 7, 0);
4051 ddr_clk_pre = FLD_GET(r, 15, 8);
4052
4053 r = dsi_read_reg(dsidev, DSI_VM_TIMING7);
4054 exit_hs_mode_lat = FLD_GET(r, 15, 0);
4055 enter_hs_mode_lat = FLD_GET(r, 31, 16);
4056
4057 r = dsi_read_reg(dsidev, DSI_CLK_CTRL);
4058 lp_clk_div = FLD_GET(r, 12, 0);
4059 ddr_alwon = FLD_GET(r, 13, 13);
4060
4061 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG0);
4062 ths_exit = FLD_GET(r, 7, 0);
4063
4064 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG1);
4065 tclk_trail = FLD_GET(r, 15, 8);
4066
4067 exiths_clk = ths_exit + tclk_trail;
4068
4069 width_bytes = DIV_ROUND_UP(timings->x_res * bpp, 8);
4070 bllp = hbp + hfp + hsa + DIV_ROUND_UP(width_bytes + 6, ndl);
4071
4072 if (!hsa_blanking_mode) {
4073 hsa_interleave_hs = dsi_compute_interleave_hs(hsa, ddr_alwon,
4074 enter_hs_mode_lat, exit_hs_mode_lat,
4075 exiths_clk, ddr_clk_pre, ddr_clk_post);
4076 hsa_interleave_lp = dsi_compute_interleave_lp(hsa,
4077 enter_hs_mode_lat, exit_hs_mode_lat,
4078 lp_clk_div, dsi_fclk_hsdiv);
4079 }
4080
4081 if (!hfp_blanking_mode) {
4082 hfp_interleave_hs = dsi_compute_interleave_hs(hfp, ddr_alwon,
4083 enter_hs_mode_lat, exit_hs_mode_lat,
4084 exiths_clk, ddr_clk_pre, ddr_clk_post);
4085 hfp_interleave_lp = dsi_compute_interleave_lp(hfp,
4086 enter_hs_mode_lat, exit_hs_mode_lat,
4087 lp_clk_div, dsi_fclk_hsdiv);
4088 }
4089
4090 if (!hbp_blanking_mode) {
4091 hbp_interleave_hs = dsi_compute_interleave_hs(hbp, ddr_alwon,
4092 enter_hs_mode_lat, exit_hs_mode_lat,
4093 exiths_clk, ddr_clk_pre, ddr_clk_post);
4094
4095 hbp_interleave_lp = dsi_compute_interleave_lp(hbp,
4096 enter_hs_mode_lat, exit_hs_mode_lat,
4097 lp_clk_div, dsi_fclk_hsdiv);
4098 }
4099
4100 if (!blanking_mode) {
4101 bl_interleave_hs = dsi_compute_interleave_hs(bllp, ddr_alwon,
4102 enter_hs_mode_lat, exit_hs_mode_lat,
4103 exiths_clk, ddr_clk_pre, ddr_clk_post);
4104
4105 bl_interleave_lp = dsi_compute_interleave_lp(bllp,
4106 enter_hs_mode_lat, exit_hs_mode_lat,
4107 lp_clk_div, dsi_fclk_hsdiv);
4108 }
4109
4110 DSSDBG("DSI HS interleaving(TXBYTECLKHS) HSA %d, HFP %d, HBP %d, BLLP %d\n",
4111 hsa_interleave_hs, hfp_interleave_hs, hbp_interleave_hs,
4112 bl_interleave_hs);
4113
4114 DSSDBG("DSI LP interleaving(bytes) HSA %d, HFP %d, HBP %d, BLLP %d\n",
4115 hsa_interleave_lp, hfp_interleave_lp, hbp_interleave_lp,
4116 bl_interleave_lp);
4117
4118 r = dsi_read_reg(dsidev, DSI_VM_TIMING4);
4119 r = FLD_MOD(r, hsa_interleave_hs, 23, 16);
4120 r = FLD_MOD(r, hfp_interleave_hs, 15, 8);
4121 r = FLD_MOD(r, hbp_interleave_hs, 7, 0);
4122 dsi_write_reg(dsidev, DSI_VM_TIMING4, r);
4123
4124 r = dsi_read_reg(dsidev, DSI_VM_TIMING5);
4125 r = FLD_MOD(r, hsa_interleave_lp, 23, 16);
4126 r = FLD_MOD(r, hfp_interleave_lp, 15, 8);
4127 r = FLD_MOD(r, hbp_interleave_lp, 7, 0);
4128 dsi_write_reg(dsidev, DSI_VM_TIMING5, r);
4129
4130 r = dsi_read_reg(dsidev, DSI_VM_TIMING6);
4131 r = FLD_MOD(r, bl_interleave_hs, 31, 15);
4132 r = FLD_MOD(r, bl_interleave_lp, 16, 0);
4133 dsi_write_reg(dsidev, DSI_VM_TIMING6, r);
4134}
4135
Tomi Valkeinen57612172012-11-27 17:32:36 +02004136static int dsi_proto_config(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004137{
Archit Taneja02c39602012-08-10 15:01:33 +05304138 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004139 u32 r;
4140 int buswidth = 0;
4141
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304142 dsi_config_tx_fifo(dsidev, DSI_FIFO_SIZE_32,
Tomi Valkeinendd8079d2009-12-16 16:49:03 +02004143 DSI_FIFO_SIZE_32,
4144 DSI_FIFO_SIZE_32,
4145 DSI_FIFO_SIZE_32);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004146
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304147 dsi_config_rx_fifo(dsidev, DSI_FIFO_SIZE_32,
Tomi Valkeinendd8079d2009-12-16 16:49:03 +02004148 DSI_FIFO_SIZE_32,
4149 DSI_FIFO_SIZE_32,
4150 DSI_FIFO_SIZE_32);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004151
4152 /* XXX what values for the timeouts? */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304153 dsi_set_stop_state_counter(dsidev, 0x1000, false, false);
4154 dsi_set_ta_timeout(dsidev, 0x1fff, true, true);
4155 dsi_set_lp_rx_timeout(dsidev, 0x1fff, true, true);
4156 dsi_set_hs_tx_timeout(dsidev, 0x1fff, true, true);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004157
Archit Taneja02c39602012-08-10 15:01:33 +05304158 switch (dsi_get_pixel_size(dsi->pix_fmt)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004159 case 16:
4160 buswidth = 0;
4161 break;
4162 case 18:
4163 buswidth = 1;
4164 break;
4165 case 24:
4166 buswidth = 2;
4167 break;
4168 default:
4169 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03004170 return -EINVAL;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004171 }
4172
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304173 r = dsi_read_reg(dsidev, DSI_CTRL);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004174 r = FLD_MOD(r, 1, 1, 1); /* CS_RX_EN */
4175 r = FLD_MOD(r, 1, 2, 2); /* ECC_RX_EN */
4176 r = FLD_MOD(r, 1, 3, 3); /* TX_FIFO_ARBITRATION */
4177 r = FLD_MOD(r, 1, 4, 4); /* VP_CLK_RATIO, always 1, see errata*/
4178 r = FLD_MOD(r, buswidth, 7, 6); /* VP_DATA_BUS_WIDTH */
4179 r = FLD_MOD(r, 0, 8, 8); /* VP_CLK_POL */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004180 r = FLD_MOD(r, 1, 14, 14); /* TRIGGER_RESET_MODE */
4181 r = FLD_MOD(r, 1, 19, 19); /* EOT_ENABLE */
Archit Taneja9613c022011-03-22 06:33:36 -05004182 if (!dss_has_feature(FEAT_DSI_DCS_CMD_CONFIG_VC)) {
4183 r = FLD_MOD(r, 1, 24, 24); /* DCS_CMD_ENABLE */
4184 /* DCS_CMD_CODE, 1=start, 0=continue */
4185 r = FLD_MOD(r, 0, 25, 25);
4186 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004187
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304188 dsi_write_reg(dsidev, DSI_CTRL, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004189
Archit Taneja9e7e9372012-08-14 12:29:22 +05304190 dsi_config_vp_num_line_buffers(dsidev);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304191
Archit Tanejadca2b152012-08-16 18:02:00 +05304192 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Archit Taneja9e7e9372012-08-14 12:29:22 +05304193 dsi_config_vp_sync_events(dsidev);
4194 dsi_config_blanking_modes(dsidev);
Tomi Valkeinen57612172012-11-27 17:32:36 +02004195 dsi_config_cmd_mode_interleaving(dsidev);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304196 }
4197
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304198 dsi_vc_initial_config(dsidev, 0);
4199 dsi_vc_initial_config(dsidev, 1);
4200 dsi_vc_initial_config(dsidev, 2);
4201 dsi_vc_initial_config(dsidev, 3);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004202
4203 return 0;
4204}
4205
Archit Taneja9e7e9372012-08-14 12:29:22 +05304206static void dsi_proto_timings(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004207{
Tomi Valkeinendb186442011-10-13 16:12:29 +03004208 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004209 unsigned tlpx, tclk_zero, tclk_prepare, tclk_trail;
4210 unsigned tclk_pre, tclk_post;
4211 unsigned ths_prepare, ths_prepare_ths_zero, ths_zero;
4212 unsigned ths_trail, ths_exit;
4213 unsigned ddr_clk_pre, ddr_clk_post;
4214 unsigned enter_hs_mode_lat, exit_hs_mode_lat;
4215 unsigned ths_eot;
Tomi Valkeinendb186442011-10-13 16:12:29 +03004216 int ndl = dsi->num_lanes_used - 1;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004217 u32 r;
4218
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304219 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004220 ths_prepare = FLD_GET(r, 31, 24);
4221 ths_prepare_ths_zero = FLD_GET(r, 23, 16);
4222 ths_zero = ths_prepare_ths_zero - ths_prepare;
4223 ths_trail = FLD_GET(r, 15, 8);
4224 ths_exit = FLD_GET(r, 7, 0);
4225
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304226 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG1);
Tomi Valkeinene84dc1c2012-09-24 09:34:52 +03004227 tlpx = FLD_GET(r, 20, 16) * 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004228 tclk_trail = FLD_GET(r, 15, 8);
4229 tclk_zero = FLD_GET(r, 7, 0);
4230
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304231 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004232 tclk_prepare = FLD_GET(r, 7, 0);
4233
4234 /* min 8*UI */
4235 tclk_pre = 20;
4236 /* min 60ns + 52*UI */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304237 tclk_post = ns2ddr(dsidev, 60) + 26;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004238
Archit Taneja8af6ff02011-09-05 16:48:27 +05304239 ths_eot = DIV_ROUND_UP(4, ndl);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004240
4241 ddr_clk_pre = DIV_ROUND_UP(tclk_pre + tlpx + tclk_zero + tclk_prepare,
4242 4);
4243 ddr_clk_post = DIV_ROUND_UP(tclk_post + ths_trail, 4) + ths_eot;
4244
4245 BUG_ON(ddr_clk_pre == 0 || ddr_clk_pre > 255);
4246 BUG_ON(ddr_clk_post == 0 || ddr_clk_post > 255);
4247
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304248 r = dsi_read_reg(dsidev, DSI_CLK_TIMING);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004249 r = FLD_MOD(r, ddr_clk_pre, 15, 8);
4250 r = FLD_MOD(r, ddr_clk_post, 7, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304251 dsi_write_reg(dsidev, DSI_CLK_TIMING, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004252
4253 DSSDBG("ddr_clk_pre %u, ddr_clk_post %u\n",
4254 ddr_clk_pre,
4255 ddr_clk_post);
4256
4257 enter_hs_mode_lat = 1 + DIV_ROUND_UP(tlpx, 4) +
4258 DIV_ROUND_UP(ths_prepare, 4) +
4259 DIV_ROUND_UP(ths_zero + 3, 4);
4260
4261 exit_hs_mode_lat = DIV_ROUND_UP(ths_trail + ths_exit, 4) + 1 + ths_eot;
4262
4263 r = FLD_VAL(enter_hs_mode_lat, 31, 16) |
4264 FLD_VAL(exit_hs_mode_lat, 15, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304265 dsi_write_reg(dsidev, DSI_VM_TIMING7, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004266
4267 DSSDBG("enter_hs_mode_lat %u, exit_hs_mode_lat %u\n",
4268 enter_hs_mode_lat, exit_hs_mode_lat);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304269
Archit Tanejadca2b152012-08-16 18:02:00 +05304270 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Archit Taneja8af6ff02011-09-05 16:48:27 +05304271 /* TODO: Implement a video mode check_timings function */
Archit Taneja0b3ffe32012-08-13 22:13:39 +05304272 int hsa = dsi->vm_timings.hsa;
4273 int hfp = dsi->vm_timings.hfp;
4274 int hbp = dsi->vm_timings.hbp;
4275 int vsa = dsi->vm_timings.vsa;
4276 int vfp = dsi->vm_timings.vfp;
4277 int vbp = dsi->vm_timings.vbp;
4278 int window_sync = dsi->vm_timings.window_sync;
Tomi Valkeinen478d7df2013-03-05 16:29:36 +02004279 bool hsync_end;
Archit Tanejae67458a2012-08-13 14:17:30 +05304280 struct omap_video_timings *timings = &dsi->timings;
Archit Taneja02c39602012-08-10 15:01:33 +05304281 int bpp = dsi_get_pixel_size(dsi->pix_fmt);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304282 int tl, t_he, width_bytes;
4283
Tomi Valkeinen478d7df2013-03-05 16:29:36 +02004284 hsync_end = dsi->vm_timings.trans_mode == OMAP_DSS_DSI_PULSE_MODE;
Archit Taneja8af6ff02011-09-05 16:48:27 +05304285 t_he = hsync_end ?
4286 ((hsa == 0 && ndl == 3) ? 1 : DIV_ROUND_UP(4, ndl)) : 0;
4287
4288 width_bytes = DIV_ROUND_UP(timings->x_res * bpp, 8);
4289
4290 /* TL = t_HS + HSA + t_HE + HFP + ceil((WC + 6) / NDL) + HBP */
4291 tl = DIV_ROUND_UP(4, ndl) + (hsync_end ? hsa : 0) + t_he + hfp +
4292 DIV_ROUND_UP(width_bytes + 6, ndl) + hbp;
4293
4294 DSSDBG("HBP: %d, HFP: %d, HSA: %d, TL: %d TXBYTECLKHS\n", hbp,
4295 hfp, hsync_end ? hsa : 0, tl);
4296 DSSDBG("VBP: %d, VFP: %d, VSA: %d, VACT: %d lines\n", vbp, vfp,
4297 vsa, timings->y_res);
4298
4299 r = dsi_read_reg(dsidev, DSI_VM_TIMING1);
4300 r = FLD_MOD(r, hbp, 11, 0); /* HBP */
4301 r = FLD_MOD(r, hfp, 23, 12); /* HFP */
4302 r = FLD_MOD(r, hsync_end ? hsa : 0, 31, 24); /* HSA */
4303 dsi_write_reg(dsidev, DSI_VM_TIMING1, r);
4304
4305 r = dsi_read_reg(dsidev, DSI_VM_TIMING2);
4306 r = FLD_MOD(r, vbp, 7, 0); /* VBP */
4307 r = FLD_MOD(r, vfp, 15, 8); /* VFP */
4308 r = FLD_MOD(r, vsa, 23, 16); /* VSA */
4309 r = FLD_MOD(r, window_sync, 27, 24); /* WINDOW_SYNC */
4310 dsi_write_reg(dsidev, DSI_VM_TIMING2, r);
4311
4312 r = dsi_read_reg(dsidev, DSI_VM_TIMING3);
4313 r = FLD_MOD(r, timings->y_res, 14, 0); /* VACT */
4314 r = FLD_MOD(r, tl, 31, 16); /* TL */
4315 dsi_write_reg(dsidev, DSI_VM_TIMING3, r);
4316 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004317}
4318
Tomi Valkeinene4a9e942012-03-28 15:58:56 +03004319int omapdss_dsi_configure_pins(struct omap_dss_device *dssdev,
4320 const struct omap_dsi_pin_config *pin_cfg)
4321{
4322 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4323 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4324 int num_pins;
4325 const int *pins;
4326 struct dsi_lane_config lanes[DSI_MAX_NR_LANES];
4327 int num_lanes;
4328 int i;
4329
4330 static const enum dsi_lane_function functions[] = {
4331 DSI_LANE_CLK,
4332 DSI_LANE_DATA1,
4333 DSI_LANE_DATA2,
4334 DSI_LANE_DATA3,
4335 DSI_LANE_DATA4,
4336 };
4337
4338 num_pins = pin_cfg->num_pins;
4339 pins = pin_cfg->pins;
4340
4341 if (num_pins < 4 || num_pins > dsi->num_lanes_supported * 2
4342 || num_pins % 2 != 0)
4343 return -EINVAL;
4344
4345 for (i = 0; i < DSI_MAX_NR_LANES; ++i)
4346 lanes[i].function = DSI_LANE_UNUSED;
4347
4348 num_lanes = 0;
4349
4350 for (i = 0; i < num_pins; i += 2) {
4351 u8 lane, pol;
4352 int dx, dy;
4353
4354 dx = pins[i];
4355 dy = pins[i + 1];
4356
4357 if (dx < 0 || dx >= dsi->num_lanes_supported * 2)
4358 return -EINVAL;
4359
4360 if (dy < 0 || dy >= dsi->num_lanes_supported * 2)
4361 return -EINVAL;
4362
4363 if (dx & 1) {
4364 if (dy != dx - 1)
4365 return -EINVAL;
4366 pol = 1;
4367 } else {
4368 if (dy != dx + 1)
4369 return -EINVAL;
4370 pol = 0;
4371 }
4372
4373 lane = dx / 2;
4374
4375 lanes[lane].function = functions[i / 2];
4376 lanes[lane].polarity = pol;
4377 num_lanes++;
4378 }
4379
4380 memcpy(dsi->lanes, lanes, sizeof(dsi->lanes));
4381 dsi->num_lanes_used = num_lanes;
4382
4383 return 0;
4384}
4385EXPORT_SYMBOL(omapdss_dsi_configure_pins);
4386
Tomi Valkeinen777f05c2013-03-06 11:10:29 +02004387static int dsi_set_clocks(struct omap_dss_device *dssdev,
Tomi Valkeinenee144e62012-08-10 16:50:51 +03004388 unsigned long ddr_clk, unsigned long lp_clk)
4389{
4390 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4391 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4392 struct dsi_clock_info cinfo;
4393 struct dispc_clock_info dispc_cinfo;
4394 unsigned lp_clk_div;
4395 unsigned long dsi_fclk;
4396 int bpp = dsi_get_pixel_size(dssdev->panel.dsi_pix_fmt);
4397 unsigned long pck;
4398 int r;
4399
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +05304400 DSSDBG("Setting DSI clocks: ddr_clk %lu, lp_clk %lu", ddr_clk, lp_clk);
Tomi Valkeinenee144e62012-08-10 16:50:51 +03004401
Tomi Valkeinend66b1582012-09-24 15:15:06 +03004402 /* Calculate PLL output clock */
4403 r = dsi_pll_calc_ddrfreq(dsidev, ddr_clk * 4, &cinfo);
Tomi Valkeinenee144e62012-08-10 16:50:51 +03004404 if (r)
4405 goto err;
4406
Tomi Valkeinend66b1582012-09-24 15:15:06 +03004407 /* Calculate PLL's DSI clock */
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004408 dsi_pll_calc_dsi_fck(&cinfo);
Tomi Valkeinend66b1582012-09-24 15:15:06 +03004409
4410 /* Calculate PLL's DISPC clock and pck & lck divs */
4411 pck = cinfo.clkin4ddr / 16 * (dsi->num_lanes_used - 1) * 8 / bpp;
4412 DSSDBG("finding dispc dividers for pck %lu\n", pck);
4413 r = dsi_pll_calc_dispc_fck(dsidev, pck, &cinfo, &dispc_cinfo);
4414 if (r)
4415 goto err;
4416
4417 /* Calculate LP clock */
4418 dsi_fclk = cinfo.dsi_pll_hsdiv_dsi_clk;
4419 lp_clk_div = DIV_ROUND_UP(dsi_fclk, lp_clk * 2);
4420
Tomi Valkeinena0d269e2012-11-27 17:05:54 +02004421 dsi->user_dsi_cinfo.regn = cinfo.regn;
4422 dsi->user_dsi_cinfo.regm = cinfo.regm;
4423 dsi->user_dsi_cinfo.regm_dispc = cinfo.regm_dispc;
4424 dsi->user_dsi_cinfo.regm_dsi = cinfo.regm_dsi;
Tomi Valkeinenee144e62012-08-10 16:50:51 +03004425
Tomi Valkeinena0d269e2012-11-27 17:05:54 +02004426 dsi->user_dsi_cinfo.lp_clk_div = lp_clk_div;
Tomi Valkeinenee144e62012-08-10 16:50:51 +03004427
Tomi Valkeinena0d269e2012-11-27 17:05:54 +02004428 dsi->user_dispc_cinfo.lck_div = dispc_cinfo.lck_div;
4429 dsi->user_dispc_cinfo.pck_div = dispc_cinfo.pck_div;
Tomi Valkeinenee144e62012-08-10 16:50:51 +03004430
Tomi Valkeinenee144e62012-08-10 16:50:51 +03004431 return 0;
4432err:
Tomi Valkeinenee144e62012-08-10 16:50:51 +03004433 return r;
4434}
Tomi Valkeinenee144e62012-08-10 16:50:51 +03004435
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004436int dsi_enable_video_output(struct omap_dss_device *dssdev, int channel)
Archit Taneja8af6ff02011-09-05 16:48:27 +05304437{
4438 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejae67458a2012-08-13 14:17:30 +05304439 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen57612172012-11-27 17:32:36 +02004440 struct omap_overlay_manager *mgr = dsi->output.manager;
Archit Taneja02c39602012-08-10 15:01:33 +05304441 int bpp = dsi_get_pixel_size(dsi->pix_fmt);
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02004442 struct omap_dss_output *out = &dsi->output;
Archit Taneja8af6ff02011-09-05 16:48:27 +05304443 u8 data_type;
4444 u16 word_count;
Tomi Valkeinen33ca2372011-11-21 13:42:58 +02004445 int r;
Archit Taneja8af6ff02011-09-05 16:48:27 +05304446
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02004447 if (out == NULL || out->manager == NULL) {
4448 DSSERR("failed to enable display: no output/manager\n");
4449 return -ENODEV;
4450 }
4451
4452 r = dsi_display_init_dispc(dsidev, mgr);
4453 if (r)
4454 goto err_init_dispc;
4455
Archit Tanejadca2b152012-08-16 18:02:00 +05304456 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Archit Taneja02c39602012-08-10 15:01:33 +05304457 switch (dsi->pix_fmt) {
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004458 case OMAP_DSS_DSI_FMT_RGB888:
4459 data_type = MIPI_DSI_PACKED_PIXEL_STREAM_24;
4460 break;
4461 case OMAP_DSS_DSI_FMT_RGB666:
4462 data_type = MIPI_DSI_PIXEL_STREAM_3BYTE_18;
4463 break;
4464 case OMAP_DSS_DSI_FMT_RGB666_PACKED:
4465 data_type = MIPI_DSI_PACKED_PIXEL_STREAM_18;
4466 break;
4467 case OMAP_DSS_DSI_FMT_RGB565:
4468 data_type = MIPI_DSI_PACKED_PIXEL_STREAM_16;
4469 break;
4470 default:
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02004471 r = -EINVAL;
4472 goto err_pix_fmt;
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004473 };
Archit Taneja8af6ff02011-09-05 16:48:27 +05304474
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004475 dsi_if_enable(dsidev, false);
4476 dsi_vc_enable(dsidev, channel, false);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304477
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004478 /* MODE, 1 = video mode */
4479 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 1, 4, 4);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304480
Archit Tanejae67458a2012-08-13 14:17:30 +05304481 word_count = DIV_ROUND_UP(dsi->timings.x_res * bpp, 8);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304482
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004483 dsi_vc_write_long_header(dsidev, channel, data_type,
4484 word_count, 0);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304485
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004486 dsi_vc_enable(dsidev, channel, true);
4487 dsi_if_enable(dsidev, true);
4488 }
Archit Taneja8af6ff02011-09-05 16:48:27 +05304489
Archit Tanejaeea83402012-09-04 11:42:36 +05304490 r = dss_mgr_enable(mgr);
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02004491 if (r)
4492 goto err_mgr_enable;
Archit Taneja8af6ff02011-09-05 16:48:27 +05304493
4494 return 0;
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02004495
4496err_mgr_enable:
4497 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
4498 dsi_if_enable(dsidev, false);
4499 dsi_vc_enable(dsidev, channel, false);
4500 }
4501err_pix_fmt:
4502 dsi_display_uninit_dispc(dsidev, mgr);
4503err_init_dispc:
4504 return r;
Archit Taneja8af6ff02011-09-05 16:48:27 +05304505}
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004506EXPORT_SYMBOL(dsi_enable_video_output);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304507
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004508void dsi_disable_video_output(struct omap_dss_device *dssdev, int channel)
Archit Taneja8af6ff02011-09-05 16:48:27 +05304509{
4510 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejadca2b152012-08-16 18:02:00 +05304511 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen57612172012-11-27 17:32:36 +02004512 struct omap_overlay_manager *mgr = dsi->output.manager;
Archit Taneja8af6ff02011-09-05 16:48:27 +05304513
Archit Tanejadca2b152012-08-16 18:02:00 +05304514 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004515 dsi_if_enable(dsidev, false);
4516 dsi_vc_enable(dsidev, channel, false);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304517
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004518 /* MODE, 0 = command mode */
4519 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 0, 4, 4);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304520
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004521 dsi_vc_enable(dsidev, channel, true);
4522 dsi_if_enable(dsidev, true);
4523 }
Archit Taneja8af6ff02011-09-05 16:48:27 +05304524
Archit Tanejaeea83402012-09-04 11:42:36 +05304525 dss_mgr_disable(mgr);
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02004526
4527 dsi_display_uninit_dispc(dsidev, mgr);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304528}
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004529EXPORT_SYMBOL(dsi_disable_video_output);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304530
Tomi Valkeinen57612172012-11-27 17:32:36 +02004531static void dsi_update_screen_dispc(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004532{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304533 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen57612172012-11-27 17:32:36 +02004534 struct omap_overlay_manager *mgr = dsi->output.manager;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004535 unsigned bytespp;
4536 unsigned bytespl;
4537 unsigned bytespf;
4538 unsigned total_len;
4539 unsigned packet_payload;
4540 unsigned packet_len;
4541 u32 l;
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004542 int r;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304543 const unsigned channel = dsi->update_channel;
Tomi Valkeinen99322572013-03-05 10:37:02 +02004544 const unsigned line_buf_size = dsi->line_buffer_size;
Archit Taneja55cd63a2012-08-09 15:41:13 +05304545 u16 w = dsi->timings.x_res;
4546 u16 h = dsi->timings.y_res;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004547
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004548 DSSDBG("dsi_update_screen_dispc(%dx%d)\n", w, h);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004549
Archit Tanejad6049142011-08-22 11:58:08 +05304550 dsi_vc_config_source(dsidev, channel, DSI_VC_SOURCE_VP);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004551
Archit Taneja02c39602012-08-10 15:01:33 +05304552 bytespp = dsi_get_pixel_size(dsi->pix_fmt) / 8;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004553 bytespl = w * bytespp;
4554 bytespf = bytespl * h;
4555
4556 /* NOTE: packet_payload has to be equal to N * bytespl, where N is
4557 * number of lines in a packet. See errata about VP_CLK_RATIO */
4558
4559 if (bytespf < line_buf_size)
4560 packet_payload = bytespf;
4561 else
4562 packet_payload = (line_buf_size) / bytespl * bytespl;
4563
4564 packet_len = packet_payload + 1; /* 1 byte for DCS cmd */
4565 total_len = (bytespf / packet_payload) * packet_len;
4566
4567 if (bytespf % packet_payload)
4568 total_len += (bytespf % packet_payload) + 1;
4569
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004570 l = FLD_VAL(total_len, 23, 0); /* TE_SIZE */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304571 dsi_write_reg(dsidev, DSI_VC_TE(channel), l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004572
Archit Taneja7a7c48f2011-08-25 18:25:03 +05304573 dsi_vc_write_long_header(dsidev, channel, MIPI_DSI_DCS_LONG_WRITE,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304574 packet_len, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004575
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304576 if (dsi->te_enabled)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004577 l = FLD_MOD(l, 1, 30, 30); /* TE_EN */
4578 else
4579 l = FLD_MOD(l, 1, 31, 31); /* TE_START */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304580 dsi_write_reg(dsidev, DSI_VC_TE(channel), l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004581
4582 /* We put SIDLEMODE to no-idle for the duration of the transfer,
4583 * because DSS interrupts are not capable of waking up the CPU and the
4584 * framedone interrupt could be delayed for quite a long time. I think
4585 * the same goes for any DSS interrupts, but for some reason I have not
4586 * seen the problem anywhere else than here.
4587 */
4588 dispc_disable_sidle();
4589
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304590 dsi_perf_mark_start(dsidev);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004591
Archit Taneja49dbf582011-05-16 15:17:07 +05304592 r = schedule_delayed_work(&dsi->framedone_timeout_work,
4593 msecs_to_jiffies(250));
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004594 BUG_ON(r == 0);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004595
Archit Tanejaeea83402012-09-04 11:42:36 +05304596 dss_mgr_set_timings(mgr, &dsi->timings);
Archit Taneja55cd63a2012-08-09 15:41:13 +05304597
Archit Tanejaeea83402012-09-04 11:42:36 +05304598 dss_mgr_start_update(mgr);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004599
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304600 if (dsi->te_enabled) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004601 /* disable LP_RX_TO, so that we can receive TE. Time to wait
4602 * for TE is longer than the timer allows */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304603 REG_FLD_MOD(dsidev, DSI_TIMING2, 0, 15, 15); /* LP_RX_TO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004604
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304605 dsi_vc_send_bta(dsidev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004606
4607#ifdef DSI_CATCH_MISSING_TE
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304608 mod_timer(&dsi->te_timer, jiffies + msecs_to_jiffies(250));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004609#endif
4610 }
4611}
4612
4613#ifdef DSI_CATCH_MISSING_TE
4614static void dsi_te_timeout(unsigned long arg)
4615{
4616 DSSERR("TE not received for 250ms!\n");
4617}
4618#endif
4619
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304620static void dsi_handle_framedone(struct platform_device *dsidev, int error)
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004621{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304622 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4623
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004624 /* SIDLEMODE back to smart-idle */
4625 dispc_enable_sidle();
4626
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304627 if (dsi->te_enabled) {
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004628 /* enable LP_RX_TO again after the TE */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304629 REG_FLD_MOD(dsidev, DSI_TIMING2, 1, 15, 15); /* LP_RX_TO */
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004630 }
4631
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304632 dsi->framedone_callback(error, dsi->framedone_data);
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004633
4634 if (!error)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304635 dsi_perf_show(dsidev, "DISPC");
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004636}
4637
4638static void dsi_framedone_timeout_work_callback(struct work_struct *work)
4639{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304640 struct dsi_data *dsi = container_of(work, struct dsi_data,
4641 framedone_timeout_work.work);
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004642 /* XXX While extremely unlikely, we could get FRAMEDONE interrupt after
4643 * 250ms which would conflict with this timeout work. What should be
4644 * done is first cancel the transfer on the HW, and then cancel the
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004645 * possibly scheduled framedone work. However, cancelling the transfer
4646 * on the HW is buggy, and would probably require resetting the whole
4647 * DSI */
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004648
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004649 DSSERR("Framedone not received for 250ms!\n");
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004650
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304651 dsi_handle_framedone(dsi->pdev, -ETIMEDOUT);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004652}
4653
Tomi Valkeinen15502022012-10-10 13:59:07 +03004654static void dsi_framedone_irq_callback(void *data)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004655{
Archit Taneja9e7e9372012-08-14 12:29:22 +05304656 struct platform_device *dsidev = (struct platform_device *) data;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304657 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4658
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004659 /* Note: We get FRAMEDONE when DISPC has finished sending pixels and
4660 * turns itself off. However, DSI still has the pixels in its buffers,
4661 * and is sending the data.
4662 */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004663
Tejun Heo136b5722012-08-21 13:18:24 -07004664 cancel_delayed_work(&dsi->framedone_timeout_work);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004665
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304666 dsi_handle_framedone(dsidev, 0);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004667}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004668
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004669int omap_dsi_update(struct omap_dss_device *dssdev, int channel,
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004670 void (*callback)(int, void *), void *data)
4671{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304672 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304673 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004674 u16 dw, dh;
4675
4676 dsi_perf_mark_setup(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304677
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304678 dsi->update_channel = channel;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004679
Tomi Valkeinen4a9e78a2011-08-15 11:22:21 +03004680 dsi->framedone_callback = callback;
4681 dsi->framedone_data = data;
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004682
Archit Tanejae3525742012-08-09 15:23:43 +05304683 dw = dsi->timings.x_res;
4684 dh = dsi->timings.y_res;
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004685
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004686#ifdef DEBUG
4687 dsi->update_bytes = dw * dh *
Archit Taneja02c39602012-08-10 15:01:33 +05304688 dsi_get_pixel_size(dsi->pix_fmt) / 8;
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004689#endif
Tomi Valkeinen57612172012-11-27 17:32:36 +02004690 dsi_update_screen_dispc(dsidev);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004691
4692 return 0;
4693}
4694EXPORT_SYMBOL(omap_dsi_update);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004695
4696/* Display funcs */
4697
Tomi Valkeinen57612172012-11-27 17:32:36 +02004698static int dsi_configure_dispc_clocks(struct platform_device *dsidev)
Archit Taneja7d2572f2012-06-29 14:31:07 +05304699{
Archit Taneja7d2572f2012-06-29 14:31:07 +05304700 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4701 struct dispc_clock_info dispc_cinfo;
4702 int r;
Tomi Valkeinen17518182013-03-07 11:21:45 +02004703 unsigned long fck;
Archit Taneja7d2572f2012-06-29 14:31:07 +05304704
4705 fck = dsi_get_pll_hsdiv_dispc_rate(dsidev);
4706
Tomi Valkeinena0d269e2012-11-27 17:05:54 +02004707 dispc_cinfo.lck_div = dsi->user_dispc_cinfo.lck_div;
4708 dispc_cinfo.pck_div = dsi->user_dispc_cinfo.pck_div;
Archit Taneja7d2572f2012-06-29 14:31:07 +05304709
4710 r = dispc_calc_clock_rates(fck, &dispc_cinfo);
4711 if (r) {
4712 DSSERR("Failed to calc dispc clocks\n");
4713 return r;
4714 }
4715
4716 dsi->mgr_config.clock_info = dispc_cinfo;
4717
4718 return 0;
4719}
4720
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02004721static int dsi_display_init_dispc(struct platform_device *dsidev,
4722 struct omap_overlay_manager *mgr)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004723{
Archit Taneja7d2572f2012-06-29 14:31:07 +05304724 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja7d2572f2012-06-29 14:31:07 +05304725 int r;
Archit Taneja5a8b5722011-05-12 17:26:29 +05304726
Tomi Valkeinen4ce9e332013-03-05 17:11:16 +02004727 dss_select_lcd_clk_source(mgr->id, dsi->module_id == 0 ?
4728 OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC :
4729 OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC);
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02004730
Archit Tanejadca2b152012-08-16 18:02:00 +05304731 if (dsi->mode == OMAP_DSS_DSI_CMD_MODE) {
Tomi Valkeinen15502022012-10-10 13:59:07 +03004732 r = dss_mgr_register_framedone_handler(mgr,
4733 dsi_framedone_irq_callback, dsidev);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304734 if (r) {
Tomi Valkeinen15502022012-10-10 13:59:07 +03004735 DSSERR("can't register FRAMEDONE handler\n");
Archit Taneja7d2572f2012-06-29 14:31:07 +05304736 goto err;
Archit Taneja8af6ff02011-09-05 16:48:27 +05304737 }
4738
Archit Taneja7d2572f2012-06-29 14:31:07 +05304739 dsi->mgr_config.stallmode = true;
4740 dsi->mgr_config.fifohandcheck = true;
Archit Taneja8af6ff02011-09-05 16:48:27 +05304741 } else {
Archit Taneja7d2572f2012-06-29 14:31:07 +05304742 dsi->mgr_config.stallmode = false;
4743 dsi->mgr_config.fifohandcheck = false;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004744 }
4745
Archit Tanejabd5a7b12012-06-26 12:38:31 +05304746 /*
4747 * override interlace, logic level and edge related parameters in
4748 * omap_video_timings with default values
4749 */
Archit Tanejae67458a2012-08-13 14:17:30 +05304750 dsi->timings.interlace = false;
4751 dsi->timings.hsync_level = OMAPDSS_SIG_ACTIVE_HIGH;
4752 dsi->timings.vsync_level = OMAPDSS_SIG_ACTIVE_HIGH;
4753 dsi->timings.data_pclk_edge = OMAPDSS_DRIVE_SIG_RISING_EDGE;
4754 dsi->timings.de_level = OMAPDSS_SIG_ACTIVE_HIGH;
4755 dsi->timings.sync_pclk_edge = OMAPDSS_DRIVE_SIG_OPPOSITE_EDGES;
Archit Tanejabd5a7b12012-06-26 12:38:31 +05304756
Archit Tanejaeea83402012-09-04 11:42:36 +05304757 dss_mgr_set_timings(mgr, &dsi->timings);
Archit Tanejabd5a7b12012-06-26 12:38:31 +05304758
Tomi Valkeinen57612172012-11-27 17:32:36 +02004759 r = dsi_configure_dispc_clocks(dsidev);
Archit Taneja7d2572f2012-06-29 14:31:07 +05304760 if (r)
4761 goto err1;
4762
4763 dsi->mgr_config.io_pad_mode = DSS_IO_PAD_MODE_BYPASS;
4764 dsi->mgr_config.video_port_width =
Archit Taneja02c39602012-08-10 15:01:33 +05304765 dsi_get_pixel_size(dsi->pix_fmt);
Archit Taneja7d2572f2012-06-29 14:31:07 +05304766 dsi->mgr_config.lcden_sig_polarity = 0;
4767
Archit Tanejaeea83402012-09-04 11:42:36 +05304768 dss_mgr_set_lcd_config(mgr, &dsi->mgr_config);
Archit Tanejad21f43b2012-06-21 09:45:11 +05304769
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004770 return 0;
Archit Taneja7d2572f2012-06-29 14:31:07 +05304771err1:
Archit Tanejadca2b152012-08-16 18:02:00 +05304772 if (dsi->mode == OMAP_DSS_DSI_CMD_MODE)
Tomi Valkeinen15502022012-10-10 13:59:07 +03004773 dss_mgr_unregister_framedone_handler(mgr,
4774 dsi_framedone_irq_callback, dsidev);
Archit Taneja7d2572f2012-06-29 14:31:07 +05304775err:
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02004776 dss_select_lcd_clk_source(mgr->id, OMAP_DSS_CLK_SRC_FCK);
Archit Taneja7d2572f2012-06-29 14:31:07 +05304777 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004778}
4779
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02004780static void dsi_display_uninit_dispc(struct platform_device *dsidev,
4781 struct omap_overlay_manager *mgr)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004782{
Archit Tanejadca2b152012-08-16 18:02:00 +05304783 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4784
Tomi Valkeinen15502022012-10-10 13:59:07 +03004785 if (dsi->mode == OMAP_DSS_DSI_CMD_MODE)
4786 dss_mgr_unregister_framedone_handler(mgr,
4787 dsi_framedone_irq_callback, dsidev);
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02004788
4789 dss_select_lcd_clk_source(mgr->id, OMAP_DSS_CLK_SRC_FCK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004790}
4791
Tomi Valkeinen57612172012-11-27 17:32:36 +02004792static int dsi_configure_dsi_clocks(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004793{
Tomi Valkeinena0d269e2012-11-27 17:05:54 +02004794 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004795 struct dsi_clock_info cinfo;
4796 int r;
4797
Tomi Valkeinena0d269e2012-11-27 17:05:54 +02004798 cinfo = dsi->user_dsi_cinfo;
4799
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02004800 r = dsi_calc_clock_rates(dsidev, &cinfo);
Ville Syrjäläebf0a3f2010-04-22 22:50:05 +02004801 if (r) {
4802 DSSERR("Failed to calc dsi clocks\n");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004803 return r;
Ville Syrjäläebf0a3f2010-04-22 22:50:05 +02004804 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004805
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304806 r = dsi_pll_set_clock_div(dsidev, &cinfo);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004807 if (r) {
4808 DSSERR("Failed to set dsi clocks\n");
4809 return r;
4810 }
4811
4812 return 0;
4813}
4814
Tomi Valkeinen57612172012-11-27 17:32:36 +02004815static int dsi_display_init_dsi(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004816{
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02004817 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004818 int r;
4819
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304820 r = dsi_pll_init(dsidev, true, true);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004821 if (r)
4822 goto err0;
4823
Tomi Valkeinen57612172012-11-27 17:32:36 +02004824 r = dsi_configure_dsi_clocks(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004825 if (r)
4826 goto err1;
4827
Tomi Valkeinen4ce9e332013-03-05 17:11:16 +02004828 dss_select_dsi_clk_source(dsi->module_id, dsi->module_id == 0 ?
4829 OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI :
4830 OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DSI);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004831
4832 DSSDBG("PLL OK\n");
4833
Archit Taneja9e7e9372012-08-14 12:29:22 +05304834 r = dsi_cio_init(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004835 if (r)
4836 goto err2;
4837
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304838 _dsi_print_reset_status(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004839
Archit Taneja9e7e9372012-08-14 12:29:22 +05304840 dsi_proto_timings(dsidev);
Tomi Valkeinen57612172012-11-27 17:32:36 +02004841 dsi_set_lp_clk_divisor(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004842
4843 if (1)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304844 _dsi_print_reset_status(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004845
Tomi Valkeinen57612172012-11-27 17:32:36 +02004846 r = dsi_proto_config(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004847 if (r)
4848 goto err3;
4849
4850 /* enable interface */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304851 dsi_vc_enable(dsidev, 0, 1);
4852 dsi_vc_enable(dsidev, 1, 1);
4853 dsi_vc_enable(dsidev, 2, 1);
4854 dsi_vc_enable(dsidev, 3, 1);
4855 dsi_if_enable(dsidev, 1);
4856 dsi_force_tx_stop_mode_io(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004857
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004858 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004859err3:
Archit Taneja9e7e9372012-08-14 12:29:22 +05304860 dsi_cio_uninit(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004861err2:
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02004862 dss_select_dsi_clk_source(dsi->module_id, OMAP_DSS_CLK_SRC_FCK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004863err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304864 dsi_pll_uninit(dsidev, true);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004865err0:
4866 return r;
4867}
4868
Tomi Valkeinen57612172012-11-27 17:32:36 +02004869static void dsi_display_uninit_dsi(struct platform_device *dsidev,
Tomi Valkeinen22d6d672010-10-11 11:33:30 +03004870 bool disconnect_lanes, bool enter_ulps)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004871{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304872 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304873
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304874 if (enter_ulps && !dsi->ulps_enabled)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304875 dsi_enter_ulps(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03004876
Ville Syrjäläd7370102010-04-22 22:50:09 +02004877 /* disable interface */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304878 dsi_if_enable(dsidev, 0);
4879 dsi_vc_enable(dsidev, 0, 0);
4880 dsi_vc_enable(dsidev, 1, 0);
4881 dsi_vc_enable(dsidev, 2, 0);
4882 dsi_vc_enable(dsidev, 3, 0);
Ville Syrjäläd7370102010-04-22 22:50:09 +02004883
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02004884 dss_select_dsi_clk_source(dsi->module_id, OMAP_DSS_CLK_SRC_FCK);
Archit Taneja9e7e9372012-08-14 12:29:22 +05304885 dsi_cio_uninit(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304886 dsi_pll_uninit(dsidev, disconnect_lanes);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004887}
4888
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004889int omapdss_dsi_display_enable(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004890{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304891 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304892 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004893 int r = 0;
4894
4895 DSSDBG("dsi_display_enable\n");
4896
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304897 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004898
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304899 mutex_lock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004900
4901 r = omap_dss_start_device(dssdev);
4902 if (r) {
4903 DSSERR("failed to start device\n");
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004904 goto err_start_dev;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004905 }
4906
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004907 r = dsi_runtime_get(dsidev);
4908 if (r)
4909 goto err_get_dsi;
4910
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304911 dsi_enable_pll_clock(dsidev, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004912
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004913 _dsi_initialize_irq(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004914
Tomi Valkeinen57612172012-11-27 17:32:36 +02004915 r = dsi_display_init_dsi(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004916 if (r)
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004917 goto err_init_dsi;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004918
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304919 mutex_unlock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004920
4921 return 0;
4922
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004923err_init_dsi:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304924 dsi_enable_pll_clock(dsidev, 0);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004925 dsi_runtime_put(dsidev);
4926err_get_dsi:
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004927 omap_dss_stop_device(dssdev);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004928err_start_dev:
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304929 mutex_unlock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004930 DSSDBG("dsi_display_enable FAILED\n");
4931 return r;
4932}
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004933EXPORT_SYMBOL(omapdss_dsi_display_enable);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004934
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03004935void omapdss_dsi_display_disable(struct omap_dss_device *dssdev,
Tomi Valkeinen22d6d672010-10-11 11:33:30 +03004936 bool disconnect_lanes, bool enter_ulps)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004937{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304938 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304939 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304940
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004941 DSSDBG("dsi_display_disable\n");
4942
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304943 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004944
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304945 mutex_lock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004946
Tomi Valkeinen15ffa1d2011-06-16 14:34:06 +03004947 dsi_sync_vc(dsidev, 0);
4948 dsi_sync_vc(dsidev, 1);
4949 dsi_sync_vc(dsidev, 2);
4950 dsi_sync_vc(dsidev, 3);
4951
Tomi Valkeinen57612172012-11-27 17:32:36 +02004952 dsi_display_uninit_dsi(dsidev, disconnect_lanes, enter_ulps);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004953
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004954 dsi_runtime_put(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304955 dsi_enable_pll_clock(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004956
4957 omap_dss_stop_device(dssdev);
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004958
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304959 mutex_unlock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004960}
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004961EXPORT_SYMBOL(omapdss_dsi_display_disable);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004962
Tomi Valkeinen225b6502010-01-11 15:11:01 +02004963int omapdss_dsi_enable_te(struct omap_dss_device *dssdev, bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004964{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304965 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4966 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4967
4968 dsi->te_enabled = enable;
Tomi Valkeinen225b6502010-01-11 15:11:01 +02004969 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004970}
Tomi Valkeinen225b6502010-01-11 15:11:01 +02004971EXPORT_SYMBOL(omapdss_dsi_enable_te);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004972
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004973#ifdef PRINT_VERBOSE_VM_TIMINGS
4974static void print_dsi_vm(const char *str,
4975 const struct omap_dss_dsi_videomode_timings *t)
4976{
4977 unsigned long byteclk = t->hsclk / 4;
4978 int bl, wc, pps, tot;
4979
4980 wc = DIV_ROUND_UP(t->hact * t->bitspp, 8);
4981 pps = DIV_ROUND_UP(wc + 6, t->ndl); /* pixel packet size */
4982 bl = t->hss + t->hsa + t->hse + t->hbp + t->hfp;
4983 tot = bl + pps;
4984
4985#define TO_DSI_T(x) ((u32)div64_u64((u64)x * 1000000000llu, byteclk))
4986
4987 pr_debug("%s bck %lu, %u/%u/%u/%u/%u/%u = %u+%u = %u, "
4988 "%u/%u/%u/%u/%u/%u = %u + %u = %u\n",
4989 str,
4990 byteclk,
4991 t->hss, t->hsa, t->hse, t->hbp, pps, t->hfp,
4992 bl, pps, tot,
4993 TO_DSI_T(t->hss),
4994 TO_DSI_T(t->hsa),
4995 TO_DSI_T(t->hse),
4996 TO_DSI_T(t->hbp),
4997 TO_DSI_T(pps),
4998 TO_DSI_T(t->hfp),
4999
5000 TO_DSI_T(bl),
5001 TO_DSI_T(pps),
5002
5003 TO_DSI_T(tot));
5004#undef TO_DSI_T
5005}
5006
5007static void print_dispc_vm(const char *str, const struct omap_video_timings *t)
5008{
5009 unsigned long pck = t->pixel_clock * 1000;
5010 int hact, bl, tot;
5011
5012 hact = t->x_res;
5013 bl = t->hsw + t->hbp + t->hfp;
5014 tot = hact + bl;
5015
5016#define TO_DISPC_T(x) ((u32)div64_u64((u64)x * 1000000000llu, pck))
5017
5018 pr_debug("%s pck %lu, %u/%u/%u/%u = %u+%u = %u, "
5019 "%u/%u/%u/%u = %u + %u = %u\n",
5020 str,
5021 pck,
5022 t->hsw, t->hbp, hact, t->hfp,
5023 bl, hact, tot,
5024 TO_DISPC_T(t->hsw),
5025 TO_DISPC_T(t->hbp),
5026 TO_DISPC_T(hact),
5027 TO_DISPC_T(t->hfp),
5028 TO_DISPC_T(bl),
5029 TO_DISPC_T(hact),
5030 TO_DISPC_T(tot));
5031#undef TO_DISPC_T
5032}
5033
5034/* note: this is not quite accurate */
5035static void print_dsi_dispc_vm(const char *str,
5036 const struct omap_dss_dsi_videomode_timings *t)
5037{
5038 struct omap_video_timings vm = { 0 };
5039 unsigned long byteclk = t->hsclk / 4;
5040 unsigned long pck;
5041 u64 dsi_tput;
5042 int dsi_hact, dsi_htot;
5043
5044 dsi_tput = (u64)byteclk * t->ndl * 8;
5045 pck = (u32)div64_u64(dsi_tput, t->bitspp);
5046 dsi_hact = DIV_ROUND_UP(DIV_ROUND_UP(t->hact * t->bitspp, 8) + 6, t->ndl);
5047 dsi_htot = t->hss + t->hsa + t->hse + t->hbp + dsi_hact + t->hfp;
5048
5049 vm.pixel_clock = pck / 1000;
5050 vm.hsw = div64_u64((u64)(t->hsa + t->hse) * pck, byteclk);
5051 vm.hbp = div64_u64((u64)t->hbp * pck, byteclk);
5052 vm.hfp = div64_u64((u64)t->hfp * pck, byteclk);
5053 vm.x_res = t->hact;
5054
5055 print_dispc_vm(str, &vm);
5056}
5057#endif /* PRINT_VERBOSE_VM_TIMINGS */
5058
5059static bool dsi_cm_calc_dispc_cb(int lckd, int pckd, unsigned long lck,
5060 unsigned long pck, void *data)
5061{
5062 struct dsi_clk_calc_ctx *ctx = data;
5063 struct omap_video_timings *t = &ctx->dispc_vm;
5064
5065 ctx->dispc_cinfo.lck_div = lckd;
5066 ctx->dispc_cinfo.pck_div = pckd;
5067 ctx->dispc_cinfo.lck = lck;
5068 ctx->dispc_cinfo.pck = pck;
5069
5070 *t = *ctx->config->timings;
5071 t->pixel_clock = pck / 1000;
5072 t->x_res = ctx->config->timings->x_res;
5073 t->y_res = ctx->config->timings->y_res;
5074 t->hsw = t->hfp = t->hbp = t->vsw = 1;
5075 t->vfp = t->vbp = 0;
5076
5077 return true;
5078}
5079
5080static bool dsi_cm_calc_hsdiv_cb(int regm_dispc, unsigned long dispc,
5081 void *data)
5082{
5083 struct dsi_clk_calc_ctx *ctx = data;
5084
5085 ctx->dsi_cinfo.regm_dispc = regm_dispc;
5086 ctx->dsi_cinfo.dsi_pll_hsdiv_dispc_clk = dispc;
5087
5088 return dispc_div_calc(dispc, ctx->req_pck_min, ctx->req_pck_max,
5089 dsi_cm_calc_dispc_cb, ctx);
5090}
5091
5092static bool dsi_cm_calc_pll_cb(int regn, int regm, unsigned long fint,
5093 unsigned long pll, void *data)
5094{
5095 struct dsi_clk_calc_ctx *ctx = data;
5096
5097 ctx->dsi_cinfo.regn = regn;
5098 ctx->dsi_cinfo.regm = regm;
5099 ctx->dsi_cinfo.fint = fint;
5100 ctx->dsi_cinfo.clkin4ddr = pll;
5101
5102 return dsi_hsdiv_calc(ctx->dsidev, pll, ctx->req_pck_min,
5103 dsi_cm_calc_hsdiv_cb, ctx);
5104}
5105
5106static bool dsi_cm_calc(struct dsi_data *dsi,
5107 const struct omap_dss_dsi_config *cfg,
5108 struct dsi_clk_calc_ctx *ctx)
5109{
5110 unsigned long clkin;
5111 int bitspp, ndl;
5112 unsigned long pll_min, pll_max;
5113 unsigned long pck, txbyteclk;
5114
5115 clkin = clk_get_rate(dsi->sys_clk);
5116 bitspp = dsi_get_pixel_size(cfg->pixel_format);
5117 ndl = dsi->num_lanes_used - 1;
5118
5119 /*
5120 * Here we should calculate minimum txbyteclk to be able to send the
5121 * frame in time, and also to handle TE. That's not very simple, though,
5122 * especially as we go to LP between each pixel packet due to HW
5123 * "feature". So let's just estimate very roughly and multiply by 1.5.
5124 */
5125 pck = cfg->timings->pixel_clock * 1000;
5126 pck = pck * 3 / 2;
5127 txbyteclk = pck * bitspp / 8 / ndl;
5128
5129 memset(ctx, 0, sizeof(*ctx));
5130 ctx->dsidev = dsi->pdev;
5131 ctx->config = cfg;
5132 ctx->req_pck_min = pck;
5133 ctx->req_pck_nom = pck;
5134 ctx->req_pck_max = pck * 3 / 2;
5135 ctx->dsi_cinfo.clkin = clkin;
5136
5137 pll_min = max(cfg->hs_clk_min * 4, txbyteclk * 4 * 4);
5138 pll_max = cfg->hs_clk_max * 4;
5139
5140 return dsi_pll_calc(dsi->pdev, clkin,
5141 pll_min, pll_max,
5142 dsi_cm_calc_pll_cb, ctx);
5143}
5144
5145static bool dsi_vm_calc_blanking(struct dsi_clk_calc_ctx *ctx)
5146{
5147 struct dsi_data *dsi = dsi_get_dsidrv_data(ctx->dsidev);
5148 const struct omap_dss_dsi_config *cfg = ctx->config;
5149 int bitspp = dsi_get_pixel_size(cfg->pixel_format);
5150 int ndl = dsi->num_lanes_used - 1;
5151 unsigned long hsclk = ctx->dsi_cinfo.clkin4ddr / 4;
5152 unsigned long byteclk = hsclk / 4;
5153
5154 unsigned long dispc_pck, req_pck_min, req_pck_nom, req_pck_max;
5155 int xres;
5156 int panel_htot, panel_hbl; /* pixels */
5157 int dispc_htot, dispc_hbl; /* pixels */
5158 int dsi_htot, dsi_hact, dsi_hbl, hss, hse; /* byteclks */
5159 int hfp, hsa, hbp;
5160 const struct omap_video_timings *req_vm;
5161 struct omap_video_timings *dispc_vm;
5162 struct omap_dss_dsi_videomode_timings *dsi_vm;
5163 u64 dsi_tput, dispc_tput;
5164
5165 dsi_tput = (u64)byteclk * ndl * 8;
5166
5167 req_vm = cfg->timings;
5168 req_pck_min = ctx->req_pck_min;
5169 req_pck_max = ctx->req_pck_max;
5170 req_pck_nom = ctx->req_pck_nom;
5171
5172 dispc_pck = ctx->dispc_cinfo.pck;
5173 dispc_tput = (u64)dispc_pck * bitspp;
5174
5175 xres = req_vm->x_res;
5176
5177 panel_hbl = req_vm->hfp + req_vm->hbp + req_vm->hsw;
5178 panel_htot = xres + panel_hbl;
5179
5180 dsi_hact = DIV_ROUND_UP(DIV_ROUND_UP(xres * bitspp, 8) + 6, ndl);
5181
5182 /*
5183 * When there are no line buffers, DISPC and DSI must have the
5184 * same tput. Otherwise DISPC tput needs to be higher than DSI's.
5185 */
5186 if (dsi->line_buffer_size < xres * bitspp / 8) {
5187 if (dispc_tput != dsi_tput)
5188 return false;
5189 } else {
5190 if (dispc_tput < dsi_tput)
5191 return false;
5192 }
5193
5194 /* DSI tput must be over the min requirement */
5195 if (dsi_tput < (u64)bitspp * req_pck_min)
5196 return false;
5197
5198 /* When non-burst mode, DSI tput must be below max requirement. */
5199 if (cfg->trans_mode != OMAP_DSS_DSI_BURST_MODE) {
5200 if (dsi_tput > (u64)bitspp * req_pck_max)
5201 return false;
5202 }
5203
5204 hss = DIV_ROUND_UP(4, ndl);
5205
5206 if (cfg->trans_mode == OMAP_DSS_DSI_PULSE_MODE) {
5207 if (ndl == 3 && req_vm->hsw == 0)
5208 hse = 1;
5209 else
5210 hse = DIV_ROUND_UP(4, ndl);
5211 } else {
5212 hse = 0;
5213 }
5214
5215 /* DSI htot to match the panel's nominal pck */
5216 dsi_htot = div64_u64((u64)panel_htot * byteclk, req_pck_nom);
5217
5218 /* fail if there would be no time for blanking */
5219 if (dsi_htot < hss + hse + dsi_hact)
5220 return false;
5221
5222 /* total DSI blanking needed to achieve panel's TL */
5223 dsi_hbl = dsi_htot - dsi_hact;
5224
5225 /* DISPC htot to match the DSI TL */
5226 dispc_htot = div64_u64((u64)dsi_htot * dispc_pck, byteclk);
5227
5228 /* verify that the DSI and DISPC TLs are the same */
5229 if ((u64)dsi_htot * dispc_pck != (u64)dispc_htot * byteclk)
5230 return false;
5231
5232 dispc_hbl = dispc_htot - xres;
5233
5234 /* setup DSI videomode */
5235
5236 dsi_vm = &ctx->dsi_vm;
5237 memset(dsi_vm, 0, sizeof(*dsi_vm));
5238
5239 dsi_vm->hsclk = hsclk;
5240
5241 dsi_vm->ndl = ndl;
5242 dsi_vm->bitspp = bitspp;
5243
5244 if (cfg->trans_mode != OMAP_DSS_DSI_PULSE_MODE) {
5245 hsa = 0;
5246 } else if (ndl == 3 && req_vm->hsw == 0) {
5247 hsa = 0;
5248 } else {
5249 hsa = div64_u64((u64)req_vm->hsw * byteclk, req_pck_nom);
5250 hsa = max(hsa - hse, 1);
5251 }
5252
5253 hbp = div64_u64((u64)req_vm->hbp * byteclk, req_pck_nom);
5254 hbp = max(hbp, 1);
5255
5256 hfp = dsi_hbl - (hss + hsa + hse + hbp);
5257 if (hfp < 1) {
5258 int t;
5259 /* we need to take cycles from hbp */
5260
5261 t = 1 - hfp;
5262 hbp = max(hbp - t, 1);
5263 hfp = dsi_hbl - (hss + hsa + hse + hbp);
5264
5265 if (hfp < 1 && hsa > 0) {
5266 /* we need to take cycles from hsa */
5267 t = 1 - hfp;
5268 hsa = max(hsa - t, 1);
5269 hfp = dsi_hbl - (hss + hsa + hse + hbp);
5270 }
5271 }
5272
5273 if (hfp < 1)
5274 return false;
5275
5276 dsi_vm->hss = hss;
5277 dsi_vm->hsa = hsa;
5278 dsi_vm->hse = hse;
5279 dsi_vm->hbp = hbp;
5280 dsi_vm->hact = xres;
5281 dsi_vm->hfp = hfp;
5282
5283 dsi_vm->vsa = req_vm->vsw;
5284 dsi_vm->vbp = req_vm->vbp;
5285 dsi_vm->vact = req_vm->y_res;
5286 dsi_vm->vfp = req_vm->vfp;
5287
5288 dsi_vm->trans_mode = cfg->trans_mode;
5289
5290 dsi_vm->blanking_mode = 0;
5291 dsi_vm->hsa_blanking_mode = 1;
5292 dsi_vm->hfp_blanking_mode = 1;
5293 dsi_vm->hbp_blanking_mode = 1;
5294
5295 dsi_vm->ddr_clk_always_on = cfg->ddr_clk_always_on;
5296 dsi_vm->window_sync = 4;
5297
5298 /* setup DISPC videomode */
5299
5300 dispc_vm = &ctx->dispc_vm;
5301 *dispc_vm = *req_vm;
5302 dispc_vm->pixel_clock = dispc_pck / 1000;
5303
5304 if (cfg->trans_mode == OMAP_DSS_DSI_PULSE_MODE) {
5305 hsa = div64_u64((u64)req_vm->hsw * dispc_pck,
5306 req_pck_nom);
5307 hsa = max(hsa, 1);
5308 } else {
5309 hsa = 1;
5310 }
5311
5312 hbp = div64_u64((u64)req_vm->hbp * dispc_pck, req_pck_nom);
5313 hbp = max(hbp, 1);
5314
5315 hfp = dispc_hbl - hsa - hbp;
5316 if (hfp < 1) {
5317 int t;
5318 /* we need to take cycles from hbp */
5319
5320 t = 1 - hfp;
5321 hbp = max(hbp - t, 1);
5322 hfp = dispc_hbl - hsa - hbp;
5323
5324 if (hfp < 1) {
5325 /* we need to take cycles from hsa */
5326 t = 1 - hfp;
5327 hsa = max(hsa - t, 1);
5328 hfp = dispc_hbl - hsa - hbp;
5329 }
5330 }
5331
5332 if (hfp < 1)
5333 return false;
5334
5335 dispc_vm->hfp = hfp;
5336 dispc_vm->hsw = hsa;
5337 dispc_vm->hbp = hbp;
5338
5339 return true;
5340}
5341
5342
5343static bool dsi_vm_calc_dispc_cb(int lckd, int pckd, unsigned long lck,
5344 unsigned long pck, void *data)
5345{
5346 struct dsi_clk_calc_ctx *ctx = data;
5347
5348 ctx->dispc_cinfo.lck_div = lckd;
5349 ctx->dispc_cinfo.pck_div = pckd;
5350 ctx->dispc_cinfo.lck = lck;
5351 ctx->dispc_cinfo.pck = pck;
5352
5353 if (dsi_vm_calc_blanking(ctx) == false)
5354 return false;
5355
5356#ifdef PRINT_VERBOSE_VM_TIMINGS
5357 print_dispc_vm("dispc", &ctx->dispc_vm);
5358 print_dsi_vm("dsi ", &ctx->dsi_vm);
5359 print_dispc_vm("req ", ctx->config->timings);
5360 print_dsi_dispc_vm("act ", &ctx->dsi_vm);
5361#endif
5362
5363 return true;
5364}
5365
5366static bool dsi_vm_calc_hsdiv_cb(int regm_dispc, unsigned long dispc,
5367 void *data)
5368{
5369 struct dsi_clk_calc_ctx *ctx = data;
5370 unsigned long pck_max;
5371
5372 ctx->dsi_cinfo.regm_dispc = regm_dispc;
5373 ctx->dsi_cinfo.dsi_pll_hsdiv_dispc_clk = dispc;
5374
5375 /*
5376 * In burst mode we can let the dispc pck be arbitrarily high, but it
5377 * limits our scaling abilities. So for now, don't aim too high.
5378 */
5379
5380 if (ctx->config->trans_mode == OMAP_DSS_DSI_BURST_MODE)
5381 pck_max = ctx->req_pck_max + 10000000;
5382 else
5383 pck_max = ctx->req_pck_max;
5384
5385 return dispc_div_calc(dispc, ctx->req_pck_min, pck_max,
5386 dsi_vm_calc_dispc_cb, ctx);
5387}
5388
5389static bool dsi_vm_calc_pll_cb(int regn, int regm, unsigned long fint,
5390 unsigned long pll, void *data)
5391{
5392 struct dsi_clk_calc_ctx *ctx = data;
5393
5394 ctx->dsi_cinfo.regn = regn;
5395 ctx->dsi_cinfo.regm = regm;
5396 ctx->dsi_cinfo.fint = fint;
5397 ctx->dsi_cinfo.clkin4ddr = pll;
5398
5399 return dsi_hsdiv_calc(ctx->dsidev, pll, ctx->req_pck_min,
5400 dsi_vm_calc_hsdiv_cb, ctx);
5401}
5402
5403static bool dsi_vm_calc(struct dsi_data *dsi,
5404 const struct omap_dss_dsi_config *cfg,
5405 struct dsi_clk_calc_ctx *ctx)
5406{
5407 const struct omap_video_timings *t = cfg->timings;
5408 unsigned long clkin;
5409 unsigned long pll_min;
5410 unsigned long pll_max;
5411 int ndl = dsi->num_lanes_used - 1;
5412 int bitspp = dsi_get_pixel_size(cfg->pixel_format);
5413 unsigned long byteclk_min;
5414
5415 clkin = clk_get_rate(dsi->sys_clk);
5416
5417 memset(ctx, 0, sizeof(*ctx));
5418 ctx->dsidev = dsi->pdev;
5419 ctx->config = cfg;
5420
5421 ctx->dsi_cinfo.clkin = clkin;
5422
5423 /* these limits should come from the panel driver */
5424 ctx->req_pck_min = t->pixel_clock * 1000 - 1000;
5425 ctx->req_pck_nom = t->pixel_clock * 1000;
5426 ctx->req_pck_max = t->pixel_clock * 1000 + 1000;
5427
5428 byteclk_min = div64_u64((u64)ctx->req_pck_min * bitspp, ndl * 8);
5429 pll_min = max(cfg->hs_clk_min * 4, byteclk_min * 4 * 4);
5430
5431 if (cfg->trans_mode == OMAP_DSS_DSI_BURST_MODE) {
5432 pll_max = cfg->hs_clk_max * 4;
5433 } else {
5434 unsigned long byteclk_max;
5435 byteclk_max = div64_u64((u64)ctx->req_pck_max * bitspp,
5436 ndl * 8);
5437
5438 pll_max = byteclk_max * 4 * 4;
5439 }
5440
5441 return dsi_pll_calc(dsi->pdev, clkin,
5442 pll_min, pll_max,
5443 dsi_vm_calc_pll_cb, ctx);
5444}
5445
Tomi Valkeinen777f05c2013-03-06 11:10:29 +02005446int omapdss_dsi_set_config(struct omap_dss_device *dssdev,
5447 const struct omap_dss_dsi_config *config)
Archit Tanejae67458a2012-08-13 14:17:30 +05305448{
5449 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
5450 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02005451 struct dsi_clk_calc_ctx ctx;
5452 bool ok;
5453 int r;
Archit Tanejae67458a2012-08-13 14:17:30 +05305454
5455 mutex_lock(&dsi->lock);
5456
Tomi Valkeinen777f05c2013-03-06 11:10:29 +02005457 dsi->pix_fmt = config->pixel_format;
5458 dsi->mode = config->mode;
5459
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02005460 if (config->mode == OMAP_DSS_DSI_VIDEO_MODE)
5461 ok = dsi_vm_calc(dsi, config, &ctx);
5462 else
5463 ok = dsi_cm_calc(dsi, config, &ctx);
5464
5465 if (!ok) {
5466 DSSERR("failed to find suitable DSI clock settings\n");
5467 r = -EINVAL;
5468 goto err;
5469 }
5470
5471 dsi_pll_calc_dsi_fck(&ctx.dsi_cinfo);
5472
5473 r = dsi_lp_clock_calc(&ctx.dsi_cinfo, config->lp_clk_min,
5474 config->lp_clk_max);
5475 if (r) {
5476 DSSERR("failed to find suitable DSI LP clock settings\n");
5477 goto err;
5478 }
5479
5480 dsi->user_dsi_cinfo = ctx.dsi_cinfo;
5481 dsi->user_dispc_cinfo = ctx.dispc_cinfo;
5482
5483 dsi->timings = ctx.dispc_vm;
5484 dsi->vm_timings = ctx.dsi_vm;
Archit Tanejae67458a2012-08-13 14:17:30 +05305485
5486 mutex_unlock(&dsi->lock);
Tomi Valkeinen777f05c2013-03-06 11:10:29 +02005487
5488 return 0;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02005489err:
5490 mutex_unlock(&dsi->lock);
5491
5492 return r;
Archit Tanejae67458a2012-08-13 14:17:30 +05305493}
Tomi Valkeinen777f05c2013-03-06 11:10:29 +02005494EXPORT_SYMBOL(omapdss_dsi_set_config);
Archit Taneja0b3ffe32012-08-13 22:13:39 +05305495
Tomi Valkeinen2eea5ae2013-02-13 11:23:54 +02005496/*
5497 * Return a hardcoded channel for the DSI output. This should work for
5498 * current use cases, but this can be later expanded to either resolve
5499 * the channel in some more dynamic manner, or get the channel as a user
5500 * parameter.
5501 */
5502static enum omap_channel dsi_get_channel(int module_id)
5503{
5504 switch (omapdss_get_version()) {
5505 case OMAPDSS_VER_OMAP24xx:
5506 DSSWARN("DSI not supported\n");
5507 return OMAP_DSS_CHANNEL_LCD;
5508
5509 case OMAPDSS_VER_OMAP34xx_ES1:
5510 case OMAPDSS_VER_OMAP34xx_ES3:
5511 case OMAPDSS_VER_OMAP3630:
5512 case OMAPDSS_VER_AM35xx:
5513 return OMAP_DSS_CHANNEL_LCD;
5514
5515 case OMAPDSS_VER_OMAP4430_ES1:
5516 case OMAPDSS_VER_OMAP4430_ES2:
5517 case OMAPDSS_VER_OMAP4:
5518 switch (module_id) {
5519 case 0:
5520 return OMAP_DSS_CHANNEL_LCD;
5521 case 1:
5522 return OMAP_DSS_CHANNEL_LCD2;
5523 default:
5524 DSSWARN("unsupported module id\n");
5525 return OMAP_DSS_CHANNEL_LCD;
5526 }
5527
5528 case OMAPDSS_VER_OMAP5:
5529 switch (module_id) {
5530 case 0:
5531 return OMAP_DSS_CHANNEL_LCD;
5532 case 1:
5533 return OMAP_DSS_CHANNEL_LCD3;
5534 default:
5535 DSSWARN("unsupported module id\n");
5536 return OMAP_DSS_CHANNEL_LCD;
5537 }
5538
5539 default:
5540 DSSWARN("unsupported DSS version\n");
5541 return OMAP_DSS_CHANNEL_LCD;
5542 }
5543}
5544
Tomi Valkeinen9d8232a2012-03-01 16:58:39 +02005545static int __init dsi_init_display(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005546{
Archit Tanejaeea83402012-09-04 11:42:36 +05305547 struct platform_device *dsidev =
5548 dsi_get_dsidev_from_id(dssdev->phy.dsi.module);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305549 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5550
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005551 DSSDBG("DSI init\n");
5552
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305553 if (dsi->vdds_dsi_reg == NULL) {
Tomi Valkeinen5f42f2c2011-02-22 15:53:46 +02005554 struct regulator *vdds_dsi;
5555
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305556 vdds_dsi = regulator_get(&dsi->pdev->dev, "vdds_dsi");
Tomi Valkeinen5f42f2c2011-02-22 15:53:46 +02005557
Tomi Valkeinen76eed4b2012-11-05 13:41:25 +02005558 /* DT HACK: try VCXIO to make omapdss work for o4 sdp/panda */
5559 if (IS_ERR(vdds_dsi))
5560 vdds_dsi = regulator_get(&dsi->pdev->dev, "VCXIO");
5561
Tomi Valkeinen5f42f2c2011-02-22 15:53:46 +02005562 if (IS_ERR(vdds_dsi)) {
5563 DSSERR("can't get VDDS_DSI regulator\n");
5564 return PTR_ERR(vdds_dsi);
5565 }
5566
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305567 dsi->vdds_dsi_reg = vdds_dsi;
Tomi Valkeinen5f42f2c2011-02-22 15:53:46 +02005568 }
5569
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005570 return 0;
5571}
5572
Archit Taneja5ee3c142011-03-02 12:35:53 +05305573int omap_dsi_request_vc(struct omap_dss_device *dssdev, int *channel)
5574{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305575 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
5576 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja5ee3c142011-03-02 12:35:53 +05305577 int i;
5578
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305579 for (i = 0; i < ARRAY_SIZE(dsi->vc); i++) {
5580 if (!dsi->vc[i].dssdev) {
5581 dsi->vc[i].dssdev = dssdev;
Archit Taneja5ee3c142011-03-02 12:35:53 +05305582 *channel = i;
5583 return 0;
5584 }
5585 }
5586
5587 DSSERR("cannot get VC for display %s", dssdev->name);
5588 return -ENOSPC;
5589}
5590EXPORT_SYMBOL(omap_dsi_request_vc);
5591
5592int omap_dsi_set_vc_id(struct omap_dss_device *dssdev, int channel, int vc_id)
5593{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305594 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
5595 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5596
Archit Taneja5ee3c142011-03-02 12:35:53 +05305597 if (vc_id < 0 || vc_id > 3) {
5598 DSSERR("VC ID out of range\n");
5599 return -EINVAL;
5600 }
5601
5602 if (channel < 0 || channel > 3) {
5603 DSSERR("Virtual Channel out of range\n");
5604 return -EINVAL;
5605 }
5606
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305607 if (dsi->vc[channel].dssdev != dssdev) {
Archit Taneja5ee3c142011-03-02 12:35:53 +05305608 DSSERR("Virtual Channel not allocated to display %s\n",
5609 dssdev->name);
5610 return -EINVAL;
5611 }
5612
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305613 dsi->vc[channel].vc_id = vc_id;
Archit Taneja5ee3c142011-03-02 12:35:53 +05305614
5615 return 0;
5616}
5617EXPORT_SYMBOL(omap_dsi_set_vc_id);
5618
5619void omap_dsi_release_vc(struct omap_dss_device *dssdev, int channel)
5620{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305621 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
5622 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5623
Archit Taneja5ee3c142011-03-02 12:35:53 +05305624 if ((channel >= 0 && channel <= 3) &&
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305625 dsi->vc[channel].dssdev == dssdev) {
5626 dsi->vc[channel].dssdev = NULL;
5627 dsi->vc[channel].vc_id = 0;
Archit Taneja5ee3c142011-03-02 12:35:53 +05305628 }
5629}
5630EXPORT_SYMBOL(omap_dsi_release_vc);
5631
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305632void dsi_wait_pll_hsdiv_dispc_active(struct platform_device *dsidev)
Tomi Valkeinene406f902010-06-09 15:28:12 +03005633{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305634 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 7, 1) != 1)
Archit Taneja067a57e2011-03-02 11:57:25 +05305635 DSSERR("%s (%s) not active\n",
Archit Taneja89a35e52011-04-12 13:52:23 +05305636 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC),
5637 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC));
Tomi Valkeinene406f902010-06-09 15:28:12 +03005638}
5639
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305640void dsi_wait_pll_hsdiv_dsi_active(struct platform_device *dsidev)
Tomi Valkeinene406f902010-06-09 15:28:12 +03005641{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305642 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 8, 1) != 1)
Archit Taneja067a57e2011-03-02 11:57:25 +05305643 DSSERR("%s (%s) not active\n",
Archit Taneja89a35e52011-04-12 13:52:23 +05305644 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI),
5645 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI));
Tomi Valkeinene406f902010-06-09 15:28:12 +03005646}
5647
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305648static void dsi_calc_clock_param_ranges(struct platform_device *dsidev)
Taneja, Archit49641112011-03-14 23:28:23 -05005649{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305650 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5651
5652 dsi->regn_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGN);
5653 dsi->regm_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGM);
5654 dsi->regm_dispc_max =
5655 dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGM_DISPC);
5656 dsi->regm_dsi_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGM_DSI);
5657 dsi->fint_min = dss_feat_get_param_min(FEAT_PARAM_DSIPLL_FINT);
5658 dsi->fint_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_FINT);
5659 dsi->lpdiv_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_LPDIV);
Taneja, Archit49641112011-03-14 23:28:23 -05005660}
5661
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005662static int dsi_get_clocks(struct platform_device *dsidev)
5663{
5664 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5665 struct clk *clk;
5666
5667 clk = clk_get(&dsidev->dev, "fck");
5668 if (IS_ERR(clk)) {
5669 DSSERR("can't get fck\n");
5670 return PTR_ERR(clk);
5671 }
5672
5673 dsi->dss_clk = clk;
5674
Tomi Valkeinenbfe4f8d2011-08-04 11:22:54 +03005675 clk = clk_get(&dsidev->dev, "sys_clk");
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005676 if (IS_ERR(clk)) {
5677 DSSERR("can't get sys_clk\n");
5678 clk_put(dsi->dss_clk);
5679 dsi->dss_clk = NULL;
5680 return PTR_ERR(clk);
5681 }
5682
5683 dsi->sys_clk = clk;
5684
5685 return 0;
5686}
5687
5688static void dsi_put_clocks(struct platform_device *dsidev)
5689{
5690 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5691
5692 if (dsi->dss_clk)
5693 clk_put(dsi->dss_clk);
5694 if (dsi->sys_clk)
5695 clk_put(dsi->sys_clk);
5696}
5697
Tomi Valkeinen15216532012-09-06 14:29:31 +03005698static struct omap_dss_device * __init dsi_find_dssdev(struct platform_device *pdev)
Tomi Valkeinen38f3daf2012-05-02 14:55:12 +03005699{
Tomi Valkeinen15216532012-09-06 14:29:31 +03005700 struct omap_dss_board_info *pdata = pdev->dev.platform_data;
5701 struct dsi_data *dsi = dsi_get_dsidrv_data(pdev);
Tomi Valkeinen2bbcce52012-10-29 12:40:46 +02005702 const char *def_disp_name = omapdss_get_default_display_name();
Tomi Valkeinen15216532012-09-06 14:29:31 +03005703 struct omap_dss_device *def_dssdev;
5704 int i;
5705
5706 def_dssdev = NULL;
Tomi Valkeinen38f3daf2012-05-02 14:55:12 +03005707
5708 for (i = 0; i < pdata->num_devices; ++i) {
5709 struct omap_dss_device *dssdev = pdata->devices[i];
5710
5711 if (dssdev->type != OMAP_DISPLAY_TYPE_DSI)
5712 continue;
5713
5714 if (dssdev->phy.dsi.module != dsi->module_id)
5715 continue;
5716
Tomi Valkeinen15216532012-09-06 14:29:31 +03005717 if (def_dssdev == NULL)
5718 def_dssdev = dssdev;
Tomi Valkeinen38f3daf2012-05-02 14:55:12 +03005719
Tomi Valkeinen15216532012-09-06 14:29:31 +03005720 if (def_disp_name != NULL &&
5721 strcmp(dssdev->name, def_disp_name) == 0) {
5722 def_dssdev = dssdev;
5723 break;
5724 }
5725 }
5726
5727 return def_dssdev;
5728}
5729
5730static void __init dsi_probe_pdata(struct platform_device *dsidev)
5731{
Tomi Valkeinen486c0e12012-12-07 12:50:08 +02005732 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen52744842012-09-10 13:58:29 +03005733 struct omap_dss_device *plat_dssdev;
Tomi Valkeinen15216532012-09-06 14:29:31 +03005734 struct omap_dss_device *dssdev;
5735 int r;
5736
Tomi Valkeinen52744842012-09-10 13:58:29 +03005737 plat_dssdev = dsi_find_dssdev(dsidev);
Tomi Valkeinen15216532012-09-06 14:29:31 +03005738
Tomi Valkeinen52744842012-09-10 13:58:29 +03005739 if (!plat_dssdev)
5740 return;
5741
5742 dssdev = dss_alloc_and_init_device(&dsidev->dev);
Tomi Valkeinen15216532012-09-06 14:29:31 +03005743 if (!dssdev)
5744 return;
5745
Tomi Valkeinen52744842012-09-10 13:58:29 +03005746 dss_copy_device_pdata(dssdev, plat_dssdev);
5747
Tomi Valkeinen15216532012-09-06 14:29:31 +03005748 r = dsi_init_display(dssdev);
5749 if (r) {
5750 DSSERR("device %s init failed: %d\n", dssdev->name, r);
Tomi Valkeinen52744842012-09-10 13:58:29 +03005751 dss_put_device(dssdev);
Tomi Valkeinen15216532012-09-06 14:29:31 +03005752 return;
5753 }
5754
Tomi Valkeinen486c0e12012-12-07 12:50:08 +02005755 r = omapdss_output_set_device(&dsi->output, dssdev);
5756 if (r) {
5757 DSSERR("failed to connect output to new device: %s\n",
5758 dssdev->name);
5759 dss_put_device(dssdev);
5760 return;
5761 }
5762
Tomi Valkeinen52744842012-09-10 13:58:29 +03005763 r = dss_add_device(dssdev);
Tomi Valkeinen15216532012-09-06 14:29:31 +03005764 if (r) {
5765 DSSERR("device %s register failed: %d\n", dssdev->name, r);
Tomi Valkeinen486c0e12012-12-07 12:50:08 +02005766 omapdss_output_unset_device(&dsi->output);
Tomi Valkeinen52744842012-09-10 13:58:29 +03005767 dss_put_device(dssdev);
Tomi Valkeinen15216532012-09-06 14:29:31 +03005768 return;
Tomi Valkeinen38f3daf2012-05-02 14:55:12 +03005769 }
5770}
5771
Archit Taneja81b87f52012-09-26 16:30:49 +05305772static void __init dsi_init_output(struct platform_device *dsidev)
5773{
5774 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5775 struct omap_dss_output *out = &dsi->output;
5776
5777 out->pdev = dsidev;
5778 out->id = dsi->module_id == 0 ?
5779 OMAP_DSS_OUTPUT_DSI1 : OMAP_DSS_OUTPUT_DSI2;
5780
5781 out->type = OMAP_DISPLAY_TYPE_DSI;
Tomi Valkeinen7286a082013-02-18 13:06:01 +02005782 out->name = dsi->module_id == 0 ? "dsi.0" : "dsi.1";
Tomi Valkeinen2eea5ae2013-02-13 11:23:54 +02005783 out->dispc_channel = dsi_get_channel(dsi->module_id);
Archit Taneja81b87f52012-09-26 16:30:49 +05305784
5785 dss_register_output(out);
5786}
5787
5788static void __exit dsi_uninit_output(struct platform_device *dsidev)
5789{
5790 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5791 struct omap_dss_output *out = &dsi->output;
5792
5793 dss_unregister_output(out);
5794}
5795
Tomi Valkeinenb98482e2011-05-16 13:52:51 +03005796/* DSI1 HW IP initialisation */
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02005797static int __init omap_dsihw_probe(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005798{
5799 u32 rev;
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005800 int r, i;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00005801 struct resource *dsi_mem;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305802 struct dsi_data *dsi;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005803
Julia Lawall6e2a14d2012-01-24 14:00:45 +01005804 dsi = devm_kzalloc(&dsidev->dev, sizeof(*dsi), GFP_KERNEL);
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005805 if (!dsi)
5806 return -ENOMEM;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305807
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005808 dsi->module_id = dsidev->id;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305809 dsi->pdev = dsidev;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305810 dev_set_drvdata(&dsidev->dev, dsi);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305811
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305812 spin_lock_init(&dsi->irq_lock);
5813 spin_lock_init(&dsi->errors_lock);
5814 dsi->errors = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005815
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02005816#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305817 spin_lock_init(&dsi->irq_stats_lock);
5818 dsi->irq_stats.last_reset = jiffies;
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02005819#endif
5820
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305821 mutex_init(&dsi->lock);
5822 sema_init(&dsi->bus_lock, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005823
Tejun Heo203b42f2012-08-21 13:18:23 -07005824 INIT_DEFERRABLE_WORK(&dsi->framedone_timeout_work,
5825 dsi_framedone_timeout_work_callback);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305826
5827#ifdef DSI_CATCH_MISSING_TE
5828 init_timer(&dsi->te_timer);
5829 dsi->te_timer.function = dsi_te_timeout;
5830 dsi->te_timer.data = 0;
5831#endif
5832 dsi_mem = platform_get_resource(dsi->pdev, IORESOURCE_MEM, 0);
5833 if (!dsi_mem) {
5834 DSSERR("can't get IORESOURCE_MEM DSI\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005835 return -EINVAL;
archit tanejaaffe3602011-02-23 08:41:03 +00005836 }
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005837
Julia Lawall6e2a14d2012-01-24 14:00:45 +01005838 dsi->base = devm_ioremap(&dsidev->dev, dsi_mem->start,
5839 resource_size(dsi_mem));
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305840 if (!dsi->base) {
5841 DSSERR("can't ioremap DSI\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005842 return -ENOMEM;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305843 }
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005844
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305845 dsi->irq = platform_get_irq(dsi->pdev, 0);
5846 if (dsi->irq < 0) {
5847 DSSERR("platform_get_irq failed\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005848 return -ENODEV;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305849 }
archit tanejaaffe3602011-02-23 08:41:03 +00005850
Julia Lawall6e2a14d2012-01-24 14:00:45 +01005851 r = devm_request_irq(&dsidev->dev, dsi->irq, omap_dsi_irq_handler,
5852 IRQF_SHARED, dev_name(&dsidev->dev), dsi->pdev);
archit tanejaaffe3602011-02-23 08:41:03 +00005853 if (r < 0) {
5854 DSSERR("request_irq failed\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005855 return r;
archit tanejaaffe3602011-02-23 08:41:03 +00005856 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005857
Archit Taneja5ee3c142011-03-02 12:35:53 +05305858 /* DSI VCs initialization */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305859 for (i = 0; i < ARRAY_SIZE(dsi->vc); i++) {
Archit Tanejad6049142011-08-22 11:58:08 +05305860 dsi->vc[i].source = DSI_VC_SOURCE_L4;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305861 dsi->vc[i].dssdev = NULL;
5862 dsi->vc[i].vc_id = 0;
Archit Taneja5ee3c142011-03-02 12:35:53 +05305863 }
5864
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305865 dsi_calc_clock_param_ranges(dsidev);
Taneja, Archit49641112011-03-14 23:28:23 -05005866
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005867 r = dsi_get_clocks(dsidev);
5868 if (r)
5869 return r;
5870
5871 pm_runtime_enable(&dsidev->dev);
5872
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005873 r = dsi_runtime_get(dsidev);
5874 if (r)
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005875 goto err_runtime_get;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005876
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305877 rev = dsi_read_reg(dsidev, DSI_REVISION);
5878 dev_dbg(&dsidev->dev, "OMAP DSI rev %d.%d\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005879 FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
5880
Tomi Valkeinend9820852011-10-12 15:05:59 +03005881 /* DSI on OMAP3 doesn't have register DSI_GNQ, set number
5882 * of data to 3 by default */
5883 if (dss_has_feature(FEAT_DSI_GNQ))
5884 /* NB_DATA_LANES */
5885 dsi->num_lanes_supported = 1 + REG_GET(dsidev, DSI_GNQ, 11, 9);
5886 else
5887 dsi->num_lanes_supported = 3;
Archit Taneja75d72472011-05-16 15:17:08 +05305888
Tomi Valkeinen99322572013-03-05 10:37:02 +02005889 dsi->line_buffer_size = dsi_get_line_buf_size(dsidev);
5890
Archit Taneja81b87f52012-09-26 16:30:49 +05305891 dsi_init_output(dsidev);
5892
Tomi Valkeinen38f3daf2012-05-02 14:55:12 +03005893 dsi_probe_pdata(dsidev);
Tomi Valkeinen35deca32012-03-01 15:45:53 +02005894
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005895 dsi_runtime_put(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005896
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005897 if (dsi->module_id == 0)
Tomi Valkeinene40402c2012-03-02 18:01:07 +02005898 dss_debugfs_create_file("dsi1_regs", dsi1_dump_regs);
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005899 else if (dsi->module_id == 1)
Tomi Valkeinene40402c2012-03-02 18:01:07 +02005900 dss_debugfs_create_file("dsi2_regs", dsi2_dump_regs);
5901
5902#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005903 if (dsi->module_id == 0)
Tomi Valkeinene40402c2012-03-02 18:01:07 +02005904 dss_debugfs_create_file("dsi1_irqs", dsi1_dump_irqs);
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005905 else if (dsi->module_id == 1)
Tomi Valkeinene40402c2012-03-02 18:01:07 +02005906 dss_debugfs_create_file("dsi2_irqs", dsi2_dump_irqs);
5907#endif
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005908 return 0;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005909
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005910err_runtime_get:
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005911 pm_runtime_disable(&dsidev->dev);
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005912 dsi_put_clocks(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005913 return r;
5914}
5915
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02005916static int __exit omap_dsihw_remove(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005917{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305918 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5919
Tomi Valkeinenb98482e2011-05-16 13:52:51 +03005920 WARN_ON(dsi->scp_clk_refcount > 0);
5921
Tomi Valkeinen52744842012-09-10 13:58:29 +03005922 dss_unregister_child_devices(&dsidev->dev);
Tomi Valkeinen35deca32012-03-01 15:45:53 +02005923
Archit Taneja81b87f52012-09-26 16:30:49 +05305924 dsi_uninit_output(dsidev);
5925
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005926 pm_runtime_disable(&dsidev->dev);
5927
5928 dsi_put_clocks(dsidev);
5929
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305930 if (dsi->vdds_dsi_reg != NULL) {
5931 if (dsi->vdds_dsi_enabled) {
5932 regulator_disable(dsi->vdds_dsi_reg);
5933 dsi->vdds_dsi_enabled = false;
Tomi Valkeinen88257b22010-12-20 16:26:22 +02005934 }
5935
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305936 regulator_put(dsi->vdds_dsi_reg);
5937 dsi->vdds_dsi_reg = NULL;
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005938 }
5939
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005940 return 0;
5941}
5942
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005943static int dsi_runtime_suspend(struct device *dev)
5944{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005945 dispc_runtime_put();
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005946
5947 return 0;
5948}
5949
5950static int dsi_runtime_resume(struct device *dev)
5951{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005952 int r;
5953
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005954 r = dispc_runtime_get();
5955 if (r)
Tomi Valkeinen852f0832012-02-17 17:58:04 +02005956 return r;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005957
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005958 return 0;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005959}
5960
5961static const struct dev_pm_ops dsi_pm_ops = {
5962 .runtime_suspend = dsi_runtime_suspend,
5963 .runtime_resume = dsi_runtime_resume,
5964};
5965
Tomi Valkeinen7c68dd92011-08-03 14:00:57 +03005966static struct platform_driver omap_dsihw_driver = {
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02005967 .remove = __exit_p(omap_dsihw_remove),
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005968 .driver = {
Tomi Valkeinen7c68dd92011-08-03 14:00:57 +03005969 .name = "omapdss_dsi",
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005970 .owner = THIS_MODULE,
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005971 .pm = &dsi_pm_ops,
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005972 },
5973};
5974
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02005975int __init dsi_init_platform_driver(void)
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005976{
Tomi Valkeinen61055d42012-03-07 12:53:38 +02005977 return platform_driver_probe(&omap_dsihw_driver, omap_dsihw_probe);
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005978}
5979
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02005980void __exit dsi_uninit_platform_driver(void)
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005981{
Tomi Valkeinen04c742c2012-02-23 15:32:37 +02005982 platform_driver_unregister(&omap_dsihw_driver);
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005983}