blob: d9aa77b70c99427e7704f1383cbc8c2cbef8e56e [file] [log] [blame]
Thomas Petazzonifefe7b02012-09-19 22:52:58 +02001/*
2 * GPIO driver for Marvell SoCs
3 *
4 * Copyright (C) 2012 Marvell
5 *
6 * Thomas Petazzoni <thomas.petazzoni@free-electrons.com>
7 * Andrew Lunn <andrew@lunn.ch>
8 * Sebastian Hesselbarth <sebastian.hesselbarth@gmail.com>
9 *
10 * This file is licensed under the terms of the GNU General Public
11 * License version 2. This program is licensed "as is" without any
12 * warranty of any kind, whether express or implied.
13 *
14 * This driver is a fairly straightforward GPIO driver for the
15 * complete family of Marvell EBU SoC platforms (Orion, Dove,
16 * Kirkwood, Discovery, Armada 370/XP). The only complexity of this
17 * driver is the different register layout that exists between the
18 * non-SMP platforms (Orion, Dove, Kirkwood, Armada 370) and the SMP
19 * platforms (MV78200 from the Discovery family and the Armada
20 * XP). Therefore, this driver handles three variants of the GPIO
21 * block:
22 * - the basic variant, called "orion-gpio", with the simplest
23 * register set. Used on Orion, Dove, Kirkwoord, Armada 370 and
24 * non-SMP Discovery systems
25 * - the mv78200 variant for MV78200 Discovery systems. This variant
26 * turns the edge mask and level mask registers into CPU0 edge
27 * mask/level mask registers, and adds CPU1 edge mask/level mask
28 * registers.
29 * - the armadaxp variant for Armada XP systems. This variant keeps
30 * the normal cause/edge mask/level mask registers when the global
31 * interrupts are used, but adds per-CPU cause/edge mask/level mask
32 * registers n a separate memory area for the per-CPU GPIO
33 * interrupts.
34 */
35
Thierry Reding641d0342013-01-21 11:09:01 +010036#include <linux/err.h>
Paul Gortmakered329f32016-03-27 11:44:45 -040037#include <linux/init.h>
Thomas Petazzonifefe7b02012-09-19 22:52:58 +020038#include <linux/gpio.h>
39#include <linux/irq.h>
40#include <linux/slab.h>
41#include <linux/irqdomain.h>
42#include <linux/io.h>
43#include <linux/of_irq.h>
44#include <linux/of_device.h>
Andrew Lunnde887472013-02-03 11:34:26 +010045#include <linux/clk.h>
Thomas Petazzonifefe7b02012-09-19 22:52:58 +020046#include <linux/pinctrl/consumer.h>
Thomas Petazzoni01ca59f2014-02-07 12:29:19 +010047#include <linux/irqchip/chained_irq.h>
Thomas Petazzonifefe7b02012-09-19 22:52:58 +020048
49/*
50 * GPIO unit register offsets.
51 */
52#define GPIO_OUT_OFF 0x0000
53#define GPIO_IO_CONF_OFF 0x0004
54#define GPIO_BLINK_EN_OFF 0x0008
55#define GPIO_IN_POL_OFF 0x000c
56#define GPIO_DATA_IN_OFF 0x0010
57#define GPIO_EDGE_CAUSE_OFF 0x0014
58#define GPIO_EDGE_MASK_OFF 0x0018
59#define GPIO_LEVEL_MASK_OFF 0x001c
60
61/* The MV78200 has per-CPU registers for edge mask and level mask */
Andrew Lunna4319a62015-01-10 00:34:47 +010062#define GPIO_EDGE_MASK_MV78200_OFF(cpu) ((cpu) ? 0x30 : 0x18)
Thomas Petazzonifefe7b02012-09-19 22:52:58 +020063#define GPIO_LEVEL_MASK_MV78200_OFF(cpu) ((cpu) ? 0x34 : 0x1C)
64
Ralph Sennhauser7077f4c2017-03-16 07:33:56 +010065/*
66 * The Armada XP has per-CPU registers for interrupt cause, interrupt
Thomas Petazzonifefe7b02012-09-19 22:52:58 +020067 * mask and interrupt level mask. Those are relative to the
Ralph Sennhauser7077f4c2017-03-16 07:33:56 +010068 * percpu_membase.
69 */
Thomas Petazzonifefe7b02012-09-19 22:52:58 +020070#define GPIO_EDGE_CAUSE_ARMADAXP_OFF(cpu) ((cpu) * 0x4)
71#define GPIO_EDGE_MASK_ARMADAXP_OFF(cpu) (0x10 + (cpu) * 0x4)
72#define GPIO_LEVEL_MASK_ARMADAXP_OFF(cpu) (0x20 + (cpu) * 0x4)
73
Andrew Lunna4319a62015-01-10 00:34:47 +010074#define MVEBU_GPIO_SOC_VARIANT_ORION 0x1
75#define MVEBU_GPIO_SOC_VARIANT_MV78200 0x2
Thomas Petazzonifefe7b02012-09-19 22:52:58 +020076#define MVEBU_GPIO_SOC_VARIANT_ARMADAXP 0x3
77
Andrew Lunna4319a62015-01-10 00:34:47 +010078#define MVEBU_MAX_GPIO_PER_BANK 32
Thomas Petazzonifefe7b02012-09-19 22:52:58 +020079
80struct mvebu_gpio_chip {
81 struct gpio_chip chip;
82 spinlock_t lock;
83 void __iomem *membase;
84 void __iomem *percpu_membase;
Dan Carpenterd5359222013-11-07 10:50:19 +030085 int irqbase;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +020086 struct irq_domain *domain;
Andrew Lunna4319a62015-01-10 00:34:47 +010087 int soc_variant;
Thomas Petazzonib5b7b482014-10-24 13:59:19 +020088
Andrew Lunna4319a62015-01-10 00:34:47 +010089 /* Used to preserve GPIO registers across suspend/resume */
Ralph Sennhauserf4c240c2017-03-16 07:34:00 +010090 u32 out_reg;
91 u32 io_conf_reg;
92 u32 blink_en_reg;
93 u32 in_pol_reg;
94 u32 edge_mask_regs[4];
95 u32 level_mask_regs[4];
Thomas Petazzonifefe7b02012-09-19 22:52:58 +020096};
97
98/*
99 * Functions returning addresses of individual registers for a given
100 * GPIO controller.
101 */
102static inline void __iomem *mvebu_gpioreg_out(struct mvebu_gpio_chip *mvchip)
103{
104 return mvchip->membase + GPIO_OUT_OFF;
105}
106
Jamie Lentine9133762012-10-28 12:23:24 +0000107static inline void __iomem *mvebu_gpioreg_blink(struct mvebu_gpio_chip *mvchip)
108{
109 return mvchip->membase + GPIO_BLINK_EN_OFF;
110}
111
Andrew Lunna4319a62015-01-10 00:34:47 +0100112static inline void __iomem *
113mvebu_gpioreg_io_conf(struct mvebu_gpio_chip *mvchip)
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200114{
115 return mvchip->membase + GPIO_IO_CONF_OFF;
116}
117
118static inline void __iomem *mvebu_gpioreg_in_pol(struct mvebu_gpio_chip *mvchip)
119{
120 return mvchip->membase + GPIO_IN_POL_OFF;
121}
122
Andrew Lunna4319a62015-01-10 00:34:47 +0100123static inline void __iomem *
124mvebu_gpioreg_data_in(struct mvebu_gpio_chip *mvchip)
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200125{
126 return mvchip->membase + GPIO_DATA_IN_OFF;
127}
128
Andrew Lunna4319a62015-01-10 00:34:47 +0100129static inline void __iomem *
130mvebu_gpioreg_edge_cause(struct mvebu_gpio_chip *mvchip)
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200131{
132 int cpu;
133
Laurent Navetf4dcd2d92013-03-20 13:15:56 +0100134 switch (mvchip->soc_variant) {
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200135 case MVEBU_GPIO_SOC_VARIANT_ORION:
136 case MVEBU_GPIO_SOC_VARIANT_MV78200:
137 return mvchip->membase + GPIO_EDGE_CAUSE_OFF;
138 case MVEBU_GPIO_SOC_VARIANT_ARMADAXP:
139 cpu = smp_processor_id();
Andrew Lunna4319a62015-01-10 00:34:47 +0100140 return mvchip->percpu_membase +
141 GPIO_EDGE_CAUSE_ARMADAXP_OFF(cpu);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200142 default:
143 BUG();
144 }
145}
146
Andrew Lunna4319a62015-01-10 00:34:47 +0100147static inline void __iomem *
148mvebu_gpioreg_edge_mask(struct mvebu_gpio_chip *mvchip)
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200149{
150 int cpu;
151
Laurent Navetf4dcd2d92013-03-20 13:15:56 +0100152 switch (mvchip->soc_variant) {
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200153 case MVEBU_GPIO_SOC_VARIANT_ORION:
154 return mvchip->membase + GPIO_EDGE_MASK_OFF;
155 case MVEBU_GPIO_SOC_VARIANT_MV78200:
156 cpu = smp_processor_id();
157 return mvchip->membase + GPIO_EDGE_MASK_MV78200_OFF(cpu);
158 case MVEBU_GPIO_SOC_VARIANT_ARMADAXP:
159 cpu = smp_processor_id();
Andrew Lunna4319a62015-01-10 00:34:47 +0100160 return mvchip->percpu_membase +
161 GPIO_EDGE_MASK_ARMADAXP_OFF(cpu);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200162 default:
163 BUG();
164 }
165}
166
167static void __iomem *mvebu_gpioreg_level_mask(struct mvebu_gpio_chip *mvchip)
168{
169 int cpu;
170
Laurent Navetf4dcd2d92013-03-20 13:15:56 +0100171 switch (mvchip->soc_variant) {
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200172 case MVEBU_GPIO_SOC_VARIANT_ORION:
173 return mvchip->membase + GPIO_LEVEL_MASK_OFF;
174 case MVEBU_GPIO_SOC_VARIANT_MV78200:
175 cpu = smp_processor_id();
176 return mvchip->membase + GPIO_LEVEL_MASK_MV78200_OFF(cpu);
177 case MVEBU_GPIO_SOC_VARIANT_ARMADAXP:
178 cpu = smp_processor_id();
Andrew Lunna4319a62015-01-10 00:34:47 +0100179 return mvchip->percpu_membase +
180 GPIO_LEVEL_MASK_ARMADAXP_OFF(cpu);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200181 default:
182 BUG();
183 }
184}
185
186/*
187 * Functions implementing the gpio_chip methods
188 */
Ralph Sennhauserd276de72017-03-16 07:33:58 +0100189static void mvebu_gpio_set(struct gpio_chip *chip, unsigned int pin, int value)
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200190{
Linus Walleijbbe76002015-12-07 11:09:24 +0100191 struct mvebu_gpio_chip *mvchip = gpiochip_get_data(chip);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200192 unsigned long flags;
193 u32 u;
194
195 spin_lock_irqsave(&mvchip->lock, flags);
196 u = readl_relaxed(mvebu_gpioreg_out(mvchip));
197 if (value)
198 u |= 1 << pin;
199 else
200 u &= ~(1 << pin);
201 writel_relaxed(u, mvebu_gpioreg_out(mvchip));
202 spin_unlock_irqrestore(&mvchip->lock, flags);
203}
204
Ralph Sennhauserd276de72017-03-16 07:33:58 +0100205static int mvebu_gpio_get(struct gpio_chip *chip, unsigned int pin)
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200206{
Linus Walleijbbe76002015-12-07 11:09:24 +0100207 struct mvebu_gpio_chip *mvchip = gpiochip_get_data(chip);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200208 u32 u;
209
210 if (readl_relaxed(mvebu_gpioreg_io_conf(mvchip)) & (1 << pin)) {
211 u = readl_relaxed(mvebu_gpioreg_data_in(mvchip)) ^
212 readl_relaxed(mvebu_gpioreg_in_pol(mvchip));
213 } else {
214 u = readl_relaxed(mvebu_gpioreg_out(mvchip));
215 }
216
217 return (u >> pin) & 1;
218}
219
Ralph Sennhauserd276de72017-03-16 07:33:58 +0100220static void mvebu_gpio_blink(struct gpio_chip *chip, unsigned int pin,
221 int value)
Jamie Lentine9133762012-10-28 12:23:24 +0000222{
Linus Walleijbbe76002015-12-07 11:09:24 +0100223 struct mvebu_gpio_chip *mvchip = gpiochip_get_data(chip);
Jamie Lentine9133762012-10-28 12:23:24 +0000224 unsigned long flags;
225 u32 u;
226
227 spin_lock_irqsave(&mvchip->lock, flags);
228 u = readl_relaxed(mvebu_gpioreg_blink(mvchip));
229 if (value)
230 u |= 1 << pin;
231 else
232 u &= ~(1 << pin);
233 writel_relaxed(u, mvebu_gpioreg_blink(mvchip));
234 spin_unlock_irqrestore(&mvchip->lock, flags);
235}
236
Ralph Sennhauserd276de72017-03-16 07:33:58 +0100237static int mvebu_gpio_direction_input(struct gpio_chip *chip, unsigned int pin)
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200238{
Linus Walleijbbe76002015-12-07 11:09:24 +0100239 struct mvebu_gpio_chip *mvchip = gpiochip_get_data(chip);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200240 unsigned long flags;
241 int ret;
242 u32 u;
243
Ralph Sennhauser7077f4c2017-03-16 07:33:56 +0100244 /*
245 * Check with the pinctrl driver whether this pin is usable as
246 * an input GPIO
247 */
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200248 ret = pinctrl_gpio_direction_input(chip->base + pin);
249 if (ret)
250 return ret;
251
252 spin_lock_irqsave(&mvchip->lock, flags);
253 u = readl_relaxed(mvebu_gpioreg_io_conf(mvchip));
254 u |= 1 << pin;
255 writel_relaxed(u, mvebu_gpioreg_io_conf(mvchip));
256 spin_unlock_irqrestore(&mvchip->lock, flags);
257
258 return 0;
259}
260
Ralph Sennhauserd276de72017-03-16 07:33:58 +0100261static int mvebu_gpio_direction_output(struct gpio_chip *chip, unsigned int pin,
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200262 int value)
263{
Linus Walleijbbe76002015-12-07 11:09:24 +0100264 struct mvebu_gpio_chip *mvchip = gpiochip_get_data(chip);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200265 unsigned long flags;
266 int ret;
267 u32 u;
268
Ralph Sennhauser7077f4c2017-03-16 07:33:56 +0100269 /*
270 * Check with the pinctrl driver whether this pin is usable as
271 * an output GPIO
272 */
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200273 ret = pinctrl_gpio_direction_output(chip->base + pin);
274 if (ret)
275 return ret;
276
Jamie Lentine9133762012-10-28 12:23:24 +0000277 mvebu_gpio_blink(chip, pin, 0);
Thomas Petazzonic57d75c2012-10-23 10:17:05 +0200278 mvebu_gpio_set(chip, pin, value);
279
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200280 spin_lock_irqsave(&mvchip->lock, flags);
281 u = readl_relaxed(mvebu_gpioreg_io_conf(mvchip));
282 u &= ~(1 << pin);
283 writel_relaxed(u, mvebu_gpioreg_io_conf(mvchip));
284 spin_unlock_irqrestore(&mvchip->lock, flags);
285
286 return 0;
287}
288
Ralph Sennhauserd276de72017-03-16 07:33:58 +0100289static int mvebu_gpio_to_irq(struct gpio_chip *chip, unsigned int pin)
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200290{
Linus Walleijbbe76002015-12-07 11:09:24 +0100291 struct mvebu_gpio_chip *mvchip = gpiochip_get_data(chip);
Ralph Sennhauser163ad362017-03-16 07:33:59 +0100292
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200293 return irq_create_mapping(mvchip->domain, pin);
294}
295
296/*
297 * Functions implementing the irq_chip methods
298 */
299static void mvebu_gpio_irq_ack(struct irq_data *d)
300{
301 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
302 struct mvebu_gpio_chip *mvchip = gc->private;
Jason Gunthorpe812d4782016-10-19 15:03:41 -0600303 u32 mask = d->mask;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200304
305 irq_gc_lock(gc);
Jason Gunthorpe812d4782016-10-19 15:03:41 -0600306 writel_relaxed(~mask, mvebu_gpioreg_edge_cause(mvchip));
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200307 irq_gc_unlock(gc);
308}
309
310static void mvebu_gpio_edge_irq_mask(struct irq_data *d)
311{
312 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
313 struct mvebu_gpio_chip *mvchip = gc->private;
Gregory CLEMENT61819542015-04-02 17:11:11 +0200314 struct irq_chip_type *ct = irq_data_get_chip_type(d);
Jason Gunthorpe812d4782016-10-19 15:03:41 -0600315 u32 mask = d->mask;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200316
317 irq_gc_lock(gc);
Gregory CLEMENT61819542015-04-02 17:11:11 +0200318 ct->mask_cache_priv &= ~mask;
319
320 writel_relaxed(ct->mask_cache_priv, mvebu_gpioreg_edge_mask(mvchip));
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200321 irq_gc_unlock(gc);
322}
323
324static void mvebu_gpio_edge_irq_unmask(struct irq_data *d)
325{
326 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
327 struct mvebu_gpio_chip *mvchip = gc->private;
Gregory CLEMENT61819542015-04-02 17:11:11 +0200328 struct irq_chip_type *ct = irq_data_get_chip_type(d);
Jason Gunthorpe812d4782016-10-19 15:03:41 -0600329 u32 mask = d->mask;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200330
331 irq_gc_lock(gc);
Gregory CLEMENT61819542015-04-02 17:11:11 +0200332 ct->mask_cache_priv |= mask;
333 writel_relaxed(ct->mask_cache_priv, mvebu_gpioreg_edge_mask(mvchip));
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200334 irq_gc_unlock(gc);
335}
336
337static void mvebu_gpio_level_irq_mask(struct irq_data *d)
338{
339 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
340 struct mvebu_gpio_chip *mvchip = gc->private;
Gregory CLEMENT61819542015-04-02 17:11:11 +0200341 struct irq_chip_type *ct = irq_data_get_chip_type(d);
Jason Gunthorpe812d4782016-10-19 15:03:41 -0600342 u32 mask = d->mask;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200343
344 irq_gc_lock(gc);
Gregory CLEMENT61819542015-04-02 17:11:11 +0200345 ct->mask_cache_priv &= ~mask;
346 writel_relaxed(ct->mask_cache_priv, mvebu_gpioreg_level_mask(mvchip));
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200347 irq_gc_unlock(gc);
348}
349
350static void mvebu_gpio_level_irq_unmask(struct irq_data *d)
351{
352 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
353 struct mvebu_gpio_chip *mvchip = gc->private;
Gregory CLEMENT61819542015-04-02 17:11:11 +0200354 struct irq_chip_type *ct = irq_data_get_chip_type(d);
Jason Gunthorpe812d4782016-10-19 15:03:41 -0600355 u32 mask = d->mask;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200356
357 irq_gc_lock(gc);
Gregory CLEMENT61819542015-04-02 17:11:11 +0200358 ct->mask_cache_priv |= mask;
359 writel_relaxed(ct->mask_cache_priv, mvebu_gpioreg_level_mask(mvchip));
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200360 irq_gc_unlock(gc);
361}
362
363/*****************************************************************************
364 * MVEBU GPIO IRQ
365 *
366 * GPIO_IN_POL register controls whether GPIO_DATA_IN will hold the same
367 * value of the line or the opposite value.
368 *
369 * Level IRQ handlers: DATA_IN is used directly as cause register.
Andrew Lunna4319a62015-01-10 00:34:47 +0100370 * Interrupt are masked by LEVEL_MASK registers.
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200371 * Edge IRQ handlers: Change in DATA_IN are latched in EDGE_CAUSE.
Andrew Lunna4319a62015-01-10 00:34:47 +0100372 * Interrupt are masked by EDGE_MASK registers.
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200373 * Both-edge handlers: Similar to regular Edge handlers, but also swaps
Andrew Lunna4319a62015-01-10 00:34:47 +0100374 * the polarity to catch the next line transaction.
375 * This is a race condition that might not perfectly
376 * work on some use cases.
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200377 *
378 * Every eight GPIO lines are grouped (OR'ed) before going up to main
379 * cause register.
380 *
Andrew Lunna4319a62015-01-10 00:34:47 +0100381 * EDGE cause mask
382 * data-in /--------| |-----| |----\
383 * -----| |----- ---- to main cause reg
384 * X \----------------| |----/
385 * polarity LEVEL mask
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200386 *
387 ****************************************************************************/
388
389static int mvebu_gpio_irq_set_type(struct irq_data *d, unsigned int type)
390{
391 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
392 struct irq_chip_type *ct = irq_data_get_chip_type(d);
393 struct mvebu_gpio_chip *mvchip = gc->private;
394 int pin;
395 u32 u;
396
397 pin = d->hwirq;
398
399 u = readl_relaxed(mvebu_gpioreg_io_conf(mvchip)) & (1 << pin);
Andrew Lunna4319a62015-01-10 00:34:47 +0100400 if (!u)
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200401 return -EINVAL;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200402
403 type &= IRQ_TYPE_SENSE_MASK;
404 if (type == IRQ_TYPE_NONE)
405 return -EINVAL;
406
407 /* Check if we need to change chip and handler */
408 if (!(ct->type & type))
409 if (irq_setup_alt_chip(d, type))
410 return -EINVAL;
411
412 /*
413 * Configure interrupt polarity.
414 */
Laurent Navetf4dcd2d92013-03-20 13:15:56 +0100415 switch (type) {
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200416 case IRQ_TYPE_EDGE_RISING:
417 case IRQ_TYPE_LEVEL_HIGH:
418 u = readl_relaxed(mvebu_gpioreg_in_pol(mvchip));
419 u &= ~(1 << pin);
420 writel_relaxed(u, mvebu_gpioreg_in_pol(mvchip));
Axel Lin7cf8c9f2012-09-30 16:23:27 +0800421 break;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200422 case IRQ_TYPE_EDGE_FALLING:
423 case IRQ_TYPE_LEVEL_LOW:
424 u = readl_relaxed(mvebu_gpioreg_in_pol(mvchip));
425 u |= 1 << pin;
426 writel_relaxed(u, mvebu_gpioreg_in_pol(mvchip));
Axel Lin7cf8c9f2012-09-30 16:23:27 +0800427 break;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200428 case IRQ_TYPE_EDGE_BOTH: {
429 u32 v;
430
431 v = readl_relaxed(mvebu_gpioreg_in_pol(mvchip)) ^
432 readl_relaxed(mvebu_gpioreg_data_in(mvchip));
433
434 /*
435 * set initial polarity based on current input level
436 */
437 u = readl_relaxed(mvebu_gpioreg_in_pol(mvchip));
438 if (v & (1 << pin))
439 u |= 1 << pin; /* falling */
440 else
441 u &= ~(1 << pin); /* rising */
442 writel_relaxed(u, mvebu_gpioreg_in_pol(mvchip));
Axel Lin7cf8c9f2012-09-30 16:23:27 +0800443 break;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200444 }
445 }
446 return 0;
447}
448
Thomas Gleixnerbd0b9ac2015-09-14 10:42:37 +0200449static void mvebu_gpio_irq_handler(struct irq_desc *desc)
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200450{
Jiang Liu476f8b42015-06-04 12:13:15 +0800451 struct mvebu_gpio_chip *mvchip = irq_desc_get_handler_data(desc);
Thomas Petazzoni01ca59f2014-02-07 12:29:19 +0100452 struct irq_chip *chip = irq_desc_get_chip(desc);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200453 u32 cause, type;
454 int i;
455
456 if (mvchip == NULL)
457 return;
458
Thomas Petazzoni01ca59f2014-02-07 12:29:19 +0100459 chained_irq_enter(chip, desc);
460
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200461 cause = readl_relaxed(mvebu_gpioreg_data_in(mvchip)) &
462 readl_relaxed(mvebu_gpioreg_level_mask(mvchip));
463 cause |= readl_relaxed(mvebu_gpioreg_edge_cause(mvchip)) &
464 readl_relaxed(mvebu_gpioreg_edge_mask(mvchip));
465
466 for (i = 0; i < mvchip->chip.ngpio; i++) {
467 int irq;
468
Jason Gunthorpe812d4782016-10-19 15:03:41 -0600469 irq = irq_find_mapping(mvchip->domain, i);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200470
471 if (!(cause & (1 << i)))
472 continue;
473
Javier Martinez Canillasfb90c222013-06-14 18:40:44 +0200474 type = irq_get_trigger_type(irq);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200475 if ((type & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH) {
476 /* Swap polarity (race with GPIO line) */
477 u32 polarity;
478
479 polarity = readl_relaxed(mvebu_gpioreg_in_pol(mvchip));
480 polarity ^= 1 << i;
481 writel_relaxed(polarity, mvebu_gpioreg_in_pol(mvchip));
482 }
Thomas Petazzoni01ca59f2014-02-07 12:29:19 +0100483
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200484 generic_handle_irq(irq);
485 }
Thomas Petazzoni01ca59f2014-02-07 12:29:19 +0100486
487 chained_irq_exit(chip, desc);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200488}
489
Simon Guinota4ba5e12013-03-24 15:45:29 +0100490#ifdef CONFIG_DEBUG_FS
491#include <linux/seq_file.h>
492
493static void mvebu_gpio_dbg_show(struct seq_file *s, struct gpio_chip *chip)
494{
Linus Walleijbbe76002015-12-07 11:09:24 +0100495 struct mvebu_gpio_chip *mvchip = gpiochip_get_data(chip);
Simon Guinota4ba5e12013-03-24 15:45:29 +0100496 u32 out, io_conf, blink, in_pol, data_in, cause, edg_msk, lvl_msk;
497 int i;
498
499 out = readl_relaxed(mvebu_gpioreg_out(mvchip));
500 io_conf = readl_relaxed(mvebu_gpioreg_io_conf(mvchip));
501 blink = readl_relaxed(mvebu_gpioreg_blink(mvchip));
502 in_pol = readl_relaxed(mvebu_gpioreg_in_pol(mvchip));
503 data_in = readl_relaxed(mvebu_gpioreg_data_in(mvchip));
504 cause = readl_relaxed(mvebu_gpioreg_edge_cause(mvchip));
505 edg_msk = readl_relaxed(mvebu_gpioreg_edge_mask(mvchip));
506 lvl_msk = readl_relaxed(mvebu_gpioreg_level_mask(mvchip));
507
508 for (i = 0; i < chip->ngpio; i++) {
509 const char *label;
510 u32 msk;
511 bool is_out;
512
513 label = gpiochip_is_requested(chip, i);
514 if (!label)
515 continue;
516
517 msk = 1 << i;
518 is_out = !(io_conf & msk);
519
520 seq_printf(s, " gpio-%-3d (%-20.20s)", chip->base + i, label);
521
522 if (is_out) {
523 seq_printf(s, " out %s %s\n",
524 out & msk ? "hi" : "lo",
525 blink & msk ? "(blink )" : "");
526 continue;
527 }
528
529 seq_printf(s, " in %s (act %s) - IRQ",
530 (data_in ^ in_pol) & msk ? "hi" : "lo",
531 in_pol & msk ? "lo" : "hi");
532 if (!((edg_msk | lvl_msk) & msk)) {
Andrew Lunna4319a62015-01-10 00:34:47 +0100533 seq_puts(s, " disabled\n");
Simon Guinota4ba5e12013-03-24 15:45:29 +0100534 continue;
535 }
536 if (edg_msk & msk)
Andrew Lunna4319a62015-01-10 00:34:47 +0100537 seq_puts(s, " edge ");
Simon Guinota4ba5e12013-03-24 15:45:29 +0100538 if (lvl_msk & msk)
Andrew Lunna4319a62015-01-10 00:34:47 +0100539 seq_puts(s, " level");
Simon Guinota4ba5e12013-03-24 15:45:29 +0100540 seq_printf(s, " (%s)\n", cause & msk ? "pending" : "clear ");
541 }
542}
543#else
544#define mvebu_gpio_dbg_show NULL
545#endif
546
Jingoo Han271b17b2014-05-07 18:06:08 +0900547static const struct of_device_id mvebu_gpio_of_match[] = {
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200548 {
549 .compatible = "marvell,orion-gpio",
Andrew Lunna4319a62015-01-10 00:34:47 +0100550 .data = (void *) MVEBU_GPIO_SOC_VARIANT_ORION,
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200551 },
552 {
553 .compatible = "marvell,mv78200-gpio",
Andrew Lunna4319a62015-01-10 00:34:47 +0100554 .data = (void *) MVEBU_GPIO_SOC_VARIANT_MV78200,
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200555 },
556 {
557 .compatible = "marvell,armadaxp-gpio",
Andrew Lunna4319a62015-01-10 00:34:47 +0100558 .data = (void *) MVEBU_GPIO_SOC_VARIANT_ARMADAXP,
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200559 },
560 {
561 /* sentinel */
562 },
563};
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200564
Thomas Petazzonib5b7b482014-10-24 13:59:19 +0200565static int mvebu_gpio_suspend(struct platform_device *pdev, pm_message_t state)
566{
567 struct mvebu_gpio_chip *mvchip = platform_get_drvdata(pdev);
568 int i;
569
570 mvchip->out_reg = readl(mvebu_gpioreg_out(mvchip));
571 mvchip->io_conf_reg = readl(mvebu_gpioreg_io_conf(mvchip));
572 mvchip->blink_en_reg = readl(mvebu_gpioreg_blink(mvchip));
573 mvchip->in_pol_reg = readl(mvebu_gpioreg_in_pol(mvchip));
574
575 switch (mvchip->soc_variant) {
576 case MVEBU_GPIO_SOC_VARIANT_ORION:
577 mvchip->edge_mask_regs[0] =
578 readl(mvchip->membase + GPIO_EDGE_MASK_OFF);
579 mvchip->level_mask_regs[0] =
580 readl(mvchip->membase + GPIO_LEVEL_MASK_OFF);
581 break;
582 case MVEBU_GPIO_SOC_VARIANT_MV78200:
583 for (i = 0; i < 2; i++) {
584 mvchip->edge_mask_regs[i] =
585 readl(mvchip->membase +
586 GPIO_EDGE_MASK_MV78200_OFF(i));
587 mvchip->level_mask_regs[i] =
588 readl(mvchip->membase +
589 GPIO_LEVEL_MASK_MV78200_OFF(i));
590 }
591 break;
592 case MVEBU_GPIO_SOC_VARIANT_ARMADAXP:
593 for (i = 0; i < 4; i++) {
594 mvchip->edge_mask_regs[i] =
595 readl(mvchip->membase +
596 GPIO_EDGE_MASK_ARMADAXP_OFF(i));
597 mvchip->level_mask_regs[i] =
598 readl(mvchip->membase +
599 GPIO_LEVEL_MASK_ARMADAXP_OFF(i));
600 }
601 break;
602 default:
603 BUG();
604 }
605
606 return 0;
607}
608
609static int mvebu_gpio_resume(struct platform_device *pdev)
610{
611 struct mvebu_gpio_chip *mvchip = platform_get_drvdata(pdev);
612 int i;
613
614 writel(mvchip->out_reg, mvebu_gpioreg_out(mvchip));
615 writel(mvchip->io_conf_reg, mvebu_gpioreg_io_conf(mvchip));
616 writel(mvchip->blink_en_reg, mvebu_gpioreg_blink(mvchip));
617 writel(mvchip->in_pol_reg, mvebu_gpioreg_in_pol(mvchip));
618
619 switch (mvchip->soc_variant) {
620 case MVEBU_GPIO_SOC_VARIANT_ORION:
621 writel(mvchip->edge_mask_regs[0],
622 mvchip->membase + GPIO_EDGE_MASK_OFF);
623 writel(mvchip->level_mask_regs[0],
624 mvchip->membase + GPIO_LEVEL_MASK_OFF);
625 break;
626 case MVEBU_GPIO_SOC_VARIANT_MV78200:
627 for (i = 0; i < 2; i++) {
628 writel(mvchip->edge_mask_regs[i],
629 mvchip->membase + GPIO_EDGE_MASK_MV78200_OFF(i));
630 writel(mvchip->level_mask_regs[i],
631 mvchip->membase +
632 GPIO_LEVEL_MASK_MV78200_OFF(i));
633 }
634 break;
635 case MVEBU_GPIO_SOC_VARIANT_ARMADAXP:
636 for (i = 0; i < 4; i++) {
637 writel(mvchip->edge_mask_regs[i],
638 mvchip->membase +
639 GPIO_EDGE_MASK_ARMADAXP_OFF(i));
640 writel(mvchip->level_mask_regs[i],
641 mvchip->membase +
642 GPIO_LEVEL_MASK_ARMADAXP_OFF(i));
643 }
644 break;
645 default:
646 BUG();
647 }
648
649 return 0;
650}
651
Bill Pemberton38363092012-11-19 13:22:34 -0500652static int mvebu_gpio_probe(struct platform_device *pdev)
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200653{
654 struct mvebu_gpio_chip *mvchip;
655 const struct of_device_id *match;
656 struct device_node *np = pdev->dev.of_node;
657 struct resource *res;
658 struct irq_chip_generic *gc;
659 struct irq_chip_type *ct;
Andrew Lunnde887472013-02-03 11:34:26 +0100660 struct clk *clk;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200661 unsigned int ngpios;
Jason Gunthorpe812d4782016-10-19 15:03:41 -0600662 bool have_irqs;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200663 int soc_variant;
664 int i, cpu, id;
Andrew Lunnf1d2d082015-01-10 00:34:48 +0100665 int err;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200666
667 match = of_match_device(mvebu_gpio_of_match, &pdev->dev);
668 if (match)
Russell Kingf0d50462017-01-10 22:53:28 +0000669 soc_variant = (unsigned long) match->data;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200670 else
671 soc_variant = MVEBU_GPIO_SOC_VARIANT_ORION;
672
Jason Gunthorpe812d4782016-10-19 15:03:41 -0600673 /* Some gpio controllers do not provide irq support */
674 have_irqs = of_irq_count(np) != 0;
675
Andrew Lunna4319a62015-01-10 00:34:47 +0100676 mvchip = devm_kzalloc(&pdev->dev, sizeof(struct mvebu_gpio_chip),
677 GFP_KERNEL);
Jingoo Han6c8365f2014-04-29 17:38:21 +0900678 if (!mvchip)
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200679 return -ENOMEM;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200680
Thomas Petazzonib5b7b482014-10-24 13:59:19 +0200681 platform_set_drvdata(pdev, mvchip);
682
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200683 if (of_property_read_u32(pdev->dev.of_node, "ngpios", &ngpios)) {
684 dev_err(&pdev->dev, "Missing ngpios OF property\n");
685 return -ENODEV;
686 }
687
688 id = of_alias_get_id(pdev->dev.of_node, "gpio");
689 if (id < 0) {
690 dev_err(&pdev->dev, "Couldn't get OF id\n");
691 return id;
692 }
693
Andrew Lunnde887472013-02-03 11:34:26 +0100694 clk = devm_clk_get(&pdev->dev, NULL);
695 /* Not all SoCs require a clock.*/
696 if (!IS_ERR(clk))
697 clk_prepare_enable(clk);
698
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200699 mvchip->soc_variant = soc_variant;
700 mvchip->chip.label = dev_name(&pdev->dev);
Linus Walleij58383c782015-11-04 09:56:26 +0100701 mvchip->chip.parent = &pdev->dev;
Jonas Gorski203f0da2015-10-11 17:34:16 +0200702 mvchip->chip.request = gpiochip_generic_request;
703 mvchip->chip.free = gpiochip_generic_free;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200704 mvchip->chip.direction_input = mvebu_gpio_direction_input;
705 mvchip->chip.get = mvebu_gpio_get;
706 mvchip->chip.direction_output = mvebu_gpio_direction_output;
707 mvchip->chip.set = mvebu_gpio_set;
Jason Gunthorpe812d4782016-10-19 15:03:41 -0600708 if (have_irqs)
709 mvchip->chip.to_irq = mvebu_gpio_to_irq;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200710 mvchip->chip.base = id * MVEBU_MAX_GPIO_PER_BANK;
711 mvchip->chip.ngpio = ngpios;
Linus Walleij9fb1f392013-12-04 14:42:46 +0100712 mvchip->chip.can_sleep = false;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200713 mvchip->chip.of_node = np;
Simon Guinota4ba5e12013-03-24 15:45:29 +0100714 mvchip->chip.dbg_show = mvebu_gpio_dbg_show;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200715
716 spin_lock_init(&mvchip->lock);
Julia Lawall08a67a52013-08-14 11:11:07 +0200717 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Thierry Reding641d0342013-01-21 11:09:01 +0100718 mvchip->membase = devm_ioremap_resource(&pdev->dev, res);
Greg Kroah-Hartman422d26b2013-01-25 21:06:30 -0800719 if (IS_ERR(mvchip->membase))
Thierry Reding641d0342013-01-21 11:09:01 +0100720 return PTR_ERR(mvchip->membase);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200721
Ralph Sennhauser7077f4c2017-03-16 07:33:56 +0100722 /*
723 * The Armada XP has a second range of registers for the
724 * per-CPU registers
725 */
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200726 if (soc_variant == MVEBU_GPIO_SOC_VARIANT_ARMADAXP) {
727 res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
Thierry Reding641d0342013-01-21 11:09:01 +0100728 mvchip->percpu_membase = devm_ioremap_resource(&pdev->dev,
729 res);
Laurent Navetf4dcd2d92013-03-20 13:15:56 +0100730 if (IS_ERR(mvchip->percpu_membase))
Thierry Reding641d0342013-01-21 11:09:01 +0100731 return PTR_ERR(mvchip->percpu_membase);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200732 }
733
734 /*
735 * Mask and clear GPIO interrupts.
736 */
Laurent Navetf4dcd2d92013-03-20 13:15:56 +0100737 switch (soc_variant) {
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200738 case MVEBU_GPIO_SOC_VARIANT_ORION:
739 writel_relaxed(0, mvchip->membase + GPIO_EDGE_CAUSE_OFF);
740 writel_relaxed(0, mvchip->membase + GPIO_EDGE_MASK_OFF);
741 writel_relaxed(0, mvchip->membase + GPIO_LEVEL_MASK_OFF);
742 break;
743 case MVEBU_GPIO_SOC_VARIANT_MV78200:
744 writel_relaxed(0, mvchip->membase + GPIO_EDGE_CAUSE_OFF);
745 for (cpu = 0; cpu < 2; cpu++) {
746 writel_relaxed(0, mvchip->membase +
747 GPIO_EDGE_MASK_MV78200_OFF(cpu));
748 writel_relaxed(0, mvchip->membase +
749 GPIO_LEVEL_MASK_MV78200_OFF(cpu));
750 }
751 break;
752 case MVEBU_GPIO_SOC_VARIANT_ARMADAXP:
753 writel_relaxed(0, mvchip->membase + GPIO_EDGE_CAUSE_OFF);
754 writel_relaxed(0, mvchip->membase + GPIO_EDGE_MASK_OFF);
755 writel_relaxed(0, mvchip->membase + GPIO_LEVEL_MASK_OFF);
756 for (cpu = 0; cpu < 4; cpu++) {
757 writel_relaxed(0, mvchip->percpu_membase +
758 GPIO_EDGE_CAUSE_ARMADAXP_OFF(cpu));
759 writel_relaxed(0, mvchip->percpu_membase +
760 GPIO_EDGE_MASK_ARMADAXP_OFF(cpu));
761 writel_relaxed(0, mvchip->percpu_membase +
762 GPIO_LEVEL_MASK_ARMADAXP_OFF(cpu));
763 }
764 break;
765 default:
766 BUG();
767 }
768
Laxman Dewangan00b9ab42016-02-22 17:43:28 +0530769 devm_gpiochip_add_data(&pdev->dev, &mvchip->chip, mvchip);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200770
771 /* Some gpio controllers do not provide irq support */
Jason Gunthorpe812d4782016-10-19 15:03:41 -0600772 if (!have_irqs)
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200773 return 0;
774
Jason Gunthorpe812d4782016-10-19 15:03:41 -0600775 mvchip->domain =
776 irq_domain_add_linear(np, ngpios, &irq_generic_chip_ops, NULL);
777 if (!mvchip->domain) {
778 dev_err(&pdev->dev, "couldn't allocate irq domain %s (DT).\n",
779 mvchip->chip.label);
780 return -ENODEV;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200781 }
782
Jason Gunthorpe812d4782016-10-19 15:03:41 -0600783 err = irq_alloc_domain_generic_chips(
784 mvchip->domain, ngpios, 2, np->name, handle_level_irq,
785 IRQ_NOREQUEST | IRQ_NOPROBE | IRQ_LEVEL, 0, 0);
786 if (err) {
787 dev_err(&pdev->dev, "couldn't allocate irq chips %s (DT).\n",
788 mvchip->chip.label);
789 goto err_domain;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200790 }
791
Ralph Sennhauser899c37e2017-03-16 07:33:57 +0100792 /*
793 * NOTE: The common accessors cannot be used because of the percpu
Jason Gunthorpe812d4782016-10-19 15:03:41 -0600794 * access to the mask registers
795 */
796 gc = irq_get_domain_generic_chip(mvchip->domain, 0);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200797 gc->private = mvchip;
798 ct = &gc->chip_types[0];
799 ct->type = IRQ_TYPE_LEVEL_HIGH | IRQ_TYPE_LEVEL_LOW;
800 ct->chip.irq_mask = mvebu_gpio_level_irq_mask;
801 ct->chip.irq_unmask = mvebu_gpio_level_irq_unmask;
802 ct->chip.irq_set_type = mvebu_gpio_irq_set_type;
803 ct->chip.name = mvchip->chip.label;
804
805 ct = &gc->chip_types[1];
806 ct->type = IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING;
807 ct->chip.irq_ack = mvebu_gpio_irq_ack;
808 ct->chip.irq_mask = mvebu_gpio_edge_irq_mask;
809 ct->chip.irq_unmask = mvebu_gpio_edge_irq_unmask;
810 ct->chip.irq_set_type = mvebu_gpio_irq_set_type;
811 ct->handler = handle_edge_irq;
812 ct->chip.name = mvchip->chip.label;
813
Ralph Sennhauser899c37e2017-03-16 07:33:57 +0100814 /*
815 * Setup the interrupt handlers. Each chip can have up to 4
Jason Gunthorpe812d4782016-10-19 15:03:41 -0600816 * interrupt handlers, with each handler dealing with 8 GPIO
817 * pins.
818 */
819 for (i = 0; i < 4; i++) {
820 int irq = platform_get_irq(pdev, i);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200821
Jason Gunthorpe812d4782016-10-19 15:03:41 -0600822 if (irq < 0)
823 continue;
824 irq_set_chained_handler_and_data(irq, mvebu_gpio_irq_handler,
825 mvchip);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200826 }
827
828 return 0;
Andrew Lunnf1d2d082015-01-10 00:34:48 +0100829
Jason Gunthorpe812d4782016-10-19 15:03:41 -0600830err_domain:
831 irq_domain_remove(mvchip->domain);
Andrew Lunnf1d2d082015-01-10 00:34:48 +0100832
Andrew Lunnf1d2d082015-01-10 00:34:48 +0100833 return err;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200834}
835
836static struct platform_driver mvebu_gpio_driver = {
837 .driver = {
Andrew Lunna4319a62015-01-10 00:34:47 +0100838 .name = "mvebu-gpio",
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200839 .of_match_table = mvebu_gpio_of_match,
840 },
841 .probe = mvebu_gpio_probe,
Thomas Petazzonib5b7b482014-10-24 13:59:19 +0200842 .suspend = mvebu_gpio_suspend,
843 .resume = mvebu_gpio_resume,
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200844};
Paul Gortmakered329f32016-03-27 11:44:45 -0400845builtin_platform_driver(mvebu_gpio_driver);