blob: 70ea578d6266cfba9540417aa63ced74ab45d2a4 [file] [log] [blame]
Mike Iselyd8554972006-06-26 20:58:46 -03001/*
2 *
Mike Iselyd8554972006-06-26 20:58:46 -03003 *
4 * Copyright (C) 2005 Mike Isely <isely@pobox.com>
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
18 *
19 */
20
21#include <linux/errno.h>
22#include <linux/string.h>
23#include <linux/slab.h>
24#include <linux/firmware.h>
Mike Iselyd8554972006-06-26 20:58:46 -030025#include <linux/videodev2.h>
Mike Isely32ffa9a2006-09-23 22:26:52 -030026#include <media/v4l2-common.h>
Mike Isely75212a02009-03-07 01:48:42 -030027#include <media/tuner.h>
Mike Iselyd8554972006-06-26 20:58:46 -030028#include "pvrusb2.h"
29#include "pvrusb2-std.h"
30#include "pvrusb2-util.h"
31#include "pvrusb2-hdw.h"
32#include "pvrusb2-i2c-core.h"
Mike Iselyd8554972006-06-26 20:58:46 -030033#include "pvrusb2-eeprom.h"
34#include "pvrusb2-hdw-internal.h"
35#include "pvrusb2-encoder.h"
36#include "pvrusb2-debug.h"
Michael Krufky8d364362007-01-22 02:17:55 -030037#include "pvrusb2-fx2-cmd.h"
Mike Isely5f6dae82009-03-07 00:39:34 -030038#include "pvrusb2-wm8775.h"
Mike Isely6f956512009-03-07 00:43:26 -030039#include "pvrusb2-video-v4l.h"
Mike Isely634ba262009-03-07 00:54:02 -030040#include "pvrusb2-cx2584x-v4l.h"
Mike Isely2a6b6272009-03-15 17:53:29 -030041#include "pvrusb2-cs53l32a.h"
Mike Isely76891d62009-03-07 00:52:06 -030042#include "pvrusb2-audio.h"
Mike Iselyd8554972006-06-26 20:58:46 -030043
Mike Isely1bde0282006-12-27 23:30:13 -030044#define TV_MIN_FREQ 55250000L
45#define TV_MAX_FREQ 850000000L
Pantelis Koukousoulas25d85272006-12-27 23:06:04 -030046
Mike Isely83ce57a2008-05-26 05:51:57 -030047/* This defines a minimum interval that the decoder must remain quiet
48 before we are allowed to start it running. */
49#define TIME_MSEC_DECODER_WAIT 50
50
Mike Isely6e931372010-02-06 02:10:38 -030051/* This defines a minimum interval that the decoder must be allowed to run
52 before we can safely begin using its streaming output. */
53#define TIME_MSEC_DECODER_STABILIZATION_WAIT 300
54
Mike Isely83ce57a2008-05-26 05:51:57 -030055/* This defines a minimum interval that the encoder must remain quiet
Mike Isely91b5b482010-02-06 02:12:33 -030056 before we are allowed to configure it. */
57#define TIME_MSEC_ENCODER_WAIT 50
Mike Isely83ce57a2008-05-26 05:51:57 -030058
59/* This defines the minimum interval that the encoder must successfully run
60 before we consider that the encoder has run at least once since its
61 firmware has been loaded. This measurement is in important for cases
62 where we can't do something until we know that the encoder has been run
63 at least once. */
64#define TIME_MSEC_ENCODER_OK 250
65
Mike Iselya0fd1cb2006-06-30 11:35:28 -030066static struct pvr2_hdw *unit_pointers[PVR_NUM] = {[ 0 ... PVR_NUM-1 ] = NULL};
Matthias Kaehlcke8df0c872007-04-28 20:00:18 -030067static DEFINE_MUTEX(pvr2_unit_mtx);
Mike Iselyd8554972006-06-26 20:58:46 -030068
Douglas Schilling Landgrafff699e62008-04-22 14:41:48 -030069static int ctlchg;
Douglas Schilling Landgrafff699e62008-04-22 14:41:48 -030070static int procreload;
Mike Iselyd8554972006-06-26 20:58:46 -030071static int tuner[PVR_NUM] = { [0 ... PVR_NUM-1] = -1 };
72static int tolerance[PVR_NUM] = { [0 ... PVR_NUM-1] = 0 };
73static int video_std[PVR_NUM] = { [0 ... PVR_NUM-1] = 0 };
Douglas Schilling Landgrafff699e62008-04-22 14:41:48 -030074static int init_pause_msec;
Mike Iselyd8554972006-06-26 20:58:46 -030075
76module_param(ctlchg, int, S_IRUGO|S_IWUSR);
77MODULE_PARM_DESC(ctlchg, "0=optimize ctl change 1=always accept new ctl value");
78module_param(init_pause_msec, int, S_IRUGO|S_IWUSR);
79MODULE_PARM_DESC(init_pause_msec, "hardware initialization settling delay");
Mike Iselyd8554972006-06-26 20:58:46 -030080module_param(procreload, int, S_IRUGO|S_IWUSR);
81MODULE_PARM_DESC(procreload,
82 "Attempt init failure recovery with firmware reload");
83module_param_array(tuner, int, NULL, 0444);
84MODULE_PARM_DESC(tuner,"specify installed tuner type");
85module_param_array(video_std, int, NULL, 0444);
86MODULE_PARM_DESC(video_std,"specify initial video standard");
87module_param_array(tolerance, int, NULL, 0444);
88MODULE_PARM_DESC(tolerance,"specify stream error tolerance");
89
Mike Isely6f441ed2009-06-20 14:51:29 -030090/* US Broadcast channel 3 (61.25 MHz), to help with testing */
91static int default_tv_freq = 61250000L;
Michael Krufky5a4f5da62008-05-11 16:37:50 -030092/* 104.3 MHz, a usable FM station for my area */
93static int default_radio_freq = 104300000L;
94
95module_param_named(tv_freq, default_tv_freq, int, 0444);
96MODULE_PARM_DESC(tv_freq, "specify initial television frequency");
97module_param_named(radio_freq, default_radio_freq, int, 0444);
98MODULE_PARM_DESC(radio_freq, "specify initial radio frequency");
99
Mike Iselyd8554972006-06-26 20:58:46 -0300100#define PVR2_CTL_WRITE_ENDPOINT 0x01
101#define PVR2_CTL_READ_ENDPOINT 0x81
102
103#define PVR2_GPIO_IN 0x9008
104#define PVR2_GPIO_OUT 0x900c
105#define PVR2_GPIO_DIR 0x9020
106
107#define trace_firmware(...) pvr2_trace(PVR2_TRACE_FIRMWARE,__VA_ARGS__)
108
109#define PVR2_FIRMWARE_ENDPOINT 0x02
110
111/* size of a firmware chunk */
112#define FIRMWARE_CHUNK_SIZE 0x2000
113
Mike Iselyedb9dcb2009-03-07 00:37:10 -0300114typedef void (*pvr2_subdev_update_func)(struct pvr2_hdw *,
115 struct v4l2_subdev *);
116
117static const pvr2_subdev_update_func pvr2_module_update_functions[] = {
Mike Isely4ecbc282009-03-07 00:49:19 -0300118 [PVR2_CLIENT_ID_WM8775] = pvr2_wm8775_subdev_update,
Mike Isely6f956512009-03-07 00:43:26 -0300119 [PVR2_CLIENT_ID_SAA7115] = pvr2_saa7115_subdev_update,
Mike Isely76891d62009-03-07 00:52:06 -0300120 [PVR2_CLIENT_ID_MSP3400] = pvr2_msp3400_subdev_update,
Mike Isely634ba262009-03-07 00:54:02 -0300121 [PVR2_CLIENT_ID_CX25840] = pvr2_cx25840_subdev_update,
Mike Isely2a6b6272009-03-15 17:53:29 -0300122 [PVR2_CLIENT_ID_CS53L32A] = pvr2_cs53l32a_subdev_update,
Mike Iselyedb9dcb2009-03-07 00:37:10 -0300123};
124
Mike Iselye9c64a72009-03-06 23:42:20 -0300125static const char *module_names[] = {
126 [PVR2_CLIENT_ID_MSP3400] = "msp3400",
127 [PVR2_CLIENT_ID_CX25840] = "cx25840",
128 [PVR2_CLIENT_ID_SAA7115] = "saa7115",
129 [PVR2_CLIENT_ID_TUNER] = "tuner",
Mike Iselybb652422009-03-14 14:09:04 -0300130 [PVR2_CLIENT_ID_DEMOD] = "tuner",
Mike Isely851981a2009-03-07 02:02:32 -0300131 [PVR2_CLIENT_ID_CS53L32A] = "cs53l32a",
Mike Isely5f6dae82009-03-07 00:39:34 -0300132 [PVR2_CLIENT_ID_WM8775] = "wm8775",
Mike Iselye9c64a72009-03-06 23:42:20 -0300133};
134
135
136static const unsigned char *module_i2c_addresses[] = {
137 [PVR2_CLIENT_ID_TUNER] = "\x60\x61\x62\x63",
Mike Iselybb652422009-03-14 14:09:04 -0300138 [PVR2_CLIENT_ID_DEMOD] = "\x43",
Mike Isely1dfe6c72009-03-07 02:00:21 -0300139 [PVR2_CLIENT_ID_MSP3400] = "\x40",
140 [PVR2_CLIENT_ID_SAA7115] = "\x21",
Mike Iselyae111f72009-03-07 00:57:42 -0300141 [PVR2_CLIENT_ID_WM8775] = "\x1b",
Mike Isely0b467012009-03-07 01:49:37 -0300142 [PVR2_CLIENT_ID_CX25840] = "\x44",
Mike Isely23334a22009-03-07 02:03:28 -0300143 [PVR2_CLIENT_ID_CS53L32A] = "\x11",
Mike Iselye9c64a72009-03-06 23:42:20 -0300144};
145
146
Mike Isely27eab382009-04-06 01:51:38 -0300147static const char *ir_scheme_names[] = {
148 [PVR2_IR_SCHEME_NONE] = "none",
149 [PVR2_IR_SCHEME_29XXX] = "29xxx",
150 [PVR2_IR_SCHEME_24XXX] = "24xxx (29xxx emulation)",
151 [PVR2_IR_SCHEME_24XXX_MCE] = "24xxx (MCE device)",
152 [PVR2_IR_SCHEME_ZILOG] = "Zilog",
153};
154
155
Mike Iselyb30d2442006-06-25 20:05:01 -0300156/* Define the list of additional controls we'll dynamically construct based
157 on query of the cx2341x module. */
158struct pvr2_mpeg_ids {
159 const char *strid;
160 int id;
161};
162static const struct pvr2_mpeg_ids mpeg_ids[] = {
163 {
164 .strid = "audio_layer",
165 .id = V4L2_CID_MPEG_AUDIO_ENCODING,
166 },{
167 .strid = "audio_bitrate",
168 .id = V4L2_CID_MPEG_AUDIO_L2_BITRATE,
169 },{
170 /* Already using audio_mode elsewhere :-( */
171 .strid = "mpeg_audio_mode",
172 .id = V4L2_CID_MPEG_AUDIO_MODE,
173 },{
174 .strid = "mpeg_audio_mode_extension",
175 .id = V4L2_CID_MPEG_AUDIO_MODE_EXTENSION,
176 },{
177 .strid = "audio_emphasis",
178 .id = V4L2_CID_MPEG_AUDIO_EMPHASIS,
179 },{
180 .strid = "audio_crc",
181 .id = V4L2_CID_MPEG_AUDIO_CRC,
182 },{
183 .strid = "video_aspect",
184 .id = V4L2_CID_MPEG_VIDEO_ASPECT,
185 },{
186 .strid = "video_b_frames",
187 .id = V4L2_CID_MPEG_VIDEO_B_FRAMES,
188 },{
189 .strid = "video_gop_size",
190 .id = V4L2_CID_MPEG_VIDEO_GOP_SIZE,
191 },{
192 .strid = "video_gop_closure",
193 .id = V4L2_CID_MPEG_VIDEO_GOP_CLOSURE,
194 },{
Mike Iselyb30d2442006-06-25 20:05:01 -0300195 .strid = "video_bitrate_mode",
196 .id = V4L2_CID_MPEG_VIDEO_BITRATE_MODE,
197 },{
198 .strid = "video_bitrate",
199 .id = V4L2_CID_MPEG_VIDEO_BITRATE,
200 },{
201 .strid = "video_bitrate_peak",
202 .id = V4L2_CID_MPEG_VIDEO_BITRATE_PEAK,
203 },{
204 .strid = "video_temporal_decimation",
205 .id = V4L2_CID_MPEG_VIDEO_TEMPORAL_DECIMATION,
206 },{
207 .strid = "stream_type",
208 .id = V4L2_CID_MPEG_STREAM_TYPE,
209 },{
210 .strid = "video_spatial_filter_mode",
211 .id = V4L2_CID_MPEG_CX2341X_VIDEO_SPATIAL_FILTER_MODE,
212 },{
213 .strid = "video_spatial_filter",
214 .id = V4L2_CID_MPEG_CX2341X_VIDEO_SPATIAL_FILTER,
215 },{
216 .strid = "video_luma_spatial_filter_type",
217 .id = V4L2_CID_MPEG_CX2341X_VIDEO_LUMA_SPATIAL_FILTER_TYPE,
218 },{
219 .strid = "video_chroma_spatial_filter_type",
220 .id = V4L2_CID_MPEG_CX2341X_VIDEO_CHROMA_SPATIAL_FILTER_TYPE,
221 },{
222 .strid = "video_temporal_filter_mode",
223 .id = V4L2_CID_MPEG_CX2341X_VIDEO_TEMPORAL_FILTER_MODE,
224 },{
225 .strid = "video_temporal_filter",
226 .id = V4L2_CID_MPEG_CX2341X_VIDEO_TEMPORAL_FILTER,
227 },{
228 .strid = "video_median_filter_type",
229 .id = V4L2_CID_MPEG_CX2341X_VIDEO_MEDIAN_FILTER_TYPE,
230 },{
231 .strid = "video_luma_median_filter_top",
232 .id = V4L2_CID_MPEG_CX2341X_VIDEO_LUMA_MEDIAN_FILTER_TOP,
233 },{
234 .strid = "video_luma_median_filter_bottom",
235 .id = V4L2_CID_MPEG_CX2341X_VIDEO_LUMA_MEDIAN_FILTER_BOTTOM,
236 },{
237 .strid = "video_chroma_median_filter_top",
238 .id = V4L2_CID_MPEG_CX2341X_VIDEO_CHROMA_MEDIAN_FILTER_TOP,
239 },{
240 .strid = "video_chroma_median_filter_bottom",
241 .id = V4L2_CID_MPEG_CX2341X_VIDEO_CHROMA_MEDIAN_FILTER_BOTTOM,
242 }
243};
Ahmed S. Darwisheca8ebf2007-01-20 00:35:03 -0300244#define MPEGDEF_COUNT ARRAY_SIZE(mpeg_ids)
Mike Iselyc05c0462006-06-25 20:04:25 -0300245
Mike Iselyd8554972006-06-26 20:58:46 -0300246
Mike Isely434449f2006-08-08 09:10:06 -0300247static const char *control_values_srate[] = {
248 [V4L2_MPEG_AUDIO_SAMPLING_FREQ_44100] = "44.1 kHz",
249 [V4L2_MPEG_AUDIO_SAMPLING_FREQ_48000] = "48 kHz",
250 [V4L2_MPEG_AUDIO_SAMPLING_FREQ_32000] = "32 kHz",
251};
Mike Iselyd8554972006-06-26 20:58:46 -0300252
Mike Iselyd8554972006-06-26 20:58:46 -0300253
254
255static const char *control_values_input[] = {
256 [PVR2_CVAL_INPUT_TV] = "television", /*xawtv needs this name*/
Mike Isely29bf5b12008-04-22 14:45:37 -0300257 [PVR2_CVAL_INPUT_DTV] = "dtv",
Mike Iselyd8554972006-06-26 20:58:46 -0300258 [PVR2_CVAL_INPUT_RADIO] = "radio",
259 [PVR2_CVAL_INPUT_SVIDEO] = "s-video",
260 [PVR2_CVAL_INPUT_COMPOSITE] = "composite",
261};
262
263
264static const char *control_values_audiomode[] = {
265 [V4L2_TUNER_MODE_MONO] = "Mono",
266 [V4L2_TUNER_MODE_STEREO] = "Stereo",
267 [V4L2_TUNER_MODE_LANG1] = "Lang1",
268 [V4L2_TUNER_MODE_LANG2] = "Lang2",
269 [V4L2_TUNER_MODE_LANG1_LANG2] = "Lang1+Lang2",
270};
271
272
273static const char *control_values_hsm[] = {
274 [PVR2_CVAL_HSM_FAIL] = "Fail",
275 [PVR2_CVAL_HSM_HIGH] = "High",
276 [PVR2_CVAL_HSM_FULL] = "Full",
277};
278
279
Mike Isely681c7392007-11-26 01:48:52 -0300280static const char *pvr2_state_names[] = {
281 [PVR2_STATE_NONE] = "none",
282 [PVR2_STATE_DEAD] = "dead",
283 [PVR2_STATE_COLD] = "cold",
284 [PVR2_STATE_WARM] = "warm",
285 [PVR2_STATE_ERROR] = "error",
286 [PVR2_STATE_READY] = "ready",
287 [PVR2_STATE_RUN] = "run",
Mike Iselyd8554972006-06-26 20:58:46 -0300288};
289
Mike Isely681c7392007-11-26 01:48:52 -0300290
Mike Isely694dca2b2008-03-28 05:42:10 -0300291struct pvr2_fx2cmd_descdef {
Mike Isely1c9d10d2008-03-28 05:38:54 -0300292 unsigned char id;
293 unsigned char *desc;
294};
295
Mike Isely694dca2b2008-03-28 05:42:10 -0300296static const struct pvr2_fx2cmd_descdef pvr2_fx2cmd_desc[] = {
Mike Isely1c9d10d2008-03-28 05:38:54 -0300297 {FX2CMD_MEM_WRITE_DWORD, "write encoder dword"},
298 {FX2CMD_MEM_READ_DWORD, "read encoder dword"},
Mike Isely31335b12008-07-25 19:35:31 -0300299 {FX2CMD_HCW_ZILOG_RESET, "zilog IR reset control"},
Mike Isely1c9d10d2008-03-28 05:38:54 -0300300 {FX2CMD_MEM_READ_64BYTES, "read encoder 64bytes"},
301 {FX2CMD_REG_WRITE, "write encoder register"},
302 {FX2CMD_REG_READ, "read encoder register"},
303 {FX2CMD_MEMSEL, "encoder memsel"},
304 {FX2CMD_I2C_WRITE, "i2c write"},
305 {FX2CMD_I2C_READ, "i2c read"},
306 {FX2CMD_GET_USB_SPEED, "get USB speed"},
307 {FX2CMD_STREAMING_ON, "stream on"},
308 {FX2CMD_STREAMING_OFF, "stream off"},
309 {FX2CMD_FWPOST1, "fwpost1"},
310 {FX2CMD_POWER_OFF, "power off"},
311 {FX2CMD_POWER_ON, "power on"},
312 {FX2CMD_DEEP_RESET, "deep reset"},
313 {FX2CMD_GET_EEPROM_ADDR, "get rom addr"},
314 {FX2CMD_GET_IR_CODE, "get IR code"},
315 {FX2CMD_HCW_DEMOD_RESETIN, "hcw demod resetin"},
316 {FX2CMD_HCW_DTV_STREAMING_ON, "hcw dtv stream on"},
317 {FX2CMD_HCW_DTV_STREAMING_OFF, "hcw dtv stream off"},
318 {FX2CMD_ONAIR_DTV_STREAMING_ON, "onair dtv stream on"},
319 {FX2CMD_ONAIR_DTV_STREAMING_OFF, "onair dtv stream off"},
320 {FX2CMD_ONAIR_DTV_POWER_ON, "onair dtv power on"},
321 {FX2CMD_ONAIR_DTV_POWER_OFF, "onair dtv power off"},
322};
323
324
Mike Isely1cb03b72008-04-21 03:47:43 -0300325static int pvr2_hdw_set_input(struct pvr2_hdw *hdw,int v);
Mike Isely681c7392007-11-26 01:48:52 -0300326static void pvr2_hdw_state_sched(struct pvr2_hdw *);
327static int pvr2_hdw_state_eval(struct pvr2_hdw *);
Mike Isely1bde0282006-12-27 23:30:13 -0300328static void pvr2_hdw_set_cur_freq(struct pvr2_hdw *,unsigned long);
Mike Isely681c7392007-11-26 01:48:52 -0300329static void pvr2_hdw_worker_poll(struct work_struct *work);
Mike Isely681c7392007-11-26 01:48:52 -0300330static int pvr2_hdw_wait(struct pvr2_hdw *,int state);
331static int pvr2_hdw_untrip_unlocked(struct pvr2_hdw *);
332static void pvr2_hdw_state_log_state(struct pvr2_hdw *);
Adrian Bunk07e337e2006-06-30 11:30:20 -0300333static int pvr2_hdw_cmd_usbstream(struct pvr2_hdw *hdw,int runFl);
Mike Isely681c7392007-11-26 01:48:52 -0300334static int pvr2_hdw_commit_setup(struct pvr2_hdw *hdw);
Adrian Bunk07e337e2006-06-30 11:30:20 -0300335static int pvr2_hdw_get_eeprom_addr(struct pvr2_hdw *hdw);
Adrian Bunk07e337e2006-06-30 11:30:20 -0300336static void pvr2_hdw_internal_find_stdenum(struct pvr2_hdw *hdw);
337static void pvr2_hdw_internal_set_std_avail(struct pvr2_hdw *hdw);
Mike Isely681c7392007-11-26 01:48:52 -0300338static void pvr2_hdw_quiescent_timeout(unsigned long);
Mike Isely6e931372010-02-06 02:10:38 -0300339static void pvr2_hdw_decoder_stabilization_timeout(unsigned long);
Mike Isely681c7392007-11-26 01:48:52 -0300340static void pvr2_hdw_encoder_wait_timeout(unsigned long);
Mike Iselyd913d632008-04-06 04:04:35 -0300341static void pvr2_hdw_encoder_run_timeout(unsigned long);
Mike Isely1c9d10d2008-03-28 05:38:54 -0300342static int pvr2_issue_simple_cmd(struct pvr2_hdw *,u32);
Adrian Bunk07e337e2006-06-30 11:30:20 -0300343static int pvr2_send_request_ex(struct pvr2_hdw *hdw,
344 unsigned int timeout,int probe_fl,
345 void *write_data,unsigned int write_len,
346 void *read_data,unsigned int read_len);
Mike Isely432907f2008-08-31 21:02:20 -0300347static int pvr2_hdw_check_cropcap(struct pvr2_hdw *hdw);
Mike Iselyd8554972006-06-26 20:58:46 -0300348
Mike Isely681c7392007-11-26 01:48:52 -0300349
350static void trace_stbit(const char *name,int val)
351{
352 pvr2_trace(PVR2_TRACE_STBITS,
353 "State bit %s <-- %s",
354 name,(val ? "true" : "false"));
355}
356
Mike Iselyd8554972006-06-26 20:58:46 -0300357static int ctrl_channelfreq_get(struct pvr2_ctrl *cptr,int *vp)
358{
359 struct pvr2_hdw *hdw = cptr->hdw;
360 if ((hdw->freqProgSlot > 0) && (hdw->freqProgSlot <= FREQTABLE_SIZE)) {
361 *vp = hdw->freqTable[hdw->freqProgSlot-1];
362 } else {
363 *vp = 0;
364 }
365 return 0;
366}
367
368static int ctrl_channelfreq_set(struct pvr2_ctrl *cptr,int m,int v)
369{
370 struct pvr2_hdw *hdw = cptr->hdw;
Mike Isely1bde0282006-12-27 23:30:13 -0300371 unsigned int slotId = hdw->freqProgSlot;
372 if ((slotId > 0) && (slotId <= FREQTABLE_SIZE)) {
373 hdw->freqTable[slotId-1] = v;
374 /* Handle side effects correctly - if we're tuned to this
375 slot, then forgot the slot id relation since the stored
376 frequency has been changed. */
377 if (hdw->freqSelector) {
378 if (hdw->freqSlotRadio == slotId) {
379 hdw->freqSlotRadio = 0;
380 }
381 } else {
382 if (hdw->freqSlotTelevision == slotId) {
383 hdw->freqSlotTelevision = 0;
384 }
385 }
Mike Iselyd8554972006-06-26 20:58:46 -0300386 }
387 return 0;
388}
389
390static int ctrl_channelprog_get(struct pvr2_ctrl *cptr,int *vp)
391{
392 *vp = cptr->hdw->freqProgSlot;
393 return 0;
394}
395
396static int ctrl_channelprog_set(struct pvr2_ctrl *cptr,int m,int v)
397{
398 struct pvr2_hdw *hdw = cptr->hdw;
399 if ((v >= 0) && (v <= FREQTABLE_SIZE)) {
400 hdw->freqProgSlot = v;
401 }
402 return 0;
403}
404
405static int ctrl_channel_get(struct pvr2_ctrl *cptr,int *vp)
406{
Mike Isely1bde0282006-12-27 23:30:13 -0300407 struct pvr2_hdw *hdw = cptr->hdw;
408 *vp = hdw->freqSelector ? hdw->freqSlotRadio : hdw->freqSlotTelevision;
Mike Iselyd8554972006-06-26 20:58:46 -0300409 return 0;
410}
411
Mike Isely1bde0282006-12-27 23:30:13 -0300412static int ctrl_channel_set(struct pvr2_ctrl *cptr,int m,int slotId)
Mike Iselyd8554972006-06-26 20:58:46 -0300413{
414 unsigned freq = 0;
415 struct pvr2_hdw *hdw = cptr->hdw;
Mike Isely1bde0282006-12-27 23:30:13 -0300416 if ((slotId < 0) || (slotId > FREQTABLE_SIZE)) return 0;
417 if (slotId > 0) {
418 freq = hdw->freqTable[slotId-1];
419 if (!freq) return 0;
420 pvr2_hdw_set_cur_freq(hdw,freq);
Mike Iselyd8554972006-06-26 20:58:46 -0300421 }
Mike Isely1bde0282006-12-27 23:30:13 -0300422 if (hdw->freqSelector) {
423 hdw->freqSlotRadio = slotId;
424 } else {
425 hdw->freqSlotTelevision = slotId;
Mike Iselyd8554972006-06-26 20:58:46 -0300426 }
427 return 0;
428}
429
430static int ctrl_freq_get(struct pvr2_ctrl *cptr,int *vp)
431{
Mike Isely1bde0282006-12-27 23:30:13 -0300432 *vp = pvr2_hdw_get_cur_freq(cptr->hdw);
Mike Iselyd8554972006-06-26 20:58:46 -0300433 return 0;
434}
435
436static int ctrl_freq_is_dirty(struct pvr2_ctrl *cptr)
437{
438 return cptr->hdw->freqDirty != 0;
439}
440
441static void ctrl_freq_clear_dirty(struct pvr2_ctrl *cptr)
442{
443 cptr->hdw->freqDirty = 0;
444}
445
446static int ctrl_freq_set(struct pvr2_ctrl *cptr,int m,int v)
447{
Mike Isely1bde0282006-12-27 23:30:13 -0300448 pvr2_hdw_set_cur_freq(cptr->hdw,v);
Mike Iselyd8554972006-06-26 20:58:46 -0300449 return 0;
450}
451
vdb128@picaros.orge784bfb2008-08-30 18:26:39 -0300452static int ctrl_cropl_min_get(struct pvr2_ctrl *cptr, int *left)
453{
Mike Isely432907f2008-08-31 21:02:20 -0300454 struct v4l2_cropcap *cap = &cptr->hdw->cropcap_info;
455 int stat = pvr2_hdw_check_cropcap(cptr->hdw);
456 if (stat != 0) {
Mike Isely432907f2008-08-31 21:02:20 -0300457 return stat;
vdb128@picaros.orge784bfb2008-08-30 18:26:39 -0300458 }
Mike Isely432907f2008-08-31 21:02:20 -0300459 *left = cap->bounds.left;
vdb128@picaros.orge784bfb2008-08-30 18:26:39 -0300460 return 0;
461}
462
463static int ctrl_cropl_max_get(struct pvr2_ctrl *cptr, int *left)
464{
Mike Isely432907f2008-08-31 21:02:20 -0300465 struct v4l2_cropcap *cap = &cptr->hdw->cropcap_info;
466 int stat = pvr2_hdw_check_cropcap(cptr->hdw);
467 if (stat != 0) {
Mike Isely432907f2008-08-31 21:02:20 -0300468 return stat;
469 }
470 *left = cap->bounds.left;
471 if (cap->bounds.width > cptr->hdw->cropw_val) {
Mike Isely432907f2008-08-31 21:02:20 -0300472 *left += cap->bounds.width - cptr->hdw->cropw_val;
vdb128@picaros.orge784bfb2008-08-30 18:26:39 -0300473 }
474 return 0;
475}
476
477static int ctrl_cropt_min_get(struct pvr2_ctrl *cptr, int *top)
478{
Mike Isely432907f2008-08-31 21:02:20 -0300479 struct v4l2_cropcap *cap = &cptr->hdw->cropcap_info;
480 int stat = pvr2_hdw_check_cropcap(cptr->hdw);
481 if (stat != 0) {
Mike Isely432907f2008-08-31 21:02:20 -0300482 return stat;
vdb128@picaros.orge784bfb2008-08-30 18:26:39 -0300483 }
Mike Isely432907f2008-08-31 21:02:20 -0300484 *top = cap->bounds.top;
485 return 0;
486}
487
488static int ctrl_cropt_max_get(struct pvr2_ctrl *cptr, int *top)
489{
490 struct v4l2_cropcap *cap = &cptr->hdw->cropcap_info;
491 int stat = pvr2_hdw_check_cropcap(cptr->hdw);
492 if (stat != 0) {
Mike Isely432907f2008-08-31 21:02:20 -0300493 return stat;
494 }
495 *top = cap->bounds.top;
496 if (cap->bounds.height > cptr->hdw->croph_val) {
Mike Isely432907f2008-08-31 21:02:20 -0300497 *top += cap->bounds.height - cptr->hdw->croph_val;
498 }
499 return 0;
500}
501
502static int ctrl_cropw_max_get(struct pvr2_ctrl *cptr, int *val)
503{
504 struct v4l2_cropcap *cap = &cptr->hdw->cropcap_info;
505 int stat = pvr2_hdw_check_cropcap(cptr->hdw);
506 if (stat != 0) {
Mike Isely432907f2008-08-31 21:02:20 -0300507 return stat;
508 }
509 *val = 0;
510 if (cap->bounds.width > cptr->hdw->cropl_val) {
Mike Isely432907f2008-08-31 21:02:20 -0300511 *val = cap->bounds.width - cptr->hdw->cropl_val;
512 }
513 return 0;
514}
515
516static int ctrl_croph_max_get(struct pvr2_ctrl *cptr, int *val)
517{
518 struct v4l2_cropcap *cap = &cptr->hdw->cropcap_info;
519 int stat = pvr2_hdw_check_cropcap(cptr->hdw);
520 if (stat != 0) {
Mike Isely432907f2008-08-31 21:02:20 -0300521 return stat;
522 }
523 *val = 0;
524 if (cap->bounds.height > cptr->hdw->cropt_val) {
Mike Isely432907f2008-08-31 21:02:20 -0300525 *val = cap->bounds.height - cptr->hdw->cropt_val;
526 }
527 return 0;
528}
529
530static int ctrl_get_cropcapbl(struct pvr2_ctrl *cptr, int *val)
531{
532 struct v4l2_cropcap *cap = &cptr->hdw->cropcap_info;
533 int stat = pvr2_hdw_check_cropcap(cptr->hdw);
534 if (stat != 0) {
Mike Isely432907f2008-08-31 21:02:20 -0300535 return stat;
536 }
537 *val = cap->bounds.left;
538 return 0;
539}
540
541static int ctrl_get_cropcapbt(struct pvr2_ctrl *cptr, int *val)
542{
543 struct v4l2_cropcap *cap = &cptr->hdw->cropcap_info;
544 int stat = pvr2_hdw_check_cropcap(cptr->hdw);
545 if (stat != 0) {
Mike Isely432907f2008-08-31 21:02:20 -0300546 return stat;
547 }
548 *val = cap->bounds.top;
549 return 0;
550}
551
552static int ctrl_get_cropcapbw(struct pvr2_ctrl *cptr, int *val)
553{
554 struct v4l2_cropcap *cap = &cptr->hdw->cropcap_info;
555 int stat = pvr2_hdw_check_cropcap(cptr->hdw);
556 if (stat != 0) {
Mike Isely432907f2008-08-31 21:02:20 -0300557 return stat;
558 }
559 *val = cap->bounds.width;
560 return 0;
561}
562
563static int ctrl_get_cropcapbh(struct pvr2_ctrl *cptr, int *val)
564{
565 struct v4l2_cropcap *cap = &cptr->hdw->cropcap_info;
566 int stat = pvr2_hdw_check_cropcap(cptr->hdw);
567 if (stat != 0) {
Mike Isely432907f2008-08-31 21:02:20 -0300568 return stat;
569 }
570 *val = cap->bounds.height;
571 return 0;
572}
573
574static int ctrl_get_cropcapdl(struct pvr2_ctrl *cptr, int *val)
575{
576 struct v4l2_cropcap *cap = &cptr->hdw->cropcap_info;
577 int stat = pvr2_hdw_check_cropcap(cptr->hdw);
578 if (stat != 0) {
Mike Isely432907f2008-08-31 21:02:20 -0300579 return stat;
580 }
581 *val = cap->defrect.left;
582 return 0;
583}
584
585static int ctrl_get_cropcapdt(struct pvr2_ctrl *cptr, int *val)
586{
587 struct v4l2_cropcap *cap = &cptr->hdw->cropcap_info;
588 int stat = pvr2_hdw_check_cropcap(cptr->hdw);
589 if (stat != 0) {
Mike Isely432907f2008-08-31 21:02:20 -0300590 return stat;
591 }
592 *val = cap->defrect.top;
593 return 0;
594}
595
596static int ctrl_get_cropcapdw(struct pvr2_ctrl *cptr, int *val)
597{
598 struct v4l2_cropcap *cap = &cptr->hdw->cropcap_info;
599 int stat = pvr2_hdw_check_cropcap(cptr->hdw);
600 if (stat != 0) {
Mike Isely432907f2008-08-31 21:02:20 -0300601 return stat;
602 }
603 *val = cap->defrect.width;
604 return 0;
605}
606
607static int ctrl_get_cropcapdh(struct pvr2_ctrl *cptr, int *val)
608{
609 struct v4l2_cropcap *cap = &cptr->hdw->cropcap_info;
610 int stat = pvr2_hdw_check_cropcap(cptr->hdw);
611 if (stat != 0) {
Mike Isely432907f2008-08-31 21:02:20 -0300612 return stat;
613 }
614 *val = cap->defrect.height;
615 return 0;
616}
617
618static int ctrl_get_cropcappan(struct pvr2_ctrl *cptr, int *val)
619{
620 struct v4l2_cropcap *cap = &cptr->hdw->cropcap_info;
621 int stat = pvr2_hdw_check_cropcap(cptr->hdw);
622 if (stat != 0) {
Mike Isely432907f2008-08-31 21:02:20 -0300623 return stat;
624 }
625 *val = cap->pixelaspect.numerator;
626 return 0;
627}
628
629static int ctrl_get_cropcappad(struct pvr2_ctrl *cptr, int *val)
630{
631 struct v4l2_cropcap *cap = &cptr->hdw->cropcap_info;
632 int stat = pvr2_hdw_check_cropcap(cptr->hdw);
633 if (stat != 0) {
Mike Isely432907f2008-08-31 21:02:20 -0300634 return stat;
635 }
636 *val = cap->pixelaspect.denominator;
vdb128@picaros.orge784bfb2008-08-30 18:26:39 -0300637 return 0;
638}
639
Mike Isely3ad9fc32006-09-02 22:37:52 -0300640static int ctrl_vres_max_get(struct pvr2_ctrl *cptr,int *vp)
641{
642 /* Actual maximum depends on the video standard in effect. */
643 if (cptr->hdw->std_mask_cur & V4L2_STD_525_60) {
644 *vp = 480;
645 } else {
646 *vp = 576;
647 }
648 return 0;
649}
650
651static int ctrl_vres_min_get(struct pvr2_ctrl *cptr,int *vp)
652{
Mike Isely989eb152007-11-26 01:53:12 -0300653 /* Actual minimum depends on device digitizer type. */
654 if (cptr->hdw->hdw_desc->flag_has_cx25840) {
Mike Isely3ad9fc32006-09-02 22:37:52 -0300655 *vp = 75;
656 } else {
657 *vp = 17;
658 }
659 return 0;
660}
661
Mike Isely1bde0282006-12-27 23:30:13 -0300662static int ctrl_get_input(struct pvr2_ctrl *cptr,int *vp)
663{
664 *vp = cptr->hdw->input_val;
665 return 0;
666}
667
Mike Isely29bf5b12008-04-22 14:45:37 -0300668static int ctrl_check_input(struct pvr2_ctrl *cptr,int v)
669{
Mike Isely1cb03b72008-04-21 03:47:43 -0300670 return ((1 << v) & cptr->hdw->input_allowed_mask) != 0;
Mike Isely29bf5b12008-04-22 14:45:37 -0300671}
672
Mike Isely1bde0282006-12-27 23:30:13 -0300673static int ctrl_set_input(struct pvr2_ctrl *cptr,int m,int v)
674{
Mike Isely1cb03b72008-04-21 03:47:43 -0300675 return pvr2_hdw_set_input(cptr->hdw,v);
Mike Isely1bde0282006-12-27 23:30:13 -0300676}
677
678static int ctrl_isdirty_input(struct pvr2_ctrl *cptr)
679{
680 return cptr->hdw->input_dirty != 0;
681}
682
683static void ctrl_cleardirty_input(struct pvr2_ctrl *cptr)
684{
685 cptr->hdw->input_dirty = 0;
686}
687
Mike Isely5549f542006-12-27 23:28:54 -0300688
Pantelis Koukousoulas25d85272006-12-27 23:06:04 -0300689static int ctrl_freq_max_get(struct pvr2_ctrl *cptr, int *vp)
690{
Mike Isely644afdb2007-01-20 00:19:23 -0300691 unsigned long fv;
692 struct pvr2_hdw *hdw = cptr->hdw;
693 if (hdw->tuner_signal_stale) {
Mike Iselya51f5002009-03-06 23:30:37 -0300694 pvr2_hdw_status_poll(hdw);
Pantelis Koukousoulas25d85272006-12-27 23:06:04 -0300695 }
Mike Isely644afdb2007-01-20 00:19:23 -0300696 fv = hdw->tuner_signal_info.rangehigh;
697 if (!fv) {
698 /* Safety fallback */
699 *vp = TV_MAX_FREQ;
700 return 0;
701 }
702 if (hdw->tuner_signal_info.capability & V4L2_TUNER_CAP_LOW) {
703 fv = (fv * 125) / 2;
704 } else {
705 fv = fv * 62500;
706 }
707 *vp = fv;
Pantelis Koukousoulas25d85272006-12-27 23:06:04 -0300708 return 0;
709}
710
711static int ctrl_freq_min_get(struct pvr2_ctrl *cptr, int *vp)
712{
Mike Isely644afdb2007-01-20 00:19:23 -0300713 unsigned long fv;
714 struct pvr2_hdw *hdw = cptr->hdw;
715 if (hdw->tuner_signal_stale) {
Mike Iselya51f5002009-03-06 23:30:37 -0300716 pvr2_hdw_status_poll(hdw);
Pantelis Koukousoulas25d85272006-12-27 23:06:04 -0300717 }
Mike Isely644afdb2007-01-20 00:19:23 -0300718 fv = hdw->tuner_signal_info.rangelow;
719 if (!fv) {
720 /* Safety fallback */
721 *vp = TV_MIN_FREQ;
722 return 0;
723 }
724 if (hdw->tuner_signal_info.capability & V4L2_TUNER_CAP_LOW) {
725 fv = (fv * 125) / 2;
726 } else {
727 fv = fv * 62500;
728 }
729 *vp = fv;
Pantelis Koukousoulas25d85272006-12-27 23:06:04 -0300730 return 0;
731}
732
Mike Iselyb30d2442006-06-25 20:05:01 -0300733static int ctrl_cx2341x_is_dirty(struct pvr2_ctrl *cptr)
734{
735 return cptr->hdw->enc_stale != 0;
736}
737
738static void ctrl_cx2341x_clear_dirty(struct pvr2_ctrl *cptr)
739{
740 cptr->hdw->enc_stale = 0;
Mike Isely681c7392007-11-26 01:48:52 -0300741 cptr->hdw->enc_unsafe_stale = 0;
Mike Iselyb30d2442006-06-25 20:05:01 -0300742}
743
744static int ctrl_cx2341x_get(struct pvr2_ctrl *cptr,int *vp)
745{
746 int ret;
747 struct v4l2_ext_controls cs;
748 struct v4l2_ext_control c1;
749 memset(&cs,0,sizeof(cs));
750 memset(&c1,0,sizeof(c1));
751 cs.controls = &c1;
752 cs.count = 1;
753 c1.id = cptr->info->v4l_id;
Hans Verkuil01f1e442007-08-21 18:32:42 -0300754 ret = cx2341x_ext_ctrls(&cptr->hdw->enc_ctl_state, 0, &cs,
Mike Iselyb30d2442006-06-25 20:05:01 -0300755 VIDIOC_G_EXT_CTRLS);
756 if (ret) return ret;
757 *vp = c1.value;
758 return 0;
759}
760
761static int ctrl_cx2341x_set(struct pvr2_ctrl *cptr,int m,int v)
762{
763 int ret;
Mike Isely681c7392007-11-26 01:48:52 -0300764 struct pvr2_hdw *hdw = cptr->hdw;
Mike Iselyb30d2442006-06-25 20:05:01 -0300765 struct v4l2_ext_controls cs;
766 struct v4l2_ext_control c1;
767 memset(&cs,0,sizeof(cs));
768 memset(&c1,0,sizeof(c1));
769 cs.controls = &c1;
770 cs.count = 1;
771 c1.id = cptr->info->v4l_id;
772 c1.value = v;
Mike Isely681c7392007-11-26 01:48:52 -0300773 ret = cx2341x_ext_ctrls(&hdw->enc_ctl_state,
774 hdw->state_encoder_run, &cs,
Mike Iselyb30d2442006-06-25 20:05:01 -0300775 VIDIOC_S_EXT_CTRLS);
Mike Isely681c7392007-11-26 01:48:52 -0300776 if (ret == -EBUSY) {
777 /* Oops. cx2341x is telling us it's not safe to change
778 this control while we're capturing. Make a note of this
779 fact so that the pipeline will be stopped the next time
780 controls are committed. Then go on ahead and store this
781 change anyway. */
782 ret = cx2341x_ext_ctrls(&hdw->enc_ctl_state,
783 0, &cs,
784 VIDIOC_S_EXT_CTRLS);
785 if (!ret) hdw->enc_unsafe_stale = !0;
786 }
Mike Iselyb30d2442006-06-25 20:05:01 -0300787 if (ret) return ret;
Mike Isely681c7392007-11-26 01:48:52 -0300788 hdw->enc_stale = !0;
Mike Iselyb30d2442006-06-25 20:05:01 -0300789 return 0;
790}
791
792static unsigned int ctrl_cx2341x_getv4lflags(struct pvr2_ctrl *cptr)
793{
794 struct v4l2_queryctrl qctrl;
795 struct pvr2_ctl_info *info;
796 qctrl.id = cptr->info->v4l_id;
797 cx2341x_ctrl_query(&cptr->hdw->enc_ctl_state,&qctrl);
798 /* Strip out the const so we can adjust a function pointer. It's
799 OK to do this here because we know this is a dynamically created
800 control, so the underlying storage for the info pointer is (a)
801 private to us, and (b) not in read-only storage. Either we do
802 this or we significantly complicate the underlying control
803 implementation. */
804 info = (struct pvr2_ctl_info *)(cptr->info);
805 if (qctrl.flags & V4L2_CTRL_FLAG_READ_ONLY) {
806 if (info->set_value) {
Mike Iselya0fd1cb2006-06-30 11:35:28 -0300807 info->set_value = NULL;
Mike Iselyb30d2442006-06-25 20:05:01 -0300808 }
809 } else {
810 if (!(info->set_value)) {
811 info->set_value = ctrl_cx2341x_set;
812 }
813 }
814 return qctrl.flags;
815}
816
Mike Iselyd8554972006-06-26 20:58:46 -0300817static int ctrl_streamingenabled_get(struct pvr2_ctrl *cptr,int *vp)
818{
Mike Isely681c7392007-11-26 01:48:52 -0300819 *vp = cptr->hdw->state_pipeline_req;
820 return 0;
821}
822
823static int ctrl_masterstate_get(struct pvr2_ctrl *cptr,int *vp)
824{
825 *vp = cptr->hdw->master_state;
Mike Iselyd8554972006-06-26 20:58:46 -0300826 return 0;
827}
828
829static int ctrl_hsm_get(struct pvr2_ctrl *cptr,int *vp)
830{
831 int result = pvr2_hdw_is_hsm(cptr->hdw);
832 *vp = PVR2_CVAL_HSM_FULL;
833 if (result < 0) *vp = PVR2_CVAL_HSM_FAIL;
834 if (result) *vp = PVR2_CVAL_HSM_HIGH;
835 return 0;
836}
837
838static int ctrl_stdavail_get(struct pvr2_ctrl *cptr,int *vp)
839{
840 *vp = cptr->hdw->std_mask_avail;
841 return 0;
842}
843
844static int ctrl_stdavail_set(struct pvr2_ctrl *cptr,int m,int v)
845{
846 struct pvr2_hdw *hdw = cptr->hdw;
847 v4l2_std_id ns;
848 ns = hdw->std_mask_avail;
849 ns = (ns & ~m) | (v & m);
850 if (ns == hdw->std_mask_avail) return 0;
851 hdw->std_mask_avail = ns;
852 pvr2_hdw_internal_set_std_avail(hdw);
853 pvr2_hdw_internal_find_stdenum(hdw);
854 return 0;
855}
856
857static int ctrl_std_val_to_sym(struct pvr2_ctrl *cptr,int msk,int val,
858 char *bufPtr,unsigned int bufSize,
859 unsigned int *len)
860{
861 *len = pvr2_std_id_to_str(bufPtr,bufSize,msk & val);
862 return 0;
863}
864
865static int ctrl_std_sym_to_val(struct pvr2_ctrl *cptr,
866 const char *bufPtr,unsigned int bufSize,
867 int *mskp,int *valp)
868{
869 int ret;
870 v4l2_std_id id;
871 ret = pvr2_std_str_to_id(&id,bufPtr,bufSize);
872 if (ret < 0) return ret;
873 if (mskp) *mskp = id;
874 if (valp) *valp = id;
875 return 0;
876}
877
878static int ctrl_stdcur_get(struct pvr2_ctrl *cptr,int *vp)
879{
880 *vp = cptr->hdw->std_mask_cur;
881 return 0;
882}
883
884static int ctrl_stdcur_set(struct pvr2_ctrl *cptr,int m,int v)
885{
886 struct pvr2_hdw *hdw = cptr->hdw;
887 v4l2_std_id ns;
888 ns = hdw->std_mask_cur;
889 ns = (ns & ~m) | (v & m);
890 if (ns == hdw->std_mask_cur) return 0;
891 hdw->std_mask_cur = ns;
892 hdw->std_dirty = !0;
893 pvr2_hdw_internal_find_stdenum(hdw);
894 return 0;
895}
896
897static int ctrl_stdcur_is_dirty(struct pvr2_ctrl *cptr)
898{
899 return cptr->hdw->std_dirty != 0;
900}
901
902static void ctrl_stdcur_clear_dirty(struct pvr2_ctrl *cptr)
903{
904 cptr->hdw->std_dirty = 0;
905}
906
907static int ctrl_signal_get(struct pvr2_ctrl *cptr,int *vp)
908{
Mike Isely18103c572007-01-20 00:09:47 -0300909 struct pvr2_hdw *hdw = cptr->hdw;
Mike Iselya51f5002009-03-06 23:30:37 -0300910 pvr2_hdw_status_poll(hdw);
Mike Isely18103c572007-01-20 00:09:47 -0300911 *vp = hdw->tuner_signal_info.signal;
912 return 0;
913}
914
915static int ctrl_audio_modes_present_get(struct pvr2_ctrl *cptr,int *vp)
916{
917 int val = 0;
918 unsigned int subchan;
919 struct pvr2_hdw *hdw = cptr->hdw;
Mike Iselya51f5002009-03-06 23:30:37 -0300920 pvr2_hdw_status_poll(hdw);
Mike Isely18103c572007-01-20 00:09:47 -0300921 subchan = hdw->tuner_signal_info.rxsubchans;
922 if (subchan & V4L2_TUNER_SUB_MONO) {
923 val |= (1 << V4L2_TUNER_MODE_MONO);
924 }
925 if (subchan & V4L2_TUNER_SUB_STEREO) {
926 val |= (1 << V4L2_TUNER_MODE_STEREO);
927 }
928 if (subchan & V4L2_TUNER_SUB_LANG1) {
929 val |= (1 << V4L2_TUNER_MODE_LANG1);
930 }
931 if (subchan & V4L2_TUNER_SUB_LANG2) {
932 val |= (1 << V4L2_TUNER_MODE_LANG2);
933 }
934 *vp = val;
Mike Iselyd8554972006-06-26 20:58:46 -0300935 return 0;
936}
937
Mike Iselyd8554972006-06-26 20:58:46 -0300938
939static int ctrl_stdenumcur_set(struct pvr2_ctrl *cptr,int m,int v)
940{
941 struct pvr2_hdw *hdw = cptr->hdw;
942 if (v < 0) return -EINVAL;
943 if (v > hdw->std_enum_cnt) return -EINVAL;
944 hdw->std_enum_cur = v;
945 if (!v) return 0;
946 v--;
947 if (hdw->std_mask_cur == hdw->std_defs[v].id) return 0;
948 hdw->std_mask_cur = hdw->std_defs[v].id;
949 hdw->std_dirty = !0;
950 return 0;
951}
952
953
954static int ctrl_stdenumcur_get(struct pvr2_ctrl *cptr,int *vp)
955{
956 *vp = cptr->hdw->std_enum_cur;
957 return 0;
958}
959
960
961static int ctrl_stdenumcur_is_dirty(struct pvr2_ctrl *cptr)
962{
963 return cptr->hdw->std_dirty != 0;
964}
965
966
967static void ctrl_stdenumcur_clear_dirty(struct pvr2_ctrl *cptr)
968{
969 cptr->hdw->std_dirty = 0;
970}
971
972
973#define DEFINT(vmin,vmax) \
974 .type = pvr2_ctl_int, \
975 .def.type_int.min_value = vmin, \
976 .def.type_int.max_value = vmax
977
978#define DEFENUM(tab) \
979 .type = pvr2_ctl_enum, \
Mike Isely27c7b712007-01-20 00:39:17 -0300980 .def.type_enum.count = ARRAY_SIZE(tab), \
Mike Iselyd8554972006-06-26 20:58:46 -0300981 .def.type_enum.value_names = tab
982
Mike Isely33213962006-06-25 20:04:40 -0300983#define DEFBOOL \
984 .type = pvr2_ctl_bool
985
Mike Iselyd8554972006-06-26 20:58:46 -0300986#define DEFMASK(msk,tab) \
987 .type = pvr2_ctl_bitmask, \
988 .def.type_bitmask.valid_bits = msk, \
989 .def.type_bitmask.bit_names = tab
990
991#define DEFREF(vname) \
992 .set_value = ctrl_set_##vname, \
993 .get_value = ctrl_get_##vname, \
994 .is_dirty = ctrl_isdirty_##vname, \
995 .clear_dirty = ctrl_cleardirty_##vname
996
997
998#define VCREATE_FUNCS(vname) \
999static int ctrl_get_##vname(struct pvr2_ctrl *cptr,int *vp) \
1000{*vp = cptr->hdw->vname##_val; return 0;} \
1001static int ctrl_set_##vname(struct pvr2_ctrl *cptr,int m,int v) \
1002{cptr->hdw->vname##_val = v; cptr->hdw->vname##_dirty = !0; return 0;} \
1003static int ctrl_isdirty_##vname(struct pvr2_ctrl *cptr) \
1004{return cptr->hdw->vname##_dirty != 0;} \
1005static void ctrl_cleardirty_##vname(struct pvr2_ctrl *cptr) \
1006{cptr->hdw->vname##_dirty = 0;}
1007
1008VCREATE_FUNCS(brightness)
1009VCREATE_FUNCS(contrast)
1010VCREATE_FUNCS(saturation)
1011VCREATE_FUNCS(hue)
1012VCREATE_FUNCS(volume)
1013VCREATE_FUNCS(balance)
1014VCREATE_FUNCS(bass)
1015VCREATE_FUNCS(treble)
1016VCREATE_FUNCS(mute)
vdb128@picaros.orge784bfb2008-08-30 18:26:39 -03001017VCREATE_FUNCS(cropl)
1018VCREATE_FUNCS(cropt)
1019VCREATE_FUNCS(cropw)
1020VCREATE_FUNCS(croph)
Mike Iselyc05c0462006-06-25 20:04:25 -03001021VCREATE_FUNCS(audiomode)
1022VCREATE_FUNCS(res_hor)
1023VCREATE_FUNCS(res_ver)
Mike Iselyd8554972006-06-26 20:58:46 -03001024VCREATE_FUNCS(srate)
Mike Iselyd8554972006-06-26 20:58:46 -03001025
Mike Iselyd8554972006-06-26 20:58:46 -03001026/* Table definition of all controls which can be manipulated */
1027static const struct pvr2_ctl_info control_defs[] = {
1028 {
1029 .v4l_id = V4L2_CID_BRIGHTNESS,
1030 .desc = "Brightness",
1031 .name = "brightness",
1032 .default_value = 128,
1033 DEFREF(brightness),
1034 DEFINT(0,255),
1035 },{
1036 .v4l_id = V4L2_CID_CONTRAST,
1037 .desc = "Contrast",
1038 .name = "contrast",
1039 .default_value = 68,
1040 DEFREF(contrast),
1041 DEFINT(0,127),
1042 },{
1043 .v4l_id = V4L2_CID_SATURATION,
1044 .desc = "Saturation",
1045 .name = "saturation",
1046 .default_value = 64,
1047 DEFREF(saturation),
1048 DEFINT(0,127),
1049 },{
1050 .v4l_id = V4L2_CID_HUE,
1051 .desc = "Hue",
1052 .name = "hue",
1053 .default_value = 0,
1054 DEFREF(hue),
1055 DEFINT(-128,127),
1056 },{
1057 .v4l_id = V4L2_CID_AUDIO_VOLUME,
1058 .desc = "Volume",
1059 .name = "volume",
Mike Isely139eecf2006-12-27 23:36:33 -03001060 .default_value = 62000,
Mike Iselyd8554972006-06-26 20:58:46 -03001061 DEFREF(volume),
1062 DEFINT(0,65535),
1063 },{
1064 .v4l_id = V4L2_CID_AUDIO_BALANCE,
1065 .desc = "Balance",
1066 .name = "balance",
1067 .default_value = 0,
1068 DEFREF(balance),
1069 DEFINT(-32768,32767),
1070 },{
1071 .v4l_id = V4L2_CID_AUDIO_BASS,
1072 .desc = "Bass",
1073 .name = "bass",
1074 .default_value = 0,
1075 DEFREF(bass),
1076 DEFINT(-32768,32767),
1077 },{
1078 .v4l_id = V4L2_CID_AUDIO_TREBLE,
1079 .desc = "Treble",
1080 .name = "treble",
1081 .default_value = 0,
1082 DEFREF(treble),
1083 DEFINT(-32768,32767),
1084 },{
1085 .v4l_id = V4L2_CID_AUDIO_MUTE,
1086 .desc = "Mute",
1087 .name = "mute",
1088 .default_value = 0,
1089 DEFREF(mute),
Mike Isely33213962006-06-25 20:04:40 -03001090 DEFBOOL,
vdb128@picaros.orge784bfb2008-08-30 18:26:39 -03001091 }, {
Mike Isely432907f2008-08-31 21:02:20 -03001092 .desc = "Capture crop left margin",
vdb128@picaros.orge784bfb2008-08-30 18:26:39 -03001093 .name = "crop_left",
1094 .internal_id = PVR2_CID_CROPL,
1095 .default_value = 0,
1096 DEFREF(cropl),
1097 DEFINT(-129, 340),
1098 .get_min_value = ctrl_cropl_min_get,
1099 .get_max_value = ctrl_cropl_max_get,
Mike Isely432907f2008-08-31 21:02:20 -03001100 .get_def_value = ctrl_get_cropcapdl,
vdb128@picaros.orge784bfb2008-08-30 18:26:39 -03001101 }, {
Mike Isely432907f2008-08-31 21:02:20 -03001102 .desc = "Capture crop top margin",
vdb128@picaros.orge784bfb2008-08-30 18:26:39 -03001103 .name = "crop_top",
1104 .internal_id = PVR2_CID_CROPT,
1105 .default_value = 0,
1106 DEFREF(cropt),
1107 DEFINT(-35, 544),
1108 .get_min_value = ctrl_cropt_min_get,
1109 .get_max_value = ctrl_cropt_max_get,
Mike Isely432907f2008-08-31 21:02:20 -03001110 .get_def_value = ctrl_get_cropcapdt,
vdb128@picaros.orge784bfb2008-08-30 18:26:39 -03001111 }, {
Mike Isely432907f2008-08-31 21:02:20 -03001112 .desc = "Capture crop width",
vdb128@picaros.orge784bfb2008-08-30 18:26:39 -03001113 .name = "crop_width",
1114 .internal_id = PVR2_CID_CROPW,
1115 .default_value = 720,
1116 DEFREF(cropw),
Mike Isely432907f2008-08-31 21:02:20 -03001117 .get_max_value = ctrl_cropw_max_get,
1118 .get_def_value = ctrl_get_cropcapdw,
vdb128@picaros.orge784bfb2008-08-30 18:26:39 -03001119 }, {
Mike Isely432907f2008-08-31 21:02:20 -03001120 .desc = "Capture crop height",
vdb128@picaros.orge784bfb2008-08-30 18:26:39 -03001121 .name = "crop_height",
1122 .internal_id = PVR2_CID_CROPH,
1123 .default_value = 480,
1124 DEFREF(croph),
Mike Isely432907f2008-08-31 21:02:20 -03001125 .get_max_value = ctrl_croph_max_get,
1126 .get_def_value = ctrl_get_cropcapdh,
1127 }, {
1128 .desc = "Capture capability pixel aspect numerator",
1129 .name = "cropcap_pixel_numerator",
1130 .internal_id = PVR2_CID_CROPCAPPAN,
1131 .get_value = ctrl_get_cropcappan,
1132 }, {
1133 .desc = "Capture capability pixel aspect denominator",
1134 .name = "cropcap_pixel_denominator",
1135 .internal_id = PVR2_CID_CROPCAPPAD,
1136 .get_value = ctrl_get_cropcappad,
1137 }, {
1138 .desc = "Capture capability bounds top",
1139 .name = "cropcap_bounds_top",
1140 .internal_id = PVR2_CID_CROPCAPBT,
1141 .get_value = ctrl_get_cropcapbt,
1142 }, {
1143 .desc = "Capture capability bounds left",
1144 .name = "cropcap_bounds_left",
1145 .internal_id = PVR2_CID_CROPCAPBL,
1146 .get_value = ctrl_get_cropcapbl,
1147 }, {
1148 .desc = "Capture capability bounds width",
1149 .name = "cropcap_bounds_width",
1150 .internal_id = PVR2_CID_CROPCAPBW,
1151 .get_value = ctrl_get_cropcapbw,
1152 }, {
1153 .desc = "Capture capability bounds height",
1154 .name = "cropcap_bounds_height",
1155 .internal_id = PVR2_CID_CROPCAPBH,
1156 .get_value = ctrl_get_cropcapbh,
Mike Iselyd8554972006-06-26 20:58:46 -03001157 },{
Mike Iselyc05c0462006-06-25 20:04:25 -03001158 .desc = "Video Source",
1159 .name = "input",
1160 .internal_id = PVR2_CID_INPUT,
1161 .default_value = PVR2_CVAL_INPUT_TV,
Mike Isely29bf5b12008-04-22 14:45:37 -03001162 .check_value = ctrl_check_input,
Mike Iselyc05c0462006-06-25 20:04:25 -03001163 DEFREF(input),
1164 DEFENUM(control_values_input),
1165 },{
1166 .desc = "Audio Mode",
1167 .name = "audio_mode",
1168 .internal_id = PVR2_CID_AUDIOMODE,
1169 .default_value = V4L2_TUNER_MODE_STEREO,
1170 DEFREF(audiomode),
1171 DEFENUM(control_values_audiomode),
1172 },{
1173 .desc = "Horizontal capture resolution",
1174 .name = "resolution_hor",
1175 .internal_id = PVR2_CID_HRES,
1176 .default_value = 720,
1177 DEFREF(res_hor),
Mike Isely3ad9fc32006-09-02 22:37:52 -03001178 DEFINT(19,720),
Mike Iselyc05c0462006-06-25 20:04:25 -03001179 },{
1180 .desc = "Vertical capture resolution",
1181 .name = "resolution_ver",
1182 .internal_id = PVR2_CID_VRES,
1183 .default_value = 480,
1184 DEFREF(res_ver),
Mike Isely3ad9fc32006-09-02 22:37:52 -03001185 DEFINT(17,576),
1186 /* Hook in check for video standard and adjust maximum
1187 depending on the standard. */
1188 .get_max_value = ctrl_vres_max_get,
1189 .get_min_value = ctrl_vres_min_get,
Mike Iselyc05c0462006-06-25 20:04:25 -03001190 },{
Mike Iselyb30d2442006-06-25 20:05:01 -03001191 .v4l_id = V4L2_CID_MPEG_AUDIO_SAMPLING_FREQ,
Mike Isely434449f2006-08-08 09:10:06 -03001192 .default_value = V4L2_MPEG_AUDIO_SAMPLING_FREQ_48000,
1193 .desc = "Audio Sampling Frequency",
Mike Iselyd8554972006-06-26 20:58:46 -03001194 .name = "srate",
Mike Iselyd8554972006-06-26 20:58:46 -03001195 DEFREF(srate),
1196 DEFENUM(control_values_srate),
1197 },{
Mike Iselyd8554972006-06-26 20:58:46 -03001198 .desc = "Tuner Frequency (Hz)",
1199 .name = "frequency",
1200 .internal_id = PVR2_CID_FREQUENCY,
Mike Isely1bde0282006-12-27 23:30:13 -03001201 .default_value = 0,
Mike Iselyd8554972006-06-26 20:58:46 -03001202 .set_value = ctrl_freq_set,
1203 .get_value = ctrl_freq_get,
1204 .is_dirty = ctrl_freq_is_dirty,
1205 .clear_dirty = ctrl_freq_clear_dirty,
Mike Isely644afdb2007-01-20 00:19:23 -03001206 DEFINT(0,0),
Pantelis Koukousoulas25d85272006-12-27 23:06:04 -03001207 /* Hook in check for input value (tv/radio) and adjust
1208 max/min values accordingly */
1209 .get_max_value = ctrl_freq_max_get,
1210 .get_min_value = ctrl_freq_min_get,
Mike Iselyd8554972006-06-26 20:58:46 -03001211 },{
1212 .desc = "Channel",
1213 .name = "channel",
1214 .set_value = ctrl_channel_set,
1215 .get_value = ctrl_channel_get,
1216 DEFINT(0,FREQTABLE_SIZE),
1217 },{
1218 .desc = "Channel Program Frequency",
1219 .name = "freq_table_value",
1220 .set_value = ctrl_channelfreq_set,
1221 .get_value = ctrl_channelfreq_get,
Mike Isely644afdb2007-01-20 00:19:23 -03001222 DEFINT(0,0),
Mike Isely1bde0282006-12-27 23:30:13 -03001223 /* Hook in check for input value (tv/radio) and adjust
1224 max/min values accordingly */
Mike Isely1bde0282006-12-27 23:30:13 -03001225 .get_max_value = ctrl_freq_max_get,
1226 .get_min_value = ctrl_freq_min_get,
Mike Iselyd8554972006-06-26 20:58:46 -03001227 },{
1228 .desc = "Channel Program ID",
1229 .name = "freq_table_channel",
1230 .set_value = ctrl_channelprog_set,
1231 .get_value = ctrl_channelprog_get,
1232 DEFINT(0,FREQTABLE_SIZE),
1233 },{
Mike Iselyd8554972006-06-26 20:58:46 -03001234 .desc = "Streaming Enabled",
1235 .name = "streaming_enabled",
1236 .get_value = ctrl_streamingenabled_get,
Mike Isely33213962006-06-25 20:04:40 -03001237 DEFBOOL,
Mike Iselyd8554972006-06-26 20:58:46 -03001238 },{
1239 .desc = "USB Speed",
1240 .name = "usb_speed",
1241 .get_value = ctrl_hsm_get,
1242 DEFENUM(control_values_hsm),
1243 },{
Mike Isely681c7392007-11-26 01:48:52 -03001244 .desc = "Master State",
1245 .name = "master_state",
1246 .get_value = ctrl_masterstate_get,
1247 DEFENUM(pvr2_state_names),
1248 },{
Mike Iselyd8554972006-06-26 20:58:46 -03001249 .desc = "Signal Present",
1250 .name = "signal_present",
1251 .get_value = ctrl_signal_get,
Mike Isely18103c572007-01-20 00:09:47 -03001252 DEFINT(0,65535),
1253 },{
1254 .desc = "Audio Modes Present",
1255 .name = "audio_modes_present",
1256 .get_value = ctrl_audio_modes_present_get,
1257 /* For this type we "borrow" the V4L2_TUNER_MODE enum from
1258 v4l. Nothing outside of this module cares about this,
1259 but I reuse it in order to also reuse the
1260 control_values_audiomode string table. */
1261 DEFMASK(((1 << V4L2_TUNER_MODE_MONO)|
1262 (1 << V4L2_TUNER_MODE_STEREO)|
1263 (1 << V4L2_TUNER_MODE_LANG1)|
1264 (1 << V4L2_TUNER_MODE_LANG2)),
1265 control_values_audiomode),
Mike Iselyd8554972006-06-26 20:58:46 -03001266 },{
1267 .desc = "Video Standards Available Mask",
1268 .name = "video_standard_mask_available",
1269 .internal_id = PVR2_CID_STDAVAIL,
1270 .skip_init = !0,
1271 .get_value = ctrl_stdavail_get,
1272 .set_value = ctrl_stdavail_set,
1273 .val_to_sym = ctrl_std_val_to_sym,
1274 .sym_to_val = ctrl_std_sym_to_val,
1275 .type = pvr2_ctl_bitmask,
1276 },{
1277 .desc = "Video Standards In Use Mask",
1278 .name = "video_standard_mask_active",
1279 .internal_id = PVR2_CID_STDCUR,
1280 .skip_init = !0,
1281 .get_value = ctrl_stdcur_get,
1282 .set_value = ctrl_stdcur_set,
1283 .is_dirty = ctrl_stdcur_is_dirty,
1284 .clear_dirty = ctrl_stdcur_clear_dirty,
1285 .val_to_sym = ctrl_std_val_to_sym,
1286 .sym_to_val = ctrl_std_sym_to_val,
1287 .type = pvr2_ctl_bitmask,
1288 },{
Mike Iselyd8554972006-06-26 20:58:46 -03001289 .desc = "Video Standard Name",
1290 .name = "video_standard",
1291 .internal_id = PVR2_CID_STDENUM,
1292 .skip_init = !0,
1293 .get_value = ctrl_stdenumcur_get,
1294 .set_value = ctrl_stdenumcur_set,
1295 .is_dirty = ctrl_stdenumcur_is_dirty,
1296 .clear_dirty = ctrl_stdenumcur_clear_dirty,
1297 .type = pvr2_ctl_enum,
1298 }
1299};
1300
Ahmed S. Darwisheca8ebf2007-01-20 00:35:03 -03001301#define CTRLDEF_COUNT ARRAY_SIZE(control_defs)
Mike Iselyd8554972006-06-26 20:58:46 -03001302
1303
1304const char *pvr2_config_get_name(enum pvr2_config cfg)
1305{
1306 switch (cfg) {
1307 case pvr2_config_empty: return "empty";
1308 case pvr2_config_mpeg: return "mpeg";
1309 case pvr2_config_vbi: return "vbi";
Mike Isely16eb40d2006-12-30 18:27:32 -03001310 case pvr2_config_pcm: return "pcm";
1311 case pvr2_config_rawvideo: return "raw video";
Mike Iselyd8554972006-06-26 20:58:46 -03001312 }
1313 return "<unknown>";
1314}
1315
1316
1317struct usb_device *pvr2_hdw_get_dev(struct pvr2_hdw *hdw)
1318{
1319 return hdw->usb_dev;
1320}
1321
1322
1323unsigned long pvr2_hdw_get_sn(struct pvr2_hdw *hdw)
1324{
1325 return hdw->serial_number;
1326}
1327
Mike Isely31a18542007-04-08 01:11:47 -03001328
1329const char *pvr2_hdw_get_bus_info(struct pvr2_hdw *hdw)
1330{
1331 return hdw->bus_info;
1332}
1333
1334
Mike Isely13a88792009-01-14 04:22:56 -03001335const char *pvr2_hdw_get_device_identifier(struct pvr2_hdw *hdw)
1336{
1337 return hdw->identifier;
1338}
1339
1340
Mike Isely1bde0282006-12-27 23:30:13 -03001341unsigned long pvr2_hdw_get_cur_freq(struct pvr2_hdw *hdw)
1342{
1343 return hdw->freqSelector ? hdw->freqValTelevision : hdw->freqValRadio;
1344}
1345
1346/* Set the currently tuned frequency and account for all possible
1347 driver-core side effects of this action. */
Adrian Bunkf55a8712008-04-18 05:38:56 -03001348static void pvr2_hdw_set_cur_freq(struct pvr2_hdw *hdw,unsigned long val)
Mike Isely1bde0282006-12-27 23:30:13 -03001349{
Mike Isely7c74e572007-01-20 00:15:41 -03001350 if (hdw->input_val == PVR2_CVAL_INPUT_RADIO) {
Mike Isely1bde0282006-12-27 23:30:13 -03001351 if (hdw->freqSelector) {
1352 /* Swing over to radio frequency selection */
1353 hdw->freqSelector = 0;
1354 hdw->freqDirty = !0;
1355 }
Mike Isely1bde0282006-12-27 23:30:13 -03001356 if (hdw->freqValRadio != val) {
1357 hdw->freqValRadio = val;
1358 hdw->freqSlotRadio = 0;
Mike Isely7c74e572007-01-20 00:15:41 -03001359 hdw->freqDirty = !0;
Mike Isely1bde0282006-12-27 23:30:13 -03001360 }
Mike Isely7c74e572007-01-20 00:15:41 -03001361 } else {
Mike Isely1bde0282006-12-27 23:30:13 -03001362 if (!(hdw->freqSelector)) {
1363 /* Swing over to television frequency selection */
1364 hdw->freqSelector = 1;
1365 hdw->freqDirty = !0;
1366 }
Mike Isely1bde0282006-12-27 23:30:13 -03001367 if (hdw->freqValTelevision != val) {
1368 hdw->freqValTelevision = val;
1369 hdw->freqSlotTelevision = 0;
Mike Isely7c74e572007-01-20 00:15:41 -03001370 hdw->freqDirty = !0;
Mike Isely1bde0282006-12-27 23:30:13 -03001371 }
Mike Isely1bde0282006-12-27 23:30:13 -03001372 }
1373}
1374
Mike Iselyd8554972006-06-26 20:58:46 -03001375int pvr2_hdw_get_unit_number(struct pvr2_hdw *hdw)
1376{
1377 return hdw->unit_number;
1378}
1379
1380
1381/* Attempt to locate one of the given set of files. Messages are logged
1382 appropriate to what has been found. The return value will be 0 or
1383 greater on success (it will be the index of the file name found) and
1384 fw_entry will be filled in. Otherwise a negative error is returned on
1385 failure. If the return value is -ENOENT then no viable firmware file
1386 could be located. */
1387static int pvr2_locate_firmware(struct pvr2_hdw *hdw,
1388 const struct firmware **fw_entry,
1389 const char *fwtypename,
1390 unsigned int fwcount,
1391 const char *fwnames[])
1392{
1393 unsigned int idx;
1394 int ret = -EINVAL;
1395 for (idx = 0; idx < fwcount; idx++) {
1396 ret = request_firmware(fw_entry,
1397 fwnames[idx],
1398 &hdw->usb_dev->dev);
1399 if (!ret) {
1400 trace_firmware("Located %s firmware: %s;"
1401 " uploading...",
1402 fwtypename,
1403 fwnames[idx]);
1404 return idx;
1405 }
1406 if (ret == -ENOENT) continue;
1407 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
1408 "request_firmware fatal error with code=%d",ret);
1409 return ret;
1410 }
1411 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
1412 "***WARNING***"
1413 " Device %s firmware"
1414 " seems to be missing.",
1415 fwtypename);
1416 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
1417 "Did you install the pvrusb2 firmware files"
1418 " in their proper location?");
1419 if (fwcount == 1) {
1420 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
1421 "request_firmware unable to locate %s file %s",
1422 fwtypename,fwnames[0]);
1423 } else {
1424 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
1425 "request_firmware unable to locate"
1426 " one of the following %s files:",
1427 fwtypename);
1428 for (idx = 0; idx < fwcount; idx++) {
1429 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
1430 "request_firmware: Failed to find %s",
1431 fwnames[idx]);
1432 }
1433 }
1434 return ret;
1435}
1436
1437
1438/*
1439 * pvr2_upload_firmware1().
1440 *
1441 * Send the 8051 firmware to the device. After the upload, arrange for
1442 * device to re-enumerate.
1443 *
1444 * NOTE : the pointer to the firmware data given by request_firmware()
1445 * is not suitable for an usb transaction.
1446 *
1447 */
Adrian Bunk07e337e2006-06-30 11:30:20 -03001448static int pvr2_upload_firmware1(struct pvr2_hdw *hdw)
Mike Iselyd8554972006-06-26 20:58:46 -03001449{
Mike Iselya0fd1cb2006-06-30 11:35:28 -03001450 const struct firmware *fw_entry = NULL;
Mike Iselyd8554972006-06-26 20:58:46 -03001451 void *fw_ptr;
1452 unsigned int pipe;
Mike Isely9081d902009-11-25 02:59:34 -03001453 unsigned int fwsize;
Mike Iselyd8554972006-06-26 20:58:46 -03001454 int ret;
1455 u16 address;
Mike Isely1d643a32007-09-08 22:18:50 -03001456
Mike Isely989eb152007-11-26 01:53:12 -03001457 if (!hdw->hdw_desc->fx2_firmware.cnt) {
Mike Isely1d643a32007-09-08 22:18:50 -03001458 hdw->fw1_state = FW1_STATE_OK;
Mike Isely56dcbfa2007-11-26 02:00:51 -03001459 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
1460 "Connected device type defines"
1461 " no firmware to upload; ignoring firmware");
1462 return -ENOTTY;
Mike Isely1d643a32007-09-08 22:18:50 -03001463 }
1464
Mike Iselyd8554972006-06-26 20:58:46 -03001465 hdw->fw1_state = FW1_STATE_FAILED; // default result
1466
1467 trace_firmware("pvr2_upload_firmware1");
1468
1469 ret = pvr2_locate_firmware(hdw,&fw_entry,"fx2 controller",
Mike Isely989eb152007-11-26 01:53:12 -03001470 hdw->hdw_desc->fx2_firmware.cnt,
1471 hdw->hdw_desc->fx2_firmware.lst);
Mike Iselyd8554972006-06-26 20:58:46 -03001472 if (ret < 0) {
1473 if (ret == -ENOENT) hdw->fw1_state = FW1_STATE_MISSING;
1474 return ret;
1475 }
1476
Mike Iselyd8554972006-06-26 20:58:46 -03001477 usb_clear_halt(hdw->usb_dev, usb_sndbulkpipe(hdw->usb_dev, 0 & 0x7f));
1478
1479 pipe = usb_sndctrlpipe(hdw->usb_dev, 0);
Mike Isely9081d902009-11-25 02:59:34 -03001480 fwsize = fw_entry->size;
Mike Iselyd8554972006-06-26 20:58:46 -03001481
Mike Isely9081d902009-11-25 02:59:34 -03001482 if ((fwsize != 0x2000) &&
1483 (!(hdw->hdw_desc->flag_fx2_16kb && (fwsize == 0x4000)))) {
Mike Iselyc21c2db2009-11-25 02:49:21 -03001484 if (hdw->hdw_desc->flag_fx2_16kb) {
1485 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
1486 "Wrong fx2 firmware size"
1487 " (expected 8192 or 16384, got %u)",
Mike Isely9081d902009-11-25 02:59:34 -03001488 fwsize);
Mike Iselyc21c2db2009-11-25 02:49:21 -03001489 } else {
1490 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
1491 "Wrong fx2 firmware size"
1492 " (expected 8192, got %u)",
Mike Isely9081d902009-11-25 02:59:34 -03001493 fwsize);
Mike Iselyc21c2db2009-11-25 02:49:21 -03001494 }
Mike Iselyd8554972006-06-26 20:58:46 -03001495 release_firmware(fw_entry);
1496 return -ENOMEM;
1497 }
1498
1499 fw_ptr = kmalloc(0x800, GFP_KERNEL);
1500 if (fw_ptr == NULL){
1501 release_firmware(fw_entry);
1502 return -ENOMEM;
1503 }
1504
1505 /* We have to hold the CPU during firmware upload. */
1506 pvr2_hdw_cpureset_assert(hdw,1);
1507
1508 /* upload the firmware to address 0000-1fff in 2048 (=0x800) bytes
1509 chunk. */
1510
1511 ret = 0;
Mike Isely9081d902009-11-25 02:59:34 -03001512 for (address = 0; address < fwsize; address += 0x800) {
Mike Iselyd8554972006-06-26 20:58:46 -03001513 memcpy(fw_ptr, fw_entry->data + address, 0x800);
1514 ret += usb_control_msg(hdw->usb_dev, pipe, 0xa0, 0x40, address,
1515 0, fw_ptr, 0x800, HZ);
1516 }
1517
1518 trace_firmware("Upload done, releasing device's CPU");
1519
1520 /* Now release the CPU. It will disconnect and reconnect later. */
1521 pvr2_hdw_cpureset_assert(hdw,0);
1522
1523 kfree(fw_ptr);
1524 release_firmware(fw_entry);
1525
1526 trace_firmware("Upload done (%d bytes sent)",ret);
1527
Gary Francis75727462009-11-25 03:03:31 -03001528 /* We should have written fwsize bytes */
1529 if (ret == fwsize) {
Mike Iselyd8554972006-06-26 20:58:46 -03001530 hdw->fw1_state = FW1_STATE_RELOAD;
1531 return 0;
1532 }
1533
1534 return -EIO;
1535}
1536
1537
1538/*
1539 * pvr2_upload_firmware2()
1540 *
1541 * This uploads encoder firmware on endpoint 2.
1542 *
1543 */
1544
1545int pvr2_upload_firmware2(struct pvr2_hdw *hdw)
1546{
Mike Iselya0fd1cb2006-06-30 11:35:28 -03001547 const struct firmware *fw_entry = NULL;
Mike Iselyd8554972006-06-26 20:58:46 -03001548 void *fw_ptr;
Mike Isely90060d32007-02-08 02:02:53 -03001549 unsigned int pipe, fw_len, fw_done, bcnt, icnt;
Mike Iselyd8554972006-06-26 20:58:46 -03001550 int actual_length;
1551 int ret = 0;
1552 int fwidx;
1553 static const char *fw_files[] = {
1554 CX2341X_FIRM_ENC_FILENAME,
1555 };
1556
Mike Isely989eb152007-11-26 01:53:12 -03001557 if (hdw->hdw_desc->flag_skip_cx23416_firmware) {
Mike Isely1d643a32007-09-08 22:18:50 -03001558 return 0;
1559 }
1560
Mike Iselyd8554972006-06-26 20:58:46 -03001561 trace_firmware("pvr2_upload_firmware2");
1562
1563 ret = pvr2_locate_firmware(hdw,&fw_entry,"encoder",
Ahmed S. Darwisheca8ebf2007-01-20 00:35:03 -03001564 ARRAY_SIZE(fw_files), fw_files);
Mike Iselyd8554972006-06-26 20:58:46 -03001565 if (ret < 0) return ret;
1566 fwidx = ret;
1567 ret = 0;
Mike Iselyb30d2442006-06-25 20:05:01 -03001568 /* Since we're about to completely reinitialize the encoder,
1569 invalidate our cached copy of its configuration state. Next
1570 time we configure the encoder, then we'll fully configure it. */
1571 hdw->enc_cur_valid = 0;
Mike Iselyd8554972006-06-26 20:58:46 -03001572
Mike Iselyd913d632008-04-06 04:04:35 -03001573 /* Encoder is about to be reset so note that as far as we're
1574 concerned now, the encoder has never been run. */
1575 del_timer_sync(&hdw->encoder_run_timer);
1576 if (hdw->state_encoder_runok) {
1577 hdw->state_encoder_runok = 0;
1578 trace_stbit("state_encoder_runok",hdw->state_encoder_runok);
1579 }
1580
Mike Iselyd8554972006-06-26 20:58:46 -03001581 /* First prepare firmware loading */
1582 ret |= pvr2_write_register(hdw, 0x0048, 0xffffffff); /*interrupt mask*/
1583 ret |= pvr2_hdw_gpio_chg_dir(hdw,0xffffffff,0x00000088); /*gpio dir*/
1584 ret |= pvr2_hdw_gpio_chg_out(hdw,0xffffffff,0x00000008); /*gpio output state*/
1585 ret |= pvr2_hdw_cmd_deep_reset(hdw);
1586 ret |= pvr2_write_register(hdw, 0xa064, 0x00000000); /*APU command*/
1587 ret |= pvr2_hdw_gpio_chg_dir(hdw,0xffffffff,0x00000408); /*gpio dir*/
1588 ret |= pvr2_hdw_gpio_chg_out(hdw,0xffffffff,0x00000008); /*gpio output state*/
1589 ret |= pvr2_write_register(hdw, 0x9058, 0xffffffed); /*VPU ctrl*/
1590 ret |= pvr2_write_register(hdw, 0x9054, 0xfffffffd); /*reset hw blocks*/
1591 ret |= pvr2_write_register(hdw, 0x07f8, 0x80000800); /*encoder SDRAM refresh*/
1592 ret |= pvr2_write_register(hdw, 0x07fc, 0x0000001a); /*encoder SDRAM pre-charge*/
1593 ret |= pvr2_write_register(hdw, 0x0700, 0x00000000); /*I2C clock*/
1594 ret |= pvr2_write_register(hdw, 0xaa00, 0x00000000); /*unknown*/
1595 ret |= pvr2_write_register(hdw, 0xaa04, 0x00057810); /*unknown*/
1596 ret |= pvr2_write_register(hdw, 0xaa10, 0x00148500); /*unknown*/
1597 ret |= pvr2_write_register(hdw, 0xaa18, 0x00840000); /*unknown*/
Mike Isely1c9d10d2008-03-28 05:38:54 -03001598 ret |= pvr2_issue_simple_cmd(hdw,FX2CMD_FWPOST1);
1599 ret |= pvr2_issue_simple_cmd(hdw,FX2CMD_MEMSEL | (1 << 8) | (0 << 16));
Mike Iselyd8554972006-06-26 20:58:46 -03001600
1601 if (ret) {
1602 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
1603 "firmware2 upload prep failed, ret=%d",ret);
1604 release_firmware(fw_entry);
Mike Isely21684ba2008-04-21 03:49:33 -03001605 goto done;
Mike Iselyd8554972006-06-26 20:58:46 -03001606 }
1607
1608 /* Now send firmware */
1609
1610 fw_len = fw_entry->size;
1611
Mike Isely90060d32007-02-08 02:02:53 -03001612 if (fw_len % sizeof(u32)) {
Mike Iselyd8554972006-06-26 20:58:46 -03001613 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
1614 "size of %s firmware"
Mike Isely48dc30a2007-03-03 10:13:05 -02001615 " must be a multiple of %zu bytes",
Mike Isely90060d32007-02-08 02:02:53 -03001616 fw_files[fwidx],sizeof(u32));
Mike Iselyd8554972006-06-26 20:58:46 -03001617 release_firmware(fw_entry);
Mike Isely21684ba2008-04-21 03:49:33 -03001618 ret = -EINVAL;
1619 goto done;
Mike Iselyd8554972006-06-26 20:58:46 -03001620 }
1621
1622 fw_ptr = kmalloc(FIRMWARE_CHUNK_SIZE, GFP_KERNEL);
1623 if (fw_ptr == NULL){
1624 release_firmware(fw_entry);
1625 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
1626 "failed to allocate memory for firmware2 upload");
Mike Isely21684ba2008-04-21 03:49:33 -03001627 ret = -ENOMEM;
1628 goto done;
Mike Iselyd8554972006-06-26 20:58:46 -03001629 }
1630
1631 pipe = usb_sndbulkpipe(hdw->usb_dev, PVR2_FIRMWARE_ENDPOINT);
1632
Mike Isely90060d32007-02-08 02:02:53 -03001633 fw_done = 0;
1634 for (fw_done = 0; fw_done < fw_len;) {
1635 bcnt = fw_len - fw_done;
1636 if (bcnt > FIRMWARE_CHUNK_SIZE) bcnt = FIRMWARE_CHUNK_SIZE;
1637 memcpy(fw_ptr, fw_entry->data + fw_done, bcnt);
1638 /* Usbsnoop log shows that we must swap bytes... */
Mike Isely5f33df12008-08-30 15:09:31 -03001639 /* Some background info: The data being swapped here is a
1640 firmware image destined for the mpeg encoder chip that
1641 lives at the other end of a USB endpoint. The encoder
1642 chip always talks in 32 bit chunks and its storage is
1643 organized into 32 bit words. However from the file
1644 system to the encoder chip everything is purely a byte
1645 stream. The firmware file's contents are always 32 bit
1646 swapped from what the encoder expects. Thus the need
1647 always exists to swap the bytes regardless of the endian
1648 type of the host processor and therefore swab32() makes
1649 the most sense. */
Mike Isely90060d32007-02-08 02:02:53 -03001650 for (icnt = 0; icnt < bcnt/4 ; icnt++)
Harvey Harrison513edce2008-08-18 17:38:01 -03001651 ((u32 *)fw_ptr)[icnt] = swab32(((u32 *)fw_ptr)[icnt]);
Mike Iselyd8554972006-06-26 20:58:46 -03001652
Mike Isely90060d32007-02-08 02:02:53 -03001653 ret |= usb_bulk_msg(hdw->usb_dev, pipe, fw_ptr,bcnt,
Mike Iselyd8554972006-06-26 20:58:46 -03001654 &actual_length, HZ);
Mike Isely90060d32007-02-08 02:02:53 -03001655 ret |= (actual_length != bcnt);
1656 if (ret) break;
1657 fw_done += bcnt;
Mike Iselyd8554972006-06-26 20:58:46 -03001658 }
1659
1660 trace_firmware("upload of %s : %i / %i ",
1661 fw_files[fwidx],fw_done,fw_len);
1662
1663 kfree(fw_ptr);
1664 release_firmware(fw_entry);
1665
1666 if (ret) {
1667 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
1668 "firmware2 upload transfer failure");
Mike Isely21684ba2008-04-21 03:49:33 -03001669 goto done;
Mike Iselyd8554972006-06-26 20:58:46 -03001670 }
1671
1672 /* Finish upload */
1673
1674 ret |= pvr2_write_register(hdw, 0x9054, 0xffffffff); /*reset hw blocks*/
1675 ret |= pvr2_write_register(hdw, 0x9058, 0xffffffe8); /*VPU ctrl*/
Mike Isely1c9d10d2008-03-28 05:38:54 -03001676 ret |= pvr2_issue_simple_cmd(hdw,FX2CMD_MEMSEL | (1 << 8) | (0 << 16));
Mike Iselyd8554972006-06-26 20:58:46 -03001677
1678 if (ret) {
1679 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
1680 "firmware2 upload post-proc failure");
Mike Iselyd8554972006-06-26 20:58:46 -03001681 }
Mike Isely21684ba2008-04-21 03:49:33 -03001682
1683 done:
Mike Isely1df59f02008-04-21 03:50:39 -03001684 if (hdw->hdw_desc->signal_routing_scheme ==
1685 PVR2_ROUTING_SCHEME_GOTVIEW) {
1686 /* Ensure that GPIO 11 is set to output for GOTVIEW
1687 hardware. */
1688 pvr2_hdw_gpio_chg_dir(hdw,(1 << 11),~0);
1689 }
Mike Iselyd8554972006-06-26 20:58:46 -03001690 return ret;
1691}
1692
1693
Mike Isely681c7392007-11-26 01:48:52 -03001694static const char *pvr2_get_state_name(unsigned int st)
Mike Iselyd8554972006-06-26 20:58:46 -03001695{
Mike Isely681c7392007-11-26 01:48:52 -03001696 if (st < ARRAY_SIZE(pvr2_state_names)) {
1697 return pvr2_state_names[st];
Mike Iselyd8554972006-06-26 20:58:46 -03001698 }
Mike Isely681c7392007-11-26 01:48:52 -03001699 return "???";
Mike Iselyd8554972006-06-26 20:58:46 -03001700}
1701
Mike Isely681c7392007-11-26 01:48:52 -03001702static int pvr2_decoder_enable(struct pvr2_hdw *hdw,int enablefl)
Mike Iselyd8554972006-06-26 20:58:46 -03001703{
Mike Iselyaf78e162009-03-07 00:21:30 -03001704 /* Even though we really only care about the video decoder chip at
1705 this point, we'll broadcast stream on/off to all sub-devices
1706 anyway, just in case somebody else wants to hear the
1707 command... */
Mike Iselye2605082009-03-07 01:50:48 -03001708 pvr2_trace(PVR2_TRACE_CHIPS, "subdev v4l2 stream=%s",
1709 (enablefl ? "on" : "off"));
Mike Iselyaf78e162009-03-07 00:21:30 -03001710 v4l2_device_call_all(&hdw->v4l2_dev, 0, video, s_stream, enablefl);
Andy Walls3ccc6462009-12-24 13:06:08 -03001711 v4l2_device_call_all(&hdw->v4l2_dev, 0, audio, s_stream, enablefl);
Mike Iselyaf78e162009-03-07 00:21:30 -03001712 if (hdw->decoder_client_id) {
1713 /* We get here if the encoder has been noticed. Otherwise
1714 we'll issue a warning to the user (which should
1715 normally never happen). */
1716 return 0;
1717 }
1718 if (!hdw->flag_decoder_missed) {
1719 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
1720 "WARNING: No decoder present");
1721 hdw->flag_decoder_missed = !0;
1722 trace_stbit("flag_decoder_missed",
1723 hdw->flag_decoder_missed);
1724 }
1725 return -EIO;
Mike Iselyd8554972006-06-26 20:58:46 -03001726}
1727
1728
Mike Isely681c7392007-11-26 01:48:52 -03001729int pvr2_hdw_get_state(struct pvr2_hdw *hdw)
1730{
1731 return hdw->master_state;
1732}
1733
1734
1735static int pvr2_hdw_untrip_unlocked(struct pvr2_hdw *hdw)
1736{
1737 if (!hdw->flag_tripped) return 0;
1738 hdw->flag_tripped = 0;
1739 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
1740 "Clearing driver error statuss");
1741 return !0;
1742}
1743
1744
1745int pvr2_hdw_untrip(struct pvr2_hdw *hdw)
1746{
1747 int fl;
1748 LOCK_TAKE(hdw->big_lock); do {
1749 fl = pvr2_hdw_untrip_unlocked(hdw);
1750 } while (0); LOCK_GIVE(hdw->big_lock);
1751 if (fl) pvr2_hdw_state_sched(hdw);
1752 return 0;
1753}
1754
1755
Mike Isely681c7392007-11-26 01:48:52 -03001756
1757
Mike Iselyd8554972006-06-26 20:58:46 -03001758int pvr2_hdw_get_streaming(struct pvr2_hdw *hdw)
1759{
Mike Isely681c7392007-11-26 01:48:52 -03001760 return hdw->state_pipeline_req != 0;
Mike Iselyd8554972006-06-26 20:58:46 -03001761}
1762
1763
1764int pvr2_hdw_set_streaming(struct pvr2_hdw *hdw,int enable_flag)
1765{
Mike Isely681c7392007-11-26 01:48:52 -03001766 int ret,st;
Mike Iselyd8554972006-06-26 20:58:46 -03001767 LOCK_TAKE(hdw->big_lock); do {
Mike Isely681c7392007-11-26 01:48:52 -03001768 pvr2_hdw_untrip_unlocked(hdw);
1769 if ((!enable_flag) != !(hdw->state_pipeline_req)) {
1770 hdw->state_pipeline_req = enable_flag != 0;
1771 pvr2_trace(PVR2_TRACE_START_STOP,
1772 "/*--TRACE_STREAM--*/ %s",
1773 enable_flag ? "enable" : "disable");
1774 }
1775 pvr2_hdw_state_sched(hdw);
Mike Iselyd8554972006-06-26 20:58:46 -03001776 } while (0); LOCK_GIVE(hdw->big_lock);
Mike Isely681c7392007-11-26 01:48:52 -03001777 if ((ret = pvr2_hdw_wait(hdw,0)) < 0) return ret;
1778 if (enable_flag) {
1779 while ((st = hdw->master_state) != PVR2_STATE_RUN) {
1780 if (st != PVR2_STATE_READY) return -EIO;
1781 if ((ret = pvr2_hdw_wait(hdw,st)) < 0) return ret;
1782 }
1783 }
Mike Iselyd8554972006-06-26 20:58:46 -03001784 return 0;
1785}
1786
1787
1788int pvr2_hdw_set_stream_type(struct pvr2_hdw *hdw,enum pvr2_config config)
1789{
Mike Isely681c7392007-11-26 01:48:52 -03001790 int fl;
Mike Iselyd8554972006-06-26 20:58:46 -03001791 LOCK_TAKE(hdw->big_lock);
Mike Isely681c7392007-11-26 01:48:52 -03001792 if ((fl = (hdw->desired_stream_type != config)) != 0) {
1793 hdw->desired_stream_type = config;
1794 hdw->state_pipeline_config = 0;
1795 trace_stbit("state_pipeline_config",
1796 hdw->state_pipeline_config);
1797 pvr2_hdw_state_sched(hdw);
1798 }
Mike Iselyd8554972006-06-26 20:58:46 -03001799 LOCK_GIVE(hdw->big_lock);
Mike Isely681c7392007-11-26 01:48:52 -03001800 if (fl) return 0;
1801 return pvr2_hdw_wait(hdw,0);
Mike Iselyd8554972006-06-26 20:58:46 -03001802}
1803
1804
1805static int get_default_tuner_type(struct pvr2_hdw *hdw)
1806{
1807 int unit_number = hdw->unit_number;
1808 int tp = -1;
1809 if ((unit_number >= 0) && (unit_number < PVR_NUM)) {
1810 tp = tuner[unit_number];
1811 }
1812 if (tp < 0) return -EINVAL;
1813 hdw->tuner_type = tp;
Mike Iselyaaf78842007-11-26 02:04:11 -03001814 hdw->tuner_updated = !0;
Mike Iselyd8554972006-06-26 20:58:46 -03001815 return 0;
1816}
1817
1818
1819static v4l2_std_id get_default_standard(struct pvr2_hdw *hdw)
1820{
1821 int unit_number = hdw->unit_number;
1822 int tp = 0;
1823 if ((unit_number >= 0) && (unit_number < PVR_NUM)) {
1824 tp = video_std[unit_number];
Mike Isely6a540252007-12-02 23:51:34 -03001825 if (tp) return tp;
Mike Iselyd8554972006-06-26 20:58:46 -03001826 }
Mike Isely6a540252007-12-02 23:51:34 -03001827 return 0;
Mike Iselyd8554972006-06-26 20:58:46 -03001828}
1829
1830
1831static unsigned int get_default_error_tolerance(struct pvr2_hdw *hdw)
1832{
1833 int unit_number = hdw->unit_number;
1834 int tp = 0;
1835 if ((unit_number >= 0) && (unit_number < PVR_NUM)) {
1836 tp = tolerance[unit_number];
1837 }
1838 return tp;
1839}
1840
1841
1842static int pvr2_hdw_check_firmware(struct pvr2_hdw *hdw)
1843{
1844 /* Try a harmless request to fetch the eeprom's address over
1845 endpoint 1. See what happens. Only the full FX2 image can
1846 respond to this. If this probe fails then likely the FX2
1847 firmware needs be loaded. */
1848 int result;
1849 LOCK_TAKE(hdw->ctl_lock); do {
Michael Krufky8d364362007-01-22 02:17:55 -03001850 hdw->cmd_buffer[0] = FX2CMD_GET_EEPROM_ADDR;
Mike Iselyd8554972006-06-26 20:58:46 -03001851 result = pvr2_send_request_ex(hdw,HZ*1,!0,
1852 hdw->cmd_buffer,1,
1853 hdw->cmd_buffer,1);
1854 if (result < 0) break;
1855 } while(0); LOCK_GIVE(hdw->ctl_lock);
1856 if (result) {
1857 pvr2_trace(PVR2_TRACE_INIT,
1858 "Probe of device endpoint 1 result status %d",
1859 result);
1860 } else {
1861 pvr2_trace(PVR2_TRACE_INIT,
1862 "Probe of device endpoint 1 succeeded");
1863 }
1864 return result == 0;
1865}
1866
Mike Isely9f66d4e2007-09-08 22:28:51 -03001867struct pvr2_std_hack {
1868 v4l2_std_id pat; /* Pattern to match */
1869 v4l2_std_id msk; /* Which bits we care about */
1870 v4l2_std_id std; /* What additional standards or default to set */
1871};
1872
1873/* This data structure labels specific combinations of standards from
1874 tveeprom that we'll try to recognize. If we recognize one, then assume
1875 a specified default standard to use. This is here because tveeprom only
1876 tells us about available standards not the intended default standard (if
1877 any) for the device in question. We guess the default based on what has
1878 been reported as available. Note that this is only for guessing a
1879 default - which can always be overridden explicitly - and if the user
1880 has otherwise named a default then that default will always be used in
1881 place of this table. */
Tobias Klauserebff0332008-04-22 14:45:45 -03001882static const struct pvr2_std_hack std_eeprom_maps[] = {
Mike Isely9f66d4e2007-09-08 22:28:51 -03001883 { /* PAL(B/G) */
1884 .pat = V4L2_STD_B|V4L2_STD_GH,
1885 .std = V4L2_STD_PAL_B|V4L2_STD_PAL_B1|V4L2_STD_PAL_G,
1886 },
1887 { /* NTSC(M) */
1888 .pat = V4L2_STD_MN,
1889 .std = V4L2_STD_NTSC_M,
1890 },
1891 { /* PAL(I) */
1892 .pat = V4L2_STD_PAL_I,
1893 .std = V4L2_STD_PAL_I,
1894 },
1895 { /* SECAM(L/L') */
1896 .pat = V4L2_STD_SECAM_L|V4L2_STD_SECAM_LC,
1897 .std = V4L2_STD_SECAM_L|V4L2_STD_SECAM_LC,
1898 },
1899 { /* PAL(D/D1/K) */
1900 .pat = V4L2_STD_DK,
Roel Kluinea2562d2007-12-02 23:04:57 -03001901 .std = V4L2_STD_PAL_D|V4L2_STD_PAL_D1|V4L2_STD_PAL_K,
Mike Isely9f66d4e2007-09-08 22:28:51 -03001902 },
1903};
1904
Mike Iselyd8554972006-06-26 20:58:46 -03001905static void pvr2_hdw_setup_std(struct pvr2_hdw *hdw)
1906{
1907 char buf[40];
1908 unsigned int bcnt;
Mike Isely3d290bd2007-12-03 01:47:12 -03001909 v4l2_std_id std1,std2,std3;
Mike Iselyd8554972006-06-26 20:58:46 -03001910
1911 std1 = get_default_standard(hdw);
Mike Isely3d290bd2007-12-03 01:47:12 -03001912 std3 = std1 ? 0 : hdw->hdw_desc->default_std_mask;
Mike Iselyd8554972006-06-26 20:58:46 -03001913
1914 bcnt = pvr2_std_id_to_str(buf,sizeof(buf),hdw->std_mask_eeprom);
Mike Isely56585382007-09-08 22:32:12 -03001915 pvr2_trace(PVR2_TRACE_STD,
Mike Isely56dcbfa2007-11-26 02:00:51 -03001916 "Supported video standard(s) reported available"
1917 " in hardware: %.*s",
Mike Iselyd8554972006-06-26 20:58:46 -03001918 bcnt,buf);
1919
1920 hdw->std_mask_avail = hdw->std_mask_eeprom;
1921
Mike Isely3d290bd2007-12-03 01:47:12 -03001922 std2 = (std1|std3) & ~hdw->std_mask_avail;
Mike Iselyd8554972006-06-26 20:58:46 -03001923 if (std2) {
1924 bcnt = pvr2_std_id_to_str(buf,sizeof(buf),std2);
Mike Isely56585382007-09-08 22:32:12 -03001925 pvr2_trace(PVR2_TRACE_STD,
Mike Iselyd8554972006-06-26 20:58:46 -03001926 "Expanding supported video standards"
1927 " to include: %.*s",
1928 bcnt,buf);
1929 hdw->std_mask_avail |= std2;
1930 }
1931
1932 pvr2_hdw_internal_set_std_avail(hdw);
1933
1934 if (std1) {
1935 bcnt = pvr2_std_id_to_str(buf,sizeof(buf),std1);
Mike Isely56585382007-09-08 22:32:12 -03001936 pvr2_trace(PVR2_TRACE_STD,
Mike Iselyd8554972006-06-26 20:58:46 -03001937 "Initial video standard forced to %.*s",
1938 bcnt,buf);
1939 hdw->std_mask_cur = std1;
1940 hdw->std_dirty = !0;
1941 pvr2_hdw_internal_find_stdenum(hdw);
1942 return;
1943 }
Mike Isely3d290bd2007-12-03 01:47:12 -03001944 if (std3) {
1945 bcnt = pvr2_std_id_to_str(buf,sizeof(buf),std3);
1946 pvr2_trace(PVR2_TRACE_STD,
1947 "Initial video standard"
1948 " (determined by device type): %.*s",bcnt,buf);
1949 hdw->std_mask_cur = std3;
1950 hdw->std_dirty = !0;
1951 pvr2_hdw_internal_find_stdenum(hdw);
1952 return;
1953 }
Mike Iselyd8554972006-06-26 20:58:46 -03001954
Mike Isely9f66d4e2007-09-08 22:28:51 -03001955 {
1956 unsigned int idx;
1957 for (idx = 0; idx < ARRAY_SIZE(std_eeprom_maps); idx++) {
1958 if (std_eeprom_maps[idx].msk ?
1959 ((std_eeprom_maps[idx].pat ^
1960 hdw->std_mask_eeprom) &
1961 std_eeprom_maps[idx].msk) :
1962 (std_eeprom_maps[idx].pat !=
1963 hdw->std_mask_eeprom)) continue;
1964 bcnt = pvr2_std_id_to_str(buf,sizeof(buf),
1965 std_eeprom_maps[idx].std);
Mike Isely56585382007-09-08 22:32:12 -03001966 pvr2_trace(PVR2_TRACE_STD,
Mike Isely9f66d4e2007-09-08 22:28:51 -03001967 "Initial video standard guessed as %.*s",
1968 bcnt,buf);
1969 hdw->std_mask_cur = std_eeprom_maps[idx].std;
1970 hdw->std_dirty = !0;
1971 pvr2_hdw_internal_find_stdenum(hdw);
1972 return;
1973 }
1974 }
1975
Mike Iselyd8554972006-06-26 20:58:46 -03001976 if (hdw->std_enum_cnt > 1) {
1977 // Autoselect the first listed standard
1978 hdw->std_enum_cur = 1;
1979 hdw->std_mask_cur = hdw->std_defs[hdw->std_enum_cur-1].id;
1980 hdw->std_dirty = !0;
Mike Isely56585382007-09-08 22:32:12 -03001981 pvr2_trace(PVR2_TRACE_STD,
Mike Iselyd8554972006-06-26 20:58:46 -03001982 "Initial video standard auto-selected to %s",
1983 hdw->std_defs[hdw->std_enum_cur-1].name);
1984 return;
1985 }
1986
Mike Isely0885ba12006-06-25 21:30:47 -03001987 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
Mike Iselyd8554972006-06-26 20:58:46 -03001988 "Unable to select a viable initial video standard");
1989}
1990
1991
Mike Iselye9c64a72009-03-06 23:42:20 -03001992static unsigned int pvr2_copy_i2c_addr_list(
1993 unsigned short *dst, const unsigned char *src,
1994 unsigned int dst_max)
1995{
Mike Isely3ab8d292009-03-07 01:37:58 -03001996 unsigned int cnt = 0;
Mike Iselye9c64a72009-03-06 23:42:20 -03001997 if (!src) return 0;
1998 while (src[cnt] && (cnt + 1) < dst_max) {
1999 dst[cnt] = src[cnt];
2000 cnt++;
2001 }
2002 dst[cnt] = I2C_CLIENT_END;
2003 return cnt;
2004}
2005
2006
Mike Iselye17d7872009-06-20 14:45:52 -03002007static void pvr2_hdw_cx25840_vbi_hack(struct pvr2_hdw *hdw)
2008{
2009 /*
2010 Mike Isely <isely@pobox.com> 19-Nov-2006 - This bit of nuttiness
2011 for cx25840 causes that module to correctly set up its video
2012 scaling. This is really a problem in the cx25840 module itself,
2013 but we work around it here. The problem has not been seen in
2014 ivtv because there VBI is supported and set up. We don't do VBI
2015 here (at least not yet) and thus we never attempted to even set
2016 it up.
2017 */
2018 struct v4l2_format fmt;
2019 if (hdw->decoder_client_id != PVR2_CLIENT_ID_CX25840) {
2020 /* We're not using a cx25840 so don't enable the hack */
2021 return;
2022 }
2023
2024 pvr2_trace(PVR2_TRACE_INIT,
2025 "Module ID %u:"
2026 " Executing cx25840 VBI hack",
2027 hdw->decoder_client_id);
2028 memset(&fmt, 0, sizeof(fmt));
2029 fmt.type = V4L2_BUF_TYPE_SLICED_VBI_CAPTURE;
2030 v4l2_device_call_all(&hdw->v4l2_dev, hdw->decoder_client_id,
Hans Verkuil09419af2010-03-14 12:27:48 -03002031 vbi, s_sliced_fmt, &fmt.fmt.sliced);
Mike Iselye17d7872009-06-20 14:45:52 -03002032}
2033
2034
Mike Isely1ab5e742009-03-07 00:24:24 -03002035static int pvr2_hdw_load_subdev(struct pvr2_hdw *hdw,
2036 const struct pvr2_device_client_desc *cd)
Mike Iselye9c64a72009-03-06 23:42:20 -03002037{
2038 const char *fname;
2039 unsigned char mid;
2040 struct v4l2_subdev *sd;
2041 unsigned int i2ccnt;
2042 const unsigned char *p;
2043 /* Arbitrary count - max # i2c addresses we will probe */
2044 unsigned short i2caddr[25];
2045
2046 mid = cd->module_id;
2047 fname = (mid < ARRAY_SIZE(module_names)) ? module_names[mid] : NULL;
2048 if (!fname) {
2049 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
Mike Isely27108142009-10-12 00:21:20 -03002050 "Module ID %u for device %s has no name?"
2051 " The driver might have a configuration problem.",
Mike Iselye9c64a72009-03-06 23:42:20 -03002052 mid,
2053 hdw->hdw_desc->description);
Mike Isely1ab5e742009-03-07 00:24:24 -03002054 return -EINVAL;
Mike Iselye9c64a72009-03-06 23:42:20 -03002055 }
Mike Iselybd14d4f2009-03-07 00:56:52 -03002056 pvr2_trace(PVR2_TRACE_INIT,
2057 "Module ID %u (%s) for device %s being loaded...",
2058 mid, fname,
2059 hdw->hdw_desc->description);
Mike Iselye9c64a72009-03-06 23:42:20 -03002060
2061 i2ccnt = pvr2_copy_i2c_addr_list(i2caddr, cd->i2c_address_list,
2062 ARRAY_SIZE(i2caddr));
2063 if (!i2ccnt && ((p = (mid < ARRAY_SIZE(module_i2c_addresses)) ?
2064 module_i2c_addresses[mid] : NULL) != NULL)) {
2065 /* Second chance: Try default i2c address list */
2066 i2ccnt = pvr2_copy_i2c_addr_list(i2caddr, p,
2067 ARRAY_SIZE(i2caddr));
Mike Iselybd14d4f2009-03-07 00:56:52 -03002068 if (i2ccnt) {
2069 pvr2_trace(PVR2_TRACE_INIT,
2070 "Module ID %u:"
2071 " Using default i2c address list",
2072 mid);
2073 }
Mike Iselye9c64a72009-03-06 23:42:20 -03002074 }
2075
2076 if (!i2ccnt) {
2077 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
Mike Isely1ab5e742009-03-07 00:24:24 -03002078 "Module ID %u (%s) for device %s:"
Mike Isely27108142009-10-12 00:21:20 -03002079 " No i2c addresses."
2080 " The driver might have a configuration problem.",
Mike Isely1ab5e742009-03-07 00:24:24 -03002081 mid, fname, hdw->hdw_desc->description);
2082 return -EINVAL;
Mike Iselye9c64a72009-03-06 23:42:20 -03002083 }
2084
Hans Verkuil53dacb12009-08-10 02:49:08 -03002085 /* Note how the 2nd and 3rd arguments are the same for
2086 * v4l2_i2c_new_subdev(). Why?
Mike Iselye9c64a72009-03-06 23:42:20 -03002087 * Well the 2nd argument is the module name to load, while the 3rd
2088 * argument is documented in the framework as being the "chipid" -
2089 * and every other place where I can find examples of this, the
2090 * "chipid" appears to just be the module name again. So here we
2091 * just do the same thing. */
2092 if (i2ccnt == 1) {
Mike Iselybd14d4f2009-03-07 00:56:52 -03002093 pvr2_trace(PVR2_TRACE_INIT,
2094 "Module ID %u:"
2095 " Setting up with specified i2c address 0x%x",
2096 mid, i2caddr[0]);
Hans Verkuile6574f22009-04-01 03:57:53 -03002097 sd = v4l2_i2c_new_subdev(&hdw->v4l2_dev, &hdw->i2c_adap,
Mike Iselye9c64a72009-03-06 23:42:20 -03002098 fname, fname,
Hans Verkuil53dacb12009-08-10 02:49:08 -03002099 i2caddr[0], NULL);
Mike Iselye9c64a72009-03-06 23:42:20 -03002100 } else {
Mike Iselybd14d4f2009-03-07 00:56:52 -03002101 pvr2_trace(PVR2_TRACE_INIT,
2102 "Module ID %u:"
2103 " Setting up with address probe list",
2104 mid);
Hans Verkuil53dacb12009-08-10 02:49:08 -03002105 sd = v4l2_i2c_new_subdev(&hdw->v4l2_dev, &hdw->i2c_adap,
Mike Iselye9c64a72009-03-06 23:42:20 -03002106 fname, fname,
Hans Verkuil53dacb12009-08-10 02:49:08 -03002107 0, i2caddr);
Mike Iselye9c64a72009-03-06 23:42:20 -03002108 }
2109
Mike Isely446dfdc2009-03-06 23:58:15 -03002110 if (!sd) {
2111 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
Mike Isely27108142009-10-12 00:21:20 -03002112 "Module ID %u (%s) for device %s failed to load."
2113 " Possible missing sub-device kernel module or"
2114 " initialization failure within module.",
Mike Isely1ab5e742009-03-07 00:24:24 -03002115 mid, fname, hdw->hdw_desc->description);
2116 return -EIO;
Mike Isely446dfdc2009-03-06 23:58:15 -03002117 }
2118
2119 /* Tag this sub-device instance with the module ID we know about.
2120 In other places we'll use that tag to determine if the instance
2121 requires special handling. */
2122 sd->grp_id = mid;
2123
Mike Iselybd14d4f2009-03-07 00:56:52 -03002124 pvr2_trace(PVR2_TRACE_INFO, "Attached sub-driver %s", fname);
Mike Iselya932f502009-03-06 23:47:10 -03002125
Mike Iselye9c64a72009-03-06 23:42:20 -03002126
Mike Isely00e5f732009-03-07 00:17:11 -03002127 /* client-specific setup... */
2128 switch (mid) {
2129 case PVR2_CLIENT_ID_CX25840:
Mike Isely00e5f732009-03-07 00:17:11 -03002130 case PVR2_CLIENT_ID_SAA7115:
2131 hdw->decoder_client_id = mid;
2132 break;
2133 default: break;
2134 }
Mike Isely1ab5e742009-03-07 00:24:24 -03002135
2136 return 0;
Mike Iselye9c64a72009-03-06 23:42:20 -03002137}
2138
2139
2140static void pvr2_hdw_load_modules(struct pvr2_hdw *hdw)
2141{
2142 unsigned int idx;
2143 const struct pvr2_string_table *cm;
2144 const struct pvr2_device_client_table *ct;
Mike Isely1ab5e742009-03-07 00:24:24 -03002145 int okFl = !0;
Mike Iselye9c64a72009-03-06 23:42:20 -03002146
2147 cm = &hdw->hdw_desc->client_modules;
2148 for (idx = 0; idx < cm->cnt; idx++) {
2149 request_module(cm->lst[idx]);
2150 }
2151
2152 ct = &hdw->hdw_desc->client_table;
2153 for (idx = 0; idx < ct->cnt; idx++) {
Mike Iselybd14d4f2009-03-07 00:56:52 -03002154 if (pvr2_hdw_load_subdev(hdw, &ct->lst[idx]) < 0) okFl = 0;
Mike Iselye9c64a72009-03-06 23:42:20 -03002155 }
Mike Isely27108142009-10-12 00:21:20 -03002156 if (!okFl) {
2157 hdw->flag_modulefail = !0;
2158 pvr2_hdw_render_useless(hdw);
2159 }
Mike Iselye9c64a72009-03-06 23:42:20 -03002160}
2161
2162
Mike Iselyd8554972006-06-26 20:58:46 -03002163static void pvr2_hdw_setup_low(struct pvr2_hdw *hdw)
2164{
2165 int ret;
2166 unsigned int idx;
2167 struct pvr2_ctrl *cptr;
2168 int reloadFl = 0;
Mike Isely989eb152007-11-26 01:53:12 -03002169 if (hdw->hdw_desc->fx2_firmware.cnt) {
Mike Isely1d643a32007-09-08 22:18:50 -03002170 if (!reloadFl) {
2171 reloadFl =
2172 (hdw->usb_intf->cur_altsetting->desc.bNumEndpoints
2173 == 0);
2174 if (reloadFl) {
2175 pvr2_trace(PVR2_TRACE_INIT,
2176 "USB endpoint config looks strange"
2177 "; possibly firmware needs to be"
2178 " loaded");
2179 }
2180 }
2181 if (!reloadFl) {
2182 reloadFl = !pvr2_hdw_check_firmware(hdw);
2183 if (reloadFl) {
2184 pvr2_trace(PVR2_TRACE_INIT,
2185 "Check for FX2 firmware failed"
2186 "; possibly firmware needs to be"
2187 " loaded");
2188 }
2189 }
Mike Iselyd8554972006-06-26 20:58:46 -03002190 if (reloadFl) {
Mike Isely1d643a32007-09-08 22:18:50 -03002191 if (pvr2_upload_firmware1(hdw) != 0) {
2192 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
2193 "Failure uploading firmware1");
2194 }
2195 return;
Mike Iselyd8554972006-06-26 20:58:46 -03002196 }
2197 }
Mike Iselyd8554972006-06-26 20:58:46 -03002198 hdw->fw1_state = FW1_STATE_OK;
2199
Mike Iselyd8554972006-06-26 20:58:46 -03002200 if (!pvr2_hdw_dev_ok(hdw)) return;
2201
Mike Isely27764722009-03-07 01:57:25 -03002202 hdw->force_dirty = !0;
2203
Mike Isely989eb152007-11-26 01:53:12 -03002204 if (!hdw->hdw_desc->flag_no_powerup) {
Mike Isely1d643a32007-09-08 22:18:50 -03002205 pvr2_hdw_cmd_powerup(hdw);
2206 if (!pvr2_hdw_dev_ok(hdw)) return;
Mike Iselyd8554972006-06-26 20:58:46 -03002207 }
2208
Mike Isely31335b12008-07-25 19:35:31 -03002209 /* Take the IR chip out of reset, if appropriate */
Mike Isely27eab382009-04-06 01:51:38 -03002210 if (hdw->ir_scheme_active == PVR2_IR_SCHEME_ZILOG) {
Mike Isely31335b12008-07-25 19:35:31 -03002211 pvr2_issue_simple_cmd(hdw,
2212 FX2CMD_HCW_ZILOG_RESET |
2213 (1 << 8) |
2214 ((0) << 16));
2215 }
2216
Mike Iselyd8554972006-06-26 20:58:46 -03002217 // This step MUST happen after the earlier powerup step.
2218 pvr2_i2c_core_init(hdw);
2219 if (!pvr2_hdw_dev_ok(hdw)) return;
2220
Mike Iselye9c64a72009-03-06 23:42:20 -03002221 pvr2_hdw_load_modules(hdw);
Mike Isely1ab5e742009-03-07 00:24:24 -03002222 if (!pvr2_hdw_dev_ok(hdw)) return;
Mike Iselye9c64a72009-03-06 23:42:20 -03002223
Hans Verkuilcc26b072009-03-29 19:20:26 -03002224 v4l2_device_call_all(&hdw->v4l2_dev, 0, core, load_fw);
Mike Isely5c6cb4e2009-03-07 01:59:34 -03002225
Mike Iselyc05c0462006-06-25 20:04:25 -03002226 for (idx = 0; idx < CTRLDEF_COUNT; idx++) {
Mike Iselyd8554972006-06-26 20:58:46 -03002227 cptr = hdw->controls + idx;
2228 if (cptr->info->skip_init) continue;
2229 if (!cptr->info->set_value) continue;
2230 cptr->info->set_value(cptr,~0,cptr->info->default_value);
2231 }
2232
Mike Iselye17d7872009-06-20 14:45:52 -03002233 pvr2_hdw_cx25840_vbi_hack(hdw);
2234
Mike Isely1bde0282006-12-27 23:30:13 -03002235 /* Set up special default values for the television and radio
2236 frequencies here. It's not really important what these defaults
2237 are, but I set them to something usable in the Chicago area just
2238 to make driver testing a little easier. */
2239
Michael Krufky5a4f5da62008-05-11 16:37:50 -03002240 hdw->freqValTelevision = default_tv_freq;
2241 hdw->freqValRadio = default_radio_freq;
Mike Isely1bde0282006-12-27 23:30:13 -03002242
Mike Iselyd8554972006-06-26 20:58:46 -03002243 // Do not use pvr2_reset_ctl_endpoints() here. It is not
2244 // thread-safe against the normal pvr2_send_request() mechanism.
2245 // (We should make it thread safe).
2246
Mike Iselyaaf78842007-11-26 02:04:11 -03002247 if (hdw->hdw_desc->flag_has_hauppauge_rom) {
2248 ret = pvr2_hdw_get_eeprom_addr(hdw);
Mike Iselyd8554972006-06-26 20:58:46 -03002249 if (!pvr2_hdw_dev_ok(hdw)) return;
Mike Iselyaaf78842007-11-26 02:04:11 -03002250 if (ret < 0) {
2251 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
2252 "Unable to determine location of eeprom,"
2253 " skipping");
2254 } else {
2255 hdw->eeprom_addr = ret;
2256 pvr2_eeprom_analyze(hdw);
2257 if (!pvr2_hdw_dev_ok(hdw)) return;
2258 }
2259 } else {
2260 hdw->tuner_type = hdw->hdw_desc->default_tuner_type;
2261 hdw->tuner_updated = !0;
2262 hdw->std_mask_eeprom = V4L2_STD_ALL;
Mike Iselyd8554972006-06-26 20:58:46 -03002263 }
2264
Mike Isely13a88792009-01-14 04:22:56 -03002265 if (hdw->serial_number) {
2266 idx = scnprintf(hdw->identifier, sizeof(hdw->identifier) - 1,
2267 "sn-%lu", hdw->serial_number);
2268 } else if (hdw->unit_number >= 0) {
2269 idx = scnprintf(hdw->identifier, sizeof(hdw->identifier) - 1,
2270 "unit-%c",
2271 hdw->unit_number + 'a');
2272 } else {
2273 idx = scnprintf(hdw->identifier, sizeof(hdw->identifier) - 1,
2274 "unit-??");
2275 }
2276 hdw->identifier[idx] = 0;
2277
Mike Iselyd8554972006-06-26 20:58:46 -03002278 pvr2_hdw_setup_std(hdw);
2279
2280 if (!get_default_tuner_type(hdw)) {
2281 pvr2_trace(PVR2_TRACE_INIT,
2282 "pvr2_hdw_setup: Tuner type overridden to %d",
2283 hdw->tuner_type);
2284 }
2285
Mike Iselyd8554972006-06-26 20:58:46 -03002286
2287 if (!pvr2_hdw_dev_ok(hdw)) return;
2288
Mike Isely1df59f02008-04-21 03:50:39 -03002289 if (hdw->hdw_desc->signal_routing_scheme ==
2290 PVR2_ROUTING_SCHEME_GOTVIEW) {
2291 /* Ensure that GPIO 11 is set to output for GOTVIEW
2292 hardware. */
2293 pvr2_hdw_gpio_chg_dir(hdw,(1 << 11),~0);
2294 }
2295
Mike Isely681c7392007-11-26 01:48:52 -03002296 pvr2_hdw_commit_setup(hdw);
Mike Iselyd8554972006-06-26 20:58:46 -03002297
2298 hdw->vid_stream = pvr2_stream_create();
2299 if (!pvr2_hdw_dev_ok(hdw)) return;
2300 pvr2_trace(PVR2_TRACE_INIT,
2301 "pvr2_hdw_setup: video stream is %p",hdw->vid_stream);
2302 if (hdw->vid_stream) {
2303 idx = get_default_error_tolerance(hdw);
2304 if (idx) {
2305 pvr2_trace(PVR2_TRACE_INIT,
2306 "pvr2_hdw_setup: video stream %p"
2307 " setting tolerance %u",
2308 hdw->vid_stream,idx);
2309 }
2310 pvr2_stream_setup(hdw->vid_stream,hdw->usb_dev,
2311 PVR2_VID_ENDPOINT,idx);
2312 }
2313
2314 if (!pvr2_hdw_dev_ok(hdw)) return;
2315
Mike Iselyd8554972006-06-26 20:58:46 -03002316 hdw->flag_init_ok = !0;
Mike Isely681c7392007-11-26 01:48:52 -03002317
2318 pvr2_hdw_state_sched(hdw);
Mike Iselyd8554972006-06-26 20:58:46 -03002319}
2320
2321
Mike Isely681c7392007-11-26 01:48:52 -03002322/* Set up the structure and attempt to put the device into a usable state.
2323 This can be a time-consuming operation, which is why it is not done
2324 internally as part of the create() step. */
2325static void pvr2_hdw_setup(struct pvr2_hdw *hdw)
Mike Iselyd8554972006-06-26 20:58:46 -03002326{
2327 pvr2_trace(PVR2_TRACE_INIT,"pvr2_hdw_setup(hdw=%p) begin",hdw);
Mike Isely681c7392007-11-26 01:48:52 -03002328 do {
Mike Iselyd8554972006-06-26 20:58:46 -03002329 pvr2_hdw_setup_low(hdw);
2330 pvr2_trace(PVR2_TRACE_INIT,
2331 "pvr2_hdw_setup(hdw=%p) done, ok=%d init_ok=%d",
Mike Isely681c7392007-11-26 01:48:52 -03002332 hdw,pvr2_hdw_dev_ok(hdw),hdw->flag_init_ok);
Mike Iselyd8554972006-06-26 20:58:46 -03002333 if (pvr2_hdw_dev_ok(hdw)) {
Mike Isely681c7392007-11-26 01:48:52 -03002334 if (hdw->flag_init_ok) {
Mike Iselyd8554972006-06-26 20:58:46 -03002335 pvr2_trace(
2336 PVR2_TRACE_INFO,
2337 "Device initialization"
2338 " completed successfully.");
2339 break;
2340 }
2341 if (hdw->fw1_state == FW1_STATE_RELOAD) {
2342 pvr2_trace(
2343 PVR2_TRACE_INFO,
2344 "Device microcontroller firmware"
2345 " (re)loaded; it should now reset"
2346 " and reconnect.");
2347 break;
2348 }
2349 pvr2_trace(
2350 PVR2_TRACE_ERROR_LEGS,
2351 "Device initialization was not successful.");
2352 if (hdw->fw1_state == FW1_STATE_MISSING) {
2353 pvr2_trace(
2354 PVR2_TRACE_ERROR_LEGS,
2355 "Giving up since device"
2356 " microcontroller firmware"
2357 " appears to be missing.");
2358 break;
2359 }
2360 }
Mike Isely27108142009-10-12 00:21:20 -03002361 if (hdw->flag_modulefail) {
2362 pvr2_trace(
2363 PVR2_TRACE_ERROR_LEGS,
2364 "***WARNING*** pvrusb2 driver initialization"
2365 " failed due to the failure of one or more"
2366 " sub-device kernel modules.");
2367 pvr2_trace(
2368 PVR2_TRACE_ERROR_LEGS,
2369 "You need to resolve the failing condition"
2370 " before this driver can function. There"
2371 " should be some earlier messages giving more"
2372 " information about the problem.");
Mike Isely515ebf72009-10-12 00:27:38 -03002373 break;
Mike Isely27108142009-10-12 00:21:20 -03002374 }
Mike Iselyd8554972006-06-26 20:58:46 -03002375 if (procreload) {
2376 pvr2_trace(
2377 PVR2_TRACE_ERROR_LEGS,
2378 "Attempting pvrusb2 recovery by reloading"
2379 " primary firmware.");
2380 pvr2_trace(
2381 PVR2_TRACE_ERROR_LEGS,
2382 "If this works, device should disconnect"
2383 " and reconnect in a sane state.");
2384 hdw->fw1_state = FW1_STATE_UNKNOWN;
2385 pvr2_upload_firmware1(hdw);
2386 } else {
2387 pvr2_trace(
2388 PVR2_TRACE_ERROR_LEGS,
2389 "***WARNING*** pvrusb2 device hardware"
2390 " appears to be jammed"
2391 " and I can't clear it.");
2392 pvr2_trace(
2393 PVR2_TRACE_ERROR_LEGS,
2394 "You might need to power cycle"
2395 " the pvrusb2 device"
2396 " in order to recover.");
2397 }
Mike Isely681c7392007-11-26 01:48:52 -03002398 } while (0);
Mike Iselyd8554972006-06-26 20:58:46 -03002399 pvr2_trace(PVR2_TRACE_INIT,"pvr2_hdw_setup(hdw=%p) end",hdw);
Mike Iselyd8554972006-06-26 20:58:46 -03002400}
2401
2402
Mike Iselyc4a88282008-04-22 14:45:44 -03002403/* Perform second stage initialization. Set callback pointer first so that
2404 we can avoid a possible initialization race (if the kernel thread runs
2405 before the callback has been set). */
Mike Isely794b1602008-04-22 14:45:45 -03002406int pvr2_hdw_initialize(struct pvr2_hdw *hdw,
2407 void (*callback_func)(void *),
2408 void *callback_data)
Mike Iselyc4a88282008-04-22 14:45:44 -03002409{
2410 LOCK_TAKE(hdw->big_lock); do {
Mike Isely97f26ff2008-04-07 02:22:43 -03002411 if (hdw->flag_disconnected) {
2412 /* Handle a race here: If we're already
2413 disconnected by this point, then give up. If we
2414 get past this then we'll remain connected for
2415 the duration of initialization since the entire
2416 initialization sequence is now protected by the
2417 big_lock. */
2418 break;
2419 }
Mike Iselyc4a88282008-04-22 14:45:44 -03002420 hdw->state_data = callback_data;
2421 hdw->state_func = callback_func;
Mike Isely97f26ff2008-04-07 02:22:43 -03002422 pvr2_hdw_setup(hdw);
Mike Iselyc4a88282008-04-22 14:45:44 -03002423 } while (0); LOCK_GIVE(hdw->big_lock);
Mike Isely794b1602008-04-22 14:45:45 -03002424 return hdw->flag_init_ok;
Mike Iselyc4a88282008-04-22 14:45:44 -03002425}
2426
2427
2428/* Create, set up, and return a structure for interacting with the
2429 underlying hardware. */
Mike Iselyd8554972006-06-26 20:58:46 -03002430struct pvr2_hdw *pvr2_hdw_create(struct usb_interface *intf,
2431 const struct usb_device_id *devid)
2432{
Mike Isely7fb20fa2008-04-22 14:45:37 -03002433 unsigned int idx,cnt1,cnt2,m;
Mike Iselyfe15f132008-08-30 18:11:40 -03002434 struct pvr2_hdw *hdw = NULL;
Mike Iselyd8554972006-06-26 20:58:46 -03002435 int valid_std_mask;
2436 struct pvr2_ctrl *cptr;
Mike Iselyb72b7bf2009-03-06 23:20:31 -03002437 struct usb_device *usb_dev;
Mike Isely989eb152007-11-26 01:53:12 -03002438 const struct pvr2_device_desc *hdw_desc;
Mike Iselyd8554972006-06-26 20:58:46 -03002439 __u8 ifnum;
Mike Iselyb30d2442006-06-25 20:05:01 -03002440 struct v4l2_queryctrl qctrl;
2441 struct pvr2_ctl_info *ciptr;
Mike Iselyd8554972006-06-26 20:58:46 -03002442
Mike Iselyb72b7bf2009-03-06 23:20:31 -03002443 usb_dev = interface_to_usbdev(intf);
2444
Mike Iselyd130fa82007-12-08 17:20:06 -03002445 hdw_desc = (const struct pvr2_device_desc *)(devid->driver_info);
Mike Iselyd8554972006-06-26 20:58:46 -03002446
Mike Iselyfe15f132008-08-30 18:11:40 -03002447 if (hdw_desc == NULL) {
2448 pvr2_trace(PVR2_TRACE_INIT, "pvr2_hdw_create:"
2449 " No device description pointer,"
2450 " unable to continue.");
2451 pvr2_trace(PVR2_TRACE_INIT, "If you have a new device type,"
2452 " please contact Mike Isely <isely@pobox.com>"
2453 " to get it included in the driver\n");
2454 goto fail;
2455 }
2456
Mike Iselyca545f72007-01-20 00:37:11 -03002457 hdw = kzalloc(sizeof(*hdw),GFP_KERNEL);
Mike Iselyd8554972006-06-26 20:58:46 -03002458 pvr2_trace(PVR2_TRACE_INIT,"pvr2_hdw_create: hdw=%p, type \"%s\"",
Mike Isely989eb152007-11-26 01:53:12 -03002459 hdw,hdw_desc->description);
Mike Iselye67e3762009-10-12 00:28:19 -03002460 pvr2_trace(PVR2_TRACE_INFO, "Hardware description: %s",
Mike Isely00970be2009-10-12 00:23:37 -03002461 hdw_desc->description);
Mike Isely8fd04442010-05-15 00:13:35 -03002462 if (hdw_desc->flag_is_experimental) {
2463 pvr2_trace(PVR2_TRACE_INFO, "**********");
2464 pvr2_trace(PVR2_TRACE_INFO,
2465 "WARNING: Support for this device (%s) is"
2466 " experimental.", hdw_desc->description);
2467 pvr2_trace(PVR2_TRACE_INFO,
2468 "Important functionality might not be"
2469 " entirely working.");
2470 pvr2_trace(PVR2_TRACE_INFO,
2471 "Please consider contacting the driver author to"
2472 " help with further stabilization of the driver.");
2473 pvr2_trace(PVR2_TRACE_INFO, "**********");
2474 }
Mike Iselyd8554972006-06-26 20:58:46 -03002475 if (!hdw) goto fail;
Mike Isely681c7392007-11-26 01:48:52 -03002476
2477 init_timer(&hdw->quiescent_timer);
2478 hdw->quiescent_timer.data = (unsigned long)hdw;
2479 hdw->quiescent_timer.function = pvr2_hdw_quiescent_timeout;
2480
Mike Isely6e931372010-02-06 02:10:38 -03002481 init_timer(&hdw->decoder_stabilization_timer);
2482 hdw->decoder_stabilization_timer.data = (unsigned long)hdw;
2483 hdw->decoder_stabilization_timer.function =
2484 pvr2_hdw_decoder_stabilization_timeout;
2485
Mike Isely681c7392007-11-26 01:48:52 -03002486 init_timer(&hdw->encoder_wait_timer);
2487 hdw->encoder_wait_timer.data = (unsigned long)hdw;
2488 hdw->encoder_wait_timer.function = pvr2_hdw_encoder_wait_timeout;
2489
Mike Iselyd913d632008-04-06 04:04:35 -03002490 init_timer(&hdw->encoder_run_timer);
2491 hdw->encoder_run_timer.data = (unsigned long)hdw;
2492 hdw->encoder_run_timer.function = pvr2_hdw_encoder_run_timeout;
2493
Mike Isely681c7392007-11-26 01:48:52 -03002494 hdw->master_state = PVR2_STATE_DEAD;
2495
2496 init_waitqueue_head(&hdw->state_wait_data);
2497
Mike Isely18103c572007-01-20 00:09:47 -03002498 hdw->tuner_signal_stale = !0;
Mike Iselyb30d2442006-06-25 20:05:01 -03002499 cx2341x_fill_defaults(&hdw->enc_ctl_state);
Mike Iselyd8554972006-06-26 20:58:46 -03002500
Mike Isely7fb20fa2008-04-22 14:45:37 -03002501 /* Calculate which inputs are OK */
2502 m = 0;
2503 if (hdw_desc->flag_has_analogtuner) m |= 1 << PVR2_CVAL_INPUT_TV;
Mike Iselye8f5bac2008-04-22 14:45:40 -03002504 if (hdw_desc->digital_control_scheme != PVR2_DIGITAL_SCHEME_NONE) {
2505 m |= 1 << PVR2_CVAL_INPUT_DTV;
2506 }
Mike Isely7fb20fa2008-04-22 14:45:37 -03002507 if (hdw_desc->flag_has_svideo) m |= 1 << PVR2_CVAL_INPUT_SVIDEO;
2508 if (hdw_desc->flag_has_composite) m |= 1 << PVR2_CVAL_INPUT_COMPOSITE;
2509 if (hdw_desc->flag_has_fmradio) m |= 1 << PVR2_CVAL_INPUT_RADIO;
2510 hdw->input_avail_mask = m;
Mike Isely1cb03b72008-04-21 03:47:43 -03002511 hdw->input_allowed_mask = hdw->input_avail_mask;
Mike Isely7fb20fa2008-04-22 14:45:37 -03002512
Mike Isely62433e32008-04-22 14:45:40 -03002513 /* If not a hybrid device, pathway_state never changes. So
2514 initialize it here to what it should forever be. */
2515 if (!(hdw->input_avail_mask & (1 << PVR2_CVAL_INPUT_DTV))) {
2516 hdw->pathway_state = PVR2_PATHWAY_ANALOG;
2517 } else if (!(hdw->input_avail_mask & (1 << PVR2_CVAL_INPUT_TV))) {
2518 hdw->pathway_state = PVR2_PATHWAY_DIGITAL;
2519 }
2520
Mike Iselyc05c0462006-06-25 20:04:25 -03002521 hdw->control_cnt = CTRLDEF_COUNT;
Mike Iselyb30d2442006-06-25 20:05:01 -03002522 hdw->control_cnt += MPEGDEF_COUNT;
Mike Iselyca545f72007-01-20 00:37:11 -03002523 hdw->controls = kzalloc(sizeof(struct pvr2_ctrl) * hdw->control_cnt,
Mike Iselyd8554972006-06-26 20:58:46 -03002524 GFP_KERNEL);
2525 if (!hdw->controls) goto fail;
Mike Isely989eb152007-11-26 01:53:12 -03002526 hdw->hdw_desc = hdw_desc;
Mike Isely27eab382009-04-06 01:51:38 -03002527 hdw->ir_scheme_active = hdw->hdw_desc->ir_scheme;
Mike Iselyc05c0462006-06-25 20:04:25 -03002528 for (idx = 0; idx < hdw->control_cnt; idx++) {
2529 cptr = hdw->controls + idx;
2530 cptr->hdw = hdw;
2531 }
Mike Iselyd8554972006-06-26 20:58:46 -03002532 for (idx = 0; idx < 32; idx++) {
2533 hdw->std_mask_ptrs[idx] = hdw->std_mask_names[idx];
2534 }
Mike Iselyc05c0462006-06-25 20:04:25 -03002535 for (idx = 0; idx < CTRLDEF_COUNT; idx++) {
Mike Iselyd8554972006-06-26 20:58:46 -03002536 cptr = hdw->controls + idx;
Mike Iselyd8554972006-06-26 20:58:46 -03002537 cptr->info = control_defs+idx;
2538 }
Mike Iselydbc40a02008-04-22 14:45:39 -03002539
2540 /* Ensure that default input choice is a valid one. */
2541 m = hdw->input_avail_mask;
2542 if (m) for (idx = 0; idx < (sizeof(m) << 3); idx++) {
2543 if (!((1 << idx) & m)) continue;
2544 hdw->input_val = idx;
2545 break;
2546 }
2547
Mike Iselyb30d2442006-06-25 20:05:01 -03002548 /* Define and configure additional controls from cx2341x module. */
Mike Iselyca545f72007-01-20 00:37:11 -03002549 hdw->mpeg_ctrl_info = kzalloc(
Mike Iselyb30d2442006-06-25 20:05:01 -03002550 sizeof(*(hdw->mpeg_ctrl_info)) * MPEGDEF_COUNT, GFP_KERNEL);
2551 if (!hdw->mpeg_ctrl_info) goto fail;
Mike Iselyb30d2442006-06-25 20:05:01 -03002552 for (idx = 0; idx < MPEGDEF_COUNT; idx++) {
2553 cptr = hdw->controls + idx + CTRLDEF_COUNT;
2554 ciptr = &(hdw->mpeg_ctrl_info[idx].info);
2555 ciptr->desc = hdw->mpeg_ctrl_info[idx].desc;
2556 ciptr->name = mpeg_ids[idx].strid;
2557 ciptr->v4l_id = mpeg_ids[idx].id;
2558 ciptr->skip_init = !0;
2559 ciptr->get_value = ctrl_cx2341x_get;
2560 ciptr->get_v4lflags = ctrl_cx2341x_getv4lflags;
2561 ciptr->is_dirty = ctrl_cx2341x_is_dirty;
2562 if (!idx) ciptr->clear_dirty = ctrl_cx2341x_clear_dirty;
2563 qctrl.id = ciptr->v4l_id;
2564 cx2341x_ctrl_query(&hdw->enc_ctl_state,&qctrl);
2565 if (!(qctrl.flags & V4L2_CTRL_FLAG_READ_ONLY)) {
2566 ciptr->set_value = ctrl_cx2341x_set;
2567 }
2568 strncpy(hdw->mpeg_ctrl_info[idx].desc,qctrl.name,
2569 PVR2_CTLD_INFO_DESC_SIZE);
2570 hdw->mpeg_ctrl_info[idx].desc[PVR2_CTLD_INFO_DESC_SIZE-1] = 0;
2571 ciptr->default_value = qctrl.default_value;
2572 switch (qctrl.type) {
2573 default:
2574 case V4L2_CTRL_TYPE_INTEGER:
2575 ciptr->type = pvr2_ctl_int;
2576 ciptr->def.type_int.min_value = qctrl.minimum;
2577 ciptr->def.type_int.max_value = qctrl.maximum;
2578 break;
2579 case V4L2_CTRL_TYPE_BOOLEAN:
2580 ciptr->type = pvr2_ctl_bool;
2581 break;
2582 case V4L2_CTRL_TYPE_MENU:
2583 ciptr->type = pvr2_ctl_enum;
2584 ciptr->def.type_enum.value_names =
Hans Verkuile0e31cd2008-06-22 12:03:28 -03002585 cx2341x_ctrl_get_menu(&hdw->enc_ctl_state,
2586 ciptr->v4l_id);
Mike Iselyb30d2442006-06-25 20:05:01 -03002587 for (cnt1 = 0;
2588 ciptr->def.type_enum.value_names[cnt1] != NULL;
2589 cnt1++) { }
2590 ciptr->def.type_enum.count = cnt1;
2591 break;
2592 }
2593 cptr->info = ciptr;
2594 }
Mike Iselyd8554972006-06-26 20:58:46 -03002595
2596 // Initialize video standard enum dynamic control
2597 cptr = pvr2_hdw_get_ctrl_by_id(hdw,PVR2_CID_STDENUM);
2598 if (cptr) {
2599 memcpy(&hdw->std_info_enum,cptr->info,
2600 sizeof(hdw->std_info_enum));
2601 cptr->info = &hdw->std_info_enum;
2602
2603 }
2604 // Initialize control data regarding video standard masks
2605 valid_std_mask = pvr2_std_get_usable();
2606 for (idx = 0; idx < 32; idx++) {
2607 if (!(valid_std_mask & (1 << idx))) continue;
2608 cnt1 = pvr2_std_id_to_str(
2609 hdw->std_mask_names[idx],
2610 sizeof(hdw->std_mask_names[idx])-1,
2611 1 << idx);
2612 hdw->std_mask_names[idx][cnt1] = 0;
2613 }
2614 cptr = pvr2_hdw_get_ctrl_by_id(hdw,PVR2_CID_STDAVAIL);
2615 if (cptr) {
2616 memcpy(&hdw->std_info_avail,cptr->info,
2617 sizeof(hdw->std_info_avail));
2618 cptr->info = &hdw->std_info_avail;
2619 hdw->std_info_avail.def.type_bitmask.bit_names =
2620 hdw->std_mask_ptrs;
2621 hdw->std_info_avail.def.type_bitmask.valid_bits =
2622 valid_std_mask;
2623 }
2624 cptr = pvr2_hdw_get_ctrl_by_id(hdw,PVR2_CID_STDCUR);
2625 if (cptr) {
2626 memcpy(&hdw->std_info_cur,cptr->info,
2627 sizeof(hdw->std_info_cur));
2628 cptr->info = &hdw->std_info_cur;
2629 hdw->std_info_cur.def.type_bitmask.bit_names =
2630 hdw->std_mask_ptrs;
2631 hdw->std_info_avail.def.type_bitmask.valid_bits =
2632 valid_std_mask;
2633 }
2634
Mike Isely432907f2008-08-31 21:02:20 -03002635 hdw->cropcap_stale = !0;
Mike Iselyd8554972006-06-26 20:58:46 -03002636 hdw->eeprom_addr = -1;
2637 hdw->unit_number = -1;
Mike Isely80793842006-12-27 23:12:28 -03002638 hdw->v4l_minor_number_video = -1;
2639 hdw->v4l_minor_number_vbi = -1;
Mike Iselyfd5a75f2006-12-27 23:11:22 -03002640 hdw->v4l_minor_number_radio = -1;
Mike Iselyd8554972006-06-26 20:58:46 -03002641 hdw->ctl_write_buffer = kmalloc(PVR2_CTL_BUFFSIZE,GFP_KERNEL);
2642 if (!hdw->ctl_write_buffer) goto fail;
2643 hdw->ctl_read_buffer = kmalloc(PVR2_CTL_BUFFSIZE,GFP_KERNEL);
2644 if (!hdw->ctl_read_buffer) goto fail;
2645 hdw->ctl_write_urb = usb_alloc_urb(0,GFP_KERNEL);
2646 if (!hdw->ctl_write_urb) goto fail;
2647 hdw->ctl_read_urb = usb_alloc_urb(0,GFP_KERNEL);
2648 if (!hdw->ctl_read_urb) goto fail;
2649
Janne Grunau70ad6382009-04-01 08:46:50 -03002650 if (v4l2_device_register(&intf->dev, &hdw->v4l2_dev) != 0) {
Mike Iselyb72b7bf2009-03-06 23:20:31 -03002651 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
2652 "Error registering with v4l core, giving up");
2653 goto fail;
2654 }
Matthias Kaehlcke8df0c872007-04-28 20:00:18 -03002655 mutex_lock(&pvr2_unit_mtx); do {
Mike Iselyd8554972006-06-26 20:58:46 -03002656 for (idx = 0; idx < PVR_NUM; idx++) {
2657 if (unit_pointers[idx]) continue;
2658 hdw->unit_number = idx;
2659 unit_pointers[idx] = hdw;
2660 break;
2661 }
Matthias Kaehlcke8df0c872007-04-28 20:00:18 -03002662 } while (0); mutex_unlock(&pvr2_unit_mtx);
Mike Iselyd8554972006-06-26 20:58:46 -03002663
2664 cnt1 = 0;
2665 cnt2 = scnprintf(hdw->name+cnt1,sizeof(hdw->name)-cnt1,"pvrusb2");
2666 cnt1 += cnt2;
2667 if (hdw->unit_number >= 0) {
2668 cnt2 = scnprintf(hdw->name+cnt1,sizeof(hdw->name)-cnt1,"_%c",
2669 ('a' + hdw->unit_number));
2670 cnt1 += cnt2;
2671 }
2672 if (cnt1 >= sizeof(hdw->name)) cnt1 = sizeof(hdw->name)-1;
2673 hdw->name[cnt1] = 0;
2674
Mike Isely681c7392007-11-26 01:48:52 -03002675 hdw->workqueue = create_singlethread_workqueue(hdw->name);
2676 INIT_WORK(&hdw->workpoll,pvr2_hdw_worker_poll);
Mike Isely681c7392007-11-26 01:48:52 -03002677
Mike Iselyd8554972006-06-26 20:58:46 -03002678 pvr2_trace(PVR2_TRACE_INIT,"Driver unit number is %d, name is %s",
2679 hdw->unit_number,hdw->name);
2680
2681 hdw->tuner_type = -1;
2682 hdw->flag_ok = !0;
Mike Iselyd8554972006-06-26 20:58:46 -03002683
2684 hdw->usb_intf = intf;
Mike Iselyb72b7bf2009-03-06 23:20:31 -03002685 hdw->usb_dev = usb_dev;
Mike Iselyd8554972006-06-26 20:58:46 -03002686
Mike Isely87e34952009-01-23 01:20:24 -03002687 usb_make_path(hdw->usb_dev, hdw->bus_info, sizeof(hdw->bus_info));
Mike Isely31a18542007-04-08 01:11:47 -03002688
Mike Iselyd8554972006-06-26 20:58:46 -03002689 ifnum = hdw->usb_intf->cur_altsetting->desc.bInterfaceNumber;
2690 usb_set_interface(hdw->usb_dev,ifnum,0);
2691
2692 mutex_init(&hdw->ctl_lock_mutex);
2693 mutex_init(&hdw->big_lock_mutex);
2694
2695 return hdw;
2696 fail:
2697 if (hdw) {
Mike Isely681c7392007-11-26 01:48:52 -03002698 del_timer_sync(&hdw->quiescent_timer);
Mike Isely6e931372010-02-06 02:10:38 -03002699 del_timer_sync(&hdw->decoder_stabilization_timer);
Mike Iselyd913d632008-04-06 04:04:35 -03002700 del_timer_sync(&hdw->encoder_run_timer);
Mike Isely681c7392007-11-26 01:48:52 -03002701 del_timer_sync(&hdw->encoder_wait_timer);
2702 if (hdw->workqueue) {
2703 flush_workqueue(hdw->workqueue);
2704 destroy_workqueue(hdw->workqueue);
2705 hdw->workqueue = NULL;
2706 }
Mariusz Kozlowski5e55d2c2006-11-08 15:34:31 +01002707 usb_free_urb(hdw->ctl_read_urb);
2708 usb_free_urb(hdw->ctl_write_urb);
Mariusz Kozlowski22071a42007-01-07 10:33:39 -03002709 kfree(hdw->ctl_read_buffer);
2710 kfree(hdw->ctl_write_buffer);
2711 kfree(hdw->controls);
2712 kfree(hdw->mpeg_ctrl_info);
Mike Isely681c7392007-11-26 01:48:52 -03002713 kfree(hdw->std_defs);
2714 kfree(hdw->std_enum_names);
Mike Iselyd8554972006-06-26 20:58:46 -03002715 kfree(hdw);
2716 }
Mike Iselya0fd1cb2006-06-30 11:35:28 -03002717 return NULL;
Mike Iselyd8554972006-06-26 20:58:46 -03002718}
2719
2720
2721/* Remove _all_ associations between this driver and the underlying USB
2722 layer. */
Adrian Bunk07e337e2006-06-30 11:30:20 -03002723static void pvr2_hdw_remove_usb_stuff(struct pvr2_hdw *hdw)
Mike Iselyd8554972006-06-26 20:58:46 -03002724{
2725 if (hdw->flag_disconnected) return;
2726 pvr2_trace(PVR2_TRACE_INIT,"pvr2_hdw_remove_usb_stuff: hdw=%p",hdw);
2727 if (hdw->ctl_read_urb) {
2728 usb_kill_urb(hdw->ctl_read_urb);
2729 usb_free_urb(hdw->ctl_read_urb);
Mike Iselya0fd1cb2006-06-30 11:35:28 -03002730 hdw->ctl_read_urb = NULL;
Mike Iselyd8554972006-06-26 20:58:46 -03002731 }
2732 if (hdw->ctl_write_urb) {
2733 usb_kill_urb(hdw->ctl_write_urb);
2734 usb_free_urb(hdw->ctl_write_urb);
Mike Iselya0fd1cb2006-06-30 11:35:28 -03002735 hdw->ctl_write_urb = NULL;
Mike Iselyd8554972006-06-26 20:58:46 -03002736 }
2737 if (hdw->ctl_read_buffer) {
2738 kfree(hdw->ctl_read_buffer);
Mike Iselya0fd1cb2006-06-30 11:35:28 -03002739 hdw->ctl_read_buffer = NULL;
Mike Iselyd8554972006-06-26 20:58:46 -03002740 }
2741 if (hdw->ctl_write_buffer) {
2742 kfree(hdw->ctl_write_buffer);
Mike Iselya0fd1cb2006-06-30 11:35:28 -03002743 hdw->ctl_write_buffer = NULL;
Mike Iselyd8554972006-06-26 20:58:46 -03002744 }
Mike Iselyd8554972006-06-26 20:58:46 -03002745 hdw->flag_disconnected = !0;
Mike Iselyb72b7bf2009-03-06 23:20:31 -03002746 /* If we don't do this, then there will be a dangling struct device
2747 reference to our disappearing device persisting inside the V4L
2748 core... */
Mike Iselydc070bc2009-03-25 00:30:45 -03002749 v4l2_device_disconnect(&hdw->v4l2_dev);
Mike Iselya0fd1cb2006-06-30 11:35:28 -03002750 hdw->usb_dev = NULL;
2751 hdw->usb_intf = NULL;
Mike Isely681c7392007-11-26 01:48:52 -03002752 pvr2_hdw_render_useless(hdw);
Mike Iselyd8554972006-06-26 20:58:46 -03002753}
2754
2755
2756/* Destroy hardware interaction structure */
2757void pvr2_hdw_destroy(struct pvr2_hdw *hdw)
2758{
Mike Isely401c27c2007-09-08 22:11:46 -03002759 if (!hdw) return;
Mike Iselyd8554972006-06-26 20:58:46 -03002760 pvr2_trace(PVR2_TRACE_INIT,"pvr2_hdw_destroy: hdw=%p",hdw);
Mike Isely681c7392007-11-26 01:48:52 -03002761 if (hdw->workqueue) {
2762 flush_workqueue(hdw->workqueue);
2763 destroy_workqueue(hdw->workqueue);
2764 hdw->workqueue = NULL;
2765 }
Mike Isely8f591002008-04-22 14:45:45 -03002766 del_timer_sync(&hdw->quiescent_timer);
Mike Isely6e931372010-02-06 02:10:38 -03002767 del_timer_sync(&hdw->decoder_stabilization_timer);
Mike Iselyd913d632008-04-06 04:04:35 -03002768 del_timer_sync(&hdw->encoder_run_timer);
Mike Isely8f591002008-04-22 14:45:45 -03002769 del_timer_sync(&hdw->encoder_wait_timer);
Mike Iselyd8554972006-06-26 20:58:46 -03002770 if (hdw->fw_buffer) {
2771 kfree(hdw->fw_buffer);
Mike Iselya0fd1cb2006-06-30 11:35:28 -03002772 hdw->fw_buffer = NULL;
Mike Iselyd8554972006-06-26 20:58:46 -03002773 }
2774 if (hdw->vid_stream) {
2775 pvr2_stream_destroy(hdw->vid_stream);
Mike Iselya0fd1cb2006-06-30 11:35:28 -03002776 hdw->vid_stream = NULL;
Mike Iselyd8554972006-06-26 20:58:46 -03002777 }
Mike Iselyd8554972006-06-26 20:58:46 -03002778 pvr2_i2c_core_done(hdw);
Mike Iselyb72b7bf2009-03-06 23:20:31 -03002779 v4l2_device_unregister(&hdw->v4l2_dev);
Mike Iselyd8554972006-06-26 20:58:46 -03002780 pvr2_hdw_remove_usb_stuff(hdw);
Matthias Kaehlcke8df0c872007-04-28 20:00:18 -03002781 mutex_lock(&pvr2_unit_mtx); do {
Mike Iselyd8554972006-06-26 20:58:46 -03002782 if ((hdw->unit_number >= 0) &&
2783 (hdw->unit_number < PVR_NUM) &&
2784 (unit_pointers[hdw->unit_number] == hdw)) {
Mike Iselya0fd1cb2006-06-30 11:35:28 -03002785 unit_pointers[hdw->unit_number] = NULL;
Mike Iselyd8554972006-06-26 20:58:46 -03002786 }
Matthias Kaehlcke8df0c872007-04-28 20:00:18 -03002787 } while (0); mutex_unlock(&pvr2_unit_mtx);
Mariusz Kozlowski22071a42007-01-07 10:33:39 -03002788 kfree(hdw->controls);
2789 kfree(hdw->mpeg_ctrl_info);
2790 kfree(hdw->std_defs);
2791 kfree(hdw->std_enum_names);
Mike Iselyd8554972006-06-26 20:58:46 -03002792 kfree(hdw);
2793}
2794
2795
Mike Iselyd8554972006-06-26 20:58:46 -03002796int pvr2_hdw_dev_ok(struct pvr2_hdw *hdw)
2797{
2798 return (hdw && hdw->flag_ok);
2799}
2800
2801
2802/* Called when hardware has been unplugged */
2803void pvr2_hdw_disconnect(struct pvr2_hdw *hdw)
2804{
2805 pvr2_trace(PVR2_TRACE_INIT,"pvr2_hdw_disconnect(hdw=%p)",hdw);
2806 LOCK_TAKE(hdw->big_lock);
2807 LOCK_TAKE(hdw->ctl_lock);
2808 pvr2_hdw_remove_usb_stuff(hdw);
2809 LOCK_GIVE(hdw->ctl_lock);
2810 LOCK_GIVE(hdw->big_lock);
2811}
2812
2813
2814// Attempt to autoselect an appropriate value for std_enum_cur given
2815// whatever is currently in std_mask_cur
Adrian Bunk07e337e2006-06-30 11:30:20 -03002816static void pvr2_hdw_internal_find_stdenum(struct pvr2_hdw *hdw)
Mike Iselyd8554972006-06-26 20:58:46 -03002817{
2818 unsigned int idx;
2819 for (idx = 1; idx < hdw->std_enum_cnt; idx++) {
2820 if (hdw->std_defs[idx-1].id == hdw->std_mask_cur) {
2821 hdw->std_enum_cur = idx;
2822 return;
2823 }
2824 }
2825 hdw->std_enum_cur = 0;
2826}
2827
2828
2829// Calculate correct set of enumerated standards based on currently known
2830// set of available standards bits.
Adrian Bunk07e337e2006-06-30 11:30:20 -03002831static void pvr2_hdw_internal_set_std_avail(struct pvr2_hdw *hdw)
Mike Iselyd8554972006-06-26 20:58:46 -03002832{
2833 struct v4l2_standard *newstd;
2834 unsigned int std_cnt;
2835 unsigned int idx;
2836
2837 newstd = pvr2_std_create_enum(&std_cnt,hdw->std_mask_avail);
2838
2839 if (hdw->std_defs) {
2840 kfree(hdw->std_defs);
Mike Iselya0fd1cb2006-06-30 11:35:28 -03002841 hdw->std_defs = NULL;
Mike Iselyd8554972006-06-26 20:58:46 -03002842 }
2843 hdw->std_enum_cnt = 0;
2844 if (hdw->std_enum_names) {
2845 kfree(hdw->std_enum_names);
Mike Iselya0fd1cb2006-06-30 11:35:28 -03002846 hdw->std_enum_names = NULL;
Mike Iselyd8554972006-06-26 20:58:46 -03002847 }
2848
2849 if (!std_cnt) {
2850 pvr2_trace(
2851 PVR2_TRACE_ERROR_LEGS,
2852 "WARNING: Failed to identify any viable standards");
2853 }
2854 hdw->std_enum_names = kmalloc(sizeof(char *)*(std_cnt+1),GFP_KERNEL);
2855 hdw->std_enum_names[0] = "none";
2856 for (idx = 0; idx < std_cnt; idx++) {
2857 hdw->std_enum_names[idx+1] =
2858 newstd[idx].name;
2859 }
2860 // Set up the dynamic control for this standard
2861 hdw->std_info_enum.def.type_enum.value_names = hdw->std_enum_names;
2862 hdw->std_info_enum.def.type_enum.count = std_cnt+1;
2863 hdw->std_defs = newstd;
2864 hdw->std_enum_cnt = std_cnt+1;
2865 hdw->std_enum_cur = 0;
2866 hdw->std_info_cur.def.type_bitmask.valid_bits = hdw->std_mask_avail;
2867}
2868
2869
2870int pvr2_hdw_get_stdenum_value(struct pvr2_hdw *hdw,
2871 struct v4l2_standard *std,
2872 unsigned int idx)
2873{
2874 int ret = -EINVAL;
2875 if (!idx) return ret;
2876 LOCK_TAKE(hdw->big_lock); do {
2877 if (idx >= hdw->std_enum_cnt) break;
2878 idx--;
2879 memcpy(std,hdw->std_defs+idx,sizeof(*std));
2880 ret = 0;
2881 } while (0); LOCK_GIVE(hdw->big_lock);
2882 return ret;
2883}
2884
2885
2886/* Get the number of defined controls */
2887unsigned int pvr2_hdw_get_ctrl_count(struct pvr2_hdw *hdw)
2888{
Mike Iselyc05c0462006-06-25 20:04:25 -03002889 return hdw->control_cnt;
Mike Iselyd8554972006-06-26 20:58:46 -03002890}
2891
2892
2893/* Retrieve a control handle given its index (0..count-1) */
2894struct pvr2_ctrl *pvr2_hdw_get_ctrl_by_index(struct pvr2_hdw *hdw,
2895 unsigned int idx)
2896{
Mike Iselya0fd1cb2006-06-30 11:35:28 -03002897 if (idx >= hdw->control_cnt) return NULL;
Mike Iselyd8554972006-06-26 20:58:46 -03002898 return hdw->controls + idx;
2899}
2900
2901
2902/* Retrieve a control handle given its index (0..count-1) */
2903struct pvr2_ctrl *pvr2_hdw_get_ctrl_by_id(struct pvr2_hdw *hdw,
2904 unsigned int ctl_id)
2905{
2906 struct pvr2_ctrl *cptr;
2907 unsigned int idx;
2908 int i;
2909
2910 /* This could be made a lot more efficient, but for now... */
Mike Iselyc05c0462006-06-25 20:04:25 -03002911 for (idx = 0; idx < hdw->control_cnt; idx++) {
Mike Iselyd8554972006-06-26 20:58:46 -03002912 cptr = hdw->controls + idx;
2913 i = cptr->info->internal_id;
2914 if (i && (i == ctl_id)) return cptr;
2915 }
Mike Iselya0fd1cb2006-06-30 11:35:28 -03002916 return NULL;
Mike Iselyd8554972006-06-26 20:58:46 -03002917}
2918
2919
Mike Iselya761f432006-06-25 20:04:44 -03002920/* Given a V4L ID, retrieve the control structure associated with it. */
Mike Iselyd8554972006-06-26 20:58:46 -03002921struct pvr2_ctrl *pvr2_hdw_get_ctrl_v4l(struct pvr2_hdw *hdw,unsigned int ctl_id)
2922{
2923 struct pvr2_ctrl *cptr;
2924 unsigned int idx;
2925 int i;
2926
2927 /* This could be made a lot more efficient, but for now... */
Mike Iselyc05c0462006-06-25 20:04:25 -03002928 for (idx = 0; idx < hdw->control_cnt; idx++) {
Mike Iselyd8554972006-06-26 20:58:46 -03002929 cptr = hdw->controls + idx;
2930 i = cptr->info->v4l_id;
2931 if (i && (i == ctl_id)) return cptr;
2932 }
Mike Iselya0fd1cb2006-06-30 11:35:28 -03002933 return NULL;
Mike Iselyd8554972006-06-26 20:58:46 -03002934}
2935
2936
Mike Iselya761f432006-06-25 20:04:44 -03002937/* Given a V4L ID for its immediate predecessor, retrieve the control
2938 structure associated with it. */
2939struct pvr2_ctrl *pvr2_hdw_get_ctrl_nextv4l(struct pvr2_hdw *hdw,
2940 unsigned int ctl_id)
2941{
2942 struct pvr2_ctrl *cptr,*cp2;
2943 unsigned int idx;
2944 int i;
2945
2946 /* This could be made a lot more efficient, but for now... */
Mike Iselya0fd1cb2006-06-30 11:35:28 -03002947 cp2 = NULL;
Mike Iselya761f432006-06-25 20:04:44 -03002948 for (idx = 0; idx < hdw->control_cnt; idx++) {
2949 cptr = hdw->controls + idx;
2950 i = cptr->info->v4l_id;
2951 if (!i) continue;
2952 if (i <= ctl_id) continue;
2953 if (cp2 && (cp2->info->v4l_id < i)) continue;
2954 cp2 = cptr;
2955 }
2956 return cp2;
Mike Iselya0fd1cb2006-06-30 11:35:28 -03002957 return NULL;
Mike Iselya761f432006-06-25 20:04:44 -03002958}
2959
2960
Mike Iselyd8554972006-06-26 20:58:46 -03002961static const char *get_ctrl_typename(enum pvr2_ctl_type tp)
2962{
2963 switch (tp) {
2964 case pvr2_ctl_int: return "integer";
2965 case pvr2_ctl_enum: return "enum";
Mike Isely33213962006-06-25 20:04:40 -03002966 case pvr2_ctl_bool: return "boolean";
Mike Iselyd8554972006-06-26 20:58:46 -03002967 case pvr2_ctl_bitmask: return "bitmask";
2968 }
2969 return "";
2970}
2971
2972
Mike Isely2641df32009-03-07 00:13:25 -03002973static void pvr2_subdev_set_control(struct pvr2_hdw *hdw, int id,
2974 const char *name, int val)
2975{
2976 struct v4l2_control ctrl;
2977 pvr2_trace(PVR2_TRACE_CHIPS, "subdev v4l2 %s=%d", name, val);
2978 memset(&ctrl, 0, sizeof(ctrl));
2979 ctrl.id = id;
2980 ctrl.value = val;
2981 v4l2_device_call_all(&hdw->v4l2_dev, 0, core, s_ctrl, &ctrl);
2982}
2983
2984#define PVR2_SUBDEV_SET_CONTROL(hdw, id, lab) \
Mike Isely27764722009-03-07 01:57:25 -03002985 if ((hdw)->lab##_dirty || (hdw)->force_dirty) { \
Mike Isely2641df32009-03-07 00:13:25 -03002986 pvr2_subdev_set_control(hdw, id, #lab, (hdw)->lab##_val); \
2987 }
2988
Mike Isely5ceaad12009-03-07 00:01:20 -03002989/* Execute whatever commands are required to update the state of all the
Mike Isely2641df32009-03-07 00:13:25 -03002990 sub-devices so that they match our current control values. */
Mike Isely5ceaad12009-03-07 00:01:20 -03002991static void pvr2_subdev_update(struct pvr2_hdw *hdw)
2992{
Mike Iselyedb9dcb2009-03-07 00:37:10 -03002993 struct v4l2_subdev *sd;
2994 unsigned int id;
2995 pvr2_subdev_update_func fp;
2996
Mike Isely75212a02009-03-07 01:48:42 -03002997 pvr2_trace(PVR2_TRACE_CHIPS, "subdev update...");
2998
Mike Isely27764722009-03-07 01:57:25 -03002999 if (hdw->tuner_updated || hdw->force_dirty) {
Mike Isely75212a02009-03-07 01:48:42 -03003000 struct tuner_setup setup;
3001 pvr2_trace(PVR2_TRACE_CHIPS, "subdev tuner set_type(%d)",
3002 hdw->tuner_type);
3003 if (((int)(hdw->tuner_type)) >= 0) {
Mike Iselyfcd62cf2009-04-01 01:55:26 -03003004 memset(&setup, 0, sizeof(setup));
Mike Isely75212a02009-03-07 01:48:42 -03003005 setup.addr = ADDR_UNSET;
3006 setup.type = hdw->tuner_type;
3007 setup.mode_mask = T_RADIO | T_ANALOG_TV;
3008 v4l2_device_call_all(&hdw->v4l2_dev, 0,
3009 tuner, s_type_addr, &setup);
3010 }
3011 }
3012
Mike Isely27764722009-03-07 01:57:25 -03003013 if (hdw->input_dirty || hdw->std_dirty || hdw->force_dirty) {
Mike Iselyb4818802009-03-07 01:46:17 -03003014 pvr2_trace(PVR2_TRACE_CHIPS, "subdev v4l2 set_standard");
Mike Isely2641df32009-03-07 00:13:25 -03003015 if (hdw->input_val == PVR2_CVAL_INPUT_RADIO) {
3016 v4l2_device_call_all(&hdw->v4l2_dev, 0,
3017 tuner, s_radio);
3018 } else {
3019 v4l2_std_id vs;
3020 vs = hdw->std_mask_cur;
3021 v4l2_device_call_all(&hdw->v4l2_dev, 0,
Hans Verkuilf41737e2009-04-01 03:52:39 -03003022 core, s_std, vs);
Mike Iselya6862da2009-06-20 14:50:14 -03003023 pvr2_hdw_cx25840_vbi_hack(hdw);
Mike Isely2641df32009-03-07 00:13:25 -03003024 }
3025 hdw->tuner_signal_stale = !0;
3026 hdw->cropcap_stale = !0;
3027 }
3028
3029 PVR2_SUBDEV_SET_CONTROL(hdw, V4L2_CID_BRIGHTNESS, brightness);
3030 PVR2_SUBDEV_SET_CONTROL(hdw, V4L2_CID_CONTRAST, contrast);
3031 PVR2_SUBDEV_SET_CONTROL(hdw, V4L2_CID_SATURATION, saturation);
3032 PVR2_SUBDEV_SET_CONTROL(hdw, V4L2_CID_HUE, hue);
3033 PVR2_SUBDEV_SET_CONTROL(hdw, V4L2_CID_AUDIO_MUTE, mute);
3034 PVR2_SUBDEV_SET_CONTROL(hdw, V4L2_CID_AUDIO_VOLUME, volume);
3035 PVR2_SUBDEV_SET_CONTROL(hdw, V4L2_CID_AUDIO_BALANCE, balance);
3036 PVR2_SUBDEV_SET_CONTROL(hdw, V4L2_CID_AUDIO_BASS, bass);
3037 PVR2_SUBDEV_SET_CONTROL(hdw, V4L2_CID_AUDIO_TREBLE, treble);
3038
Mike Isely27764722009-03-07 01:57:25 -03003039 if (hdw->input_dirty || hdw->audiomode_dirty || hdw->force_dirty) {
Mike Isely2641df32009-03-07 00:13:25 -03003040 struct v4l2_tuner vt;
3041 memset(&vt, 0, sizeof(vt));
3042 vt.audmode = hdw->audiomode_val;
3043 v4l2_device_call_all(&hdw->v4l2_dev, 0, tuner, s_tuner, &vt);
3044 }
3045
Mike Isely27764722009-03-07 01:57:25 -03003046 if (hdw->freqDirty || hdw->force_dirty) {
Mike Isely2641df32009-03-07 00:13:25 -03003047 unsigned long fv;
3048 struct v4l2_frequency freq;
3049 fv = pvr2_hdw_get_cur_freq(hdw);
3050 pvr2_trace(PVR2_TRACE_CHIPS, "subdev v4l2 set_freq(%lu)", fv);
3051 if (hdw->tuner_signal_stale) pvr2_hdw_status_poll(hdw);
3052 memset(&freq, 0, sizeof(freq));
3053 if (hdw->tuner_signal_info.capability & V4L2_TUNER_CAP_LOW) {
3054 /* ((fv * 1000) / 62500) */
3055 freq.frequency = (fv * 2) / 125;
3056 } else {
3057 freq.frequency = fv / 62500;
3058 }
3059 /* tuner-core currently doesn't seem to care about this, but
3060 let's set it anyway for completeness. */
3061 if (hdw->input_val == PVR2_CVAL_INPUT_RADIO) {
3062 freq.type = V4L2_TUNER_RADIO;
3063 } else {
3064 freq.type = V4L2_TUNER_ANALOG_TV;
3065 }
3066 freq.tuner = 0;
3067 v4l2_device_call_all(&hdw->v4l2_dev, 0, tuner,
3068 s_frequency, &freq);
3069 }
3070
Mike Isely27764722009-03-07 01:57:25 -03003071 if (hdw->res_hor_dirty || hdw->res_ver_dirty || hdw->force_dirty) {
Hans Verkuilfa190ee2010-05-08 17:16:18 -03003072 struct v4l2_mbus_framefmt fmt;
Mike Isely2641df32009-03-07 00:13:25 -03003073 memset(&fmt, 0, sizeof(fmt));
Hans Verkuilfa190ee2010-05-08 17:16:18 -03003074 fmt.width = hdw->res_hor_val;
3075 fmt.height = hdw->res_ver_val;
3076 fmt.code = V4L2_MBUS_FMT_FIXED;
Mike Isely7dfdf1e2009-03-07 02:11:12 -03003077 pvr2_trace(PVR2_TRACE_CHIPS, "subdev v4l2 set_size(%dx%d)",
Hans Verkuilfa190ee2010-05-08 17:16:18 -03003078 fmt.width, fmt.height);
3079 v4l2_device_call_all(&hdw->v4l2_dev, 0, video, s_mbus_fmt, &fmt);
Mike Isely2641df32009-03-07 00:13:25 -03003080 }
3081
Mike Isely27764722009-03-07 01:57:25 -03003082 if (hdw->srate_dirty || hdw->force_dirty) {
Mike Isely01c59df2009-03-07 00:48:09 -03003083 u32 val;
3084 pvr2_trace(PVR2_TRACE_CHIPS, "subdev v4l2 set_audio %d",
3085 hdw->srate_val);
3086 switch (hdw->srate_val) {
3087 default:
3088 case V4L2_MPEG_AUDIO_SAMPLING_FREQ_48000:
3089 val = 48000;
3090 break;
3091 case V4L2_MPEG_AUDIO_SAMPLING_FREQ_44100:
3092 val = 44100;
3093 break;
3094 case V4L2_MPEG_AUDIO_SAMPLING_FREQ_32000:
3095 val = 32000;
3096 break;
3097 }
3098 v4l2_device_call_all(&hdw->v4l2_dev, 0,
3099 audio, s_clock_freq, val);
3100 }
3101
Mike Isely2641df32009-03-07 00:13:25 -03003102 /* Unable to set crop parameters; there is apparently no equivalent
3103 for VIDIOC_S_CROP */
3104
Mike Iselyedb9dcb2009-03-07 00:37:10 -03003105 v4l2_device_for_each_subdev(sd, &hdw->v4l2_dev) {
3106 id = sd->grp_id;
3107 if (id >= ARRAY_SIZE(pvr2_module_update_functions)) continue;
3108 fp = pvr2_module_update_functions[id];
3109 if (!fp) continue;
3110 (*fp)(hdw, sd);
3111 }
Mike Isely2641df32009-03-07 00:13:25 -03003112
Mike Isely27764722009-03-07 01:57:25 -03003113 if (hdw->tuner_signal_stale || hdw->cropcap_stale) {
Mike Isely2641df32009-03-07 00:13:25 -03003114 pvr2_hdw_status_poll(hdw);
3115 }
Mike Isely5ceaad12009-03-07 00:01:20 -03003116}
3117
3118
Mike Isely681c7392007-11-26 01:48:52 -03003119/* Figure out if we need to commit control changes. If so, mark internal
3120 state flags to indicate this fact and return true. Otherwise do nothing
3121 else and return false. */
3122static int pvr2_hdw_commit_setup(struct pvr2_hdw *hdw)
Mike Iselyd8554972006-06-26 20:58:46 -03003123{
Mike Iselyd8554972006-06-26 20:58:46 -03003124 unsigned int idx;
3125 struct pvr2_ctrl *cptr;
3126 int value;
Mike Isely27764722009-03-07 01:57:25 -03003127 int commit_flag = hdw->force_dirty;
Mike Iselyd8554972006-06-26 20:58:46 -03003128 char buf[100];
3129 unsigned int bcnt,ccnt;
3130
Mike Iselyc05c0462006-06-25 20:04:25 -03003131 for (idx = 0; idx < hdw->control_cnt; idx++) {
Mike Iselyd8554972006-06-26 20:58:46 -03003132 cptr = hdw->controls + idx;
Al Viro5fa12472008-03-29 03:07:38 +00003133 if (!cptr->info->is_dirty) continue;
Mike Iselyd8554972006-06-26 20:58:46 -03003134 if (!cptr->info->is_dirty(cptr)) continue;
Mike Iselyfe23a282007-01-20 00:10:55 -03003135 commit_flag = !0;
Mike Iselyd8554972006-06-26 20:58:46 -03003136
Mike Iselyfe23a282007-01-20 00:10:55 -03003137 if (!(pvrusb2_debug & PVR2_TRACE_CTL)) continue;
Mike Iselyd8554972006-06-26 20:58:46 -03003138 bcnt = scnprintf(buf,sizeof(buf),"\"%s\" <-- ",
3139 cptr->info->name);
3140 value = 0;
3141 cptr->info->get_value(cptr,&value);
3142 pvr2_ctrl_value_to_sym_internal(cptr,~0,value,
3143 buf+bcnt,
3144 sizeof(buf)-bcnt,&ccnt);
3145 bcnt += ccnt;
3146 bcnt += scnprintf(buf+bcnt,sizeof(buf)-bcnt," <%s>",
3147 get_ctrl_typename(cptr->info->type));
3148 pvr2_trace(PVR2_TRACE_CTL,
3149 "/*--TRACE_COMMIT--*/ %.*s",
3150 bcnt,buf);
3151 }
3152
3153 if (!commit_flag) {
3154 /* Nothing has changed */
3155 return 0;
3156 }
3157
Mike Isely681c7392007-11-26 01:48:52 -03003158 hdw->state_pipeline_config = 0;
3159 trace_stbit("state_pipeline_config",hdw->state_pipeline_config);
3160 pvr2_hdw_state_sched(hdw);
3161
3162 return !0;
3163}
3164
3165
3166/* Perform all operations needed to commit all control changes. This must
3167 be performed in synchronization with the pipeline state and is thus
3168 expected to be called as part of the driver's worker thread. Return
3169 true if commit successful, otherwise return false to indicate that
3170 commit isn't possible at this time. */
3171static int pvr2_hdw_commit_execute(struct pvr2_hdw *hdw)
3172{
3173 unsigned int idx;
3174 struct pvr2_ctrl *cptr;
3175 int disruptive_change;
3176
Mike Iselyab062fe2008-06-30 03:32:35 -03003177 /* Handle some required side effects when the video standard is
3178 changed.... */
Mike Iselyd8554972006-06-26 20:58:46 -03003179 if (hdw->std_dirty) {
Mike Iselyd8554972006-06-26 20:58:46 -03003180 int nvres;
Mike Isely00528d92008-06-30 03:35:52 -03003181 int gop_size;
Mike Iselyd8554972006-06-26 20:58:46 -03003182 if (hdw->std_mask_cur & V4L2_STD_525_60) {
3183 nvres = 480;
Mike Isely00528d92008-06-30 03:35:52 -03003184 gop_size = 15;
Mike Iselyd8554972006-06-26 20:58:46 -03003185 } else {
3186 nvres = 576;
Mike Isely00528d92008-06-30 03:35:52 -03003187 gop_size = 12;
Mike Iselyd8554972006-06-26 20:58:46 -03003188 }
Mike Isely00528d92008-06-30 03:35:52 -03003189 /* Rewrite the vertical resolution to be appropriate to the
3190 video standard that has been selected. */
Mike Iselyd8554972006-06-26 20:58:46 -03003191 if (nvres != hdw->res_ver_val) {
3192 hdw->res_ver_val = nvres;
3193 hdw->res_ver_dirty = !0;
3194 }
Mike Isely00528d92008-06-30 03:35:52 -03003195 /* Rewrite the GOP size to be appropriate to the video
3196 standard that has been selected. */
3197 if (gop_size != hdw->enc_ctl_state.video_gop_size) {
3198 struct v4l2_ext_controls cs;
3199 struct v4l2_ext_control c1;
3200 memset(&cs, 0, sizeof(cs));
3201 memset(&c1, 0, sizeof(c1));
3202 cs.controls = &c1;
3203 cs.count = 1;
3204 c1.id = V4L2_CID_MPEG_VIDEO_GOP_SIZE;
3205 c1.value = gop_size;
3206 cx2341x_ext_ctrls(&hdw->enc_ctl_state, 0, &cs,
3207 VIDIOC_S_EXT_CTRLS);
3208 }
Mike Iselyd8554972006-06-26 20:58:46 -03003209 }
3210
Mike Isely38d9a2c2008-03-28 05:30:48 -03003211 if (hdw->input_dirty && hdw->state_pathway_ok &&
Mike Isely62433e32008-04-22 14:45:40 -03003212 (((hdw->input_val == PVR2_CVAL_INPUT_DTV) ?
3213 PVR2_PATHWAY_DIGITAL : PVR2_PATHWAY_ANALOG) !=
3214 hdw->pathway_state)) {
3215 /* Change of mode being asked for... */
3216 hdw->state_pathway_ok = 0;
Mike Iselye9db1ff2008-04-22 14:45:41 -03003217 trace_stbit("state_pathway_ok",hdw->state_pathway_ok);
Mike Isely62433e32008-04-22 14:45:40 -03003218 }
3219 if (!hdw->state_pathway_ok) {
3220 /* Can't commit anything until pathway is ok. */
3221 return 0;
3222 }
vdb128@picaros.orge784bfb2008-08-30 18:26:39 -03003223 /* The broadcast decoder can only scale down, so if
3224 * res_*_dirty && crop window < output format ==> enlarge crop.
3225 *
3226 * The mpeg encoder receives fields of res_hor_val dots and
3227 * res_ver_val halflines. Limits: hor<=720, ver<=576.
3228 */
3229 if (hdw->res_hor_dirty && hdw->cropw_val < hdw->res_hor_val) {
3230 hdw->cropw_val = hdw->res_hor_val;
3231 hdw->cropw_dirty = !0;
3232 } else if (hdw->cropw_dirty) {
3233 hdw->res_hor_dirty = !0; /* must rescale */
3234 hdw->res_hor_val = min(720, hdw->cropw_val);
3235 }
3236 if (hdw->res_ver_dirty && hdw->croph_val < hdw->res_ver_val) {
3237 hdw->croph_val = hdw->res_ver_val;
3238 hdw->croph_dirty = !0;
3239 } else if (hdw->croph_dirty) {
3240 int nvres = hdw->std_mask_cur & V4L2_STD_525_60 ? 480 : 576;
3241 hdw->res_ver_dirty = !0;
3242 hdw->res_ver_val = min(nvres, hdw->croph_val);
3243 }
3244
Mike Isely681c7392007-11-26 01:48:52 -03003245 /* If any of the below has changed, then we can't do the update
3246 while the pipeline is running. Pipeline must be paused first
3247 and decoder -> encoder connection be made quiescent before we
3248 can proceed. */
3249 disruptive_change =
3250 (hdw->std_dirty ||
3251 hdw->enc_unsafe_stale ||
3252 hdw->srate_dirty ||
3253 hdw->res_ver_dirty ||
3254 hdw->res_hor_dirty ||
Mike Isely755879c2008-08-31 20:50:59 -03003255 hdw->cropw_dirty ||
3256 hdw->croph_dirty ||
Mike Isely681c7392007-11-26 01:48:52 -03003257 hdw->input_dirty ||
3258 (hdw->active_stream_type != hdw->desired_stream_type));
3259 if (disruptive_change && !hdw->state_pipeline_idle) {
3260 /* Pipeline is not idle; we can't proceed. Arrange to
3261 cause pipeline to stop so that we can try this again
3262 later.... */
3263 hdw->state_pipeline_pause = !0;
3264 return 0;
Mike Iselyd8554972006-06-26 20:58:46 -03003265 }
3266
Mike Iselyb30d2442006-06-25 20:05:01 -03003267 if (hdw->srate_dirty) {
3268 /* Write new sample rate into control structure since
3269 * the master copy is stale. We must track srate
3270 * separate from the mpeg control structure because
3271 * other logic also uses this value. */
3272 struct v4l2_ext_controls cs;
3273 struct v4l2_ext_control c1;
3274 memset(&cs,0,sizeof(cs));
3275 memset(&c1,0,sizeof(c1));
3276 cs.controls = &c1;
3277 cs.count = 1;
3278 c1.id = V4L2_CID_MPEG_AUDIO_SAMPLING_FREQ;
3279 c1.value = hdw->srate_val;
Hans Verkuil01f1e442007-08-21 18:32:42 -03003280 cx2341x_ext_ctrls(&hdw->enc_ctl_state, 0, &cs,VIDIOC_S_EXT_CTRLS);
Mike Iselyb30d2442006-06-25 20:05:01 -03003281 }
Mike Iselyc05c0462006-06-25 20:04:25 -03003282
Mike Isely681c7392007-11-26 01:48:52 -03003283 if (hdw->active_stream_type != hdw->desired_stream_type) {
3284 /* Handle any side effects of stream config here */
3285 hdw->active_stream_type = hdw->desired_stream_type;
3286 }
3287
Mike Isely1df59f02008-04-21 03:50:39 -03003288 if (hdw->hdw_desc->signal_routing_scheme ==
3289 PVR2_ROUTING_SCHEME_GOTVIEW) {
3290 u32 b;
3291 /* Handle GOTVIEW audio switching */
3292 pvr2_hdw_gpio_get_out(hdw,&b);
3293 if (hdw->input_val == PVR2_CVAL_INPUT_RADIO) {
3294 /* Set GPIO 11 */
3295 pvr2_hdw_gpio_chg_out(hdw,(1 << 11),~0);
3296 } else {
3297 /* Clear GPIO 11 */
3298 pvr2_hdw_gpio_chg_out(hdw,(1 << 11),0);
3299 }
3300 }
3301
Mike Iselye68a6192009-03-07 01:45:10 -03003302 /* Check and update state for all sub-devices. */
3303 pvr2_subdev_update(hdw);
3304
Mike Isely75212a02009-03-07 01:48:42 -03003305 hdw->tuner_updated = 0;
Mike Isely27764722009-03-07 01:57:25 -03003306 hdw->force_dirty = 0;
Mike Isely5ceaad12009-03-07 00:01:20 -03003307 for (idx = 0; idx < hdw->control_cnt; idx++) {
3308 cptr = hdw->controls + idx;
3309 if (!cptr->info->clear_dirty) continue;
3310 cptr->info->clear_dirty(cptr);
3311 }
3312
Mike Isely62433e32008-04-22 14:45:40 -03003313 if ((hdw->pathway_state == PVR2_PATHWAY_ANALOG) &&
3314 hdw->state_encoder_run) {
3315 /* If encoder isn't running or it can't be touched, then
3316 this will get worked out later when we start the
3317 encoder. */
Mike Isely681c7392007-11-26 01:48:52 -03003318 if (pvr2_encoder_adjust(hdw) < 0) return !0;
3319 }
Mike Iselyd8554972006-06-26 20:58:46 -03003320
Mike Isely681c7392007-11-26 01:48:52 -03003321 hdw->state_pipeline_config = !0;
Mike Isely432907f2008-08-31 21:02:20 -03003322 /* Hardware state may have changed in a way to cause the cropping
3323 capabilities to have changed. So mark it stale, which will
3324 cause a later re-fetch. */
Mike Isely681c7392007-11-26 01:48:52 -03003325 trace_stbit("state_pipeline_config",hdw->state_pipeline_config);
3326 return !0;
Mike Iselyd8554972006-06-26 20:58:46 -03003327}
3328
3329
3330int pvr2_hdw_commit_ctl(struct pvr2_hdw *hdw)
3331{
Mike Isely681c7392007-11-26 01:48:52 -03003332 int fl;
3333 LOCK_TAKE(hdw->big_lock);
3334 fl = pvr2_hdw_commit_setup(hdw);
3335 LOCK_GIVE(hdw->big_lock);
3336 if (!fl) return 0;
3337 return pvr2_hdw_wait(hdw,0);
Mike Iselyd8554972006-06-26 20:58:46 -03003338}
3339
3340
Mike Isely681c7392007-11-26 01:48:52 -03003341static void pvr2_hdw_worker_poll(struct work_struct *work)
Mike Iselyd8554972006-06-26 20:58:46 -03003342{
Mike Isely681c7392007-11-26 01:48:52 -03003343 int fl = 0;
3344 struct pvr2_hdw *hdw = container_of(work,struct pvr2_hdw,workpoll);
Mike Iselyd8554972006-06-26 20:58:46 -03003345 LOCK_TAKE(hdw->big_lock); do {
Mike Isely681c7392007-11-26 01:48:52 -03003346 fl = pvr2_hdw_state_eval(hdw);
3347 } while (0); LOCK_GIVE(hdw->big_lock);
3348 if (fl && hdw->state_func) {
3349 hdw->state_func(hdw->state_data);
3350 }
3351}
3352
3353
Mike Isely681c7392007-11-26 01:48:52 -03003354static int pvr2_hdw_wait(struct pvr2_hdw *hdw,int state)
Mike Iselyd8554972006-06-26 20:58:46 -03003355{
Mike Isely681c7392007-11-26 01:48:52 -03003356 return wait_event_interruptible(
3357 hdw->state_wait_data,
3358 (hdw->state_stale == 0) &&
3359 (!state || (hdw->master_state != state)));
Mike Iselyd8554972006-06-26 20:58:46 -03003360}
3361
Mike Isely681c7392007-11-26 01:48:52 -03003362
Mike Iselyd8554972006-06-26 20:58:46 -03003363/* Return name for this driver instance */
3364const char *pvr2_hdw_get_driver_name(struct pvr2_hdw *hdw)
3365{
3366 return hdw->name;
3367}
3368
3369
Mike Isely78a47102007-11-26 01:58:20 -03003370const char *pvr2_hdw_get_desc(struct pvr2_hdw *hdw)
3371{
3372 return hdw->hdw_desc->description;
3373}
3374
3375
3376const char *pvr2_hdw_get_type(struct pvr2_hdw *hdw)
3377{
3378 return hdw->hdw_desc->shortname;
3379}
3380
3381
Mike Iselyd8554972006-06-26 20:58:46 -03003382int pvr2_hdw_is_hsm(struct pvr2_hdw *hdw)
3383{
3384 int result;
3385 LOCK_TAKE(hdw->ctl_lock); do {
Michael Krufky8d364362007-01-22 02:17:55 -03003386 hdw->cmd_buffer[0] = FX2CMD_GET_USB_SPEED;
Mike Iselyd8554972006-06-26 20:58:46 -03003387 result = pvr2_send_request(hdw,
3388 hdw->cmd_buffer,1,
3389 hdw->cmd_buffer,1);
3390 if (result < 0) break;
3391 result = (hdw->cmd_buffer[0] != 0);
3392 } while(0); LOCK_GIVE(hdw->ctl_lock);
3393 return result;
3394}
3395
3396
Mike Isely18103c572007-01-20 00:09:47 -03003397/* Execute poll of tuner status */
3398void pvr2_hdw_execute_tuner_poll(struct pvr2_hdw *hdw)
Mike Iselyd8554972006-06-26 20:58:46 -03003399{
Mike Iselyd8554972006-06-26 20:58:46 -03003400 LOCK_TAKE(hdw->big_lock); do {
Mike Iselya51f5002009-03-06 23:30:37 -03003401 pvr2_hdw_status_poll(hdw);
Mike Iselyd8554972006-06-26 20:58:46 -03003402 } while (0); LOCK_GIVE(hdw->big_lock);
Mike Isely18103c572007-01-20 00:09:47 -03003403}
3404
3405
Mike Isely432907f2008-08-31 21:02:20 -03003406static int pvr2_hdw_check_cropcap(struct pvr2_hdw *hdw)
3407{
3408 if (!hdw->cropcap_stale) {
Mike Isely432907f2008-08-31 21:02:20 -03003409 return 0;
3410 }
Mike Iselya51f5002009-03-06 23:30:37 -03003411 pvr2_hdw_status_poll(hdw);
Mike Isely432907f2008-08-31 21:02:20 -03003412 if (hdw->cropcap_stale) {
Mike Isely432907f2008-08-31 21:02:20 -03003413 return -EIO;
3414 }
3415 return 0;
3416}
3417
3418
3419/* Return information about cropping capabilities */
3420int pvr2_hdw_get_cropcap(struct pvr2_hdw *hdw, struct v4l2_cropcap *pp)
3421{
3422 int stat = 0;
3423 LOCK_TAKE(hdw->big_lock);
3424 stat = pvr2_hdw_check_cropcap(hdw);
3425 if (!stat) {
Mike Isely432907f2008-08-31 21:02:20 -03003426 memcpy(pp, &hdw->cropcap_info, sizeof(hdw->cropcap_info));
3427 }
3428 LOCK_GIVE(hdw->big_lock);
3429 return stat;
3430}
3431
3432
Mike Isely18103c572007-01-20 00:09:47 -03003433/* Return information about the tuner */
3434int pvr2_hdw_get_tuner_status(struct pvr2_hdw *hdw,struct v4l2_tuner *vtp)
3435{
3436 LOCK_TAKE(hdw->big_lock); do {
3437 if (hdw->tuner_signal_stale) {
Mike Iselya51f5002009-03-06 23:30:37 -03003438 pvr2_hdw_status_poll(hdw);
Mike Isely18103c572007-01-20 00:09:47 -03003439 }
3440 memcpy(vtp,&hdw->tuner_signal_info,sizeof(struct v4l2_tuner));
3441 } while (0); LOCK_GIVE(hdw->big_lock);
3442 return 0;
Mike Iselyd8554972006-06-26 20:58:46 -03003443}
3444
3445
3446/* Get handle to video output stream */
3447struct pvr2_stream *pvr2_hdw_get_video_stream(struct pvr2_hdw *hp)
3448{
3449 return hp->vid_stream;
3450}
3451
3452
3453void pvr2_hdw_trigger_module_log(struct pvr2_hdw *hdw)
3454{
Mike Isely4f1a3e52006-06-25 20:04:31 -03003455 int nr = pvr2_hdw_get_unit_number(hdw);
Mike Iselyd8554972006-06-26 20:58:46 -03003456 LOCK_TAKE(hdw->big_lock); do {
Mike Isely4f1a3e52006-06-25 20:04:31 -03003457 printk(KERN_INFO "pvrusb2: ================= START STATUS CARD #%d =================\n", nr);
Mike Iselyed3261a2009-03-07 00:02:33 -03003458 v4l2_device_call_all(&hdw->v4l2_dev, 0, core, log_status);
Mike Iselyb30d2442006-06-25 20:05:01 -03003459 pvr2_trace(PVR2_TRACE_INFO,"cx2341x config:");
Hans Verkuil99eb44f2006-06-26 18:24:05 -03003460 cx2341x_log_status(&hdw->enc_ctl_state, "pvrusb2");
Mike Isely681c7392007-11-26 01:48:52 -03003461 pvr2_hdw_state_log_state(hdw);
Mike Isely4f1a3e52006-06-25 20:04:31 -03003462 printk(KERN_INFO "pvrusb2: ================== END STATUS CARD #%d ==================\n", nr);
Mike Iselyd8554972006-06-26 20:58:46 -03003463 } while (0); LOCK_GIVE(hdw->big_lock);
3464}
3465
Mike Isely4db666c2007-09-08 22:16:27 -03003466
3467/* Grab EEPROM contents, needed for direct method. */
3468#define EEPROM_SIZE 8192
3469#define trace_eeprom(...) pvr2_trace(PVR2_TRACE_EEPROM,__VA_ARGS__)
3470static u8 *pvr2_full_eeprom_fetch(struct pvr2_hdw *hdw)
3471{
3472 struct i2c_msg msg[2];
3473 u8 *eeprom;
3474 u8 iadd[2];
3475 u8 addr;
3476 u16 eepromSize;
3477 unsigned int offs;
3478 int ret;
3479 int mode16 = 0;
3480 unsigned pcnt,tcnt;
3481 eeprom = kmalloc(EEPROM_SIZE,GFP_KERNEL);
3482 if (!eeprom) {
3483 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
3484 "Failed to allocate memory"
3485 " required to read eeprom");
3486 return NULL;
3487 }
3488
3489 trace_eeprom("Value for eeprom addr from controller was 0x%x",
3490 hdw->eeprom_addr);
3491 addr = hdw->eeprom_addr;
3492 /* Seems that if the high bit is set, then the *real* eeprom
3493 address is shifted right now bit position (noticed this in
3494 newer PVR USB2 hardware) */
3495 if (addr & 0x80) addr >>= 1;
3496
3497 /* FX2 documentation states that a 16bit-addressed eeprom is
3498 expected if the I2C address is an odd number (yeah, this is
3499 strange but it's what they do) */
3500 mode16 = (addr & 1);
3501 eepromSize = (mode16 ? EEPROM_SIZE : 256);
3502 trace_eeprom("Examining %d byte eeprom at location 0x%x"
3503 " using %d bit addressing",eepromSize,addr,
3504 mode16 ? 16 : 8);
3505
3506 msg[0].addr = addr;
3507 msg[0].flags = 0;
3508 msg[0].len = mode16 ? 2 : 1;
3509 msg[0].buf = iadd;
3510 msg[1].addr = addr;
3511 msg[1].flags = I2C_M_RD;
3512
3513 /* We have to do the actual eeprom data fetch ourselves, because
3514 (1) we're only fetching part of the eeprom, and (2) if we were
3515 getting the whole thing our I2C driver can't grab it in one
3516 pass - which is what tveeprom is otherwise going to attempt */
3517 memset(eeprom,0,EEPROM_SIZE);
3518 for (tcnt = 0; tcnt < EEPROM_SIZE; tcnt += pcnt) {
3519 pcnt = 16;
3520 if (pcnt + tcnt > EEPROM_SIZE) pcnt = EEPROM_SIZE-tcnt;
3521 offs = tcnt + (eepromSize - EEPROM_SIZE);
3522 if (mode16) {
3523 iadd[0] = offs >> 8;
3524 iadd[1] = offs;
3525 } else {
3526 iadd[0] = offs;
3527 }
3528 msg[1].len = pcnt;
3529 msg[1].buf = eeprom+tcnt;
3530 if ((ret = i2c_transfer(&hdw->i2c_adap,
3531 msg,ARRAY_SIZE(msg))) != 2) {
3532 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
3533 "eeprom fetch set offs err=%d",ret);
3534 kfree(eeprom);
3535 return NULL;
3536 }
3537 }
3538 return eeprom;
3539}
3540
3541
3542void pvr2_hdw_cpufw_set_enabled(struct pvr2_hdw *hdw,
Mike Isely568efaa2009-11-25 02:52:06 -03003543 int mode,
Mike Isely4db666c2007-09-08 22:16:27 -03003544 int enable_flag)
Mike Iselyd8554972006-06-26 20:58:46 -03003545{
3546 int ret;
3547 u16 address;
3548 unsigned int pipe;
3549 LOCK_TAKE(hdw->big_lock); do {
Al Viro5fa12472008-03-29 03:07:38 +00003550 if ((hdw->fw_buffer == NULL) == !enable_flag) break;
Mike Iselyd8554972006-06-26 20:58:46 -03003551
3552 if (!enable_flag) {
3553 pvr2_trace(PVR2_TRACE_FIRMWARE,
3554 "Cleaning up after CPU firmware fetch");
3555 kfree(hdw->fw_buffer);
Mike Iselya0fd1cb2006-06-30 11:35:28 -03003556 hdw->fw_buffer = NULL;
Mike Iselyd8554972006-06-26 20:58:46 -03003557 hdw->fw_size = 0;
Mike Isely4db666c2007-09-08 22:16:27 -03003558 if (hdw->fw_cpu_flag) {
3559 /* Now release the CPU. It will disconnect
3560 and reconnect later. */
3561 pvr2_hdw_cpureset_assert(hdw,0);
3562 }
Mike Iselyd8554972006-06-26 20:58:46 -03003563 break;
3564 }
3565
Mike Isely568efaa2009-11-25 02:52:06 -03003566 hdw->fw_cpu_flag = (mode != 2);
Mike Isely4db666c2007-09-08 22:16:27 -03003567 if (hdw->fw_cpu_flag) {
Mike Isely568efaa2009-11-25 02:52:06 -03003568 hdw->fw_size = (mode == 1) ? 0x4000 : 0x2000;
Mike Isely4db666c2007-09-08 22:16:27 -03003569 pvr2_trace(PVR2_TRACE_FIRMWARE,
Mike Isely568efaa2009-11-25 02:52:06 -03003570 "Preparing to suck out CPU firmware"
3571 " (size=%u)", hdw->fw_size);
Mike Isely4db666c2007-09-08 22:16:27 -03003572 hdw->fw_buffer = kzalloc(hdw->fw_size,GFP_KERNEL);
3573 if (!hdw->fw_buffer) {
3574 hdw->fw_size = 0;
3575 break;
3576 }
3577
3578 /* We have to hold the CPU during firmware upload. */
3579 pvr2_hdw_cpureset_assert(hdw,1);
3580
3581 /* download the firmware from address 0000-1fff in 2048
3582 (=0x800) bytes chunk. */
3583
3584 pvr2_trace(PVR2_TRACE_FIRMWARE,
3585 "Grabbing CPU firmware");
3586 pipe = usb_rcvctrlpipe(hdw->usb_dev, 0);
3587 for(address = 0; address < hdw->fw_size;
3588 address += 0x800) {
3589 ret = usb_control_msg(hdw->usb_dev,pipe,
3590 0xa0,0xc0,
3591 address,0,
3592 hdw->fw_buffer+address,
3593 0x800,HZ);
3594 if (ret < 0) break;
3595 }
3596
3597 pvr2_trace(PVR2_TRACE_FIRMWARE,
3598 "Done grabbing CPU firmware");
3599 } else {
3600 pvr2_trace(PVR2_TRACE_FIRMWARE,
3601 "Sucking down EEPROM contents");
3602 hdw->fw_buffer = pvr2_full_eeprom_fetch(hdw);
3603 if (!hdw->fw_buffer) {
3604 pvr2_trace(PVR2_TRACE_FIRMWARE,
3605 "EEPROM content suck failed.");
3606 break;
3607 }
3608 hdw->fw_size = EEPROM_SIZE;
3609 pvr2_trace(PVR2_TRACE_FIRMWARE,
3610 "Done sucking down EEPROM contents");
Mike Iselyd8554972006-06-26 20:58:46 -03003611 }
3612
Mike Iselyd8554972006-06-26 20:58:46 -03003613 } while (0); LOCK_GIVE(hdw->big_lock);
3614}
3615
3616
3617/* Return true if we're in a mode for retrieval CPU firmware */
3618int pvr2_hdw_cpufw_get_enabled(struct pvr2_hdw *hdw)
3619{
Al Viro5fa12472008-03-29 03:07:38 +00003620 return hdw->fw_buffer != NULL;
Mike Iselyd8554972006-06-26 20:58:46 -03003621}
3622
3623
3624int pvr2_hdw_cpufw_get(struct pvr2_hdw *hdw,unsigned int offs,
3625 char *buf,unsigned int cnt)
3626{
3627 int ret = -EINVAL;
3628 LOCK_TAKE(hdw->big_lock); do {
3629 if (!buf) break;
3630 if (!cnt) break;
3631
3632 if (!hdw->fw_buffer) {
3633 ret = -EIO;
3634 break;
3635 }
3636
3637 if (offs >= hdw->fw_size) {
3638 pvr2_trace(PVR2_TRACE_FIRMWARE,
3639 "Read firmware data offs=%d EOF",
3640 offs);
3641 ret = 0;
3642 break;
3643 }
3644
3645 if (offs + cnt > hdw->fw_size) cnt = hdw->fw_size - offs;
3646
3647 memcpy(buf,hdw->fw_buffer+offs,cnt);
3648
3649 pvr2_trace(PVR2_TRACE_FIRMWARE,
3650 "Read firmware data offs=%d cnt=%d",
3651 offs,cnt);
3652 ret = cnt;
3653 } while (0); LOCK_GIVE(hdw->big_lock);
3654
3655 return ret;
3656}
3657
3658
Mike Iselyfd5a75f2006-12-27 23:11:22 -03003659int pvr2_hdw_v4l_get_minor_number(struct pvr2_hdw *hdw,
Mike Isely80793842006-12-27 23:12:28 -03003660 enum pvr2_v4l_type index)
Mike Iselyd8554972006-06-26 20:58:46 -03003661{
Mike Iselyfd5a75f2006-12-27 23:11:22 -03003662 switch (index) {
Mike Isely80793842006-12-27 23:12:28 -03003663 case pvr2_v4l_type_video: return hdw->v4l_minor_number_video;
3664 case pvr2_v4l_type_vbi: return hdw->v4l_minor_number_vbi;
3665 case pvr2_v4l_type_radio: return hdw->v4l_minor_number_radio;
Mike Iselyfd5a75f2006-12-27 23:11:22 -03003666 default: return -1;
3667 }
Mike Iselyd8554972006-06-26 20:58:46 -03003668}
3669
3670
Pantelis Koukousoulas2fdf3d92006-12-27 23:07:58 -03003671/* Store a v4l minor device number */
Mike Iselyfd5a75f2006-12-27 23:11:22 -03003672void pvr2_hdw_v4l_store_minor_number(struct pvr2_hdw *hdw,
Mike Isely80793842006-12-27 23:12:28 -03003673 enum pvr2_v4l_type index,int v)
Mike Iselyd8554972006-06-26 20:58:46 -03003674{
Mike Iselyfd5a75f2006-12-27 23:11:22 -03003675 switch (index) {
Mike Isely80793842006-12-27 23:12:28 -03003676 case pvr2_v4l_type_video: hdw->v4l_minor_number_video = v;
3677 case pvr2_v4l_type_vbi: hdw->v4l_minor_number_vbi = v;
3678 case pvr2_v4l_type_radio: hdw->v4l_minor_number_radio = v;
Mike Iselyfd5a75f2006-12-27 23:11:22 -03003679 default: break;
3680 }
Mike Iselyd8554972006-06-26 20:58:46 -03003681}
3682
3683
David Howells7d12e782006-10-05 14:55:46 +01003684static void pvr2_ctl_write_complete(struct urb *urb)
Mike Iselyd8554972006-06-26 20:58:46 -03003685{
3686 struct pvr2_hdw *hdw = urb->context;
3687 hdw->ctl_write_pend_flag = 0;
3688 if (hdw->ctl_read_pend_flag) return;
3689 complete(&hdw->ctl_done);
3690}
3691
3692
David Howells7d12e782006-10-05 14:55:46 +01003693static void pvr2_ctl_read_complete(struct urb *urb)
Mike Iselyd8554972006-06-26 20:58:46 -03003694{
3695 struct pvr2_hdw *hdw = urb->context;
3696 hdw->ctl_read_pend_flag = 0;
3697 if (hdw->ctl_write_pend_flag) return;
3698 complete(&hdw->ctl_done);
3699}
3700
3701
3702static void pvr2_ctl_timeout(unsigned long data)
3703{
3704 struct pvr2_hdw *hdw = (struct pvr2_hdw *)data;
3705 if (hdw->ctl_write_pend_flag || hdw->ctl_read_pend_flag) {
3706 hdw->ctl_timeout_flag = !0;
Mariusz Kozlowski5e55d2c2006-11-08 15:34:31 +01003707 if (hdw->ctl_write_pend_flag)
Mike Iselyd8554972006-06-26 20:58:46 -03003708 usb_unlink_urb(hdw->ctl_write_urb);
Mariusz Kozlowski5e55d2c2006-11-08 15:34:31 +01003709 if (hdw->ctl_read_pend_flag)
Mike Iselyd8554972006-06-26 20:58:46 -03003710 usb_unlink_urb(hdw->ctl_read_urb);
Mike Iselyd8554972006-06-26 20:58:46 -03003711 }
3712}
3713
3714
Mike Iselye61b6fc2006-07-18 22:42:18 -03003715/* Issue a command and get a response from the device. This extended
3716 version includes a probe flag (which if set means that device errors
3717 should not be logged or treated as fatal) and a timeout in jiffies.
3718 This can be used to non-lethally probe the health of endpoint 1. */
Adrian Bunk07e337e2006-06-30 11:30:20 -03003719static int pvr2_send_request_ex(struct pvr2_hdw *hdw,
3720 unsigned int timeout,int probe_fl,
3721 void *write_data,unsigned int write_len,
3722 void *read_data,unsigned int read_len)
Mike Iselyd8554972006-06-26 20:58:46 -03003723{
3724 unsigned int idx;
3725 int status = 0;
3726 struct timer_list timer;
3727 if (!hdw->ctl_lock_held) {
3728 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
3729 "Attempted to execute control transfer"
3730 " without lock!!");
3731 return -EDEADLK;
3732 }
Mike Isely681c7392007-11-26 01:48:52 -03003733 if (!hdw->flag_ok && !probe_fl) {
Mike Iselyd8554972006-06-26 20:58:46 -03003734 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
3735 "Attempted to execute control transfer"
3736 " when device not ok");
3737 return -EIO;
3738 }
3739 if (!(hdw->ctl_read_urb && hdw->ctl_write_urb)) {
3740 if (!probe_fl) {
3741 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
3742 "Attempted to execute control transfer"
3743 " when USB is disconnected");
3744 }
3745 return -ENOTTY;
3746 }
3747
3748 /* Ensure that we have sane parameters */
3749 if (!write_data) write_len = 0;
3750 if (!read_data) read_len = 0;
3751 if (write_len > PVR2_CTL_BUFFSIZE) {
3752 pvr2_trace(
3753 PVR2_TRACE_ERROR_LEGS,
3754 "Attempted to execute %d byte"
3755 " control-write transfer (limit=%d)",
3756 write_len,PVR2_CTL_BUFFSIZE);
3757 return -EINVAL;
3758 }
3759 if (read_len > PVR2_CTL_BUFFSIZE) {
3760 pvr2_trace(
3761 PVR2_TRACE_ERROR_LEGS,
3762 "Attempted to execute %d byte"
3763 " control-read transfer (limit=%d)",
3764 write_len,PVR2_CTL_BUFFSIZE);
3765 return -EINVAL;
3766 }
3767 if ((!write_len) && (!read_len)) {
3768 pvr2_trace(
3769 PVR2_TRACE_ERROR_LEGS,
3770 "Attempted to execute null control transfer?");
3771 return -EINVAL;
3772 }
3773
3774
3775 hdw->cmd_debug_state = 1;
3776 if (write_len) {
3777 hdw->cmd_debug_code = ((unsigned char *)write_data)[0];
3778 } else {
3779 hdw->cmd_debug_code = 0;
3780 }
3781 hdw->cmd_debug_write_len = write_len;
3782 hdw->cmd_debug_read_len = read_len;
3783
3784 /* Initialize common stuff */
3785 init_completion(&hdw->ctl_done);
3786 hdw->ctl_timeout_flag = 0;
3787 hdw->ctl_write_pend_flag = 0;
3788 hdw->ctl_read_pend_flag = 0;
3789 init_timer(&timer);
3790 timer.expires = jiffies + timeout;
3791 timer.data = (unsigned long)hdw;
3792 timer.function = pvr2_ctl_timeout;
3793
3794 if (write_len) {
3795 hdw->cmd_debug_state = 2;
3796 /* Transfer write data to internal buffer */
3797 for (idx = 0; idx < write_len; idx++) {
3798 hdw->ctl_write_buffer[idx] =
3799 ((unsigned char *)write_data)[idx];
3800 }
3801 /* Initiate a write request */
3802 usb_fill_bulk_urb(hdw->ctl_write_urb,
3803 hdw->usb_dev,
3804 usb_sndbulkpipe(hdw->usb_dev,
3805 PVR2_CTL_WRITE_ENDPOINT),
3806 hdw->ctl_write_buffer,
3807 write_len,
3808 pvr2_ctl_write_complete,
3809 hdw);
3810 hdw->ctl_write_urb->actual_length = 0;
3811 hdw->ctl_write_pend_flag = !0;
3812 status = usb_submit_urb(hdw->ctl_write_urb,GFP_KERNEL);
3813 if (status < 0) {
3814 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
3815 "Failed to submit write-control"
3816 " URB status=%d",status);
3817 hdw->ctl_write_pend_flag = 0;
3818 goto done;
3819 }
3820 }
3821
3822 if (read_len) {
3823 hdw->cmd_debug_state = 3;
3824 memset(hdw->ctl_read_buffer,0x43,read_len);
3825 /* Initiate a read request */
3826 usb_fill_bulk_urb(hdw->ctl_read_urb,
3827 hdw->usb_dev,
3828 usb_rcvbulkpipe(hdw->usb_dev,
3829 PVR2_CTL_READ_ENDPOINT),
3830 hdw->ctl_read_buffer,
3831 read_len,
3832 pvr2_ctl_read_complete,
3833 hdw);
3834 hdw->ctl_read_urb->actual_length = 0;
3835 hdw->ctl_read_pend_flag = !0;
3836 status = usb_submit_urb(hdw->ctl_read_urb,GFP_KERNEL);
3837 if (status < 0) {
3838 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
3839 "Failed to submit read-control"
3840 " URB status=%d",status);
3841 hdw->ctl_read_pend_flag = 0;
3842 goto done;
3843 }
3844 }
3845
3846 /* Start timer */
3847 add_timer(&timer);
3848
3849 /* Now wait for all I/O to complete */
3850 hdw->cmd_debug_state = 4;
3851 while (hdw->ctl_write_pend_flag || hdw->ctl_read_pend_flag) {
3852 wait_for_completion(&hdw->ctl_done);
3853 }
3854 hdw->cmd_debug_state = 5;
3855
3856 /* Stop timer */
3857 del_timer_sync(&timer);
3858
3859 hdw->cmd_debug_state = 6;
3860 status = 0;
3861
3862 if (hdw->ctl_timeout_flag) {
3863 status = -ETIMEDOUT;
3864 if (!probe_fl) {
3865 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
3866 "Timed out control-write");
3867 }
3868 goto done;
3869 }
3870
3871 if (write_len) {
3872 /* Validate results of write request */
3873 if ((hdw->ctl_write_urb->status != 0) &&
3874 (hdw->ctl_write_urb->status != -ENOENT) &&
3875 (hdw->ctl_write_urb->status != -ESHUTDOWN) &&
3876 (hdw->ctl_write_urb->status != -ECONNRESET)) {
3877 /* USB subsystem is reporting some kind of failure
3878 on the write */
3879 status = hdw->ctl_write_urb->status;
3880 if (!probe_fl) {
3881 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
3882 "control-write URB failure,"
3883 " status=%d",
3884 status);
3885 }
3886 goto done;
3887 }
3888 if (hdw->ctl_write_urb->actual_length < write_len) {
3889 /* Failed to write enough data */
3890 status = -EIO;
3891 if (!probe_fl) {
3892 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
3893 "control-write URB short,"
3894 " expected=%d got=%d",
3895 write_len,
3896 hdw->ctl_write_urb->actual_length);
3897 }
3898 goto done;
3899 }
3900 }
3901 if (read_len) {
3902 /* Validate results of read request */
3903 if ((hdw->ctl_read_urb->status != 0) &&
3904 (hdw->ctl_read_urb->status != -ENOENT) &&
3905 (hdw->ctl_read_urb->status != -ESHUTDOWN) &&
3906 (hdw->ctl_read_urb->status != -ECONNRESET)) {
3907 /* USB subsystem is reporting some kind of failure
3908 on the read */
3909 status = hdw->ctl_read_urb->status;
3910 if (!probe_fl) {
3911 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
3912 "control-read URB failure,"
3913 " status=%d",
3914 status);
3915 }
3916 goto done;
3917 }
3918 if (hdw->ctl_read_urb->actual_length < read_len) {
3919 /* Failed to read enough data */
3920 status = -EIO;
3921 if (!probe_fl) {
3922 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
3923 "control-read URB short,"
3924 " expected=%d got=%d",
3925 read_len,
3926 hdw->ctl_read_urb->actual_length);
3927 }
3928 goto done;
3929 }
3930 /* Transfer retrieved data out from internal buffer */
3931 for (idx = 0; idx < read_len; idx++) {
3932 ((unsigned char *)read_data)[idx] =
3933 hdw->ctl_read_buffer[idx];
3934 }
3935 }
3936
3937 done:
3938
3939 hdw->cmd_debug_state = 0;
3940 if ((status < 0) && (!probe_fl)) {
Mike Isely681c7392007-11-26 01:48:52 -03003941 pvr2_hdw_render_useless(hdw);
Mike Iselyd8554972006-06-26 20:58:46 -03003942 }
3943 return status;
3944}
3945
3946
3947int pvr2_send_request(struct pvr2_hdw *hdw,
3948 void *write_data,unsigned int write_len,
3949 void *read_data,unsigned int read_len)
3950{
3951 return pvr2_send_request_ex(hdw,HZ*4,0,
3952 write_data,write_len,
3953 read_data,read_len);
3954}
3955
Mike Isely1c9d10d2008-03-28 05:38:54 -03003956
3957static int pvr2_issue_simple_cmd(struct pvr2_hdw *hdw,u32 cmdcode)
3958{
3959 int ret;
3960 unsigned int cnt = 1;
3961 unsigned int args = 0;
3962 LOCK_TAKE(hdw->ctl_lock);
3963 hdw->cmd_buffer[0] = cmdcode & 0xffu;
3964 args = (cmdcode >> 8) & 0xffu;
3965 args = (args > 2) ? 2 : args;
3966 if (args) {
3967 cnt += args;
3968 hdw->cmd_buffer[1] = (cmdcode >> 16) & 0xffu;
3969 if (args > 1) {
3970 hdw->cmd_buffer[2] = (cmdcode >> 24) & 0xffu;
3971 }
3972 }
3973 if (pvrusb2_debug & PVR2_TRACE_INIT) {
3974 unsigned int idx;
3975 unsigned int ccnt,bcnt;
3976 char tbuf[50];
3977 cmdcode &= 0xffu;
3978 bcnt = 0;
3979 ccnt = scnprintf(tbuf+bcnt,
3980 sizeof(tbuf)-bcnt,
3981 "Sending FX2 command 0x%x",cmdcode);
3982 bcnt += ccnt;
3983 for (idx = 0; idx < ARRAY_SIZE(pvr2_fx2cmd_desc); idx++) {
3984 if (pvr2_fx2cmd_desc[idx].id == cmdcode) {
3985 ccnt = scnprintf(tbuf+bcnt,
3986 sizeof(tbuf)-bcnt,
3987 " \"%s\"",
3988 pvr2_fx2cmd_desc[idx].desc);
3989 bcnt += ccnt;
3990 break;
3991 }
3992 }
3993 if (args) {
3994 ccnt = scnprintf(tbuf+bcnt,
3995 sizeof(tbuf)-bcnt,
3996 " (%u",hdw->cmd_buffer[1]);
3997 bcnt += ccnt;
3998 if (args > 1) {
3999 ccnt = scnprintf(tbuf+bcnt,
4000 sizeof(tbuf)-bcnt,
4001 ",%u",hdw->cmd_buffer[2]);
4002 bcnt += ccnt;
4003 }
4004 ccnt = scnprintf(tbuf+bcnt,
4005 sizeof(tbuf)-bcnt,
4006 ")");
4007 bcnt += ccnt;
4008 }
4009 pvr2_trace(PVR2_TRACE_INIT,"%.*s",bcnt,tbuf);
4010 }
4011 ret = pvr2_send_request(hdw,hdw->cmd_buffer,cnt,NULL,0);
4012 LOCK_GIVE(hdw->ctl_lock);
4013 return ret;
4014}
4015
4016
Mike Iselyd8554972006-06-26 20:58:46 -03004017int pvr2_write_register(struct pvr2_hdw *hdw, u16 reg, u32 data)
4018{
4019 int ret;
4020
4021 LOCK_TAKE(hdw->ctl_lock);
4022
Michael Krufky8d364362007-01-22 02:17:55 -03004023 hdw->cmd_buffer[0] = FX2CMD_REG_WRITE; /* write register prefix */
Mike Iselyd8554972006-06-26 20:58:46 -03004024 PVR2_DECOMPOSE_LE(hdw->cmd_buffer,1,data);
4025 hdw->cmd_buffer[5] = 0;
4026 hdw->cmd_buffer[6] = (reg >> 8) & 0xff;
4027 hdw->cmd_buffer[7] = reg & 0xff;
4028
4029
4030 ret = pvr2_send_request(hdw, hdw->cmd_buffer, 8, hdw->cmd_buffer, 0);
4031
4032 LOCK_GIVE(hdw->ctl_lock);
4033
4034 return ret;
4035}
4036
4037
Adrian Bunk07e337e2006-06-30 11:30:20 -03004038static int pvr2_read_register(struct pvr2_hdw *hdw, u16 reg, u32 *data)
Mike Iselyd8554972006-06-26 20:58:46 -03004039{
4040 int ret = 0;
4041
4042 LOCK_TAKE(hdw->ctl_lock);
4043
Michael Krufky8d364362007-01-22 02:17:55 -03004044 hdw->cmd_buffer[0] = FX2CMD_REG_READ; /* read register prefix */
Mike Iselyd8554972006-06-26 20:58:46 -03004045 hdw->cmd_buffer[1] = 0;
4046 hdw->cmd_buffer[2] = 0;
4047 hdw->cmd_buffer[3] = 0;
4048 hdw->cmd_buffer[4] = 0;
4049 hdw->cmd_buffer[5] = 0;
4050 hdw->cmd_buffer[6] = (reg >> 8) & 0xff;
4051 hdw->cmd_buffer[7] = reg & 0xff;
4052
4053 ret |= pvr2_send_request(hdw, hdw->cmd_buffer, 8, hdw->cmd_buffer, 4);
4054 *data = PVR2_COMPOSE_LE(hdw->cmd_buffer,0);
4055
4056 LOCK_GIVE(hdw->ctl_lock);
4057
4058 return ret;
4059}
4060
4061
Mike Isely681c7392007-11-26 01:48:52 -03004062void pvr2_hdw_render_useless(struct pvr2_hdw *hdw)
Mike Iselyd8554972006-06-26 20:58:46 -03004063{
4064 if (!hdw->flag_ok) return;
Mike Isely681c7392007-11-26 01:48:52 -03004065 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
4066 "Device being rendered inoperable");
Mike Iselyd8554972006-06-26 20:58:46 -03004067 if (hdw->vid_stream) {
Mike Iselya0fd1cb2006-06-30 11:35:28 -03004068 pvr2_stream_setup(hdw->vid_stream,NULL,0,0);
Mike Iselyd8554972006-06-26 20:58:46 -03004069 }
Mike Isely681c7392007-11-26 01:48:52 -03004070 hdw->flag_ok = 0;
4071 trace_stbit("flag_ok",hdw->flag_ok);
4072 pvr2_hdw_state_sched(hdw);
Mike Iselyd8554972006-06-26 20:58:46 -03004073}
4074
4075
4076void pvr2_hdw_device_reset(struct pvr2_hdw *hdw)
4077{
4078 int ret;
4079 pvr2_trace(PVR2_TRACE_INIT,"Performing a device reset...");
Mike Iselya0fd1cb2006-06-30 11:35:28 -03004080 ret = usb_lock_device_for_reset(hdw->usb_dev,NULL);
Alan Stern011b15d2008-11-04 11:29:27 -05004081 if (ret == 0) {
Mike Iselyd8554972006-06-26 20:58:46 -03004082 ret = usb_reset_device(hdw->usb_dev);
4083 usb_unlock_device(hdw->usb_dev);
4084 } else {
4085 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
4086 "Failed to lock USB device ret=%d",ret);
4087 }
4088 if (init_pause_msec) {
4089 pvr2_trace(PVR2_TRACE_INFO,
4090 "Waiting %u msec for hardware to settle",
4091 init_pause_msec);
4092 msleep(init_pause_msec);
4093 }
4094
4095}
4096
4097
4098void pvr2_hdw_cpureset_assert(struct pvr2_hdw *hdw,int val)
4099{
Mike Isely68618002010-05-15 00:09:47 -03004100 char *da;
Mike Iselyd8554972006-06-26 20:58:46 -03004101 unsigned int pipe;
4102 int ret;
4103
4104 if (!hdw->usb_dev) return;
4105
Mike Isely68618002010-05-15 00:09:47 -03004106 da = kmalloc(16, GFP_KERNEL);
4107
4108 if (da == NULL) {
4109 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
4110 "Unable to allocate memory to control CPU reset");
4111 return;
4112 }
4113
Mike Iselyd8554972006-06-26 20:58:46 -03004114 pvr2_trace(PVR2_TRACE_INIT,"cpureset_assert(%d)",val);
4115
4116 da[0] = val ? 0x01 : 0x00;
4117
4118 /* Write the CPUCS register on the 8051. The lsb of the register
4119 is the reset bit; a 1 asserts reset while a 0 clears it. */
4120 pipe = usb_sndctrlpipe(hdw->usb_dev, 0);
4121 ret = usb_control_msg(hdw->usb_dev,pipe,0xa0,0x40,0xe600,0,da,1,HZ);
4122 if (ret < 0) {
4123 pvr2_trace(PVR2_TRACE_ERROR_LEGS,
4124 "cpureset_assert(%d) error=%d",val,ret);
4125 pvr2_hdw_render_useless(hdw);
4126 }
Mike Isely68618002010-05-15 00:09:47 -03004127
4128 kfree(da);
Mike Iselyd8554972006-06-26 20:58:46 -03004129}
4130
4131
4132int pvr2_hdw_cmd_deep_reset(struct pvr2_hdw *hdw)
4133{
Mike Isely1c9d10d2008-03-28 05:38:54 -03004134 return pvr2_issue_simple_cmd(hdw,FX2CMD_DEEP_RESET);
Mike Iselyd8554972006-06-26 20:58:46 -03004135}
4136
4137
Michael Krufkye1edb192008-04-22 14:45:39 -03004138int pvr2_hdw_cmd_powerup(struct pvr2_hdw *hdw)
4139{
Mike Isely1c9d10d2008-03-28 05:38:54 -03004140 return pvr2_issue_simple_cmd(hdw,FX2CMD_POWER_ON);
Michael Krufkye1edb192008-04-22 14:45:39 -03004141}
4142
Mike Isely1c9d10d2008-03-28 05:38:54 -03004143
Michael Krufkye1edb192008-04-22 14:45:39 -03004144int pvr2_hdw_cmd_powerdown(struct pvr2_hdw *hdw)
4145{
Mike Isely1c9d10d2008-03-28 05:38:54 -03004146 return pvr2_issue_simple_cmd(hdw,FX2CMD_POWER_OFF);
Michael Krufkye1edb192008-04-22 14:45:39 -03004147}
4148
Mike Iselyd8554972006-06-26 20:58:46 -03004149
4150int pvr2_hdw_cmd_decoder_reset(struct pvr2_hdw *hdw)
4151{
Mike Iselyd8554972006-06-26 20:58:46 -03004152 pvr2_trace(PVR2_TRACE_INIT,
4153 "Requesting decoder reset");
Mike Iselyaf78e162009-03-07 00:21:30 -03004154 if (hdw->decoder_client_id) {
4155 v4l2_device_call_all(&hdw->v4l2_dev, hdw->decoder_client_id,
4156 core, reset, 0);
Mike Iselye17d7872009-06-20 14:45:52 -03004157 pvr2_hdw_cx25840_vbi_hack(hdw);
Mike Iselyaf78e162009-03-07 00:21:30 -03004158 return 0;
4159 }
4160 pvr2_trace(PVR2_TRACE_INIT,
4161 "Unable to reset decoder: nothing attached");
4162 return -ENOTTY;
Mike Iselyd8554972006-06-26 20:58:46 -03004163}
4164
4165
Mike Isely62433e32008-04-22 14:45:40 -03004166static int pvr2_hdw_cmd_hcw_demod_reset(struct pvr2_hdw *hdw, int onoff)
Mike Isely84147f32008-04-22 14:45:40 -03004167{
Mike Isely1c9d10d2008-03-28 05:38:54 -03004168 hdw->flag_ok = !0;
4169 return pvr2_issue_simple_cmd(hdw,
4170 FX2CMD_HCW_DEMOD_RESETIN |
4171 (1 << 8) |
4172 ((onoff ? 1 : 0) << 16));
Mike Isely84147f32008-04-22 14:45:40 -03004173}
4174
Mike Isely84147f32008-04-22 14:45:40 -03004175
Mike Isely62433e32008-04-22 14:45:40 -03004176static int pvr2_hdw_cmd_onair_fe_power_ctrl(struct pvr2_hdw *hdw, int onoff)
Mike Isely84147f32008-04-22 14:45:40 -03004177{
Mike Isely1c9d10d2008-03-28 05:38:54 -03004178 hdw->flag_ok = !0;
4179 return pvr2_issue_simple_cmd(hdw,(onoff ?
4180 FX2CMD_ONAIR_DTV_POWER_ON :
4181 FX2CMD_ONAIR_DTV_POWER_OFF));
Mike Isely84147f32008-04-22 14:45:40 -03004182}
4183
Mike Isely62433e32008-04-22 14:45:40 -03004184
4185static int pvr2_hdw_cmd_onair_digital_path_ctrl(struct pvr2_hdw *hdw,
4186 int onoff)
Mike Isely84147f32008-04-22 14:45:40 -03004187{
Mike Isely1c9d10d2008-03-28 05:38:54 -03004188 return pvr2_issue_simple_cmd(hdw,(onoff ?
4189 FX2CMD_ONAIR_DTV_STREAMING_ON :
4190 FX2CMD_ONAIR_DTV_STREAMING_OFF));
Mike Isely84147f32008-04-22 14:45:40 -03004191}
4192
Mike Isely62433e32008-04-22 14:45:40 -03004193
4194static void pvr2_hdw_cmd_modeswitch(struct pvr2_hdw *hdw,int digitalFl)
4195{
4196 int cmode;
4197 /* Compare digital/analog desired setting with current setting. If
4198 they don't match, fix it... */
4199 cmode = (digitalFl ? PVR2_PATHWAY_DIGITAL : PVR2_PATHWAY_ANALOG);
4200 if (cmode == hdw->pathway_state) {
4201 /* They match; nothing to do */
4202 return;
4203 }
4204
4205 switch (hdw->hdw_desc->digital_control_scheme) {
4206 case PVR2_DIGITAL_SCHEME_HAUPPAUGE:
4207 pvr2_hdw_cmd_hcw_demod_reset(hdw,digitalFl);
4208 if (cmode == PVR2_PATHWAY_ANALOG) {
4209 /* If moving to analog mode, also force the decoder
4210 to reset. If no decoder is attached, then it's
4211 ok to ignore this because if/when the decoder
4212 attaches, it will reset itself at that time. */
4213 pvr2_hdw_cmd_decoder_reset(hdw);
4214 }
4215 break;
4216 case PVR2_DIGITAL_SCHEME_ONAIR:
4217 /* Supposedly we should always have the power on whether in
4218 digital or analog mode. But for now do what appears to
4219 work... */
Mike Iselybb0c2fe2008-03-28 05:41:19 -03004220 pvr2_hdw_cmd_onair_fe_power_ctrl(hdw,digitalFl);
Mike Isely62433e32008-04-22 14:45:40 -03004221 break;
4222 default: break;
4223 }
4224
Mike Isely1b9c18c2008-04-22 14:45:41 -03004225 pvr2_hdw_untrip_unlocked(hdw);
Mike Isely62433e32008-04-22 14:45:40 -03004226 hdw->pathway_state = cmode;
4227}
4228
4229
Adrian Bunke9b59f62008-05-10 04:35:24 -03004230static void pvr2_led_ctrl_hauppauge(struct pvr2_hdw *hdw, int onoff)
Mike Iselyc55a97d2008-04-22 14:45:41 -03004231{
4232 /* change some GPIO data
4233 *
4234 * note: bit d7 of dir appears to control the LED,
4235 * so we shut it off here.
4236 *
Mike Iselyc55a97d2008-04-22 14:45:41 -03004237 */
Mike Isely40381cb2008-04-22 14:45:42 -03004238 if (onoff) {
Mike Iselyc55a97d2008-04-22 14:45:41 -03004239 pvr2_hdw_gpio_chg_dir(hdw, 0xffffffff, 0x00000481);
Mike Isely40381cb2008-04-22 14:45:42 -03004240 } else {
Mike Iselyc55a97d2008-04-22 14:45:41 -03004241 pvr2_hdw_gpio_chg_dir(hdw, 0xffffffff, 0x00000401);
Mike Isely40381cb2008-04-22 14:45:42 -03004242 }
Mike Iselyc55a97d2008-04-22 14:45:41 -03004243 pvr2_hdw_gpio_chg_out(hdw, 0xffffffff, 0x00000000);
Mike Isely40381cb2008-04-22 14:45:42 -03004244}
Mike Iselyc55a97d2008-04-22 14:45:41 -03004245
Mike Isely40381cb2008-04-22 14:45:42 -03004246
4247typedef void (*led_method_func)(struct pvr2_hdw *,int);
4248
4249static led_method_func led_methods[] = {
4250 [PVR2_LED_SCHEME_HAUPPAUGE] = pvr2_led_ctrl_hauppauge,
4251};
4252
4253
4254/* Toggle LED */
4255static void pvr2_led_ctrl(struct pvr2_hdw *hdw,int onoff)
4256{
4257 unsigned int scheme_id;
4258 led_method_func fp;
4259
4260 if ((!onoff) == (!hdw->led_on)) return;
4261
4262 hdw->led_on = onoff != 0;
4263
4264 scheme_id = hdw->hdw_desc->led_scheme;
4265 if (scheme_id < ARRAY_SIZE(led_methods)) {
4266 fp = led_methods[scheme_id];
4267 } else {
4268 fp = NULL;
4269 }
4270
4271 if (fp) (*fp)(hdw,onoff);
Mike Iselyc55a97d2008-04-22 14:45:41 -03004272}
4273
4274
Mike Iselye61b6fc2006-07-18 22:42:18 -03004275/* Stop / start video stream transport */
Adrian Bunk07e337e2006-06-30 11:30:20 -03004276static int pvr2_hdw_cmd_usbstream(struct pvr2_hdw *hdw,int runFl)
Mike Iselyd8554972006-06-26 20:58:46 -03004277{
Mike Iselybb0c2fe2008-03-28 05:41:19 -03004278 int ret;
4279
4280 /* If we're in analog mode, then just issue the usual analog
4281 command. */
4282 if (hdw->pathway_state == PVR2_PATHWAY_ANALOG) {
4283 return pvr2_issue_simple_cmd(hdw,
4284 (runFl ?
4285 FX2CMD_STREAMING_ON :
4286 FX2CMD_STREAMING_OFF));
4287 /*Note: Not reached */
Mike Isely62433e32008-04-22 14:45:40 -03004288 }
Mike Iselybb0c2fe2008-03-28 05:41:19 -03004289
4290 if (hdw->pathway_state != PVR2_PATHWAY_DIGITAL) {
4291 /* Whoops, we don't know what mode we're in... */
4292 return -EINVAL;
4293 }
4294
4295 /* To get here we have to be in digital mode. The mechanism here
4296 is unfortunately different for different vendors. So we switch
4297 on the device's digital scheme attribute in order to figure out
4298 what to do. */
4299 switch (hdw->hdw_desc->digital_control_scheme) {
4300 case PVR2_DIGITAL_SCHEME_HAUPPAUGE:
4301 return pvr2_issue_simple_cmd(hdw,
4302 (runFl ?
4303 FX2CMD_HCW_DTV_STREAMING_ON :
4304 FX2CMD_HCW_DTV_STREAMING_OFF));
4305 case PVR2_DIGITAL_SCHEME_ONAIR:
4306 ret = pvr2_issue_simple_cmd(hdw,
4307 (runFl ?
4308 FX2CMD_STREAMING_ON :
4309 FX2CMD_STREAMING_OFF));
4310 if (ret) return ret;
4311 return pvr2_hdw_cmd_onair_digital_path_ctrl(hdw,runFl);
4312 default:
4313 return -EINVAL;
4314 }
Mike Iselyd8554972006-06-26 20:58:46 -03004315}
4316
4317
Mike Isely62433e32008-04-22 14:45:40 -03004318/* Evaluate whether or not state_pathway_ok can change */
4319static int state_eval_pathway_ok(struct pvr2_hdw *hdw)
4320{
4321 if (hdw->state_pathway_ok) {
4322 /* Nothing to do if pathway is already ok */
4323 return 0;
4324 }
4325 if (!hdw->state_pipeline_idle) {
4326 /* Not allowed to change anything if pipeline is not idle */
4327 return 0;
4328 }
4329 pvr2_hdw_cmd_modeswitch(hdw,hdw->input_val == PVR2_CVAL_INPUT_DTV);
4330 hdw->state_pathway_ok = !0;
Mike Iselye9db1ff2008-04-22 14:45:41 -03004331 trace_stbit("state_pathway_ok",hdw->state_pathway_ok);
Mike Isely62433e32008-04-22 14:45:40 -03004332 return !0;
4333}
4334
4335
Mike Isely681c7392007-11-26 01:48:52 -03004336/* Evaluate whether or not state_encoder_ok can change */
4337static int state_eval_encoder_ok(struct pvr2_hdw *hdw)
4338{
4339 if (hdw->state_encoder_ok) return 0;
4340 if (hdw->flag_tripped) return 0;
4341 if (hdw->state_encoder_run) return 0;
4342 if (hdw->state_encoder_config) return 0;
4343 if (hdw->state_decoder_run) return 0;
4344 if (hdw->state_usbstream_run) return 0;
Mike Isely72998b72008-04-03 04:51:19 -03004345 if (hdw->pathway_state == PVR2_PATHWAY_DIGITAL) {
4346 if (!hdw->hdw_desc->flag_digital_requires_cx23416) return 0;
4347 } else if (hdw->pathway_state != PVR2_PATHWAY_ANALOG) {
4348 return 0;
4349 }
4350
Mike Isely681c7392007-11-26 01:48:52 -03004351 if (pvr2_upload_firmware2(hdw) < 0) {
4352 hdw->flag_tripped = !0;
4353 trace_stbit("flag_tripped",hdw->flag_tripped);
4354 return !0;
4355 }
4356 hdw->state_encoder_ok = !0;
4357 trace_stbit("state_encoder_ok",hdw->state_encoder_ok);
4358 return !0;
4359}
4360
4361
4362/* Evaluate whether or not state_encoder_config can change */
4363static int state_eval_encoder_config(struct pvr2_hdw *hdw)
4364{
4365 if (hdw->state_encoder_config) {
4366 if (hdw->state_encoder_ok) {
4367 if (hdw->state_pipeline_req &&
4368 !hdw->state_pipeline_pause) return 0;
4369 }
4370 hdw->state_encoder_config = 0;
4371 hdw->state_encoder_waitok = 0;
4372 trace_stbit("state_encoder_waitok",hdw->state_encoder_waitok);
4373 /* paranoia - solve race if timer just completed */
4374 del_timer_sync(&hdw->encoder_wait_timer);
4375 } else {
Mike Isely62433e32008-04-22 14:45:40 -03004376 if (!hdw->state_pathway_ok ||
4377 (hdw->pathway_state != PVR2_PATHWAY_ANALOG) ||
4378 !hdw->state_encoder_ok ||
Mike Isely681c7392007-11-26 01:48:52 -03004379 !hdw->state_pipeline_idle ||
4380 hdw->state_pipeline_pause ||
4381 !hdw->state_pipeline_req ||
4382 !hdw->state_pipeline_config) {
4383 /* We must reset the enforced wait interval if
4384 anything has happened that might have disturbed
4385 the encoder. This should be a rare case. */
4386 if (timer_pending(&hdw->encoder_wait_timer)) {
4387 del_timer_sync(&hdw->encoder_wait_timer);
4388 }
4389 if (hdw->state_encoder_waitok) {
4390 /* Must clear the state - therefore we did
4391 something to a state bit and must also
4392 return true. */
4393 hdw->state_encoder_waitok = 0;
4394 trace_stbit("state_encoder_waitok",
4395 hdw->state_encoder_waitok);
4396 return !0;
4397 }
4398 return 0;
4399 }
4400 if (!hdw->state_encoder_waitok) {
4401 if (!timer_pending(&hdw->encoder_wait_timer)) {
4402 /* waitok flag wasn't set and timer isn't
4403 running. Check flag once more to avoid
4404 a race then start the timer. This is
4405 the point when we measure out a minimal
4406 quiet interval before doing something to
4407 the encoder. */
4408 if (!hdw->state_encoder_waitok) {
4409 hdw->encoder_wait_timer.expires =
Mike Isely83ce57a2008-05-26 05:51:57 -03004410 jiffies +
4411 (HZ * TIME_MSEC_ENCODER_WAIT
4412 / 1000);
Mike Isely681c7392007-11-26 01:48:52 -03004413 add_timer(&hdw->encoder_wait_timer);
4414 }
4415 }
4416 /* We can't continue until we know we have been
4417 quiet for the interval measured by this
4418 timer. */
4419 return 0;
4420 }
4421 pvr2_encoder_configure(hdw);
4422 if (hdw->state_encoder_ok) hdw->state_encoder_config = !0;
4423 }
4424 trace_stbit("state_encoder_config",hdw->state_encoder_config);
4425 return !0;
4426}
4427
4428
Mike Iselyd913d632008-04-06 04:04:35 -03004429/* Return true if the encoder should not be running. */
4430static int state_check_disable_encoder_run(struct pvr2_hdw *hdw)
4431{
4432 if (!hdw->state_encoder_ok) {
4433 /* Encoder isn't healthy at the moment, so stop it. */
4434 return !0;
4435 }
4436 if (!hdw->state_pathway_ok) {
4437 /* Mode is not understood at the moment (i.e. it wants to
4438 change), so encoder must be stopped. */
4439 return !0;
4440 }
4441
4442 switch (hdw->pathway_state) {
4443 case PVR2_PATHWAY_ANALOG:
4444 if (!hdw->state_decoder_run) {
4445 /* We're in analog mode and the decoder is not
4446 running; thus the encoder should be stopped as
4447 well. */
4448 return !0;
4449 }
4450 break;
4451 case PVR2_PATHWAY_DIGITAL:
4452 if (hdw->state_encoder_runok) {
4453 /* This is a funny case. We're in digital mode so
4454 really the encoder should be stopped. However
4455 if it really is running, only kill it after
4456 runok has been set. This gives a chance for the
4457 onair quirk to function (encoder must run
4458 briefly first, at least once, before onair
4459 digital streaming can work). */
4460 return !0;
4461 }
4462 break;
4463 default:
4464 /* Unknown mode; so encoder should be stopped. */
4465 return !0;
4466 }
4467
4468 /* If we get here, we haven't found a reason to stop the
4469 encoder. */
4470 return 0;
4471}
4472
4473
4474/* Return true if the encoder should be running. */
4475static int state_check_enable_encoder_run(struct pvr2_hdw *hdw)
4476{
4477 if (!hdw->state_encoder_ok) {
4478 /* Don't run the encoder if it isn't healthy... */
4479 return 0;
4480 }
4481 if (!hdw->state_pathway_ok) {
4482 /* Don't run the encoder if we don't (yet) know what mode
4483 we need to be in... */
4484 return 0;
4485 }
4486
4487 switch (hdw->pathway_state) {
4488 case PVR2_PATHWAY_ANALOG:
Mike Isely6e931372010-02-06 02:10:38 -03004489 if (hdw->state_decoder_run && hdw->state_decoder_ready) {
Mike Iselyd913d632008-04-06 04:04:35 -03004490 /* In analog mode, if the decoder is running, then
4491 run the encoder. */
4492 return !0;
4493 }
4494 break;
4495 case PVR2_PATHWAY_DIGITAL:
4496 if ((hdw->hdw_desc->digital_control_scheme ==
4497 PVR2_DIGITAL_SCHEME_ONAIR) &&
4498 !hdw->state_encoder_runok) {
4499 /* This is a quirk. OnAir hardware won't stream
4500 digital until the encoder has been run at least
4501 once, for a minimal period of time (empiricially
4502 measured to be 1/4 second). So if we're on
4503 OnAir hardware and the encoder has never been
4504 run at all, then start the encoder. Normal
4505 state machine logic in the driver will
4506 automatically handle the remaining bits. */
4507 return !0;
4508 }
4509 break;
4510 default:
4511 /* For completeness (unknown mode; encoder won't run ever) */
4512 break;
4513 }
4514 /* If we get here, then we haven't found any reason to run the
4515 encoder, so don't run it. */
4516 return 0;
4517}
4518
4519
Mike Isely681c7392007-11-26 01:48:52 -03004520/* Evaluate whether or not state_encoder_run can change */
4521static int state_eval_encoder_run(struct pvr2_hdw *hdw)
4522{
4523 if (hdw->state_encoder_run) {
Mike Iselyd913d632008-04-06 04:04:35 -03004524 if (!state_check_disable_encoder_run(hdw)) return 0;
Mike Isely681c7392007-11-26 01:48:52 -03004525 if (hdw->state_encoder_ok) {
Mike Iselyd913d632008-04-06 04:04:35 -03004526 del_timer_sync(&hdw->encoder_run_timer);
Mike Isely681c7392007-11-26 01:48:52 -03004527 if (pvr2_encoder_stop(hdw) < 0) return !0;
4528 }
4529 hdw->state_encoder_run = 0;
4530 } else {
Mike Iselyd913d632008-04-06 04:04:35 -03004531 if (!state_check_enable_encoder_run(hdw)) return 0;
Mike Isely681c7392007-11-26 01:48:52 -03004532 if (pvr2_encoder_start(hdw) < 0) return !0;
4533 hdw->state_encoder_run = !0;
Mike Iselyd913d632008-04-06 04:04:35 -03004534 if (!hdw->state_encoder_runok) {
4535 hdw->encoder_run_timer.expires =
Mike Isely83ce57a2008-05-26 05:51:57 -03004536 jiffies + (HZ * TIME_MSEC_ENCODER_OK / 1000);
Mike Iselyd913d632008-04-06 04:04:35 -03004537 add_timer(&hdw->encoder_run_timer);
4538 }
Mike Isely681c7392007-11-26 01:48:52 -03004539 }
4540 trace_stbit("state_encoder_run",hdw->state_encoder_run);
4541 return !0;
4542}
4543
4544
4545/* Timeout function for quiescent timer. */
4546static void pvr2_hdw_quiescent_timeout(unsigned long data)
4547{
4548 struct pvr2_hdw *hdw = (struct pvr2_hdw *)data;
4549 hdw->state_decoder_quiescent = !0;
4550 trace_stbit("state_decoder_quiescent",hdw->state_decoder_quiescent);
4551 hdw->state_stale = !0;
4552 queue_work(hdw->workqueue,&hdw->workpoll);
4553}
4554
4555
Mike Isely6e931372010-02-06 02:10:38 -03004556/* Timeout function for decoder stabilization timer. */
4557static void pvr2_hdw_decoder_stabilization_timeout(unsigned long data)
4558{
4559 struct pvr2_hdw *hdw = (struct pvr2_hdw *)data;
4560 hdw->state_decoder_ready = !0;
4561 trace_stbit("state_decoder_ready", hdw->state_decoder_ready);
4562 hdw->state_stale = !0;
4563 queue_work(hdw->workqueue, &hdw->workpoll);
4564}
4565
4566
Mike Isely681c7392007-11-26 01:48:52 -03004567/* Timeout function for encoder wait timer. */
4568static void pvr2_hdw_encoder_wait_timeout(unsigned long data)
4569{
4570 struct pvr2_hdw *hdw = (struct pvr2_hdw *)data;
4571 hdw->state_encoder_waitok = !0;
4572 trace_stbit("state_encoder_waitok",hdw->state_encoder_waitok);
4573 hdw->state_stale = !0;
4574 queue_work(hdw->workqueue,&hdw->workpoll);
4575}
4576
4577
Mike Iselyd913d632008-04-06 04:04:35 -03004578/* Timeout function for encoder run timer. */
4579static void pvr2_hdw_encoder_run_timeout(unsigned long data)
4580{
4581 struct pvr2_hdw *hdw = (struct pvr2_hdw *)data;
4582 if (!hdw->state_encoder_runok) {
4583 hdw->state_encoder_runok = !0;
4584 trace_stbit("state_encoder_runok",hdw->state_encoder_runok);
4585 hdw->state_stale = !0;
4586 queue_work(hdw->workqueue,&hdw->workpoll);
4587 }
4588}
4589
4590
Mike Isely681c7392007-11-26 01:48:52 -03004591/* Evaluate whether or not state_decoder_run can change */
4592static int state_eval_decoder_run(struct pvr2_hdw *hdw)
4593{
4594 if (hdw->state_decoder_run) {
4595 if (hdw->state_encoder_ok) {
4596 if (hdw->state_pipeline_req &&
Mike Isely62433e32008-04-22 14:45:40 -03004597 !hdw->state_pipeline_pause &&
4598 hdw->state_pathway_ok) return 0;
Mike Isely681c7392007-11-26 01:48:52 -03004599 }
4600 if (!hdw->flag_decoder_missed) {
4601 pvr2_decoder_enable(hdw,0);
4602 }
4603 hdw->state_decoder_quiescent = 0;
4604 hdw->state_decoder_run = 0;
Mike Isely6e931372010-02-06 02:10:38 -03004605 /* paranoia - solve race if timer(s) just completed */
Mike Isely681c7392007-11-26 01:48:52 -03004606 del_timer_sync(&hdw->quiescent_timer);
Mike Isely6e931372010-02-06 02:10:38 -03004607 /* Kill the stabilization timer, in case we're killing the
4608 encoder before the previous stabilization interval has
4609 been properly timed. */
4610 del_timer_sync(&hdw->decoder_stabilization_timer);
4611 hdw->state_decoder_ready = 0;
Mike Isely681c7392007-11-26 01:48:52 -03004612 } else {
4613 if (!hdw->state_decoder_quiescent) {
4614 if (!timer_pending(&hdw->quiescent_timer)) {
4615 /* We don't do something about the
4616 quiescent timer until right here because
4617 we also want to catch cases where the
4618 decoder was already not running (like
4619 after initialization) as opposed to
4620 knowing that we had just stopped it.
4621 The second flag check is here to cover a
4622 race - the timer could have run and set
4623 this flag just after the previous check
4624 but before we did the pending check. */
4625 if (!hdw->state_decoder_quiescent) {
4626 hdw->quiescent_timer.expires =
Mike Isely83ce57a2008-05-26 05:51:57 -03004627 jiffies +
4628 (HZ * TIME_MSEC_DECODER_WAIT
4629 / 1000);
Mike Isely681c7392007-11-26 01:48:52 -03004630 add_timer(&hdw->quiescent_timer);
4631 }
4632 }
4633 /* Don't allow decoder to start again until it has
4634 been quiesced first. This little detail should
4635 hopefully further stabilize the encoder. */
4636 return 0;
4637 }
Mike Isely62433e32008-04-22 14:45:40 -03004638 if (!hdw->state_pathway_ok ||
4639 (hdw->pathway_state != PVR2_PATHWAY_ANALOG) ||
4640 !hdw->state_pipeline_req ||
Mike Isely681c7392007-11-26 01:48:52 -03004641 hdw->state_pipeline_pause ||
4642 !hdw->state_pipeline_config ||
4643 !hdw->state_encoder_config ||
4644 !hdw->state_encoder_ok) return 0;
4645 del_timer_sync(&hdw->quiescent_timer);
4646 if (hdw->flag_decoder_missed) return 0;
4647 if (pvr2_decoder_enable(hdw,!0) < 0) return 0;
4648 hdw->state_decoder_quiescent = 0;
Mike Isely6e931372010-02-06 02:10:38 -03004649 hdw->state_decoder_ready = 0;
Mike Isely681c7392007-11-26 01:48:52 -03004650 hdw->state_decoder_run = !0;
Mike Iselyfb640222010-02-06 02:17:17 -03004651 if (hdw->decoder_client_id == PVR2_CLIENT_ID_SAA7115) {
4652 hdw->decoder_stabilization_timer.expires =
4653 jiffies +
4654 (HZ * TIME_MSEC_DECODER_STABILIZATION_WAIT /
4655 1000);
4656 add_timer(&hdw->decoder_stabilization_timer);
4657 } else {
4658 hdw->state_decoder_ready = !0;
4659 }
Mike Isely681c7392007-11-26 01:48:52 -03004660 }
4661 trace_stbit("state_decoder_quiescent",hdw->state_decoder_quiescent);
4662 trace_stbit("state_decoder_run",hdw->state_decoder_run);
Mike Isely6e931372010-02-06 02:10:38 -03004663 trace_stbit("state_decoder_ready", hdw->state_decoder_ready);
Mike Isely681c7392007-11-26 01:48:52 -03004664 return !0;
4665}
4666
4667
4668/* Evaluate whether or not state_usbstream_run can change */
4669static int state_eval_usbstream_run(struct pvr2_hdw *hdw)
4670{
4671 if (hdw->state_usbstream_run) {
Mike Isely72998b72008-04-03 04:51:19 -03004672 int fl = !0;
Mike Isely62433e32008-04-22 14:45:40 -03004673 if (hdw->pathway_state == PVR2_PATHWAY_ANALOG) {
Mike Isely72998b72008-04-03 04:51:19 -03004674 fl = (hdw->state_encoder_ok &&
4675 hdw->state_encoder_run);
4676 } else if ((hdw->pathway_state == PVR2_PATHWAY_DIGITAL) &&
4677 (hdw->hdw_desc->flag_digital_requires_cx23416)) {
4678 fl = hdw->state_encoder_ok;
4679 }
4680 if (fl &&
4681 hdw->state_pipeline_req &&
4682 !hdw->state_pipeline_pause &&
4683 hdw->state_pathway_ok) {
4684 return 0;
Mike Isely681c7392007-11-26 01:48:52 -03004685 }
4686 pvr2_hdw_cmd_usbstream(hdw,0);
4687 hdw->state_usbstream_run = 0;
4688 } else {
Mike Isely62433e32008-04-22 14:45:40 -03004689 if (!hdw->state_pipeline_req ||
4690 hdw->state_pipeline_pause ||
4691 !hdw->state_pathway_ok) return 0;
4692 if (hdw->pathway_state == PVR2_PATHWAY_ANALOG) {
4693 if (!hdw->state_encoder_ok ||
4694 !hdw->state_encoder_run) return 0;
Mike Isely72998b72008-04-03 04:51:19 -03004695 } else if ((hdw->pathway_state == PVR2_PATHWAY_DIGITAL) &&
4696 (hdw->hdw_desc->flag_digital_requires_cx23416)) {
4697 if (!hdw->state_encoder_ok) return 0;
Mike Iselyd913d632008-04-06 04:04:35 -03004698 if (hdw->state_encoder_run) return 0;
4699 if (hdw->hdw_desc->digital_control_scheme ==
4700 PVR2_DIGITAL_SCHEME_ONAIR) {
4701 /* OnAir digital receivers won't stream
4702 unless the analog encoder has run first.
4703 Why? I have no idea. But don't even
4704 try until we know the analog side is
4705 known to have run. */
4706 if (!hdw->state_encoder_runok) return 0;
4707 }
Mike Isely62433e32008-04-22 14:45:40 -03004708 }
Mike Isely681c7392007-11-26 01:48:52 -03004709 if (pvr2_hdw_cmd_usbstream(hdw,!0) < 0) return 0;
4710 hdw->state_usbstream_run = !0;
4711 }
4712 trace_stbit("state_usbstream_run",hdw->state_usbstream_run);
4713 return !0;
4714}
4715
4716
4717/* Attempt to configure pipeline, if needed */
4718static int state_eval_pipeline_config(struct pvr2_hdw *hdw)
4719{
4720 if (hdw->state_pipeline_config ||
4721 hdw->state_pipeline_pause) return 0;
4722 pvr2_hdw_commit_execute(hdw);
4723 return !0;
4724}
4725
4726
4727/* Update pipeline idle and pipeline pause tracking states based on other
4728 inputs. This must be called whenever the other relevant inputs have
4729 changed. */
4730static int state_update_pipeline_state(struct pvr2_hdw *hdw)
4731{
4732 unsigned int st;
4733 int updatedFl = 0;
4734 /* Update pipeline state */
4735 st = !(hdw->state_encoder_run ||
4736 hdw->state_decoder_run ||
4737 hdw->state_usbstream_run ||
4738 (!hdw->state_decoder_quiescent));
4739 if (!st != !hdw->state_pipeline_idle) {
4740 hdw->state_pipeline_idle = st;
4741 updatedFl = !0;
4742 }
4743 if (hdw->state_pipeline_idle && hdw->state_pipeline_pause) {
4744 hdw->state_pipeline_pause = 0;
4745 updatedFl = !0;
4746 }
4747 return updatedFl;
4748}
4749
4750
4751typedef int (*state_eval_func)(struct pvr2_hdw *);
4752
4753/* Set of functions to be run to evaluate various states in the driver. */
Tobias Klauserebff0332008-04-22 14:45:45 -03004754static const state_eval_func eval_funcs[] = {
Mike Isely62433e32008-04-22 14:45:40 -03004755 state_eval_pathway_ok,
Mike Isely681c7392007-11-26 01:48:52 -03004756 state_eval_pipeline_config,
4757 state_eval_encoder_ok,
4758 state_eval_encoder_config,
4759 state_eval_decoder_run,
4760 state_eval_encoder_run,
4761 state_eval_usbstream_run,
4762};
4763
4764
4765/* Process various states and return true if we did anything interesting. */
4766static int pvr2_hdw_state_update(struct pvr2_hdw *hdw)
4767{
4768 unsigned int i;
4769 int state_updated = 0;
4770 int check_flag;
4771
4772 if (!hdw->state_stale) return 0;
4773 if ((hdw->fw1_state != FW1_STATE_OK) ||
4774 !hdw->flag_ok) {
4775 hdw->state_stale = 0;
4776 return !0;
4777 }
4778 /* This loop is the heart of the entire driver. It keeps trying to
4779 evaluate various bits of driver state until nothing changes for
4780 one full iteration. Each "bit of state" tracks some global
4781 aspect of the driver, e.g. whether decoder should run, if
4782 pipeline is configured, usb streaming is on, etc. We separately
4783 evaluate each of those questions based on other driver state to
4784 arrive at the correct running configuration. */
4785 do {
4786 check_flag = 0;
4787 state_update_pipeline_state(hdw);
4788 /* Iterate over each bit of state */
4789 for (i = 0; (i<ARRAY_SIZE(eval_funcs)) && hdw->flag_ok; i++) {
4790 if ((*eval_funcs[i])(hdw)) {
4791 check_flag = !0;
4792 state_updated = !0;
4793 state_update_pipeline_state(hdw);
4794 }
4795 }
4796 } while (check_flag && hdw->flag_ok);
4797 hdw->state_stale = 0;
4798 trace_stbit("state_stale",hdw->state_stale);
4799 return state_updated;
4800}
4801
4802
Mike Isely1cb03b72008-04-21 03:47:43 -03004803static unsigned int print_input_mask(unsigned int msk,
4804 char *buf,unsigned int acnt)
4805{
4806 unsigned int idx,ccnt;
4807 unsigned int tcnt = 0;
4808 for (idx = 0; idx < ARRAY_SIZE(control_values_input); idx++) {
4809 if (!((1 << idx) & msk)) continue;
4810 ccnt = scnprintf(buf+tcnt,
4811 acnt-tcnt,
4812 "%s%s",
4813 (tcnt ? ", " : ""),
4814 control_values_input[idx]);
4815 tcnt += ccnt;
4816 }
4817 return tcnt;
4818}
4819
4820
Mike Isely62433e32008-04-22 14:45:40 -03004821static const char *pvr2_pathway_state_name(int id)
4822{
4823 switch (id) {
4824 case PVR2_PATHWAY_ANALOG: return "analog";
4825 case PVR2_PATHWAY_DIGITAL: return "digital";
4826 default: return "unknown";
4827 }
4828}
4829
4830
Mike Isely681c7392007-11-26 01:48:52 -03004831static unsigned int pvr2_hdw_report_unlocked(struct pvr2_hdw *hdw,int which,
4832 char *buf,unsigned int acnt)
4833{
4834 switch (which) {
4835 case 0:
4836 return scnprintf(
4837 buf,acnt,
Mike Iselye9db1ff2008-04-22 14:45:41 -03004838 "driver:%s%s%s%s%s <mode=%s>",
Mike Isely681c7392007-11-26 01:48:52 -03004839 (hdw->flag_ok ? " <ok>" : " <fail>"),
4840 (hdw->flag_init_ok ? " <init>" : " <uninitialized>"),
4841 (hdw->flag_disconnected ? " <disconnected>" :
4842 " <connected>"),
4843 (hdw->flag_tripped ? " <tripped>" : ""),
Mike Isely62433e32008-04-22 14:45:40 -03004844 (hdw->flag_decoder_missed ? " <no decoder>" : ""),
4845 pvr2_pathway_state_name(hdw->pathway_state));
4846
Mike Isely681c7392007-11-26 01:48:52 -03004847 case 1:
4848 return scnprintf(
4849 buf,acnt,
4850 "pipeline:%s%s%s%s",
4851 (hdw->state_pipeline_idle ? " <idle>" : ""),
4852 (hdw->state_pipeline_config ?
4853 " <configok>" : " <stale>"),
4854 (hdw->state_pipeline_req ? " <req>" : ""),
4855 (hdw->state_pipeline_pause ? " <pause>" : ""));
4856 case 2:
4857 return scnprintf(
4858 buf,acnt,
Mike Isely62433e32008-04-22 14:45:40 -03004859 "worker:%s%s%s%s%s%s%s",
Mike Isely681c7392007-11-26 01:48:52 -03004860 (hdw->state_decoder_run ?
Mike Isely6e931372010-02-06 02:10:38 -03004861 (hdw->state_decoder_ready ?
4862 "<decode:run>" : " <decode:start>") :
Mike Isely681c7392007-11-26 01:48:52 -03004863 (hdw->state_decoder_quiescent ?
4864 "" : " <decode:stop>")),
4865 (hdw->state_decoder_quiescent ?
4866 " <decode:quiescent>" : ""),
4867 (hdw->state_encoder_ok ?
4868 "" : " <encode:init>"),
4869 (hdw->state_encoder_run ?
Mike Iselyd913d632008-04-06 04:04:35 -03004870 (hdw->state_encoder_runok ?
4871 " <encode:run>" :
4872 " <encode:firstrun>") :
4873 (hdw->state_encoder_runok ?
4874 " <encode:stop>" :
4875 " <encode:virgin>")),
Mike Isely681c7392007-11-26 01:48:52 -03004876 (hdw->state_encoder_config ?
4877 " <encode:configok>" :
4878 (hdw->state_encoder_waitok ?
Mike Iselyb9a37d92008-03-28 05:31:40 -03004879 "" : " <encode:waitok>")),
Mike Isely681c7392007-11-26 01:48:52 -03004880 (hdw->state_usbstream_run ?
Mike Isely62433e32008-04-22 14:45:40 -03004881 " <usb:run>" : " <usb:stop>"),
4882 (hdw->state_pathway_ok ?
Mike Iselye9db1ff2008-04-22 14:45:41 -03004883 " <pathway:ok>" : ""));
Mike Isely681c7392007-11-26 01:48:52 -03004884 case 3:
4885 return scnprintf(
4886 buf,acnt,
4887 "state: %s",
4888 pvr2_get_state_name(hdw->master_state));
Mike Iselyad0992e2008-03-28 05:34:45 -03004889 case 4: {
Mike Isely1cb03b72008-04-21 03:47:43 -03004890 unsigned int tcnt = 0;
4891 unsigned int ccnt;
4892
4893 ccnt = scnprintf(buf,
4894 acnt,
4895 "Hardware supported inputs: ");
4896 tcnt += ccnt;
4897 tcnt += print_input_mask(hdw->input_avail_mask,
4898 buf+tcnt,
4899 acnt-tcnt);
4900 if (hdw->input_avail_mask != hdw->input_allowed_mask) {
4901 ccnt = scnprintf(buf+tcnt,
4902 acnt-tcnt,
4903 "; allowed inputs: ");
4904 tcnt += ccnt;
4905 tcnt += print_input_mask(hdw->input_allowed_mask,
4906 buf+tcnt,
4907 acnt-tcnt);
4908 }
4909 return tcnt;
4910 }
4911 case 5: {
Mike Iselyad0992e2008-03-28 05:34:45 -03004912 struct pvr2_stream_stats stats;
4913 if (!hdw->vid_stream) break;
4914 pvr2_stream_get_stats(hdw->vid_stream,
4915 &stats,
4916 0);
4917 return scnprintf(
4918 buf,acnt,
4919 "Bytes streamed=%u"
4920 " URBs: queued=%u idle=%u ready=%u"
4921 " processed=%u failed=%u",
4922 stats.bytes_processed,
4923 stats.buffers_in_queue,
4924 stats.buffers_in_idle,
4925 stats.buffers_in_ready,
4926 stats.buffers_processed,
4927 stats.buffers_failed);
4928 }
Mike Isely27eab382009-04-06 01:51:38 -03004929 case 6: {
4930 unsigned int id = hdw->ir_scheme_active;
4931 return scnprintf(buf, acnt, "ir scheme: id=%d %s", id,
4932 (id >= ARRAY_SIZE(ir_scheme_names) ?
4933 "?" : ir_scheme_names[id]));
4934 }
Mike Isely681c7392007-11-26 01:48:52 -03004935 default: break;
4936 }
4937 return 0;
4938}
4939
4940
Mike Isely2eb563b2009-03-08 18:25:46 -03004941/* Generate report containing info about attached sub-devices and attached
4942 i2c clients, including an indication of which attached i2c clients are
4943 actually sub-devices. */
4944static unsigned int pvr2_hdw_report_clients(struct pvr2_hdw *hdw,
4945 char *buf, unsigned int acnt)
4946{
4947 struct v4l2_subdev *sd;
4948 unsigned int tcnt = 0;
4949 unsigned int ccnt;
4950 struct i2c_client *client;
Mike Isely2eb563b2009-03-08 18:25:46 -03004951 const char *p;
4952 unsigned int id;
4953
Jean Delvarefa7ce76422009-05-02 00:22:27 -03004954 ccnt = scnprintf(buf, acnt, "Associated v4l2-subdev drivers and I2C clients:\n");
Mike Isely2eb563b2009-03-08 18:25:46 -03004955 tcnt += ccnt;
4956 v4l2_device_for_each_subdev(sd, &hdw->v4l2_dev) {
4957 id = sd->grp_id;
4958 p = NULL;
4959 if (id < ARRAY_SIZE(module_names)) p = module_names[id];
4960 if (p) {
Jean Delvarefa7ce76422009-05-02 00:22:27 -03004961 ccnt = scnprintf(buf + tcnt, acnt - tcnt, " %s:", p);
Mike Isely2eb563b2009-03-08 18:25:46 -03004962 tcnt += ccnt;
4963 } else {
4964 ccnt = scnprintf(buf + tcnt, acnt - tcnt,
Jean Delvarefa7ce76422009-05-02 00:22:27 -03004965 " (unknown id=%u):", id);
4966 tcnt += ccnt;
4967 }
4968 client = v4l2_get_subdevdata(sd);
4969 if (client) {
4970 ccnt = scnprintf(buf + tcnt, acnt - tcnt,
4971 " %s @ %02x\n", client->name,
4972 client->addr);
4973 tcnt += ccnt;
4974 } else {
4975 ccnt = scnprintf(buf + tcnt, acnt - tcnt,
4976 " no i2c client\n");
Mike Isely2eb563b2009-03-08 18:25:46 -03004977 tcnt += ccnt;
4978 }
4979 }
Mike Isely2eb563b2009-03-08 18:25:46 -03004980 return tcnt;
4981}
4982
4983
Mike Isely681c7392007-11-26 01:48:52 -03004984unsigned int pvr2_hdw_state_report(struct pvr2_hdw *hdw,
4985 char *buf,unsigned int acnt)
4986{
4987 unsigned int bcnt,ccnt,idx;
4988 bcnt = 0;
4989 LOCK_TAKE(hdw->big_lock);
4990 for (idx = 0; ; idx++) {
4991 ccnt = pvr2_hdw_report_unlocked(hdw,idx,buf,acnt);
4992 if (!ccnt) break;
4993 bcnt += ccnt; acnt -= ccnt; buf += ccnt;
4994 if (!acnt) break;
4995 buf[0] = '\n'; ccnt = 1;
4996 bcnt += ccnt; acnt -= ccnt; buf += ccnt;
4997 }
Mike Isely2eb563b2009-03-08 18:25:46 -03004998 ccnt = pvr2_hdw_report_clients(hdw, buf, acnt);
4999 bcnt += ccnt; acnt -= ccnt; buf += ccnt;
Mike Isely681c7392007-11-26 01:48:52 -03005000 LOCK_GIVE(hdw->big_lock);
5001 return bcnt;
5002}
5003
5004
5005static void pvr2_hdw_state_log_state(struct pvr2_hdw *hdw)
5006{
Mike Isely2eb563b2009-03-08 18:25:46 -03005007 char buf[256];
5008 unsigned int idx, ccnt;
5009 unsigned int lcnt, ucnt;
Mike Isely681c7392007-11-26 01:48:52 -03005010
5011 for (idx = 0; ; idx++) {
5012 ccnt = pvr2_hdw_report_unlocked(hdw,idx,buf,sizeof(buf));
5013 if (!ccnt) break;
5014 printk(KERN_INFO "%s %.*s\n",hdw->name,ccnt,buf);
5015 }
Mike Isely2eb563b2009-03-08 18:25:46 -03005016 ccnt = pvr2_hdw_report_clients(hdw, buf, sizeof(buf));
5017 ucnt = 0;
5018 while (ucnt < ccnt) {
5019 lcnt = 0;
5020 while ((lcnt + ucnt < ccnt) && (buf[lcnt + ucnt] != '\n')) {
5021 lcnt++;
5022 }
5023 printk(KERN_INFO "%s %.*s\n", hdw->name, lcnt, buf + ucnt);
5024 ucnt += lcnt + 1;
5025 }
Mike Isely681c7392007-11-26 01:48:52 -03005026}
5027
5028
5029/* Evaluate and update the driver's current state, taking various actions
5030 as appropriate for the update. */
5031static int pvr2_hdw_state_eval(struct pvr2_hdw *hdw)
5032{
5033 unsigned int st;
5034 int state_updated = 0;
5035 int callback_flag = 0;
Mike Isely1b9c18c2008-04-22 14:45:41 -03005036 int analog_mode;
Mike Isely681c7392007-11-26 01:48:52 -03005037
5038 pvr2_trace(PVR2_TRACE_STBITS,
5039 "Drive state check START");
5040 if (pvrusb2_debug & PVR2_TRACE_STBITS) {
5041 pvr2_hdw_state_log_state(hdw);
5042 }
5043
5044 /* Process all state and get back over disposition */
5045 state_updated = pvr2_hdw_state_update(hdw);
5046
Mike Isely1b9c18c2008-04-22 14:45:41 -03005047 analog_mode = (hdw->pathway_state != PVR2_PATHWAY_DIGITAL);
5048
Mike Isely681c7392007-11-26 01:48:52 -03005049 /* Update master state based upon all other states. */
5050 if (!hdw->flag_ok) {
5051 st = PVR2_STATE_DEAD;
5052 } else if (hdw->fw1_state != FW1_STATE_OK) {
5053 st = PVR2_STATE_COLD;
Mike Isely72998b72008-04-03 04:51:19 -03005054 } else if ((analog_mode ||
5055 hdw->hdw_desc->flag_digital_requires_cx23416) &&
5056 !hdw->state_encoder_ok) {
Mike Isely681c7392007-11-26 01:48:52 -03005057 st = PVR2_STATE_WARM;
Mike Isely1b9c18c2008-04-22 14:45:41 -03005058 } else if (hdw->flag_tripped ||
5059 (analog_mode && hdw->flag_decoder_missed)) {
Mike Isely681c7392007-11-26 01:48:52 -03005060 st = PVR2_STATE_ERROR;
Mike Isely62433e32008-04-22 14:45:40 -03005061 } else if (hdw->state_usbstream_run &&
Mike Isely1b9c18c2008-04-22 14:45:41 -03005062 (!analog_mode ||
Mike Isely62433e32008-04-22 14:45:40 -03005063 (hdw->state_encoder_run && hdw->state_decoder_run))) {
Mike Isely681c7392007-11-26 01:48:52 -03005064 st = PVR2_STATE_RUN;
5065 } else {
5066 st = PVR2_STATE_READY;
5067 }
5068 if (hdw->master_state != st) {
5069 pvr2_trace(PVR2_TRACE_STATE,
5070 "Device state change from %s to %s",
5071 pvr2_get_state_name(hdw->master_state),
5072 pvr2_get_state_name(st));
Mike Isely40381cb2008-04-22 14:45:42 -03005073 pvr2_led_ctrl(hdw,st == PVR2_STATE_RUN);
Mike Isely681c7392007-11-26 01:48:52 -03005074 hdw->master_state = st;
5075 state_updated = !0;
5076 callback_flag = !0;
5077 }
5078 if (state_updated) {
5079 /* Trigger anyone waiting on any state changes here. */
5080 wake_up(&hdw->state_wait_data);
5081 }
5082
5083 if (pvrusb2_debug & PVR2_TRACE_STBITS) {
5084 pvr2_hdw_state_log_state(hdw);
5085 }
5086 pvr2_trace(PVR2_TRACE_STBITS,
5087 "Drive state check DONE callback=%d",callback_flag);
5088
5089 return callback_flag;
5090}
5091
5092
5093/* Cause kernel thread to check / update driver state */
5094static void pvr2_hdw_state_sched(struct pvr2_hdw *hdw)
5095{
5096 if (hdw->state_stale) return;
5097 hdw->state_stale = !0;
5098 trace_stbit("state_stale",hdw->state_stale);
5099 queue_work(hdw->workqueue,&hdw->workpoll);
5100}
5101
5102
Mike Iselyd8554972006-06-26 20:58:46 -03005103int pvr2_hdw_gpio_get_dir(struct pvr2_hdw *hdw,u32 *dp)
5104{
5105 return pvr2_read_register(hdw,PVR2_GPIO_DIR,dp);
5106}
5107
5108
5109int pvr2_hdw_gpio_get_out(struct pvr2_hdw *hdw,u32 *dp)
5110{
5111 return pvr2_read_register(hdw,PVR2_GPIO_OUT,dp);
5112}
5113
5114
5115int pvr2_hdw_gpio_get_in(struct pvr2_hdw *hdw,u32 *dp)
5116{
5117 return pvr2_read_register(hdw,PVR2_GPIO_IN,dp);
5118}
5119
5120
5121int pvr2_hdw_gpio_chg_dir(struct pvr2_hdw *hdw,u32 msk,u32 val)
5122{
5123 u32 cval,nval;
5124 int ret;
5125 if (~msk) {
5126 ret = pvr2_read_register(hdw,PVR2_GPIO_DIR,&cval);
5127 if (ret) return ret;
5128 nval = (cval & ~msk) | (val & msk);
5129 pvr2_trace(PVR2_TRACE_GPIO,
5130 "GPIO direction changing 0x%x:0x%x"
5131 " from 0x%x to 0x%x",
5132 msk,val,cval,nval);
5133 } else {
5134 nval = val;
5135 pvr2_trace(PVR2_TRACE_GPIO,
5136 "GPIO direction changing to 0x%x",nval);
5137 }
5138 return pvr2_write_register(hdw,PVR2_GPIO_DIR,nval);
5139}
5140
5141
5142int pvr2_hdw_gpio_chg_out(struct pvr2_hdw *hdw,u32 msk,u32 val)
5143{
5144 u32 cval,nval;
5145 int ret;
5146 if (~msk) {
5147 ret = pvr2_read_register(hdw,PVR2_GPIO_OUT,&cval);
5148 if (ret) return ret;
5149 nval = (cval & ~msk) | (val & msk);
5150 pvr2_trace(PVR2_TRACE_GPIO,
5151 "GPIO output changing 0x%x:0x%x from 0x%x to 0x%x",
5152 msk,val,cval,nval);
5153 } else {
5154 nval = val;
5155 pvr2_trace(PVR2_TRACE_GPIO,
5156 "GPIO output changing to 0x%x",nval);
5157 }
5158 return pvr2_write_register(hdw,PVR2_GPIO_OUT,nval);
5159}
5160
5161
Mike Iselya51f5002009-03-06 23:30:37 -03005162void pvr2_hdw_status_poll(struct pvr2_hdw *hdw)
5163{
Mike Isely40f07112009-03-07 00:08:17 -03005164 struct v4l2_tuner *vtp = &hdw->tuner_signal_info;
5165 memset(vtp, 0, sizeof(*vtp));
Mike Isely2641df32009-03-07 00:13:25 -03005166 hdw->tuner_signal_stale = 0;
Mike Isely40f07112009-03-07 00:08:17 -03005167 /* Note: There apparently is no replacement for VIDIOC_CROPCAP
5168 using v4l2-subdev - therefore we can't support that AT ALL right
5169 now. (Of course, no sub-drivers seem to implement it either.
5170 But now it's a a chicken and egg problem...) */
5171 v4l2_device_call_all(&hdw->v4l2_dev, 0, tuner, g_tuner,
5172 &hdw->tuner_signal_info);
Mike Isely2641df32009-03-07 00:13:25 -03005173 pvr2_trace(PVR2_TRACE_CHIPS, "subdev status poll"
Mike Isely40f07112009-03-07 00:08:17 -03005174 " type=%u strength=%u audio=0x%x cap=0x%x"
5175 " low=%u hi=%u",
5176 vtp->type,
5177 vtp->signal, vtp->rxsubchans, vtp->capability,
5178 vtp->rangelow, vtp->rangehigh);
Mike Isely2641df32009-03-07 00:13:25 -03005179
5180 /* We have to do this to avoid getting into constant polling if
5181 there's nobody to answer a poll of cropcap info. */
5182 hdw->cropcap_stale = 0;
Mike Iselya51f5002009-03-06 23:30:37 -03005183}
5184
5185
Mike Isely7fb20fa2008-04-22 14:45:37 -03005186unsigned int pvr2_hdw_get_input_available(struct pvr2_hdw *hdw)
5187{
5188 return hdw->input_avail_mask;
5189}
5190
5191
Mike Isely1cb03b72008-04-21 03:47:43 -03005192unsigned int pvr2_hdw_get_input_allowed(struct pvr2_hdw *hdw)
5193{
5194 return hdw->input_allowed_mask;
5195}
5196
5197
5198static int pvr2_hdw_set_input(struct pvr2_hdw *hdw,int v)
5199{
5200 if (hdw->input_val != v) {
5201 hdw->input_val = v;
5202 hdw->input_dirty = !0;
5203 }
5204
5205 /* Handle side effects - if we switch to a mode that needs the RF
5206 tuner, then select the right frequency choice as well and mark
5207 it dirty. */
5208 if (hdw->input_val == PVR2_CVAL_INPUT_RADIO) {
5209 hdw->freqSelector = 0;
5210 hdw->freqDirty = !0;
5211 } else if ((hdw->input_val == PVR2_CVAL_INPUT_TV) ||
5212 (hdw->input_val == PVR2_CVAL_INPUT_DTV)) {
5213 hdw->freqSelector = 1;
5214 hdw->freqDirty = !0;
5215 }
5216 return 0;
5217}
5218
5219
5220int pvr2_hdw_set_input_allowed(struct pvr2_hdw *hdw,
5221 unsigned int change_mask,
5222 unsigned int change_val)
5223{
5224 int ret = 0;
5225 unsigned int nv,m,idx;
5226 LOCK_TAKE(hdw->big_lock);
5227 do {
5228 nv = hdw->input_allowed_mask & ~change_mask;
5229 nv |= (change_val & change_mask);
5230 nv &= hdw->input_avail_mask;
5231 if (!nv) {
5232 /* No legal modes left; return error instead. */
5233 ret = -EPERM;
5234 break;
5235 }
5236 hdw->input_allowed_mask = nv;
5237 if ((1 << hdw->input_val) & hdw->input_allowed_mask) {
5238 /* Current mode is still in the allowed mask, so
5239 we're done. */
5240 break;
5241 }
5242 /* Select and switch to a mode that is still in the allowed
5243 mask */
5244 if (!hdw->input_allowed_mask) {
5245 /* Nothing legal; give up */
5246 break;
5247 }
5248 m = hdw->input_allowed_mask;
5249 for (idx = 0; idx < (sizeof(m) << 3); idx++) {
5250 if (!((1 << idx) & m)) continue;
5251 pvr2_hdw_set_input(hdw,idx);
5252 break;
5253 }
5254 } while (0);
5255 LOCK_GIVE(hdw->big_lock);
5256 return ret;
5257}
5258
5259
Mike Iselye61b6fc2006-07-18 22:42:18 -03005260/* Find I2C address of eeprom */
Adrian Bunk07e337e2006-06-30 11:30:20 -03005261static int pvr2_hdw_get_eeprom_addr(struct pvr2_hdw *hdw)
Mike Iselyd8554972006-06-26 20:58:46 -03005262{
5263 int result;
5264 LOCK_TAKE(hdw->ctl_lock); do {
Michael Krufky8d364362007-01-22 02:17:55 -03005265 hdw->cmd_buffer[0] = FX2CMD_GET_EEPROM_ADDR;
Mike Iselyd8554972006-06-26 20:58:46 -03005266 result = pvr2_send_request(hdw,
5267 hdw->cmd_buffer,1,
5268 hdw->cmd_buffer,1);
5269 if (result < 0) break;
5270 result = hdw->cmd_buffer[0];
5271 } while(0); LOCK_GIVE(hdw->ctl_lock);
5272 return result;
5273}
5274
5275
Mike Isely32ffa9a2006-09-23 22:26:52 -03005276int pvr2_hdw_register_access(struct pvr2_hdw *hdw,
Hans Verkuilaecde8b52008-12-30 07:14:19 -03005277 struct v4l2_dbg_match *match, u64 reg_id,
5278 int setFl, u64 *val_ptr)
Mike Isely32ffa9a2006-09-23 22:26:52 -03005279{
5280#ifdef CONFIG_VIDEO_ADV_DEBUG
Hans Verkuilaecde8b52008-12-30 07:14:19 -03005281 struct v4l2_dbg_register req;
Mike Isely6d988162006-09-28 17:53:49 -03005282 int stat = 0;
5283 int okFl = 0;
Mike Isely32ffa9a2006-09-23 22:26:52 -03005284
Mike Isely201f5c92007-01-28 16:08:36 -03005285 if (!capable(CAP_SYS_ADMIN)) return -EPERM;
5286
Hans Verkuilaecde8b52008-12-30 07:14:19 -03005287 req.match = *match;
Mike Isely32ffa9a2006-09-23 22:26:52 -03005288 req.reg = reg_id;
5289 if (setFl) req.val = *val_ptr;
Mike Iselyd8f5b9b2009-03-07 00:05:00 -03005290 /* It would be nice to know if a sub-device answered the request */
5291 v4l2_device_call_all(&hdw->v4l2_dev, 0, core, g_register, &req);
5292 if (!setFl) *val_ptr = req.val;
Mike Isely6d988162006-09-28 17:53:49 -03005293 if (okFl) {
5294 return stat;
5295 }
Mike Isely32ffa9a2006-09-23 22:26:52 -03005296 return -EINVAL;
5297#else
5298 return -ENOSYS;
5299#endif
5300}
5301
5302
Mike Iselyd8554972006-06-26 20:58:46 -03005303/*
5304 Stuff for Emacs to see, in order to encourage consistent editing style:
5305 *** Local Variables: ***
5306 *** mode: c ***
5307 *** fill-column: 75 ***
5308 *** tab-width: 8 ***
5309 *** c-basic-offset: 8 ***
5310 *** End: ***
5311 */