blob: a9c1d75ba7d5c8d816d3750c0798e778f3c7927d [file] [log] [blame]
Felipe Balbi72246da2011-08-19 18:10:58 +03001/**
2 * gadget.c - DesignWare USB3 DRD Controller Gadget Framework Link
3 *
4 * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
Felipe Balbi72246da2011-08-19 18:10:58 +03005 *
6 * Authors: Felipe Balbi <balbi@ti.com>,
7 * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
8 *
Felipe Balbi5945f782013-06-30 14:15:11 +03009 * This program is free software: you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 of
11 * the License as published by the Free Software Foundation.
Felipe Balbi72246da2011-08-19 18:10:58 +030012 *
Felipe Balbi5945f782013-06-30 14:15:11 +030013 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
Felipe Balbi72246da2011-08-19 18:10:58 +030017 */
18
19#include <linux/kernel.h>
20#include <linux/delay.h>
21#include <linux/slab.h>
22#include <linux/spinlock.h>
23#include <linux/platform_device.h>
24#include <linux/pm_runtime.h>
25#include <linux/interrupt.h>
26#include <linux/io.h>
27#include <linux/list.h>
28#include <linux/dma-mapping.h>
29
30#include <linux/usb/ch9.h>
31#include <linux/usb/gadget.h>
32
Felipe Balbi80977dc2014-08-19 16:37:22 -050033#include "debug.h"
Felipe Balbi72246da2011-08-19 18:10:58 +030034#include "core.h"
35#include "gadget.h"
36#include "io.h"
37
Felipe Balbi04a9bfc2012-01-02 18:25:43 +020038/**
39 * dwc3_gadget_set_test_mode - Enables USB2 Test Modes
40 * @dwc: pointer to our context structure
41 * @mode: the mode to set (J, K SE0 NAK, Force Enable)
42 *
43 * Caller should take care of locking. This function will
44 * return 0 on success or -EINVAL if wrong Test Selector
45 * is passed
46 */
47int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode)
48{
49 u32 reg;
50
51 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
52 reg &= ~DWC3_DCTL_TSTCTRL_MASK;
53
54 switch (mode) {
55 case TEST_J:
56 case TEST_K:
57 case TEST_SE0_NAK:
58 case TEST_PACKET:
59 case TEST_FORCE_EN:
60 reg |= mode << 1;
61 break;
62 default:
63 return -EINVAL;
64 }
65
66 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
67
68 return 0;
69}
70
Felipe Balbi8598bde2012-01-02 18:55:57 +020071/**
Paul Zimmerman911f1f82012-04-27 13:35:15 +030072 * dwc3_gadget_get_link_state - Gets current state of USB Link
73 * @dwc: pointer to our context structure
74 *
75 * Caller should take care of locking. This function will
76 * return the link state on success (>= 0) or -ETIMEDOUT.
77 */
78int dwc3_gadget_get_link_state(struct dwc3 *dwc)
79{
80 u32 reg;
81
82 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
83
84 return DWC3_DSTS_USBLNKST(reg);
85}
86
87/**
Felipe Balbi8598bde2012-01-02 18:55:57 +020088 * dwc3_gadget_set_link_state - Sets USB Link to a particular State
89 * @dwc: pointer to our context structure
90 * @state: the state to put link into
91 *
92 * Caller should take care of locking. This function will
Paul Zimmermanaee63e32012-02-24 17:32:15 -080093 * return 0 on success or -ETIMEDOUT.
Felipe Balbi8598bde2012-01-02 18:55:57 +020094 */
95int dwc3_gadget_set_link_state(struct dwc3 *dwc, enum dwc3_link_state state)
96{
Paul Zimmermanaee63e32012-02-24 17:32:15 -080097 int retries = 10000;
Felipe Balbi8598bde2012-01-02 18:55:57 +020098 u32 reg;
99
Paul Zimmerman802fde92012-04-27 13:10:52 +0300100 /*
101 * Wait until device controller is ready. Only applies to 1.94a and
102 * later RTL.
103 */
104 if (dwc->revision >= DWC3_REVISION_194A) {
105 while (--retries) {
106 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
107 if (reg & DWC3_DSTS_DCNRD)
108 udelay(5);
109 else
110 break;
111 }
112
113 if (retries <= 0)
114 return -ETIMEDOUT;
115 }
116
Felipe Balbi8598bde2012-01-02 18:55:57 +0200117 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
118 reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK;
119
120 /* set requested state */
121 reg |= DWC3_DCTL_ULSTCHNGREQ(state);
122 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
123
Paul Zimmerman802fde92012-04-27 13:10:52 +0300124 /*
125 * The following code is racy when called from dwc3_gadget_wakeup,
126 * and is not needed, at least on newer versions
127 */
128 if (dwc->revision >= DWC3_REVISION_194A)
129 return 0;
130
Felipe Balbi8598bde2012-01-02 18:55:57 +0200131 /* wait for a change in DSTS */
Paul Zimmermanaed430e2012-04-27 12:52:01 +0300132 retries = 10000;
Felipe Balbi8598bde2012-01-02 18:55:57 +0200133 while (--retries) {
134 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
135
Felipe Balbi8598bde2012-01-02 18:55:57 +0200136 if (DWC3_DSTS_USBLNKST(reg) == state)
137 return 0;
138
Paul Zimmermanaee63e32012-02-24 17:32:15 -0800139 udelay(5);
Felipe Balbi8598bde2012-01-02 18:55:57 +0200140 }
141
Felipe Balbi73815282015-01-27 13:48:14 -0600142 dwc3_trace(trace_dwc3_gadget,
143 "link state change request timed out");
Felipe Balbi8598bde2012-01-02 18:55:57 +0200144
145 return -ETIMEDOUT;
146}
147
John Youndca01192016-05-19 17:26:05 -0700148/**
149 * dwc3_ep_inc_trb() - Increment a TRB index.
150 * @index - Pointer to the TRB index to increment.
151 *
152 * The index should never point to the link TRB. After incrementing,
153 * if it is point to the link TRB, wrap around to the beginning. The
154 * link TRB is always at the last TRB entry.
155 */
156static void dwc3_ep_inc_trb(u8 *index)
157{
158 (*index)++;
159 if (*index == (DWC3_TRB_NUM - 1))
160 *index = 0;
161}
162
Felipe Balbief966b92016-04-05 13:09:51 +0300163static void dwc3_ep_inc_enq(struct dwc3_ep *dep)
Felipe Balbi457e84b2012-01-18 18:04:09 +0200164{
John Youndca01192016-05-19 17:26:05 -0700165 dwc3_ep_inc_trb(&dep->trb_enqueue);
Felipe Balbief966b92016-04-05 13:09:51 +0300166}
Felipe Balbi457e84b2012-01-18 18:04:09 +0200167
Felipe Balbief966b92016-04-05 13:09:51 +0300168static void dwc3_ep_inc_deq(struct dwc3_ep *dep)
169{
John Youndca01192016-05-19 17:26:05 -0700170 dwc3_ep_inc_trb(&dep->trb_dequeue);
Felipe Balbi457e84b2012-01-18 18:04:09 +0200171}
172
Felipe Balbi72246da2011-08-19 18:10:58 +0300173void dwc3_gadget_giveback(struct dwc3_ep *dep, struct dwc3_request *req,
174 int status)
175{
176 struct dwc3 *dwc = dep->dwc;
177
Felipe Balbi737f1ae2016-08-11 12:24:27 +0300178 req->started = false;
Felipe Balbi72246da2011-08-19 18:10:58 +0300179 list_del(&req->list);
Felipe Balbieeb720f2011-11-28 12:46:59 +0200180 req->trb = NULL;
Felipe Balbie62c5bc52016-10-25 13:47:21 +0300181 req->remaining = 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300182
183 if (req->request.status == -EINPROGRESS)
184 req->request.status = status;
185
Pratyush Anand0416e492012-08-10 13:42:16 +0530186 if (dwc->ep0_bounced && dep->number == 0)
187 dwc->ep0_bounced = false;
188 else
189 usb_gadget_unmap_request(&dwc->gadget, &req->request,
190 req->direction);
Felipe Balbi72246da2011-08-19 18:10:58 +0300191
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -0500192 trace_dwc3_gadget_giveback(req);
Felipe Balbi72246da2011-08-19 18:10:58 +0300193
194 spin_unlock(&dwc->lock);
Michal Sojka304f7e52014-09-24 22:43:19 +0200195 usb_gadget_giveback_request(&dep->endpoint, &req->request);
Felipe Balbi72246da2011-08-19 18:10:58 +0300196 spin_lock(&dwc->lock);
Felipe Balbifc8bb912016-05-16 13:14:48 +0300197
198 if (dep->number > 1)
199 pm_runtime_put(dwc->dev);
Felipe Balbi72246da2011-08-19 18:10:58 +0300200}
201
Felipe Balbi3ece0ec2014-09-05 09:47:44 -0500202int dwc3_send_gadget_generic_command(struct dwc3 *dwc, unsigned cmd, u32 param)
Felipe Balbib09bb642012-04-24 16:19:11 +0300203{
204 u32 timeout = 500;
Felipe Balbi71f7e702016-05-23 14:16:19 +0300205 int status = 0;
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300206 int ret = 0;
Felipe Balbib09bb642012-04-24 16:19:11 +0300207 u32 reg;
208
209 dwc3_writel(dwc->regs, DWC3_DGCMDPAR, param);
210 dwc3_writel(dwc->regs, DWC3_DGCMD, cmd | DWC3_DGCMD_CMDACT);
211
212 do {
213 reg = dwc3_readl(dwc->regs, DWC3_DGCMD);
214 if (!(reg & DWC3_DGCMD_CMDACT)) {
Felipe Balbi71f7e702016-05-23 14:16:19 +0300215 status = DWC3_DGCMD_STATUS(reg);
216 if (status)
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300217 ret = -EINVAL;
218 break;
Felipe Balbib09bb642012-04-24 16:19:11 +0300219 }
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300220 } while (timeout--);
221
222 if (!timeout) {
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300223 ret = -ETIMEDOUT;
Felipe Balbi71f7e702016-05-23 14:16:19 +0300224 status = -ETIMEDOUT;
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300225 }
226
Felipe Balbi71f7e702016-05-23 14:16:19 +0300227 trace_dwc3_gadget_generic_cmd(cmd, param, status);
228
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300229 return ret;
Felipe Balbib09bb642012-04-24 16:19:11 +0300230}
231
Felipe Balbic36d8e92016-04-04 12:46:33 +0300232static int __dwc3_gadget_wakeup(struct dwc3 *dwc);
233
Felipe Balbi2cd47182016-04-12 16:42:43 +0300234int dwc3_send_gadget_ep_cmd(struct dwc3_ep *dep, unsigned cmd,
235 struct dwc3_gadget_ep_cmd_params *params)
Felipe Balbi72246da2011-08-19 18:10:58 +0300236{
Felipe Balbi8897a762016-09-22 10:56:08 +0300237 const struct usb_endpoint_descriptor *desc = dep->endpoint.desc;
Felipe Balbi2cd47182016-04-12 16:42:43 +0300238 struct dwc3 *dwc = dep->dwc;
Sebastian Andrzej Siewior61d58242011-08-29 16:46:38 +0200239 u32 timeout = 500;
Felipe Balbi72246da2011-08-19 18:10:58 +0300240 u32 reg;
241
Felipe Balbi0933df12016-05-23 14:02:33 +0300242 int cmd_status = 0;
Felipe Balbi2b0f11d2016-04-04 09:19:17 +0300243 int susphy = false;
Felipe Balbic0ca3242016-04-04 09:11:51 +0300244 int ret = -EINVAL;
Felipe Balbi72246da2011-08-19 18:10:58 +0300245
Felipe Balbi2b0f11d2016-04-04 09:19:17 +0300246 /*
247 * Synopsys Databook 2.60a states, on section 6.3.2.5.[1-8], that if
248 * we're issuing an endpoint command, we must check if
249 * GUSB2PHYCFG.SUSPHY bit is set. If it is, then we need to clear it.
250 *
251 * We will also set SUSPHY bit to what it was before returning as stated
252 * by the same section on Synopsys databook.
253 */
Felipe Balbiab2a92e2016-05-17 14:55:58 +0300254 if (dwc->gadget.speed <= USB_SPEED_HIGH) {
255 reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
256 if (unlikely(reg & DWC3_GUSB2PHYCFG_SUSPHY)) {
257 susphy = true;
258 reg &= ~DWC3_GUSB2PHYCFG_SUSPHY;
259 dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
260 }
Felipe Balbi2b0f11d2016-04-04 09:19:17 +0300261 }
262
Felipe Balbi59999142016-09-22 12:25:28 +0300263 if (DWC3_DEPCMD_CMD(cmd) == DWC3_DEPCMD_STARTTRANSFER) {
Felipe Balbic36d8e92016-04-04 12:46:33 +0300264 int needs_wakeup;
265
266 needs_wakeup = (dwc->link_state == DWC3_LINK_STATE_U1 ||
267 dwc->link_state == DWC3_LINK_STATE_U2 ||
268 dwc->link_state == DWC3_LINK_STATE_U3);
269
270 if (unlikely(needs_wakeup)) {
271 ret = __dwc3_gadget_wakeup(dwc);
272 dev_WARN_ONCE(dwc->dev, ret, "wakeup failed --> %d\n",
273 ret);
274 }
275 }
276
Felipe Balbi2eb88012016-04-12 16:53:39 +0300277 dwc3_writel(dep->regs, DWC3_DEPCMDPAR0, params->param0);
278 dwc3_writel(dep->regs, DWC3_DEPCMDPAR1, params->param1);
279 dwc3_writel(dep->regs, DWC3_DEPCMDPAR2, params->param2);
Felipe Balbi72246da2011-08-19 18:10:58 +0300280
Felipe Balbi8897a762016-09-22 10:56:08 +0300281 /*
282 * Synopsys Databook 2.60a states in section 6.3.2.5.6 of that if we're
283 * not relying on XferNotReady, we can make use of a special "No
284 * Response Update Transfer" command where we should clear both CmdAct
285 * and CmdIOC bits.
286 *
287 * With this, we don't need to wait for command completion and can
288 * straight away issue further commands to the endpoint.
289 *
290 * NOTICE: We're making an assumption that control endpoints will never
291 * make use of Update Transfer command. This is a safe assumption
292 * because we can never have more than one request at a time with
293 * Control Endpoints. If anybody changes that assumption, this chunk
294 * needs to be updated accordingly.
295 */
296 if (DWC3_DEPCMD_CMD(cmd) == DWC3_DEPCMD_UPDATETRANSFER &&
297 !usb_endpoint_xfer_isoc(desc))
298 cmd &= ~(DWC3_DEPCMD_CMDIOC | DWC3_DEPCMD_CMDACT);
299 else
300 cmd |= DWC3_DEPCMD_CMDACT;
301
302 dwc3_writel(dep->regs, DWC3_DEPCMD, cmd);
Felipe Balbi72246da2011-08-19 18:10:58 +0300303 do {
Felipe Balbi2eb88012016-04-12 16:53:39 +0300304 reg = dwc3_readl(dep->regs, DWC3_DEPCMD);
Felipe Balbi72246da2011-08-19 18:10:58 +0300305 if (!(reg & DWC3_DEPCMD_CMDACT)) {
Felipe Balbi0933df12016-05-23 14:02:33 +0300306 cmd_status = DWC3_DEPCMD_STATUS(reg);
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000307
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000308 switch (cmd_status) {
309 case 0:
310 ret = 0;
Felipe Balbic0ca3242016-04-04 09:11:51 +0300311 break;
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000312 case DEPEVT_TRANSFER_NO_RESOURCE:
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000313 ret = -EINVAL;
314 break;
315 case DEPEVT_TRANSFER_BUS_EXPIRY:
316 /*
317 * SW issues START TRANSFER command to
318 * isochronous ep with future frame interval. If
319 * future interval time has already passed when
320 * core receives the command, it will respond
321 * with an error status of 'Bus Expiry'.
322 *
323 * Instead of always returning -EINVAL, let's
324 * give a hint to the gadget driver that this is
325 * the case by returning -EAGAIN.
326 */
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000327 ret = -EAGAIN;
328 break;
329 default:
330 dev_WARN(dwc->dev, "UNKNOWN cmd status\n");
331 }
332
Felipe Balbic0ca3242016-04-04 09:11:51 +0300333 break;
Felipe Balbi72246da2011-08-19 18:10:58 +0300334 }
Felipe Balbif6bb2252016-05-23 13:53:34 +0300335 } while (--timeout);
Felipe Balbi72246da2011-08-19 18:10:58 +0300336
Felipe Balbif6bb2252016-05-23 13:53:34 +0300337 if (timeout == 0) {
Felipe Balbif6bb2252016-05-23 13:53:34 +0300338 ret = -ETIMEDOUT;
Felipe Balbi0933df12016-05-23 14:02:33 +0300339 cmd_status = -ETIMEDOUT;
Felipe Balbif6bb2252016-05-23 13:53:34 +0300340 }
Felipe Balbic0ca3242016-04-04 09:11:51 +0300341
Felipe Balbi0933df12016-05-23 14:02:33 +0300342 trace_dwc3_gadget_ep_cmd(dep, cmd, params, cmd_status);
343
Felipe Balbi6cb2e4e2016-10-21 13:07:09 +0300344 if (ret == 0) {
345 switch (DWC3_DEPCMD_CMD(cmd)) {
346 case DWC3_DEPCMD_STARTTRANSFER:
347 dep->flags |= DWC3_EP_TRANSFER_STARTED;
348 break;
349 case DWC3_DEPCMD_ENDTRANSFER:
350 dep->flags &= ~DWC3_EP_TRANSFER_STARTED;
351 break;
352 default:
353 /* nothing */
354 break;
355 }
356 }
357
Felipe Balbi2b0f11d2016-04-04 09:19:17 +0300358 if (unlikely(susphy)) {
359 reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
360 reg |= DWC3_GUSB2PHYCFG_SUSPHY;
361 dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
362 }
363
Felipe Balbic0ca3242016-04-04 09:11:51 +0300364 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300365}
366
John Youn50c763f2016-05-31 17:49:56 -0700367static int dwc3_send_clear_stall_ep_cmd(struct dwc3_ep *dep)
368{
369 struct dwc3 *dwc = dep->dwc;
370 struct dwc3_gadget_ep_cmd_params params;
371 u32 cmd = DWC3_DEPCMD_CLEARSTALL;
372
373 /*
374 * As of core revision 2.60a the recommended programming model
375 * is to set the ClearPendIN bit when issuing a Clear Stall EP
376 * command for IN endpoints. This is to prevent an issue where
377 * some (non-compliant) hosts may not send ACK TPs for pending
378 * IN transfers due to a mishandled error condition. Synopsys
379 * STAR 9000614252.
380 */
Lu Baolu5e6c88d2016-09-09 12:51:27 +0800381 if (dep->direction && (dwc->revision >= DWC3_REVISION_260A) &&
382 (dwc->gadget.speed >= USB_SPEED_SUPER))
John Youn50c763f2016-05-31 17:49:56 -0700383 cmd |= DWC3_DEPCMD_CLEARPENDIN;
384
385 memset(&params, 0, sizeof(params));
386
Felipe Balbi2cd47182016-04-12 16:42:43 +0300387 return dwc3_send_gadget_ep_cmd(dep, cmd, &params);
John Youn50c763f2016-05-31 17:49:56 -0700388}
389
Felipe Balbi72246da2011-08-19 18:10:58 +0300390static dma_addr_t dwc3_trb_dma_offset(struct dwc3_ep *dep,
Felipe Balbif6bafc62012-02-06 11:04:53 +0200391 struct dwc3_trb *trb)
Felipe Balbi72246da2011-08-19 18:10:58 +0300392{
Paul Zimmermanc439ef82011-09-30 10:58:45 +0300393 u32 offset = (char *) trb - (char *) dep->trb_pool;
Felipe Balbi72246da2011-08-19 18:10:58 +0300394
395 return dep->trb_pool_dma + offset;
396}
397
398static int dwc3_alloc_trb_pool(struct dwc3_ep *dep)
399{
400 struct dwc3 *dwc = dep->dwc;
401
402 if (dep->trb_pool)
403 return 0;
404
Felipe Balbi72246da2011-08-19 18:10:58 +0300405 dep->trb_pool = dma_alloc_coherent(dwc->dev,
406 sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
407 &dep->trb_pool_dma, GFP_KERNEL);
408 if (!dep->trb_pool) {
409 dev_err(dep->dwc->dev, "failed to allocate trb pool for %s\n",
410 dep->name);
411 return -ENOMEM;
412 }
413
414 return 0;
415}
416
417static void dwc3_free_trb_pool(struct dwc3_ep *dep)
418{
419 struct dwc3 *dwc = dep->dwc;
420
421 dma_free_coherent(dwc->dev, sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
422 dep->trb_pool, dep->trb_pool_dma);
423
424 dep->trb_pool = NULL;
425 dep->trb_pool_dma = 0;
426}
427
John Younc4509602016-02-16 20:10:53 -0800428static int dwc3_gadget_set_xfer_resource(struct dwc3 *dwc, struct dwc3_ep *dep);
429
430/**
431 * dwc3_gadget_start_config - Configure EP resources
432 * @dwc: pointer to our controller context structure
433 * @dep: endpoint that is being enabled
434 *
435 * The assignment of transfer resources cannot perfectly follow the
436 * data book due to the fact that the controller driver does not have
437 * all knowledge of the configuration in advance. It is given this
438 * information piecemeal by the composite gadget framework after every
439 * SET_CONFIGURATION and SET_INTERFACE. Trying to follow the databook
440 * programming model in this scenario can cause errors. For two
441 * reasons:
442 *
443 * 1) The databook says to do DEPSTARTCFG for every SET_CONFIGURATION
444 * and SET_INTERFACE (8.1.5). This is incorrect in the scenario of
445 * multiple interfaces.
446 *
447 * 2) The databook does not mention doing more DEPXFERCFG for new
448 * endpoint on alt setting (8.1.6).
449 *
450 * The following simplified method is used instead:
451 *
452 * All hardware endpoints can be assigned a transfer resource and this
453 * setting will stay persistent until either a core reset or
454 * hibernation. So whenever we do a DEPSTARTCFG(0) we can go ahead and
455 * do DEPXFERCFG for every hardware endpoint as well. We are
456 * guaranteed that there are as many transfer resources as endpoints.
457 *
458 * This function is called for each endpoint when it is being enabled
459 * but is triggered only when called for EP0-out, which always happens
460 * first, and which should only happen in one of the above conditions.
461 */
Felipe Balbi72246da2011-08-19 18:10:58 +0300462static int dwc3_gadget_start_config(struct dwc3 *dwc, struct dwc3_ep *dep)
463{
464 struct dwc3_gadget_ep_cmd_params params;
465 u32 cmd;
John Younc4509602016-02-16 20:10:53 -0800466 int i;
467 int ret;
468
469 if (dep->number)
470 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300471
472 memset(&params, 0x00, sizeof(params));
John Younc4509602016-02-16 20:10:53 -0800473 cmd = DWC3_DEPCMD_DEPSTARTCFG;
Felipe Balbi72246da2011-08-19 18:10:58 +0300474
Felipe Balbi2cd47182016-04-12 16:42:43 +0300475 ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
John Younc4509602016-02-16 20:10:53 -0800476 if (ret)
477 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300478
John Younc4509602016-02-16 20:10:53 -0800479 for (i = 0; i < DWC3_ENDPOINTS_NUM; i++) {
480 struct dwc3_ep *dep = dwc->eps[i];
481
482 if (!dep)
483 continue;
484
485 ret = dwc3_gadget_set_xfer_resource(dwc, dep);
486 if (ret)
487 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300488 }
489
490 return 0;
491}
492
493static int dwc3_gadget_set_ep_config(struct dwc3 *dwc, struct dwc3_ep *dep,
Felipe Balbic90bfae2011-11-29 13:11:21 +0200494 const struct usb_endpoint_descriptor *desc,
Felipe Balbi4b345c92012-07-16 14:08:16 +0300495 const struct usb_ss_ep_comp_descriptor *comp_desc,
Felipe Balbi21e64bf2016-06-02 12:37:31 +0300496 bool modify, bool restore)
Felipe Balbi72246da2011-08-19 18:10:58 +0300497{
498 struct dwc3_gadget_ep_cmd_params params;
499
Felipe Balbi21e64bf2016-06-02 12:37:31 +0300500 if (dev_WARN_ONCE(dwc->dev, modify && restore,
501 "Can't modify and restore\n"))
502 return -EINVAL;
503
Felipe Balbi72246da2011-08-19 18:10:58 +0300504 memset(&params, 0x00, sizeof(params));
505
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300506 params.param0 = DWC3_DEPCFG_EP_TYPE(usb_endpoint_type(desc))
Chanho Parkd2e9a132012-08-31 16:54:07 +0900507 | DWC3_DEPCFG_MAX_PACKET_SIZE(usb_endpoint_maxp(desc));
508
509 /* Burst size is only needed in SuperSpeed mode */
John Younee5cd412016-02-05 17:08:45 -0800510 if (dwc->gadget.speed >= USB_SPEED_SUPER) {
Felipe Balbi676e3492016-04-26 10:49:07 +0300511 u32 burst = dep->endpoint.maxburst;
Felipe Balbi676e3492016-04-26 10:49:07 +0300512 params.param0 |= DWC3_DEPCFG_BURST_SIZE(burst - 1);
Chanho Parkd2e9a132012-08-31 16:54:07 +0900513 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300514
Felipe Balbi21e64bf2016-06-02 12:37:31 +0300515 if (modify) {
516 params.param0 |= DWC3_DEPCFG_ACTION_MODIFY;
517 } else if (restore) {
Paul Zimmerman265b70a2013-12-19 12:38:49 -0600518 params.param0 |= DWC3_DEPCFG_ACTION_RESTORE;
519 params.param2 |= dep->saved_state;
Felipe Balbi21e64bf2016-06-02 12:37:31 +0300520 } else {
521 params.param0 |= DWC3_DEPCFG_ACTION_INIT;
Paul Zimmerman265b70a2013-12-19 12:38:49 -0600522 }
523
Felipe Balbi4bc48c92016-08-10 16:04:33 +0300524 if (usb_endpoint_xfer_control(desc))
525 params.param1 = DWC3_DEPCFG_XFER_COMPLETE_EN;
Felipe Balbi13fa2e62016-05-30 13:40:00 +0300526
527 if (dep->number <= 1 || usb_endpoint_xfer_isoc(desc))
528 params.param1 |= DWC3_DEPCFG_XFER_NOT_READY_EN;
Felipe Balbi72246da2011-08-19 18:10:58 +0300529
Felipe Balbi18b7ede2012-01-02 13:35:41 +0200530 if (usb_ss_max_streams(comp_desc) && usb_endpoint_xfer_bulk(desc)) {
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300531 params.param1 |= DWC3_DEPCFG_STREAM_CAPABLE
532 | DWC3_DEPCFG_STREAM_EVENT_EN;
Felipe Balbi879631a2011-09-30 10:58:47 +0300533 dep->stream_capable = true;
534 }
535
Felipe Balbi0b93a4c2014-09-04 10:28:10 -0500536 if (!usb_endpoint_xfer_control(desc))
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300537 params.param1 |= DWC3_DEPCFG_XFER_IN_PROGRESS_EN;
Felipe Balbi72246da2011-08-19 18:10:58 +0300538
539 /*
540 * We are doing 1:1 mapping for endpoints, meaning
541 * Physical Endpoints 2 maps to Logical Endpoint 2 and
542 * so on. We consider the direction bit as part of the physical
543 * endpoint number. So USB endpoint 0x81 is 0x03.
544 */
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300545 params.param1 |= DWC3_DEPCFG_EP_NUMBER(dep->number);
Felipe Balbi72246da2011-08-19 18:10:58 +0300546
547 /*
548 * We must use the lower 16 TX FIFOs even though
549 * HW might have more
550 */
551 if (dep->direction)
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300552 params.param0 |= DWC3_DEPCFG_FIFO_NUMBER(dep->number >> 1);
Felipe Balbi72246da2011-08-19 18:10:58 +0300553
554 if (desc->bInterval) {
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300555 params.param1 |= DWC3_DEPCFG_BINTERVAL_M1(desc->bInterval - 1);
Felipe Balbi72246da2011-08-19 18:10:58 +0300556 dep->interval = 1 << (desc->bInterval - 1);
557 }
558
Felipe Balbi2cd47182016-04-12 16:42:43 +0300559 return dwc3_send_gadget_ep_cmd(dep, DWC3_DEPCMD_SETEPCONFIG, &params);
Felipe Balbi72246da2011-08-19 18:10:58 +0300560}
561
562static int dwc3_gadget_set_xfer_resource(struct dwc3 *dwc, struct dwc3_ep *dep)
563{
564 struct dwc3_gadget_ep_cmd_params params;
565
566 memset(&params, 0x00, sizeof(params));
567
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300568 params.param0 = DWC3_DEPXFERCFG_NUM_XFER_RES(1);
Felipe Balbi72246da2011-08-19 18:10:58 +0300569
Felipe Balbi2cd47182016-04-12 16:42:43 +0300570 return dwc3_send_gadget_ep_cmd(dep, DWC3_DEPCMD_SETTRANSFRESOURCE,
571 &params);
Felipe Balbi72246da2011-08-19 18:10:58 +0300572}
573
574/**
575 * __dwc3_gadget_ep_enable - Initializes a HW endpoint
576 * @dep: endpoint to be initialized
577 * @desc: USB Endpoint Descriptor
578 *
579 * Caller should take care of locking
580 */
581static int __dwc3_gadget_ep_enable(struct dwc3_ep *dep,
Felipe Balbic90bfae2011-11-29 13:11:21 +0200582 const struct usb_endpoint_descriptor *desc,
Felipe Balbi4b345c92012-07-16 14:08:16 +0300583 const struct usb_ss_ep_comp_descriptor *comp_desc,
Felipe Balbi21e64bf2016-06-02 12:37:31 +0300584 bool modify, bool restore)
Felipe Balbi72246da2011-08-19 18:10:58 +0300585{
586 struct dwc3 *dwc = dep->dwc;
587 u32 reg;
Andy Shevchenkob09e99e2014-05-15 15:53:32 +0300588 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300589
Felipe Balbi73815282015-01-27 13:48:14 -0600590 dwc3_trace(trace_dwc3_gadget, "Enabling %s", dep->name);
Felipe Balbiff62d6b2013-07-12 19:09:39 +0300591
Felipe Balbi72246da2011-08-19 18:10:58 +0300592 if (!(dep->flags & DWC3_EP_ENABLED)) {
593 ret = dwc3_gadget_start_config(dwc, dep);
594 if (ret)
595 return ret;
596 }
597
Felipe Balbi21e64bf2016-06-02 12:37:31 +0300598 ret = dwc3_gadget_set_ep_config(dwc, dep, desc, comp_desc, modify,
Paul Zimmerman265b70a2013-12-19 12:38:49 -0600599 restore);
Felipe Balbi72246da2011-08-19 18:10:58 +0300600 if (ret)
601 return ret;
602
603 if (!(dep->flags & DWC3_EP_ENABLED)) {
Felipe Balbif6bafc62012-02-06 11:04:53 +0200604 struct dwc3_trb *trb_st_hw;
605 struct dwc3_trb *trb_link;
Felipe Balbi72246da2011-08-19 18:10:58 +0300606
Ido Shayevitz16e78db2012-03-12 20:25:24 +0200607 dep->endpoint.desc = desc;
Felipe Balbic90bfae2011-11-29 13:11:21 +0200608 dep->comp_desc = comp_desc;
Felipe Balbi72246da2011-08-19 18:10:58 +0300609 dep->type = usb_endpoint_type(desc);
610 dep->flags |= DWC3_EP_ENABLED;
Baolin Wang76a638f2016-10-31 19:38:36 +0800611 dep->flags &= ~DWC3_EP_END_TRANSFER_PENDING;
Felipe Balbi72246da2011-08-19 18:10:58 +0300612
613 reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
614 reg |= DWC3_DALEPENA_EP(dep->number);
615 dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);
616
Baolin Wang76a638f2016-10-31 19:38:36 +0800617 init_waitqueue_head(&dep->wait_end_transfer);
618
Felipe Balbi36b68aa2016-04-05 13:24:36 +0300619 if (usb_endpoint_xfer_control(desc))
Felipe Balbi7ab373a2016-05-23 11:27:26 +0300620 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300621
John Youn0d257442016-05-19 17:26:08 -0700622 /* Initialize the TRB ring */
623 dep->trb_dequeue = 0;
624 dep->trb_enqueue = 0;
625 memset(dep->trb_pool, 0,
626 sizeof(struct dwc3_trb) * DWC3_TRB_NUM);
627
Felipe Balbi36b68aa2016-04-05 13:24:36 +0300628 /* Link TRB. The HWO bit is never reset */
Felipe Balbi72246da2011-08-19 18:10:58 +0300629 trb_st_hw = &dep->trb_pool[0];
630
Felipe Balbif6bafc62012-02-06 11:04:53 +0200631 trb_link = &dep->trb_pool[DWC3_TRB_NUM - 1];
Felipe Balbif6bafc62012-02-06 11:04:53 +0200632 trb_link->bpl = lower_32_bits(dwc3_trb_dma_offset(dep, trb_st_hw));
633 trb_link->bph = upper_32_bits(dwc3_trb_dma_offset(dep, trb_st_hw));
634 trb_link->ctrl |= DWC3_TRBCTL_LINK_TRB;
635 trb_link->ctrl |= DWC3_TRB_CTRL_HWO;
Felipe Balbi72246da2011-08-19 18:10:58 +0300636 }
637
Felipe Balbia97ea992016-09-29 16:28:56 +0300638 /*
639 * Issue StartTransfer here with no-op TRB so we can always rely on No
640 * Response Update Transfer command.
641 */
642 if (usb_endpoint_xfer_bulk(desc)) {
643 struct dwc3_gadget_ep_cmd_params params;
644 struct dwc3_trb *trb;
645 dma_addr_t trb_dma;
646 u32 cmd;
647
648 memset(&params, 0, sizeof(params));
649 trb = &dep->trb_pool[0];
650 trb_dma = dwc3_trb_dma_offset(dep, trb);
651
652 params.param0 = upper_32_bits(trb_dma);
653 params.param1 = lower_32_bits(trb_dma);
654
655 cmd = DWC3_DEPCMD_STARTTRANSFER;
656
657 ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
658 if (ret < 0)
659 return ret;
660
661 dep->flags |= DWC3_EP_BUSY;
662
663 dep->resource_index = dwc3_gadget_ep_get_transfer_index(dep);
664 WARN_ON_ONCE(!dep->resource_index);
665 }
666
Felipe Balbi72246da2011-08-19 18:10:58 +0300667 return 0;
668}
669
Paul Zimmermanb992e682012-04-27 14:17:35 +0300670static void dwc3_stop_active_transfer(struct dwc3 *dwc, u32 epnum, bool force);
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200671static void dwc3_remove_requests(struct dwc3 *dwc, struct dwc3_ep *dep)
Felipe Balbi72246da2011-08-19 18:10:58 +0300672{
673 struct dwc3_request *req;
674
Felipe Balbi0e146022016-06-21 10:32:02 +0300675 dwc3_stop_active_transfer(dwc, dep->number, true);
Felipe Balbi69450c42016-05-30 13:37:02 +0300676
Felipe Balbi0e146022016-06-21 10:32:02 +0300677 /* - giveback all requests to gadget driver */
678 while (!list_empty(&dep->started_list)) {
679 req = next_request(&dep->started_list);
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200680
Felipe Balbi0e146022016-06-21 10:32:02 +0300681 dwc3_gadget_giveback(dep, req, -ESHUTDOWN);
Felipe Balbiea53b882012-02-17 12:10:04 +0200682 }
683
Felipe Balbiaa3342c2016-03-14 11:01:31 +0200684 while (!list_empty(&dep->pending_list)) {
685 req = next_request(&dep->pending_list);
Felipe Balbi72246da2011-08-19 18:10:58 +0300686
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200687 dwc3_gadget_giveback(dep, req, -ESHUTDOWN);
Felipe Balbi72246da2011-08-19 18:10:58 +0300688 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300689}
690
691/**
692 * __dwc3_gadget_ep_disable - Disables a HW endpoint
693 * @dep: the endpoint to disable
694 *
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200695 * This function also removes requests which are currently processed ny the
696 * hardware and those which are not yet scheduled.
697 * Caller should take care of locking.
Felipe Balbi72246da2011-08-19 18:10:58 +0300698 */
Felipe Balbi72246da2011-08-19 18:10:58 +0300699static int __dwc3_gadget_ep_disable(struct dwc3_ep *dep)
700{
701 struct dwc3 *dwc = dep->dwc;
702 u32 reg;
703
Felipe Balbi7eaeac52015-07-20 14:46:15 -0500704 dwc3_trace(trace_dwc3_gadget, "Disabling %s", dep->name);
705
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200706 dwc3_remove_requests(dwc, dep);
Felipe Balbi72246da2011-08-19 18:10:58 +0300707
Felipe Balbi687ef982014-04-16 10:30:33 -0500708 /* make sure HW endpoint isn't stalled */
709 if (dep->flags & DWC3_EP_STALL)
Felipe Balbi7a608552014-09-24 14:19:52 -0500710 __dwc3_gadget_ep_set_halt(dep, 0, false);
Felipe Balbi687ef982014-04-16 10:30:33 -0500711
Felipe Balbi72246da2011-08-19 18:10:58 +0300712 reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
713 reg &= ~DWC3_DALEPENA_EP(dep->number);
714 dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);
715
Felipe Balbi879631a2011-09-30 10:58:47 +0300716 dep->stream_capable = false;
Ido Shayevitzf9c56cd2012-02-08 13:56:48 +0200717 dep->endpoint.desc = NULL;
Felipe Balbic90bfae2011-11-29 13:11:21 +0200718 dep->comp_desc = NULL;
Felipe Balbi72246da2011-08-19 18:10:58 +0300719 dep->type = 0;
Baolin Wang76a638f2016-10-31 19:38:36 +0800720 dep->flags &= DWC3_EP_END_TRANSFER_PENDING;
Felipe Balbi72246da2011-08-19 18:10:58 +0300721
722 return 0;
723}
724
725/* -------------------------------------------------------------------------- */
726
727static int dwc3_gadget_ep0_enable(struct usb_ep *ep,
728 const struct usb_endpoint_descriptor *desc)
729{
730 return -EINVAL;
731}
732
733static int dwc3_gadget_ep0_disable(struct usb_ep *ep)
734{
735 return -EINVAL;
736}
737
738/* -------------------------------------------------------------------------- */
739
740static int dwc3_gadget_ep_enable(struct usb_ep *ep,
741 const struct usb_endpoint_descriptor *desc)
742{
743 struct dwc3_ep *dep;
744 struct dwc3 *dwc;
745 unsigned long flags;
746 int ret;
747
748 if (!ep || !desc || desc->bDescriptorType != USB_DT_ENDPOINT) {
749 pr_debug("dwc3: invalid parameters\n");
750 return -EINVAL;
751 }
752
753 if (!desc->wMaxPacketSize) {
754 pr_debug("dwc3: missing wMaxPacketSize\n");
755 return -EINVAL;
756 }
757
758 dep = to_dwc3_ep(ep);
759 dwc = dep->dwc;
760
Felipe Balbi95ca9612015-12-10 13:08:20 -0600761 if (dev_WARN_ONCE(dwc->dev, dep->flags & DWC3_EP_ENABLED,
762 "%s is already enabled\n",
763 dep->name))
Felipe Balbic6f83f32012-08-15 12:28:29 +0300764 return 0;
Felipe Balbic6f83f32012-08-15 12:28:29 +0300765
Felipe Balbi72246da2011-08-19 18:10:58 +0300766 spin_lock_irqsave(&dwc->lock, flags);
Paul Zimmerman265b70a2013-12-19 12:38:49 -0600767 ret = __dwc3_gadget_ep_enable(dep, desc, ep->comp_desc, false, false);
Felipe Balbi72246da2011-08-19 18:10:58 +0300768 spin_unlock_irqrestore(&dwc->lock, flags);
769
770 return ret;
771}
772
773static int dwc3_gadget_ep_disable(struct usb_ep *ep)
774{
775 struct dwc3_ep *dep;
776 struct dwc3 *dwc;
777 unsigned long flags;
778 int ret;
779
780 if (!ep) {
781 pr_debug("dwc3: invalid parameters\n");
782 return -EINVAL;
783 }
784
785 dep = to_dwc3_ep(ep);
786 dwc = dep->dwc;
787
Felipe Balbi95ca9612015-12-10 13:08:20 -0600788 if (dev_WARN_ONCE(dwc->dev, !(dep->flags & DWC3_EP_ENABLED),
789 "%s is already disabled\n",
790 dep->name))
Felipe Balbi72246da2011-08-19 18:10:58 +0300791 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300792
Felipe Balbi72246da2011-08-19 18:10:58 +0300793 spin_lock_irqsave(&dwc->lock, flags);
794 ret = __dwc3_gadget_ep_disable(dep);
795 spin_unlock_irqrestore(&dwc->lock, flags);
796
797 return ret;
798}
799
800static struct usb_request *dwc3_gadget_ep_alloc_request(struct usb_ep *ep,
801 gfp_t gfp_flags)
802{
803 struct dwc3_request *req;
804 struct dwc3_ep *dep = to_dwc3_ep(ep);
Felipe Balbi72246da2011-08-19 18:10:58 +0300805
806 req = kzalloc(sizeof(*req), gfp_flags);
Jingoo Han734d5a52014-07-17 12:45:11 +0900807 if (!req)
Felipe Balbi72246da2011-08-19 18:10:58 +0300808 return NULL;
Felipe Balbi72246da2011-08-19 18:10:58 +0300809
810 req->epnum = dep->number;
811 req->dep = dep;
Felipe Balbi72246da2011-08-19 18:10:58 +0300812
Felipe Balbi68d34c82016-05-30 13:34:58 +0300813 dep->allocated_requests++;
814
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -0500815 trace_dwc3_alloc_request(req);
816
Felipe Balbi72246da2011-08-19 18:10:58 +0300817 return &req->request;
818}
819
820static void dwc3_gadget_ep_free_request(struct usb_ep *ep,
821 struct usb_request *request)
822{
823 struct dwc3_request *req = to_dwc3_request(request);
Felipe Balbi68d34c82016-05-30 13:34:58 +0300824 struct dwc3_ep *dep = to_dwc3_ep(ep);
Felipe Balbi72246da2011-08-19 18:10:58 +0300825
Felipe Balbi68d34c82016-05-30 13:34:58 +0300826 dep->allocated_requests--;
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -0500827 trace_dwc3_free_request(req);
Felipe Balbi72246da2011-08-19 18:10:58 +0300828 kfree(req);
829}
830
Felipe Balbi2c78c022016-08-12 13:13:10 +0300831static u32 dwc3_calc_trbs_left(struct dwc3_ep *dep);
832
Felipe Balbic71fc372011-11-22 11:37:34 +0200833/**
834 * dwc3_prepare_one_trb - setup one TRB from one request
835 * @dep: endpoint for which this request is prepared
836 * @req: dwc3_request pointer
837 */
Felipe Balbi68e823e2011-11-28 12:25:01 +0200838static void dwc3_prepare_one_trb(struct dwc3_ep *dep,
Felipe Balbieeb720f2011-11-28 12:46:59 +0200839 struct dwc3_request *req, dma_addr_t dma,
Felipe Balbi4bc48c92016-08-10 16:04:33 +0300840 unsigned length, unsigned chain, unsigned node)
Felipe Balbic71fc372011-11-22 11:37:34 +0200841{
Felipe Balbif6bafc62012-02-06 11:04:53 +0200842 struct dwc3_trb *trb;
Felipe Balbi6b9018d2016-09-22 11:01:01 +0300843 struct dwc3 *dwc = dep->dwc;
844 struct usb_gadget *gadget = &dwc->gadget;
845 enum usb_device_speed speed = gadget->speed;
Felipe Balbic71fc372011-11-22 11:37:34 +0200846
Felipe Balbi4faf7552016-04-05 13:14:31 +0300847 trb = &dep->trb_pool[dep->trb_enqueue];
Felipe Balbic71fc372011-11-22 11:37:34 +0200848
Felipe Balbieeb720f2011-11-28 12:46:59 +0200849 if (!req->trb) {
Felipe Balbiaa3342c2016-03-14 11:01:31 +0200850 dwc3_gadget_move_started_request(req);
Felipe Balbif6bafc62012-02-06 11:04:53 +0200851 req->trb = trb;
852 req->trb_dma = dwc3_trb_dma_offset(dep, trb);
Felipe Balbia9c3ca52016-10-05 14:24:37 +0300853 dep->queued_requests++;
Felipe Balbieeb720f2011-11-28 12:46:59 +0200854 }
Felipe Balbic71fc372011-11-22 11:37:34 +0200855
Felipe Balbief966b92016-04-05 13:09:51 +0300856 dwc3_ep_inc_enq(dep);
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530857
Felipe Balbif6bafc62012-02-06 11:04:53 +0200858 trb->size = DWC3_TRB_SIZE_LENGTH(length);
859 trb->bpl = lower_32_bits(dma);
860 trb->bph = upper_32_bits(dma);
Felipe Balbic71fc372011-11-22 11:37:34 +0200861
Ido Shayevitz16e78db2012-03-12 20:25:24 +0200862 switch (usb_endpoint_type(dep->endpoint.desc)) {
Felipe Balbic71fc372011-11-22 11:37:34 +0200863 case USB_ENDPOINT_XFER_CONTROL:
Felipe Balbif6bafc62012-02-06 11:04:53 +0200864 trb->ctrl = DWC3_TRBCTL_CONTROL_SETUP;
Felipe Balbic71fc372011-11-22 11:37:34 +0200865 break;
866
867 case USB_ENDPOINT_XFER_ISOC:
Felipe Balbi6b9018d2016-09-22 11:01:01 +0300868 if (!node) {
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530869 trb->ctrl = DWC3_TRBCTL_ISOCHRONOUS_FIRST;
Felipe Balbi6b9018d2016-09-22 11:01:01 +0300870
871 if (speed == USB_SPEED_HIGH) {
872 struct usb_ep *ep = &dep->endpoint;
873 trb->size |= DWC3_TRB_SIZE_PCM1(ep->mult - 1);
874 }
875 } else {
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530876 trb->ctrl = DWC3_TRBCTL_ISOCHRONOUS;
Felipe Balbi6b9018d2016-09-22 11:01:01 +0300877 }
Felipe Balbica4d44e2016-03-10 13:53:27 +0200878
879 /* always enable Interrupt on Missed ISOC */
880 trb->ctrl |= DWC3_TRB_CTRL_ISP_IMI;
Felipe Balbic71fc372011-11-22 11:37:34 +0200881 break;
882
883 case USB_ENDPOINT_XFER_BULK:
884 case USB_ENDPOINT_XFER_INT:
Felipe Balbif6bafc62012-02-06 11:04:53 +0200885 trb->ctrl = DWC3_TRBCTL_NORMAL;
Felipe Balbic71fc372011-11-22 11:37:34 +0200886 break;
887 default:
888 /*
889 * This is only possible with faulty memory because we
890 * checked it already :)
891 */
Felipe Balbi0a695d42016-10-07 11:20:01 +0300892 dev_WARN(dwc->dev, "Unknown endpoint type %d\n",
893 usb_endpoint_type(dep->endpoint.desc));
Felipe Balbic71fc372011-11-22 11:37:34 +0200894 }
895
Felipe Balbica4d44e2016-03-10 13:53:27 +0200896 /* always enable Continue on Short Packet */
Felipe Balbic9508c82016-10-05 14:26:23 +0300897 if (usb_endpoint_dir_out(dep->endpoint.desc)) {
Felipe Balbi58f29032016-10-06 17:10:39 +0300898 trb->ctrl |= DWC3_TRB_CTRL_CSP;
Felipe Balbif3af3652013-12-13 14:19:33 -0600899
Felipe Balbic9508c82016-10-05 14:26:23 +0300900 if (req->request.short_not_ok)
901 trb->ctrl |= DWC3_TRB_CTRL_ISP_IMI;
902 }
903
Felipe Balbi2c78c022016-08-12 13:13:10 +0300904 if ((!req->request.no_interrupt && !chain) ||
905 (dwc3_calc_trbs_left(dep) == 0))
Felipe Balbic9508c82016-10-05 14:26:23 +0300906 trb->ctrl |= DWC3_TRB_CTRL_IOC;
Felipe Balbica4d44e2016-03-10 13:53:27 +0200907
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530908 if (chain)
909 trb->ctrl |= DWC3_TRB_CTRL_CHN;
910
Ido Shayevitz16e78db2012-03-12 20:25:24 +0200911 if (usb_endpoint_xfer_bulk(dep->endpoint.desc) && dep->stream_capable)
Felipe Balbif6bafc62012-02-06 11:04:53 +0200912 trb->ctrl |= DWC3_TRB_CTRL_SID_SOFN(req->request.stream_id);
913
914 trb->ctrl |= DWC3_TRB_CTRL_HWO;
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -0500915
916 trace_dwc3_prepare_trb(dep, trb);
Felipe Balbic71fc372011-11-22 11:37:34 +0200917}
918
John Youn361572b2016-05-19 17:26:17 -0700919/**
920 * dwc3_ep_prev_trb() - Returns the previous TRB in the ring
921 * @dep: The endpoint with the TRB ring
922 * @index: The index of the current TRB in the ring
923 *
924 * Returns the TRB prior to the one pointed to by the index. If the
925 * index is 0, we will wrap backwards, skip the link TRB, and return
926 * the one just before that.
927 */
928static struct dwc3_trb *dwc3_ep_prev_trb(struct dwc3_ep *dep, u8 index)
929{
Felipe Balbi45438a02016-08-11 12:26:59 +0300930 u8 tmp = index;
John Youn361572b2016-05-19 17:26:17 -0700931
Felipe Balbi45438a02016-08-11 12:26:59 +0300932 if (!tmp)
933 tmp = DWC3_TRB_NUM - 1;
934
935 return &dep->trb_pool[tmp - 1];
John Youn361572b2016-05-19 17:26:17 -0700936}
937
Felipe Balbic4233572016-05-12 14:08:34 +0300938static u32 dwc3_calc_trbs_left(struct dwc3_ep *dep)
939{
940 struct dwc3_trb *tmp;
John Youn32db3d92016-05-19 17:26:12 -0700941 u8 trbs_left;
Felipe Balbic4233572016-05-12 14:08:34 +0300942
943 /*
944 * If enqueue & dequeue are equal than it is either full or empty.
945 *
946 * One way to know for sure is if the TRB right before us has HWO bit
947 * set or not. If it has, then we're definitely full and can't fit any
948 * more transfers in our ring.
949 */
950 if (dep->trb_enqueue == dep->trb_dequeue) {
John Youn361572b2016-05-19 17:26:17 -0700951 tmp = dwc3_ep_prev_trb(dep, dep->trb_enqueue);
952 if (tmp->ctrl & DWC3_TRB_CTRL_HWO)
953 return 0;
Felipe Balbic4233572016-05-12 14:08:34 +0300954
955 return DWC3_TRB_NUM - 1;
956 }
957
John Youn9d7aba72016-08-26 18:43:01 -0700958 trbs_left = dep->trb_dequeue - dep->trb_enqueue;
John Youn3de2685f2016-05-23 11:32:45 -0700959 trbs_left &= (DWC3_TRB_NUM - 1);
John Youn32db3d92016-05-19 17:26:12 -0700960
John Youn9d7aba72016-08-26 18:43:01 -0700961 if (dep->trb_dequeue < dep->trb_enqueue)
962 trbs_left--;
963
John Youn32db3d92016-05-19 17:26:12 -0700964 return trbs_left;
Felipe Balbic4233572016-05-12 14:08:34 +0300965}
966
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300967static void dwc3_prepare_one_trb_sg(struct dwc3_ep *dep,
Felipe Balbi7ae7df42016-08-24 14:37:22 +0300968 struct dwc3_request *req)
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300969{
Felipe Balbi1f512112016-08-12 13:17:27 +0300970 struct scatterlist *sg = req->sg;
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300971 struct scatterlist *s;
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300972 unsigned int length;
973 dma_addr_t dma;
974 int i;
975
Felipe Balbi1f512112016-08-12 13:17:27 +0300976 for_each_sg(sg, s, req->num_pending_sgs, i) {
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300977 unsigned chain = true;
978
979 length = sg_dma_len(s);
980 dma = sg_dma_address(s);
981
Felipe Balbi4bc48c92016-08-10 16:04:33 +0300982 if (sg_is_last(s))
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300983 chain = false;
984
985 dwc3_prepare_one_trb(dep, req, dma, length,
Felipe Balbi4bc48c92016-08-10 16:04:33 +0300986 chain, i);
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300987
Felipe Balbi7ae7df42016-08-24 14:37:22 +0300988 if (!dwc3_calc_trbs_left(dep))
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300989 break;
990 }
991}
992
993static void dwc3_prepare_one_trb_linear(struct dwc3_ep *dep,
Felipe Balbi7ae7df42016-08-24 14:37:22 +0300994 struct dwc3_request *req)
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300995{
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300996 unsigned int length;
997 dma_addr_t dma;
998
999 dma = req->request.dma;
1000 length = req->request.length;
1001
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001002 dwc3_prepare_one_trb(dep, req, dma, length,
Felipe Balbi4bc48c92016-08-10 16:04:33 +03001003 false, 0);
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001004}
1005
Felipe Balbi72246da2011-08-19 18:10:58 +03001006/*
1007 * dwc3_prepare_trbs - setup TRBs from requests
1008 * @dep: endpoint for which requests are being prepared
Felipe Balbi72246da2011-08-19 18:10:58 +03001009 *
Paul Zimmerman1d046792012-02-15 18:56:56 -08001010 * The function goes through the requests list and sets up TRBs for the
1011 * transfers. The function returns once there are no more TRBs available or
1012 * it runs out of requests.
Felipe Balbi72246da2011-08-19 18:10:58 +03001013 */
Felipe Balbic4233572016-05-12 14:08:34 +03001014static void dwc3_prepare_trbs(struct dwc3_ep *dep)
Felipe Balbi72246da2011-08-19 18:10:58 +03001015{
Felipe Balbi68e823e2011-11-28 12:25:01 +02001016 struct dwc3_request *req, *n;
Felipe Balbi72246da2011-08-19 18:10:58 +03001017
1018 BUILD_BUG_ON_NOT_POWER_OF_2(DWC3_TRB_NUM);
1019
Felipe Balbi7ae7df42016-08-24 14:37:22 +03001020 if (!dwc3_calc_trbs_left(dep))
John Youn89bc8562016-05-19 17:26:10 -07001021 return;
Felipe Balbi72246da2011-08-19 18:10:58 +03001022
Felipe Balbid86c5a62016-10-25 13:48:52 +03001023 /*
1024 * We can get in a situation where there's a request in the started list
1025 * but there weren't enough TRBs to fully kick it in the first time
1026 * around, so it has been waiting for more TRBs to be freed up.
1027 *
1028 * In that case, we should check if we have a request with pending_sgs
1029 * in the started list and prepare TRBs for that request first,
1030 * otherwise we will prepare TRBs completely out of order and that will
1031 * break things.
1032 */
1033 list_for_each_entry(req, &dep->started_list, list) {
1034 if (req->num_pending_sgs > 0)
1035 dwc3_prepare_one_trb_sg(dep, req);
1036
1037 if (!dwc3_calc_trbs_left(dep))
1038 return;
1039 }
1040
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001041 list_for_each_entry_safe(req, n, &dep->pending_list, list) {
Felipe Balbi1f512112016-08-12 13:17:27 +03001042 if (req->num_pending_sgs > 0)
Felipe Balbi7ae7df42016-08-24 14:37:22 +03001043 dwc3_prepare_one_trb_sg(dep, req);
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001044 else
Felipe Balbi7ae7df42016-08-24 14:37:22 +03001045 dwc3_prepare_one_trb_linear(dep, req);
Felipe Balbi72246da2011-08-19 18:10:58 +03001046
Felipe Balbi7ae7df42016-08-24 14:37:22 +03001047 if (!dwc3_calc_trbs_left(dep))
Felipe Balbi5ee85d82016-05-13 12:42:44 +03001048 return;
Felipe Balbi72246da2011-08-19 18:10:58 +03001049 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001050}
1051
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001052static int __dwc3_gadget_kick_transfer(struct dwc3_ep *dep, u16 cmd_param)
Felipe Balbi72246da2011-08-19 18:10:58 +03001053{
1054 struct dwc3_gadget_ep_cmd_params params;
1055 struct dwc3_request *req;
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001056 int starting;
Felipe Balbi72246da2011-08-19 18:10:58 +03001057 int ret;
1058 u32 cmd;
1059
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001060 starting = !(dep->flags & DWC3_EP_BUSY);
Felipe Balbi72246da2011-08-19 18:10:58 +03001061
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001062 dwc3_prepare_trbs(dep);
1063 req = next_request(&dep->started_list);
Felipe Balbi72246da2011-08-19 18:10:58 +03001064 if (!req) {
1065 dep->flags |= DWC3_EP_PENDING_REQUEST;
1066 return 0;
1067 }
1068
1069 memset(&params, 0, sizeof(params));
Felipe Balbi72246da2011-08-19 18:10:58 +03001070
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001071 if (starting) {
Pratyush Anand1877d6c2013-01-14 15:59:36 +05301072 params.param0 = upper_32_bits(req->trb_dma);
1073 params.param1 = lower_32_bits(req->trb_dma);
Felipe Balbib6b1c6d2016-05-30 13:29:35 +03001074 cmd = DWC3_DEPCMD_STARTTRANSFER |
1075 DWC3_DEPCMD_PARAM(cmd_param);
Pratyush Anand1877d6c2013-01-14 15:59:36 +05301076 } else {
Felipe Balbib6b1c6d2016-05-30 13:29:35 +03001077 cmd = DWC3_DEPCMD_UPDATETRANSFER |
1078 DWC3_DEPCMD_PARAM(dep->resource_index);
Pratyush Anand1877d6c2013-01-14 15:59:36 +05301079 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001080
Felipe Balbi2cd47182016-04-12 16:42:43 +03001081 ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
Felipe Balbi72246da2011-08-19 18:10:58 +03001082 if (ret < 0) {
Felipe Balbi72246da2011-08-19 18:10:58 +03001083 /*
1084 * FIXME we need to iterate over the list of requests
1085 * here and stop, unmap, free and del each of the linked
Paul Zimmerman1d046792012-02-15 18:56:56 -08001086 * requests instead of what we do now.
Felipe Balbi72246da2011-08-19 18:10:58 +03001087 */
Felipe Balbi15b8d932016-09-22 10:59:12 +03001088 dwc3_gadget_giveback(dep, req, ret);
Felipe Balbi72246da2011-08-19 18:10:58 +03001089 return ret;
1090 }
1091
1092 dep->flags |= DWC3_EP_BUSY;
Felipe Balbi25b8ff62011-11-04 12:32:47 +02001093
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001094 if (starting) {
Felipe Balbi2eb88012016-04-12 16:53:39 +03001095 dep->resource_index = dwc3_gadget_ep_get_transfer_index(dep);
Felipe Balbib4996a82012-06-06 12:04:13 +03001096 WARN_ON_ONCE(!dep->resource_index);
Paul Zimmermanf898ae02012-03-29 18:16:54 +00001097 }
Felipe Balbi25b8ff62011-11-04 12:32:47 +02001098
Felipe Balbi72246da2011-08-19 18:10:58 +03001099 return 0;
1100}
1101
Felipe Balbi6cb2e4e2016-10-21 13:07:09 +03001102static int __dwc3_gadget_get_frame(struct dwc3 *dwc)
1103{
1104 u32 reg;
1105
1106 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1107 return DWC3_DSTS_SOFFN(reg);
1108}
1109
Pratyush Anandd6d6ec72012-05-25 18:54:56 +05301110static void __dwc3_gadget_start_isoc(struct dwc3 *dwc,
1111 struct dwc3_ep *dep, u32 cur_uf)
1112{
1113 u32 uf;
1114
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001115 if (list_empty(&dep->pending_list)) {
Felipe Balbi73815282015-01-27 13:48:14 -06001116 dwc3_trace(trace_dwc3_gadget,
1117 "ISOC ep %s run out for requests",
1118 dep->name);
Pratyush Anandf4a53c52012-08-30 12:21:43 +05301119 dep->flags |= DWC3_EP_PENDING_REQUEST;
Pratyush Anandd6d6ec72012-05-25 18:54:56 +05301120 return;
1121 }
1122
1123 /* 4 micro frames in the future */
1124 uf = cur_uf + dep->interval * 4;
1125
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001126 __dwc3_gadget_kick_transfer(dep, uf);
Pratyush Anandd6d6ec72012-05-25 18:54:56 +05301127}
1128
1129static void dwc3_gadget_start_isoc(struct dwc3 *dwc,
1130 struct dwc3_ep *dep, const struct dwc3_event_depevt *event)
1131{
1132 u32 cur_uf, mask;
1133
1134 mask = ~(dep->interval - 1);
1135 cur_uf = event->parameters & mask;
1136
1137 __dwc3_gadget_start_isoc(dwc, dep, cur_uf);
1138}
1139
Felipe Balbi72246da2011-08-19 18:10:58 +03001140static int __dwc3_gadget_ep_queue(struct dwc3_ep *dep, struct dwc3_request *req)
1141{
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02001142 struct dwc3 *dwc = dep->dwc;
1143 int ret;
1144
Felipe Balbibb423982015-11-16 15:31:21 -06001145 if (!dep->endpoint.desc) {
Felipe Balbiec5e7952015-11-16 16:04:13 -06001146 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi60cfb372016-05-24 13:45:17 +03001147 "trying to queue request %p to disabled %s",
Felipe Balbibb423982015-11-16 15:31:21 -06001148 &req->request, dep->endpoint.name);
1149 return -ESHUTDOWN;
1150 }
1151
1152 if (WARN(req->dep != dep, "request %p belongs to '%s'\n",
1153 &req->request, req->dep->name)) {
Felipe Balbi60cfb372016-05-24 13:45:17 +03001154 dwc3_trace(trace_dwc3_gadget, "request %p belongs to '%s'",
Felipe Balbiec5e7952015-11-16 16:04:13 -06001155 &req->request, req->dep->name);
Felipe Balbibb423982015-11-16 15:31:21 -06001156 return -EINVAL;
1157 }
1158
Felipe Balbifc8bb912016-05-16 13:14:48 +03001159 pm_runtime_get(dwc->dev);
1160
Felipe Balbi72246da2011-08-19 18:10:58 +03001161 req->request.actual = 0;
1162 req->request.status = -EINPROGRESS;
1163 req->direction = dep->direction;
1164 req->epnum = dep->number;
1165
Felipe Balbife84f522015-09-01 09:01:38 -05001166 trace_dwc3_ep_queue(req);
1167
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02001168 ret = usb_gadget_map_request(&dwc->gadget, &req->request,
1169 dep->direction);
1170 if (ret)
1171 return ret;
1172
Felipe Balbi1f512112016-08-12 13:17:27 +03001173 req->sg = req->request.sg;
1174 req->num_pending_sgs = req->request.num_mapped_sgs;
1175
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001176 list_add_tail(&req->list, &dep->pending_list);
Felipe Balbi72246da2011-08-19 18:10:58 +03001177
Felipe Balbid889c232016-09-29 15:44:29 +03001178 /*
1179 * NOTICE: Isochronous endpoints should NEVER be prestarted. We must
1180 * wait for a XferNotReady event so we will know what's the current
1181 * (micro-)frame number.
1182 *
1183 * Without this trick, we are very, very likely gonna get Bus Expiry
1184 * errors which will force us issue EndTransfer command.
1185 */
1186 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
Felipe Balbi6cb2e4e2016-10-21 13:07:09 +03001187 if ((dep->flags & DWC3_EP_PENDING_REQUEST)) {
1188 if (dep->flags & DWC3_EP_TRANSFER_STARTED) {
1189 dwc3_stop_active_transfer(dwc, dep->number, true);
1190 dep->flags = DWC3_EP_ENABLED;
1191 } else {
1192 u32 cur_uf;
1193
1194 cur_uf = __dwc3_gadget_get_frame(dwc);
1195 __dwc3_gadget_start_isoc(dwc, dep, cur_uf);
1196 }
Felipe Balbi08a36b52016-08-11 14:27:52 +03001197 }
1198 return 0;
Felipe Balbib511e5e2012-06-06 12:00:50 +03001199 }
1200
Felipe Balbi594e1212016-08-24 14:38:10 +03001201 if (!dwc3_calc_trbs_left(dep))
1202 return 0;
Felipe Balbib997ada2012-07-26 13:26:50 +03001203
Felipe Balbi08a36b52016-08-11 14:27:52 +03001204 ret = __dwc3_gadget_kick_transfer(dep, 0);
Felipe Balbia8f32812015-09-16 10:40:07 -05001205 if (ret && ret != -EBUSY)
Felipe Balbiec5e7952015-11-16 16:04:13 -06001206 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi60cfb372016-05-24 13:45:17 +03001207 "%s: failed to kick transfers",
Felipe Balbia8f32812015-09-16 10:40:07 -05001208 dep->name);
1209 if (ret == -EBUSY)
1210 ret = 0;
1211
1212 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001213}
1214
Felipe Balbi04c03d12015-12-02 10:06:45 -06001215static void __dwc3_gadget_ep_zlp_complete(struct usb_ep *ep,
1216 struct usb_request *request)
1217{
1218 dwc3_gadget_ep_free_request(ep, request);
1219}
1220
1221static int __dwc3_gadget_ep_queue_zlp(struct dwc3 *dwc, struct dwc3_ep *dep)
1222{
1223 struct dwc3_request *req;
1224 struct usb_request *request;
1225 struct usb_ep *ep = &dep->endpoint;
1226
Felipe Balbi60cfb372016-05-24 13:45:17 +03001227 dwc3_trace(trace_dwc3_gadget, "queueing ZLP");
Felipe Balbi04c03d12015-12-02 10:06:45 -06001228 request = dwc3_gadget_ep_alloc_request(ep, GFP_ATOMIC);
1229 if (!request)
1230 return -ENOMEM;
1231
1232 request->length = 0;
1233 request->buf = dwc->zlp_buf;
1234 request->complete = __dwc3_gadget_ep_zlp_complete;
1235
1236 req = to_dwc3_request(request);
1237
1238 return __dwc3_gadget_ep_queue(dep, req);
1239}
1240
Felipe Balbi72246da2011-08-19 18:10:58 +03001241static int dwc3_gadget_ep_queue(struct usb_ep *ep, struct usb_request *request,
1242 gfp_t gfp_flags)
1243{
1244 struct dwc3_request *req = to_dwc3_request(request);
1245 struct dwc3_ep *dep = to_dwc3_ep(ep);
1246 struct dwc3 *dwc = dep->dwc;
1247
1248 unsigned long flags;
1249
1250 int ret;
1251
Zhuang Jin Canfdee4eb2014-09-03 14:26:34 +08001252 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi72246da2011-08-19 18:10:58 +03001253 ret = __dwc3_gadget_ep_queue(dep, req);
Felipe Balbi04c03d12015-12-02 10:06:45 -06001254
1255 /*
1256 * Okay, here's the thing, if gadget driver has requested for a ZLP by
1257 * setting request->zero, instead of doing magic, we will just queue an
1258 * extra usb_request ourselves so that it gets handled the same way as
1259 * any other request.
1260 */
John Yound92618982015-12-22 12:23:20 -08001261 if (ret == 0 && request->zero && request->length &&
1262 (request->length % ep->maxpacket == 0))
Felipe Balbi04c03d12015-12-02 10:06:45 -06001263 ret = __dwc3_gadget_ep_queue_zlp(dwc, dep);
1264
Felipe Balbi72246da2011-08-19 18:10:58 +03001265 spin_unlock_irqrestore(&dwc->lock, flags);
1266
1267 return ret;
1268}
1269
1270static int dwc3_gadget_ep_dequeue(struct usb_ep *ep,
1271 struct usb_request *request)
1272{
1273 struct dwc3_request *req = to_dwc3_request(request);
1274 struct dwc3_request *r = NULL;
1275
1276 struct dwc3_ep *dep = to_dwc3_ep(ep);
1277 struct dwc3 *dwc = dep->dwc;
1278
1279 unsigned long flags;
1280 int ret = 0;
1281
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -05001282 trace_dwc3_ep_dequeue(req);
1283
Felipe Balbi72246da2011-08-19 18:10:58 +03001284 spin_lock_irqsave(&dwc->lock, flags);
1285
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001286 list_for_each_entry(r, &dep->pending_list, list) {
Felipe Balbi72246da2011-08-19 18:10:58 +03001287 if (r == req)
1288 break;
1289 }
1290
1291 if (r != req) {
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001292 list_for_each_entry(r, &dep->started_list, list) {
Felipe Balbi72246da2011-08-19 18:10:58 +03001293 if (r == req)
1294 break;
1295 }
1296 if (r == req) {
1297 /* wait until it is processed */
Paul Zimmermanb992e682012-04-27 14:17:35 +03001298 dwc3_stop_active_transfer(dwc, dep->number, true);
Pratyush Anande8d4e8b2012-06-15 11:54:00 +05301299 goto out1;
Felipe Balbi72246da2011-08-19 18:10:58 +03001300 }
1301 dev_err(dwc->dev, "request %p was not queued to %s\n",
1302 request, ep->name);
1303 ret = -EINVAL;
1304 goto out0;
1305 }
1306
Pratyush Anande8d4e8b2012-06-15 11:54:00 +05301307out1:
Felipe Balbi72246da2011-08-19 18:10:58 +03001308 /* giveback the request */
1309 dwc3_gadget_giveback(dep, req, -ECONNRESET);
1310
1311out0:
1312 spin_unlock_irqrestore(&dwc->lock, flags);
1313
1314 return ret;
1315}
1316
Felipe Balbi7a608552014-09-24 14:19:52 -05001317int __dwc3_gadget_ep_set_halt(struct dwc3_ep *dep, int value, int protocol)
Felipe Balbi72246da2011-08-19 18:10:58 +03001318{
1319 struct dwc3_gadget_ep_cmd_params params;
1320 struct dwc3 *dwc = dep->dwc;
1321 int ret;
1322
Felipe Balbi5ad02fb2014-09-24 10:48:26 -05001323 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
1324 dev_err(dwc->dev, "%s is of Isochronous type\n", dep->name);
1325 return -EINVAL;
1326 }
1327
Felipe Balbi72246da2011-08-19 18:10:58 +03001328 memset(&params, 0x00, sizeof(params));
1329
1330 if (value) {
Felipe Balbi69450c42016-05-30 13:37:02 +03001331 struct dwc3_trb *trb;
1332
1333 unsigned transfer_in_flight;
1334 unsigned started;
1335
1336 if (dep->number > 1)
1337 trb = dwc3_ep_prev_trb(dep, dep->trb_enqueue);
1338 else
1339 trb = &dwc->ep0_trb[dep->trb_enqueue];
1340
1341 transfer_in_flight = trb->ctrl & DWC3_TRB_CTRL_HWO;
1342 started = !list_empty(&dep->started_list);
1343
1344 if (!protocol && ((dep->direction && transfer_in_flight) ||
1345 (!dep->direction && started))) {
Felipe Balbiec5e7952015-11-16 16:04:13 -06001346 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi052ba52ef2016-04-05 15:05:05 +03001347 "%s: pending request, cannot halt",
Felipe Balbi7a608552014-09-24 14:19:52 -05001348 dep->name);
1349 return -EAGAIN;
1350 }
1351
Felipe Balbi2cd47182016-04-12 16:42:43 +03001352 ret = dwc3_send_gadget_ep_cmd(dep, DWC3_DEPCMD_SETSTALL,
1353 &params);
Felipe Balbi72246da2011-08-19 18:10:58 +03001354 if (ret)
Dan Carpenter3f892042014-03-07 14:20:22 +03001355 dev_err(dwc->dev, "failed to set STALL on %s\n",
Felipe Balbi72246da2011-08-19 18:10:58 +03001356 dep->name);
1357 else
1358 dep->flags |= DWC3_EP_STALL;
1359 } else {
Felipe Balbi2cd47182016-04-12 16:42:43 +03001360
John Youn50c763f2016-05-31 17:49:56 -07001361 ret = dwc3_send_clear_stall_ep_cmd(dep);
Felipe Balbi72246da2011-08-19 18:10:58 +03001362 if (ret)
Dan Carpenter3f892042014-03-07 14:20:22 +03001363 dev_err(dwc->dev, "failed to clear STALL on %s\n",
Felipe Balbi72246da2011-08-19 18:10:58 +03001364 dep->name);
1365 else
Alan Sterna535d812013-11-01 12:05:12 -04001366 dep->flags &= ~(DWC3_EP_STALL | DWC3_EP_WEDGE);
Felipe Balbi72246da2011-08-19 18:10:58 +03001367 }
Paul Zimmerman52754552011-09-30 10:58:44 +03001368
Felipe Balbi72246da2011-08-19 18:10:58 +03001369 return ret;
1370}
1371
1372static int dwc3_gadget_ep_set_halt(struct usb_ep *ep, int value)
1373{
1374 struct dwc3_ep *dep = to_dwc3_ep(ep);
1375 struct dwc3 *dwc = dep->dwc;
1376
1377 unsigned long flags;
1378
1379 int ret;
1380
1381 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi7a608552014-09-24 14:19:52 -05001382 ret = __dwc3_gadget_ep_set_halt(dep, value, false);
Felipe Balbi72246da2011-08-19 18:10:58 +03001383 spin_unlock_irqrestore(&dwc->lock, flags);
1384
1385 return ret;
1386}
1387
1388static int dwc3_gadget_ep_set_wedge(struct usb_ep *ep)
1389{
1390 struct dwc3_ep *dep = to_dwc3_ep(ep);
Paul Zimmerman249a4562012-02-24 17:32:16 -08001391 struct dwc3 *dwc = dep->dwc;
1392 unsigned long flags;
Felipe Balbi95aa4e82014-09-24 10:50:14 -05001393 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001394
Paul Zimmerman249a4562012-02-24 17:32:16 -08001395 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi72246da2011-08-19 18:10:58 +03001396 dep->flags |= DWC3_EP_WEDGE;
1397
Pratyush Anand08f0d962012-06-25 22:40:43 +05301398 if (dep->number == 0 || dep->number == 1)
Felipe Balbi95aa4e82014-09-24 10:50:14 -05001399 ret = __dwc3_gadget_ep0_set_halt(ep, 1);
Pratyush Anand08f0d962012-06-25 22:40:43 +05301400 else
Felipe Balbi7a608552014-09-24 14:19:52 -05001401 ret = __dwc3_gadget_ep_set_halt(dep, 1, false);
Felipe Balbi95aa4e82014-09-24 10:50:14 -05001402 spin_unlock_irqrestore(&dwc->lock, flags);
1403
1404 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001405}
1406
1407/* -------------------------------------------------------------------------- */
1408
1409static struct usb_endpoint_descriptor dwc3_gadget_ep0_desc = {
1410 .bLength = USB_DT_ENDPOINT_SIZE,
1411 .bDescriptorType = USB_DT_ENDPOINT,
1412 .bmAttributes = USB_ENDPOINT_XFER_CONTROL,
1413};
1414
1415static const struct usb_ep_ops dwc3_gadget_ep0_ops = {
1416 .enable = dwc3_gadget_ep0_enable,
1417 .disable = dwc3_gadget_ep0_disable,
1418 .alloc_request = dwc3_gadget_ep_alloc_request,
1419 .free_request = dwc3_gadget_ep_free_request,
1420 .queue = dwc3_gadget_ep0_queue,
1421 .dequeue = dwc3_gadget_ep_dequeue,
Pratyush Anand08f0d962012-06-25 22:40:43 +05301422 .set_halt = dwc3_gadget_ep0_set_halt,
Felipe Balbi72246da2011-08-19 18:10:58 +03001423 .set_wedge = dwc3_gadget_ep_set_wedge,
1424};
1425
1426static const struct usb_ep_ops dwc3_gadget_ep_ops = {
1427 .enable = dwc3_gadget_ep_enable,
1428 .disable = dwc3_gadget_ep_disable,
1429 .alloc_request = dwc3_gadget_ep_alloc_request,
1430 .free_request = dwc3_gadget_ep_free_request,
1431 .queue = dwc3_gadget_ep_queue,
1432 .dequeue = dwc3_gadget_ep_dequeue,
1433 .set_halt = dwc3_gadget_ep_set_halt,
1434 .set_wedge = dwc3_gadget_ep_set_wedge,
1435};
1436
1437/* -------------------------------------------------------------------------- */
1438
1439static int dwc3_gadget_get_frame(struct usb_gadget *g)
1440{
1441 struct dwc3 *dwc = gadget_to_dwc(g);
Felipe Balbi72246da2011-08-19 18:10:58 +03001442
Felipe Balbi6cb2e4e2016-10-21 13:07:09 +03001443 return __dwc3_gadget_get_frame(dwc);
Felipe Balbi72246da2011-08-19 18:10:58 +03001444}
1445
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001446static int __dwc3_gadget_wakeup(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +03001447{
Nicolas Saenz Julienned6011f62016-08-16 10:22:38 +01001448 int retries;
Felipe Balbi72246da2011-08-19 18:10:58 +03001449
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001450 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001451 u32 reg;
1452
Felipe Balbi72246da2011-08-19 18:10:58 +03001453 u8 link_state;
1454 u8 speed;
1455
Felipe Balbi72246da2011-08-19 18:10:58 +03001456 /*
1457 * According to the Databook Remote wakeup request should
1458 * be issued only when the device is in early suspend state.
1459 *
1460 * We can check that via USB Link State bits in DSTS register.
1461 */
1462 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1463
1464 speed = reg & DWC3_DSTS_CONNECTSPD;
John Younee5cd412016-02-05 17:08:45 -08001465 if ((speed == DWC3_DSTS_SUPERSPEED) ||
1466 (speed == DWC3_DSTS_SUPERSPEED_PLUS)) {
Felipe Balbi60cfb372016-05-24 13:45:17 +03001467 dwc3_trace(trace_dwc3_gadget, "no wakeup on SuperSpeed");
Felipe Balbi6b742892016-05-13 10:19:42 +03001468 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +03001469 }
1470
1471 link_state = DWC3_DSTS_USBLNKST(reg);
1472
1473 switch (link_state) {
1474 case DWC3_LINK_STATE_RX_DET: /* in HS, means Early Suspend */
1475 case DWC3_LINK_STATE_U3: /* in HS, means SUSPEND */
1476 break;
1477 default:
Felipe Balbiec5e7952015-11-16 16:04:13 -06001478 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi60cfb372016-05-24 13:45:17 +03001479 "can't wakeup from '%s'",
Felipe Balbiec5e7952015-11-16 16:04:13 -06001480 dwc3_gadget_link_string(link_state));
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001481 return -EINVAL;
Felipe Balbi72246da2011-08-19 18:10:58 +03001482 }
1483
Felipe Balbi8598bde2012-01-02 18:55:57 +02001484 ret = dwc3_gadget_set_link_state(dwc, DWC3_LINK_STATE_RECOV);
1485 if (ret < 0) {
1486 dev_err(dwc->dev, "failed to put link in Recovery\n");
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001487 return ret;
Felipe Balbi8598bde2012-01-02 18:55:57 +02001488 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001489
Paul Zimmerman802fde92012-04-27 13:10:52 +03001490 /* Recent versions do this automatically */
1491 if (dwc->revision < DWC3_REVISION_194A) {
1492 /* write zeroes to Link Change Request */
Felipe Balbifcc023c2012-05-24 10:27:56 +03001493 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
Paul Zimmerman802fde92012-04-27 13:10:52 +03001494 reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK;
1495 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
1496 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001497
Paul Zimmerman1d046792012-02-15 18:56:56 -08001498 /* poll until Link State changes to ON */
Nicolas Saenz Julienned6011f62016-08-16 10:22:38 +01001499 retries = 20000;
Felipe Balbi72246da2011-08-19 18:10:58 +03001500
Nicolas Saenz Julienned6011f62016-08-16 10:22:38 +01001501 while (retries--) {
Felipe Balbi72246da2011-08-19 18:10:58 +03001502 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1503
1504 /* in HS, means ON */
1505 if (DWC3_DSTS_USBLNKST(reg) == DWC3_LINK_STATE_U0)
1506 break;
1507 }
1508
1509 if (DWC3_DSTS_USBLNKST(reg) != DWC3_LINK_STATE_U0) {
1510 dev_err(dwc->dev, "failed to send remote wakeup\n");
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001511 return -EINVAL;
Felipe Balbi72246da2011-08-19 18:10:58 +03001512 }
1513
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001514 return 0;
1515}
1516
1517static int dwc3_gadget_wakeup(struct usb_gadget *g)
1518{
1519 struct dwc3 *dwc = gadget_to_dwc(g);
1520 unsigned long flags;
1521 int ret;
1522
1523 spin_lock_irqsave(&dwc->lock, flags);
1524 ret = __dwc3_gadget_wakeup(dwc);
Felipe Balbi72246da2011-08-19 18:10:58 +03001525 spin_unlock_irqrestore(&dwc->lock, flags);
1526
1527 return ret;
1528}
1529
1530static int dwc3_gadget_set_selfpowered(struct usb_gadget *g,
1531 int is_selfpowered)
1532{
1533 struct dwc3 *dwc = gadget_to_dwc(g);
Paul Zimmerman249a4562012-02-24 17:32:16 -08001534 unsigned long flags;
Felipe Balbi72246da2011-08-19 18:10:58 +03001535
Paul Zimmerman249a4562012-02-24 17:32:16 -08001536 spin_lock_irqsave(&dwc->lock, flags);
Peter Chenbcdea502015-01-28 16:32:40 +08001537 g->is_selfpowered = !!is_selfpowered;
Paul Zimmerman249a4562012-02-24 17:32:16 -08001538 spin_unlock_irqrestore(&dwc->lock, flags);
Felipe Balbi72246da2011-08-19 18:10:58 +03001539
1540 return 0;
1541}
1542
Felipe Balbi7b2a0362013-12-19 13:43:19 -06001543static int dwc3_gadget_run_stop(struct dwc3 *dwc, int is_on, int suspend)
Felipe Balbi72246da2011-08-19 18:10:58 +03001544{
1545 u32 reg;
Sebastian Andrzej Siewior61d58242011-08-29 16:46:38 +02001546 u32 timeout = 500;
Felipe Balbi72246da2011-08-19 18:10:58 +03001547
Felipe Balbifc8bb912016-05-16 13:14:48 +03001548 if (pm_runtime_suspended(dwc->dev))
1549 return 0;
1550
Felipe Balbi72246da2011-08-19 18:10:58 +03001551 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
Felipe Balbi8db7ed12012-01-18 18:32:29 +02001552 if (is_on) {
Paul Zimmerman802fde92012-04-27 13:10:52 +03001553 if (dwc->revision <= DWC3_REVISION_187A) {
1554 reg &= ~DWC3_DCTL_TRGTULST_MASK;
1555 reg |= DWC3_DCTL_TRGTULST_RX_DET;
1556 }
1557
1558 if (dwc->revision >= DWC3_REVISION_194A)
1559 reg &= ~DWC3_DCTL_KEEP_CONNECT;
1560 reg |= DWC3_DCTL_RUN_STOP;
Felipe Balbi7b2a0362013-12-19 13:43:19 -06001561
1562 if (dwc->has_hibernation)
1563 reg |= DWC3_DCTL_KEEP_CONNECT;
1564
Felipe Balbi9fcb3bd2013-02-08 17:55:58 +02001565 dwc->pullups_connected = true;
Felipe Balbi8db7ed12012-01-18 18:32:29 +02001566 } else {
Felipe Balbi72246da2011-08-19 18:10:58 +03001567 reg &= ~DWC3_DCTL_RUN_STOP;
Felipe Balbi7b2a0362013-12-19 13:43:19 -06001568
1569 if (dwc->has_hibernation && !suspend)
1570 reg &= ~DWC3_DCTL_KEEP_CONNECT;
1571
Felipe Balbi9fcb3bd2013-02-08 17:55:58 +02001572 dwc->pullups_connected = false;
Felipe Balbi8db7ed12012-01-18 18:32:29 +02001573 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001574
1575 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
1576
1577 do {
1578 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
Felipe Balbib6d4e162016-06-09 16:47:05 +03001579 reg &= DWC3_DSTS_DEVCTRLHLT;
1580 } while (--timeout && !(!is_on ^ !reg));
Felipe Balbif2df6792016-06-09 16:31:34 +03001581
1582 if (!timeout)
1583 return -ETIMEDOUT;
Felipe Balbi72246da2011-08-19 18:10:58 +03001584
Felipe Balbi73815282015-01-27 13:48:14 -06001585 dwc3_trace(trace_dwc3_gadget, "gadget %s data soft-%s",
Felipe Balbi72246da2011-08-19 18:10:58 +03001586 dwc->gadget_driver
1587 ? dwc->gadget_driver->function : "no-function",
1588 is_on ? "connect" : "disconnect");
Pratyush Anand6f17f742012-07-02 10:21:55 +05301589
1590 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +03001591}
1592
1593static int dwc3_gadget_pullup(struct usb_gadget *g, int is_on)
1594{
1595 struct dwc3 *dwc = gadget_to_dwc(g);
1596 unsigned long flags;
Pratyush Anand6f17f742012-07-02 10:21:55 +05301597 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001598
1599 is_on = !!is_on;
1600
Baolin Wangbb014732016-10-14 17:11:33 +08001601 /*
1602 * Per databook, when we want to stop the gadget, if a control transfer
1603 * is still in process, complete it and get the core into setup phase.
1604 */
1605 if (!is_on && dwc->ep0state != EP0_SETUP_PHASE) {
1606 reinit_completion(&dwc->ep0_in_setup);
1607
1608 ret = wait_for_completion_timeout(&dwc->ep0_in_setup,
1609 msecs_to_jiffies(DWC3_PULL_UP_TIMEOUT));
1610 if (ret == 0) {
1611 dev_err(dwc->dev, "timed out waiting for SETUP phase\n");
1612 return -ETIMEDOUT;
1613 }
1614 }
1615
Felipe Balbi72246da2011-08-19 18:10:58 +03001616 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi7b2a0362013-12-19 13:43:19 -06001617 ret = dwc3_gadget_run_stop(dwc, is_on, false);
Felipe Balbi72246da2011-08-19 18:10:58 +03001618 spin_unlock_irqrestore(&dwc->lock, flags);
1619
Pratyush Anand6f17f742012-07-02 10:21:55 +05301620 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001621}
1622
Felipe Balbi8698e2a2013-02-08 15:24:04 +02001623static void dwc3_gadget_enable_irq(struct dwc3 *dwc)
1624{
1625 u32 reg;
1626
1627 /* Enable all but Start and End of Frame IRQs */
1628 reg = (DWC3_DEVTEN_VNDRDEVTSTRCVEDEN |
1629 DWC3_DEVTEN_EVNTOVERFLOWEN |
1630 DWC3_DEVTEN_CMDCMPLTEN |
1631 DWC3_DEVTEN_ERRTICERREN |
1632 DWC3_DEVTEN_WKUPEVTEN |
Felipe Balbi8698e2a2013-02-08 15:24:04 +02001633 DWC3_DEVTEN_CONNECTDONEEN |
1634 DWC3_DEVTEN_USBRSTEN |
1635 DWC3_DEVTEN_DISCONNEVTEN);
1636
Felipe Balbi799e9dc2016-09-23 11:20:40 +03001637 if (dwc->revision < DWC3_REVISION_250A)
1638 reg |= DWC3_DEVTEN_ULSTCNGEN;
1639
Felipe Balbi8698e2a2013-02-08 15:24:04 +02001640 dwc3_writel(dwc->regs, DWC3_DEVTEN, reg);
1641}
1642
1643static void dwc3_gadget_disable_irq(struct dwc3 *dwc)
1644{
1645 /* mask all interrupts */
1646 dwc3_writel(dwc->regs, DWC3_DEVTEN, 0x00);
1647}
1648
1649static irqreturn_t dwc3_interrupt(int irq, void *_dwc);
Felipe Balbib15a7622011-06-30 16:57:15 +03001650static irqreturn_t dwc3_thread_interrupt(int irq, void *_dwc);
Felipe Balbi8698e2a2013-02-08 15:24:04 +02001651
Felipe Balbi4e994722016-05-13 14:09:59 +03001652/**
1653 * dwc3_gadget_setup_nump - Calculate and initialize NUMP field of DCFG
1654 * dwc: pointer to our context structure
1655 *
1656 * The following looks like complex but it's actually very simple. In order to
1657 * calculate the number of packets we can burst at once on OUT transfers, we're
1658 * gonna use RxFIFO size.
1659 *
1660 * To calculate RxFIFO size we need two numbers:
1661 * MDWIDTH = size, in bits, of the internal memory bus
1662 * RAM2_DEPTH = depth, in MDWIDTH, of internal RAM2 (where RxFIFO sits)
1663 *
1664 * Given these two numbers, the formula is simple:
1665 *
1666 * RxFIFO Size = (RAM2_DEPTH * MDWIDTH / 8) - 24 - 16;
1667 *
1668 * 24 bytes is for 3x SETUP packets
1669 * 16 bytes is a clock domain crossing tolerance
1670 *
1671 * Given RxFIFO Size, NUMP = RxFIFOSize / 1024;
1672 */
1673static void dwc3_gadget_setup_nump(struct dwc3 *dwc)
1674{
1675 u32 ram2_depth;
1676 u32 mdwidth;
1677 u32 nump;
1678 u32 reg;
1679
1680 ram2_depth = DWC3_GHWPARAMS7_RAM2_DEPTH(dwc->hwparams.hwparams7);
1681 mdwidth = DWC3_GHWPARAMS0_MDWIDTH(dwc->hwparams.hwparams0);
1682
1683 nump = ((ram2_depth * mdwidth / 8) - 24 - 16) / 1024;
1684 nump = min_t(u32, nump, 16);
1685
1686 /* update NumP */
1687 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
1688 reg &= ~DWC3_DCFG_NUMP_MASK;
1689 reg |= nump << DWC3_DCFG_NUMP_SHIFT;
1690 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
1691}
1692
Felipe Balbid7be2952016-05-04 15:49:37 +03001693static int __dwc3_gadget_start(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +03001694{
Felipe Balbi72246da2011-08-19 18:10:58 +03001695 struct dwc3_ep *dep;
Felipe Balbi72246da2011-08-19 18:10:58 +03001696 int ret = 0;
1697 u32 reg;
1698
Felipe Balbi72246da2011-08-19 18:10:58 +03001699 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
1700 reg &= ~(DWC3_DCFG_SPEED_MASK);
Felipe Balbi07e7f472012-03-23 12:20:31 +02001701
1702 /**
1703 * WORKAROUND: DWC3 revision < 2.20a have an issue
1704 * which would cause metastability state on Run/Stop
1705 * bit if we try to force the IP to USB2-only mode.
1706 *
1707 * Because of that, we cannot configure the IP to any
1708 * speed other than the SuperSpeed
1709 *
1710 * Refers to:
1711 *
1712 * STAR#9000525659: Clock Domain Crossing on DCTL in
1713 * USB 2.0 Mode
1714 */
Felipe Balbif7e846f2013-06-30 14:29:51 +03001715 if (dwc->revision < DWC3_REVISION_220A) {
Felipe Balbi07e7f472012-03-23 12:20:31 +02001716 reg |= DWC3_DCFG_SUPERSPEED;
Felipe Balbif7e846f2013-06-30 14:29:51 +03001717 } else {
1718 switch (dwc->maximum_speed) {
1719 case USB_SPEED_LOW:
John Youn2da9ad72016-05-20 16:34:26 -07001720 reg |= DWC3_DCFG_LOWSPEED;
Felipe Balbif7e846f2013-06-30 14:29:51 +03001721 break;
1722 case USB_SPEED_FULL:
John Youn2da9ad72016-05-20 16:34:26 -07001723 reg |= DWC3_DCFG_FULLSPEED1;
Felipe Balbif7e846f2013-06-30 14:29:51 +03001724 break;
1725 case USB_SPEED_HIGH:
John Youn2da9ad72016-05-20 16:34:26 -07001726 reg |= DWC3_DCFG_HIGHSPEED;
Felipe Balbif7e846f2013-06-30 14:29:51 +03001727 break;
John Youn75808622016-02-05 17:09:13 -08001728 case USB_SPEED_SUPER_PLUS:
John Youn2da9ad72016-05-20 16:34:26 -07001729 reg |= DWC3_DCFG_SUPERSPEED_PLUS;
John Youn75808622016-02-05 17:09:13 -08001730 break;
Felipe Balbif7e846f2013-06-30 14:29:51 +03001731 default:
John Youn77966eb2016-02-19 17:31:01 -08001732 dev_err(dwc->dev, "invalid dwc->maximum_speed (%d)\n",
1733 dwc->maximum_speed);
1734 /* fall through */
1735 case USB_SPEED_SUPER:
1736 reg |= DWC3_DCFG_SUPERSPEED;
1737 break;
Felipe Balbif7e846f2013-06-30 14:29:51 +03001738 }
1739 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001740 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
1741
Felipe Balbi2a58f9c2016-04-28 10:56:28 +03001742 /*
1743 * We are telling dwc3 that we want to use DCFG.NUMP as ACK TP's NUMP
1744 * field instead of letting dwc3 itself calculate that automatically.
1745 *
1746 * This way, we maximize the chances that we'll be able to get several
1747 * bursts of data without going through any sort of endpoint throttling.
1748 */
1749 reg = dwc3_readl(dwc->regs, DWC3_GRXTHRCFG);
1750 reg &= ~DWC3_GRXTHRCFG_PKTCNTSEL;
1751 dwc3_writel(dwc->regs, DWC3_GRXTHRCFG, reg);
1752
Felipe Balbi4e994722016-05-13 14:09:59 +03001753 dwc3_gadget_setup_nump(dwc);
1754
Felipe Balbi72246da2011-08-19 18:10:58 +03001755 /* Start with SuperSpeed Default */
1756 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
1757
1758 dep = dwc->eps[0];
Paul Zimmerman265b70a2013-12-19 12:38:49 -06001759 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, false,
1760 false);
Felipe Balbi72246da2011-08-19 18:10:58 +03001761 if (ret) {
1762 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
Felipe Balbid7be2952016-05-04 15:49:37 +03001763 goto err0;
Felipe Balbi72246da2011-08-19 18:10:58 +03001764 }
1765
1766 dep = dwc->eps[1];
Paul Zimmerman265b70a2013-12-19 12:38:49 -06001767 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, false,
1768 false);
Felipe Balbi72246da2011-08-19 18:10:58 +03001769 if (ret) {
1770 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
Felipe Balbid7be2952016-05-04 15:49:37 +03001771 goto err1;
Felipe Balbi72246da2011-08-19 18:10:58 +03001772 }
1773
1774 /* begin to receive SETUP packets */
Felipe Balbic7fcdeb2011-08-27 22:28:36 +03001775 dwc->ep0state = EP0_SETUP_PHASE;
Felipe Balbi72246da2011-08-19 18:10:58 +03001776 dwc3_ep0_out_start(dwc);
1777
Felipe Balbi8698e2a2013-02-08 15:24:04 +02001778 dwc3_gadget_enable_irq(dwc);
1779
Felipe Balbid7be2952016-05-04 15:49:37 +03001780 return 0;
1781
1782err1:
1783 __dwc3_gadget_ep_disable(dwc->eps[0]);
1784
1785err0:
1786 return ret;
1787}
1788
1789static int dwc3_gadget_start(struct usb_gadget *g,
1790 struct usb_gadget_driver *driver)
1791{
1792 struct dwc3 *dwc = gadget_to_dwc(g);
1793 unsigned long flags;
1794 int ret = 0;
1795 int irq;
1796
Roger Quadros9522def2016-06-10 14:48:38 +03001797 irq = dwc->irq_gadget;
Felipe Balbid7be2952016-05-04 15:49:37 +03001798 ret = request_threaded_irq(irq, dwc3_interrupt, dwc3_thread_interrupt,
1799 IRQF_SHARED, "dwc3", dwc->ev_buf);
1800 if (ret) {
1801 dev_err(dwc->dev, "failed to request irq #%d --> %d\n",
1802 irq, ret);
1803 goto err0;
1804 }
1805
1806 spin_lock_irqsave(&dwc->lock, flags);
1807 if (dwc->gadget_driver) {
1808 dev_err(dwc->dev, "%s is already bound to %s\n",
1809 dwc->gadget.name,
1810 dwc->gadget_driver->driver.name);
1811 ret = -EBUSY;
1812 goto err1;
1813 }
1814
1815 dwc->gadget_driver = driver;
1816
Felipe Balbifc8bb912016-05-16 13:14:48 +03001817 if (pm_runtime_active(dwc->dev))
1818 __dwc3_gadget_start(dwc);
1819
Felipe Balbi72246da2011-08-19 18:10:58 +03001820 spin_unlock_irqrestore(&dwc->lock, flags);
1821
1822 return 0;
1823
Felipe Balbib0d7ffd2013-06-27 10:00:18 +03001824err1:
Felipe Balbi72246da2011-08-19 18:10:58 +03001825 spin_unlock_irqrestore(&dwc->lock, flags);
Felipe Balbid7be2952016-05-04 15:49:37 +03001826 free_irq(irq, dwc);
Felipe Balbib0d7ffd2013-06-27 10:00:18 +03001827
1828err0:
Felipe Balbi72246da2011-08-19 18:10:58 +03001829 return ret;
1830}
1831
Felipe Balbid7be2952016-05-04 15:49:37 +03001832static void __dwc3_gadget_stop(struct dwc3 *dwc)
1833{
1834 dwc3_gadget_disable_irq(dwc);
1835 __dwc3_gadget_ep_disable(dwc->eps[0]);
1836 __dwc3_gadget_ep_disable(dwc->eps[1]);
1837}
1838
Felipe Balbi22835b82014-10-17 12:05:12 -05001839static int dwc3_gadget_stop(struct usb_gadget *g)
Felipe Balbi72246da2011-08-19 18:10:58 +03001840{
1841 struct dwc3 *dwc = gadget_to_dwc(g);
1842 unsigned long flags;
Baolin Wang76a638f2016-10-31 19:38:36 +08001843 int epnum;
Felipe Balbi72246da2011-08-19 18:10:58 +03001844
1845 spin_lock_irqsave(&dwc->lock, flags);
Baolin Wang76a638f2016-10-31 19:38:36 +08001846
1847 if (pm_runtime_suspended(dwc->dev))
1848 goto out;
1849
Felipe Balbid7be2952016-05-04 15:49:37 +03001850 __dwc3_gadget_stop(dwc);
Baolin Wang76a638f2016-10-31 19:38:36 +08001851
1852 for (epnum = 2; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
1853 struct dwc3_ep *dep = dwc->eps[epnum];
1854
1855 if (!dep)
1856 continue;
1857
1858 if (!(dep->flags & DWC3_EP_END_TRANSFER_PENDING))
1859 continue;
1860
1861 wait_event_lock_irq(dep->wait_end_transfer,
1862 !(dep->flags & DWC3_EP_END_TRANSFER_PENDING),
1863 dwc->lock);
1864 }
1865
1866out:
Felipe Balbi72246da2011-08-19 18:10:58 +03001867 dwc->gadget_driver = NULL;
Felipe Balbi72246da2011-08-19 18:10:58 +03001868 spin_unlock_irqrestore(&dwc->lock, flags);
1869
Felipe Balbi3f308d12016-05-16 14:17:06 +03001870 free_irq(dwc->irq_gadget, dwc->ev_buf);
Felipe Balbib0d7ffd2013-06-27 10:00:18 +03001871
Felipe Balbi72246da2011-08-19 18:10:58 +03001872 return 0;
1873}
Paul Zimmerman802fde92012-04-27 13:10:52 +03001874
Felipe Balbi72246da2011-08-19 18:10:58 +03001875static const struct usb_gadget_ops dwc3_gadget_ops = {
1876 .get_frame = dwc3_gadget_get_frame,
1877 .wakeup = dwc3_gadget_wakeup,
1878 .set_selfpowered = dwc3_gadget_set_selfpowered,
1879 .pullup = dwc3_gadget_pullup,
1880 .udc_start = dwc3_gadget_start,
1881 .udc_stop = dwc3_gadget_stop,
1882};
1883
1884/* -------------------------------------------------------------------------- */
1885
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001886static int dwc3_gadget_init_hw_endpoints(struct dwc3 *dwc,
1887 u8 num, u32 direction)
Felipe Balbi72246da2011-08-19 18:10:58 +03001888{
1889 struct dwc3_ep *dep;
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001890 u8 i;
Felipe Balbi72246da2011-08-19 18:10:58 +03001891
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001892 for (i = 0; i < num; i++) {
John Yound07fa662016-05-23 11:32:43 -07001893 u8 epnum = (i << 1) | (direction ? 1 : 0);
Felipe Balbi72246da2011-08-19 18:10:58 +03001894
Felipe Balbi72246da2011-08-19 18:10:58 +03001895 dep = kzalloc(sizeof(*dep), GFP_KERNEL);
Jingoo Han734d5a52014-07-17 12:45:11 +09001896 if (!dep)
Felipe Balbi72246da2011-08-19 18:10:58 +03001897 return -ENOMEM;
Felipe Balbi72246da2011-08-19 18:10:58 +03001898
1899 dep->dwc = dwc;
1900 dep->number = epnum;
Felipe Balbi9aa62ae2013-07-12 19:10:59 +03001901 dep->direction = !!direction;
Felipe Balbi2eb88012016-04-12 16:53:39 +03001902 dep->regs = dwc->regs + DWC3_DEP_BASE(epnum);
Felipe Balbi72246da2011-08-19 18:10:58 +03001903 dwc->eps[epnum] = dep;
1904
1905 snprintf(dep->name, sizeof(dep->name), "ep%d%s", epnum >> 1,
1906 (epnum & 1) ? "in" : "out");
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001907
Felipe Balbi72246da2011-08-19 18:10:58 +03001908 dep->endpoint.name = dep->name;
Felipe Balbi74674cb2016-04-13 16:44:39 +03001909 spin_lock_init(&dep->lock);
Felipe Balbi72246da2011-08-19 18:10:58 +03001910
Felipe Balbi73815282015-01-27 13:48:14 -06001911 dwc3_trace(trace_dwc3_gadget, "initializing %s", dep->name);
Felipe Balbi653df352013-07-12 19:11:57 +03001912
Felipe Balbi72246da2011-08-19 18:10:58 +03001913 if (epnum == 0 || epnum == 1) {
Robert Baldygae117e742013-12-13 12:23:38 +01001914 usb_ep_set_maxpacket_limit(&dep->endpoint, 512);
Pratyush Anand6048e4c2013-01-18 16:53:56 +05301915 dep->endpoint.maxburst = 1;
Felipe Balbi72246da2011-08-19 18:10:58 +03001916 dep->endpoint.ops = &dwc3_gadget_ep0_ops;
1917 if (!epnum)
1918 dwc->gadget.ep0 = &dep->endpoint;
1919 } else {
1920 int ret;
1921
Robert Baldygae117e742013-12-13 12:23:38 +01001922 usb_ep_set_maxpacket_limit(&dep->endpoint, 1024);
Sebastian Andrzej Siewior12d36c12011-11-03 20:27:50 +01001923 dep->endpoint.max_streams = 15;
Felipe Balbi72246da2011-08-19 18:10:58 +03001924 dep->endpoint.ops = &dwc3_gadget_ep_ops;
1925 list_add_tail(&dep->endpoint.ep_list,
1926 &dwc->gadget.ep_list);
1927
1928 ret = dwc3_alloc_trb_pool(dep);
Felipe Balbi25b8ff62011-11-04 12:32:47 +02001929 if (ret)
Felipe Balbi72246da2011-08-19 18:10:58 +03001930 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001931 }
Felipe Balbi25b8ff62011-11-04 12:32:47 +02001932
Robert Baldygaa474d3b2015-07-31 16:00:19 +02001933 if (epnum == 0 || epnum == 1) {
1934 dep->endpoint.caps.type_control = true;
1935 } else {
1936 dep->endpoint.caps.type_iso = true;
1937 dep->endpoint.caps.type_bulk = true;
1938 dep->endpoint.caps.type_int = true;
1939 }
1940
1941 dep->endpoint.caps.dir_in = !!direction;
1942 dep->endpoint.caps.dir_out = !direction;
1943
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001944 INIT_LIST_HEAD(&dep->pending_list);
1945 INIT_LIST_HEAD(&dep->started_list);
Felipe Balbi72246da2011-08-19 18:10:58 +03001946 }
1947
1948 return 0;
1949}
1950
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001951static int dwc3_gadget_init_endpoints(struct dwc3 *dwc)
1952{
1953 int ret;
1954
1955 INIT_LIST_HEAD(&dwc->gadget.ep_list);
1956
1957 ret = dwc3_gadget_init_hw_endpoints(dwc, dwc->num_out_eps, 0);
1958 if (ret < 0) {
Felipe Balbi73815282015-01-27 13:48:14 -06001959 dwc3_trace(trace_dwc3_gadget,
1960 "failed to allocate OUT endpoints");
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001961 return ret;
1962 }
1963
1964 ret = dwc3_gadget_init_hw_endpoints(dwc, dwc->num_in_eps, 1);
1965 if (ret < 0) {
Felipe Balbi73815282015-01-27 13:48:14 -06001966 dwc3_trace(trace_dwc3_gadget,
1967 "failed to allocate IN endpoints");
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001968 return ret;
1969 }
1970
1971 return 0;
1972}
1973
Felipe Balbi72246da2011-08-19 18:10:58 +03001974static void dwc3_gadget_free_endpoints(struct dwc3 *dwc)
1975{
1976 struct dwc3_ep *dep;
1977 u8 epnum;
1978
1979 for (epnum = 0; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
1980 dep = dwc->eps[epnum];
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001981 if (!dep)
1982 continue;
George Cherian5bf8fae2013-05-27 14:35:49 +05301983 /*
1984 * Physical endpoints 0 and 1 are special; they form the
1985 * bi-directional USB endpoint 0.
1986 *
1987 * For those two physical endpoints, we don't allocate a TRB
1988 * pool nor do we add them the endpoints list. Due to that, we
1989 * shouldn't do these two operations otherwise we would end up
1990 * with all sorts of bugs when removing dwc3.ko.
1991 */
1992 if (epnum != 0 && epnum != 1) {
1993 dwc3_free_trb_pool(dep);
Felipe Balbi72246da2011-08-19 18:10:58 +03001994 list_del(&dep->endpoint.ep_list);
George Cherian5bf8fae2013-05-27 14:35:49 +05301995 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001996
1997 kfree(dep);
1998 }
1999}
2000
Felipe Balbi72246da2011-08-19 18:10:58 +03002001/* -------------------------------------------------------------------------- */
Felipe Balbie5caff62013-02-26 15:11:05 +02002002
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302003static int __dwc3_cleanup_done_trbs(struct dwc3 *dwc, struct dwc3_ep *dep,
2004 struct dwc3_request *req, struct dwc3_trb *trb,
Felipe Balbie5b36ae2016-08-10 11:13:26 +03002005 const struct dwc3_event_depevt *event, int status,
2006 int chain)
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302007{
2008 unsigned int count;
2009 unsigned int s_pkt = 0;
2010 unsigned int trb_status;
2011
Felipe Balbidc55c672016-08-12 13:20:32 +03002012 dwc3_ep_inc_deq(dep);
Felipe Balbia9c3ca52016-10-05 14:24:37 +03002013
2014 if (req->trb == trb)
2015 dep->queued_requests--;
2016
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -05002017 trace_dwc3_complete_trb(dep, trb);
2018
Felipe Balbie5b36ae2016-08-10 11:13:26 +03002019 /*
2020 * If we're in the middle of series of chained TRBs and we
2021 * receive a short transfer along the way, DWC3 will skip
2022 * through all TRBs including the last TRB in the chain (the
2023 * where CHN bit is zero. DWC3 will also avoid clearing HWO
2024 * bit and SW has to do it manually.
2025 *
2026 * We're going to do that here to avoid problems of HW trying
2027 * to use bogus TRBs for transfers.
2028 */
2029 if (chain && (trb->ctrl & DWC3_TRB_CTRL_HWO))
2030 trb->ctrl &= ~DWC3_TRB_CTRL_HWO;
2031
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302032 if ((trb->ctrl & DWC3_TRB_CTRL_HWO) && status != -ESHUTDOWN)
Felipe Balbia0ad85a2016-08-10 18:07:46 +03002033 return 1;
Felipe Balbie5b36ae2016-08-10 11:13:26 +03002034
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302035 count = trb->size & DWC3_TRB_SIZE_MASK;
Felipe Balbie62c5bc52016-10-25 13:47:21 +03002036 req->remaining += count;
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302037
2038 if (dep->direction) {
2039 if (count) {
2040 trb_status = DWC3_TRB_SIZE_TRBSTS(trb->size);
2041 if (trb_status == DWC3_TRBSTS_MISSED_ISOC) {
Felipe Balbiec5e7952015-11-16 16:04:13 -06002042 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi60cfb372016-05-24 13:45:17 +03002043 "%s: incomplete IN transfer",
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302044 dep->name);
2045 /*
2046 * If missed isoc occurred and there is
2047 * no request queued then issue END
2048 * TRANSFER, so that core generates
2049 * next xfernotready and we will issue
2050 * a fresh START TRANSFER.
2051 * If there are still queued request
2052 * then wait, do not issue either END
2053 * or UPDATE TRANSFER, just attach next
Felipe Balbiaa3342c2016-03-14 11:01:31 +02002054 * request in pending_list during
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302055 * giveback.If any future queued request
2056 * is successfully transferred then we
2057 * will issue UPDATE TRANSFER for all
Felipe Balbiaa3342c2016-03-14 11:01:31 +02002058 * request in the pending_list.
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302059 */
2060 dep->flags |= DWC3_EP_MISSED_ISOC;
2061 } else {
2062 dev_err(dwc->dev, "incomplete IN transfer %s\n",
2063 dep->name);
2064 status = -ECONNRESET;
2065 }
2066 } else {
2067 dep->flags &= ~DWC3_EP_MISSED_ISOC;
2068 }
2069 } else {
2070 if (count && (event->status & DEPEVT_STATUS_SHORT))
2071 s_pkt = 1;
2072 }
2073
Felipe Balbi7c705df2016-08-10 12:35:30 +03002074 if (s_pkt && !chain)
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302075 return 1;
Felipe Balbif99f53f2016-08-12 13:19:20 +03002076
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302077 if ((event->status & DEPEVT_STATUS_IOC) &&
2078 (trb->ctrl & DWC3_TRB_CTRL_IOC))
2079 return 1;
Felipe Balbif99f53f2016-08-12 13:19:20 +03002080
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05302081 return 0;
2082}
2083
Felipe Balbi72246da2011-08-19 18:10:58 +03002084static int dwc3_cleanup_done_reqs(struct dwc3 *dwc, struct dwc3_ep *dep,
2085 const struct dwc3_event_depevt *event, int status)
2086{
Felipe Balbi31162af2016-08-11 14:38:37 +03002087 struct dwc3_request *req, *n;
Felipe Balbif6bafc62012-02-06 11:04:53 +02002088 struct dwc3_trb *trb;
Arnd Bergmannd6e10bf2016-09-09 12:01:51 +02002089 bool ioc = false;
Felipe Balbie62c5bc52016-10-25 13:47:21 +03002090 int ret = 0;
Felipe Balbi72246da2011-08-19 18:10:58 +03002091
Felipe Balbi31162af2016-08-11 14:38:37 +03002092 list_for_each_entry_safe(req, n, &dep->started_list, list) {
Felipe Balbi1f512112016-08-12 13:17:27 +03002093 unsigned length;
Felipe Balbie5b36ae2016-08-10 11:13:26 +03002094 int chain;
2095
Felipe Balbi1f512112016-08-12 13:17:27 +03002096 length = req->request.length;
2097 chain = req->num_pending_sgs > 0;
Felipe Balbi31162af2016-08-11 14:38:37 +03002098 if (chain) {
Felipe Balbi1f512112016-08-12 13:17:27 +03002099 struct scatterlist *sg = req->sg;
Felipe Balbi31162af2016-08-11 14:38:37 +03002100 struct scatterlist *s;
Felipe Balbi1f512112016-08-12 13:17:27 +03002101 unsigned int pending = req->num_pending_sgs;
Felipe Balbi31162af2016-08-11 14:38:37 +03002102 unsigned int i;
Felipe Balbiac7bdcc2015-11-16 16:13:57 -06002103
Felipe Balbi1f512112016-08-12 13:17:27 +03002104 for_each_sg(sg, s, pending, i) {
Felipe Balbi31162af2016-08-11 14:38:37 +03002105 trb = &dep->trb_pool[dep->trb_dequeue];
Felipe Balbic7de5732016-07-29 03:17:58 +03002106
Felipe Balbi7282c4e2016-10-25 13:50:46 +03002107 if (trb->ctrl & DWC3_TRB_CTRL_HWO)
2108 break;
2109
Felipe Balbi1f512112016-08-12 13:17:27 +03002110 req->sg = sg_next(s);
2111 req->num_pending_sgs--;
2112
Felipe Balbi31162af2016-08-11 14:38:37 +03002113 ret = __dwc3_cleanup_done_trbs(dwc, dep, req, trb,
2114 event, status, chain);
Felipe Balbi1f512112016-08-12 13:17:27 +03002115 if (ret)
2116 break;
Felipe Balbi31162af2016-08-11 14:38:37 +03002117 }
2118 } else {
Felipe Balbi737f1ae2016-08-11 12:24:27 +03002119 trb = &dep->trb_pool[dep->trb_dequeue];
Ville Syrjäläd115d702015-08-31 19:48:28 +03002120 ret = __dwc3_cleanup_done_trbs(dwc, dep, req, trb,
Felipe Balbie5b36ae2016-08-10 11:13:26 +03002121 event, status, chain);
Felipe Balbi31162af2016-08-11 14:38:37 +03002122 }
Ville Syrjäläd115d702015-08-31 19:48:28 +03002123
Felipe Balbie62c5bc52016-10-25 13:47:21 +03002124 req->request.actual = length - req->remaining;
Felipe Balbi1f512112016-08-12 13:17:27 +03002125
Felipe Balbiff377ae2016-10-25 13:54:00 +03002126 if ((req->request.actual < length) && req->num_pending_sgs)
Felipe Balbi1f512112016-08-12 13:17:27 +03002127 return __dwc3_gadget_kick_transfer(dep, 0);
2128
Ville Syrjäläd115d702015-08-31 19:48:28 +03002129 dwc3_gadget_giveback(dep, req, status);
2130
Arnd Bergmannd6e10bf2016-09-09 12:01:51 +02002131 if (ret) {
2132 if ((event->status & DEPEVT_STATUS_IOC) &&
2133 (trb->ctrl & DWC3_TRB_CTRL_IOC))
2134 ioc = true;
Felipe Balbi72246da2011-08-19 18:10:58 +03002135 break;
Arnd Bergmannd6e10bf2016-09-09 12:01:51 +02002136 }
Felipe Balbi31162af2016-08-11 14:38:37 +03002137 }
Felipe Balbi72246da2011-08-19 18:10:58 +03002138
Felipe Balbi4cb42212016-05-18 12:37:21 +03002139 /*
2140 * Our endpoint might get disabled by another thread during
2141 * dwc3_gadget_giveback(). If that happens, we're just gonna return 1
2142 * early on so DWC3_EP_BUSY flag gets cleared
2143 */
2144 if (!dep->endpoint.desc)
2145 return 1;
2146
Pratyush Anandcdc359d2013-01-14 15:59:34 +05302147 if (usb_endpoint_xfer_isoc(dep->endpoint.desc) &&
Felipe Balbiaa3342c2016-03-14 11:01:31 +02002148 list_empty(&dep->started_list)) {
2149 if (list_empty(&dep->pending_list)) {
Pratyush Anandcdc359d2013-01-14 15:59:34 +05302150 /*
2151 * If there is no entry in request list then do
2152 * not issue END TRANSFER now. Just set PENDING
2153 * flag, so that END TRANSFER is issued when an
2154 * entry is added into request list.
2155 */
2156 dep->flags = DWC3_EP_PENDING_REQUEST;
2157 } else {
Paul Zimmermanb992e682012-04-27 14:17:35 +03002158 dwc3_stop_active_transfer(dwc, dep->number, true);
Pratyush Anandcdc359d2013-01-14 15:59:34 +05302159 dep->flags = DWC3_EP_ENABLED;
2160 }
Pratyush Anand7efea862013-01-14 15:59:32 +05302161 return 1;
2162 }
2163
Arnd Bergmannd6e10bf2016-09-09 12:01:51 +02002164 if (usb_endpoint_xfer_isoc(dep->endpoint.desc) && ioc)
2165 return 0;
2166
Felipe Balbi72246da2011-08-19 18:10:58 +03002167 return 1;
2168}
2169
2170static void dwc3_endpoint_transfer_complete(struct dwc3 *dwc,
Jingoo Han029d97f2014-07-04 15:00:51 +09002171 struct dwc3_ep *dep, const struct dwc3_event_depevt *event)
Felipe Balbi72246da2011-08-19 18:10:58 +03002172{
2173 unsigned status = 0;
2174 int clean_busy;
Felipe Balbie18b7972015-05-29 10:06:38 -05002175 u32 is_xfer_complete;
2176
2177 is_xfer_complete = (event->endpoint_event == DWC3_DEPEVT_XFERCOMPLETE);
Felipe Balbi72246da2011-08-19 18:10:58 +03002178
2179 if (event->status & DEPEVT_STATUS_BUSERR)
2180 status = -ECONNRESET;
2181
Paul Zimmerman1d046792012-02-15 18:56:56 -08002182 clean_busy = dwc3_cleanup_done_reqs(dwc, dep, event, status);
Felipe Balbi4cb42212016-05-18 12:37:21 +03002183 if (clean_busy && (!dep->endpoint.desc || is_xfer_complete ||
Felipe Balbie18b7972015-05-29 10:06:38 -05002184 usb_endpoint_xfer_isoc(dep->endpoint.desc)))
Felipe Balbi72246da2011-08-19 18:10:58 +03002185 dep->flags &= ~DWC3_EP_BUSY;
Felipe Balbifae2b902011-10-14 13:00:30 +03002186
2187 /*
2188 * WORKAROUND: This is the 2nd half of U1/U2 -> U0 workaround.
2189 * See dwc3_gadget_linksts_change_interrupt() for 1st half.
2190 */
2191 if (dwc->revision < DWC3_REVISION_183A) {
2192 u32 reg;
2193 int i;
2194
2195 for (i = 0; i < DWC3_ENDPOINTS_NUM; i++) {
Moiz Sonasath348e0262012-08-01 14:08:30 -05002196 dep = dwc->eps[i];
Felipe Balbifae2b902011-10-14 13:00:30 +03002197
2198 if (!(dep->flags & DWC3_EP_ENABLED))
2199 continue;
2200
Felipe Balbiaa3342c2016-03-14 11:01:31 +02002201 if (!list_empty(&dep->started_list))
Felipe Balbifae2b902011-10-14 13:00:30 +03002202 return;
2203 }
2204
2205 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2206 reg |= dwc->u1u2;
2207 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2208
2209 dwc->u1u2 = 0;
2210 }
Felipe Balbi8a1a9c92015-09-21 14:32:00 -05002211
Felipe Balbi4cb42212016-05-18 12:37:21 +03002212 /*
2213 * Our endpoint might get disabled by another thread during
2214 * dwc3_gadget_giveback(). If that happens, we're just gonna return 1
2215 * early on so DWC3_EP_BUSY flag gets cleared
2216 */
2217 if (!dep->endpoint.desc)
2218 return;
2219
Felipe Balbie6e709b2015-09-28 15:16:56 -05002220 if (!usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
Felipe Balbi8a1a9c92015-09-21 14:32:00 -05002221 int ret;
2222
Felipe Balbi4fae2e32016-05-12 16:53:59 +03002223 ret = __dwc3_gadget_kick_transfer(dep, 0);
Felipe Balbi8a1a9c92015-09-21 14:32:00 -05002224 if (!ret || ret == -EBUSY)
2225 return;
2226 }
Felipe Balbi72246da2011-08-19 18:10:58 +03002227}
2228
Felipe Balbi72246da2011-08-19 18:10:58 +03002229static void dwc3_endpoint_interrupt(struct dwc3 *dwc,
2230 const struct dwc3_event_depevt *event)
2231{
2232 struct dwc3_ep *dep;
2233 u8 epnum = event->endpoint_number;
Baolin Wang76a638f2016-10-31 19:38:36 +08002234 u8 cmd;
Felipe Balbi72246da2011-08-19 18:10:58 +03002235
2236 dep = dwc->eps[epnum];
2237
Baolin Wang76a638f2016-10-31 19:38:36 +08002238 if (!(dep->flags & DWC3_EP_ENABLED) &&
2239 !(dep->flags & DWC3_EP_END_TRANSFER_PENDING))
Felipe Balbi3336abb2012-06-06 09:19:35 +03002240 return;
2241
Felipe Balbi72246da2011-08-19 18:10:58 +03002242 if (epnum == 0 || epnum == 1) {
2243 dwc3_ep0_interrupt(dwc, event);
2244 return;
2245 }
2246
2247 switch (event->endpoint_event) {
2248 case DWC3_DEPEVT_XFERCOMPLETE:
Felipe Balbib4996a82012-06-06 12:04:13 +03002249 dep->resource_index = 0;
Paul Zimmermanc2df85c2012-02-24 17:32:18 -08002250
Ido Shayevitz16e78db2012-03-12 20:25:24 +02002251 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
Felipe Balbi8566cd12016-09-26 11:16:39 +03002252 dev_err(dwc->dev, "XferComplete for Isochronous endpoint\n");
Felipe Balbi72246da2011-08-19 18:10:58 +03002253 return;
2254 }
2255
Jingoo Han029d97f2014-07-04 15:00:51 +09002256 dwc3_endpoint_transfer_complete(dwc, dep, event);
Felipe Balbi72246da2011-08-19 18:10:58 +03002257 break;
2258 case DWC3_DEPEVT_XFERINPROGRESS:
Jingoo Han029d97f2014-07-04 15:00:51 +09002259 dwc3_endpoint_transfer_complete(dwc, dep, event);
Felipe Balbi72246da2011-08-19 18:10:58 +03002260 break;
2261 case DWC3_DEPEVT_XFERNOTREADY:
Ido Shayevitz16e78db2012-03-12 20:25:24 +02002262 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
Felipe Balbi72246da2011-08-19 18:10:58 +03002263 dwc3_gadget_start_isoc(dwc, dep, event);
2264 } else {
2265 int ret;
2266
Felipe Balbi4fae2e32016-05-12 16:53:59 +03002267 ret = __dwc3_gadget_kick_transfer(dep, 0);
Felipe Balbi72246da2011-08-19 18:10:58 +03002268 if (!ret || ret == -EBUSY)
2269 return;
Felipe Balbi72246da2011-08-19 18:10:58 +03002270 }
2271
2272 break;
Felipe Balbi879631a2011-09-30 10:58:47 +03002273 case DWC3_DEPEVT_STREAMEVT:
Ido Shayevitz16e78db2012-03-12 20:25:24 +02002274 if (!usb_endpoint_xfer_bulk(dep->endpoint.desc)) {
Felipe Balbi879631a2011-09-30 10:58:47 +03002275 dev_err(dwc->dev, "Stream event for non-Bulk %s\n",
2276 dep->name);
2277 return;
2278 }
Felipe Balbi879631a2011-09-30 10:58:47 +03002279 break;
Felipe Balbi72246da2011-08-19 18:10:58 +03002280 case DWC3_DEPEVT_EPCMDCMPLT:
Baolin Wang76a638f2016-10-31 19:38:36 +08002281 cmd = DEPEVT_PARAMETER_CMD(event->parameters);
2282
2283 if (cmd == DWC3_DEPCMD_ENDTRANSFER) {
2284 dep->flags &= ~DWC3_EP_END_TRANSFER_PENDING;
2285 wake_up(&dep->wait_end_transfer);
2286 }
2287 break;
2288 case DWC3_DEPEVT_RXTXFIFOEVT:
Felipe Balbi72246da2011-08-19 18:10:58 +03002289 break;
2290 }
2291}
2292
2293static void dwc3_disconnect_gadget(struct dwc3 *dwc)
2294{
2295 if (dwc->gadget_driver && dwc->gadget_driver->disconnect) {
2296 spin_unlock(&dwc->lock);
2297 dwc->gadget_driver->disconnect(&dwc->gadget);
2298 spin_lock(&dwc->lock);
2299 }
2300}
2301
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002302static void dwc3_suspend_gadget(struct dwc3 *dwc)
2303{
Dan Carpenter73a30bf2014-03-07 14:19:57 +03002304 if (dwc->gadget_driver && dwc->gadget_driver->suspend) {
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002305 spin_unlock(&dwc->lock);
2306 dwc->gadget_driver->suspend(&dwc->gadget);
2307 spin_lock(&dwc->lock);
2308 }
2309}
2310
2311static void dwc3_resume_gadget(struct dwc3 *dwc)
2312{
Dan Carpenter73a30bf2014-03-07 14:19:57 +03002313 if (dwc->gadget_driver && dwc->gadget_driver->resume) {
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002314 spin_unlock(&dwc->lock);
2315 dwc->gadget_driver->resume(&dwc->gadget);
Felipe Balbi5c7b3b02015-01-29 10:29:18 -06002316 spin_lock(&dwc->lock);
Felipe Balbi8e744752014-11-06 14:27:53 +08002317 }
2318}
2319
2320static void dwc3_reset_gadget(struct dwc3 *dwc)
2321{
2322 if (!dwc->gadget_driver)
2323 return;
2324
2325 if (dwc->gadget.speed != USB_SPEED_UNKNOWN) {
2326 spin_unlock(&dwc->lock);
2327 usb_gadget_udc_reset(&dwc->gadget, dwc->gadget_driver);
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002328 spin_lock(&dwc->lock);
2329 }
2330}
2331
Paul Zimmermanb992e682012-04-27 14:17:35 +03002332static void dwc3_stop_active_transfer(struct dwc3 *dwc, u32 epnum, bool force)
Felipe Balbi72246da2011-08-19 18:10:58 +03002333{
2334 struct dwc3_ep *dep;
2335 struct dwc3_gadget_ep_cmd_params params;
2336 u32 cmd;
2337 int ret;
2338
2339 dep = dwc->eps[epnum];
2340
Baolin Wang76a638f2016-10-31 19:38:36 +08002341 if ((dep->flags & DWC3_EP_END_TRANSFER_PENDING) ||
2342 !dep->resource_index)
Pratyush Anand3daf74d2012-06-23 02:23:08 +05302343 return;
2344
Pratyush Anand57911502012-07-06 15:19:10 +05302345 /*
2346 * NOTICE: We are violating what the Databook says about the
2347 * EndTransfer command. Ideally we would _always_ wait for the
2348 * EndTransfer Command Completion IRQ, but that's causing too
2349 * much trouble synchronizing between us and gadget driver.
2350 *
2351 * We have discussed this with the IP Provider and it was
2352 * suggested to giveback all requests here, but give HW some
2353 * extra time to synchronize with the interconnect. We're using
Mickael Maisondc93b412014-12-23 17:34:43 +01002354 * an arbitrary 100us delay for that.
Pratyush Anand57911502012-07-06 15:19:10 +05302355 *
2356 * Note also that a similar handling was tested by Synopsys
2357 * (thanks a lot Paul) and nothing bad has come out of it.
2358 * In short, what we're doing is:
2359 *
2360 * - Issue EndTransfer WITH CMDIOC bit set
2361 * - Wait 100us
John Youn06281d42016-08-22 15:39:13 -07002362 *
2363 * As of IP version 3.10a of the DWC_usb3 IP, the controller
2364 * supports a mode to work around the above limitation. The
2365 * software can poll the CMDACT bit in the DEPCMD register
2366 * after issuing a EndTransfer command. This mode is enabled
2367 * by writing GUCTL2[14]. This polling is already done in the
2368 * dwc3_send_gadget_ep_cmd() function so if the mode is
2369 * enabled, the EndTransfer command will have completed upon
2370 * returning from this function and we don't need to delay for
2371 * 100us.
2372 *
2373 * This mode is NOT available on the DWC_usb31 IP.
Pratyush Anand57911502012-07-06 15:19:10 +05302374 */
2375
Pratyush Anand3daf74d2012-06-23 02:23:08 +05302376 cmd = DWC3_DEPCMD_ENDTRANSFER;
Paul Zimmermanb992e682012-04-27 14:17:35 +03002377 cmd |= force ? DWC3_DEPCMD_HIPRI_FORCERM : 0;
2378 cmd |= DWC3_DEPCMD_CMDIOC;
Felipe Balbib4996a82012-06-06 12:04:13 +03002379 cmd |= DWC3_DEPCMD_PARAM(dep->resource_index);
Pratyush Anand3daf74d2012-06-23 02:23:08 +05302380 memset(&params, 0, sizeof(params));
Felipe Balbi2cd47182016-04-12 16:42:43 +03002381 ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
Pratyush Anand3daf74d2012-06-23 02:23:08 +05302382 WARN_ON_ONCE(ret);
Felipe Balbib4996a82012-06-06 12:04:13 +03002383 dep->resource_index = 0;
Felipe Balbi041d81f2012-10-04 11:58:00 +03002384 dep->flags &= ~DWC3_EP_BUSY;
John Youn06281d42016-08-22 15:39:13 -07002385
Baolin Wang76a638f2016-10-31 19:38:36 +08002386 if (dwc3_is_usb31(dwc) || dwc->revision < DWC3_REVISION_310A) {
2387 dep->flags |= DWC3_EP_END_TRANSFER_PENDING;
John Youn06281d42016-08-22 15:39:13 -07002388 udelay(100);
Baolin Wang76a638f2016-10-31 19:38:36 +08002389 }
Felipe Balbi72246da2011-08-19 18:10:58 +03002390}
2391
Felipe Balbi72246da2011-08-19 18:10:58 +03002392static void dwc3_clear_stall_all_ep(struct dwc3 *dwc)
2393{
2394 u32 epnum;
2395
2396 for (epnum = 1; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
2397 struct dwc3_ep *dep;
Felipe Balbi72246da2011-08-19 18:10:58 +03002398 int ret;
2399
2400 dep = dwc->eps[epnum];
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03002401 if (!dep)
2402 continue;
Felipe Balbi72246da2011-08-19 18:10:58 +03002403
2404 if (!(dep->flags & DWC3_EP_STALL))
2405 continue;
2406
2407 dep->flags &= ~DWC3_EP_STALL;
2408
John Youn50c763f2016-05-31 17:49:56 -07002409 ret = dwc3_send_clear_stall_ep_cmd(dep);
Felipe Balbi72246da2011-08-19 18:10:58 +03002410 WARN_ON_ONCE(ret);
2411 }
2412}
2413
2414static void dwc3_gadget_disconnect_interrupt(struct dwc3 *dwc)
2415{
Felipe Balbic4430a22012-05-24 10:30:01 +03002416 int reg;
2417
Felipe Balbi72246da2011-08-19 18:10:58 +03002418 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2419 reg &= ~DWC3_DCTL_INITU1ENA;
2420 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2421
2422 reg &= ~DWC3_DCTL_INITU2ENA;
2423 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
Felipe Balbi72246da2011-08-19 18:10:58 +03002424
Felipe Balbi72246da2011-08-19 18:10:58 +03002425 dwc3_disconnect_gadget(dwc);
2426
2427 dwc->gadget.speed = USB_SPEED_UNKNOWN;
Felipe Balbidf62df52011-10-14 15:11:49 +03002428 dwc->setup_packet_pending = false;
Felipe Balbi06a374e2014-10-10 15:24:00 -05002429 usb_gadget_set_state(&dwc->gadget, USB_STATE_NOTATTACHED);
Felipe Balbifc8bb912016-05-16 13:14:48 +03002430
2431 dwc->connected = false;
Felipe Balbi72246da2011-08-19 18:10:58 +03002432}
2433
Felipe Balbi72246da2011-08-19 18:10:58 +03002434static void dwc3_gadget_reset_interrupt(struct dwc3 *dwc)
2435{
2436 u32 reg;
2437
Felipe Balbifc8bb912016-05-16 13:14:48 +03002438 dwc->connected = true;
2439
Felipe Balbidf62df52011-10-14 15:11:49 +03002440 /*
2441 * WORKAROUND: DWC3 revisions <1.88a have an issue which
2442 * would cause a missing Disconnect Event if there's a
2443 * pending Setup Packet in the FIFO.
2444 *
2445 * There's no suggested workaround on the official Bug
2446 * report, which states that "unless the driver/application
2447 * is doing any special handling of a disconnect event,
2448 * there is no functional issue".
2449 *
2450 * Unfortunately, it turns out that we _do_ some special
2451 * handling of a disconnect event, namely complete all
2452 * pending transfers, notify gadget driver of the
2453 * disconnection, and so on.
2454 *
2455 * Our suggested workaround is to follow the Disconnect
2456 * Event steps here, instead, based on a setup_packet_pending
Felipe Balbib5d335e2015-11-16 16:20:34 -06002457 * flag. Such flag gets set whenever we have a SETUP_PENDING
2458 * status for EP0 TRBs and gets cleared on XferComplete for the
Felipe Balbidf62df52011-10-14 15:11:49 +03002459 * same endpoint.
2460 *
2461 * Refers to:
2462 *
2463 * STAR#9000466709: RTL: Device : Disconnect event not
2464 * generated if setup packet pending in FIFO
2465 */
2466 if (dwc->revision < DWC3_REVISION_188A) {
2467 if (dwc->setup_packet_pending)
2468 dwc3_gadget_disconnect_interrupt(dwc);
2469 }
2470
Felipe Balbi8e744752014-11-06 14:27:53 +08002471 dwc3_reset_gadget(dwc);
Felipe Balbi72246da2011-08-19 18:10:58 +03002472
2473 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2474 reg &= ~DWC3_DCTL_TSTCTRL_MASK;
2475 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
Gerard Cauvy3b637362012-02-10 12:21:18 +02002476 dwc->test_mode = false;
Felipe Balbi72246da2011-08-19 18:10:58 +03002477 dwc3_clear_stall_all_ep(dwc);
2478
2479 /* Reset device address to zero */
2480 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
2481 reg &= ~(DWC3_DCFG_DEVADDR_MASK);
2482 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
Felipe Balbi72246da2011-08-19 18:10:58 +03002483}
2484
2485static void dwc3_update_ram_clk_sel(struct dwc3 *dwc, u32 speed)
2486{
2487 u32 reg;
2488 u32 usb30_clock = DWC3_GCTL_CLK_BUS;
2489
2490 /*
2491 * We change the clock only at SS but I dunno why I would want to do
2492 * this. Maybe it becomes part of the power saving plan.
2493 */
2494
John Younee5cd412016-02-05 17:08:45 -08002495 if ((speed != DWC3_DSTS_SUPERSPEED) &&
2496 (speed != DWC3_DSTS_SUPERSPEED_PLUS))
Felipe Balbi72246da2011-08-19 18:10:58 +03002497 return;
2498
2499 /*
2500 * RAMClkSel is reset to 0 after USB reset, so it must be reprogrammed
2501 * each time on Connect Done.
2502 */
2503 if (!usb30_clock)
2504 return;
2505
2506 reg = dwc3_readl(dwc->regs, DWC3_GCTL);
2507 reg |= DWC3_GCTL_RAMCLKSEL(usb30_clock);
2508 dwc3_writel(dwc->regs, DWC3_GCTL, reg);
2509}
2510
Felipe Balbi72246da2011-08-19 18:10:58 +03002511static void dwc3_gadget_conndone_interrupt(struct dwc3 *dwc)
2512{
Felipe Balbi72246da2011-08-19 18:10:58 +03002513 struct dwc3_ep *dep;
2514 int ret;
2515 u32 reg;
2516 u8 speed;
2517
Felipe Balbi72246da2011-08-19 18:10:58 +03002518 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
2519 speed = reg & DWC3_DSTS_CONNECTSPD;
2520 dwc->speed = speed;
2521
2522 dwc3_update_ram_clk_sel(dwc, speed);
2523
2524 switch (speed) {
John Youn2da9ad72016-05-20 16:34:26 -07002525 case DWC3_DSTS_SUPERSPEED_PLUS:
John Youn75808622016-02-05 17:09:13 -08002526 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
2527 dwc->gadget.ep0->maxpacket = 512;
2528 dwc->gadget.speed = USB_SPEED_SUPER_PLUS;
2529 break;
John Youn2da9ad72016-05-20 16:34:26 -07002530 case DWC3_DSTS_SUPERSPEED:
Felipe Balbi05870c52011-10-14 14:51:38 +03002531 /*
2532 * WORKAROUND: DWC3 revisions <1.90a have an issue which
2533 * would cause a missing USB3 Reset event.
2534 *
2535 * In such situations, we should force a USB3 Reset
2536 * event by calling our dwc3_gadget_reset_interrupt()
2537 * routine.
2538 *
2539 * Refers to:
2540 *
2541 * STAR#9000483510: RTL: SS : USB3 reset event may
2542 * not be generated always when the link enters poll
2543 */
2544 if (dwc->revision < DWC3_REVISION_190A)
2545 dwc3_gadget_reset_interrupt(dwc);
2546
Felipe Balbi72246da2011-08-19 18:10:58 +03002547 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
2548 dwc->gadget.ep0->maxpacket = 512;
2549 dwc->gadget.speed = USB_SPEED_SUPER;
2550 break;
John Youn2da9ad72016-05-20 16:34:26 -07002551 case DWC3_DSTS_HIGHSPEED:
Felipe Balbi72246da2011-08-19 18:10:58 +03002552 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
2553 dwc->gadget.ep0->maxpacket = 64;
2554 dwc->gadget.speed = USB_SPEED_HIGH;
2555 break;
John Youn2da9ad72016-05-20 16:34:26 -07002556 case DWC3_DSTS_FULLSPEED2:
2557 case DWC3_DSTS_FULLSPEED1:
Felipe Balbi72246da2011-08-19 18:10:58 +03002558 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
2559 dwc->gadget.ep0->maxpacket = 64;
2560 dwc->gadget.speed = USB_SPEED_FULL;
2561 break;
John Youn2da9ad72016-05-20 16:34:26 -07002562 case DWC3_DSTS_LOWSPEED:
Felipe Balbi72246da2011-08-19 18:10:58 +03002563 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(8);
2564 dwc->gadget.ep0->maxpacket = 8;
2565 dwc->gadget.speed = USB_SPEED_LOW;
2566 break;
2567 }
2568
Pratyush Anand2b758352013-01-14 15:59:31 +05302569 /* Enable USB2 LPM Capability */
2570
John Younee5cd412016-02-05 17:08:45 -08002571 if ((dwc->revision > DWC3_REVISION_194A) &&
John Youn2da9ad72016-05-20 16:34:26 -07002572 (speed != DWC3_DSTS_SUPERSPEED) &&
2573 (speed != DWC3_DSTS_SUPERSPEED_PLUS)) {
Pratyush Anand2b758352013-01-14 15:59:31 +05302574 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
2575 reg |= DWC3_DCFG_LPM_CAP;
2576 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
2577
2578 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2579 reg &= ~(DWC3_DCTL_HIRD_THRES_MASK | DWC3_DCTL_L1_HIBER_EN);
2580
Huang Rui460d0982014-10-31 11:11:18 +08002581 reg |= DWC3_DCTL_HIRD_THRES(dwc->hird_threshold);
Pratyush Anand2b758352013-01-14 15:59:31 +05302582
Huang Rui80caf7d2014-10-28 19:54:26 +08002583 /*
2584 * When dwc3 revisions >= 2.40a, LPM Erratum is enabled and
2585 * DCFG.LPMCap is set, core responses with an ACK and the
2586 * BESL value in the LPM token is less than or equal to LPM
2587 * NYET threshold.
2588 */
2589 WARN_ONCE(dwc->revision < DWC3_REVISION_240A
2590 && dwc->has_lpm_erratum,
2591 "LPM Erratum not available on dwc3 revisisions < 2.40a\n");
2592
2593 if (dwc->has_lpm_erratum && dwc->revision >= DWC3_REVISION_240A)
2594 reg |= DWC3_DCTL_LPM_ERRATA(dwc->lpm_nyet_threshold);
2595
Pratyush Anand2b758352013-01-14 15:59:31 +05302596 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
Felipe Balbi356363b2013-12-19 16:37:05 -06002597 } else {
2598 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2599 reg &= ~DWC3_DCTL_HIRD_THRES_MASK;
2600 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
Pratyush Anand2b758352013-01-14 15:59:31 +05302601 }
2602
Felipe Balbi72246da2011-08-19 18:10:58 +03002603 dep = dwc->eps[0];
Paul Zimmerman265b70a2013-12-19 12:38:49 -06002604 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, true,
2605 false);
Felipe Balbi72246da2011-08-19 18:10:58 +03002606 if (ret) {
2607 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
2608 return;
2609 }
2610
2611 dep = dwc->eps[1];
Paul Zimmerman265b70a2013-12-19 12:38:49 -06002612 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, true,
2613 false);
Felipe Balbi72246da2011-08-19 18:10:58 +03002614 if (ret) {
2615 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
2616 return;
2617 }
2618
2619 /*
2620 * Configure PHY via GUSB3PIPECTLn if required.
2621 *
2622 * Update GTXFIFOSIZn
2623 *
2624 * In both cases reset values should be sufficient.
2625 */
2626}
2627
2628static void dwc3_gadget_wakeup_interrupt(struct dwc3 *dwc)
2629{
Felipe Balbi72246da2011-08-19 18:10:58 +03002630 /*
2631 * TODO take core out of low power mode when that's
2632 * implemented.
2633 */
2634
Jiebing Liad14d4e2014-12-11 13:26:29 +08002635 if (dwc->gadget_driver && dwc->gadget_driver->resume) {
2636 spin_unlock(&dwc->lock);
2637 dwc->gadget_driver->resume(&dwc->gadget);
2638 spin_lock(&dwc->lock);
2639 }
Felipe Balbi72246da2011-08-19 18:10:58 +03002640}
2641
2642static void dwc3_gadget_linksts_change_interrupt(struct dwc3 *dwc,
2643 unsigned int evtinfo)
2644{
Felipe Balbifae2b902011-10-14 13:00:30 +03002645 enum dwc3_link_state next = evtinfo & DWC3_LINK_STATE_MASK;
Felipe Balbi0b0cc1c2012-09-18 21:39:24 +03002646 unsigned int pwropt;
2647
2648 /*
2649 * WORKAROUND: DWC3 < 2.50a have an issue when configured without
2650 * Hibernation mode enabled which would show up when device detects
2651 * host-initiated U3 exit.
2652 *
2653 * In that case, device will generate a Link State Change Interrupt
2654 * from U3 to RESUME which is only necessary if Hibernation is
2655 * configured in.
2656 *
2657 * There are no functional changes due to such spurious event and we
2658 * just need to ignore it.
2659 *
2660 * Refers to:
2661 *
2662 * STAR#9000570034 RTL: SS Resume event generated in non-Hibernation
2663 * operational mode
2664 */
2665 pwropt = DWC3_GHWPARAMS1_EN_PWROPT(dwc->hwparams.hwparams1);
2666 if ((dwc->revision < DWC3_REVISION_250A) &&
2667 (pwropt != DWC3_GHWPARAMS1_EN_PWROPT_HIB)) {
2668 if ((dwc->link_state == DWC3_LINK_STATE_U3) &&
2669 (next == DWC3_LINK_STATE_RESUME)) {
Felipe Balbi73815282015-01-27 13:48:14 -06002670 dwc3_trace(trace_dwc3_gadget,
2671 "ignoring transition U3 -> Resume");
Felipe Balbi0b0cc1c2012-09-18 21:39:24 +03002672 return;
2673 }
2674 }
Felipe Balbifae2b902011-10-14 13:00:30 +03002675
2676 /*
2677 * WORKAROUND: DWC3 Revisions <1.83a have an issue which, depending
2678 * on the link partner, the USB session might do multiple entry/exit
2679 * of low power states before a transfer takes place.
2680 *
2681 * Due to this problem, we might experience lower throughput. The
2682 * suggested workaround is to disable DCTL[12:9] bits if we're
2683 * transitioning from U1/U2 to U0 and enable those bits again
2684 * after a transfer completes and there are no pending transfers
2685 * on any of the enabled endpoints.
2686 *
2687 * This is the first half of that workaround.
2688 *
2689 * Refers to:
2690 *
2691 * STAR#9000446952: RTL: Device SS : if U1/U2 ->U0 takes >128us
2692 * core send LGO_Ux entering U0
2693 */
2694 if (dwc->revision < DWC3_REVISION_183A) {
2695 if (next == DWC3_LINK_STATE_U0) {
2696 u32 u1u2;
2697 u32 reg;
2698
2699 switch (dwc->link_state) {
2700 case DWC3_LINK_STATE_U1:
2701 case DWC3_LINK_STATE_U2:
2702 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2703 u1u2 = reg & (DWC3_DCTL_INITU2ENA
2704 | DWC3_DCTL_ACCEPTU2ENA
2705 | DWC3_DCTL_INITU1ENA
2706 | DWC3_DCTL_ACCEPTU1ENA);
2707
2708 if (!dwc->u1u2)
2709 dwc->u1u2 = reg & u1u2;
2710
2711 reg &= ~u1u2;
2712
2713 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2714 break;
2715 default:
2716 /* do nothing */
2717 break;
2718 }
2719 }
2720 }
2721
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002722 switch (next) {
2723 case DWC3_LINK_STATE_U1:
2724 if (dwc->speed == USB_SPEED_SUPER)
2725 dwc3_suspend_gadget(dwc);
2726 break;
2727 case DWC3_LINK_STATE_U2:
2728 case DWC3_LINK_STATE_U3:
2729 dwc3_suspend_gadget(dwc);
2730 break;
2731 case DWC3_LINK_STATE_RESUME:
2732 dwc3_resume_gadget(dwc);
2733 break;
2734 default:
2735 /* do nothing */
2736 break;
2737 }
2738
Felipe Balbie57ebc12014-04-22 13:20:12 -05002739 dwc->link_state = next;
Felipe Balbi72246da2011-08-19 18:10:58 +03002740}
2741
Baolin Wang72704f82016-05-16 16:43:53 +08002742static void dwc3_gadget_suspend_interrupt(struct dwc3 *dwc,
2743 unsigned int evtinfo)
2744{
2745 enum dwc3_link_state next = evtinfo & DWC3_LINK_STATE_MASK;
2746
2747 if (dwc->link_state != next && next == DWC3_LINK_STATE_U3)
2748 dwc3_suspend_gadget(dwc);
2749
2750 dwc->link_state = next;
2751}
2752
Felipe Balbie1dadd32014-02-25 14:47:54 -06002753static void dwc3_gadget_hibernation_interrupt(struct dwc3 *dwc,
2754 unsigned int evtinfo)
2755{
2756 unsigned int is_ss = evtinfo & BIT(4);
2757
2758 /**
2759 * WORKAROUND: DWC3 revison 2.20a with hibernation support
2760 * have a known issue which can cause USB CV TD.9.23 to fail
2761 * randomly.
2762 *
2763 * Because of this issue, core could generate bogus hibernation
2764 * events which SW needs to ignore.
2765 *
2766 * Refers to:
2767 *
2768 * STAR#9000546576: Device Mode Hibernation: Issue in USB 2.0
2769 * Device Fallback from SuperSpeed
2770 */
2771 if (is_ss ^ (dwc->speed == USB_SPEED_SUPER))
2772 return;
2773
2774 /* enter hibernation here */
2775}
2776
Felipe Balbi72246da2011-08-19 18:10:58 +03002777static void dwc3_gadget_interrupt(struct dwc3 *dwc,
2778 const struct dwc3_event_devt *event)
2779{
2780 switch (event->type) {
2781 case DWC3_DEVICE_EVENT_DISCONNECT:
2782 dwc3_gadget_disconnect_interrupt(dwc);
2783 break;
2784 case DWC3_DEVICE_EVENT_RESET:
2785 dwc3_gadget_reset_interrupt(dwc);
2786 break;
2787 case DWC3_DEVICE_EVENT_CONNECT_DONE:
2788 dwc3_gadget_conndone_interrupt(dwc);
2789 break;
2790 case DWC3_DEVICE_EVENT_WAKEUP:
2791 dwc3_gadget_wakeup_interrupt(dwc);
2792 break;
Felipe Balbie1dadd32014-02-25 14:47:54 -06002793 case DWC3_DEVICE_EVENT_HIBER_REQ:
2794 if (dev_WARN_ONCE(dwc->dev, !dwc->has_hibernation,
2795 "unexpected hibernation event\n"))
2796 break;
2797
2798 dwc3_gadget_hibernation_interrupt(dwc, event->event_info);
2799 break;
Felipe Balbi72246da2011-08-19 18:10:58 +03002800 case DWC3_DEVICE_EVENT_LINK_STATUS_CHANGE:
2801 dwc3_gadget_linksts_change_interrupt(dwc, event->event_info);
2802 break;
2803 case DWC3_DEVICE_EVENT_EOPF:
Baolin Wang72704f82016-05-16 16:43:53 +08002804 /* It changed to be suspend event for version 2.30a and above */
2805 if (dwc->revision < DWC3_REVISION_230A) {
2806 dwc3_trace(trace_dwc3_gadget, "End of Periodic Frame");
2807 } else {
2808 dwc3_trace(trace_dwc3_gadget, "U3/L1-L2 Suspend Event");
2809
2810 /*
2811 * Ignore suspend event until the gadget enters into
2812 * USB_STATE_CONFIGURED state.
2813 */
2814 if (dwc->gadget.state >= USB_STATE_CONFIGURED)
2815 dwc3_gadget_suspend_interrupt(dwc,
2816 event->event_info);
2817 }
Felipe Balbi72246da2011-08-19 18:10:58 +03002818 break;
2819 case DWC3_DEVICE_EVENT_SOF:
Felipe Balbi72246da2011-08-19 18:10:58 +03002820 case DWC3_DEVICE_EVENT_ERRATIC_ERROR:
Felipe Balbi72246da2011-08-19 18:10:58 +03002821 case DWC3_DEVICE_EVENT_CMD_CMPL:
Felipe Balbi72246da2011-08-19 18:10:58 +03002822 case DWC3_DEVICE_EVENT_OVERFLOW:
Felipe Balbi72246da2011-08-19 18:10:58 +03002823 break;
2824 default:
Felipe Balbie9f2aa82015-01-27 13:49:28 -06002825 dev_WARN(dwc->dev, "UNKNOWN IRQ %d\n", event->type);
Felipe Balbi72246da2011-08-19 18:10:58 +03002826 }
2827}
2828
2829static void dwc3_process_event_entry(struct dwc3 *dwc,
2830 const union dwc3_event *event)
2831{
Felipe Balbi43c96be2016-09-26 13:23:34 +03002832 trace_dwc3_event(event->raw, dwc);
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -05002833
Felipe Balbi72246da2011-08-19 18:10:58 +03002834 /* Endpoint IRQ, handle it and return early */
2835 if (event->type.is_devspec == 0) {
2836 /* depevt */
2837 return dwc3_endpoint_interrupt(dwc, &event->depevt);
2838 }
2839
2840 switch (event->type.type) {
2841 case DWC3_EVENT_TYPE_DEV:
2842 dwc3_gadget_interrupt(dwc, &event->devt);
2843 break;
2844 /* REVISIT what to do with Carkit and I2C events ? */
2845 default:
2846 dev_err(dwc->dev, "UNKNOWN IRQ type %d\n", event->raw);
2847 }
2848}
2849
Felipe Balbidea520a2016-03-30 09:39:34 +03002850static irqreturn_t dwc3_process_event_buf(struct dwc3_event_buffer *evt)
Felipe Balbif42f2442013-06-12 21:25:08 +03002851{
Felipe Balbidea520a2016-03-30 09:39:34 +03002852 struct dwc3 *dwc = evt->dwc;
Felipe Balbif42f2442013-06-12 21:25:08 +03002853 irqreturn_t ret = IRQ_NONE;
2854 int left;
2855 u32 reg;
2856
Felipe Balbif42f2442013-06-12 21:25:08 +03002857 left = evt->count;
2858
2859 if (!(evt->flags & DWC3_EVENT_PENDING))
2860 return IRQ_NONE;
2861
2862 while (left > 0) {
2863 union dwc3_event event;
2864
2865 event.raw = *(u32 *) (evt->buf + evt->lpos);
2866
2867 dwc3_process_event_entry(dwc, &event);
2868
2869 /*
2870 * FIXME we wrap around correctly to the next entry as
2871 * almost all entries are 4 bytes in size. There is one
2872 * entry which has 12 bytes which is a regular entry
2873 * followed by 8 bytes data. ATM I don't know how
2874 * things are organized if we get next to the a
2875 * boundary so I worry about that once we try to handle
2876 * that.
2877 */
2878 evt->lpos = (evt->lpos + 4) % DWC3_EVENT_BUFFERS_SIZE;
2879 left -= 4;
2880
Felipe Balbi660e9bd2016-03-30 09:26:24 +03002881 dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(0), 4);
Felipe Balbif42f2442013-06-12 21:25:08 +03002882 }
2883
2884 evt->count = 0;
2885 evt->flags &= ~DWC3_EVENT_PENDING;
2886 ret = IRQ_HANDLED;
2887
2888 /* Unmask interrupt */
Felipe Balbi660e9bd2016-03-30 09:26:24 +03002889 reg = dwc3_readl(dwc->regs, DWC3_GEVNTSIZ(0));
Felipe Balbif42f2442013-06-12 21:25:08 +03002890 reg &= ~DWC3_GEVNTSIZ_INTMASK;
Felipe Balbi660e9bd2016-03-30 09:26:24 +03002891 dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(0), reg);
Felipe Balbif42f2442013-06-12 21:25:08 +03002892
2893 return ret;
2894}
2895
Felipe Balbidea520a2016-03-30 09:39:34 +03002896static irqreturn_t dwc3_thread_interrupt(int irq, void *_evt)
Felipe Balbib15a7622011-06-30 16:57:15 +03002897{
Felipe Balbidea520a2016-03-30 09:39:34 +03002898 struct dwc3_event_buffer *evt = _evt;
2899 struct dwc3 *dwc = evt->dwc;
Felipe Balbie5f68b42015-10-12 13:25:44 -05002900 unsigned long flags;
Felipe Balbib15a7622011-06-30 16:57:15 +03002901 irqreturn_t ret = IRQ_NONE;
Felipe Balbib15a7622011-06-30 16:57:15 +03002902
Felipe Balbie5f68b42015-10-12 13:25:44 -05002903 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbidea520a2016-03-30 09:39:34 +03002904 ret = dwc3_process_event_buf(evt);
Felipe Balbie5f68b42015-10-12 13:25:44 -05002905 spin_unlock_irqrestore(&dwc->lock, flags);
Felipe Balbib15a7622011-06-30 16:57:15 +03002906
2907 return ret;
2908}
2909
Felipe Balbidea520a2016-03-30 09:39:34 +03002910static irqreturn_t dwc3_check_event_buf(struct dwc3_event_buffer *evt)
Felipe Balbi72246da2011-08-19 18:10:58 +03002911{
Felipe Balbidea520a2016-03-30 09:39:34 +03002912 struct dwc3 *dwc = evt->dwc;
Felipe Balbi72246da2011-08-19 18:10:58 +03002913 u32 count;
Felipe Balbie8adfc32013-06-12 21:11:14 +03002914 u32 reg;
Felipe Balbi72246da2011-08-19 18:10:58 +03002915
Felipe Balbifc8bb912016-05-16 13:14:48 +03002916 if (pm_runtime_suspended(dwc->dev)) {
2917 pm_runtime_get(dwc->dev);
2918 disable_irq_nosync(dwc->irq_gadget);
2919 dwc->pending_events = true;
2920 return IRQ_HANDLED;
2921 }
2922
Felipe Balbi660e9bd2016-03-30 09:26:24 +03002923 count = dwc3_readl(dwc->regs, DWC3_GEVNTCOUNT(0));
Felipe Balbi72246da2011-08-19 18:10:58 +03002924 count &= DWC3_GEVNTCOUNT_MASK;
2925 if (!count)
2926 return IRQ_NONE;
2927
Felipe Balbib15a7622011-06-30 16:57:15 +03002928 evt->count = count;
2929 evt->flags |= DWC3_EVENT_PENDING;
Felipe Balbi72246da2011-08-19 18:10:58 +03002930
Felipe Balbie8adfc32013-06-12 21:11:14 +03002931 /* Mask interrupt */
Felipe Balbi660e9bd2016-03-30 09:26:24 +03002932 reg = dwc3_readl(dwc->regs, DWC3_GEVNTSIZ(0));
Felipe Balbie8adfc32013-06-12 21:11:14 +03002933 reg |= DWC3_GEVNTSIZ_INTMASK;
Felipe Balbi660e9bd2016-03-30 09:26:24 +03002934 dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(0), reg);
Felipe Balbie8adfc32013-06-12 21:11:14 +03002935
Felipe Balbib15a7622011-06-30 16:57:15 +03002936 return IRQ_WAKE_THREAD;
Felipe Balbi72246da2011-08-19 18:10:58 +03002937}
2938
Felipe Balbidea520a2016-03-30 09:39:34 +03002939static irqreturn_t dwc3_interrupt(int irq, void *_evt)
Felipe Balbi72246da2011-08-19 18:10:58 +03002940{
Felipe Balbidea520a2016-03-30 09:39:34 +03002941 struct dwc3_event_buffer *evt = _evt;
Felipe Balbi72246da2011-08-19 18:10:58 +03002942
Felipe Balbidea520a2016-03-30 09:39:34 +03002943 return dwc3_check_event_buf(evt);
Felipe Balbi72246da2011-08-19 18:10:58 +03002944}
2945
Felipe Balbi6db38122016-10-03 11:27:01 +03002946static int dwc3_gadget_get_irq(struct dwc3 *dwc)
2947{
2948 struct platform_device *dwc3_pdev = to_platform_device(dwc->dev);
2949 int irq;
2950
2951 irq = platform_get_irq_byname(dwc3_pdev, "peripheral");
2952 if (irq > 0)
2953 goto out;
2954
2955 if (irq == -EPROBE_DEFER)
2956 goto out;
2957
2958 irq = platform_get_irq_byname(dwc3_pdev, "dwc_usb3");
2959 if (irq > 0)
2960 goto out;
2961
2962 if (irq == -EPROBE_DEFER)
2963 goto out;
2964
2965 irq = platform_get_irq(dwc3_pdev, 0);
2966 if (irq > 0)
2967 goto out;
2968
2969 if (irq != -EPROBE_DEFER)
2970 dev_err(dwc->dev, "missing peripheral IRQ\n");
2971
2972 if (!irq)
2973 irq = -EINVAL;
2974
2975out:
2976 return irq;
2977}
2978
Felipe Balbi72246da2011-08-19 18:10:58 +03002979/**
2980 * dwc3_gadget_init - Initializes gadget related registers
Paul Zimmerman1d046792012-02-15 18:56:56 -08002981 * @dwc: pointer to our controller context structure
Felipe Balbi72246da2011-08-19 18:10:58 +03002982 *
2983 * Returns 0 on success otherwise negative errno.
2984 */
Bill Pemberton41ac7b32012-11-19 13:21:48 -05002985int dwc3_gadget_init(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +03002986{
Felipe Balbi6db38122016-10-03 11:27:01 +03002987 int ret;
2988 int irq;
Roger Quadros9522def2016-06-10 14:48:38 +03002989
Felipe Balbi6db38122016-10-03 11:27:01 +03002990 irq = dwc3_gadget_get_irq(dwc);
2991 if (irq < 0) {
2992 ret = irq;
2993 goto err0;
Roger Quadros9522def2016-06-10 14:48:38 +03002994 }
2995
2996 dwc->irq_gadget = irq;
Felipe Balbi72246da2011-08-19 18:10:58 +03002997
2998 dwc->ctrl_req = dma_alloc_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
2999 &dwc->ctrl_req_addr, GFP_KERNEL);
3000 if (!dwc->ctrl_req) {
3001 dev_err(dwc->dev, "failed to allocate ctrl request\n");
3002 ret = -ENOMEM;
3003 goto err0;
3004 }
3005
Kishon Vijay Abraham I2abd9d52015-07-27 12:25:31 +05303006 dwc->ep0_trb = dma_alloc_coherent(dwc->dev, sizeof(*dwc->ep0_trb) * 2,
Felipe Balbi72246da2011-08-19 18:10:58 +03003007 &dwc->ep0_trb_addr, GFP_KERNEL);
3008 if (!dwc->ep0_trb) {
3009 dev_err(dwc->dev, "failed to allocate ep0 trb\n");
3010 ret = -ENOMEM;
3011 goto err1;
3012 }
3013
Felipe Balbi3ef35fa2012-05-04 12:58:14 +03003014 dwc->setup_buf = kzalloc(DWC3_EP0_BOUNCE_SIZE, GFP_KERNEL);
Felipe Balbi72246da2011-08-19 18:10:58 +03003015 if (!dwc->setup_buf) {
Felipe Balbi72246da2011-08-19 18:10:58 +03003016 ret = -ENOMEM;
3017 goto err2;
3018 }
3019
Felipe Balbi5812b1c2011-08-27 22:07:53 +03003020 dwc->ep0_bounce = dma_alloc_coherent(dwc->dev,
Felipe Balbi3ef35fa2012-05-04 12:58:14 +03003021 DWC3_EP0_BOUNCE_SIZE, &dwc->ep0_bounce_addr,
3022 GFP_KERNEL);
Felipe Balbi5812b1c2011-08-27 22:07:53 +03003023 if (!dwc->ep0_bounce) {
3024 dev_err(dwc->dev, "failed to allocate ep0 bounce buffer\n");
3025 ret = -ENOMEM;
3026 goto err3;
3027 }
3028
Felipe Balbi04c03d12015-12-02 10:06:45 -06003029 dwc->zlp_buf = kzalloc(DWC3_ZLP_BUF_SIZE, GFP_KERNEL);
3030 if (!dwc->zlp_buf) {
3031 ret = -ENOMEM;
3032 goto err4;
3033 }
3034
Baolin Wangbb014732016-10-14 17:11:33 +08003035 init_completion(&dwc->ep0_in_setup);
3036
Felipe Balbi72246da2011-08-19 18:10:58 +03003037 dwc->gadget.ops = &dwc3_gadget_ops;
Felipe Balbi72246da2011-08-19 18:10:58 +03003038 dwc->gadget.speed = USB_SPEED_UNKNOWN;
Felipe Balbieeb720f2011-11-28 12:46:59 +02003039 dwc->gadget.sg_supported = true;
Felipe Balbi72246da2011-08-19 18:10:58 +03003040 dwc->gadget.name = "dwc3-gadget";
Jianqiang Tang6a4290c2016-01-20 14:09:39 +08003041 dwc->gadget.is_otg = dwc->dr_mode == USB_DR_MODE_OTG;
Felipe Balbi72246da2011-08-19 18:10:58 +03003042
3043 /*
Ben McCauleyb9e51b22015-11-16 10:47:24 -06003044 * FIXME We might be setting max_speed to <SUPER, however versions
3045 * <2.20a of dwc3 have an issue with metastability (documented
3046 * elsewhere in this driver) which tells us we can't set max speed to
3047 * anything lower than SUPER.
3048 *
3049 * Because gadget.max_speed is only used by composite.c and function
3050 * drivers (i.e. it won't go into dwc3's registers) we are allowing this
3051 * to happen so we avoid sending SuperSpeed Capability descriptor
3052 * together with our BOS descriptor as that could confuse host into
3053 * thinking we can handle super speed.
3054 *
3055 * Note that, in fact, we won't even support GetBOS requests when speed
3056 * is less than super speed because we don't have means, yet, to tell
3057 * composite.c that we are USB 2.0 + LPM ECN.
3058 */
3059 if (dwc->revision < DWC3_REVISION_220A)
3060 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi60cfb372016-05-24 13:45:17 +03003061 "Changing max_speed on rev %08x",
Ben McCauleyb9e51b22015-11-16 10:47:24 -06003062 dwc->revision);
3063
3064 dwc->gadget.max_speed = dwc->maximum_speed;
3065
3066 /*
David Cohena4b9d942013-12-09 15:55:38 -08003067 * Per databook, DWC3 needs buffer size to be aligned to MaxPacketSize
3068 * on ep out.
3069 */
3070 dwc->gadget.quirk_ep_out_aligned_size = true;
3071
3072 /*
Felipe Balbi72246da2011-08-19 18:10:58 +03003073 * REVISIT: Here we should clear all pending IRQs to be
3074 * sure we're starting from a well known location.
3075 */
3076
3077 ret = dwc3_gadget_init_endpoints(dwc);
3078 if (ret)
Felipe Balbi04c03d12015-12-02 10:06:45 -06003079 goto err5;
Felipe Balbi72246da2011-08-19 18:10:58 +03003080
Felipe Balbi72246da2011-08-19 18:10:58 +03003081 ret = usb_add_gadget_udc(dwc->dev, &dwc->gadget);
3082 if (ret) {
3083 dev_err(dwc->dev, "failed to register udc\n");
Felipe Balbi04c03d12015-12-02 10:06:45 -06003084 goto err5;
Felipe Balbi72246da2011-08-19 18:10:58 +03003085 }
3086
3087 return 0;
3088
Felipe Balbi04c03d12015-12-02 10:06:45 -06003089err5:
3090 kfree(dwc->zlp_buf);
3091
Felipe Balbi5812b1c2011-08-27 22:07:53 +03003092err4:
David Cohene1f80462013-09-11 17:42:47 -07003093 dwc3_gadget_free_endpoints(dwc);
Felipe Balbi3ef35fa2012-05-04 12:58:14 +03003094 dma_free_coherent(dwc->dev, DWC3_EP0_BOUNCE_SIZE,
3095 dwc->ep0_bounce, dwc->ep0_bounce_addr);
Felipe Balbi5812b1c2011-08-27 22:07:53 +03003096
Felipe Balbi72246da2011-08-19 18:10:58 +03003097err3:
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02003098 kfree(dwc->setup_buf);
Felipe Balbi72246da2011-08-19 18:10:58 +03003099
3100err2:
Christophe JAILLET51fbc7c2016-10-07 22:12:39 +02003101 dma_free_coherent(dwc->dev, sizeof(*dwc->ep0_trb) * 2,
Felipe Balbi72246da2011-08-19 18:10:58 +03003102 dwc->ep0_trb, dwc->ep0_trb_addr);
3103
3104err1:
3105 dma_free_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
3106 dwc->ctrl_req, dwc->ctrl_req_addr);
3107
3108err0:
3109 return ret;
3110}
3111
Felipe Balbi7415f172012-04-30 14:56:33 +03003112/* -------------------------------------------------------------------------- */
3113
Felipe Balbi72246da2011-08-19 18:10:58 +03003114void dwc3_gadget_exit(struct dwc3 *dwc)
3115{
Felipe Balbi72246da2011-08-19 18:10:58 +03003116 usb_del_gadget_udc(&dwc->gadget);
Felipe Balbi72246da2011-08-19 18:10:58 +03003117
Felipe Balbi72246da2011-08-19 18:10:58 +03003118 dwc3_gadget_free_endpoints(dwc);
3119
Felipe Balbi3ef35fa2012-05-04 12:58:14 +03003120 dma_free_coherent(dwc->dev, DWC3_EP0_BOUNCE_SIZE,
3121 dwc->ep0_bounce, dwc->ep0_bounce_addr);
Felipe Balbi5812b1c2011-08-27 22:07:53 +03003122
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02003123 kfree(dwc->setup_buf);
Felipe Balbi04c03d12015-12-02 10:06:45 -06003124 kfree(dwc->zlp_buf);
Felipe Balbi72246da2011-08-19 18:10:58 +03003125
Christophe JAILLET51fbc7c2016-10-07 22:12:39 +02003126 dma_free_coherent(dwc->dev, sizeof(*dwc->ep0_trb) * 2,
Felipe Balbi72246da2011-08-19 18:10:58 +03003127 dwc->ep0_trb, dwc->ep0_trb_addr);
3128
3129 dma_free_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
3130 dwc->ctrl_req, dwc->ctrl_req_addr);
Felipe Balbi72246da2011-08-19 18:10:58 +03003131}
Felipe Balbi7415f172012-04-30 14:56:33 +03003132
Felipe Balbi0b0231a2014-10-07 10:19:23 -05003133int dwc3_gadget_suspend(struct dwc3 *dwc)
Felipe Balbi7415f172012-04-30 14:56:33 +03003134{
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003135 int ret;
3136
Roger Quadros9772b472016-04-12 11:33:29 +03003137 if (!dwc->gadget_driver)
3138 return 0;
3139
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003140 ret = dwc3_gadget_run_stop(dwc, false, false);
3141 if (ret < 0)
3142 return ret;
Felipe Balbi7415f172012-04-30 14:56:33 +03003143
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003144 dwc3_disconnect_gadget(dwc);
3145 __dwc3_gadget_stop(dwc);
Felipe Balbi7415f172012-04-30 14:56:33 +03003146
3147 return 0;
3148}
3149
3150int dwc3_gadget_resume(struct dwc3 *dwc)
3151{
Felipe Balbi7415f172012-04-30 14:56:33 +03003152 int ret;
3153
Roger Quadros9772b472016-04-12 11:33:29 +03003154 if (!dwc->gadget_driver)
3155 return 0;
3156
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003157 ret = __dwc3_gadget_start(dwc);
3158 if (ret < 0)
Felipe Balbi7415f172012-04-30 14:56:33 +03003159 goto err0;
3160
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003161 ret = dwc3_gadget_run_stop(dwc, true, false);
3162 if (ret < 0)
Felipe Balbi7415f172012-04-30 14:56:33 +03003163 goto err1;
3164
Felipe Balbi7415f172012-04-30 14:56:33 +03003165 return 0;
3166
3167err1:
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003168 __dwc3_gadget_stop(dwc);
Felipe Balbi7415f172012-04-30 14:56:33 +03003169
3170err0:
3171 return ret;
3172}
Felipe Balbifc8bb912016-05-16 13:14:48 +03003173
3174void dwc3_gadget_process_pending_events(struct dwc3 *dwc)
3175{
3176 if (dwc->pending_events) {
3177 dwc3_interrupt(dwc->irq_gadget, dwc->ev_buf);
3178 dwc->pending_events = false;
3179 enable_irq(dwc->irq_gadget);
3180 }
3181}