blob: dcacf3d7e4cfde52adb4e465a0907a5eac28bc28 [file] [log] [blame]
Catalin Marinas9cce7a42012-03-05 11:49:28 +00001/*
2 * Based on arch/arm/mm/proc.S
3 *
4 * Copyright (C) 2001 Deep Blue Solutions Ltd.
5 * Copyright (C) 2012 ARM Ltd.
6 * Author: Catalin Marinas <catalin.marinas@arm.com>
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program. If not, see <http://www.gnu.org/licenses/>.
19 */
20
21#include <linux/init.h>
22#include <linux/linkage.h>
23#include <asm/assembler.h>
24#include <asm/asm-offsets.h>
25#include <asm/hwcap.h>
Catalin Marinas9cce7a42012-03-05 11:49:28 +000026#include <asm/pgtable.h>
James Morsecabe1c82016-04-27 17:47:07 +010027#include <asm/pgtable-hwdef.h>
Andrew Pinski104a0c02016-02-24 17:44:57 -080028#include <asm/cpufeature.h>
29#include <asm/alternative.h>
Catalin Marinas9cce7a42012-03-05 11:49:28 +000030
Catalin Marinas35a86972014-04-02 17:55:40 +010031#ifdef CONFIG_ARM64_64K_PAGES
32#define TCR_TG_FLAGS TCR_TG0_64K | TCR_TG1_64K
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +010033#elif defined(CONFIG_ARM64_16K_PAGES)
34#define TCR_TG_FLAGS TCR_TG0_16K | TCR_TG1_16K
35#else /* CONFIG_ARM64_4K_PAGES */
Catalin Marinas35a86972014-04-02 17:55:40 +010036#define TCR_TG_FLAGS TCR_TG0_4K | TCR_TG1_4K
Catalin Marinas9cce7a42012-03-05 11:49:28 +000037#endif
38
Catalin Marinas35a86972014-04-02 17:55:40 +010039#define TCR_SMP_FLAGS TCR_SHARED
Catalin Marinas35a86972014-04-02 17:55:40 +010040
41/* PTWs cacheable, inner/outer WBWA */
42#define TCR_CACHE_FLAGS TCR_IRGN_WBWA | TCR_ORGN_WBWA
43
Catalin Marinas9cce7a42012-03-05 11:49:28 +000044#define MAIR(attr, mt) ((attr) << ((mt) * 8))
45
46/*
Catalin Marinas9cce7a42012-03-05 11:49:28 +000047 * cpu_do_idle()
48 *
49 * Idle the processor (wait for interrupt).
50 */
51ENTRY(cpu_do_idle)
52 dsb sy // WFI may enter a low-power mode
53 wfi
54 ret
55ENDPROC(cpu_do_idle)
56
Lorenzo Pieralisiaf3cfdb2015-01-26 18:33:44 +000057#ifdef CONFIG_CPU_PM
Lorenzo Pieralisi6732bc62013-07-17 10:14:45 +010058/**
59 * cpu_do_suspend - save CPU registers context
60 *
61 * x0: virtual address of context pointer
62 */
63ENTRY(cpu_do_suspend)
64 mrs x2, tpidr_el0
65 mrs x3, tpidrro_el0
66 mrs x4, contextidr_el1
James Morsecabe1c82016-04-27 17:47:07 +010067 mrs x5, cpacr_el1
68 mrs x6, tcr_el1
69 mrs x7, vbar_el1
70 mrs x8, mdscr_el1
71 mrs x9, oslsr_el1
72 mrs x10, sctlr_el1
Mark Rutland0ec37132016-11-03 20:23:09 +000073 mrs x11, tpidr_el1
74 mrs x12, sp_el0
Lorenzo Pieralisi6732bc62013-07-17 10:14:45 +010075 stp x2, x3, [x0]
James Morsecabe1c82016-04-27 17:47:07 +010076 stp x4, xzr, [x0, #16]
77 stp x5, x6, [x0, #32]
78 stp x7, x8, [x0, #48]
79 stp x9, x10, [x0, #64]
Mark Rutland0ec37132016-11-03 20:23:09 +000080 stp x11, x12, [x0, #80]
Lorenzo Pieralisi6732bc62013-07-17 10:14:45 +010081 ret
82ENDPROC(cpu_do_suspend)
83
84/**
85 * cpu_do_resume - restore CPU register context
86 *
James Morsecabe1c82016-04-27 17:47:07 +010087 * x0: Address of context pointer
Lorenzo Pieralisi6732bc62013-07-17 10:14:45 +010088 */
Will Deacon574e44d2018-04-03 12:09:23 +010089 .pushsection ".idmap.text", "awx"
Lorenzo Pieralisi6732bc62013-07-17 10:14:45 +010090ENTRY(cpu_do_resume)
Lorenzo Pieralisi6732bc62013-07-17 10:14:45 +010091 ldp x2, x3, [x0]
92 ldp x4, x5, [x0, #16]
James Morsecabe1c82016-04-27 17:47:07 +010093 ldp x6, x8, [x0, #32]
94 ldp x9, x10, [x0, #48]
95 ldp x11, x12, [x0, #64]
Mark Rutland0ec37132016-11-03 20:23:09 +000096 ldp x13, x14, [x0, #80]
Lorenzo Pieralisi6732bc62013-07-17 10:14:45 +010097 msr tpidr_el0, x2
98 msr tpidrro_el0, x3
99 msr contextidr_el1, x4
Lorenzo Pieralisi6732bc62013-07-17 10:14:45 +0100100 msr cpacr_el1, x6
James Morsecabe1c82016-04-27 17:47:07 +0100101
102 /* Don't change t0sz here, mask those bits when restoring */
103 mrs x5, tcr_el1
104 bfi x8, x5, TCR_T0SZ_OFFSET, TCR_TxSZ_WIDTH
105
Lorenzo Pieralisi6732bc62013-07-17 10:14:45 +0100106 msr tcr_el1, x8
107 msr vbar_el1, x9
James Morse744c6c32016-08-26 16:03:42 +0100108
109 /*
110 * __cpu_setup() cleared MDSCR_EL1.MDE and friends, before unmasking
111 * debug exceptions. By restoring MDSCR_EL1 here, we may take a debug
112 * exception. Mask them until local_dbg_restore() in cpu_suspend()
113 * resets them.
114 */
115 disable_dbg
Lorenzo Pieralisi6732bc62013-07-17 10:14:45 +0100116 msr mdscr_el1, x10
James Morse744c6c32016-08-26 16:03:42 +0100117
James Morsecabe1c82016-04-27 17:47:07 +0100118 msr sctlr_el1, x12
Mark Rutland0ec37132016-11-03 20:23:09 +0000119 msr tpidr_el1, x13
120 msr sp_el0, x14
Lorenzo Pieralisi6732bc62013-07-17 10:14:45 +0100121 /*
122 * Restore oslsr_el1 by writing oslar_el1
123 */
124 ubfx x11, x11, #1, #1
125 msr oslar_el1, x11
Lorenzo Pieralisif436b2a2016-01-13 14:50:03 +0000126 reset_pmuserenr_el0 x0 // Disable PMU access from EL0
Lorenzo Pieralisi6732bc62013-07-17 10:14:45 +0100127 isb
128 ret
129ENDPROC(cpu_do_resume)
James Morseb6113032016-08-24 18:27:29 +0100130 .popsection
Lorenzo Pieralisi6732bc62013-07-17 10:14:45 +0100131#endif
132
Catalin Marinas9cce7a42012-03-05 11:49:28 +0000133/*
Jingoo Han812944e2014-01-27 07:19:32 +0000134 * cpu_do_switch_mm(pgd_phys, tsk)
Catalin Marinas9cce7a42012-03-05 11:49:28 +0000135 *
136 * Set the translation table base pointer to be pgd_phys.
137 *
138 * - pgd_phys - physical address of new TTB
139 */
140ENTRY(cpu_do_switch_mm)
Will Deacona72dd8a2017-08-10 13:19:09 +0100141 mrs x2, ttbr1_el1
Will Deacon5aec7152015-10-06 18:46:24 +0100142 mmid x1, x1 // get mm->context.id
Catalin Marinas87883132018-01-10 13:18:30 +0000143#ifdef CONFIG_ARM64_SW_TTBR0_PAN
144 bfi x0, x1, #48, #16 // set the ASID field in TTBR0
145#endif
Will Deacona72dd8a2017-08-10 13:19:09 +0100146 bfi x2, x1, #48, #16 // set the ASID
147 msr ttbr1_el1, x2 // in TTBR1 (since TCR.A1 is set)
148 isb
149 msr ttbr0_el1, x0 // now update TTBR0
Catalin Marinas9cce7a42012-03-05 11:49:28 +0000150 isb
Marc Zyngier95bfec62018-01-02 18:19:39 +0000151 b post_ttbr_update_workaround // Back to C code...
Catalin Marinas9cce7a42012-03-05 11:49:28 +0000152ENDPROC(cpu_do_switch_mm)
153
Will Deacon574e44d2018-04-03 12:09:23 +0100154 .pushsection ".idmap.text", "awx"
Will Deacon4025fe12018-04-03 12:09:20 +0100155
156.macro __idmap_cpu_set_reserved_ttbr1, tmp1, tmp2
157 adrp \tmp1, empty_zero_page
158 msr ttbr1_el1, \tmp1
159 isb
160 tlbi vmalle1
161 dsb nsh
162 isb
163.endm
164
Mark Rutland50e18812016-01-25 11:45:01 +0000165/*
166 * void idmap_cpu_replace_ttbr1(phys_addr_t new_pgd)
167 *
168 * This is the low-level counterpart to cpu_replace_ttbr1, and should not be
169 * called by anything else. It can only be executed from a TTBR0 mapping.
170 */
171ENTRY(idmap_cpu_replace_ttbr1)
172 mrs x2, daif
173 msr daifset, #0xf
174
Will Deacon4025fe12018-04-03 12:09:20 +0100175 __idmap_cpu_set_reserved_ttbr1 x1, x3
Mark Rutland50e18812016-01-25 11:45:01 +0000176
177 msr ttbr1_el1, x0
178 isb
179
180 msr daif, x2
181
182 ret
183ENDPROC(idmap_cpu_replace_ttbr1)
184 .popsection
185
Will Deacon4025fe12018-04-03 12:09:20 +0100186#ifdef CONFIG_UNMAP_KERNEL_AT_EL0
Will Deacon574e44d2018-04-03 12:09:23 +0100187 .pushsection ".idmap.text", "awx"
Will Deacon4025fe12018-04-03 12:09:20 +0100188
189 .macro __idmap_kpti_get_pgtable_ent, type
190 dc cvac, cur_\()\type\()p // Ensure any existing dirty
191 dmb sy // lines are written back before
192 ldr \type, [cur_\()\type\()p] // loading the entry
193 tbz \type, #0, next_\()\type // Skip invalid entries
194 .endm
195
196 .macro __idmap_kpti_put_pgtable_ent_ng, type
197 orr \type, \type, #PTE_NG // Same bit for blocks and pages
198 str \type, [cur_\()\type\()p] // Update the entry and ensure it
199 dc civac, cur_\()\type\()p // is visible to all CPUs.
200 .endm
201
202/*
203 * void __kpti_install_ng_mappings(int cpu, int num_cpus, phys_addr_t swapper)
204 *
205 * Called exactly once from stop_machine context by each CPU found during boot.
206 */
207__idmap_kpti_flag:
208 .long 1
209ENTRY(idmap_kpti_install_ng_mappings)
210 cpu .req w0
211 num_cpus .req w1
212 swapper_pa .req x2
213 swapper_ttb .req x3
214 flag_ptr .req x4
215 cur_pgdp .req x5
216 end_pgdp .req x6
217 pgd .req x7
218 cur_pudp .req x8
219 end_pudp .req x9
220 pud .req x10
221 cur_pmdp .req x11
222 end_pmdp .req x12
223 pmd .req x13
224 cur_ptep .req x14
225 end_ptep .req x15
226 pte .req x16
227
228 mrs swapper_ttb, ttbr1_el1
229 adr flag_ptr, __idmap_kpti_flag
230
231 cbnz cpu, __idmap_kpti_secondary
232
233 /* We're the boot CPU. Wait for the others to catch up */
234 sevl
2351: wfe
236 ldaxr w18, [flag_ptr]
237 eor w18, w18, num_cpus
238 cbnz w18, 1b
239
240 /* We need to walk swapper, so turn off the MMU. */
241 mrs x18, sctlr_el1
242 bic x18, x18, #SCTLR_ELx_M
243 msr sctlr_el1, x18
244 isb
245
246 /* Everybody is enjoying the idmap, so we can rewrite swapper. */
247 /* PGD */
248 mov cur_pgdp, swapper_pa
249 add end_pgdp, cur_pgdp, #(PTRS_PER_PGD * 8)
250do_pgd: __idmap_kpti_get_pgtable_ent pgd
251 tbnz pgd, #1, walk_puds
252 __idmap_kpti_put_pgtable_ent_ng pgd
253next_pgd:
254 add cur_pgdp, cur_pgdp, #8
255 cmp cur_pgdp, end_pgdp
256 b.ne do_pgd
257
258 /* Publish the updated tables and nuke all the TLBs */
259 dsb sy
260 tlbi vmalle1is
261 dsb ish
262 isb
263
264 /* We're done: fire up the MMU again */
265 mrs x18, sctlr_el1
266 orr x18, x18, #SCTLR_ELx_M
267 msr sctlr_el1, x18
268 isb
269
270 /* Set the flag to zero to indicate that we're all done */
271 str wzr, [flag_ptr]
272 ret
273
274 /* PUD */
275walk_puds:
276 .if CONFIG_PGTABLE_LEVELS > 3
277 pte_to_phys cur_pudp, pgd
278 add end_pudp, cur_pudp, #(PTRS_PER_PUD * 8)
279do_pud: __idmap_kpti_get_pgtable_ent pud
280 tbnz pud, #1, walk_pmds
281 __idmap_kpti_put_pgtable_ent_ng pud
282next_pud:
283 add cur_pudp, cur_pudp, 8
284 cmp cur_pudp, end_pudp
285 b.ne do_pud
286 b next_pgd
287 .else /* CONFIG_PGTABLE_LEVELS <= 3 */
288 mov pud, pgd
289 b walk_pmds
290next_pud:
291 b next_pgd
292 .endif
293
294 /* PMD */
295walk_pmds:
296 .if CONFIG_PGTABLE_LEVELS > 2
297 pte_to_phys cur_pmdp, pud
298 add end_pmdp, cur_pmdp, #(PTRS_PER_PMD * 8)
299do_pmd: __idmap_kpti_get_pgtable_ent pmd
300 tbnz pmd, #1, walk_ptes
301 __idmap_kpti_put_pgtable_ent_ng pmd
302next_pmd:
303 add cur_pmdp, cur_pmdp, #8
304 cmp cur_pmdp, end_pmdp
305 b.ne do_pmd
306 b next_pud
307 .else /* CONFIG_PGTABLE_LEVELS <= 2 */
308 mov pmd, pud
309 b walk_ptes
310next_pmd:
311 b next_pud
312 .endif
313
314 /* PTE */
315walk_ptes:
316 pte_to_phys cur_ptep, pmd
317 add end_ptep, cur_ptep, #(PTRS_PER_PTE * 8)
318do_pte: __idmap_kpti_get_pgtable_ent pte
319 __idmap_kpti_put_pgtable_ent_ng pte
320next_pte:
321 add cur_ptep, cur_ptep, #8
322 cmp cur_ptep, end_ptep
323 b.ne do_pte
324 b next_pmd
325
326 /* Secondary CPUs end up here */
327__idmap_kpti_secondary:
328 /* Uninstall swapper before surgery begins */
329 __idmap_cpu_set_reserved_ttbr1 x18, x17
330
331 /* Increment the flag to let the boot CPU we're ready */
3321: ldxr w18, [flag_ptr]
333 add w18, w18, #1
334 stxr w17, w18, [flag_ptr]
335 cbnz w17, 1b
336
337 /* Wait for the boot CPU to finish messing around with swapper */
338 sevl
3391: wfe
340 ldxr w18, [flag_ptr]
341 cbnz w18, 1b
342
343 /* All done, act like nothing happened */
344 msr ttbr1_el1, swapper_ttb
345 isb
346 ret
347
348 .unreq cpu
349 .unreq num_cpus
350 .unreq swapper_pa
351 .unreq swapper_ttb
352 .unreq flag_ptr
353 .unreq cur_pgdp
354 .unreq end_pgdp
355 .unreq pgd
356 .unreq cur_pudp
357 .unreq end_pudp
358 .unreq pud
359 .unreq cur_pmdp
360 .unreq end_pmdp
361 .unreq pmd
362 .unreq cur_ptep
363 .unreq end_ptep
364 .unreq pte
365ENDPROC(idmap_kpti_install_ng_mappings)
366 .popsection
367#endif
368
Catalin Marinas9cce7a42012-03-05 11:49:28 +0000369/*
370 * __cpu_setup
371 *
372 * Initialise the processor for turning the MMU on. Return in x0 the
373 * value of the SCTLR_EL1 register.
374 */
Will Deacon574e44d2018-04-03 12:09:23 +0100375 .pushsection ".idmap.text", "awx"
Catalin Marinas9cce7a42012-03-05 11:49:28 +0000376ENTRY(__cpu_setup)
Will Deaconfa7aae82015-10-06 18:46:22 +0100377 tlbi vmalle1 // Invalidate local TLB
378 dsb nsh
Catalin Marinas9cce7a42012-03-05 11:49:28 +0000379
380 mov x0, #3 << 20
381 msr cpacr_el1, x0 // Enable FP/ASIMD
Will Deacond8d23fa2015-08-20 11:47:13 +0100382 mov x0, #1 << 12 // Reset mdscr_el1 and disable
383 msr mdscr_el1, x0 // access to the DCC from EL0
Will Deacon2ce39ad2016-07-19 15:07:37 +0100384 isb // Unmask debug exceptions now,
385 enable_dbg // since this is per-cpu
Lorenzo Pieralisif436b2a2016-01-13 14:50:03 +0000386 reset_pmuserenr_el0 x0 // Disable PMU access from EL0
Catalin Marinas9cce7a42012-03-05 11:49:28 +0000387 /*
388 * Memory region attributes for LPAE:
389 *
390 * n = AttrIndx[2:0]
391 * n MAIR
392 * DEVICE_nGnRnE 000 00000000
393 * DEVICE_nGnRE 001 00000100
394 * DEVICE_GRE 010 00001100
395 * NORMAL_NC 011 01000100
396 * NORMAL 100 11111111
Jonathan (Zhixiong) Zhang8d446c82015-08-07 09:36:59 +0100397 * NORMAL_WT 101 10111011
Catalin Marinas9cce7a42012-03-05 11:49:28 +0000398 */
399 ldr x5, =MAIR(0x00, MT_DEVICE_nGnRnE) | \
400 MAIR(0x04, MT_DEVICE_nGnRE) | \
401 MAIR(0x0c, MT_DEVICE_GRE) | \
402 MAIR(0x44, MT_NORMAL_NC) | \
Jonathan (Zhixiong) Zhang8d446c82015-08-07 09:36:59 +0100403 MAIR(0xff, MT_NORMAL) | \
404 MAIR(0xbb, MT_NORMAL_WT)
Catalin Marinas9cce7a42012-03-05 11:49:28 +0000405 msr mair_el1, x5
406 /*
407 * Prepare SCTLR
408 */
409 adr x5, crval
410 ldp w5, w6, [x5]
411 mrs x0, sctlr_el1
412 bic x0, x0, x5 // clear bits
413 orr x0, x0, x6 // set bits
414 /*
415 * Set/prepare TCR and TTBR. We use 512GB (39-bit) address range for
416 * both user and kernel.
417 */
Catalin Marinas35a86972014-04-02 17:55:40 +0100418 ldr x10, =TCR_TxSZ(VA_BITS) | TCR_CACHE_FLAGS | TCR_SMP_FLAGS | \
Will Deacona72dd8a2017-08-10 13:19:09 +0100419 TCR_TG_FLAGS | TCR_ASID16 | TCR_TBI0 | TCR_A1
Ard Biesheuveldd006da2015-03-19 16:42:27 +0000420 tcr_set_idmap_t0sz x10, x9
421
Radha Mohan Chintakuntla87366d82014-03-07 08:49:25 +0000422 /*
423 * Read the PARange bits from ID_AA64MMFR0_EL1 and set the IPS bits in
424 * TCR_EL1.
425 */
426 mrs x9, ID_AA64MMFR0_EL1
427 bfi x10, x9, #32, #3
Catalin Marinas2f4b8292015-07-10 17:24:28 +0100428#ifdef CONFIG_ARM64_HW_AFDBM
429 /*
430 * Hardware update of the Access and Dirty bits.
431 */
432 mrs x9, ID_AA64MMFR1_EL1
433 and x9, x9, #0xf
434 cbz x9, 2f
435 cmp x9, #2
436 b.lt 1f
Suzuki K Pouloseb8c32082018-03-26 15:12:49 +0100437#ifdef CONFIG_ARM64_ERRATUM_1024718
438 /* Disable hardware DBM on Cortex-A55 r0p0, r0p1 & r1p0 */
439 cpu_midr_match MIDR_CORTEX_A55, MIDR_CPU_VAR_REV(0, 0), MIDR_CPU_VAR_REV(1, 0), x1, x2, x3, x4
440 cbnz x1, 1f
441#endif
Catalin Marinas2f4b8292015-07-10 17:24:28 +0100442 orr x10, x10, #TCR_HD // hardware Dirty flag update
4431: orr x10, x10, #TCR_HA // hardware Access flag update
4442:
445#endif /* CONFIG_ARM64_HW_AFDBM */
Catalin Marinas9cce7a42012-03-05 11:49:28 +0000446 msr tcr_el1, x10
447 ret // return to head.S
448ENDPROC(__cpu_setup)
449
450 /*
Suzuki K. Poulose9f71ac92014-12-17 15:50:21 +0000451 * We set the desired value explicitly, including those of the
452 * reserved bits. The values of bits EE & E0E were set early in
453 * el2_setup, which are left untouched below.
454 *
Catalin Marinas9cce7a42012-03-05 11:49:28 +0000455 * n n T
456 * U E WT T UD US IHBS
457 * CE0 XWHW CZ ME TEEA S
458 * .... .IEE .... NEAI TE.I ..AD DEN0 ACAM
Suzuki K. Poulose9f71ac92014-12-17 15:50:21 +0000459 * 0011 0... 1101 ..0. ..0. 10.. .0.. .... < hardware reserved
460 * .... .1.. .... 01.1 11.1 ..01 0.01 1101 < software settings
Catalin Marinas9cce7a42012-03-05 11:49:28 +0000461 */
462 .type crval, #object
463crval:
Suzuki K. Poulose9f71ac92014-12-17 15:50:21 +0000464 .word 0xfcffffff // clear
465 .word 0x34d5d91d // set
James Morseb6113032016-08-24 18:27:29 +0100466 .popsection