blob: 0bce09799d1841cd6c2ad5ea776b6710091d6a9e [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * arch/arm/mach-ixp4xx/common.c
3 *
4 * Generic code shared across all IXP4XX platforms
5 *
6 * Maintainer: Deepak Saxena <dsaxena@plexity.net>
7 *
8 * Copyright 2002 (c) Intel Corporation
9 * Copyright 2003-2004 (c) MontaVista, Software, Inc.
10 *
11 * This file is licensed under the terms of the GNU General Public
12 * License version 2. This program is licensed "as is" without any
13 * warranty of any kind, whether express or implied.
14 */
15
Linus Torvalds1da177e2005-04-16 15:20:36 -070016#include <linux/kernel.h>
17#include <linux/mm.h>
18#include <linux/init.h>
19#include <linux/serial.h>
20#include <linux/sched.h>
21#include <linux/tty.h>
Russell Kingd052d1b2005-10-29 19:07:23 +010022#include <linux/platform_device.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070023#include <linux/serial_core.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070024#include <linux/interrupt.h>
25#include <linux/bitops.h>
26#include <linux/time.h>
27#include <linux/timex.h>
Kevin Hilman84904d02006-09-22 00:58:57 +010028#include <linux/clocksource.h>
Kevin Hilmane32f1502007-03-08 20:23:59 +010029#include <linux/clockchips.h>
Russell Kingfced80c2008-09-06 12:10:45 +010030#include <linux/io.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070031
Russell Kinga09e64f2008-08-05 16:14:15 +010032#include <mach/udc.h>
33#include <mach/hardware.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070034#include <asm/uaccess.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070035#include <asm/pgtable.h>
36#include <asm/page.h>
37#include <asm/irq.h>
38
39#include <asm/mach/map.h>
40#include <asm/mach/irq.h>
41#include <asm/mach/time.h>
42
Mikael Petterssonceb69a82009-09-11 00:59:07 +020043static void __init ixp4xx_clocksource_init(void);
44static void __init ixp4xx_clockevent_init(void);
Kevin Hilmane32f1502007-03-08 20:23:59 +010045static struct clock_event_device clockevent_ixp4xx;
Kevin Hilmanf9a8ca12006-12-06 00:45:07 +010046
Linus Torvalds1da177e2005-04-16 15:20:36 -070047/*************************************************************************
48 * IXP4xx chipset I/O mapping
49 *************************************************************************/
50static struct map_desc ixp4xx_io_desc[] __initdata = {
51 { /* UART, Interrupt ctrl, GPIO, timers, NPEs, MACs, USB .... */
52 .virtual = IXP4XX_PERIPHERAL_BASE_VIRT,
Deepak Saxena87fe04b2005-10-28 15:18:59 +010053 .pfn = __phys_to_pfn(IXP4XX_PERIPHERAL_BASE_PHYS),
Linus Torvalds1da177e2005-04-16 15:20:36 -070054 .length = IXP4XX_PERIPHERAL_REGION_SIZE,
55 .type = MT_DEVICE
56 }, { /* Expansion Bus Config Registers */
57 .virtual = IXP4XX_EXP_CFG_BASE_VIRT,
Deepak Saxena87fe04b2005-10-28 15:18:59 +010058 .pfn = __phys_to_pfn(IXP4XX_EXP_CFG_BASE_PHYS),
Linus Torvalds1da177e2005-04-16 15:20:36 -070059 .length = IXP4XX_EXP_CFG_REGION_SIZE,
60 .type = MT_DEVICE
61 }, { /* PCI Registers */
62 .virtual = IXP4XX_PCI_CFG_BASE_VIRT,
Deepak Saxena87fe04b2005-10-28 15:18:59 +010063 .pfn = __phys_to_pfn(IXP4XX_PCI_CFG_BASE_PHYS),
Linus Torvalds1da177e2005-04-16 15:20:36 -070064 .length = IXP4XX_PCI_CFG_REGION_SIZE,
65 .type = MT_DEVICE
Deepak Saxena5932ae32005-06-24 20:54:35 +010066 },
67#ifdef CONFIG_DEBUG_LL
68 { /* Debug UART mapping */
69 .virtual = IXP4XX_DEBUG_UART_BASE_VIRT,
Deepak Saxena87fe04b2005-10-28 15:18:59 +010070 .pfn = __phys_to_pfn(IXP4XX_DEBUG_UART_BASE_PHYS),
Deepak Saxena5932ae32005-06-24 20:54:35 +010071 .length = IXP4XX_DEBUG_UART_REGION_SIZE,
72 .type = MT_DEVICE
Linus Torvalds1da177e2005-04-16 15:20:36 -070073 }
Deepak Saxena5932ae32005-06-24 20:54:35 +010074#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070075};
76
77void __init ixp4xx_map_io(void)
78{
79 iotable_init(ixp4xx_io_desc, ARRAY_SIZE(ixp4xx_io_desc));
80}
81
82
83/*************************************************************************
84 * IXP4xx chipset IRQ handling
85 *
86 * TODO: GPIO IRQs should be marked invalid until the user of the IRQ
87 * (be it PCI or something else) configures that GPIO line
88 * as an IRQ.
89 **************************************************************************/
Deepak Saxenabdf82b52005-08-29 22:46:30 +010090enum ixp4xx_irq_type {
91 IXP4XX_IRQ_LEVEL, IXP4XX_IRQ_EDGE
92};
93
Kevin Hilman984d1152006-11-03 01:47:20 +010094/* Each bit represents an IRQ: 1: edge-triggered, 0: level triggered */
95static unsigned long long ixp4xx_irq_edge = 0;
Deepak Saxenabdf82b52005-08-29 22:46:30 +010096
97/*
98 * IRQ -> GPIO mapping table
99 */
Lennert Buytenhek6cc1b652006-04-20 21:24:38 +0100100static signed char irq2gpio[32] = {
Deepak Saxenabdf82b52005-08-29 22:46:30 +0100101 -1, -1, -1, -1, -1, -1, 0, 1,
102 -1, -1, -1, -1, -1, -1, -1, -1,
103 -1, -1, -1, 2, 3, 4, 5, 6,
104 7, 8, 9, 10, 11, 12, -1, -1,
105};
106
Milan Svoboda25735d12007-03-21 14:04:08 +0100107int gpio_to_irq(int gpio)
108{
109 int irq;
110
111 for (irq = 0; irq < 32; irq++) {
112 if (irq2gpio[irq] == gpio)
113 return irq;
114 }
115 return -EINVAL;
116}
117EXPORT_SYMBOL(gpio_to_irq);
118
Roel Kluinefec1942009-11-03 23:05:32 +0100119int irq_to_gpio(unsigned int irq)
Milan Svoboda25735d12007-03-21 14:04:08 +0100120{
121 int gpio = (irq < 32) ? irq2gpio[irq] : -EINVAL;
122
123 if (gpio == -1)
124 return -EINVAL;
125
126 return gpio;
127}
128EXPORT_SYMBOL(irq_to_gpio);
129
Deepak Saxenabdf82b52005-08-29 22:46:30 +0100130static int ixp4xx_set_irq_type(unsigned int irq, unsigned int type)
131{
132 int line = irq2gpio[irq];
133 u32 int_style;
134 enum ixp4xx_irq_type irq_type;
135 volatile u32 *int_reg;
136
137 /*
138 * Only for GPIO IRQs
139 */
140 if (line < 0)
141 return -EINVAL;
142
Mårten Wikström06e44792006-02-22 22:27:23 +0000143 switch (type){
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100144 case IRQ_TYPE_EDGE_BOTH:
Deepak Saxenabdf82b52005-08-29 22:46:30 +0100145 int_style = IXP4XX_GPIO_STYLE_TRANSITIONAL;
146 irq_type = IXP4XX_IRQ_EDGE;
Mårten Wikström06e44792006-02-22 22:27:23 +0000147 break;
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100148 case IRQ_TYPE_EDGE_RISING:
Deepak Saxenabdf82b52005-08-29 22:46:30 +0100149 int_style = IXP4XX_GPIO_STYLE_RISING_EDGE;
150 irq_type = IXP4XX_IRQ_EDGE;
Mårten Wikström06e44792006-02-22 22:27:23 +0000151 break;
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100152 case IRQ_TYPE_EDGE_FALLING:
Deepak Saxenabdf82b52005-08-29 22:46:30 +0100153 int_style = IXP4XX_GPIO_STYLE_FALLING_EDGE;
154 irq_type = IXP4XX_IRQ_EDGE;
Mårten Wikström06e44792006-02-22 22:27:23 +0000155 break;
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100156 case IRQ_TYPE_LEVEL_HIGH:
Deepak Saxenabdf82b52005-08-29 22:46:30 +0100157 int_style = IXP4XX_GPIO_STYLE_ACTIVE_HIGH;
158 irq_type = IXP4XX_IRQ_LEVEL;
Mårten Wikström06e44792006-02-22 22:27:23 +0000159 break;
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100160 case IRQ_TYPE_LEVEL_LOW:
Deepak Saxenabdf82b52005-08-29 22:46:30 +0100161 int_style = IXP4XX_GPIO_STYLE_ACTIVE_LOW;
162 irq_type = IXP4XX_IRQ_LEVEL;
Mårten Wikström06e44792006-02-22 22:27:23 +0000163 break;
164 default:
David Vrabel6132f9e2005-09-26 19:52:56 +0100165 return -EINVAL;
Mårten Wikström06e44792006-02-22 22:27:23 +0000166 }
Kevin Hilman984d1152006-11-03 01:47:20 +0100167
168 if (irq_type == IXP4XX_IRQ_EDGE)
169 ixp4xx_irq_edge |= (1 << irq);
170 else
171 ixp4xx_irq_edge &= ~(1 << irq);
Deepak Saxenabdf82b52005-08-29 22:46:30 +0100172
173 if (line >= 8) { /* pins 8-15 */
174 line -= 8;
175 int_reg = IXP4XX_GPIO_GPIT2R;
176 } else { /* pins 0-7 */
177 int_reg = IXP4XX_GPIO_GPIT1R;
178 }
179
180 /* Clear the style for the appropriate pin */
181 *int_reg &= ~(IXP4XX_GPIO_STYLE_CLEAR <<
182 (line * IXP4XX_GPIO_STYLE_SIZE));
183
Deepak Saxenaf7e8bbb82006-01-04 17:17:10 +0000184 *IXP4XX_GPIO_GPISR = (1 << line);
185
Deepak Saxenabdf82b52005-08-29 22:46:30 +0100186 /* Set the new style */
187 *int_reg |= (int_style << (line * IXP4XX_GPIO_STYLE_SIZE));
David Vrabel6132f9e2005-09-26 19:52:56 +0100188
Alessandro Zummo73deb7d2006-03-20 17:10:12 +0000189 /* Configure the line as an input */
Tim Harvey5c9b9122007-07-14 11:15:05 +0200190 gpio_line_config(irq2gpio[irq], IXP4XX_GPIO_IN);
Alessandro Zummo73deb7d2006-03-20 17:10:12 +0000191
David Vrabel6132f9e2005-09-26 19:52:56 +0100192 return 0;
Deepak Saxenabdf82b52005-08-29 22:46:30 +0100193}
194
Linus Torvalds1da177e2005-04-16 15:20:36 -0700195static void ixp4xx_irq_mask(unsigned int irq)
196{
Ruslan V. Sushko45fba082007-04-06 15:00:31 +0100197 if ((cpu_is_ixp46x() || cpu_is_ixp43x()) && irq >= 32)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700198 *IXP4XX_ICMR2 &= ~(1 << (irq - 32));
199 else
200 *IXP4XX_ICMR &= ~(1 << irq);
201}
202
Linus Torvalds1da177e2005-04-16 15:20:36 -0700203static void ixp4xx_irq_ack(unsigned int irq)
204{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700205 int line = (irq < 32) ? irq2gpio[irq] : -1;
206
207 if (line >= 0)
Deepak Saxenaf7e8bbb82006-01-04 17:17:10 +0000208 *IXP4XX_GPIO_GPISR = (1 << line);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700209}
210
211/*
212 * Level triggered interrupts on GPIO lines can only be cleared when the
213 * interrupt condition disappears.
214 */
Kevin Hilman984d1152006-11-03 01:47:20 +0100215static void ixp4xx_irq_unmask(unsigned int irq)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700216{
Kevin Hilman984d1152006-11-03 01:47:20 +0100217 if (!(ixp4xx_irq_edge & (1 << irq)))
218 ixp4xx_irq_ack(irq);
219
Ruslan V. Sushko45fba082007-04-06 15:00:31 +0100220 if ((cpu_is_ixp46x() || cpu_is_ixp43x()) && irq >= 32)
Kevin Hilman984d1152006-11-03 01:47:20 +0100221 *IXP4XX_ICMR2 |= (1 << (irq - 32));
222 else
223 *IXP4XX_ICMR |= (1 << irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700224}
225
Russell King10dd5ce2006-11-23 11:41:32 +0000226static struct irq_chip ixp4xx_irq_chip = {
Kevin Hilman984d1152006-11-03 01:47:20 +0100227 .name = "IXP4xx",
Russell King2be863c2005-09-06 23:13:17 +0100228 .ack = ixp4xx_irq_ack,
229 .mask = ixp4xx_irq_mask,
230 .unmask = ixp4xx_irq_unmask,
231 .set_type = ixp4xx_set_irq_type,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700232};
233
Linus Torvalds1da177e2005-04-16 15:20:36 -0700234void __init ixp4xx_init_irq(void)
235{
236 int i = 0;
237
238 /* Route all sources to IRQ instead of FIQ */
239 *IXP4XX_ICLR = 0x0;
240
241 /* Disable all interrupt */
242 *IXP4XX_ICMR = 0x0;
243
Ruslan V. Sushko45fba082007-04-06 15:00:31 +0100244 if (cpu_is_ixp46x() || cpu_is_ixp43x()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700245 /* Route upper 32 sources to IRQ instead of FIQ */
246 *IXP4XX_ICLR2 = 0x00;
247
248 /* Disable upper 32 interrupts */
249 *IXP4XX_ICMR2 = 0x00;
250 }
251
252 /* Default to all level triggered */
Kevin Hilman984d1152006-11-03 01:47:20 +0100253 for(i = 0; i < NR_IRQS; i++) {
254 set_irq_chip(i, &ixp4xx_irq_chip);
Russell King10dd5ce2006-11-23 11:41:32 +0000255 set_irq_handler(i, handle_level_irq);
Kevin Hilman984d1152006-11-03 01:47:20 +0100256 set_irq_flags(i, IRQF_VALID);
257 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700258}
259
260
261/*************************************************************************
262 * IXP4xx timer tick
263 * We use OS timer1 on the CPU for the timer tick and the timestamp
264 * counter as a source of real clock ticks to account for missed jiffies.
265 *************************************************************************/
266
Linus Torvalds0cd61b62006-10-06 10:53:39 -0700267static irqreturn_t ixp4xx_timer_interrupt(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700268{
Mikael Petterssonceb69a82009-09-11 00:59:07 +0200269 struct clock_event_device *evt = dev_id;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700270
271 /* Clear Pending Interrupt by writing '1' to it */
272 *IXP4XX_OSST = IXP4XX_OSST_TIMER_1_PEND;
273
Kevin Hilmane32f1502007-03-08 20:23:59 +0100274 evt->event_handler(evt);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700275
276 return IRQ_HANDLED;
277}
278
279static struct irqaction ixp4xx_timer_irq = {
Kevin Hilmane32f1502007-03-08 20:23:59 +0100280 .name = "timer1",
Bernhard Walleb30faba2007-05-08 00:35:39 -0700281 .flags = IRQF_DISABLED | IRQF_TIMER | IRQF_IRQPOLL,
Russell King09b8b5f2005-06-26 17:06:36 +0100282 .handler = ixp4xx_timer_interrupt,
Mikael Petterssonceb69a82009-09-11 00:59:07 +0200283 .dev_id = &clockevent_ixp4xx,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700284};
285
Michael-Luke Jones435c5da2007-05-23 22:38:45 +0100286void __init ixp4xx_timer_init(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700287{
Kevin Hilmane32f1502007-03-08 20:23:59 +0100288 /* Reset/disable counter */
289 *IXP4XX_OSRT1 = 0;
290
Linus Torvalds1da177e2005-04-16 15:20:36 -0700291 /* Clear Pending Interrupt by writing '1' to it */
292 *IXP4XX_OSST = IXP4XX_OSST_TIMER_1_PEND;
293
Linus Torvalds1da177e2005-04-16 15:20:36 -0700294 /* Reset time-stamp counter */
295 *IXP4XX_OSTS = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700296
297 /* Connect the interrupt handler and enable the interrupt */
298 setup_irq(IRQ_IXP4XX_TIMER1, &ixp4xx_timer_irq);
Kevin Hilmanf9a8ca12006-12-06 00:45:07 +0100299
300 ixp4xx_clocksource_init();
Kevin Hilmane32f1502007-03-08 20:23:59 +0100301 ixp4xx_clockevent_init();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700302}
303
304struct sys_timer ixp4xx_timer = {
305 .init = ixp4xx_timer_init,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700306};
307
Milan Svobodae520a362006-12-01 11:36:41 +0100308static struct pxa2xx_udc_mach_info ixp4xx_udc_info;
309
310void __init ixp4xx_set_udc_info(struct pxa2xx_udc_mach_info *info)
311{
312 memcpy(&ixp4xx_udc_info, info, sizeof *info);
313}
314
315static struct resource ixp4xx_udc_resources[] = {
316 [0] = {
317 .start = 0xc800b000,
318 .end = 0xc800bfff,
319 .flags = IORESOURCE_MEM,
320 },
321 [1] = {
322 .start = IRQ_IXP4XX_USB,
323 .end = IRQ_IXP4XX_USB,
324 .flags = IORESOURCE_IRQ,
325 },
326};
327
328/*
Philipp Zabel7a857622008-06-22 23:36:39 +0100329 * USB device controller. The IXP4xx uses the same controller as PXA25X,
Milan Svobodae520a362006-12-01 11:36:41 +0100330 * so we just use the same device.
331 */
332static struct platform_device ixp4xx_udc_device = {
Philipp Zabel7a857622008-06-22 23:36:39 +0100333 .name = "pxa25x-udc",
Milan Svobodae520a362006-12-01 11:36:41 +0100334 .id = -1,
335 .num_resources = 2,
336 .resource = ixp4xx_udc_resources,
337 .dev = {
338 .platform_data = &ixp4xx_udc_info,
339 },
340};
341
342static struct platform_device *ixp4xx_devices[] __initdata = {
343 &ixp4xx_udc_device,
344};
345
Linus Torvalds1da177e2005-04-16 15:20:36 -0700346static struct resource ixp46x_i2c_resources[] = {
347 [0] = {
348 .start = 0xc8011000,
349 .end = 0xc801101c,
350 .flags = IORESOURCE_MEM,
351 },
352 [1] = {
353 .start = IRQ_IXP4XX_I2C,
354 .end = IRQ_IXP4XX_I2C,
355 .flags = IORESOURCE_IRQ
356 }
357};
358
359/*
360 * I2C controller. The IXP46x uses the same block as the IOP3xx, so
361 * we just use the same device name.
362 */
363static struct platform_device ixp46x_i2c_controller = {
364 .name = "IOP3xx-I2C",
365 .id = 0,
366 .num_resources = 2,
367 .resource = ixp46x_i2c_resources
368};
369
370static struct platform_device *ixp46x_devices[] __initdata = {
371 &ixp46x_i2c_controller
372};
373
Deepak Saxena54e269e2006-01-05 20:59:29 +0000374unsigned long ixp4xx_exp_bus_size;
David Vrabel1e74c892006-01-18 22:46:43 +0000375EXPORT_SYMBOL(ixp4xx_exp_bus_size);
Deepak Saxena54e269e2006-01-05 20:59:29 +0000376
Linus Torvalds1da177e2005-04-16 15:20:36 -0700377void __init ixp4xx_sys_init(void)
378{
Deepak Saxena54e269e2006-01-05 20:59:29 +0000379 ixp4xx_exp_bus_size = SZ_16M;
380
Milan Svobodae520a362006-12-01 11:36:41 +0100381 platform_add_devices(ixp4xx_devices, ARRAY_SIZE(ixp4xx_devices));
382
Linus Torvalds1da177e2005-04-16 15:20:36 -0700383 if (cpu_is_ixp46x()) {
Deepak Saxena54e269e2006-01-05 20:59:29 +0000384 int region;
385
Linus Torvalds1da177e2005-04-16 15:20:36 -0700386 platform_add_devices(ixp46x_devices,
387 ARRAY_SIZE(ixp46x_devices));
Deepak Saxena54e269e2006-01-05 20:59:29 +0000388
389 for (region = 0; region < 7; region++) {
390 if((*(IXP4XX_EXP_REG(0x4 * region)) & 0x200)) {
391 ixp4xx_exp_bus_size = SZ_32M;
392 break;
393 }
394 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700395 }
Deepak Saxena54e269e2006-01-05 20:59:29 +0000396
David Vrabel1e74c892006-01-18 22:46:43 +0000397 printk("IXP4xx: Using %luMiB expansion bus window size\n",
Deepak Saxena54e269e2006-01-05 20:59:29 +0000398 ixp4xx_exp_bus_size >> 20);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700399}
400
Kevin Hilmane32f1502007-03-08 20:23:59 +0100401/*
402 * clocksource
403 */
Mikael Petterssonceb69a82009-09-11 00:59:07 +0200404static cycle_t ixp4xx_get_cycles(struct clocksource *cs)
Kevin Hilman84904d02006-09-22 00:58:57 +0100405{
406 return *IXP4XX_OSTS;
407}
408
409static struct clocksource clocksource_ixp4xx = {
410 .name = "OSTS",
411 .rating = 200,
412 .read = ixp4xx_get_cycles,
413 .mask = CLOCKSOURCE_MASK(32),
414 .shift = 20,
Thomas Gleixnerc66699a2007-02-16 01:27:37 -0800415 .flags = CLOCK_SOURCE_IS_CONTINUOUS,
Kevin Hilman84904d02006-09-22 00:58:57 +0100416};
417
418unsigned long ixp4xx_timer_freq = FREQ;
Krzysztof Halasa5dbc4652009-09-05 03:59:49 +0000419EXPORT_SYMBOL(ixp4xx_timer_freq);
Mikael Petterssonceb69a82009-09-11 00:59:07 +0200420static void __init ixp4xx_clocksource_init(void)
Kevin Hilman84904d02006-09-22 00:58:57 +0100421{
422 clocksource_ixp4xx.mult =
423 clocksource_hz2mult(ixp4xx_timer_freq,
424 clocksource_ixp4xx.shift);
425 clocksource_register(&clocksource_ixp4xx);
Kevin Hilman84904d02006-09-22 00:58:57 +0100426}
Kevin Hilmane32f1502007-03-08 20:23:59 +0100427
428/*
Mikael Petterssone00d9d42010-01-09 13:03:59 +0100429 * sched_clock()
430 */
431unsigned long long sched_clock(void)
432{
433 cycle_t cyc = ixp4xx_get_cycles(NULL);
434 struct clocksource *cs = &clocksource_ixp4xx;
435
436 return clocksource_cyc2ns(cyc, cs->mult, cs->shift);
437}
438
439/*
Kevin Hilmane32f1502007-03-08 20:23:59 +0100440 * clockevents
441 */
442static int ixp4xx_set_next_event(unsigned long evt,
443 struct clock_event_device *unused)
444{
445 unsigned long opts = *IXP4XX_OSRT1 & IXP4XX_OST_RELOAD_MASK;
446
447 *IXP4XX_OSRT1 = (evt & ~IXP4XX_OST_RELOAD_MASK) | opts;
448
449 return 0;
450}
451
452static void ixp4xx_set_mode(enum clock_event_mode mode,
453 struct clock_event_device *evt)
454{
Kevin Hilman553876c2007-12-12 00:32:58 +0100455 unsigned long opts = *IXP4XX_OSRT1 & IXP4XX_OST_RELOAD_MASK;
456 unsigned long osrt = *IXP4XX_OSRT1 & ~IXP4XX_OST_RELOAD_MASK;
Kevin Hilmane32f1502007-03-08 20:23:59 +0100457
458 switch (mode) {
459 case CLOCK_EVT_MODE_PERIODIC:
460 osrt = LATCH & ~IXP4XX_OST_RELOAD_MASK;
461 opts = IXP4XX_OST_ENABLE;
462 break;
463 case CLOCK_EVT_MODE_ONESHOT:
464 /* period set by 'set next_event' */
465 osrt = 0;
466 opts = IXP4XX_OST_ENABLE | IXP4XX_OST_ONE_SHOT;
467 break;
468 case CLOCK_EVT_MODE_SHUTDOWN:
Kevin Hilman553876c2007-12-12 00:32:58 +0100469 opts &= ~IXP4XX_OST_ENABLE;
470 break;
471 case CLOCK_EVT_MODE_RESUME:
472 opts |= IXP4XX_OST_ENABLE;
473 break;
Kevin Hilmane32f1502007-03-08 20:23:59 +0100474 case CLOCK_EVT_MODE_UNUSED:
475 default:
476 osrt = opts = 0;
477 break;
478 }
479
480 *IXP4XX_OSRT1 = osrt | opts;
481}
482
483static struct clock_event_device clockevent_ixp4xx = {
484 .name = "ixp4xx timer1",
485 .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT,
486 .rating = 200,
487 .shift = 24,
488 .set_mode = ixp4xx_set_mode,
489 .set_next_event = ixp4xx_set_next_event,
490};
491
Mikael Petterssonceb69a82009-09-11 00:59:07 +0200492static void __init ixp4xx_clockevent_init(void)
Kevin Hilmane32f1502007-03-08 20:23:59 +0100493{
494 clockevent_ixp4xx.mult = div_sc(FREQ, NSEC_PER_SEC,
495 clockevent_ixp4xx.shift);
496 clockevent_ixp4xx.max_delta_ns =
497 clockevent_delta2ns(0xfffffffe, &clockevent_ixp4xx);
498 clockevent_ixp4xx.min_delta_ns =
499 clockevent_delta2ns(0xf, &clockevent_ixp4xx);
Rusty Russell320ab2b2008-12-13 21:20:26 +1030500 clockevent_ixp4xx.cpumask = cpumask_of(0);
Kevin Hilmane32f1502007-03-08 20:23:59 +0100501
502 clockevents_register_device(&clockevent_ixp4xx);
Kevin Hilmane32f1502007-03-08 20:23:59 +0100503}