blob: b5628ce1228b0dab38713cde04e5ba24e6b2b753 [file] [log] [blame]
Dave Airlie746c1aa2009-12-08 07:07:28 +10001/*
2 * Copyright 2007-8 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice shall be included in
13 * all copies or substantial portions of the Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
19 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
20 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
21 * OTHER DEALINGS IN THE SOFTWARE.
22 *
23 * Authors: Dave Airlie
24 * Alex Deucher
25 */
26#include "drmP.h"
27#include "radeon_drm.h"
28#include "radeon.h"
29
30#include "atom.h"
31#include "atom-bits.h"
32#include "drm_dp_helper.h"
33
Alex Deucherf92a8b62009-11-23 18:40:40 -050034/* move these to drm_dp_helper.c/h */
Alex Deucher5801ead2009-11-24 13:32:59 -050035#define DP_LINK_CONFIGURATION_SIZE 9
36#define DP_LINK_STATUS_SIZE 6
37#define DP_DPCD_SIZE 8
38
39static char *voltage_names[] = {
40 "0.4V", "0.6V", "0.8V", "1.2V"
41};
42static char *pre_emph_names[] = {
43 "0dB", "3.5dB", "6dB", "9.5dB"
44};
Alex Deucherf92a8b62009-11-23 18:40:40 -050045
Alex Deucher224d94b2011-05-20 04:34:28 -040046/***** radeon AUX functions *****/
Alex Deucherbcc1c2a2010-01-12 17:54:34 -050047union aux_channel_transaction {
48 PROCESS_AUX_CHANNEL_TRANSACTION_PS_ALLOCATION v1;
49 PROCESS_AUX_CHANNEL_TRANSACTION_PARAMETERS_V2 v2;
50};
Alex Deucher5801ead2009-11-24 13:32:59 -050051
Alex Deucher834b2902011-05-20 04:34:24 -040052static int radeon_process_aux_ch(struct radeon_i2c_chan *chan,
53 u8 *send, int send_bytes,
54 u8 *recv, int recv_size,
55 u8 delay, u8 *ack)
Dave Airlie746c1aa2009-12-08 07:07:28 +100056{
57 struct drm_device *dev = chan->dev;
58 struct radeon_device *rdev = dev->dev_private;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -050059 union aux_channel_transaction args;
Dave Airlie746c1aa2009-12-08 07:07:28 +100060 int index = GetIndexIntoMasterTable(COMMAND, ProcessAuxChannelTransaction);
61 unsigned char *base;
Alex Deucher834b2902011-05-20 04:34:24 -040062 int recv_bytes;
Alex Deucher1a66c952009-11-20 19:40:13 -050063
Dave Airlie746c1aa2009-12-08 07:07:28 +100064 memset(&args, 0, sizeof(args));
Alex Deucher1a66c952009-11-20 19:40:13 -050065
Dave Airlie746c1aa2009-12-08 07:07:28 +100066 base = (unsigned char *)rdev->mode_info.atom_context->scratch;
67
Alex Deucher834b2902011-05-20 04:34:24 -040068 memcpy(base, send, send_bytes);
Dave Airlie746c1aa2009-12-08 07:07:28 +100069
Alex Deucherbcc1c2a2010-01-12 17:54:34 -050070 args.v1.lpAuxRequest = 0;
71 args.v1.lpDataOut = 16;
72 args.v1.ucDataOutLen = 0;
73 args.v1.ucChannelID = chan->rec.i2c_id;
74 args.v1.ucDelay = delay / 10;
75 if (ASIC_IS_DCE4(rdev))
Alex Deucher8e36ed02010-05-18 19:26:47 -040076 args.v2.ucHPD_ID = chan->rec.hpd;
Dave Airlie746c1aa2009-12-08 07:07:28 +100077
78 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
79
Alex Deucher834b2902011-05-20 04:34:24 -040080 *ack = args.v1.ucReplyStatus;
81
82 /* timeout */
83 if (args.v1.ucReplyStatus == 1) {
84 DRM_DEBUG_KMS("dp_aux_ch timeout\n");
85 return -ETIMEDOUT;
Dave Airlie746c1aa2009-12-08 07:07:28 +100086 }
87
Alex Deucher834b2902011-05-20 04:34:24 -040088 /* flags not zero */
89 if (args.v1.ucReplyStatus == 2) {
90 DRM_DEBUG_KMS("dp_aux_ch flags not zero\n");
91 return -EBUSY;
Dave Airlie746c1aa2009-12-08 07:07:28 +100092 }
Alex Deucher834b2902011-05-20 04:34:24 -040093
94 /* error */
95 if (args.v1.ucReplyStatus == 3) {
96 DRM_DEBUG_KMS("dp_aux_ch error\n");
97 return -EIO;
98 }
99
100 recv_bytes = args.v1.ucDataOutLen;
101 if (recv_bytes > recv_size)
102 recv_bytes = recv_size;
103
104 if (recv && recv_size)
105 memcpy(recv, base + 16, recv_bytes);
106
107 return recv_bytes;
Dave Airlie746c1aa2009-12-08 07:07:28 +1000108}
109
Alex Deucher834b2902011-05-20 04:34:24 -0400110static int radeon_dp_aux_native_write(struct radeon_connector *radeon_connector,
111 u16 address, u8 *send, u8 send_bytes, u8 delay)
Alex Deucher5801ead2009-11-24 13:32:59 -0500112{
113 struct radeon_connector_atom_dig *dig_connector = radeon_connector->con_priv;
Alex Deucher834b2902011-05-20 04:34:24 -0400114 int ret;
Alex Deucher5801ead2009-11-24 13:32:59 -0500115 u8 msg[20];
Alex Deucher834b2902011-05-20 04:34:24 -0400116 int msg_bytes = send_bytes + 4;
117 u8 ack;
Alex Deucher6375bda2011-10-03 09:13:46 -0400118 unsigned retry;
Alex Deucher5801ead2009-11-24 13:32:59 -0500119
Alex Deucher834b2902011-05-20 04:34:24 -0400120 if (send_bytes > 16)
121 return -1;
122
Alex Deucher5801ead2009-11-24 13:32:59 -0500123 msg[0] = address;
124 msg[1] = address >> 8;
125 msg[2] = AUX_NATIVE_WRITE << 4;
Alex Deucher834b2902011-05-20 04:34:24 -0400126 msg[3] = (msg_bytes << 4) | (send_bytes - 1);
Alex Deucher5801ead2009-11-24 13:32:59 -0500127 memcpy(&msg[4], send, send_bytes);
Alex Deucher834b2902011-05-20 04:34:24 -0400128
Alex Deucher6375bda2011-10-03 09:13:46 -0400129 for (retry = 0; retry < 4; retry++) {
Alex Deucher834b2902011-05-20 04:34:24 -0400130 ret = radeon_process_aux_ch(dig_connector->dp_i2c_bus,
131 msg, msg_bytes, NULL, 0, delay, &ack);
Alex Deucher4f332842011-10-04 17:23:15 -0400132 if (ret == -EBUSY)
133 continue;
134 else if (ret < 0)
Alex Deucher834b2902011-05-20 04:34:24 -0400135 return ret;
136 if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK)
Alex Deucher6375bda2011-10-03 09:13:46 -0400137 return send_bytes;
Alex Deucher834b2902011-05-20 04:34:24 -0400138 else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
139 udelay(400);
140 else
141 return -EIO;
142 }
143
Alex Deucher6375bda2011-10-03 09:13:46 -0400144 return -EIO;
Alex Deucher5801ead2009-11-24 13:32:59 -0500145}
146
Alex Deucher834b2902011-05-20 04:34:24 -0400147static int radeon_dp_aux_native_read(struct radeon_connector *radeon_connector,
148 u16 address, u8 *recv, int recv_bytes, u8 delay)
Alex Deucher5801ead2009-11-24 13:32:59 -0500149{
150 struct radeon_connector_atom_dig *dig_connector = radeon_connector->con_priv;
Alex Deucher834b2902011-05-20 04:34:24 -0400151 u8 msg[4];
152 int msg_bytes = 4;
153 u8 ack;
154 int ret;
Alex Deucher6375bda2011-10-03 09:13:46 -0400155 unsigned retry;
Alex Deucher834b2902011-05-20 04:34:24 -0400156
Alex Deucher5801ead2009-11-24 13:32:59 -0500157 msg[0] = address;
158 msg[1] = address >> 8;
159 msg[2] = AUX_NATIVE_READ << 4;
Alex Deucher834b2902011-05-20 04:34:24 -0400160 msg[3] = (msg_bytes << 4) | (recv_bytes - 1);
Alex Deucher5801ead2009-11-24 13:32:59 -0500161
Alex Deucher6375bda2011-10-03 09:13:46 -0400162 for (retry = 0; retry < 4; retry++) {
Alex Deucher834b2902011-05-20 04:34:24 -0400163 ret = radeon_process_aux_ch(dig_connector->dp_i2c_bus,
164 msg, msg_bytes, recv, recv_bytes, delay, &ack);
Alex Deucher4f332842011-10-04 17:23:15 -0400165 if (ret == -EBUSY)
166 continue;
167 else if (ret < 0)
Alex Deucher834b2902011-05-20 04:34:24 -0400168 return ret;
169 if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK)
170 return ret;
171 else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
172 udelay(400);
Alex Deucher109bc102011-10-03 09:13:45 -0400173 else if (ret == 0)
174 return -EPROTO;
Alex Deucher834b2902011-05-20 04:34:24 -0400175 else
176 return -EIO;
177 }
Alex Deucher6375bda2011-10-03 09:13:46 -0400178
179 return -EIO;
Alex Deucher5801ead2009-11-24 13:32:59 -0500180}
181
Alex Deucher224d94b2011-05-20 04:34:28 -0400182static void radeon_write_dpcd_reg(struct radeon_connector *radeon_connector,
183 u16 reg, u8 val)
Dave Airlie746c1aa2009-12-08 07:07:28 +1000184{
Alex Deucher224d94b2011-05-20 04:34:28 -0400185 radeon_dp_aux_native_write(radeon_connector, reg, &val, 1, 0);
Dave Airlie746c1aa2009-12-08 07:07:28 +1000186}
187
Alex Deucher224d94b2011-05-20 04:34:28 -0400188static u8 radeon_read_dpcd_reg(struct radeon_connector *radeon_connector,
189 u16 reg)
Dave Airlie746c1aa2009-12-08 07:07:28 +1000190{
Alex Deucher224d94b2011-05-20 04:34:28 -0400191 u8 val = 0;
Dave Airlie746c1aa2009-12-08 07:07:28 +1000192
Alex Deucher224d94b2011-05-20 04:34:28 -0400193 radeon_dp_aux_native_read(radeon_connector, reg, &val, 1, 0);
Dave Airlie746c1aa2009-12-08 07:07:28 +1000194
Alex Deucher224d94b2011-05-20 04:34:28 -0400195 return val;
Alex Deucher5801ead2009-11-24 13:32:59 -0500196}
197
Dave Airlie746c1aa2009-12-08 07:07:28 +1000198int radeon_dp_i2c_aux_ch(struct i2c_adapter *adapter, int mode,
Alex Deucher834b2902011-05-20 04:34:24 -0400199 u8 write_byte, u8 *read_byte)
Dave Airlie746c1aa2009-12-08 07:07:28 +1000200{
201 struct i2c_algo_dp_aux_data *algo_data = adapter->algo_data;
202 struct radeon_i2c_chan *auxch = (struct radeon_i2c_chan *)adapter;
Alex Deucher834b2902011-05-20 04:34:24 -0400203 u16 address = algo_data->address;
204 u8 msg[5];
205 u8 reply[2];
206 unsigned retry;
207 int msg_bytes;
208 int reply_bytes = 1;
209 int ret;
210 u8 ack;
Dave Airlie746c1aa2009-12-08 07:07:28 +1000211
212 /* Set up the command byte */
213 if (mode & MODE_I2C_READ)
214 msg[2] = AUX_I2C_READ << 4;
215 else
216 msg[2] = AUX_I2C_WRITE << 4;
217
218 if (!(mode & MODE_I2C_STOP))
219 msg[2] |= AUX_I2C_MOT << 4;
220
221 msg[0] = address;
222 msg[1] = address >> 8;
223
Dave Airlie746c1aa2009-12-08 07:07:28 +1000224 switch (mode) {
225 case MODE_I2C_WRITE:
Alex Deucher834b2902011-05-20 04:34:24 -0400226 msg_bytes = 5;
227 msg[3] = msg_bytes << 4;
Dave Airlie746c1aa2009-12-08 07:07:28 +1000228 msg[4] = write_byte;
Dave Airlie746c1aa2009-12-08 07:07:28 +1000229 break;
230 case MODE_I2C_READ:
Alex Deucher834b2902011-05-20 04:34:24 -0400231 msg_bytes = 4;
232 msg[3] = msg_bytes << 4;
Dave Airlie746c1aa2009-12-08 07:07:28 +1000233 break;
234 default:
Alex Deucher834b2902011-05-20 04:34:24 -0400235 msg_bytes = 4;
236 msg[3] = 3 << 4;
Dave Airlie746c1aa2009-12-08 07:07:28 +1000237 break;
238 }
239
Alex Deucher834b2902011-05-20 04:34:24 -0400240 for (retry = 0; retry < 4; retry++) {
241 ret = radeon_process_aux_ch(auxch,
242 msg, msg_bytes, reply, reply_bytes, 0, &ack);
Alex Deucher4f332842011-10-04 17:23:15 -0400243 if (ret == -EBUSY)
244 continue;
245 else if (ret < 0) {
Alex Deucher834b2902011-05-20 04:34:24 -0400246 DRM_DEBUG_KMS("aux_ch failed %d\n", ret);
247 return ret;
248 }
Dave Airlie746c1aa2009-12-08 07:07:28 +1000249
Alex Deucher834b2902011-05-20 04:34:24 -0400250 switch (ack & AUX_NATIVE_REPLY_MASK) {
251 case AUX_NATIVE_REPLY_ACK:
252 /* I2C-over-AUX Reply field is only valid
253 * when paired with AUX ACK.
254 */
255 break;
256 case AUX_NATIVE_REPLY_NACK:
257 DRM_DEBUG_KMS("aux_ch native nack\n");
258 return -EREMOTEIO;
259 case AUX_NATIVE_REPLY_DEFER:
260 DRM_DEBUG_KMS("aux_ch native defer\n");
261 udelay(400);
262 continue;
263 default:
264 DRM_ERROR("aux_ch invalid native reply 0x%02x\n", ack);
265 return -EREMOTEIO;
266 }
267
268 switch (ack & AUX_I2C_REPLY_MASK) {
269 case AUX_I2C_REPLY_ACK:
270 if (mode == MODE_I2C_READ)
271 *read_byte = reply[0];
272 return ret;
273 case AUX_I2C_REPLY_NACK:
274 DRM_DEBUG_KMS("aux_i2c nack\n");
275 return -EREMOTEIO;
276 case AUX_I2C_REPLY_DEFER:
277 DRM_DEBUG_KMS("aux_i2c defer\n");
278 udelay(400);
279 break;
280 default:
281 DRM_ERROR("aux_i2c invalid reply 0x%02x\n", ack);
282 return -EREMOTEIO;
283 }
Dave Airlie746c1aa2009-12-08 07:07:28 +1000284 }
Alex Deucher834b2902011-05-20 04:34:24 -0400285
286 DRM_ERROR("aux i2c too many retries, giving up\n");
Dave Airlie746c1aa2009-12-08 07:07:28 +1000287 return -EREMOTEIO;
288}
Alex Deucher5801ead2009-11-24 13:32:59 -0500289
Alex Deucher224d94b2011-05-20 04:34:28 -0400290/***** general DP utility functions *****/
291
292static u8 dp_link_status(u8 link_status[DP_LINK_STATUS_SIZE], int r)
293{
294 return link_status[r - DP_LANE0_1_STATUS];
295}
296
297static u8 dp_get_lane_status(u8 link_status[DP_LINK_STATUS_SIZE],
298 int lane)
299{
300 int i = DP_LANE0_1_STATUS + (lane >> 1);
301 int s = (lane & 1) * 4;
302 u8 l = dp_link_status(link_status, i);
303 return (l >> s) & 0xf;
304}
305
306static bool dp_clock_recovery_ok(u8 link_status[DP_LINK_STATUS_SIZE],
307 int lane_count)
308{
309 int lane;
310 u8 lane_status;
311
312 for (lane = 0; lane < lane_count; lane++) {
313 lane_status = dp_get_lane_status(link_status, lane);
314 if ((lane_status & DP_LANE_CR_DONE) == 0)
315 return false;
316 }
317 return true;
318}
319
320static bool dp_channel_eq_ok(u8 link_status[DP_LINK_STATUS_SIZE],
321 int lane_count)
322{
323 u8 lane_align;
324 u8 lane_status;
325 int lane;
326
327 lane_align = dp_link_status(link_status,
328 DP_LANE_ALIGN_STATUS_UPDATED);
329 if ((lane_align & DP_INTERLANE_ALIGN_DONE) == 0)
330 return false;
331 for (lane = 0; lane < lane_count; lane++) {
332 lane_status = dp_get_lane_status(link_status, lane);
333 if ((lane_status & DP_CHANNEL_EQ_BITS) != DP_CHANNEL_EQ_BITS)
334 return false;
335 }
336 return true;
337}
338
339static u8 dp_get_adjust_request_voltage(u8 link_status[DP_LINK_STATUS_SIZE],
340 int lane)
341
342{
343 int i = DP_ADJUST_REQUEST_LANE0_1 + (lane >> 1);
344 int s = ((lane & 1) ?
345 DP_ADJUST_VOLTAGE_SWING_LANE1_SHIFT :
346 DP_ADJUST_VOLTAGE_SWING_LANE0_SHIFT);
347 u8 l = dp_link_status(link_status, i);
348
349 return ((l >> s) & 0x3) << DP_TRAIN_VOLTAGE_SWING_SHIFT;
350}
351
352static u8 dp_get_adjust_request_pre_emphasis(u8 link_status[DP_LINK_STATUS_SIZE],
353 int lane)
354{
355 int i = DP_ADJUST_REQUEST_LANE0_1 + (lane >> 1);
356 int s = ((lane & 1) ?
357 DP_ADJUST_PRE_EMPHASIS_LANE1_SHIFT :
358 DP_ADJUST_PRE_EMPHASIS_LANE0_SHIFT);
359 u8 l = dp_link_status(link_status, i);
360
361 return ((l >> s) & 0x3) << DP_TRAIN_PRE_EMPHASIS_SHIFT;
362}
363
364#define DP_VOLTAGE_MAX DP_TRAIN_VOLTAGE_SWING_1200
365#define DP_PRE_EMPHASIS_MAX DP_TRAIN_PRE_EMPHASIS_9_5
366
367static void dp_get_adjust_train(u8 link_status[DP_LINK_STATUS_SIZE],
368 int lane_count,
369 u8 train_set[4])
370{
371 u8 v = 0;
372 u8 p = 0;
373 int lane;
374
375 for (lane = 0; lane < lane_count; lane++) {
376 u8 this_v = dp_get_adjust_request_voltage(link_status, lane);
377 u8 this_p = dp_get_adjust_request_pre_emphasis(link_status, lane);
378
379 DRM_DEBUG_KMS("requested signal parameters: lane %d voltage %s pre_emph %s\n",
380 lane,
381 voltage_names[this_v >> DP_TRAIN_VOLTAGE_SWING_SHIFT],
382 pre_emph_names[this_p >> DP_TRAIN_PRE_EMPHASIS_SHIFT]);
383
384 if (this_v > v)
385 v = this_v;
386 if (this_p > p)
387 p = this_p;
388 }
389
390 if (v >= DP_VOLTAGE_MAX)
391 v |= DP_TRAIN_MAX_SWING_REACHED;
392
393 if (p >= DP_PRE_EMPHASIS_MAX)
394 p |= DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
395
396 DRM_DEBUG_KMS("using signal parameters: voltage %s pre_emph %s\n",
397 voltage_names[(v & DP_TRAIN_VOLTAGE_SWING_MASK) >> DP_TRAIN_VOLTAGE_SWING_SHIFT],
398 pre_emph_names[(p & DP_TRAIN_PRE_EMPHASIS_MASK) >> DP_TRAIN_PRE_EMPHASIS_SHIFT]);
399
400 for (lane = 0; lane < 4; lane++)
401 train_set[lane] = v | p;
402}
403
404/* convert bits per color to bits per pixel */
405/* get bpc from the EDID */
406static int convert_bpc_to_bpp(int bpc)
407{
408 if (bpc == 0)
409 return 24;
410 else
411 return bpc * 3;
412}
413
414/* get the max pix clock supported by the link rate and lane num */
415static int dp_get_max_dp_pix_clock(int link_rate,
416 int lane_num,
417 int bpp)
418{
419 return (link_rate * lane_num * 8) / bpp;
420}
421
422static int dp_get_max_link_rate(u8 dpcd[DP_DPCD_SIZE])
423{
424 switch (dpcd[DP_MAX_LINK_RATE]) {
425 case DP_LINK_BW_1_62:
426 default:
427 return 162000;
428 case DP_LINK_BW_2_7:
429 return 270000;
430 case DP_LINK_BW_5_4:
431 return 540000;
432 }
433}
434
435static u8 dp_get_max_lane_number(u8 dpcd[DP_DPCD_SIZE])
436{
437 return dpcd[DP_MAX_LANE_COUNT] & DP_MAX_LANE_COUNT_MASK;
438}
439
440static u8 dp_get_dp_link_rate_coded(int link_rate)
441{
442 switch (link_rate) {
443 case 162000:
444 default:
445 return DP_LINK_BW_1_62;
446 case 270000:
447 return DP_LINK_BW_2_7;
448 case 540000:
449 return DP_LINK_BW_5_4;
450 }
451}
452
453/***** radeon specific DP functions *****/
454
455/* First get the min lane# when low rate is used according to pixel clock
456 * (prefer low rate), second check max lane# supported by DP panel,
457 * if the max lane# < low rate lane# then use max lane# instead.
458 */
459static int radeon_dp_get_dp_lane_number(struct drm_connector *connector,
460 u8 dpcd[DP_DPCD_SIZE],
461 int pix_clock)
462{
463 int bpp = convert_bpc_to_bpp(connector->display_info.bpc);
464 int max_link_rate = dp_get_max_link_rate(dpcd);
465 int max_lane_num = dp_get_max_lane_number(dpcd);
466 int lane_num;
467 int max_dp_pix_clock;
468
469 for (lane_num = 1; lane_num < max_lane_num; lane_num <<= 1) {
470 max_dp_pix_clock = dp_get_max_dp_pix_clock(max_link_rate, lane_num, bpp);
471 if (pix_clock <= max_dp_pix_clock)
472 break;
473 }
474
475 return lane_num;
476}
477
478static int radeon_dp_get_dp_link_clock(struct drm_connector *connector,
479 u8 dpcd[DP_DPCD_SIZE],
480 int pix_clock)
481{
482 int bpp = convert_bpc_to_bpp(connector->display_info.bpc);
483 int lane_num, max_pix_clock;
484
485 if (radeon_connector_encoder_is_dp_bridge(connector))
486 return 270000;
487
488 lane_num = radeon_dp_get_dp_lane_number(connector, dpcd, pix_clock);
489 max_pix_clock = dp_get_max_dp_pix_clock(162000, lane_num, bpp);
490 if (pix_clock <= max_pix_clock)
491 return 162000;
492 max_pix_clock = dp_get_max_dp_pix_clock(270000, lane_num, bpp);
493 if (pix_clock <= max_pix_clock)
494 return 270000;
495 if (radeon_connector_is_dp12_capable(connector)) {
496 max_pix_clock = dp_get_max_dp_pix_clock(540000, lane_num, bpp);
497 if (pix_clock <= max_pix_clock)
498 return 540000;
499 }
500
501 return dp_get_max_link_rate(dpcd);
502}
503
504static u8 radeon_dp_encoder_service(struct radeon_device *rdev,
505 int action, int dp_clock,
506 u8 ucconfig, u8 lane_num)
507{
508 DP_ENCODER_SERVICE_PARAMETERS args;
509 int index = GetIndexIntoMasterTable(COMMAND, DPEncoderService);
510
511 memset(&args, 0, sizeof(args));
512 args.ucLinkClock = dp_clock / 10;
513 args.ucConfig = ucconfig;
514 args.ucAction = action;
515 args.ucLaneNum = lane_num;
516 args.ucStatus = 0;
517
518 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
519 return args.ucStatus;
520}
521
522u8 radeon_dp_getsinktype(struct radeon_connector *radeon_connector)
523{
524 struct radeon_connector_atom_dig *dig_connector = radeon_connector->con_priv;
525 struct drm_device *dev = radeon_connector->base.dev;
526 struct radeon_device *rdev = dev->dev_private;
527
528 return radeon_dp_encoder_service(rdev, ATOM_DP_ACTION_GET_SINK_TYPE, 0,
529 dig_connector->dp_i2c_bus->rec.i2c_id, 0);
530}
531
532bool radeon_dp_getdpcd(struct radeon_connector *radeon_connector)
533{
534 struct radeon_connector_atom_dig *dig_connector = radeon_connector->con_priv;
535 u8 msg[25];
536 int ret, i;
537
538 ret = radeon_dp_aux_native_read(radeon_connector, DP_DPCD_REV, msg, 8, 0);
539 if (ret > 0) {
540 memcpy(dig_connector->dpcd, msg, 8);
541 DRM_DEBUG_KMS("DPCD: ");
542 for (i = 0; i < 8; i++)
543 DRM_DEBUG_KMS("%02x ", msg[i]);
544 DRM_DEBUG_KMS("\n");
545 return true;
546 }
547 dig_connector->dpcd[0] = 0;
548 return false;
549}
550
551static void radeon_dp_set_panel_mode(struct drm_encoder *encoder,
552 struct drm_connector *connector)
553{
554 struct drm_device *dev = encoder->dev;
555 struct radeon_device *rdev = dev->dev_private;
Alex Deucher00dfb8d2011-10-31 08:54:41 -0400556 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
Alex Deucher224d94b2011-05-20 04:34:28 -0400557 int panel_mode = DP_PANEL_MODE_EXTERNAL_DP_MODE;
558
559 if (!ASIC_IS_DCE4(rdev))
560 return;
561
562 if (radeon_connector_encoder_is_dp_bridge(connector))
563 panel_mode = DP_PANEL_MODE_INTERNAL_DP1_MODE;
Alex Deucher00dfb8d2011-10-31 08:54:41 -0400564 else if (connector->connector_type == DRM_MODE_CONNECTOR_eDP) {
565 u8 tmp = radeon_read_dpcd_reg(radeon_connector, DP_EDP_CONFIGURATION_CAP);
566 if (tmp & 1)
567 panel_mode = DP_PANEL_MODE_INTERNAL_DP2_MODE;
568 }
Alex Deucher224d94b2011-05-20 04:34:28 -0400569
570 atombios_dig_encoder_setup(encoder,
571 ATOM_ENCODER_CMD_SETUP_PANEL_MODE,
572 panel_mode);
Alex Deucher00dfb8d2011-10-31 08:54:41 -0400573
574 if ((connector->connector_type == DRM_MODE_CONNECTOR_eDP) &&
575 (panel_mode == DP_PANEL_MODE_INTERNAL_DP2_MODE)) {
576 radeon_write_dpcd_reg(radeon_connector, DP_EDP_CONFIGURATION_SET, 1);
577 }
Alex Deucher224d94b2011-05-20 04:34:28 -0400578}
579
580void radeon_dp_set_link_config(struct drm_connector *connector,
581 struct drm_display_mode *mode)
582{
583 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
584 struct radeon_connector_atom_dig *dig_connector;
585
586 if (!radeon_connector->con_priv)
587 return;
588 dig_connector = radeon_connector->con_priv;
589
590 if ((dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_DISPLAYPORT) ||
591 (dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_eDP)) {
592 dig_connector->dp_clock =
593 radeon_dp_get_dp_link_clock(connector, dig_connector->dpcd, mode->clock);
594 dig_connector->dp_lane_count =
595 radeon_dp_get_dp_lane_number(connector, dig_connector->dpcd, mode->clock);
596 }
597}
598
599int radeon_dp_mode_valid_helper(struct drm_connector *connector,
600 struct drm_display_mode *mode)
601{
602 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
603 struct radeon_connector_atom_dig *dig_connector;
604 int dp_clock;
605
606 if (!radeon_connector->con_priv)
607 return MODE_CLOCK_HIGH;
608 dig_connector = radeon_connector->con_priv;
609
610 dp_clock =
611 radeon_dp_get_dp_link_clock(connector, dig_connector->dpcd, mode->clock);
612
613 if ((dp_clock == 540000) &&
614 (!radeon_connector_is_dp12_capable(connector)))
615 return MODE_CLOCK_HIGH;
616
617 return MODE_OK;
618}
619
620static bool radeon_dp_get_link_status(struct radeon_connector *radeon_connector,
621 u8 link_status[DP_LINK_STATUS_SIZE])
622{
623 int ret;
624 ret = radeon_dp_aux_native_read(radeon_connector, DP_LANE0_1_STATUS,
625 link_status, DP_LINK_STATUS_SIZE, 100);
626 if (ret <= 0) {
627 DRM_ERROR("displayport link status failed\n");
628 return false;
629 }
630
631 DRM_DEBUG_KMS("link status %02x %02x %02x %02x %02x %02x\n",
632 link_status[0], link_status[1], link_status[2],
633 link_status[3], link_status[4], link_status[5]);
634 return true;
635}
636
Alex Deucherd5811e82011-08-13 13:36:13 -0400637bool radeon_dp_needs_link_train(struct radeon_connector *radeon_connector)
638{
639 u8 link_status[DP_LINK_STATUS_SIZE];
640 struct radeon_connector_atom_dig *dig = radeon_connector->con_priv;
641
642 if (!radeon_dp_get_link_status(radeon_connector, link_status))
643 return false;
644 if (dp_channel_eq_ok(link_status, dig->dp_lane_count))
645 return false;
646 return true;
647}
648
Alex Deucher224d94b2011-05-20 04:34:28 -0400649struct radeon_dp_link_train_info {
650 struct radeon_device *rdev;
651 struct drm_encoder *encoder;
652 struct drm_connector *connector;
653 struct radeon_connector *radeon_connector;
654 int enc_id;
655 int dp_clock;
656 int dp_lane_count;
657 int rd_interval;
658 bool tp3_supported;
659 u8 dpcd[8];
660 u8 train_set[4];
661 u8 link_status[DP_LINK_STATUS_SIZE];
662 u8 tries;
Jerome Glisse5a96a892011-07-25 11:57:43 -0400663 bool use_dpencoder;
Alex Deucher224d94b2011-05-20 04:34:28 -0400664};
665
666static void radeon_dp_update_vs_emph(struct radeon_dp_link_train_info *dp_info)
667{
668 /* set the initial vs/emph on the source */
669 atombios_dig_transmitter_setup(dp_info->encoder,
670 ATOM_TRANSMITTER_ACTION_SETUP_VSEMPH,
671 0, dp_info->train_set[0]); /* sets all lanes at once */
672
673 /* set the vs/emph on the sink */
674 radeon_dp_aux_native_write(dp_info->radeon_connector, DP_TRAINING_LANE0_SET,
675 dp_info->train_set, dp_info->dp_lane_count, 0);
676}
677
678static void radeon_dp_set_tp(struct radeon_dp_link_train_info *dp_info, int tp)
679{
680 int rtp = 0;
681
682 /* set training pattern on the source */
Jerome Glisse5a96a892011-07-25 11:57:43 -0400683 if (ASIC_IS_DCE4(dp_info->rdev) || !dp_info->use_dpencoder) {
Alex Deucher224d94b2011-05-20 04:34:28 -0400684 switch (tp) {
685 case DP_TRAINING_PATTERN_1:
686 rtp = ATOM_ENCODER_CMD_DP_LINK_TRAINING_PATTERN1;
687 break;
688 case DP_TRAINING_PATTERN_2:
689 rtp = ATOM_ENCODER_CMD_DP_LINK_TRAINING_PATTERN2;
690 break;
691 case DP_TRAINING_PATTERN_3:
692 rtp = ATOM_ENCODER_CMD_DP_LINK_TRAINING_PATTERN3;
693 break;
694 }
695 atombios_dig_encoder_setup(dp_info->encoder, rtp, 0);
696 } else {
697 switch (tp) {
698 case DP_TRAINING_PATTERN_1:
699 rtp = 0;
700 break;
701 case DP_TRAINING_PATTERN_2:
702 rtp = 1;
703 break;
704 }
705 radeon_dp_encoder_service(dp_info->rdev, ATOM_DP_ACTION_TRAINING_PATTERN_SEL,
706 dp_info->dp_clock, dp_info->enc_id, rtp);
707 }
708
709 /* enable training pattern on the sink */
710 radeon_write_dpcd_reg(dp_info->radeon_connector, DP_TRAINING_PATTERN_SET, tp);
711}
712
713static int radeon_dp_link_train_init(struct radeon_dp_link_train_info *dp_info)
714{
715 u8 tmp;
716
717 /* power up the sink */
718 if (dp_info->dpcd[0] >= 0x11)
719 radeon_write_dpcd_reg(dp_info->radeon_connector,
720 DP_SET_POWER, DP_SET_POWER_D0);
721
722 /* possibly enable downspread on the sink */
723 if (dp_info->dpcd[3] & 0x1)
724 radeon_write_dpcd_reg(dp_info->radeon_connector,
725 DP_DOWNSPREAD_CTRL, DP_SPREAD_AMP_0_5);
726 else
727 radeon_write_dpcd_reg(dp_info->radeon_connector,
728 DP_DOWNSPREAD_CTRL, 0);
729
730 radeon_dp_set_panel_mode(dp_info->encoder, dp_info->connector);
731
732 /* set the lane count on the sink */
733 tmp = dp_info->dp_lane_count;
734 if (dp_info->dpcd[0] >= 0x11)
735 tmp |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
736 radeon_write_dpcd_reg(dp_info->radeon_connector, DP_LANE_COUNT_SET, tmp);
737
738 /* set the link rate on the sink */
739 tmp = dp_get_dp_link_rate_coded(dp_info->dp_clock);
740 radeon_write_dpcd_reg(dp_info->radeon_connector, DP_LINK_BW_SET, tmp);
741
742 /* start training on the source */
Jerome Glisse5a96a892011-07-25 11:57:43 -0400743 if (ASIC_IS_DCE4(dp_info->rdev) || !dp_info->use_dpencoder)
Alex Deucher224d94b2011-05-20 04:34:28 -0400744 atombios_dig_encoder_setup(dp_info->encoder,
745 ATOM_ENCODER_CMD_DP_LINK_TRAINING_START, 0);
746 else
747 radeon_dp_encoder_service(dp_info->rdev, ATOM_DP_ACTION_TRAINING_START,
748 dp_info->dp_clock, dp_info->enc_id, 0);
749
750 /* disable the training pattern on the sink */
751 radeon_write_dpcd_reg(dp_info->radeon_connector,
752 DP_TRAINING_PATTERN_SET,
753 DP_TRAINING_PATTERN_DISABLE);
754
755 return 0;
756}
757
758static int radeon_dp_link_train_finish(struct radeon_dp_link_train_info *dp_info)
759{
760 udelay(400);
761
762 /* disable the training pattern on the sink */
763 radeon_write_dpcd_reg(dp_info->radeon_connector,
764 DP_TRAINING_PATTERN_SET,
765 DP_TRAINING_PATTERN_DISABLE);
766
767 /* disable the training pattern on the source */
Jerome Glisse5a96a892011-07-25 11:57:43 -0400768 if (ASIC_IS_DCE4(dp_info->rdev) || !dp_info->use_dpencoder)
Alex Deucher224d94b2011-05-20 04:34:28 -0400769 atombios_dig_encoder_setup(dp_info->encoder,
770 ATOM_ENCODER_CMD_DP_LINK_TRAINING_COMPLETE, 0);
771 else
772 radeon_dp_encoder_service(dp_info->rdev, ATOM_DP_ACTION_TRAINING_COMPLETE,
773 dp_info->dp_clock, dp_info->enc_id, 0);
774
775 return 0;
776}
777
778static int radeon_dp_link_train_cr(struct radeon_dp_link_train_info *dp_info)
779{
780 bool clock_recovery;
781 u8 voltage;
782 int i;
783
784 radeon_dp_set_tp(dp_info, DP_TRAINING_PATTERN_1);
785 memset(dp_info->train_set, 0, 4);
786 radeon_dp_update_vs_emph(dp_info);
787
788 udelay(400);
789
790 /* clock recovery loop */
791 clock_recovery = false;
792 dp_info->tries = 0;
793 voltage = 0xff;
794 while (1) {
795 if (dp_info->rd_interval == 0)
796 udelay(100);
797 else
798 mdelay(dp_info->rd_interval * 4);
799
800 if (!radeon_dp_get_link_status(dp_info->radeon_connector, dp_info->link_status))
801 break;
802
803 if (dp_clock_recovery_ok(dp_info->link_status, dp_info->dp_lane_count)) {
804 clock_recovery = true;
805 break;
806 }
807
808 for (i = 0; i < dp_info->dp_lane_count; i++) {
809 if ((dp_info->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
810 break;
811 }
812 if (i == dp_info->dp_lane_count) {
813 DRM_ERROR("clock recovery reached max voltage\n");
814 break;
815 }
816
817 if ((dp_info->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
818 ++dp_info->tries;
819 if (dp_info->tries == 5) {
820 DRM_ERROR("clock recovery tried 5 times\n");
821 break;
822 }
823 } else
824 dp_info->tries = 0;
825
826 voltage = dp_info->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
827
828 /* Compute new train_set as requested by sink */
829 dp_get_adjust_train(dp_info->link_status, dp_info->dp_lane_count, dp_info->train_set);
830
831 radeon_dp_update_vs_emph(dp_info);
832 }
833 if (!clock_recovery) {
834 DRM_ERROR("clock recovery failed\n");
835 return -1;
836 } else {
837 DRM_DEBUG_KMS("clock recovery at voltage %d pre-emphasis %d\n",
838 dp_info->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK,
839 (dp_info->train_set[0] & DP_TRAIN_PRE_EMPHASIS_MASK) >>
840 DP_TRAIN_PRE_EMPHASIS_SHIFT);
841 return 0;
842 }
843}
844
845static int radeon_dp_link_train_ce(struct radeon_dp_link_train_info *dp_info)
846{
847 bool channel_eq;
848
849 if (dp_info->tp3_supported)
850 radeon_dp_set_tp(dp_info, DP_TRAINING_PATTERN_3);
851 else
852 radeon_dp_set_tp(dp_info, DP_TRAINING_PATTERN_2);
853
854 /* channel equalization loop */
855 dp_info->tries = 0;
856 channel_eq = false;
857 while (1) {
858 if (dp_info->rd_interval == 0)
859 udelay(400);
860 else
861 mdelay(dp_info->rd_interval * 4);
862
863 if (!radeon_dp_get_link_status(dp_info->radeon_connector, dp_info->link_status))
864 break;
865
866 if (dp_channel_eq_ok(dp_info->link_status, dp_info->dp_lane_count)) {
867 channel_eq = true;
868 break;
869 }
870
871 /* Try 5 times */
872 if (dp_info->tries > 5) {
873 DRM_ERROR("channel eq failed: 5 tries\n");
874 break;
875 }
876
877 /* Compute new train_set as requested by sink */
878 dp_get_adjust_train(dp_info->link_status, dp_info->dp_lane_count, dp_info->train_set);
879
880 radeon_dp_update_vs_emph(dp_info);
881 dp_info->tries++;
882 }
883
884 if (!channel_eq) {
885 DRM_ERROR("channel eq failed\n");
886 return -1;
887 } else {
888 DRM_DEBUG_KMS("channel eq at voltage %d pre-emphasis %d\n",
889 dp_info->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK,
890 (dp_info->train_set[0] & DP_TRAIN_PRE_EMPHASIS_MASK)
891 >> DP_TRAIN_PRE_EMPHASIS_SHIFT);
892 return 0;
893 }
894}
895
896void radeon_dp_link_train(struct drm_encoder *encoder,
897 struct drm_connector *connector)
898{
899 struct drm_device *dev = encoder->dev;
900 struct radeon_device *rdev = dev->dev_private;
901 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
902 struct radeon_encoder_atom_dig *dig;
903 struct radeon_connector *radeon_connector;
904 struct radeon_connector_atom_dig *dig_connector;
905 struct radeon_dp_link_train_info dp_info;
Jerome Glisse5a96a892011-07-25 11:57:43 -0400906 int index;
907 u8 tmp, frev, crev;
Alex Deucher224d94b2011-05-20 04:34:28 -0400908
909 if (!radeon_encoder->enc_priv)
910 return;
911 dig = radeon_encoder->enc_priv;
912
913 radeon_connector = to_radeon_connector(connector);
914 if (!radeon_connector->con_priv)
915 return;
916 dig_connector = radeon_connector->con_priv;
917
918 if ((dig_connector->dp_sink_type != CONNECTOR_OBJECT_ID_DISPLAYPORT) &&
919 (dig_connector->dp_sink_type != CONNECTOR_OBJECT_ID_eDP))
920 return;
921
Jerome Glisse5a96a892011-07-25 11:57:43 -0400922 /* DPEncoderService newer than 1.1 can't program properly the
923 * training pattern. When facing such version use the
924 * DIGXEncoderControl (X== 1 | 2)
925 */
926 dp_info.use_dpencoder = true;
927 index = GetIndexIntoMasterTable(COMMAND, DPEncoderService);
928 if (atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev)) {
929 if (crev > 1) {
930 dp_info.use_dpencoder = false;
931 }
932 }
933
Alex Deucher224d94b2011-05-20 04:34:28 -0400934 dp_info.enc_id = 0;
935 if (dig->dig_encoder)
936 dp_info.enc_id |= ATOM_DP_CONFIG_DIG2_ENCODER;
937 else
938 dp_info.enc_id |= ATOM_DP_CONFIG_DIG1_ENCODER;
939 if (dig->linkb)
940 dp_info.enc_id |= ATOM_DP_CONFIG_LINK_B;
941 else
942 dp_info.enc_id |= ATOM_DP_CONFIG_LINK_A;
943
944 dp_info.rd_interval = radeon_read_dpcd_reg(radeon_connector, DP_TRAINING_AUX_RD_INTERVAL);
945 tmp = radeon_read_dpcd_reg(radeon_connector, DP_MAX_LANE_COUNT);
946 if (ASIC_IS_DCE5(rdev) && (tmp & DP_TPS3_SUPPORTED))
947 dp_info.tp3_supported = true;
948 else
949 dp_info.tp3_supported = false;
950
951 memcpy(dp_info.dpcd, dig_connector->dpcd, 8);
952 dp_info.rdev = rdev;
953 dp_info.encoder = encoder;
954 dp_info.connector = connector;
955 dp_info.radeon_connector = radeon_connector;
956 dp_info.dp_lane_count = dig_connector->dp_lane_count;
957 dp_info.dp_clock = dig_connector->dp_clock;
958
959 if (radeon_dp_link_train_init(&dp_info))
960 goto done;
961 if (radeon_dp_link_train_cr(&dp_info))
962 goto done;
963 if (radeon_dp_link_train_ce(&dp_info))
964 goto done;
965done:
966 if (radeon_dp_link_train_finish(&dp_info))
967 return;
968}