blob: e554027849b7fc38969824aa82b85e4e6adbc920 [file] [log] [blame]
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001/*
Heikki Krogerusb8014792012-10-18 17:34:08 +03002 * Core driver for the Synopsys DesignWare DMA Controller
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07003 *
4 * Copyright (C) 2007-2008 Atmel Corporation
Viresh Kumaraecb7b62011-05-24 14:04:09 +05305 * Copyright (C) 2010-2011 ST Microelectronics
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07006 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10 */
Heikki Krogerusb8014792012-10-18 17:34:08 +030011
Viresh Kumar327e6972012-02-01 16:12:26 +053012#include <linux/bitops.h>
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070013#include <linux/clk.h>
14#include <linux/delay.h>
15#include <linux/dmaengine.h>
16#include <linux/dma-mapping.h>
17#include <linux/init.h>
18#include <linux/interrupt.h>
19#include <linux/io.h>
Viresh Kumard3f797d2012-04-20 20:15:34 +053020#include <linux/of.h>
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070021#include <linux/mm.h>
22#include <linux/module.h>
23#include <linux/platform_device.h>
24#include <linux/slab.h>
25
26#include "dw_dmac_regs.h"
Russell King - ARM Linuxd2ebfb32012-03-06 22:34:26 +000027#include "dmaengine.h"
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070028
29/*
30 * This supports the Synopsys "DesignWare AHB Central DMA Controller",
31 * (DW_ahb_dmac) which is used with various AMBA 2.0 systems (not all
32 * of which use ARM any more). See the "Databook" from Synopsys for
33 * information beyond what licensees probably provide.
34 *
35 * The driver has currently been tested only with the Atmel AT32AP7000,
36 * which does not support descriptor writeback.
37 */
38
Andy Shevchenkoa0982002012-09-21 15:05:48 +030039static inline unsigned int dwc_get_dms(struct dw_dma_slave *slave)
40{
41 return slave ? slave->dst_master : 0;
42}
43
44static inline unsigned int dwc_get_sms(struct dw_dma_slave *slave)
45{
46 return slave ? slave->src_master : 1;
47}
48
Viresh Kumar327e6972012-02-01 16:12:26 +053049#define DWC_DEFAULT_CTLLO(_chan) ({ \
50 struct dw_dma_slave *__slave = (_chan->private); \
51 struct dw_dma_chan *_dwc = to_dw_dma_chan(_chan); \
52 struct dma_slave_config *_sconfig = &_dwc->dma_sconfig; \
Andy Shevchenkoa0982002012-09-21 15:05:48 +030053 int _dms = dwc_get_dms(__slave); \
54 int _sms = dwc_get_sms(__slave); \
Viresh Kumar327e6972012-02-01 16:12:26 +053055 u8 _smsize = __slave ? _sconfig->src_maxburst : \
56 DW_DMA_MSIZE_16; \
57 u8 _dmsize = __slave ? _sconfig->dst_maxburst : \
58 DW_DMA_MSIZE_16; \
Jamie Ilesf301c062011-01-21 14:11:53 +000059 \
Viresh Kumar327e6972012-02-01 16:12:26 +053060 (DWC_CTLL_DST_MSIZE(_dmsize) \
61 | DWC_CTLL_SRC_MSIZE(_smsize) \
Jamie Ilesf301c062011-01-21 14:11:53 +000062 | DWC_CTLL_LLP_D_EN \
63 | DWC_CTLL_LLP_S_EN \
Viresh Kumar327e6972012-02-01 16:12:26 +053064 | DWC_CTLL_DMS(_dms) \
65 | DWC_CTLL_SMS(_sms)); \
Jamie Ilesf301c062011-01-21 14:11:53 +000066 })
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070067
68/*
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070069 * Number of descriptors to allocate for each channel. This should be
70 * made configurable somehow; preferably, the clients (at least the
71 * ones using slave transfers) should be able to give us a hint.
72 */
73#define NR_DESCS_PER_CHANNEL 64
74
75/*----------------------------------------------------------------------*/
76
77/*
78 * Because we're not relying on writeback from the controller (it may not
79 * even be configured into the core!) we don't need to use dma_pool. These
80 * descriptors -- and associated data -- are cacheable. We do need to make
81 * sure their dcache entries are written back before handing them off to
82 * the controller, though.
83 */
84
Dan Williams41d5e592009-01-06 11:38:21 -070085static struct device *chan2dev(struct dma_chan *chan)
86{
87 return &chan->dev->device;
88}
89static struct device *chan2parent(struct dma_chan *chan)
90{
91 return chan->dev->device.parent;
92}
93
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070094static struct dw_desc *dwc_first_active(struct dw_dma_chan *dwc)
95{
Andy Shevchenkoe63a47a32012-10-18 17:34:12 +030096 return to_dw_desc(dwc->active_list.next);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070097}
98
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070099static struct dw_desc *dwc_desc_get(struct dw_dma_chan *dwc)
100{
101 struct dw_desc *desc, *_desc;
102 struct dw_desc *ret = NULL;
103 unsigned int i = 0;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530104 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700105
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530106 spin_lock_irqsave(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700107 list_for_each_entry_safe(desc, _desc, &dwc->free_list, desc_node) {
Andy Shevchenko2ab37272012-06-19 13:34:04 +0300108 i++;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700109 if (async_tx_test_ack(&desc->txd)) {
110 list_del(&desc->desc_node);
111 ret = desc;
112 break;
113 }
Dan Williams41d5e592009-01-06 11:38:21 -0700114 dev_dbg(chan2dev(&dwc->chan), "desc %p not ACKed\n", desc);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700115 }
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530116 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700117
Dan Williams41d5e592009-01-06 11:38:21 -0700118 dev_vdbg(chan2dev(&dwc->chan), "scanned %u descriptors on freelist\n", i);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700119
120 return ret;
121}
122
123static void dwc_sync_desc_for_cpu(struct dw_dma_chan *dwc, struct dw_desc *desc)
124{
125 struct dw_desc *child;
126
Dan Williamse0bd0f82009-09-08 17:53:02 -0700127 list_for_each_entry(child, &desc->tx_list, desc_node)
Dan Williams41d5e592009-01-06 11:38:21 -0700128 dma_sync_single_for_cpu(chan2parent(&dwc->chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700129 child->txd.phys, sizeof(child->lli),
130 DMA_TO_DEVICE);
Dan Williams41d5e592009-01-06 11:38:21 -0700131 dma_sync_single_for_cpu(chan2parent(&dwc->chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700132 desc->txd.phys, sizeof(desc->lli),
133 DMA_TO_DEVICE);
134}
135
136/*
137 * Move a descriptor, including any children, to the free list.
138 * `desc' must not be on any lists.
139 */
140static void dwc_desc_put(struct dw_dma_chan *dwc, struct dw_desc *desc)
141{
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530142 unsigned long flags;
143
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700144 if (desc) {
145 struct dw_desc *child;
146
147 dwc_sync_desc_for_cpu(dwc, desc);
148
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530149 spin_lock_irqsave(&dwc->lock, flags);
Dan Williamse0bd0f82009-09-08 17:53:02 -0700150 list_for_each_entry(child, &desc->tx_list, desc_node)
Dan Williams41d5e592009-01-06 11:38:21 -0700151 dev_vdbg(chan2dev(&dwc->chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700152 "moving child desc %p to freelist\n",
153 child);
Dan Williamse0bd0f82009-09-08 17:53:02 -0700154 list_splice_init(&desc->tx_list, &dwc->free_list);
Dan Williams41d5e592009-01-06 11:38:21 -0700155 dev_vdbg(chan2dev(&dwc->chan), "moving desc %p to freelist\n", desc);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700156 list_add(&desc->desc_node, &dwc->free_list);
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530157 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700158 }
159}
160
Viresh Kumar61e183f2011-11-17 16:01:29 +0530161static void dwc_initialize(struct dw_dma_chan *dwc)
162{
163 struct dw_dma *dw = to_dw_dma(dwc->chan.device);
164 struct dw_dma_slave *dws = dwc->chan.private;
165 u32 cfghi = DWC_CFGH_FIFO_MODE;
166 u32 cfglo = DWC_CFGL_CH_PRIOR(dwc->priority);
167
168 if (dwc->initialized == true)
169 return;
170
171 if (dws) {
172 /*
173 * We need controller-specific data to set up slave
174 * transfers.
175 */
176 BUG_ON(!dws->dma_dev || dws->dma_dev != dw->dma.dev);
177
178 cfghi = dws->cfg_hi;
179 cfglo |= dws->cfg_lo & ~DWC_CFGL_CH_PRIOR_MASK;
Andy Shevchenko8fccc5b2012-09-03 13:46:19 +0300180 } else {
181 if (dwc->dma_sconfig.direction == DMA_MEM_TO_DEV)
182 cfghi = DWC_CFGH_DST_PER(dwc->dma_sconfig.slave_id);
183 else if (dwc->dma_sconfig.direction == DMA_DEV_TO_MEM)
184 cfghi = DWC_CFGH_SRC_PER(dwc->dma_sconfig.slave_id);
Viresh Kumar61e183f2011-11-17 16:01:29 +0530185 }
186
187 channel_writel(dwc, CFG_LO, cfglo);
188 channel_writel(dwc, CFG_HI, cfghi);
189
190 /* Enable interrupts */
191 channel_set_bit(dw, MASK.XFER, dwc->mask);
Viresh Kumar61e183f2011-11-17 16:01:29 +0530192 channel_set_bit(dw, MASK.ERROR, dwc->mask);
193
194 dwc->initialized = true;
195}
196
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700197/*----------------------------------------------------------------------*/
198
Andy Shevchenko4c2d56c2012-06-19 13:34:08 +0300199static inline unsigned int dwc_fast_fls(unsigned long long v)
200{
201 /*
202 * We can be a lot more clever here, but this should take care
203 * of the most common optimization.
204 */
205 if (!(v & 7))
206 return 3;
207 else if (!(v & 3))
208 return 2;
209 else if (!(v & 1))
210 return 1;
211 return 0;
212}
213
Andy Shevchenkof52b36d2012-09-21 15:05:44 +0300214static inline void dwc_dump_chan_regs(struct dw_dma_chan *dwc)
Andy Shevchenko1d455432012-06-19 13:34:03 +0300215{
216 dev_err(chan2dev(&dwc->chan),
217 " SAR: 0x%x DAR: 0x%x LLP: 0x%x CTL: 0x%x:%08x\n",
218 channel_readl(dwc, SAR),
219 channel_readl(dwc, DAR),
220 channel_readl(dwc, LLP),
221 channel_readl(dwc, CTL_HI),
222 channel_readl(dwc, CTL_LO));
223}
224
Andy Shevchenko3f9362072012-06-19 13:46:32 +0300225static inline void dwc_chan_disable(struct dw_dma *dw, struct dw_dma_chan *dwc)
226{
227 channel_clear_bit(dw, CH_EN, dwc->mask);
228 while (dma_readl(dw, CH_EN) & dwc->mask)
229 cpu_relax();
230}
231
Andy Shevchenko1d455432012-06-19 13:34:03 +0300232/*----------------------------------------------------------------------*/
233
Andy Shevchenkofed25742012-09-21 15:05:49 +0300234/* Perform single block transfer */
235static inline void dwc_do_single_block(struct dw_dma_chan *dwc,
236 struct dw_desc *desc)
237{
238 struct dw_dma *dw = to_dw_dma(dwc->chan.device);
239 u32 ctllo;
240
241 /* Software emulation of LLP mode relies on interrupts to continue
242 * multi block transfer. */
243 ctllo = desc->lli.ctllo | DWC_CTLL_INT_EN;
244
245 channel_writel(dwc, SAR, desc->lli.sar);
246 channel_writel(dwc, DAR, desc->lli.dar);
247 channel_writel(dwc, CTL_LO, ctllo);
248 channel_writel(dwc, CTL_HI, desc->lli.ctlhi);
249 channel_set_bit(dw, CH_EN, dwc->mask);
Andy Shevchenkof5c6a7d2013-01-09 10:17:13 +0200250
251 /* Move pointer to next descriptor */
252 dwc->tx_node_active = dwc->tx_node_active->next;
Andy Shevchenkofed25742012-09-21 15:05:49 +0300253}
254
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700255/* Called with dwc->lock held and bh disabled */
256static void dwc_dostart(struct dw_dma_chan *dwc, struct dw_desc *first)
257{
258 struct dw_dma *dw = to_dw_dma(dwc->chan.device);
Andy Shevchenkofed25742012-09-21 15:05:49 +0300259 unsigned long was_soft_llp;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700260
261 /* ASSERT: channel is idle */
262 if (dma_readl(dw, CH_EN) & dwc->mask) {
Dan Williams41d5e592009-01-06 11:38:21 -0700263 dev_err(chan2dev(&dwc->chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700264 "BUG: Attempted to start non-idle channel\n");
Andy Shevchenko1d455432012-06-19 13:34:03 +0300265 dwc_dump_chan_regs(dwc);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700266
267 /* The tasklet will hopefully advance the queue... */
268 return;
269 }
270
Andy Shevchenkofed25742012-09-21 15:05:49 +0300271 if (dwc->nollp) {
272 was_soft_llp = test_and_set_bit(DW_DMA_IS_SOFT_LLP,
273 &dwc->flags);
274 if (was_soft_llp) {
275 dev_err(chan2dev(&dwc->chan),
276 "BUG: Attempted to start new LLP transfer "
277 "inside ongoing one\n");
278 return;
279 }
280
281 dwc_initialize(dwc);
282
283 dwc->tx_list = &first->tx_list;
Andy Shevchenkof5c6a7d2013-01-09 10:17:13 +0200284 dwc->tx_node_active = &first->tx_list;
Andy Shevchenkofed25742012-09-21 15:05:49 +0300285
286 dwc_do_single_block(dwc, first);
287
288 return;
289 }
290
Viresh Kumar61e183f2011-11-17 16:01:29 +0530291 dwc_initialize(dwc);
292
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700293 channel_writel(dwc, LLP, first->txd.phys);
294 channel_writel(dwc, CTL_LO,
295 DWC_CTLL_LLP_D_EN | DWC_CTLL_LLP_S_EN);
296 channel_writel(dwc, CTL_HI, 0);
297 channel_set_bit(dw, CH_EN, dwc->mask);
298}
299
300/*----------------------------------------------------------------------*/
301
302static void
Viresh Kumar5fedefb2011-04-15 16:03:35 +0530303dwc_descriptor_complete(struct dw_dma_chan *dwc, struct dw_desc *desc,
304 bool callback_required)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700305{
Viresh Kumar5fedefb2011-04-15 16:03:35 +0530306 dma_async_tx_callback callback = NULL;
307 void *param = NULL;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700308 struct dma_async_tx_descriptor *txd = &desc->txd;
Viresh Kumare5180762011-03-03 15:47:20 +0530309 struct dw_desc *child;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530310 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700311
Dan Williams41d5e592009-01-06 11:38:21 -0700312 dev_vdbg(chan2dev(&dwc->chan), "descriptor %u complete\n", txd->cookie);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700313
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530314 spin_lock_irqsave(&dwc->lock, flags);
Russell King - ARM Linuxf7fbce02012-03-06 22:35:07 +0000315 dma_cookie_complete(txd);
Viresh Kumar5fedefb2011-04-15 16:03:35 +0530316 if (callback_required) {
317 callback = txd->callback;
318 param = txd->callback_param;
319 }
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700320
321 dwc_sync_desc_for_cpu(dwc, desc);
Viresh Kumare5180762011-03-03 15:47:20 +0530322
323 /* async_tx_ack */
324 list_for_each_entry(child, &desc->tx_list, desc_node)
325 async_tx_ack(&child->txd);
326 async_tx_ack(&desc->txd);
327
Dan Williamse0bd0f82009-09-08 17:53:02 -0700328 list_splice_init(&desc->tx_list, &dwc->free_list);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700329 list_move(&desc->desc_node, &dwc->free_list);
330
Atsushi Nemoto657a77fa2009-09-08 17:53:05 -0700331 if (!dwc->chan.private) {
332 struct device *parent = chan2parent(&dwc->chan);
333 if (!(txd->flags & DMA_COMPL_SKIP_DEST_UNMAP)) {
334 if (txd->flags & DMA_COMPL_DEST_UNMAP_SINGLE)
335 dma_unmap_single(parent, desc->lli.dar,
336 desc->len, DMA_FROM_DEVICE);
337 else
338 dma_unmap_page(parent, desc->lli.dar,
339 desc->len, DMA_FROM_DEVICE);
340 }
341 if (!(txd->flags & DMA_COMPL_SKIP_SRC_UNMAP)) {
342 if (txd->flags & DMA_COMPL_SRC_UNMAP_SINGLE)
343 dma_unmap_single(parent, desc->lli.sar,
344 desc->len, DMA_TO_DEVICE);
345 else
346 dma_unmap_page(parent, desc->lli.sar,
347 desc->len, DMA_TO_DEVICE);
348 }
349 }
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700350
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530351 spin_unlock_irqrestore(&dwc->lock, flags);
352
Andy Shevchenko21e93c12013-01-09 10:17:12 +0200353 if (callback)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700354 callback(param);
355}
356
357static void dwc_complete_all(struct dw_dma *dw, struct dw_dma_chan *dwc)
358{
359 struct dw_desc *desc, *_desc;
360 LIST_HEAD(list);
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530361 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700362
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530363 spin_lock_irqsave(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700364 if (dma_readl(dw, CH_EN) & dwc->mask) {
Dan Williams41d5e592009-01-06 11:38:21 -0700365 dev_err(chan2dev(&dwc->chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700366 "BUG: XFER bit set, but channel not idle!\n");
367
368 /* Try to continue after resetting the channel... */
Andy Shevchenko3f9362072012-06-19 13:46:32 +0300369 dwc_chan_disable(dw, dwc);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700370 }
371
372 /*
373 * Submit queued descriptors ASAP, i.e. before we go through
374 * the completed ones.
375 */
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700376 list_splice_init(&dwc->active_list, &list);
Viresh Kumarf336e422011-03-03 15:47:16 +0530377 if (!list_empty(&dwc->queue)) {
378 list_move(dwc->queue.next, &dwc->active_list);
379 dwc_dostart(dwc, dwc_first_active(dwc));
380 }
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700381
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530382 spin_unlock_irqrestore(&dwc->lock, flags);
383
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700384 list_for_each_entry_safe(desc, _desc, &list, desc_node)
Viresh Kumar5fedefb2011-04-15 16:03:35 +0530385 dwc_descriptor_complete(dwc, desc, true);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700386}
387
388static void dwc_scan_descriptors(struct dw_dma *dw, struct dw_dma_chan *dwc)
389{
390 dma_addr_t llp;
391 struct dw_desc *desc, *_desc;
392 struct dw_desc *child;
393 u32 status_xfer;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530394 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700395
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530396 spin_lock_irqsave(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700397 llp = channel_readl(dwc, LLP);
398 status_xfer = dma_readl(dw, RAW.XFER);
399
400 if (status_xfer & dwc->mask) {
401 /* Everything we've submitted is done */
402 dma_writel(dw, CLEAR.XFER, dwc->mask);
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530403 spin_unlock_irqrestore(&dwc->lock, flags);
404
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700405 dwc_complete_all(dw, dwc);
406 return;
407 }
408
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530409 if (list_empty(&dwc->active_list)) {
410 spin_unlock_irqrestore(&dwc->lock, flags);
Jamie Iles087809f2011-01-21 14:11:52 +0000411 return;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530412 }
Jamie Iles087809f2011-01-21 14:11:52 +0000413
Andy Shevchenko2e4c3642012-06-19 13:34:05 +0300414 dev_vdbg(chan2dev(&dwc->chan), "%s: llp=0x%llx\n", __func__,
Andy Shevchenko2f45d612012-06-19 13:34:02 +0300415 (unsigned long long)llp);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700416
417 list_for_each_entry_safe(desc, _desc, &dwc->active_list, desc_node) {
Viresh Kumar84adccf2011-03-24 11:32:15 +0530418 /* check first descriptors addr */
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530419 if (desc->txd.phys == llp) {
420 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700421 return;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530422 }
Viresh Kumar84adccf2011-03-24 11:32:15 +0530423
424 /* check first descriptors llp */
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530425 if (desc->lli.llp == llp) {
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700426 /* This one is currently in progress */
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530427 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700428 return;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530429 }
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700430
Dan Williamse0bd0f82009-09-08 17:53:02 -0700431 list_for_each_entry(child, &desc->tx_list, desc_node)
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530432 if (child->lli.llp == llp) {
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700433 /* Currently in progress */
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530434 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700435 return;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530436 }
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700437
438 /*
439 * No descriptors so far seem to be in progress, i.e.
440 * this one must be done.
441 */
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530442 spin_unlock_irqrestore(&dwc->lock, flags);
Viresh Kumar5fedefb2011-04-15 16:03:35 +0530443 dwc_descriptor_complete(dwc, desc, true);
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530444 spin_lock_irqsave(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700445 }
446
Dan Williams41d5e592009-01-06 11:38:21 -0700447 dev_err(chan2dev(&dwc->chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700448 "BUG: All descriptors done, but channel not idle!\n");
449
450 /* Try to continue after resetting the channel... */
Andy Shevchenko3f9362072012-06-19 13:46:32 +0300451 dwc_chan_disable(dw, dwc);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700452
453 if (!list_empty(&dwc->queue)) {
Viresh Kumarf336e422011-03-03 15:47:16 +0530454 list_move(dwc->queue.next, &dwc->active_list);
455 dwc_dostart(dwc, dwc_first_active(dwc));
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700456 }
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530457 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700458}
459
Andy Shevchenko93aad1b2012-07-13 11:09:32 +0300460static inline void dwc_dump_lli(struct dw_dma_chan *dwc, struct dw_lli *lli)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700461{
Andy Shevchenko21d43f42012-10-18 17:34:09 +0300462 dev_crit(chan2dev(&dwc->chan), " desc: s0x%x d0x%x l0x%x c0x%x:%x\n",
463 lli->sar, lli->dar, lli->llp, lli->ctlhi, lli->ctllo);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700464}
465
466static void dwc_handle_error(struct dw_dma *dw, struct dw_dma_chan *dwc)
467{
468 struct dw_desc *bad_desc;
469 struct dw_desc *child;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530470 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700471
472 dwc_scan_descriptors(dw, dwc);
473
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530474 spin_lock_irqsave(&dwc->lock, flags);
475
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700476 /*
477 * The descriptor currently at the head of the active list is
478 * borked. Since we don't have any way to report errors, we'll
479 * just have to scream loudly and try to carry on.
480 */
481 bad_desc = dwc_first_active(dwc);
482 list_del_init(&bad_desc->desc_node);
Viresh Kumarf336e422011-03-03 15:47:16 +0530483 list_move(dwc->queue.next, dwc->active_list.prev);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700484
485 /* Clear the error flag and try to restart the controller */
486 dma_writel(dw, CLEAR.ERROR, dwc->mask);
487 if (!list_empty(&dwc->active_list))
488 dwc_dostart(dwc, dwc_first_active(dwc));
489
490 /*
Andy Shevchenkoba84bd72012-10-18 17:34:11 +0300491 * WARN may seem harsh, but since this only happens
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700492 * when someone submits a bad physical address in a
493 * descriptor, we should consider ourselves lucky that the
494 * controller flagged an error instead of scribbling over
495 * random memory locations.
496 */
Andy Shevchenkoba84bd72012-10-18 17:34:11 +0300497 dev_WARN(chan2dev(&dwc->chan), "Bad descriptor submitted for DMA!\n"
498 " cookie: %d\n", bad_desc->txd.cookie);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700499 dwc_dump_lli(dwc, &bad_desc->lli);
Dan Williamse0bd0f82009-09-08 17:53:02 -0700500 list_for_each_entry(child, &bad_desc->tx_list, desc_node)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700501 dwc_dump_lli(dwc, &child->lli);
502
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530503 spin_unlock_irqrestore(&dwc->lock, flags);
504
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700505 /* Pretend the descriptor completed successfully */
Viresh Kumar5fedefb2011-04-15 16:03:35 +0530506 dwc_descriptor_complete(dwc, bad_desc, true);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700507}
508
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200509/* --------------------- Cyclic DMA API extensions -------------------- */
510
511inline dma_addr_t dw_dma_get_src_addr(struct dma_chan *chan)
512{
513 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
514 return channel_readl(dwc, SAR);
515}
516EXPORT_SYMBOL(dw_dma_get_src_addr);
517
518inline dma_addr_t dw_dma_get_dst_addr(struct dma_chan *chan)
519{
520 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
521 return channel_readl(dwc, DAR);
522}
523EXPORT_SYMBOL(dw_dma_get_dst_addr);
524
525/* called with dwc->lock held and all DMAC interrupts disabled */
526static void dwc_handle_cyclic(struct dw_dma *dw, struct dw_dma_chan *dwc,
Viresh Kumarff7b05f2012-02-01 16:12:23 +0530527 u32 status_err, u32 status_xfer)
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200528{
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530529 unsigned long flags;
530
Viresh Kumarff7b05f2012-02-01 16:12:23 +0530531 if (dwc->mask) {
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200532 void (*callback)(void *param);
533 void *callback_param;
534
535 dev_vdbg(chan2dev(&dwc->chan), "new cyclic period llp 0x%08x\n",
536 channel_readl(dwc, LLP));
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200537
538 callback = dwc->cdesc->period_callback;
539 callback_param = dwc->cdesc->period_callback_param;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530540
541 if (callback)
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200542 callback(callback_param);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200543 }
544
545 /*
546 * Error and transfer complete are highly unlikely, and will most
547 * likely be due to a configuration error by the user.
548 */
549 if (unlikely(status_err & dwc->mask) ||
550 unlikely(status_xfer & dwc->mask)) {
551 int i;
552
553 dev_err(chan2dev(&dwc->chan), "cyclic DMA unexpected %s "
554 "interrupt, stopping DMA transfer\n",
555 status_xfer ? "xfer" : "error");
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530556
557 spin_lock_irqsave(&dwc->lock, flags);
558
Andy Shevchenko1d455432012-06-19 13:34:03 +0300559 dwc_dump_chan_regs(dwc);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200560
Andy Shevchenko3f9362072012-06-19 13:46:32 +0300561 dwc_chan_disable(dw, dwc);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200562
563 /* make sure DMA does not restart by loading a new list */
564 channel_writel(dwc, LLP, 0);
565 channel_writel(dwc, CTL_LO, 0);
566 channel_writel(dwc, CTL_HI, 0);
567
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200568 dma_writel(dw, CLEAR.ERROR, dwc->mask);
569 dma_writel(dw, CLEAR.XFER, dwc->mask);
570
571 for (i = 0; i < dwc->cdesc->periods; i++)
572 dwc_dump_lli(dwc, &dwc->cdesc->desc[i]->lli);
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530573
574 spin_unlock_irqrestore(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200575 }
576}
577
578/* ------------------------------------------------------------------------- */
579
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700580static void dw_dma_tasklet(unsigned long data)
581{
582 struct dw_dma *dw = (struct dw_dma *)data;
583 struct dw_dma_chan *dwc;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700584 u32 status_xfer;
585 u32 status_err;
586 int i;
587
Haavard Skinnemoen7fe7b2f2008-10-03 15:23:46 -0700588 status_xfer = dma_readl(dw, RAW.XFER);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700589 status_err = dma_readl(dw, RAW.ERROR);
590
Andy Shevchenko2e4c3642012-06-19 13:34:05 +0300591 dev_vdbg(dw->dma.dev, "%s: status_err=%x\n", __func__, status_err);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700592
593 for (i = 0; i < dw->dma.chancnt; i++) {
594 dwc = &dw->chan[i];
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200595 if (test_bit(DW_DMA_IS_CYCLIC, &dwc->flags))
Viresh Kumarff7b05f2012-02-01 16:12:23 +0530596 dwc_handle_cyclic(dw, dwc, status_err, status_xfer);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200597 else if (status_err & (1 << i))
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700598 dwc_handle_error(dw, dwc);
Andy Shevchenkofed25742012-09-21 15:05:49 +0300599 else if (status_xfer & (1 << i)) {
600 unsigned long flags;
601
602 spin_lock_irqsave(&dwc->lock, flags);
603 if (test_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags)) {
604 if (dwc->tx_node_active != dwc->tx_list) {
605 struct dw_desc *desc =
Andy Shevchenkoe63a47a32012-10-18 17:34:12 +0300606 to_dw_desc(dwc->tx_node_active);
Andy Shevchenkofed25742012-09-21 15:05:49 +0300607
608 dma_writel(dw, CLEAR.XFER, dwc->mask);
609
Andy Shevchenkofed25742012-09-21 15:05:49 +0300610 dwc_do_single_block(dwc, desc);
611
612 spin_unlock_irqrestore(&dwc->lock, flags);
613 continue;
Andy Shevchenkofed25742012-09-21 15:05:49 +0300614 }
Andy Shevchenkof5c6a7d2013-01-09 10:17:13 +0200615 /* we are done here */
616 clear_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags);
Andy Shevchenkofed25742012-09-21 15:05:49 +0300617 }
618 spin_unlock_irqrestore(&dwc->lock, flags);
619
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700620 dwc_scan_descriptors(dw, dwc);
Andy Shevchenkofed25742012-09-21 15:05:49 +0300621 }
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700622 }
623
624 /*
Viresh Kumarff7b05f2012-02-01 16:12:23 +0530625 * Re-enable interrupts.
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700626 */
627 channel_set_bit(dw, MASK.XFER, dw->all_chan_mask);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700628 channel_set_bit(dw, MASK.ERROR, dw->all_chan_mask);
629}
630
631static irqreturn_t dw_dma_interrupt(int irq, void *dev_id)
632{
633 struct dw_dma *dw = dev_id;
634 u32 status;
635
Andy Shevchenko2e4c3642012-06-19 13:34:05 +0300636 dev_vdbg(dw->dma.dev, "%s: status=0x%x\n", __func__,
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700637 dma_readl(dw, STATUS_INT));
638
639 /*
640 * Just disable the interrupts. We'll turn them back on in the
641 * softirq handler.
642 */
643 channel_clear_bit(dw, MASK.XFER, dw->all_chan_mask);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700644 channel_clear_bit(dw, MASK.ERROR, dw->all_chan_mask);
645
646 status = dma_readl(dw, STATUS_INT);
647 if (status) {
648 dev_err(dw->dma.dev,
649 "BUG: Unexpected interrupts pending: 0x%x\n",
650 status);
651
652 /* Try to recover */
653 channel_clear_bit(dw, MASK.XFER, (1 << 8) - 1);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700654 channel_clear_bit(dw, MASK.SRC_TRAN, (1 << 8) - 1);
655 channel_clear_bit(dw, MASK.DST_TRAN, (1 << 8) - 1);
656 channel_clear_bit(dw, MASK.ERROR, (1 << 8) - 1);
657 }
658
659 tasklet_schedule(&dw->tasklet);
660
661 return IRQ_HANDLED;
662}
663
664/*----------------------------------------------------------------------*/
665
666static dma_cookie_t dwc_tx_submit(struct dma_async_tx_descriptor *tx)
667{
668 struct dw_desc *desc = txd_to_dw_desc(tx);
669 struct dw_dma_chan *dwc = to_dw_dma_chan(tx->chan);
670 dma_cookie_t cookie;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530671 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700672
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530673 spin_lock_irqsave(&dwc->lock, flags);
Russell King - ARM Linux884485e2012-03-06 22:34:46 +0000674 cookie = dma_cookie_assign(tx);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700675
676 /*
677 * REVISIT: We should attempt to chain as many descriptors as
678 * possible, perhaps even appending to those already submitted
679 * for DMA. But this is hard to do in a race-free manner.
680 */
681 if (list_empty(&dwc->active_list)) {
Andy Shevchenko2e4c3642012-06-19 13:34:05 +0300682 dev_vdbg(chan2dev(tx->chan), "%s: started %u\n", __func__,
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700683 desc->txd.cookie);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700684 list_add_tail(&desc->desc_node, &dwc->active_list);
Viresh Kumarf336e422011-03-03 15:47:16 +0530685 dwc_dostart(dwc, dwc_first_active(dwc));
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700686 } else {
Andy Shevchenko2e4c3642012-06-19 13:34:05 +0300687 dev_vdbg(chan2dev(tx->chan), "%s: queued %u\n", __func__,
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700688 desc->txd.cookie);
689
690 list_add_tail(&desc->desc_node, &dwc->queue);
691 }
692
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530693 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700694
695 return cookie;
696}
697
698static struct dma_async_tx_descriptor *
699dwc_prep_dma_memcpy(struct dma_chan *chan, dma_addr_t dest, dma_addr_t src,
700 size_t len, unsigned long flags)
701{
702 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
Andy Shevchenkoa0982002012-09-21 15:05:48 +0300703 struct dw_dma_slave *dws = chan->private;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700704 struct dw_desc *desc;
705 struct dw_desc *first;
706 struct dw_desc *prev;
707 size_t xfer_count;
708 size_t offset;
709 unsigned int src_width;
710 unsigned int dst_width;
Andy Shevchenko3d4f8602012-10-01 13:06:25 +0300711 unsigned int data_width;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700712 u32 ctllo;
713
Andy Shevchenko2f45d612012-06-19 13:34:02 +0300714 dev_vdbg(chan2dev(chan),
Andy Shevchenko2e4c3642012-06-19 13:34:05 +0300715 "%s: d0x%llx s0x%llx l0x%zx f0x%lx\n", __func__,
Andy Shevchenko2f45d612012-06-19 13:34:02 +0300716 (unsigned long long)dest, (unsigned long long)src,
717 len, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700718
719 if (unlikely(!len)) {
Andy Shevchenko2e4c3642012-06-19 13:34:05 +0300720 dev_dbg(chan2dev(chan), "%s: length is zero!\n", __func__);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700721 return NULL;
722 }
723
Andy Shevchenko3d4f8602012-10-01 13:06:25 +0300724 data_width = min_t(unsigned int, dwc->dw->data_width[dwc_get_sms(dws)],
725 dwc->dw->data_width[dwc_get_dms(dws)]);
Andy Shevchenkoa0982002012-09-21 15:05:48 +0300726
Andy Shevchenko3d4f8602012-10-01 13:06:25 +0300727 src_width = dst_width = min_t(unsigned int, data_width,
728 dwc_fast_fls(src | dest | len));
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700729
Viresh Kumar327e6972012-02-01 16:12:26 +0530730 ctllo = DWC_DEFAULT_CTLLO(chan)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700731 | DWC_CTLL_DST_WIDTH(dst_width)
732 | DWC_CTLL_SRC_WIDTH(src_width)
733 | DWC_CTLL_DST_INC
734 | DWC_CTLL_SRC_INC
735 | DWC_CTLL_FC_M2M;
736 prev = first = NULL;
737
738 for (offset = 0; offset < len; offset += xfer_count << src_width) {
739 xfer_count = min_t(size_t, (len - offset) >> src_width,
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +0300740 dwc->block_size);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700741
742 desc = dwc_desc_get(dwc);
743 if (!desc)
744 goto err_desc_get;
745
746 desc->lli.sar = src + offset;
747 desc->lli.dar = dest + offset;
748 desc->lli.ctllo = ctllo;
749 desc->lli.ctlhi = xfer_count;
750
751 if (!first) {
752 first = desc;
753 } else {
754 prev->lli.llp = desc->txd.phys;
Dan Williams41d5e592009-01-06 11:38:21 -0700755 dma_sync_single_for_device(chan2parent(chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700756 prev->txd.phys, sizeof(prev->lli),
757 DMA_TO_DEVICE);
758 list_add_tail(&desc->desc_node,
Dan Williamse0bd0f82009-09-08 17:53:02 -0700759 &first->tx_list);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700760 }
761 prev = desc;
762 }
763
764
765 if (flags & DMA_PREP_INTERRUPT)
766 /* Trigger interrupt after last block */
767 prev->lli.ctllo |= DWC_CTLL_INT_EN;
768
769 prev->lli.llp = 0;
Dan Williams41d5e592009-01-06 11:38:21 -0700770 dma_sync_single_for_device(chan2parent(chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700771 prev->txd.phys, sizeof(prev->lli),
772 DMA_TO_DEVICE);
773
774 first->txd.flags = flags;
775 first->len = len;
776
777 return &first->txd;
778
779err_desc_get:
780 dwc_desc_put(dwc, first);
781 return NULL;
782}
783
784static struct dma_async_tx_descriptor *
785dwc_prep_slave_sg(struct dma_chan *chan, struct scatterlist *sgl,
Vinod Kouldb8196d2011-10-13 22:34:23 +0530786 unsigned int sg_len, enum dma_transfer_direction direction,
Alexandre Bounine185ecb52012-03-08 15:35:13 -0500787 unsigned long flags, void *context)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700788{
789 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
Dan Williams287d8592009-02-18 14:48:26 -0800790 struct dw_dma_slave *dws = chan->private;
Viresh Kumar327e6972012-02-01 16:12:26 +0530791 struct dma_slave_config *sconfig = &dwc->dma_sconfig;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700792 struct dw_desc *prev;
793 struct dw_desc *first;
794 u32 ctllo;
795 dma_addr_t reg;
796 unsigned int reg_width;
797 unsigned int mem_width;
Andy Shevchenkoa0982002012-09-21 15:05:48 +0300798 unsigned int data_width;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700799 unsigned int i;
800 struct scatterlist *sg;
801 size_t total_len = 0;
802
Andy Shevchenko2e4c3642012-06-19 13:34:05 +0300803 dev_vdbg(chan2dev(chan), "%s\n", __func__);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700804
805 if (unlikely(!dws || !sg_len))
806 return NULL;
807
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700808 prev = first = NULL;
809
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700810 switch (direction) {
Vinod Kouldb8196d2011-10-13 22:34:23 +0530811 case DMA_MEM_TO_DEV:
Viresh Kumar327e6972012-02-01 16:12:26 +0530812 reg_width = __fls(sconfig->dst_addr_width);
813 reg = sconfig->dst_addr;
814 ctllo = (DWC_DEFAULT_CTLLO(chan)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700815 | DWC_CTLL_DST_WIDTH(reg_width)
816 | DWC_CTLL_DST_FIX
Viresh Kumar327e6972012-02-01 16:12:26 +0530817 | DWC_CTLL_SRC_INC);
818
819 ctllo |= sconfig->device_fc ? DWC_CTLL_FC(DW_DMA_FC_P_M2P) :
820 DWC_CTLL_FC(DW_DMA_FC_D_M2P);
821
Andy Shevchenkoa0982002012-09-21 15:05:48 +0300822 data_width = dwc->dw->data_width[dwc_get_sms(dws)];
823
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700824 for_each_sg(sgl, sg, sg_len, i) {
825 struct dw_desc *desc;
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530826 u32 len, dlen, mem;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700827
Lars-Peter Clausencbb796c2012-04-25 20:50:51 +0200828 mem = sg_dma_address(sg);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700829 len = sg_dma_len(sg);
Viresh Kumar6bc711f2012-02-01 16:12:25 +0530830
Andy Shevchenkoa0982002012-09-21 15:05:48 +0300831 mem_width = min_t(unsigned int,
832 data_width, dwc_fast_fls(mem | len));
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700833
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530834slave_sg_todev_fill_desc:
835 desc = dwc_desc_get(dwc);
836 if (!desc) {
837 dev_err(chan2dev(chan),
838 "not enough descriptors available\n");
839 goto err_desc_get;
840 }
841
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700842 desc->lli.sar = mem;
843 desc->lli.dar = reg;
844 desc->lli.ctllo = ctllo | DWC_CTLL_SRC_WIDTH(mem_width);
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +0300845 if ((len >> mem_width) > dwc->block_size) {
846 dlen = dwc->block_size << mem_width;
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530847 mem += dlen;
848 len -= dlen;
849 } else {
850 dlen = len;
851 len = 0;
852 }
853
854 desc->lli.ctlhi = dlen >> mem_width;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700855
856 if (!first) {
857 first = desc;
858 } else {
859 prev->lli.llp = desc->txd.phys;
Dan Williams41d5e592009-01-06 11:38:21 -0700860 dma_sync_single_for_device(chan2parent(chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700861 prev->txd.phys,
862 sizeof(prev->lli),
863 DMA_TO_DEVICE);
864 list_add_tail(&desc->desc_node,
Dan Williamse0bd0f82009-09-08 17:53:02 -0700865 &first->tx_list);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700866 }
867 prev = desc;
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530868 total_len += dlen;
869
870 if (len)
871 goto slave_sg_todev_fill_desc;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700872 }
873 break;
Vinod Kouldb8196d2011-10-13 22:34:23 +0530874 case DMA_DEV_TO_MEM:
Viresh Kumar327e6972012-02-01 16:12:26 +0530875 reg_width = __fls(sconfig->src_addr_width);
876 reg = sconfig->src_addr;
877 ctllo = (DWC_DEFAULT_CTLLO(chan)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700878 | DWC_CTLL_SRC_WIDTH(reg_width)
879 | DWC_CTLL_DST_INC
Viresh Kumar327e6972012-02-01 16:12:26 +0530880 | DWC_CTLL_SRC_FIX);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700881
Viresh Kumar327e6972012-02-01 16:12:26 +0530882 ctllo |= sconfig->device_fc ? DWC_CTLL_FC(DW_DMA_FC_P_P2M) :
883 DWC_CTLL_FC(DW_DMA_FC_D_P2M);
884
Andy Shevchenkoa0982002012-09-21 15:05:48 +0300885 data_width = dwc->dw->data_width[dwc_get_dms(dws)];
886
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700887 for_each_sg(sgl, sg, sg_len, i) {
888 struct dw_desc *desc;
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530889 u32 len, dlen, mem;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700890
Lars-Peter Clausencbb796c2012-04-25 20:50:51 +0200891 mem = sg_dma_address(sg);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700892 len = sg_dma_len(sg);
Viresh Kumar6bc711f2012-02-01 16:12:25 +0530893
Andy Shevchenkoa0982002012-09-21 15:05:48 +0300894 mem_width = min_t(unsigned int,
895 data_width, dwc_fast_fls(mem | len));
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700896
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530897slave_sg_fromdev_fill_desc:
898 desc = dwc_desc_get(dwc);
899 if (!desc) {
900 dev_err(chan2dev(chan),
901 "not enough descriptors available\n");
902 goto err_desc_get;
903 }
904
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700905 desc->lli.sar = reg;
906 desc->lli.dar = mem;
907 desc->lli.ctllo = ctllo | DWC_CTLL_DST_WIDTH(mem_width);
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +0300908 if ((len >> reg_width) > dwc->block_size) {
909 dlen = dwc->block_size << reg_width;
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530910 mem += dlen;
911 len -= dlen;
912 } else {
913 dlen = len;
914 len = 0;
915 }
916 desc->lli.ctlhi = dlen >> reg_width;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700917
918 if (!first) {
919 first = desc;
920 } else {
921 prev->lli.llp = desc->txd.phys;
Dan Williams41d5e592009-01-06 11:38:21 -0700922 dma_sync_single_for_device(chan2parent(chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700923 prev->txd.phys,
924 sizeof(prev->lli),
925 DMA_TO_DEVICE);
926 list_add_tail(&desc->desc_node,
Dan Williamse0bd0f82009-09-08 17:53:02 -0700927 &first->tx_list);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700928 }
929 prev = desc;
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530930 total_len += dlen;
931
932 if (len)
933 goto slave_sg_fromdev_fill_desc;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700934 }
935 break;
936 default:
937 return NULL;
938 }
939
940 if (flags & DMA_PREP_INTERRUPT)
941 /* Trigger interrupt after last block */
942 prev->lli.ctllo |= DWC_CTLL_INT_EN;
943
944 prev->lli.llp = 0;
Dan Williams41d5e592009-01-06 11:38:21 -0700945 dma_sync_single_for_device(chan2parent(chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700946 prev->txd.phys, sizeof(prev->lli),
947 DMA_TO_DEVICE);
948
949 first->len = total_len;
950
951 return &first->txd;
952
953err_desc_get:
954 dwc_desc_put(dwc, first);
955 return NULL;
956}
957
Viresh Kumar327e6972012-02-01 16:12:26 +0530958/*
959 * Fix sconfig's burst size according to dw_dmac. We need to convert them as:
960 * 1 -> 0, 4 -> 1, 8 -> 2, 16 -> 3.
961 *
962 * NOTE: burst size 2 is not supported by controller.
963 *
964 * This can be done by finding least significant bit set: n & (n - 1)
965 */
966static inline void convert_burst(u32 *maxburst)
967{
968 if (*maxburst > 1)
969 *maxburst = fls(*maxburst) - 2;
970 else
971 *maxburst = 0;
972}
973
974static int
975set_runtime_config(struct dma_chan *chan, struct dma_slave_config *sconfig)
976{
977 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
978
979 /* Check if it is chan is configured for slave transfers */
980 if (!chan->private)
981 return -EINVAL;
982
983 memcpy(&dwc->dma_sconfig, sconfig, sizeof(*sconfig));
984
985 convert_burst(&dwc->dma_sconfig.src_maxburst);
986 convert_burst(&dwc->dma_sconfig.dst_maxburst);
987
988 return 0;
989}
990
Andy Shevchenko21fe3c52013-01-09 10:17:14 +0200991static inline void dwc_chan_pause(struct dw_dma_chan *dwc)
992{
993 u32 cfglo = channel_readl(dwc, CFG_LO);
994
995 channel_writel(dwc, CFG_LO, cfglo | DWC_CFGL_CH_SUSP);
996 while (!(channel_readl(dwc, CFG_LO) & DWC_CFGL_FIFO_EMPTY))
997 cpu_relax();
998
999 dwc->paused = true;
1000}
1001
1002static inline void dwc_chan_resume(struct dw_dma_chan *dwc)
1003{
1004 u32 cfglo = channel_readl(dwc, CFG_LO);
1005
1006 channel_writel(dwc, CFG_LO, cfglo & ~DWC_CFGL_CH_SUSP);
1007
1008 dwc->paused = false;
1009}
1010
Linus Walleij05827632010-05-17 16:30:42 -07001011static int dwc_control(struct dma_chan *chan, enum dma_ctrl_cmd cmd,
1012 unsigned long arg)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001013{
1014 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
1015 struct dw_dma *dw = to_dw_dma(chan->device);
1016 struct dw_desc *desc, *_desc;
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301017 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001018 LIST_HEAD(list);
1019
Linus Walleija7c57cf2011-04-19 08:31:32 +08001020 if (cmd == DMA_PAUSE) {
1021 spin_lock_irqsave(&dwc->lock, flags);
1022
Andy Shevchenko21fe3c52013-01-09 10:17:14 +02001023 dwc_chan_pause(dwc);
Linus Walleija7c57cf2011-04-19 08:31:32 +08001024
Linus Walleija7c57cf2011-04-19 08:31:32 +08001025 spin_unlock_irqrestore(&dwc->lock, flags);
1026 } else if (cmd == DMA_RESUME) {
1027 if (!dwc->paused)
1028 return 0;
1029
1030 spin_lock_irqsave(&dwc->lock, flags);
1031
Andy Shevchenko21fe3c52013-01-09 10:17:14 +02001032 dwc_chan_resume(dwc);
Linus Walleija7c57cf2011-04-19 08:31:32 +08001033
1034 spin_unlock_irqrestore(&dwc->lock, flags);
1035 } else if (cmd == DMA_TERMINATE_ALL) {
1036 spin_lock_irqsave(&dwc->lock, flags);
1037
Andy Shevchenkofed25742012-09-21 15:05:49 +03001038 clear_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags);
1039
Andy Shevchenko3f9362072012-06-19 13:46:32 +03001040 dwc_chan_disable(dw, dwc);
Linus Walleija7c57cf2011-04-19 08:31:32 +08001041
1042 dwc->paused = false;
1043
1044 /* active_list entries will end up before queued entries */
1045 list_splice_init(&dwc->queue, &list);
1046 list_splice_init(&dwc->active_list, &list);
1047
1048 spin_unlock_irqrestore(&dwc->lock, flags);
1049
1050 /* Flush all pending and queued descriptors */
1051 list_for_each_entry_safe(desc, _desc, &list, desc_node)
1052 dwc_descriptor_complete(dwc, desc, false);
Viresh Kumar327e6972012-02-01 16:12:26 +05301053 } else if (cmd == DMA_SLAVE_CONFIG) {
1054 return set_runtime_config(chan, (struct dma_slave_config *)arg);
1055 } else {
Linus Walleijc3635c72010-03-26 16:44:01 -07001056 return -ENXIO;
Viresh Kumar327e6972012-02-01 16:12:26 +05301057 }
Linus Walleijc3635c72010-03-26 16:44:01 -07001058
Linus Walleijc3635c72010-03-26 16:44:01 -07001059 return 0;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001060}
1061
1062static enum dma_status
Linus Walleij07934482010-03-26 16:50:49 -07001063dwc_tx_status(struct dma_chan *chan,
1064 dma_cookie_t cookie,
1065 struct dma_tx_state *txstate)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001066{
1067 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
Russell King - ARM Linux96a2af42012-03-06 22:35:27 +00001068 enum dma_status ret;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001069
Russell King - ARM Linux96a2af42012-03-06 22:35:27 +00001070 ret = dma_cookie_status(chan, cookie, txstate);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001071 if (ret != DMA_SUCCESS) {
1072 dwc_scan_descriptors(to_dw_dma(chan->device), dwc);
1073
Russell King - ARM Linux96a2af42012-03-06 22:35:27 +00001074 ret = dma_cookie_status(chan, cookie, txstate);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001075 }
1076
Viresh Kumarabf53902011-04-15 16:03:35 +05301077 if (ret != DMA_SUCCESS)
Russell King - ARM Linux96a2af42012-03-06 22:35:27 +00001078 dma_set_residue(txstate, dwc_first_active(dwc)->len);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001079
Linus Walleija7c57cf2011-04-19 08:31:32 +08001080 if (dwc->paused)
1081 return DMA_PAUSED;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001082
1083 return ret;
1084}
1085
1086static void dwc_issue_pending(struct dma_chan *chan)
1087{
1088 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
1089
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001090 if (!list_empty(&dwc->queue))
1091 dwc_scan_descriptors(to_dw_dma(chan->device), dwc);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001092}
1093
Dan Williamsaa1e6f12009-01-06 11:38:17 -07001094static int dwc_alloc_chan_resources(struct dma_chan *chan)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001095{
1096 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
1097 struct dw_dma *dw = to_dw_dma(chan->device);
1098 struct dw_desc *desc;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001099 int i;
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301100 unsigned long flags;
Andy Shevchenkocbd65312013-01-09 10:17:11 +02001101 int ret;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001102
Andy Shevchenko2e4c3642012-06-19 13:34:05 +03001103 dev_vdbg(chan2dev(chan), "%s\n", __func__);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001104
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001105 /* ASSERT: channel is idle */
1106 if (dma_readl(dw, CH_EN) & dwc->mask) {
Dan Williams41d5e592009-01-06 11:38:21 -07001107 dev_dbg(chan2dev(chan), "DMA channel not idle?\n");
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001108 return -EIO;
1109 }
1110
Russell King - ARM Linuxd3ee98cdc2012-03-06 22:35:47 +00001111 dma_cookie_init(chan);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001112
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001113 /*
1114 * NOTE: some controllers may have additional features that we
1115 * need to initialize here, like "scatter-gather" (which
1116 * doesn't mean what you think it means), and status writeback.
1117 */
1118
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301119 spin_lock_irqsave(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001120 i = dwc->descs_allocated;
1121 while (dwc->descs_allocated < NR_DESCS_PER_CHANNEL) {
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301122 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001123
1124 desc = kzalloc(sizeof(struct dw_desc), GFP_KERNEL);
Andy Shevchenkocbd65312013-01-09 10:17:11 +02001125 if (!desc)
1126 goto err_desc_alloc;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001127
Dan Williamse0bd0f82009-09-08 17:53:02 -07001128 INIT_LIST_HEAD(&desc->tx_list);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001129 dma_async_tx_descriptor_init(&desc->txd, chan);
1130 desc->txd.tx_submit = dwc_tx_submit;
1131 desc->txd.flags = DMA_CTRL_ACK;
Dan Williams41d5e592009-01-06 11:38:21 -07001132 desc->txd.phys = dma_map_single(chan2parent(chan), &desc->lli,
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001133 sizeof(desc->lli), DMA_TO_DEVICE);
Andy Shevchenkocbd65312013-01-09 10:17:11 +02001134 ret = dma_mapping_error(chan2parent(chan), desc->txd.phys);
1135 if (ret)
1136 goto err_desc_alloc;
1137
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001138 dwc_desc_put(dwc, desc);
1139
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301140 spin_lock_irqsave(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001141 i = ++dwc->descs_allocated;
1142 }
1143
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301144 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001145
Andy Shevchenko2e4c3642012-06-19 13:34:05 +03001146 dev_dbg(chan2dev(chan), "%s: allocated %d descriptors\n", __func__, i);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001147
1148 return i;
Andy Shevchenkocbd65312013-01-09 10:17:11 +02001149
1150err_desc_alloc:
1151 kfree(desc);
1152
1153 dev_info(chan2dev(chan), "only allocated %d descriptors\n", i);
1154
1155 return i;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001156}
1157
1158static void dwc_free_chan_resources(struct dma_chan *chan)
1159{
1160 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
1161 struct dw_dma *dw = to_dw_dma(chan->device);
1162 struct dw_desc *desc, *_desc;
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301163 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001164 LIST_HEAD(list);
1165
Andy Shevchenko2e4c3642012-06-19 13:34:05 +03001166 dev_dbg(chan2dev(chan), "%s: descs allocated=%u\n", __func__,
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001167 dwc->descs_allocated);
1168
1169 /* ASSERT: channel is idle */
1170 BUG_ON(!list_empty(&dwc->active_list));
1171 BUG_ON(!list_empty(&dwc->queue));
1172 BUG_ON(dma_readl(to_dw_dma(chan->device), CH_EN) & dwc->mask);
1173
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301174 spin_lock_irqsave(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001175 list_splice_init(&dwc->free_list, &list);
1176 dwc->descs_allocated = 0;
Viresh Kumar61e183f2011-11-17 16:01:29 +05301177 dwc->initialized = false;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001178
1179 /* Disable interrupts */
1180 channel_clear_bit(dw, MASK.XFER, dwc->mask);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001181 channel_clear_bit(dw, MASK.ERROR, dwc->mask);
1182
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301183 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001184
1185 list_for_each_entry_safe(desc, _desc, &list, desc_node) {
Dan Williams41d5e592009-01-06 11:38:21 -07001186 dev_vdbg(chan2dev(chan), " freeing descriptor %p\n", desc);
1187 dma_unmap_single(chan2parent(chan), desc->txd.phys,
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001188 sizeof(desc->lli), DMA_TO_DEVICE);
1189 kfree(desc);
1190 }
1191
Andy Shevchenko2e4c3642012-06-19 13:34:05 +03001192 dev_vdbg(chan2dev(chan), "%s: done\n", __func__);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001193}
1194
Viresh Kumara9ddb572012-10-16 09:49:17 +05301195bool dw_dma_generic_filter(struct dma_chan *chan, void *param)
1196{
1197 struct dw_dma *dw = to_dw_dma(chan->device);
1198 static struct dw_dma *last_dw;
1199 static char *last_bus_id;
1200 int i = -1;
1201
1202 /*
1203 * dmaengine framework calls this routine for all channels of all dma
1204 * controller, until true is returned. If 'param' bus_id is not
1205 * registered with a dma controller (dw), then there is no need of
1206 * running below function for all channels of dw.
1207 *
1208 * This block of code does this by saving the parameters of last
1209 * failure. If dw and param are same, i.e. trying on same dw with
1210 * different channel, return false.
1211 */
1212 if ((last_dw == dw) && (last_bus_id == param))
1213 return false;
1214 /*
1215 * Return true:
1216 * - If dw_dma's platform data is not filled with slave info, then all
1217 * dma controllers are fine for transfer.
1218 * - Or if param is NULL
1219 */
1220 if (!dw->sd || !param)
1221 return true;
1222
1223 while (++i < dw->sd_count) {
1224 if (!strcmp(dw->sd[i].bus_id, param)) {
1225 chan->private = &dw->sd[i];
1226 last_dw = NULL;
1227 last_bus_id = NULL;
1228
1229 return true;
1230 }
1231 }
1232
1233 last_dw = dw;
1234 last_bus_id = param;
1235 return false;
1236}
1237EXPORT_SYMBOL(dw_dma_generic_filter);
1238
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001239/* --------------------- Cyclic DMA API extensions -------------------- */
1240
1241/**
1242 * dw_dma_cyclic_start - start the cyclic DMA transfer
1243 * @chan: the DMA channel to start
1244 *
1245 * Must be called with soft interrupts disabled. Returns zero on success or
1246 * -errno on failure.
1247 */
1248int dw_dma_cyclic_start(struct dma_chan *chan)
1249{
1250 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
1251 struct dw_dma *dw = to_dw_dma(dwc->chan.device);
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301252 unsigned long flags;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001253
1254 if (!test_bit(DW_DMA_IS_CYCLIC, &dwc->flags)) {
1255 dev_err(chan2dev(&dwc->chan), "missing prep for cyclic DMA\n");
1256 return -ENODEV;
1257 }
1258
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301259 spin_lock_irqsave(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001260
1261 /* assert channel is idle */
1262 if (dma_readl(dw, CH_EN) & dwc->mask) {
1263 dev_err(chan2dev(&dwc->chan),
1264 "BUG: Attempted to start non-idle channel\n");
Andy Shevchenko1d455432012-06-19 13:34:03 +03001265 dwc_dump_chan_regs(dwc);
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301266 spin_unlock_irqrestore(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001267 return -EBUSY;
1268 }
1269
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001270 dma_writel(dw, CLEAR.ERROR, dwc->mask);
1271 dma_writel(dw, CLEAR.XFER, dwc->mask);
1272
1273 /* setup DMAC channel registers */
1274 channel_writel(dwc, LLP, dwc->cdesc->desc[0]->txd.phys);
1275 channel_writel(dwc, CTL_LO, DWC_CTLL_LLP_D_EN | DWC_CTLL_LLP_S_EN);
1276 channel_writel(dwc, CTL_HI, 0);
1277
1278 channel_set_bit(dw, CH_EN, dwc->mask);
1279
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301280 spin_unlock_irqrestore(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001281
1282 return 0;
1283}
1284EXPORT_SYMBOL(dw_dma_cyclic_start);
1285
1286/**
1287 * dw_dma_cyclic_stop - stop the cyclic DMA transfer
1288 * @chan: the DMA channel to stop
1289 *
1290 * Must be called with soft interrupts disabled.
1291 */
1292void dw_dma_cyclic_stop(struct dma_chan *chan)
1293{
1294 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
1295 struct dw_dma *dw = to_dw_dma(dwc->chan.device);
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301296 unsigned long flags;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001297
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301298 spin_lock_irqsave(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001299
Andy Shevchenko3f9362072012-06-19 13:46:32 +03001300 dwc_chan_disable(dw, dwc);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001301
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301302 spin_unlock_irqrestore(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001303}
1304EXPORT_SYMBOL(dw_dma_cyclic_stop);
1305
1306/**
1307 * dw_dma_cyclic_prep - prepare the cyclic DMA transfer
1308 * @chan: the DMA channel to prepare
1309 * @buf_addr: physical DMA address where the buffer starts
1310 * @buf_len: total number of bytes for the entire buffer
1311 * @period_len: number of bytes for each period
1312 * @direction: transfer direction, to or from device
1313 *
1314 * Must be called before trying to start the transfer. Returns a valid struct
1315 * dw_cyclic_desc if successful or an ERR_PTR(-errno) if not successful.
1316 */
1317struct dw_cyclic_desc *dw_dma_cyclic_prep(struct dma_chan *chan,
1318 dma_addr_t buf_addr, size_t buf_len, size_t period_len,
Vinod Kouldb8196d2011-10-13 22:34:23 +05301319 enum dma_transfer_direction direction)
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001320{
1321 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
Viresh Kumar327e6972012-02-01 16:12:26 +05301322 struct dma_slave_config *sconfig = &dwc->dma_sconfig;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001323 struct dw_cyclic_desc *cdesc;
1324 struct dw_cyclic_desc *retval = NULL;
1325 struct dw_desc *desc;
1326 struct dw_desc *last = NULL;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001327 unsigned long was_cyclic;
1328 unsigned int reg_width;
1329 unsigned int periods;
1330 unsigned int i;
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301331 unsigned long flags;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001332
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301333 spin_lock_irqsave(&dwc->lock, flags);
Andy Shevchenkofed25742012-09-21 15:05:49 +03001334 if (dwc->nollp) {
1335 spin_unlock_irqrestore(&dwc->lock, flags);
1336 dev_dbg(chan2dev(&dwc->chan),
1337 "channel doesn't support LLP transfers\n");
1338 return ERR_PTR(-EINVAL);
1339 }
1340
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001341 if (!list_empty(&dwc->queue) || !list_empty(&dwc->active_list)) {
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301342 spin_unlock_irqrestore(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001343 dev_dbg(chan2dev(&dwc->chan),
1344 "queue and/or active list are not empty\n");
1345 return ERR_PTR(-EBUSY);
1346 }
1347
1348 was_cyclic = test_and_set_bit(DW_DMA_IS_CYCLIC, &dwc->flags);
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301349 spin_unlock_irqrestore(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001350 if (was_cyclic) {
1351 dev_dbg(chan2dev(&dwc->chan),
1352 "channel already prepared for cyclic DMA\n");
1353 return ERR_PTR(-EBUSY);
1354 }
1355
1356 retval = ERR_PTR(-EINVAL);
Viresh Kumar327e6972012-02-01 16:12:26 +05301357
Andy Shevchenkof44b92f2013-01-10 10:52:58 +02001358 if (unlikely(!is_slave_direction(direction)))
1359 goto out_err;
1360
Viresh Kumar327e6972012-02-01 16:12:26 +05301361 if (direction == DMA_MEM_TO_DEV)
1362 reg_width = __ffs(sconfig->dst_addr_width);
1363 else
1364 reg_width = __ffs(sconfig->src_addr_width);
1365
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001366 periods = buf_len / period_len;
1367
1368 /* Check for too big/unaligned periods and unaligned DMA buffer. */
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +03001369 if (period_len > (dwc->block_size << reg_width))
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001370 goto out_err;
1371 if (unlikely(period_len & ((1 << reg_width) - 1)))
1372 goto out_err;
1373 if (unlikely(buf_addr & ((1 << reg_width) - 1)))
1374 goto out_err;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001375
1376 retval = ERR_PTR(-ENOMEM);
1377
1378 if (periods > NR_DESCS_PER_CHANNEL)
1379 goto out_err;
1380
1381 cdesc = kzalloc(sizeof(struct dw_cyclic_desc), GFP_KERNEL);
1382 if (!cdesc)
1383 goto out_err;
1384
1385 cdesc->desc = kzalloc(sizeof(struct dw_desc *) * periods, GFP_KERNEL);
1386 if (!cdesc->desc)
1387 goto out_err_alloc;
1388
1389 for (i = 0; i < periods; i++) {
1390 desc = dwc_desc_get(dwc);
1391 if (!desc)
1392 goto out_err_desc_get;
1393
1394 switch (direction) {
Vinod Kouldb8196d2011-10-13 22:34:23 +05301395 case DMA_MEM_TO_DEV:
Viresh Kumar327e6972012-02-01 16:12:26 +05301396 desc->lli.dar = sconfig->dst_addr;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001397 desc->lli.sar = buf_addr + (period_len * i);
Viresh Kumar327e6972012-02-01 16:12:26 +05301398 desc->lli.ctllo = (DWC_DEFAULT_CTLLO(chan)
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001399 | DWC_CTLL_DST_WIDTH(reg_width)
1400 | DWC_CTLL_SRC_WIDTH(reg_width)
1401 | DWC_CTLL_DST_FIX
1402 | DWC_CTLL_SRC_INC
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001403 | DWC_CTLL_INT_EN);
Viresh Kumar327e6972012-02-01 16:12:26 +05301404
1405 desc->lli.ctllo |= sconfig->device_fc ?
1406 DWC_CTLL_FC(DW_DMA_FC_P_M2P) :
1407 DWC_CTLL_FC(DW_DMA_FC_D_M2P);
1408
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001409 break;
Vinod Kouldb8196d2011-10-13 22:34:23 +05301410 case DMA_DEV_TO_MEM:
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001411 desc->lli.dar = buf_addr + (period_len * i);
Viresh Kumar327e6972012-02-01 16:12:26 +05301412 desc->lli.sar = sconfig->src_addr;
1413 desc->lli.ctllo = (DWC_DEFAULT_CTLLO(chan)
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001414 | DWC_CTLL_SRC_WIDTH(reg_width)
1415 | DWC_CTLL_DST_WIDTH(reg_width)
1416 | DWC_CTLL_DST_INC
1417 | DWC_CTLL_SRC_FIX
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001418 | DWC_CTLL_INT_EN);
Viresh Kumar327e6972012-02-01 16:12:26 +05301419
1420 desc->lli.ctllo |= sconfig->device_fc ?
1421 DWC_CTLL_FC(DW_DMA_FC_P_P2M) :
1422 DWC_CTLL_FC(DW_DMA_FC_D_P2M);
1423
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001424 break;
1425 default:
1426 break;
1427 }
1428
1429 desc->lli.ctlhi = (period_len >> reg_width);
1430 cdesc->desc[i] = desc;
1431
1432 if (last) {
1433 last->lli.llp = desc->txd.phys;
1434 dma_sync_single_for_device(chan2parent(chan),
1435 last->txd.phys, sizeof(last->lli),
1436 DMA_TO_DEVICE);
1437 }
1438
1439 last = desc;
1440 }
1441
1442 /* lets make a cyclic list */
1443 last->lli.llp = cdesc->desc[0]->txd.phys;
1444 dma_sync_single_for_device(chan2parent(chan), last->txd.phys,
1445 sizeof(last->lli), DMA_TO_DEVICE);
1446
Andy Shevchenko2f45d612012-06-19 13:34:02 +03001447 dev_dbg(chan2dev(&dwc->chan), "cyclic prepared buf 0x%llx len %zu "
1448 "period %zu periods %d\n", (unsigned long long)buf_addr,
1449 buf_len, period_len, periods);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001450
1451 cdesc->periods = periods;
1452 dwc->cdesc = cdesc;
1453
1454 return cdesc;
1455
1456out_err_desc_get:
1457 while (i--)
1458 dwc_desc_put(dwc, cdesc->desc[i]);
1459out_err_alloc:
1460 kfree(cdesc);
1461out_err:
1462 clear_bit(DW_DMA_IS_CYCLIC, &dwc->flags);
1463 return (struct dw_cyclic_desc *)retval;
1464}
1465EXPORT_SYMBOL(dw_dma_cyclic_prep);
1466
1467/**
1468 * dw_dma_cyclic_free - free a prepared cyclic DMA transfer
1469 * @chan: the DMA channel to free
1470 */
1471void dw_dma_cyclic_free(struct dma_chan *chan)
1472{
1473 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
1474 struct dw_dma *dw = to_dw_dma(dwc->chan.device);
1475 struct dw_cyclic_desc *cdesc = dwc->cdesc;
1476 int i;
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301477 unsigned long flags;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001478
Andy Shevchenko2e4c3642012-06-19 13:34:05 +03001479 dev_dbg(chan2dev(&dwc->chan), "%s\n", __func__);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001480
1481 if (!cdesc)
1482 return;
1483
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301484 spin_lock_irqsave(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001485
Andy Shevchenko3f9362072012-06-19 13:46:32 +03001486 dwc_chan_disable(dw, dwc);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001487
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001488 dma_writel(dw, CLEAR.ERROR, dwc->mask);
1489 dma_writel(dw, CLEAR.XFER, dwc->mask);
1490
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301491 spin_unlock_irqrestore(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001492
1493 for (i = 0; i < cdesc->periods; i++)
1494 dwc_desc_put(dwc, cdesc->desc[i]);
1495
1496 kfree(cdesc->desc);
1497 kfree(cdesc);
1498
1499 clear_bit(DW_DMA_IS_CYCLIC, &dwc->flags);
1500}
1501EXPORT_SYMBOL(dw_dma_cyclic_free);
1502
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001503/*----------------------------------------------------------------------*/
1504
1505static void dw_dma_off(struct dw_dma *dw)
1506{
Viresh Kumar61e183f2011-11-17 16:01:29 +05301507 int i;
1508
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001509 dma_writel(dw, CFG, 0);
1510
1511 channel_clear_bit(dw, MASK.XFER, dw->all_chan_mask);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001512 channel_clear_bit(dw, MASK.SRC_TRAN, dw->all_chan_mask);
1513 channel_clear_bit(dw, MASK.DST_TRAN, dw->all_chan_mask);
1514 channel_clear_bit(dw, MASK.ERROR, dw->all_chan_mask);
1515
1516 while (dma_readl(dw, CFG) & DW_CFG_DMA_EN)
1517 cpu_relax();
Viresh Kumar61e183f2011-11-17 16:01:29 +05301518
1519 for (i = 0; i < dw->dma.chancnt; i++)
1520 dw->chan[i].initialized = false;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001521}
1522
Viresh Kumara9ddb572012-10-16 09:49:17 +05301523#ifdef CONFIG_OF
1524static struct dw_dma_platform_data *
1525dw_dma_parse_dt(struct platform_device *pdev)
1526{
1527 struct device_node *sn, *cn, *np = pdev->dev.of_node;
1528 struct dw_dma_platform_data *pdata;
1529 struct dw_dma_slave *sd;
1530 u32 tmp, arr[4];
1531
1532 if (!np) {
1533 dev_err(&pdev->dev, "Missing DT data\n");
1534 return NULL;
1535 }
1536
1537 pdata = devm_kzalloc(&pdev->dev, sizeof(*pdata), GFP_KERNEL);
1538 if (!pdata)
1539 return NULL;
1540
1541 if (of_property_read_u32(np, "nr_channels", &pdata->nr_channels))
1542 return NULL;
1543
1544 if (of_property_read_bool(np, "is_private"))
1545 pdata->is_private = true;
1546
1547 if (!of_property_read_u32(np, "chan_allocation_order", &tmp))
1548 pdata->chan_allocation_order = (unsigned char)tmp;
1549
1550 if (!of_property_read_u32(np, "chan_priority", &tmp))
1551 pdata->chan_priority = tmp;
1552
1553 if (!of_property_read_u32(np, "block_size", &tmp))
1554 pdata->block_size = tmp;
1555
1556 if (!of_property_read_u32(np, "nr_masters", &tmp)) {
1557 if (tmp > 4)
1558 return NULL;
1559
1560 pdata->nr_masters = tmp;
1561 }
1562
1563 if (!of_property_read_u32_array(np, "data_width", arr,
1564 pdata->nr_masters))
1565 for (tmp = 0; tmp < pdata->nr_masters; tmp++)
1566 pdata->data_width[tmp] = arr[tmp];
1567
1568 /* parse slave data */
1569 sn = of_find_node_by_name(np, "slave_info");
1570 if (!sn)
1571 return pdata;
1572
1573 /* calculate number of slaves */
1574 tmp = of_get_child_count(sn);
1575 if (!tmp)
1576 return NULL;
1577
1578 sd = devm_kzalloc(&pdev->dev, sizeof(*sd) * tmp, GFP_KERNEL);
1579 if (!sd)
1580 return NULL;
1581
1582 pdata->sd = sd;
1583 pdata->sd_count = tmp;
1584
1585 for_each_child_of_node(sn, cn) {
1586 sd->dma_dev = &pdev->dev;
1587 of_property_read_string(cn, "bus_id", &sd->bus_id);
1588 of_property_read_u32(cn, "cfg_hi", &sd->cfg_hi);
1589 of_property_read_u32(cn, "cfg_lo", &sd->cfg_lo);
1590 if (!of_property_read_u32(cn, "src_master", &tmp))
1591 sd->src_master = tmp;
1592
1593 if (!of_property_read_u32(cn, "dst_master", &tmp))
1594 sd->dst_master = tmp;
1595 sd++;
1596 }
1597
1598 return pdata;
1599}
1600#else
1601static inline struct dw_dma_platform_data *
1602dw_dma_parse_dt(struct platform_device *pdev)
1603{
1604 return NULL;
1605}
1606#endif
1607
Bill Pemberton463a1f82012-11-19 13:22:55 -05001608static int dw_probe(struct platform_device *pdev)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001609{
1610 struct dw_dma_platform_data *pdata;
1611 struct resource *io;
1612 struct dw_dma *dw;
1613 size_t size;
Andy Shevchenko482c67e2012-09-21 15:05:46 +03001614 void __iomem *regs;
1615 bool autocfg;
1616 unsigned int dw_params;
1617 unsigned int nr_channels;
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +03001618 unsigned int max_blk_size = 0;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001619 int irq;
1620 int err;
1621 int i;
1622
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001623 io = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1624 if (!io)
1625 return -EINVAL;
1626
1627 irq = platform_get_irq(pdev, 0);
1628 if (irq < 0)
1629 return irq;
1630
Andy Shevchenko482c67e2012-09-21 15:05:46 +03001631 regs = devm_request_and_ioremap(&pdev->dev, io);
1632 if (!regs)
1633 return -EBUSY;
1634
1635 dw_params = dma_read_byaddr(regs, DW_PARAMS);
1636 autocfg = dw_params >> DW_PARAMS_EN & 0x1;
1637
Andy Shevchenko123de542013-01-09 10:17:01 +02001638 pdata = dev_get_platdata(&pdev->dev);
1639 if (!pdata)
1640 pdata = dw_dma_parse_dt(pdev);
1641
1642 if (!pdata && autocfg) {
1643 pdata = devm_kzalloc(&pdev->dev, sizeof(*pdata), GFP_KERNEL);
1644 if (!pdata)
1645 return -ENOMEM;
1646
1647 /* Fill platform data with the default values */
1648 pdata->is_private = true;
1649 pdata->chan_allocation_order = CHAN_ALLOCATION_ASCENDING;
1650 pdata->chan_priority = CHAN_PRIORITY_ASCENDING;
1651 } else if (!pdata || pdata->nr_channels > DW_DMA_MAX_NR_CHANNELS)
1652 return -EINVAL;
1653
Andy Shevchenko482c67e2012-09-21 15:05:46 +03001654 if (autocfg)
1655 nr_channels = (dw_params >> DW_PARAMS_NR_CHAN & 0x7) + 1;
1656 else
1657 nr_channels = pdata->nr_channels;
1658
1659 size = sizeof(struct dw_dma) + nr_channels * sizeof(struct dw_dma_chan);
Andy Shevchenkodbde5c22012-07-24 11:00:55 +03001660 dw = devm_kzalloc(&pdev->dev, size, GFP_KERNEL);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001661 if (!dw)
1662 return -ENOMEM;
1663
Andy Shevchenkodbde5c22012-07-24 11:00:55 +03001664 dw->clk = devm_clk_get(&pdev->dev, "hclk");
1665 if (IS_ERR(dw->clk))
1666 return PTR_ERR(dw->clk);
Viresh Kumar30755282012-04-17 17:10:07 +05301667 clk_prepare_enable(dw->clk);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001668
Andy Shevchenko482c67e2012-09-21 15:05:46 +03001669 dw->regs = regs;
Viresh Kumara9ddb572012-10-16 09:49:17 +05301670 dw->sd = pdata->sd;
1671 dw->sd_count = pdata->sd_count;
Andy Shevchenko482c67e2012-09-21 15:05:46 +03001672
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +03001673 /* get hardware configuration parameters */
Andy Shevchenkoa0982002012-09-21 15:05:48 +03001674 if (autocfg) {
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +03001675 max_blk_size = dma_readl(dw, MAX_BLK_SIZE);
1676
Andy Shevchenkoa0982002012-09-21 15:05:48 +03001677 dw->nr_masters = (dw_params >> DW_PARAMS_NR_MASTER & 3) + 1;
1678 for (i = 0; i < dw->nr_masters; i++) {
1679 dw->data_width[i] =
1680 (dw_params >> DW_PARAMS_DATA_WIDTH(i) & 3) + 2;
1681 }
1682 } else {
1683 dw->nr_masters = pdata->nr_masters;
1684 memcpy(dw->data_width, pdata->data_width, 4);
1685 }
1686
Andy Shevchenko11f932e2012-06-19 13:34:06 +03001687 /* Calculate all channel mask before DMA setup */
Andy Shevchenko482c67e2012-09-21 15:05:46 +03001688 dw->all_chan_mask = (1 << nr_channels) - 1;
Andy Shevchenko11f932e2012-06-19 13:34:06 +03001689
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001690 /* force dma off, just in case */
1691 dw_dma_off(dw);
1692
Andy Shevchenko236b1062012-06-19 13:34:07 +03001693 /* disable BLOCK interrupts as well */
1694 channel_clear_bit(dw, MASK.BLOCK, dw->all_chan_mask);
1695
Andy Shevchenkodbde5c22012-07-24 11:00:55 +03001696 err = devm_request_irq(&pdev->dev, irq, dw_dma_interrupt, 0,
1697 "dw_dmac", dw);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001698 if (err)
Andy Shevchenkodbde5c22012-07-24 11:00:55 +03001699 return err;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001700
1701 platform_set_drvdata(pdev, dw);
1702
1703 tasklet_init(&dw->tasklet, dw_dma_tasklet, (unsigned long)dw);
1704
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001705 INIT_LIST_HEAD(&dw->dma.channels);
Andy Shevchenko482c67e2012-09-21 15:05:46 +03001706 for (i = 0; i < nr_channels; i++) {
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001707 struct dw_dma_chan *dwc = &dw->chan[i];
Andy Shevchenkofed25742012-09-21 15:05:49 +03001708 int r = nr_channels - i - 1;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001709
1710 dwc->chan.device = &dw->dma;
Russell King - ARM Linuxd3ee98cdc2012-03-06 22:35:47 +00001711 dma_cookie_init(&dwc->chan);
Viresh Kumarb0c31302011-03-03 15:47:21 +05301712 if (pdata->chan_allocation_order == CHAN_ALLOCATION_ASCENDING)
1713 list_add_tail(&dwc->chan.device_node,
1714 &dw->dma.channels);
1715 else
1716 list_add(&dwc->chan.device_node, &dw->dma.channels);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001717
Viresh Kumar93317e82011-03-03 15:47:22 +05301718 /* 7 is highest priority & 0 is lowest. */
1719 if (pdata->chan_priority == CHAN_PRIORITY_ASCENDING)
Andy Shevchenkofed25742012-09-21 15:05:49 +03001720 dwc->priority = r;
Viresh Kumar93317e82011-03-03 15:47:22 +05301721 else
1722 dwc->priority = i;
1723
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001724 dwc->ch_regs = &__dw_regs(dw)->CHAN[i];
1725 spin_lock_init(&dwc->lock);
1726 dwc->mask = 1 << i;
1727
1728 INIT_LIST_HEAD(&dwc->active_list);
1729 INIT_LIST_HEAD(&dwc->queue);
1730 INIT_LIST_HEAD(&dwc->free_list);
1731
1732 channel_clear_bit(dw, CH_EN, dwc->mask);
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +03001733
Andy Shevchenkoa0982002012-09-21 15:05:48 +03001734 dwc->dw = dw;
1735
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +03001736 /* hardware configuration */
Andy Shevchenkofed25742012-09-21 15:05:49 +03001737 if (autocfg) {
1738 unsigned int dwc_params;
1739
1740 dwc_params = dma_read_byaddr(regs + r * sizeof(u32),
1741 DWC_PARAMS);
1742
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +03001743 /* Decode maximum block size for given channel. The
1744 * stored 4 bit value represents blocks from 0x00 for 3
1745 * up to 0x0a for 4095. */
1746 dwc->block_size =
1747 (4 << ((max_blk_size >> 4 * i) & 0xf)) - 1;
Andy Shevchenkofed25742012-09-21 15:05:49 +03001748 dwc->nollp =
1749 (dwc_params >> DWC_PARAMS_MBLK_EN & 0x1) == 0;
1750 } else {
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +03001751 dwc->block_size = pdata->block_size;
Andy Shevchenkofed25742012-09-21 15:05:49 +03001752
1753 /* Check if channel supports multi block transfer */
1754 channel_writel(dwc, LLP, 0xfffffffc);
1755 dwc->nollp =
1756 (channel_readl(dwc, LLP) & 0xfffffffc) == 0;
1757 channel_writel(dwc, LLP, 0);
1758 }
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001759 }
1760
Andy Shevchenko11f932e2012-06-19 13:34:06 +03001761 /* Clear all interrupts on all channels. */
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001762 dma_writel(dw, CLEAR.XFER, dw->all_chan_mask);
Andy Shevchenko236b1062012-06-19 13:34:07 +03001763 dma_writel(dw, CLEAR.BLOCK, dw->all_chan_mask);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001764 dma_writel(dw, CLEAR.SRC_TRAN, dw->all_chan_mask);
1765 dma_writel(dw, CLEAR.DST_TRAN, dw->all_chan_mask);
1766 dma_writel(dw, CLEAR.ERROR, dw->all_chan_mask);
1767
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001768 dma_cap_set(DMA_MEMCPY, dw->dma.cap_mask);
1769 dma_cap_set(DMA_SLAVE, dw->dma.cap_mask);
Jamie Iles95ea7592011-01-21 14:11:54 +00001770 if (pdata->is_private)
1771 dma_cap_set(DMA_PRIVATE, dw->dma.cap_mask);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001772 dw->dma.dev = &pdev->dev;
1773 dw->dma.device_alloc_chan_resources = dwc_alloc_chan_resources;
1774 dw->dma.device_free_chan_resources = dwc_free_chan_resources;
1775
1776 dw->dma.device_prep_dma_memcpy = dwc_prep_dma_memcpy;
1777
1778 dw->dma.device_prep_slave_sg = dwc_prep_slave_sg;
Linus Walleijc3635c72010-03-26 16:44:01 -07001779 dw->dma.device_control = dwc_control;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001780
Linus Walleij07934482010-03-26 16:50:49 -07001781 dw->dma.device_tx_status = dwc_tx_status;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001782 dw->dma.device_issue_pending = dwc_issue_pending;
1783
1784 dma_writel(dw, CFG, DW_CFG_DMA_EN);
1785
Andy Shevchenko21d43f42012-10-18 17:34:09 +03001786 dev_info(&pdev->dev, "DesignWare DMA Controller, %d channels\n",
1787 nr_channels);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001788
1789 dma_async_device_register(&dw->dma);
1790
1791 return 0;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001792}
1793
Andy Shevchenko0272e932012-06-19 13:34:09 +03001794static int __devexit dw_remove(struct platform_device *pdev)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001795{
1796 struct dw_dma *dw = platform_get_drvdata(pdev);
1797 struct dw_dma_chan *dwc, *_dwc;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001798
1799 dw_dma_off(dw);
1800 dma_async_device_unregister(&dw->dma);
1801
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001802 tasklet_kill(&dw->tasklet);
1803
1804 list_for_each_entry_safe(dwc, _dwc, &dw->dma.channels,
1805 chan.device_node) {
1806 list_del(&dwc->chan.device_node);
1807 channel_clear_bit(dw, CH_EN, dwc->mask);
1808 }
1809
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001810 return 0;
1811}
1812
1813static void dw_shutdown(struct platform_device *pdev)
1814{
1815 struct dw_dma *dw = platform_get_drvdata(pdev);
1816
Andy Shevchenko6168d562012-10-18 17:34:10 +03001817 dw_dma_off(dw);
Viresh Kumar30755282012-04-17 17:10:07 +05301818 clk_disable_unprepare(dw->clk);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001819}
1820
Magnus Damm4a256b52009-07-08 13:22:18 +02001821static int dw_suspend_noirq(struct device *dev)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001822{
Magnus Damm4a256b52009-07-08 13:22:18 +02001823 struct platform_device *pdev = to_platform_device(dev);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001824 struct dw_dma *dw = platform_get_drvdata(pdev);
1825
Andy Shevchenko6168d562012-10-18 17:34:10 +03001826 dw_dma_off(dw);
Viresh Kumar30755282012-04-17 17:10:07 +05301827 clk_disable_unprepare(dw->clk);
Viresh Kumar61e183f2011-11-17 16:01:29 +05301828
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001829 return 0;
1830}
1831
Magnus Damm4a256b52009-07-08 13:22:18 +02001832static int dw_resume_noirq(struct device *dev)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001833{
Magnus Damm4a256b52009-07-08 13:22:18 +02001834 struct platform_device *pdev = to_platform_device(dev);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001835 struct dw_dma *dw = platform_get_drvdata(pdev);
1836
Viresh Kumar30755282012-04-17 17:10:07 +05301837 clk_prepare_enable(dw->clk);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001838 dma_writel(dw, CFG, DW_CFG_DMA_EN);
Heikki Krogerusb8014792012-10-18 17:34:08 +03001839
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001840 return 0;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001841}
1842
Alexey Dobriyan47145212009-12-14 18:00:08 -08001843static const struct dev_pm_ops dw_dev_pm_ops = {
Magnus Damm4a256b52009-07-08 13:22:18 +02001844 .suspend_noirq = dw_suspend_noirq,
1845 .resume_noirq = dw_resume_noirq,
Rajeev KUMAR7414a1b2012-02-01 16:12:17 +05301846 .freeze_noirq = dw_suspend_noirq,
1847 .thaw_noirq = dw_resume_noirq,
1848 .restore_noirq = dw_resume_noirq,
1849 .poweroff_noirq = dw_suspend_noirq,
Magnus Damm4a256b52009-07-08 13:22:18 +02001850};
1851
Viresh Kumard3f797d2012-04-20 20:15:34 +05301852#ifdef CONFIG_OF
1853static const struct of_device_id dw_dma_id_table[] = {
1854 { .compatible = "snps,dma-spear1340" },
1855 {}
1856};
1857MODULE_DEVICE_TABLE(of, dw_dma_id_table);
1858#endif
1859
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001860static struct platform_driver dw_driver = {
Andy Shevchenko01126852013-01-10 10:53:02 +02001861 .probe = dw_probe,
Bill Pembertona7d6e3e2012-11-19 13:20:04 -05001862 .remove = dw_remove,
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001863 .shutdown = dw_shutdown,
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001864 .driver = {
1865 .name = "dw_dmac",
Magnus Damm4a256b52009-07-08 13:22:18 +02001866 .pm = &dw_dev_pm_ops,
Viresh Kumard3f797d2012-04-20 20:15:34 +05301867 .of_match_table = of_match_ptr(dw_dma_id_table),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001868 },
1869};
1870
1871static int __init dw_init(void)
1872{
Andy Shevchenko01126852013-01-10 10:53:02 +02001873 return platform_driver_register(&dw_driver);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001874}
Viresh Kumarcb689a72011-03-03 15:47:15 +05301875subsys_initcall(dw_init);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001876
1877static void __exit dw_exit(void)
1878{
1879 platform_driver_unregister(&dw_driver);
1880}
1881module_exit(dw_exit);
1882
1883MODULE_LICENSE("GPL v2");
1884MODULE_DESCRIPTION("Synopsys DesignWare DMA Controller driver");
Jean Delvaree05503e2011-05-18 16:49:24 +02001885MODULE_AUTHOR("Haavard Skinnemoen (Atmel)");
Viresh Kumar10d89352012-06-20 12:53:02 -07001886MODULE_AUTHOR("Viresh Kumar <viresh.linux@gmail.com>");