blob: cdc0a1fe2c6481f27bd2c08c047214bdf07dfddf [file] [log] [blame]
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001/*
2 * Driver for the Synopsys DesignWare DMA Controller (aka DMACA on
3 * AVR32 systems.)
4 *
5 * Copyright (C) 2007-2008 Atmel Corporation
Viresh Kumaraecb7b62011-05-24 14:04:09 +05306 * Copyright (C) 2010-2011 ST Microelectronics
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07007 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 */
Viresh Kumar327e6972012-02-01 16:12:26 +053012#include <linux/bitops.h>
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070013#include <linux/clk.h>
14#include <linux/delay.h>
15#include <linux/dmaengine.h>
16#include <linux/dma-mapping.h>
17#include <linux/init.h>
18#include <linux/interrupt.h>
19#include <linux/io.h>
Viresh Kumard3f797d2012-04-20 20:15:34 +053020#include <linux/of.h>
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070021#include <linux/mm.h>
22#include <linux/module.h>
23#include <linux/platform_device.h>
24#include <linux/slab.h>
25
26#include "dw_dmac_regs.h"
Russell King - ARM Linuxd2ebfb32012-03-06 22:34:26 +000027#include "dmaengine.h"
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070028
29/*
30 * This supports the Synopsys "DesignWare AHB Central DMA Controller",
31 * (DW_ahb_dmac) which is used with various AMBA 2.0 systems (not all
32 * of which use ARM any more). See the "Databook" from Synopsys for
33 * information beyond what licensees probably provide.
34 *
35 * The driver has currently been tested only with the Atmel AT32AP7000,
36 * which does not support descriptor writeback.
37 */
38
Andy Shevchenkoa0982002012-09-21 15:05:48 +030039static inline unsigned int dwc_get_dms(struct dw_dma_slave *slave)
40{
41 return slave ? slave->dst_master : 0;
42}
43
44static inline unsigned int dwc_get_sms(struct dw_dma_slave *slave)
45{
46 return slave ? slave->src_master : 1;
47}
48
Viresh Kumar327e6972012-02-01 16:12:26 +053049#define DWC_DEFAULT_CTLLO(_chan) ({ \
50 struct dw_dma_slave *__slave = (_chan->private); \
51 struct dw_dma_chan *_dwc = to_dw_dma_chan(_chan); \
52 struct dma_slave_config *_sconfig = &_dwc->dma_sconfig; \
Andy Shevchenkoa0982002012-09-21 15:05:48 +030053 int _dms = dwc_get_dms(__slave); \
54 int _sms = dwc_get_sms(__slave); \
Viresh Kumar327e6972012-02-01 16:12:26 +053055 u8 _smsize = __slave ? _sconfig->src_maxburst : \
56 DW_DMA_MSIZE_16; \
57 u8 _dmsize = __slave ? _sconfig->dst_maxburst : \
58 DW_DMA_MSIZE_16; \
Jamie Ilesf301c062011-01-21 14:11:53 +000059 \
Viresh Kumar327e6972012-02-01 16:12:26 +053060 (DWC_CTLL_DST_MSIZE(_dmsize) \
61 | DWC_CTLL_SRC_MSIZE(_smsize) \
Jamie Ilesf301c062011-01-21 14:11:53 +000062 | DWC_CTLL_LLP_D_EN \
63 | DWC_CTLL_LLP_S_EN \
Viresh Kumar327e6972012-02-01 16:12:26 +053064 | DWC_CTLL_DMS(_dms) \
65 | DWC_CTLL_SMS(_sms)); \
Jamie Ilesf301c062011-01-21 14:11:53 +000066 })
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070067
68/*
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070069 * Number of descriptors to allocate for each channel. This should be
70 * made configurable somehow; preferably, the clients (at least the
71 * ones using slave transfers) should be able to give us a hint.
72 */
73#define NR_DESCS_PER_CHANNEL 64
74
75/*----------------------------------------------------------------------*/
76
77/*
78 * Because we're not relying on writeback from the controller (it may not
79 * even be configured into the core!) we don't need to use dma_pool. These
80 * descriptors -- and associated data -- are cacheable. We do need to make
81 * sure their dcache entries are written back before handing them off to
82 * the controller, though.
83 */
84
Dan Williams41d5e592009-01-06 11:38:21 -070085static struct device *chan2dev(struct dma_chan *chan)
86{
87 return &chan->dev->device;
88}
89static struct device *chan2parent(struct dma_chan *chan)
90{
91 return chan->dev->device.parent;
92}
93
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070094static struct dw_desc *dwc_first_active(struct dw_dma_chan *dwc)
95{
96 return list_entry(dwc->active_list.next, struct dw_desc, desc_node);
97}
98
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070099static struct dw_desc *dwc_desc_get(struct dw_dma_chan *dwc)
100{
101 struct dw_desc *desc, *_desc;
102 struct dw_desc *ret = NULL;
103 unsigned int i = 0;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530104 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700105
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530106 spin_lock_irqsave(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700107 list_for_each_entry_safe(desc, _desc, &dwc->free_list, desc_node) {
Andy Shevchenko2ab37272012-06-19 13:34:04 +0300108 i++;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700109 if (async_tx_test_ack(&desc->txd)) {
110 list_del(&desc->desc_node);
111 ret = desc;
112 break;
113 }
Dan Williams41d5e592009-01-06 11:38:21 -0700114 dev_dbg(chan2dev(&dwc->chan), "desc %p not ACKed\n", desc);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700115 }
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530116 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700117
Dan Williams41d5e592009-01-06 11:38:21 -0700118 dev_vdbg(chan2dev(&dwc->chan), "scanned %u descriptors on freelist\n", i);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700119
120 return ret;
121}
122
123static void dwc_sync_desc_for_cpu(struct dw_dma_chan *dwc, struct dw_desc *desc)
124{
125 struct dw_desc *child;
126
Dan Williamse0bd0f82009-09-08 17:53:02 -0700127 list_for_each_entry(child, &desc->tx_list, desc_node)
Dan Williams41d5e592009-01-06 11:38:21 -0700128 dma_sync_single_for_cpu(chan2parent(&dwc->chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700129 child->txd.phys, sizeof(child->lli),
130 DMA_TO_DEVICE);
Dan Williams41d5e592009-01-06 11:38:21 -0700131 dma_sync_single_for_cpu(chan2parent(&dwc->chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700132 desc->txd.phys, sizeof(desc->lli),
133 DMA_TO_DEVICE);
134}
135
136/*
137 * Move a descriptor, including any children, to the free list.
138 * `desc' must not be on any lists.
139 */
140static void dwc_desc_put(struct dw_dma_chan *dwc, struct dw_desc *desc)
141{
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530142 unsigned long flags;
143
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700144 if (desc) {
145 struct dw_desc *child;
146
147 dwc_sync_desc_for_cpu(dwc, desc);
148
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530149 spin_lock_irqsave(&dwc->lock, flags);
Dan Williamse0bd0f82009-09-08 17:53:02 -0700150 list_for_each_entry(child, &desc->tx_list, desc_node)
Dan Williams41d5e592009-01-06 11:38:21 -0700151 dev_vdbg(chan2dev(&dwc->chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700152 "moving child desc %p to freelist\n",
153 child);
Dan Williamse0bd0f82009-09-08 17:53:02 -0700154 list_splice_init(&desc->tx_list, &dwc->free_list);
Dan Williams41d5e592009-01-06 11:38:21 -0700155 dev_vdbg(chan2dev(&dwc->chan), "moving desc %p to freelist\n", desc);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700156 list_add(&desc->desc_node, &dwc->free_list);
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530157 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700158 }
159}
160
Viresh Kumar61e183f2011-11-17 16:01:29 +0530161static void dwc_initialize(struct dw_dma_chan *dwc)
162{
163 struct dw_dma *dw = to_dw_dma(dwc->chan.device);
164 struct dw_dma_slave *dws = dwc->chan.private;
165 u32 cfghi = DWC_CFGH_FIFO_MODE;
166 u32 cfglo = DWC_CFGL_CH_PRIOR(dwc->priority);
167
168 if (dwc->initialized == true)
169 return;
170
171 if (dws) {
172 /*
173 * We need controller-specific data to set up slave
174 * transfers.
175 */
176 BUG_ON(!dws->dma_dev || dws->dma_dev != dw->dma.dev);
177
178 cfghi = dws->cfg_hi;
179 cfglo |= dws->cfg_lo & ~DWC_CFGL_CH_PRIOR_MASK;
Andy Shevchenko8fccc5b2012-09-03 13:46:19 +0300180 } else {
181 if (dwc->dma_sconfig.direction == DMA_MEM_TO_DEV)
182 cfghi = DWC_CFGH_DST_PER(dwc->dma_sconfig.slave_id);
183 else if (dwc->dma_sconfig.direction == DMA_DEV_TO_MEM)
184 cfghi = DWC_CFGH_SRC_PER(dwc->dma_sconfig.slave_id);
Viresh Kumar61e183f2011-11-17 16:01:29 +0530185 }
186
187 channel_writel(dwc, CFG_LO, cfglo);
188 channel_writel(dwc, CFG_HI, cfghi);
189
190 /* Enable interrupts */
191 channel_set_bit(dw, MASK.XFER, dwc->mask);
Viresh Kumar61e183f2011-11-17 16:01:29 +0530192 channel_set_bit(dw, MASK.ERROR, dwc->mask);
193
194 dwc->initialized = true;
195}
196
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700197/*----------------------------------------------------------------------*/
198
Andy Shevchenko4c2d56c2012-06-19 13:34:08 +0300199static inline unsigned int dwc_fast_fls(unsigned long long v)
200{
201 /*
202 * We can be a lot more clever here, but this should take care
203 * of the most common optimization.
204 */
205 if (!(v & 7))
206 return 3;
207 else if (!(v & 3))
208 return 2;
209 else if (!(v & 1))
210 return 1;
211 return 0;
212}
213
Andy Shevchenkof52b36d2012-09-21 15:05:44 +0300214static inline void dwc_dump_chan_regs(struct dw_dma_chan *dwc)
Andy Shevchenko1d455432012-06-19 13:34:03 +0300215{
216 dev_err(chan2dev(&dwc->chan),
217 " SAR: 0x%x DAR: 0x%x LLP: 0x%x CTL: 0x%x:%08x\n",
218 channel_readl(dwc, SAR),
219 channel_readl(dwc, DAR),
220 channel_readl(dwc, LLP),
221 channel_readl(dwc, CTL_HI),
222 channel_readl(dwc, CTL_LO));
223}
224
Andy Shevchenko3f9362072012-06-19 13:46:32 +0300225
226static inline void dwc_chan_disable(struct dw_dma *dw, struct dw_dma_chan *dwc)
227{
228 channel_clear_bit(dw, CH_EN, dwc->mask);
229 while (dma_readl(dw, CH_EN) & dwc->mask)
230 cpu_relax();
231}
232
Andy Shevchenko1d455432012-06-19 13:34:03 +0300233/*----------------------------------------------------------------------*/
234
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700235/* Called with dwc->lock held and bh disabled */
236static void dwc_dostart(struct dw_dma_chan *dwc, struct dw_desc *first)
237{
238 struct dw_dma *dw = to_dw_dma(dwc->chan.device);
239
240 /* ASSERT: channel is idle */
241 if (dma_readl(dw, CH_EN) & dwc->mask) {
Dan Williams41d5e592009-01-06 11:38:21 -0700242 dev_err(chan2dev(&dwc->chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700243 "BUG: Attempted to start non-idle channel\n");
Andy Shevchenko1d455432012-06-19 13:34:03 +0300244 dwc_dump_chan_regs(dwc);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700245
246 /* The tasklet will hopefully advance the queue... */
247 return;
248 }
249
Viresh Kumar61e183f2011-11-17 16:01:29 +0530250 dwc_initialize(dwc);
251
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700252 channel_writel(dwc, LLP, first->txd.phys);
253 channel_writel(dwc, CTL_LO,
254 DWC_CTLL_LLP_D_EN | DWC_CTLL_LLP_S_EN);
255 channel_writel(dwc, CTL_HI, 0);
256 channel_set_bit(dw, CH_EN, dwc->mask);
257}
258
259/*----------------------------------------------------------------------*/
260
261static void
Viresh Kumar5fedefb2011-04-15 16:03:35 +0530262dwc_descriptor_complete(struct dw_dma_chan *dwc, struct dw_desc *desc,
263 bool callback_required)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700264{
Viresh Kumar5fedefb2011-04-15 16:03:35 +0530265 dma_async_tx_callback callback = NULL;
266 void *param = NULL;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700267 struct dma_async_tx_descriptor *txd = &desc->txd;
Viresh Kumare5180762011-03-03 15:47:20 +0530268 struct dw_desc *child;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530269 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700270
Dan Williams41d5e592009-01-06 11:38:21 -0700271 dev_vdbg(chan2dev(&dwc->chan), "descriptor %u complete\n", txd->cookie);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700272
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530273 spin_lock_irqsave(&dwc->lock, flags);
Russell King - ARM Linuxf7fbce02012-03-06 22:35:07 +0000274 dma_cookie_complete(txd);
Viresh Kumar5fedefb2011-04-15 16:03:35 +0530275 if (callback_required) {
276 callback = txd->callback;
277 param = txd->callback_param;
278 }
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700279
280 dwc_sync_desc_for_cpu(dwc, desc);
Viresh Kumare5180762011-03-03 15:47:20 +0530281
282 /* async_tx_ack */
283 list_for_each_entry(child, &desc->tx_list, desc_node)
284 async_tx_ack(&child->txd);
285 async_tx_ack(&desc->txd);
286
Dan Williamse0bd0f82009-09-08 17:53:02 -0700287 list_splice_init(&desc->tx_list, &dwc->free_list);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700288 list_move(&desc->desc_node, &dwc->free_list);
289
Atsushi Nemoto657a77fa2009-09-08 17:53:05 -0700290 if (!dwc->chan.private) {
291 struct device *parent = chan2parent(&dwc->chan);
292 if (!(txd->flags & DMA_COMPL_SKIP_DEST_UNMAP)) {
293 if (txd->flags & DMA_COMPL_DEST_UNMAP_SINGLE)
294 dma_unmap_single(parent, desc->lli.dar,
295 desc->len, DMA_FROM_DEVICE);
296 else
297 dma_unmap_page(parent, desc->lli.dar,
298 desc->len, DMA_FROM_DEVICE);
299 }
300 if (!(txd->flags & DMA_COMPL_SKIP_SRC_UNMAP)) {
301 if (txd->flags & DMA_COMPL_SRC_UNMAP_SINGLE)
302 dma_unmap_single(parent, desc->lli.sar,
303 desc->len, DMA_TO_DEVICE);
304 else
305 dma_unmap_page(parent, desc->lli.sar,
306 desc->len, DMA_TO_DEVICE);
307 }
308 }
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700309
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530310 spin_unlock_irqrestore(&dwc->lock, flags);
311
Viresh Kumar5fedefb2011-04-15 16:03:35 +0530312 if (callback_required && callback)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700313 callback(param);
314}
315
316static void dwc_complete_all(struct dw_dma *dw, struct dw_dma_chan *dwc)
317{
318 struct dw_desc *desc, *_desc;
319 LIST_HEAD(list);
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530320 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700321
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530322 spin_lock_irqsave(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700323 if (dma_readl(dw, CH_EN) & dwc->mask) {
Dan Williams41d5e592009-01-06 11:38:21 -0700324 dev_err(chan2dev(&dwc->chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700325 "BUG: XFER bit set, but channel not idle!\n");
326
327 /* Try to continue after resetting the channel... */
Andy Shevchenko3f9362072012-06-19 13:46:32 +0300328 dwc_chan_disable(dw, dwc);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700329 }
330
331 /*
332 * Submit queued descriptors ASAP, i.e. before we go through
333 * the completed ones.
334 */
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700335 list_splice_init(&dwc->active_list, &list);
Viresh Kumarf336e422011-03-03 15:47:16 +0530336 if (!list_empty(&dwc->queue)) {
337 list_move(dwc->queue.next, &dwc->active_list);
338 dwc_dostart(dwc, dwc_first_active(dwc));
339 }
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700340
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530341 spin_unlock_irqrestore(&dwc->lock, flags);
342
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700343 list_for_each_entry_safe(desc, _desc, &list, desc_node)
Viresh Kumar5fedefb2011-04-15 16:03:35 +0530344 dwc_descriptor_complete(dwc, desc, true);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700345}
346
347static void dwc_scan_descriptors(struct dw_dma *dw, struct dw_dma_chan *dwc)
348{
349 dma_addr_t llp;
350 struct dw_desc *desc, *_desc;
351 struct dw_desc *child;
352 u32 status_xfer;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530353 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700354
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530355 spin_lock_irqsave(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700356 llp = channel_readl(dwc, LLP);
357 status_xfer = dma_readl(dw, RAW.XFER);
358
359 if (status_xfer & dwc->mask) {
360 /* Everything we've submitted is done */
361 dma_writel(dw, CLEAR.XFER, dwc->mask);
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530362 spin_unlock_irqrestore(&dwc->lock, flags);
363
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700364 dwc_complete_all(dw, dwc);
365 return;
366 }
367
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530368 if (list_empty(&dwc->active_list)) {
369 spin_unlock_irqrestore(&dwc->lock, flags);
Jamie Iles087809f2011-01-21 14:11:52 +0000370 return;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530371 }
Jamie Iles087809f2011-01-21 14:11:52 +0000372
Andy Shevchenko2e4c3642012-06-19 13:34:05 +0300373 dev_vdbg(chan2dev(&dwc->chan), "%s: llp=0x%llx\n", __func__,
Andy Shevchenko2f45d612012-06-19 13:34:02 +0300374 (unsigned long long)llp);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700375
376 list_for_each_entry_safe(desc, _desc, &dwc->active_list, desc_node) {
Viresh Kumar84adccf2011-03-24 11:32:15 +0530377 /* check first descriptors addr */
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530378 if (desc->txd.phys == llp) {
379 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700380 return;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530381 }
Viresh Kumar84adccf2011-03-24 11:32:15 +0530382
383 /* check first descriptors llp */
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530384 if (desc->lli.llp == llp) {
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700385 /* This one is currently in progress */
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530386 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700387 return;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530388 }
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700389
Dan Williamse0bd0f82009-09-08 17:53:02 -0700390 list_for_each_entry(child, &desc->tx_list, desc_node)
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530391 if (child->lli.llp == llp) {
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700392 /* Currently in progress */
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530393 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700394 return;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530395 }
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700396
397 /*
398 * No descriptors so far seem to be in progress, i.e.
399 * this one must be done.
400 */
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530401 spin_unlock_irqrestore(&dwc->lock, flags);
Viresh Kumar5fedefb2011-04-15 16:03:35 +0530402 dwc_descriptor_complete(dwc, desc, true);
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530403 spin_lock_irqsave(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700404 }
405
Dan Williams41d5e592009-01-06 11:38:21 -0700406 dev_err(chan2dev(&dwc->chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700407 "BUG: All descriptors done, but channel not idle!\n");
408
409 /* Try to continue after resetting the channel... */
Andy Shevchenko3f9362072012-06-19 13:46:32 +0300410 dwc_chan_disable(dw, dwc);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700411
412 if (!list_empty(&dwc->queue)) {
Viresh Kumarf336e422011-03-03 15:47:16 +0530413 list_move(dwc->queue.next, &dwc->active_list);
414 dwc_dostart(dwc, dwc_first_active(dwc));
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700415 }
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530416 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700417}
418
Andy Shevchenko93aad1b2012-07-13 11:09:32 +0300419static inline void dwc_dump_lli(struct dw_dma_chan *dwc, struct dw_lli *lli)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700420{
Dan Williams41d5e592009-01-06 11:38:21 -0700421 dev_printk(KERN_CRIT, chan2dev(&dwc->chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700422 " desc: s0x%x d0x%x l0x%x c0x%x:%x\n",
Andy Shevchenkof8609c22012-07-13 11:09:33 +0300423 lli->sar, lli->dar, lli->llp, lli->ctlhi, lli->ctllo);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700424}
425
426static void dwc_handle_error(struct dw_dma *dw, struct dw_dma_chan *dwc)
427{
428 struct dw_desc *bad_desc;
429 struct dw_desc *child;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530430 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700431
432 dwc_scan_descriptors(dw, dwc);
433
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530434 spin_lock_irqsave(&dwc->lock, flags);
435
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700436 /*
437 * The descriptor currently at the head of the active list is
438 * borked. Since we don't have any way to report errors, we'll
439 * just have to scream loudly and try to carry on.
440 */
441 bad_desc = dwc_first_active(dwc);
442 list_del_init(&bad_desc->desc_node);
Viresh Kumarf336e422011-03-03 15:47:16 +0530443 list_move(dwc->queue.next, dwc->active_list.prev);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700444
445 /* Clear the error flag and try to restart the controller */
446 dma_writel(dw, CLEAR.ERROR, dwc->mask);
447 if (!list_empty(&dwc->active_list))
448 dwc_dostart(dwc, dwc_first_active(dwc));
449
450 /*
451 * KERN_CRITICAL may seem harsh, but since this only happens
452 * when someone submits a bad physical address in a
453 * descriptor, we should consider ourselves lucky that the
454 * controller flagged an error instead of scribbling over
455 * random memory locations.
456 */
Dan Williams41d5e592009-01-06 11:38:21 -0700457 dev_printk(KERN_CRIT, chan2dev(&dwc->chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700458 "Bad descriptor submitted for DMA!\n");
Dan Williams41d5e592009-01-06 11:38:21 -0700459 dev_printk(KERN_CRIT, chan2dev(&dwc->chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700460 " cookie: %d\n", bad_desc->txd.cookie);
461 dwc_dump_lli(dwc, &bad_desc->lli);
Dan Williamse0bd0f82009-09-08 17:53:02 -0700462 list_for_each_entry(child, &bad_desc->tx_list, desc_node)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700463 dwc_dump_lli(dwc, &child->lli);
464
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530465 spin_unlock_irqrestore(&dwc->lock, flags);
466
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700467 /* Pretend the descriptor completed successfully */
Viresh Kumar5fedefb2011-04-15 16:03:35 +0530468 dwc_descriptor_complete(dwc, bad_desc, true);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700469}
470
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200471/* --------------------- Cyclic DMA API extensions -------------------- */
472
473inline dma_addr_t dw_dma_get_src_addr(struct dma_chan *chan)
474{
475 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
476 return channel_readl(dwc, SAR);
477}
478EXPORT_SYMBOL(dw_dma_get_src_addr);
479
480inline dma_addr_t dw_dma_get_dst_addr(struct dma_chan *chan)
481{
482 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
483 return channel_readl(dwc, DAR);
484}
485EXPORT_SYMBOL(dw_dma_get_dst_addr);
486
487/* called with dwc->lock held and all DMAC interrupts disabled */
488static void dwc_handle_cyclic(struct dw_dma *dw, struct dw_dma_chan *dwc,
Viresh Kumarff7b05f2012-02-01 16:12:23 +0530489 u32 status_err, u32 status_xfer)
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200490{
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530491 unsigned long flags;
492
Viresh Kumarff7b05f2012-02-01 16:12:23 +0530493 if (dwc->mask) {
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200494 void (*callback)(void *param);
495 void *callback_param;
496
497 dev_vdbg(chan2dev(&dwc->chan), "new cyclic period llp 0x%08x\n",
498 channel_readl(dwc, LLP));
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200499
500 callback = dwc->cdesc->period_callback;
501 callback_param = dwc->cdesc->period_callback_param;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530502
503 if (callback)
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200504 callback(callback_param);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200505 }
506
507 /*
508 * Error and transfer complete are highly unlikely, and will most
509 * likely be due to a configuration error by the user.
510 */
511 if (unlikely(status_err & dwc->mask) ||
512 unlikely(status_xfer & dwc->mask)) {
513 int i;
514
515 dev_err(chan2dev(&dwc->chan), "cyclic DMA unexpected %s "
516 "interrupt, stopping DMA transfer\n",
517 status_xfer ? "xfer" : "error");
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530518
519 spin_lock_irqsave(&dwc->lock, flags);
520
Andy Shevchenko1d455432012-06-19 13:34:03 +0300521 dwc_dump_chan_regs(dwc);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200522
Andy Shevchenko3f9362072012-06-19 13:46:32 +0300523 dwc_chan_disable(dw, dwc);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200524
525 /* make sure DMA does not restart by loading a new list */
526 channel_writel(dwc, LLP, 0);
527 channel_writel(dwc, CTL_LO, 0);
528 channel_writel(dwc, CTL_HI, 0);
529
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200530 dma_writel(dw, CLEAR.ERROR, dwc->mask);
531 dma_writel(dw, CLEAR.XFER, dwc->mask);
532
533 for (i = 0; i < dwc->cdesc->periods; i++)
534 dwc_dump_lli(dwc, &dwc->cdesc->desc[i]->lli);
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530535
536 spin_unlock_irqrestore(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200537 }
538}
539
540/* ------------------------------------------------------------------------- */
541
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700542static void dw_dma_tasklet(unsigned long data)
543{
544 struct dw_dma *dw = (struct dw_dma *)data;
545 struct dw_dma_chan *dwc;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700546 u32 status_xfer;
547 u32 status_err;
548 int i;
549
Haavard Skinnemoen7fe7b2f2008-10-03 15:23:46 -0700550 status_xfer = dma_readl(dw, RAW.XFER);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700551 status_err = dma_readl(dw, RAW.ERROR);
552
Andy Shevchenko2e4c3642012-06-19 13:34:05 +0300553 dev_vdbg(dw->dma.dev, "%s: status_err=%x\n", __func__, status_err);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700554
555 for (i = 0; i < dw->dma.chancnt; i++) {
556 dwc = &dw->chan[i];
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200557 if (test_bit(DW_DMA_IS_CYCLIC, &dwc->flags))
Viresh Kumarff7b05f2012-02-01 16:12:23 +0530558 dwc_handle_cyclic(dw, dwc, status_err, status_xfer);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200559 else if (status_err & (1 << i))
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700560 dwc_handle_error(dw, dwc);
Viresh Kumarff7b05f2012-02-01 16:12:23 +0530561 else if (status_xfer & (1 << i))
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700562 dwc_scan_descriptors(dw, dwc);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700563 }
564
565 /*
Viresh Kumarff7b05f2012-02-01 16:12:23 +0530566 * Re-enable interrupts.
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700567 */
568 channel_set_bit(dw, MASK.XFER, dw->all_chan_mask);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700569 channel_set_bit(dw, MASK.ERROR, dw->all_chan_mask);
570}
571
572static irqreturn_t dw_dma_interrupt(int irq, void *dev_id)
573{
574 struct dw_dma *dw = dev_id;
575 u32 status;
576
Andy Shevchenko2e4c3642012-06-19 13:34:05 +0300577 dev_vdbg(dw->dma.dev, "%s: status=0x%x\n", __func__,
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700578 dma_readl(dw, STATUS_INT));
579
580 /*
581 * Just disable the interrupts. We'll turn them back on in the
582 * softirq handler.
583 */
584 channel_clear_bit(dw, MASK.XFER, dw->all_chan_mask);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700585 channel_clear_bit(dw, MASK.ERROR, dw->all_chan_mask);
586
587 status = dma_readl(dw, STATUS_INT);
588 if (status) {
589 dev_err(dw->dma.dev,
590 "BUG: Unexpected interrupts pending: 0x%x\n",
591 status);
592
593 /* Try to recover */
594 channel_clear_bit(dw, MASK.XFER, (1 << 8) - 1);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700595 channel_clear_bit(dw, MASK.SRC_TRAN, (1 << 8) - 1);
596 channel_clear_bit(dw, MASK.DST_TRAN, (1 << 8) - 1);
597 channel_clear_bit(dw, MASK.ERROR, (1 << 8) - 1);
598 }
599
600 tasklet_schedule(&dw->tasklet);
601
602 return IRQ_HANDLED;
603}
604
605/*----------------------------------------------------------------------*/
606
607static dma_cookie_t dwc_tx_submit(struct dma_async_tx_descriptor *tx)
608{
609 struct dw_desc *desc = txd_to_dw_desc(tx);
610 struct dw_dma_chan *dwc = to_dw_dma_chan(tx->chan);
611 dma_cookie_t cookie;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530612 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700613
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530614 spin_lock_irqsave(&dwc->lock, flags);
Russell King - ARM Linux884485e2012-03-06 22:34:46 +0000615 cookie = dma_cookie_assign(tx);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700616
617 /*
618 * REVISIT: We should attempt to chain as many descriptors as
619 * possible, perhaps even appending to those already submitted
620 * for DMA. But this is hard to do in a race-free manner.
621 */
622 if (list_empty(&dwc->active_list)) {
Andy Shevchenko2e4c3642012-06-19 13:34:05 +0300623 dev_vdbg(chan2dev(tx->chan), "%s: started %u\n", __func__,
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700624 desc->txd.cookie);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700625 list_add_tail(&desc->desc_node, &dwc->active_list);
Viresh Kumarf336e422011-03-03 15:47:16 +0530626 dwc_dostart(dwc, dwc_first_active(dwc));
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700627 } else {
Andy Shevchenko2e4c3642012-06-19 13:34:05 +0300628 dev_vdbg(chan2dev(tx->chan), "%s: queued %u\n", __func__,
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700629 desc->txd.cookie);
630
631 list_add_tail(&desc->desc_node, &dwc->queue);
632 }
633
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530634 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700635
636 return cookie;
637}
638
639static struct dma_async_tx_descriptor *
640dwc_prep_dma_memcpy(struct dma_chan *chan, dma_addr_t dest, dma_addr_t src,
641 size_t len, unsigned long flags)
642{
643 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
Andy Shevchenkoa0982002012-09-21 15:05:48 +0300644 struct dw_dma_slave *dws = chan->private;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700645 struct dw_desc *desc;
646 struct dw_desc *first;
647 struct dw_desc *prev;
648 size_t xfer_count;
649 size_t offset;
650 unsigned int src_width;
651 unsigned int dst_width;
652 u32 ctllo;
653
Andy Shevchenko2f45d612012-06-19 13:34:02 +0300654 dev_vdbg(chan2dev(chan),
Andy Shevchenko2e4c3642012-06-19 13:34:05 +0300655 "%s: d0x%llx s0x%llx l0x%zx f0x%lx\n", __func__,
Andy Shevchenko2f45d612012-06-19 13:34:02 +0300656 (unsigned long long)dest, (unsigned long long)src,
657 len, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700658
659 if (unlikely(!len)) {
Andy Shevchenko2e4c3642012-06-19 13:34:05 +0300660 dev_dbg(chan2dev(chan), "%s: length is zero!\n", __func__);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700661 return NULL;
662 }
663
Andy Shevchenkoa0982002012-09-21 15:05:48 +0300664 src_width = min_t(unsigned int, dwc->dw->data_width[dwc_get_sms(dws)],
665 dwc_fast_fls(src | len));
666
667 dst_width = min_t(unsigned int, dwc->dw->data_width[dwc_get_dms(dws)],
668 dwc_fast_fls(dest | len));
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700669
Viresh Kumar327e6972012-02-01 16:12:26 +0530670 ctllo = DWC_DEFAULT_CTLLO(chan)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700671 | DWC_CTLL_DST_WIDTH(dst_width)
672 | DWC_CTLL_SRC_WIDTH(src_width)
673 | DWC_CTLL_DST_INC
674 | DWC_CTLL_SRC_INC
675 | DWC_CTLL_FC_M2M;
676 prev = first = NULL;
677
678 for (offset = 0; offset < len; offset += xfer_count << src_width) {
679 xfer_count = min_t(size_t, (len - offset) >> src_width,
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +0300680 dwc->block_size);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700681
682 desc = dwc_desc_get(dwc);
683 if (!desc)
684 goto err_desc_get;
685
686 desc->lli.sar = src + offset;
687 desc->lli.dar = dest + offset;
688 desc->lli.ctllo = ctllo;
689 desc->lli.ctlhi = xfer_count;
690
691 if (!first) {
692 first = desc;
693 } else {
694 prev->lli.llp = desc->txd.phys;
Dan Williams41d5e592009-01-06 11:38:21 -0700695 dma_sync_single_for_device(chan2parent(chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700696 prev->txd.phys, sizeof(prev->lli),
697 DMA_TO_DEVICE);
698 list_add_tail(&desc->desc_node,
Dan Williamse0bd0f82009-09-08 17:53:02 -0700699 &first->tx_list);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700700 }
701 prev = desc;
702 }
703
704
705 if (flags & DMA_PREP_INTERRUPT)
706 /* Trigger interrupt after last block */
707 prev->lli.ctllo |= DWC_CTLL_INT_EN;
708
709 prev->lli.llp = 0;
Dan Williams41d5e592009-01-06 11:38:21 -0700710 dma_sync_single_for_device(chan2parent(chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700711 prev->txd.phys, sizeof(prev->lli),
712 DMA_TO_DEVICE);
713
714 first->txd.flags = flags;
715 first->len = len;
716
717 return &first->txd;
718
719err_desc_get:
720 dwc_desc_put(dwc, first);
721 return NULL;
722}
723
724static struct dma_async_tx_descriptor *
725dwc_prep_slave_sg(struct dma_chan *chan, struct scatterlist *sgl,
Vinod Kouldb8196d2011-10-13 22:34:23 +0530726 unsigned int sg_len, enum dma_transfer_direction direction,
Alexandre Bounine185ecb52012-03-08 15:35:13 -0500727 unsigned long flags, void *context)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700728{
729 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
Dan Williams287d8592009-02-18 14:48:26 -0800730 struct dw_dma_slave *dws = chan->private;
Viresh Kumar327e6972012-02-01 16:12:26 +0530731 struct dma_slave_config *sconfig = &dwc->dma_sconfig;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700732 struct dw_desc *prev;
733 struct dw_desc *first;
734 u32 ctllo;
735 dma_addr_t reg;
736 unsigned int reg_width;
737 unsigned int mem_width;
Andy Shevchenkoa0982002012-09-21 15:05:48 +0300738 unsigned int data_width;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700739 unsigned int i;
740 struct scatterlist *sg;
741 size_t total_len = 0;
742
Andy Shevchenko2e4c3642012-06-19 13:34:05 +0300743 dev_vdbg(chan2dev(chan), "%s\n", __func__);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700744
745 if (unlikely(!dws || !sg_len))
746 return NULL;
747
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700748 prev = first = NULL;
749
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700750 switch (direction) {
Vinod Kouldb8196d2011-10-13 22:34:23 +0530751 case DMA_MEM_TO_DEV:
Viresh Kumar327e6972012-02-01 16:12:26 +0530752 reg_width = __fls(sconfig->dst_addr_width);
753 reg = sconfig->dst_addr;
754 ctllo = (DWC_DEFAULT_CTLLO(chan)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700755 | DWC_CTLL_DST_WIDTH(reg_width)
756 | DWC_CTLL_DST_FIX
Viresh Kumar327e6972012-02-01 16:12:26 +0530757 | DWC_CTLL_SRC_INC);
758
759 ctllo |= sconfig->device_fc ? DWC_CTLL_FC(DW_DMA_FC_P_M2P) :
760 DWC_CTLL_FC(DW_DMA_FC_D_M2P);
761
Andy Shevchenkoa0982002012-09-21 15:05:48 +0300762 data_width = dwc->dw->data_width[dwc_get_sms(dws)];
763
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700764 for_each_sg(sgl, sg, sg_len, i) {
765 struct dw_desc *desc;
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530766 u32 len, dlen, mem;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700767
Lars-Peter Clausencbb796c2012-04-25 20:50:51 +0200768 mem = sg_dma_address(sg);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700769 len = sg_dma_len(sg);
Viresh Kumar6bc711f2012-02-01 16:12:25 +0530770
Andy Shevchenkoa0982002012-09-21 15:05:48 +0300771 mem_width = min_t(unsigned int,
772 data_width, dwc_fast_fls(mem | len));
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700773
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530774slave_sg_todev_fill_desc:
775 desc = dwc_desc_get(dwc);
776 if (!desc) {
777 dev_err(chan2dev(chan),
778 "not enough descriptors available\n");
779 goto err_desc_get;
780 }
781
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700782 desc->lli.sar = mem;
783 desc->lli.dar = reg;
784 desc->lli.ctllo = ctllo | DWC_CTLL_SRC_WIDTH(mem_width);
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +0300785 if ((len >> mem_width) > dwc->block_size) {
786 dlen = dwc->block_size << mem_width;
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530787 mem += dlen;
788 len -= dlen;
789 } else {
790 dlen = len;
791 len = 0;
792 }
793
794 desc->lli.ctlhi = dlen >> mem_width;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700795
796 if (!first) {
797 first = desc;
798 } else {
799 prev->lli.llp = desc->txd.phys;
Dan Williams41d5e592009-01-06 11:38:21 -0700800 dma_sync_single_for_device(chan2parent(chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700801 prev->txd.phys,
802 sizeof(prev->lli),
803 DMA_TO_DEVICE);
804 list_add_tail(&desc->desc_node,
Dan Williamse0bd0f82009-09-08 17:53:02 -0700805 &first->tx_list);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700806 }
807 prev = desc;
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530808 total_len += dlen;
809
810 if (len)
811 goto slave_sg_todev_fill_desc;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700812 }
813 break;
Vinod Kouldb8196d2011-10-13 22:34:23 +0530814 case DMA_DEV_TO_MEM:
Viresh Kumar327e6972012-02-01 16:12:26 +0530815 reg_width = __fls(sconfig->src_addr_width);
816 reg = sconfig->src_addr;
817 ctllo = (DWC_DEFAULT_CTLLO(chan)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700818 | DWC_CTLL_SRC_WIDTH(reg_width)
819 | DWC_CTLL_DST_INC
Viresh Kumar327e6972012-02-01 16:12:26 +0530820 | DWC_CTLL_SRC_FIX);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700821
Viresh Kumar327e6972012-02-01 16:12:26 +0530822 ctllo |= sconfig->device_fc ? DWC_CTLL_FC(DW_DMA_FC_P_P2M) :
823 DWC_CTLL_FC(DW_DMA_FC_D_P2M);
824
Andy Shevchenkoa0982002012-09-21 15:05:48 +0300825 data_width = dwc->dw->data_width[dwc_get_dms(dws)];
826
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700827 for_each_sg(sgl, sg, sg_len, i) {
828 struct dw_desc *desc;
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530829 u32 len, dlen, mem;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700830
Lars-Peter Clausencbb796c2012-04-25 20:50:51 +0200831 mem = sg_dma_address(sg);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700832 len = sg_dma_len(sg);
Viresh Kumar6bc711f2012-02-01 16:12:25 +0530833
Andy Shevchenkoa0982002012-09-21 15:05:48 +0300834 mem_width = min_t(unsigned int,
835 data_width, dwc_fast_fls(mem | len));
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700836
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530837slave_sg_fromdev_fill_desc:
838 desc = dwc_desc_get(dwc);
839 if (!desc) {
840 dev_err(chan2dev(chan),
841 "not enough descriptors available\n");
842 goto err_desc_get;
843 }
844
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700845 desc->lli.sar = reg;
846 desc->lli.dar = mem;
847 desc->lli.ctllo = ctllo | DWC_CTLL_DST_WIDTH(mem_width);
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +0300848 if ((len >> reg_width) > dwc->block_size) {
849 dlen = dwc->block_size << reg_width;
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530850 mem += dlen;
851 len -= dlen;
852 } else {
853 dlen = len;
854 len = 0;
855 }
856 desc->lli.ctlhi = dlen >> reg_width;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700857
858 if (!first) {
859 first = desc;
860 } else {
861 prev->lli.llp = desc->txd.phys;
Dan Williams41d5e592009-01-06 11:38:21 -0700862 dma_sync_single_for_device(chan2parent(chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700863 prev->txd.phys,
864 sizeof(prev->lli),
865 DMA_TO_DEVICE);
866 list_add_tail(&desc->desc_node,
Dan Williamse0bd0f82009-09-08 17:53:02 -0700867 &first->tx_list);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700868 }
869 prev = desc;
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530870 total_len += dlen;
871
872 if (len)
873 goto slave_sg_fromdev_fill_desc;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700874 }
875 break;
876 default:
877 return NULL;
878 }
879
880 if (flags & DMA_PREP_INTERRUPT)
881 /* Trigger interrupt after last block */
882 prev->lli.ctllo |= DWC_CTLL_INT_EN;
883
884 prev->lli.llp = 0;
Dan Williams41d5e592009-01-06 11:38:21 -0700885 dma_sync_single_for_device(chan2parent(chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700886 prev->txd.phys, sizeof(prev->lli),
887 DMA_TO_DEVICE);
888
889 first->len = total_len;
890
891 return &first->txd;
892
893err_desc_get:
894 dwc_desc_put(dwc, first);
895 return NULL;
896}
897
Viresh Kumar327e6972012-02-01 16:12:26 +0530898/*
899 * Fix sconfig's burst size according to dw_dmac. We need to convert them as:
900 * 1 -> 0, 4 -> 1, 8 -> 2, 16 -> 3.
901 *
902 * NOTE: burst size 2 is not supported by controller.
903 *
904 * This can be done by finding least significant bit set: n & (n - 1)
905 */
906static inline void convert_burst(u32 *maxburst)
907{
908 if (*maxburst > 1)
909 *maxburst = fls(*maxburst) - 2;
910 else
911 *maxburst = 0;
912}
913
914static int
915set_runtime_config(struct dma_chan *chan, struct dma_slave_config *sconfig)
916{
917 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
918
919 /* Check if it is chan is configured for slave transfers */
920 if (!chan->private)
921 return -EINVAL;
922
923 memcpy(&dwc->dma_sconfig, sconfig, sizeof(*sconfig));
924
925 convert_burst(&dwc->dma_sconfig.src_maxburst);
926 convert_burst(&dwc->dma_sconfig.dst_maxburst);
927
928 return 0;
929}
930
Linus Walleij05827632010-05-17 16:30:42 -0700931static int dwc_control(struct dma_chan *chan, enum dma_ctrl_cmd cmd,
932 unsigned long arg)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700933{
934 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
935 struct dw_dma *dw = to_dw_dma(chan->device);
936 struct dw_desc *desc, *_desc;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530937 unsigned long flags;
Linus Walleija7c57cf2011-04-19 08:31:32 +0800938 u32 cfglo;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700939 LIST_HEAD(list);
940
Linus Walleija7c57cf2011-04-19 08:31:32 +0800941 if (cmd == DMA_PAUSE) {
942 spin_lock_irqsave(&dwc->lock, flags);
943
944 cfglo = channel_readl(dwc, CFG_LO);
945 channel_writel(dwc, CFG_LO, cfglo | DWC_CFGL_CH_SUSP);
946 while (!(channel_readl(dwc, CFG_LO) & DWC_CFGL_FIFO_EMPTY))
947 cpu_relax();
948
949 dwc->paused = true;
950 spin_unlock_irqrestore(&dwc->lock, flags);
951 } else if (cmd == DMA_RESUME) {
952 if (!dwc->paused)
953 return 0;
954
955 spin_lock_irqsave(&dwc->lock, flags);
956
957 cfglo = channel_readl(dwc, CFG_LO);
958 channel_writel(dwc, CFG_LO, cfglo & ~DWC_CFGL_CH_SUSP);
959 dwc->paused = false;
960
961 spin_unlock_irqrestore(&dwc->lock, flags);
962 } else if (cmd == DMA_TERMINATE_ALL) {
963 spin_lock_irqsave(&dwc->lock, flags);
964
Andy Shevchenko3f9362072012-06-19 13:46:32 +0300965 dwc_chan_disable(dw, dwc);
Linus Walleija7c57cf2011-04-19 08:31:32 +0800966
967 dwc->paused = false;
968
969 /* active_list entries will end up before queued entries */
970 list_splice_init(&dwc->queue, &list);
971 list_splice_init(&dwc->active_list, &list);
972
973 spin_unlock_irqrestore(&dwc->lock, flags);
974
975 /* Flush all pending and queued descriptors */
976 list_for_each_entry_safe(desc, _desc, &list, desc_node)
977 dwc_descriptor_complete(dwc, desc, false);
Viresh Kumar327e6972012-02-01 16:12:26 +0530978 } else if (cmd == DMA_SLAVE_CONFIG) {
979 return set_runtime_config(chan, (struct dma_slave_config *)arg);
980 } else {
Linus Walleijc3635c72010-03-26 16:44:01 -0700981 return -ENXIO;
Viresh Kumar327e6972012-02-01 16:12:26 +0530982 }
Linus Walleijc3635c72010-03-26 16:44:01 -0700983
Linus Walleijc3635c72010-03-26 16:44:01 -0700984 return 0;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700985}
986
987static enum dma_status
Linus Walleij07934482010-03-26 16:50:49 -0700988dwc_tx_status(struct dma_chan *chan,
989 dma_cookie_t cookie,
990 struct dma_tx_state *txstate)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700991{
992 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
Russell King - ARM Linux96a2af42012-03-06 22:35:27 +0000993 enum dma_status ret;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700994
Russell King - ARM Linux96a2af42012-03-06 22:35:27 +0000995 ret = dma_cookie_status(chan, cookie, txstate);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700996 if (ret != DMA_SUCCESS) {
997 dwc_scan_descriptors(to_dw_dma(chan->device), dwc);
998
Russell King - ARM Linux96a2af42012-03-06 22:35:27 +0000999 ret = dma_cookie_status(chan, cookie, txstate);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001000 }
1001
Viresh Kumarabf53902011-04-15 16:03:35 +05301002 if (ret != DMA_SUCCESS)
Russell King - ARM Linux96a2af42012-03-06 22:35:27 +00001003 dma_set_residue(txstate, dwc_first_active(dwc)->len);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001004
Linus Walleija7c57cf2011-04-19 08:31:32 +08001005 if (dwc->paused)
1006 return DMA_PAUSED;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001007
1008 return ret;
1009}
1010
1011static void dwc_issue_pending(struct dma_chan *chan)
1012{
1013 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
1014
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001015 if (!list_empty(&dwc->queue))
1016 dwc_scan_descriptors(to_dw_dma(chan->device), dwc);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001017}
1018
Dan Williamsaa1e6f12009-01-06 11:38:17 -07001019static int dwc_alloc_chan_resources(struct dma_chan *chan)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001020{
1021 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
1022 struct dw_dma *dw = to_dw_dma(chan->device);
1023 struct dw_desc *desc;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001024 int i;
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301025 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001026
Andy Shevchenko2e4c3642012-06-19 13:34:05 +03001027 dev_vdbg(chan2dev(chan), "%s\n", __func__);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001028
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001029 /* ASSERT: channel is idle */
1030 if (dma_readl(dw, CH_EN) & dwc->mask) {
Dan Williams41d5e592009-01-06 11:38:21 -07001031 dev_dbg(chan2dev(chan), "DMA channel not idle?\n");
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001032 return -EIO;
1033 }
1034
Russell King - ARM Linuxd3ee98cdc2012-03-06 22:35:47 +00001035 dma_cookie_init(chan);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001036
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001037 /*
1038 * NOTE: some controllers may have additional features that we
1039 * need to initialize here, like "scatter-gather" (which
1040 * doesn't mean what you think it means), and status writeback.
1041 */
1042
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301043 spin_lock_irqsave(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001044 i = dwc->descs_allocated;
1045 while (dwc->descs_allocated < NR_DESCS_PER_CHANNEL) {
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301046 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001047
1048 desc = kzalloc(sizeof(struct dw_desc), GFP_KERNEL);
1049 if (!desc) {
Dan Williams41d5e592009-01-06 11:38:21 -07001050 dev_info(chan2dev(chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001051 "only allocated %d descriptors\n", i);
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301052 spin_lock_irqsave(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001053 break;
1054 }
1055
Dan Williamse0bd0f82009-09-08 17:53:02 -07001056 INIT_LIST_HEAD(&desc->tx_list);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001057 dma_async_tx_descriptor_init(&desc->txd, chan);
1058 desc->txd.tx_submit = dwc_tx_submit;
1059 desc->txd.flags = DMA_CTRL_ACK;
Dan Williams41d5e592009-01-06 11:38:21 -07001060 desc->txd.phys = dma_map_single(chan2parent(chan), &desc->lli,
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001061 sizeof(desc->lli), DMA_TO_DEVICE);
1062 dwc_desc_put(dwc, desc);
1063
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301064 spin_lock_irqsave(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001065 i = ++dwc->descs_allocated;
1066 }
1067
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301068 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001069
Andy Shevchenko2e4c3642012-06-19 13:34:05 +03001070 dev_dbg(chan2dev(chan), "%s: allocated %d descriptors\n", __func__, i);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001071
1072 return i;
1073}
1074
1075static void dwc_free_chan_resources(struct dma_chan *chan)
1076{
1077 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
1078 struct dw_dma *dw = to_dw_dma(chan->device);
1079 struct dw_desc *desc, *_desc;
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301080 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001081 LIST_HEAD(list);
1082
Andy Shevchenko2e4c3642012-06-19 13:34:05 +03001083 dev_dbg(chan2dev(chan), "%s: descs allocated=%u\n", __func__,
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001084 dwc->descs_allocated);
1085
1086 /* ASSERT: channel is idle */
1087 BUG_ON(!list_empty(&dwc->active_list));
1088 BUG_ON(!list_empty(&dwc->queue));
1089 BUG_ON(dma_readl(to_dw_dma(chan->device), CH_EN) & dwc->mask);
1090
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301091 spin_lock_irqsave(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001092 list_splice_init(&dwc->free_list, &list);
1093 dwc->descs_allocated = 0;
Viresh Kumar61e183f2011-11-17 16:01:29 +05301094 dwc->initialized = false;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001095
1096 /* Disable interrupts */
1097 channel_clear_bit(dw, MASK.XFER, dwc->mask);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001098 channel_clear_bit(dw, MASK.ERROR, dwc->mask);
1099
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301100 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001101
1102 list_for_each_entry_safe(desc, _desc, &list, desc_node) {
Dan Williams41d5e592009-01-06 11:38:21 -07001103 dev_vdbg(chan2dev(chan), " freeing descriptor %p\n", desc);
1104 dma_unmap_single(chan2parent(chan), desc->txd.phys,
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001105 sizeof(desc->lli), DMA_TO_DEVICE);
1106 kfree(desc);
1107 }
1108
Andy Shevchenko2e4c3642012-06-19 13:34:05 +03001109 dev_vdbg(chan2dev(chan), "%s: done\n", __func__);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001110}
1111
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001112/* --------------------- Cyclic DMA API extensions -------------------- */
1113
1114/**
1115 * dw_dma_cyclic_start - start the cyclic DMA transfer
1116 * @chan: the DMA channel to start
1117 *
1118 * Must be called with soft interrupts disabled. Returns zero on success or
1119 * -errno on failure.
1120 */
1121int dw_dma_cyclic_start(struct dma_chan *chan)
1122{
1123 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
1124 struct dw_dma *dw = to_dw_dma(dwc->chan.device);
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301125 unsigned long flags;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001126
1127 if (!test_bit(DW_DMA_IS_CYCLIC, &dwc->flags)) {
1128 dev_err(chan2dev(&dwc->chan), "missing prep for cyclic DMA\n");
1129 return -ENODEV;
1130 }
1131
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301132 spin_lock_irqsave(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001133
1134 /* assert channel is idle */
1135 if (dma_readl(dw, CH_EN) & dwc->mask) {
1136 dev_err(chan2dev(&dwc->chan),
1137 "BUG: Attempted to start non-idle channel\n");
Andy Shevchenko1d455432012-06-19 13:34:03 +03001138 dwc_dump_chan_regs(dwc);
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301139 spin_unlock_irqrestore(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001140 return -EBUSY;
1141 }
1142
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001143 dma_writel(dw, CLEAR.ERROR, dwc->mask);
1144 dma_writel(dw, CLEAR.XFER, dwc->mask);
1145
1146 /* setup DMAC channel registers */
1147 channel_writel(dwc, LLP, dwc->cdesc->desc[0]->txd.phys);
1148 channel_writel(dwc, CTL_LO, DWC_CTLL_LLP_D_EN | DWC_CTLL_LLP_S_EN);
1149 channel_writel(dwc, CTL_HI, 0);
1150
1151 channel_set_bit(dw, CH_EN, dwc->mask);
1152
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301153 spin_unlock_irqrestore(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001154
1155 return 0;
1156}
1157EXPORT_SYMBOL(dw_dma_cyclic_start);
1158
1159/**
1160 * dw_dma_cyclic_stop - stop the cyclic DMA transfer
1161 * @chan: the DMA channel to stop
1162 *
1163 * Must be called with soft interrupts disabled.
1164 */
1165void dw_dma_cyclic_stop(struct dma_chan *chan)
1166{
1167 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
1168 struct dw_dma *dw = to_dw_dma(dwc->chan.device);
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301169 unsigned long flags;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001170
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301171 spin_lock_irqsave(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001172
Andy Shevchenko3f9362072012-06-19 13:46:32 +03001173 dwc_chan_disable(dw, dwc);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001174
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301175 spin_unlock_irqrestore(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001176}
1177EXPORT_SYMBOL(dw_dma_cyclic_stop);
1178
1179/**
1180 * dw_dma_cyclic_prep - prepare the cyclic DMA transfer
1181 * @chan: the DMA channel to prepare
1182 * @buf_addr: physical DMA address where the buffer starts
1183 * @buf_len: total number of bytes for the entire buffer
1184 * @period_len: number of bytes for each period
1185 * @direction: transfer direction, to or from device
1186 *
1187 * Must be called before trying to start the transfer. Returns a valid struct
1188 * dw_cyclic_desc if successful or an ERR_PTR(-errno) if not successful.
1189 */
1190struct dw_cyclic_desc *dw_dma_cyclic_prep(struct dma_chan *chan,
1191 dma_addr_t buf_addr, size_t buf_len, size_t period_len,
Vinod Kouldb8196d2011-10-13 22:34:23 +05301192 enum dma_transfer_direction direction)
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001193{
1194 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
Viresh Kumar327e6972012-02-01 16:12:26 +05301195 struct dma_slave_config *sconfig = &dwc->dma_sconfig;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001196 struct dw_cyclic_desc *cdesc;
1197 struct dw_cyclic_desc *retval = NULL;
1198 struct dw_desc *desc;
1199 struct dw_desc *last = NULL;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001200 unsigned long was_cyclic;
1201 unsigned int reg_width;
1202 unsigned int periods;
1203 unsigned int i;
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301204 unsigned long flags;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001205
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301206 spin_lock_irqsave(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001207 if (!list_empty(&dwc->queue) || !list_empty(&dwc->active_list)) {
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301208 spin_unlock_irqrestore(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001209 dev_dbg(chan2dev(&dwc->chan),
1210 "queue and/or active list are not empty\n");
1211 return ERR_PTR(-EBUSY);
1212 }
1213
1214 was_cyclic = test_and_set_bit(DW_DMA_IS_CYCLIC, &dwc->flags);
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301215 spin_unlock_irqrestore(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001216 if (was_cyclic) {
1217 dev_dbg(chan2dev(&dwc->chan),
1218 "channel already prepared for cyclic DMA\n");
1219 return ERR_PTR(-EBUSY);
1220 }
1221
1222 retval = ERR_PTR(-EINVAL);
Viresh Kumar327e6972012-02-01 16:12:26 +05301223
1224 if (direction == DMA_MEM_TO_DEV)
1225 reg_width = __ffs(sconfig->dst_addr_width);
1226 else
1227 reg_width = __ffs(sconfig->src_addr_width);
1228
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001229 periods = buf_len / period_len;
1230
1231 /* Check for too big/unaligned periods and unaligned DMA buffer. */
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +03001232 if (period_len > (dwc->block_size << reg_width))
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001233 goto out_err;
1234 if (unlikely(period_len & ((1 << reg_width) - 1)))
1235 goto out_err;
1236 if (unlikely(buf_addr & ((1 << reg_width) - 1)))
1237 goto out_err;
Vinod Kouldb8196d2011-10-13 22:34:23 +05301238 if (unlikely(!(direction & (DMA_MEM_TO_DEV | DMA_DEV_TO_MEM))))
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001239 goto out_err;
1240
1241 retval = ERR_PTR(-ENOMEM);
1242
1243 if (periods > NR_DESCS_PER_CHANNEL)
1244 goto out_err;
1245
1246 cdesc = kzalloc(sizeof(struct dw_cyclic_desc), GFP_KERNEL);
1247 if (!cdesc)
1248 goto out_err;
1249
1250 cdesc->desc = kzalloc(sizeof(struct dw_desc *) * periods, GFP_KERNEL);
1251 if (!cdesc->desc)
1252 goto out_err_alloc;
1253
1254 for (i = 0; i < periods; i++) {
1255 desc = dwc_desc_get(dwc);
1256 if (!desc)
1257 goto out_err_desc_get;
1258
1259 switch (direction) {
Vinod Kouldb8196d2011-10-13 22:34:23 +05301260 case DMA_MEM_TO_DEV:
Viresh Kumar327e6972012-02-01 16:12:26 +05301261 desc->lli.dar = sconfig->dst_addr;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001262 desc->lli.sar = buf_addr + (period_len * i);
Viresh Kumar327e6972012-02-01 16:12:26 +05301263 desc->lli.ctllo = (DWC_DEFAULT_CTLLO(chan)
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001264 | DWC_CTLL_DST_WIDTH(reg_width)
1265 | DWC_CTLL_SRC_WIDTH(reg_width)
1266 | DWC_CTLL_DST_FIX
1267 | DWC_CTLL_SRC_INC
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001268 | DWC_CTLL_INT_EN);
Viresh Kumar327e6972012-02-01 16:12:26 +05301269
1270 desc->lli.ctllo |= sconfig->device_fc ?
1271 DWC_CTLL_FC(DW_DMA_FC_P_M2P) :
1272 DWC_CTLL_FC(DW_DMA_FC_D_M2P);
1273
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001274 break;
Vinod Kouldb8196d2011-10-13 22:34:23 +05301275 case DMA_DEV_TO_MEM:
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001276 desc->lli.dar = buf_addr + (period_len * i);
Viresh Kumar327e6972012-02-01 16:12:26 +05301277 desc->lli.sar = sconfig->src_addr;
1278 desc->lli.ctllo = (DWC_DEFAULT_CTLLO(chan)
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001279 | DWC_CTLL_SRC_WIDTH(reg_width)
1280 | DWC_CTLL_DST_WIDTH(reg_width)
1281 | DWC_CTLL_DST_INC
1282 | DWC_CTLL_SRC_FIX
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001283 | DWC_CTLL_INT_EN);
Viresh Kumar327e6972012-02-01 16:12:26 +05301284
1285 desc->lli.ctllo |= sconfig->device_fc ?
1286 DWC_CTLL_FC(DW_DMA_FC_P_P2M) :
1287 DWC_CTLL_FC(DW_DMA_FC_D_P2M);
1288
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001289 break;
1290 default:
1291 break;
1292 }
1293
1294 desc->lli.ctlhi = (period_len >> reg_width);
1295 cdesc->desc[i] = desc;
1296
1297 if (last) {
1298 last->lli.llp = desc->txd.phys;
1299 dma_sync_single_for_device(chan2parent(chan),
1300 last->txd.phys, sizeof(last->lli),
1301 DMA_TO_DEVICE);
1302 }
1303
1304 last = desc;
1305 }
1306
1307 /* lets make a cyclic list */
1308 last->lli.llp = cdesc->desc[0]->txd.phys;
1309 dma_sync_single_for_device(chan2parent(chan), last->txd.phys,
1310 sizeof(last->lli), DMA_TO_DEVICE);
1311
Andy Shevchenko2f45d612012-06-19 13:34:02 +03001312 dev_dbg(chan2dev(&dwc->chan), "cyclic prepared buf 0x%llx len %zu "
1313 "period %zu periods %d\n", (unsigned long long)buf_addr,
1314 buf_len, period_len, periods);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001315
1316 cdesc->periods = periods;
1317 dwc->cdesc = cdesc;
1318
1319 return cdesc;
1320
1321out_err_desc_get:
1322 while (i--)
1323 dwc_desc_put(dwc, cdesc->desc[i]);
1324out_err_alloc:
1325 kfree(cdesc);
1326out_err:
1327 clear_bit(DW_DMA_IS_CYCLIC, &dwc->flags);
1328 return (struct dw_cyclic_desc *)retval;
1329}
1330EXPORT_SYMBOL(dw_dma_cyclic_prep);
1331
1332/**
1333 * dw_dma_cyclic_free - free a prepared cyclic DMA transfer
1334 * @chan: the DMA channel to free
1335 */
1336void dw_dma_cyclic_free(struct dma_chan *chan)
1337{
1338 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
1339 struct dw_dma *dw = to_dw_dma(dwc->chan.device);
1340 struct dw_cyclic_desc *cdesc = dwc->cdesc;
1341 int i;
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301342 unsigned long flags;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001343
Andy Shevchenko2e4c3642012-06-19 13:34:05 +03001344 dev_dbg(chan2dev(&dwc->chan), "%s\n", __func__);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001345
1346 if (!cdesc)
1347 return;
1348
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301349 spin_lock_irqsave(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001350
Andy Shevchenko3f9362072012-06-19 13:46:32 +03001351 dwc_chan_disable(dw, dwc);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001352
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001353 dma_writel(dw, CLEAR.ERROR, dwc->mask);
1354 dma_writel(dw, CLEAR.XFER, dwc->mask);
1355
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301356 spin_unlock_irqrestore(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001357
1358 for (i = 0; i < cdesc->periods; i++)
1359 dwc_desc_put(dwc, cdesc->desc[i]);
1360
1361 kfree(cdesc->desc);
1362 kfree(cdesc);
1363
1364 clear_bit(DW_DMA_IS_CYCLIC, &dwc->flags);
1365}
1366EXPORT_SYMBOL(dw_dma_cyclic_free);
1367
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001368/*----------------------------------------------------------------------*/
1369
1370static void dw_dma_off(struct dw_dma *dw)
1371{
Viresh Kumar61e183f2011-11-17 16:01:29 +05301372 int i;
1373
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001374 dma_writel(dw, CFG, 0);
1375
1376 channel_clear_bit(dw, MASK.XFER, dw->all_chan_mask);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001377 channel_clear_bit(dw, MASK.SRC_TRAN, dw->all_chan_mask);
1378 channel_clear_bit(dw, MASK.DST_TRAN, dw->all_chan_mask);
1379 channel_clear_bit(dw, MASK.ERROR, dw->all_chan_mask);
1380
1381 while (dma_readl(dw, CFG) & DW_CFG_DMA_EN)
1382 cpu_relax();
Viresh Kumar61e183f2011-11-17 16:01:29 +05301383
1384 for (i = 0; i < dw->dma.chancnt; i++)
1385 dw->chan[i].initialized = false;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001386}
1387
Andy Shevchenko0272e932012-06-19 13:34:09 +03001388static int __devinit dw_probe(struct platform_device *pdev)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001389{
1390 struct dw_dma_platform_data *pdata;
1391 struct resource *io;
1392 struct dw_dma *dw;
1393 size_t size;
Andy Shevchenko482c67e2012-09-21 15:05:46 +03001394 void __iomem *regs;
1395 bool autocfg;
1396 unsigned int dw_params;
1397 unsigned int nr_channels;
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +03001398 unsigned int max_blk_size = 0;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001399 int irq;
1400 int err;
1401 int i;
1402
Viresh Kumar6c618c92012-02-01 16:12:22 +05301403 pdata = dev_get_platdata(&pdev->dev);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001404 if (!pdata || pdata->nr_channels > DW_DMA_MAX_NR_CHANNELS)
1405 return -EINVAL;
1406
1407 io = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1408 if (!io)
1409 return -EINVAL;
1410
1411 irq = platform_get_irq(pdev, 0);
1412 if (irq < 0)
1413 return irq;
1414
Andy Shevchenko482c67e2012-09-21 15:05:46 +03001415 regs = devm_request_and_ioremap(&pdev->dev, io);
1416 if (!regs)
1417 return -EBUSY;
1418
1419 dw_params = dma_read_byaddr(regs, DW_PARAMS);
1420 autocfg = dw_params >> DW_PARAMS_EN & 0x1;
1421
1422 if (autocfg)
1423 nr_channels = (dw_params >> DW_PARAMS_NR_CHAN & 0x7) + 1;
1424 else
1425 nr_channels = pdata->nr_channels;
1426
1427 size = sizeof(struct dw_dma) + nr_channels * sizeof(struct dw_dma_chan);
Andy Shevchenkodbde5c22012-07-24 11:00:55 +03001428 dw = devm_kzalloc(&pdev->dev, size, GFP_KERNEL);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001429 if (!dw)
1430 return -ENOMEM;
1431
Andy Shevchenkodbde5c22012-07-24 11:00:55 +03001432 dw->clk = devm_clk_get(&pdev->dev, "hclk");
1433 if (IS_ERR(dw->clk))
1434 return PTR_ERR(dw->clk);
Viresh Kumar30755282012-04-17 17:10:07 +05301435 clk_prepare_enable(dw->clk);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001436
Andy Shevchenko482c67e2012-09-21 15:05:46 +03001437 dw->regs = regs;
1438
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +03001439 /* get hardware configuration parameters */
Andy Shevchenkoa0982002012-09-21 15:05:48 +03001440 if (autocfg) {
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +03001441 max_blk_size = dma_readl(dw, MAX_BLK_SIZE);
1442
Andy Shevchenkoa0982002012-09-21 15:05:48 +03001443 dw->nr_masters = (dw_params >> DW_PARAMS_NR_MASTER & 3) + 1;
1444 for (i = 0; i < dw->nr_masters; i++) {
1445 dw->data_width[i] =
1446 (dw_params >> DW_PARAMS_DATA_WIDTH(i) & 3) + 2;
1447 }
1448 } else {
1449 dw->nr_masters = pdata->nr_masters;
1450 memcpy(dw->data_width, pdata->data_width, 4);
1451 }
1452
Andy Shevchenko11f932e2012-06-19 13:34:06 +03001453 /* Calculate all channel mask before DMA setup */
Andy Shevchenko482c67e2012-09-21 15:05:46 +03001454 dw->all_chan_mask = (1 << nr_channels) - 1;
Andy Shevchenko11f932e2012-06-19 13:34:06 +03001455
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001456 /* force dma off, just in case */
1457 dw_dma_off(dw);
1458
Andy Shevchenko236b1062012-06-19 13:34:07 +03001459 /* disable BLOCK interrupts as well */
1460 channel_clear_bit(dw, MASK.BLOCK, dw->all_chan_mask);
1461
Andy Shevchenkodbde5c22012-07-24 11:00:55 +03001462 err = devm_request_irq(&pdev->dev, irq, dw_dma_interrupt, 0,
1463 "dw_dmac", dw);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001464 if (err)
Andy Shevchenkodbde5c22012-07-24 11:00:55 +03001465 return err;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001466
1467 platform_set_drvdata(pdev, dw);
1468
1469 tasklet_init(&dw->tasklet, dw_dma_tasklet, (unsigned long)dw);
1470
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001471 INIT_LIST_HEAD(&dw->dma.channels);
Andy Shevchenko482c67e2012-09-21 15:05:46 +03001472 for (i = 0; i < nr_channels; i++) {
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001473 struct dw_dma_chan *dwc = &dw->chan[i];
1474
1475 dwc->chan.device = &dw->dma;
Russell King - ARM Linuxd3ee98cdc2012-03-06 22:35:47 +00001476 dma_cookie_init(&dwc->chan);
Viresh Kumarb0c31302011-03-03 15:47:21 +05301477 if (pdata->chan_allocation_order == CHAN_ALLOCATION_ASCENDING)
1478 list_add_tail(&dwc->chan.device_node,
1479 &dw->dma.channels);
1480 else
1481 list_add(&dwc->chan.device_node, &dw->dma.channels);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001482
Viresh Kumar93317e82011-03-03 15:47:22 +05301483 /* 7 is highest priority & 0 is lowest. */
1484 if (pdata->chan_priority == CHAN_PRIORITY_ASCENDING)
Andy Shevchenko482c67e2012-09-21 15:05:46 +03001485 dwc->priority = nr_channels - i - 1;
Viresh Kumar93317e82011-03-03 15:47:22 +05301486 else
1487 dwc->priority = i;
1488
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001489 dwc->ch_regs = &__dw_regs(dw)->CHAN[i];
1490 spin_lock_init(&dwc->lock);
1491 dwc->mask = 1 << i;
1492
1493 INIT_LIST_HEAD(&dwc->active_list);
1494 INIT_LIST_HEAD(&dwc->queue);
1495 INIT_LIST_HEAD(&dwc->free_list);
1496
1497 channel_clear_bit(dw, CH_EN, dwc->mask);
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +03001498
Andy Shevchenkoa0982002012-09-21 15:05:48 +03001499 dwc->dw = dw;
1500
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +03001501 /* hardware configuration */
1502 if (autocfg)
1503 /* Decode maximum block size for given channel. The
1504 * stored 4 bit value represents blocks from 0x00 for 3
1505 * up to 0x0a for 4095. */
1506 dwc->block_size =
1507 (4 << ((max_blk_size >> 4 * i) & 0xf)) - 1;
1508 else
1509 dwc->block_size = pdata->block_size;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001510 }
1511
Andy Shevchenko11f932e2012-06-19 13:34:06 +03001512 /* Clear all interrupts on all channels. */
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001513 dma_writel(dw, CLEAR.XFER, dw->all_chan_mask);
Andy Shevchenko236b1062012-06-19 13:34:07 +03001514 dma_writel(dw, CLEAR.BLOCK, dw->all_chan_mask);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001515 dma_writel(dw, CLEAR.SRC_TRAN, dw->all_chan_mask);
1516 dma_writel(dw, CLEAR.DST_TRAN, dw->all_chan_mask);
1517 dma_writel(dw, CLEAR.ERROR, dw->all_chan_mask);
1518
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001519 dma_cap_set(DMA_MEMCPY, dw->dma.cap_mask);
1520 dma_cap_set(DMA_SLAVE, dw->dma.cap_mask);
Jamie Iles95ea7592011-01-21 14:11:54 +00001521 if (pdata->is_private)
1522 dma_cap_set(DMA_PRIVATE, dw->dma.cap_mask);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001523 dw->dma.dev = &pdev->dev;
1524 dw->dma.device_alloc_chan_resources = dwc_alloc_chan_resources;
1525 dw->dma.device_free_chan_resources = dwc_free_chan_resources;
1526
1527 dw->dma.device_prep_dma_memcpy = dwc_prep_dma_memcpy;
1528
1529 dw->dma.device_prep_slave_sg = dwc_prep_slave_sg;
Linus Walleijc3635c72010-03-26 16:44:01 -07001530 dw->dma.device_control = dwc_control;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001531
Linus Walleij07934482010-03-26 16:50:49 -07001532 dw->dma.device_tx_status = dwc_tx_status;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001533 dw->dma.device_issue_pending = dwc_issue_pending;
1534
1535 dma_writel(dw, CFG, DW_CFG_DMA_EN);
1536
1537 printk(KERN_INFO "%s: DesignWare DMA Controller, %d channels\n",
Andy Shevchenko482c67e2012-09-21 15:05:46 +03001538 dev_name(&pdev->dev), nr_channels);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001539
1540 dma_async_device_register(&dw->dma);
1541
1542 return 0;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001543}
1544
Andy Shevchenko0272e932012-06-19 13:34:09 +03001545static int __devexit dw_remove(struct platform_device *pdev)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001546{
1547 struct dw_dma *dw = platform_get_drvdata(pdev);
1548 struct dw_dma_chan *dwc, *_dwc;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001549
1550 dw_dma_off(dw);
1551 dma_async_device_unregister(&dw->dma);
1552
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001553 tasklet_kill(&dw->tasklet);
1554
1555 list_for_each_entry_safe(dwc, _dwc, &dw->dma.channels,
1556 chan.device_node) {
1557 list_del(&dwc->chan.device_node);
1558 channel_clear_bit(dw, CH_EN, dwc->mask);
1559 }
1560
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001561 return 0;
1562}
1563
1564static void dw_shutdown(struct platform_device *pdev)
1565{
1566 struct dw_dma *dw = platform_get_drvdata(pdev);
1567
1568 dw_dma_off(platform_get_drvdata(pdev));
Viresh Kumar30755282012-04-17 17:10:07 +05301569 clk_disable_unprepare(dw->clk);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001570}
1571
Magnus Damm4a256b52009-07-08 13:22:18 +02001572static int dw_suspend_noirq(struct device *dev)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001573{
Magnus Damm4a256b52009-07-08 13:22:18 +02001574 struct platform_device *pdev = to_platform_device(dev);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001575 struct dw_dma *dw = platform_get_drvdata(pdev);
1576
1577 dw_dma_off(platform_get_drvdata(pdev));
Viresh Kumar30755282012-04-17 17:10:07 +05301578 clk_disable_unprepare(dw->clk);
Viresh Kumar61e183f2011-11-17 16:01:29 +05301579
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001580 return 0;
1581}
1582
Magnus Damm4a256b52009-07-08 13:22:18 +02001583static int dw_resume_noirq(struct device *dev)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001584{
Magnus Damm4a256b52009-07-08 13:22:18 +02001585 struct platform_device *pdev = to_platform_device(dev);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001586 struct dw_dma *dw = platform_get_drvdata(pdev);
1587
Viresh Kumar30755282012-04-17 17:10:07 +05301588 clk_prepare_enable(dw->clk);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001589 dma_writel(dw, CFG, DW_CFG_DMA_EN);
1590 return 0;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001591}
1592
Alexey Dobriyan47145212009-12-14 18:00:08 -08001593static const struct dev_pm_ops dw_dev_pm_ops = {
Magnus Damm4a256b52009-07-08 13:22:18 +02001594 .suspend_noirq = dw_suspend_noirq,
1595 .resume_noirq = dw_resume_noirq,
Rajeev KUMAR7414a1b2012-02-01 16:12:17 +05301596 .freeze_noirq = dw_suspend_noirq,
1597 .thaw_noirq = dw_resume_noirq,
1598 .restore_noirq = dw_resume_noirq,
1599 .poweroff_noirq = dw_suspend_noirq,
Magnus Damm4a256b52009-07-08 13:22:18 +02001600};
1601
Viresh Kumard3f797d2012-04-20 20:15:34 +05301602#ifdef CONFIG_OF
1603static const struct of_device_id dw_dma_id_table[] = {
1604 { .compatible = "snps,dma-spear1340" },
1605 {}
1606};
1607MODULE_DEVICE_TABLE(of, dw_dma_id_table);
1608#endif
1609
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001610static struct platform_driver dw_driver = {
Andy Shevchenko0272e932012-06-19 13:34:09 +03001611 .remove = __devexit_p(dw_remove),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001612 .shutdown = dw_shutdown,
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001613 .driver = {
1614 .name = "dw_dmac",
Magnus Damm4a256b52009-07-08 13:22:18 +02001615 .pm = &dw_dev_pm_ops,
Viresh Kumard3f797d2012-04-20 20:15:34 +05301616 .of_match_table = of_match_ptr(dw_dma_id_table),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001617 },
1618};
1619
1620static int __init dw_init(void)
1621{
1622 return platform_driver_probe(&dw_driver, dw_probe);
1623}
Viresh Kumarcb689a72011-03-03 15:47:15 +05301624subsys_initcall(dw_init);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001625
1626static void __exit dw_exit(void)
1627{
1628 platform_driver_unregister(&dw_driver);
1629}
1630module_exit(dw_exit);
1631
1632MODULE_LICENSE("GPL v2");
1633MODULE_DESCRIPTION("Synopsys DesignWare DMA Controller driver");
Jean Delvaree05503e2011-05-18 16:49:24 +02001634MODULE_AUTHOR("Haavard Skinnemoen (Atmel)");
Viresh Kumar10d89352012-06-20 12:53:02 -07001635MODULE_AUTHOR("Viresh Kumar <viresh.linux@gmail.com>");