Dan Williams | 4d88a97 | 2015-05-31 14:41:48 -0400 | [diff] [blame] | 1 | /* |
| 2 | * Copyright(c) 2013-2015 Intel Corporation. All rights reserved. |
| 3 | * |
| 4 | * This program is free software; you can redistribute it and/or modify |
| 5 | * it under the terms of version 2 of the GNU General Public License as |
| 6 | * published by the Free Software Foundation. |
| 7 | * |
| 8 | * This program is distributed in the hope that it will be useful, but |
| 9 | * WITHOUT ANY WARRANTY; without even the implied warranty of |
| 10 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU |
| 11 | * General Public License for more details. |
| 12 | */ |
| 13 | #ifndef __ND_H__ |
| 14 | #define __ND_H__ |
Dan Williams | 1f7df6f | 2015-06-09 20:13:14 -0400 | [diff] [blame] | 15 | #include <linux/libnvdimm.h> |
Dan Williams | f0dc089 | 2015-05-16 12:28:53 -0400 | [diff] [blame] | 16 | #include <linux/blkdev.h> |
Dan Williams | 4d88a97 | 2015-05-31 14:41:48 -0400 | [diff] [blame] | 17 | #include <linux/device.h> |
| 18 | #include <linux/mutex.h> |
| 19 | #include <linux/ndctl.h> |
Dan Williams | bf9bccc | 2015-06-17 17:14:46 -0400 | [diff] [blame] | 20 | #include <linux/types.h> |
Dan Williams | 4a826c8 | 2015-06-09 16:09:36 -0400 | [diff] [blame] | 21 | #include "label.h" |
Dan Williams | 4d88a97 | 2015-05-31 14:41:48 -0400 | [diff] [blame] | 22 | |
Dan Williams | 8c2f7e8 | 2015-06-25 04:20:04 -0400 | [diff] [blame] | 23 | enum { |
Vishal Verma | 5212e11 | 2015-06-25 04:20:32 -0400 | [diff] [blame] | 24 | /* |
| 25 | * Limits the maximum number of block apertures a dimm can |
| 26 | * support and is an input to the geometry/on-disk-format of a |
| 27 | * BTT instance |
| 28 | */ |
| 29 | ND_MAX_LANES = 256, |
Dan Williams | 8c2f7e8 | 2015-06-25 04:20:04 -0400 | [diff] [blame] | 30 | SECTOR_SHIFT = 9, |
Vishal Verma | fcae695 | 2015-06-25 04:22:39 -0400 | [diff] [blame] | 31 | INT_LBASIZE_ALIGNMENT = 64, |
Dan Williams | e145574 | 2015-07-30 17:57:47 -0400 | [diff] [blame] | 32 | #if IS_ENABLED(CONFIG_NVDIMM_PFN) |
| 33 | ND_PFN_ALIGN = PAGES_PER_SECTION * PAGE_SIZE, |
| 34 | ND_PFN_MASK = ND_PFN_ALIGN - 1, |
| 35 | #else |
| 36 | ND_PFN_ALIGN = 0, |
| 37 | ND_PFN_MASK = 0, |
| 38 | #endif |
Dan Williams | 8c2f7e8 | 2015-06-25 04:20:04 -0400 | [diff] [blame] | 39 | }; |
| 40 | |
Dan Williams | 4d88a97 | 2015-05-31 14:41:48 -0400 | [diff] [blame] | 41 | struct nvdimm_drvdata { |
| 42 | struct device *dev; |
Dan Williams | 4a826c8 | 2015-06-09 16:09:36 -0400 | [diff] [blame] | 43 | int nsindex_size; |
Dan Williams | 4d88a97 | 2015-05-31 14:41:48 -0400 | [diff] [blame] | 44 | struct nd_cmd_get_config_size nsarea; |
| 45 | void *data; |
Dan Williams | 4a826c8 | 2015-06-09 16:09:36 -0400 | [diff] [blame] | 46 | int ns_current, ns_next; |
| 47 | struct resource dpa; |
Dan Williams | bf9bccc | 2015-06-17 17:14:46 -0400 | [diff] [blame] | 48 | struct kref kref; |
Dan Williams | 4d88a97 | 2015-05-31 14:41:48 -0400 | [diff] [blame] | 49 | }; |
| 50 | |
Dan Williams | 3d88002 | 2015-05-31 15:02:11 -0400 | [diff] [blame] | 51 | struct nd_region_namespaces { |
| 52 | int count; |
| 53 | int active; |
| 54 | }; |
| 55 | |
Dan Williams | 4a826c8 | 2015-06-09 16:09:36 -0400 | [diff] [blame] | 56 | static inline struct nd_namespace_index *to_namespace_index( |
| 57 | struct nvdimm_drvdata *ndd, int i) |
| 58 | { |
| 59 | if (i < 0) |
| 60 | return NULL; |
| 61 | |
| 62 | return ndd->data + sizeof_namespace_index(ndd) * i; |
| 63 | } |
| 64 | |
| 65 | static inline struct nd_namespace_index *to_current_namespace_index( |
| 66 | struct nvdimm_drvdata *ndd) |
| 67 | { |
| 68 | return to_namespace_index(ndd, ndd->ns_current); |
| 69 | } |
| 70 | |
| 71 | static inline struct nd_namespace_index *to_next_namespace_index( |
| 72 | struct nvdimm_drvdata *ndd) |
| 73 | { |
| 74 | return to_namespace_index(ndd, ndd->ns_next); |
| 75 | } |
| 76 | |
| 77 | #define nd_dbg_dpa(r, d, res, fmt, arg...) \ |
| 78 | dev_dbg((r) ? &(r)->dev : (d)->dev, "%s: %.13s: %#llx @ %#llx " fmt, \ |
| 79 | (r) ? dev_name((d)->dev) : "", res ? res->name : "null", \ |
| 80 | (unsigned long long) (res ? resource_size(res) : 0), \ |
| 81 | (unsigned long long) (res ? res->start : 0), ##arg) |
| 82 | |
Dan Williams | bf9bccc | 2015-06-17 17:14:46 -0400 | [diff] [blame] | 83 | #define for_each_label(l, label, labels) \ |
| 84 | for (l = 0; (label = labels ? labels[l] : NULL); l++) |
| 85 | |
| 86 | #define for_each_dpa_resource(ndd, res) \ |
| 87 | for (res = (ndd)->dpa.child; res; res = res->sibling) |
| 88 | |
Dan Williams | 4a826c8 | 2015-06-09 16:09:36 -0400 | [diff] [blame] | 89 | #define for_each_dpa_resource_safe(ndd, res, next) \ |
| 90 | for (res = (ndd)->dpa.child, next = res ? res->sibling : NULL; \ |
| 91 | res; res = next, next = next ? next->sibling : NULL) |
| 92 | |
Vishal Verma | 5212e11 | 2015-06-25 04:20:32 -0400 | [diff] [blame] | 93 | struct nd_percpu_lane { |
| 94 | int count; |
| 95 | spinlock_t lock; |
| 96 | }; |
| 97 | |
Dan Williams | 1f7df6f | 2015-06-09 20:13:14 -0400 | [diff] [blame] | 98 | struct nd_region { |
| 99 | struct device dev; |
Dan Williams | 1b40e09 | 2015-05-01 13:34:01 -0400 | [diff] [blame] | 100 | struct ida ns_ida; |
Dan Williams | 8c2f7e8 | 2015-06-25 04:20:04 -0400 | [diff] [blame] | 101 | struct ida btt_ida; |
Dan Williams | e145574 | 2015-07-30 17:57:47 -0400 | [diff] [blame] | 102 | struct ida pfn_ida; |
Dan Williams | 004f1af | 2015-08-24 19:20:23 -0400 | [diff] [blame] | 103 | unsigned long flags; |
Dan Williams | bf9bccc | 2015-06-17 17:14:46 -0400 | [diff] [blame] | 104 | struct device *ns_seed; |
Dan Williams | 8c2f7e8 | 2015-06-25 04:20:04 -0400 | [diff] [blame] | 105 | struct device *btt_seed; |
Dan Williams | e145574 | 2015-07-30 17:57:47 -0400 | [diff] [blame] | 106 | struct device *pfn_seed; |
Dan Williams | 1f7df6f | 2015-06-09 20:13:14 -0400 | [diff] [blame] | 107 | u16 ndr_mappings; |
| 108 | u64 ndr_size; |
| 109 | u64 ndr_start; |
Toshi Kani | 41d7a6d | 2015-06-19 12:18:33 -0600 | [diff] [blame] | 110 | int id, num_lanes, ro, numa_node; |
Dan Williams | 1f7df6f | 2015-06-09 20:13:14 -0400 | [diff] [blame] | 111 | void *provider_data; |
Dan Williams | eaf9615 | 2015-05-01 13:11:27 -0400 | [diff] [blame] | 112 | struct nd_interleave_set *nd_set; |
Vishal Verma | 5212e11 | 2015-06-25 04:20:32 -0400 | [diff] [blame] | 113 | struct nd_percpu_lane __percpu *lane; |
Dan Williams | 1f7df6f | 2015-06-09 20:13:14 -0400 | [diff] [blame] | 114 | struct nd_mapping mapping[0]; |
| 115 | }; |
| 116 | |
Ross Zwisler | 047fc8a | 2015-06-25 04:21:02 -0400 | [diff] [blame] | 117 | struct nd_blk_region { |
| 118 | int (*enable)(struct nvdimm_bus *nvdimm_bus, struct device *dev); |
| 119 | void (*disable)(struct nvdimm_bus *nvdimm_bus, struct device *dev); |
| 120 | int (*do_io)(struct nd_blk_region *ndbr, resource_size_t dpa, |
| 121 | void *iobuf, u64 len, int rw); |
| 122 | void *blk_provider_data; |
| 123 | struct nd_region nd_region; |
| 124 | }; |
| 125 | |
Dan Williams | 4a826c8 | 2015-06-09 16:09:36 -0400 | [diff] [blame] | 126 | /* |
| 127 | * Lookup next in the repeating sequence of 01, 10, and 11. |
| 128 | */ |
| 129 | static inline unsigned nd_inc_seq(unsigned seq) |
| 130 | { |
| 131 | static const unsigned next[] = { 0, 2, 3, 1 }; |
| 132 | |
| 133 | return next[seq & 3]; |
| 134 | } |
Dan Williams | f524bf2 | 2015-05-30 12:36:02 -0400 | [diff] [blame] | 135 | |
Vishal Verma | 5212e11 | 2015-06-25 04:20:32 -0400 | [diff] [blame] | 136 | struct btt; |
Dan Williams | 8c2f7e8 | 2015-06-25 04:20:04 -0400 | [diff] [blame] | 137 | struct nd_btt { |
| 138 | struct device dev; |
| 139 | struct nd_namespace_common *ndns; |
Vishal Verma | 5212e11 | 2015-06-25 04:20:32 -0400 | [diff] [blame] | 140 | struct btt *btt; |
Dan Williams | 8c2f7e8 | 2015-06-25 04:20:04 -0400 | [diff] [blame] | 141 | unsigned long lbasize; |
| 142 | u8 *uuid; |
| 143 | int id; |
| 144 | }; |
| 145 | |
Dan Williams | e145574 | 2015-07-30 17:57:47 -0400 | [diff] [blame] | 146 | enum nd_pfn_mode { |
| 147 | PFN_MODE_NONE, |
| 148 | PFN_MODE_RAM, |
| 149 | PFN_MODE_PMEM, |
| 150 | }; |
| 151 | |
| 152 | struct nd_pfn { |
| 153 | int id; |
| 154 | u8 *uuid; |
| 155 | struct device dev; |
| 156 | unsigned long npfns; |
| 157 | enum nd_pfn_mode mode; |
| 158 | struct nd_pfn_sb *pfn_sb; |
| 159 | struct nd_namespace_common *ndns; |
| 160 | }; |
| 161 | |
Dan Williams | 4d88a97 | 2015-05-31 14:41:48 -0400 | [diff] [blame] | 162 | enum nd_async_mode { |
| 163 | ND_SYNC, |
| 164 | ND_ASYNC, |
| 165 | }; |
| 166 | |
Vishal Verma | 41cd8b7 | 2015-06-25 04:21:52 -0400 | [diff] [blame] | 167 | int nd_integrity_init(struct gendisk *disk, unsigned long meta_size); |
Dan Williams | bf9bccc | 2015-06-17 17:14:46 -0400 | [diff] [blame] | 168 | void wait_nvdimm_bus_probe_idle(struct device *dev); |
Dan Williams | 4d88a97 | 2015-05-31 14:41:48 -0400 | [diff] [blame] | 169 | void nd_device_register(struct device *dev); |
| 170 | void nd_device_unregister(struct device *dev, enum nd_async_mode mode); |
Dan Williams | bf9bccc | 2015-06-17 17:14:46 -0400 | [diff] [blame] | 171 | int nd_uuid_store(struct device *dev, u8 **uuid_out, const char *buf, |
| 172 | size_t len); |
Dan Williams | 1b40e09 | 2015-05-01 13:34:01 -0400 | [diff] [blame] | 173 | ssize_t nd_sector_size_show(unsigned long current_lbasize, |
| 174 | const unsigned long *supported, char *buf); |
| 175 | ssize_t nd_sector_size_store(struct device *dev, const char *buf, |
| 176 | unsigned long *current_lbasize, const unsigned long *supported); |
Dan Williams | 4d88a97 | 2015-05-31 14:41:48 -0400 | [diff] [blame] | 177 | int __init nvdimm_init(void); |
Dan Williams | 3d88002 | 2015-05-31 15:02:11 -0400 | [diff] [blame] | 178 | int __init nd_region_init(void); |
Dan Williams | 4d88a97 | 2015-05-31 14:41:48 -0400 | [diff] [blame] | 179 | void nvdimm_exit(void); |
Dan Williams | 3d88002 | 2015-05-31 15:02:11 -0400 | [diff] [blame] | 180 | void nd_region_exit(void); |
Dan Williams | bf9bccc | 2015-06-17 17:14:46 -0400 | [diff] [blame] | 181 | struct nvdimm; |
| 182 | struct nvdimm_drvdata *to_ndd(struct nd_mapping *nd_mapping); |
Dan Williams | 4d88a97 | 2015-05-31 14:41:48 -0400 | [diff] [blame] | 183 | int nvdimm_init_nsarea(struct nvdimm_drvdata *ndd); |
| 184 | int nvdimm_init_config_data(struct nvdimm_drvdata *ndd); |
Dan Williams | f524bf2 | 2015-05-30 12:36:02 -0400 | [diff] [blame] | 185 | int nvdimm_set_config_data(struct nvdimm_drvdata *ndd, size_t offset, |
| 186 | void *buf, size_t len); |
Dan Williams | 8c2f7e8 | 2015-06-25 04:20:04 -0400 | [diff] [blame] | 187 | struct nd_btt *to_nd_btt(struct device *dev); |
Dan Williams | e145574 | 2015-07-30 17:57:47 -0400 | [diff] [blame] | 188 | |
| 189 | struct nd_gen_sb { |
| 190 | char reserved[SZ_4K - 8]; |
| 191 | __le64 checksum; |
| 192 | }; |
| 193 | |
| 194 | u64 nd_sb_checksum(struct nd_gen_sb *sb); |
Dan Williams | 8c2f7e8 | 2015-06-25 04:20:04 -0400 | [diff] [blame] | 195 | #if IS_ENABLED(CONFIG_BTT) |
| 196 | int nd_btt_probe(struct nd_namespace_common *ndns, void *drvdata); |
| 197 | bool is_nd_btt(struct device *dev); |
| 198 | struct device *nd_btt_create(struct nd_region *nd_region); |
| 199 | #else |
Randy Dunlap | f6ef5a2 | 2015-07-28 12:27:01 -0700 | [diff] [blame] | 200 | static inline int nd_btt_probe(struct nd_namespace_common *ndns, void *drvdata) |
Dan Williams | 8c2f7e8 | 2015-06-25 04:20:04 -0400 | [diff] [blame] | 201 | { |
| 202 | return -ENODEV; |
| 203 | } |
| 204 | |
| 205 | static inline bool is_nd_btt(struct device *dev) |
| 206 | { |
| 207 | return false; |
| 208 | } |
| 209 | |
| 210 | static inline struct device *nd_btt_create(struct nd_region *nd_region) |
| 211 | { |
| 212 | return NULL; |
| 213 | } |
Dan Williams | 8c2f7e8 | 2015-06-25 04:20:04 -0400 | [diff] [blame] | 214 | #endif |
Dan Williams | e145574 | 2015-07-30 17:57:47 -0400 | [diff] [blame] | 215 | |
| 216 | struct nd_pfn *to_nd_pfn(struct device *dev); |
| 217 | #if IS_ENABLED(CONFIG_NVDIMM_PFN) |
| 218 | int nd_pfn_probe(struct nd_namespace_common *ndns, void *drvdata); |
| 219 | bool is_nd_pfn(struct device *dev); |
| 220 | struct device *nd_pfn_create(struct nd_region *nd_region); |
Dan Williams | 32ab0a3f | 2015-08-01 02:16:37 -0400 | [diff] [blame] | 221 | int nd_pfn_validate(struct nd_pfn *nd_pfn); |
Dan Williams | e145574 | 2015-07-30 17:57:47 -0400 | [diff] [blame] | 222 | #else |
| 223 | static inline int nd_pfn_probe(struct nd_namespace_common *ndns, void *drvdata) |
| 224 | { |
| 225 | return -ENODEV; |
| 226 | } |
| 227 | |
| 228 | static inline bool is_nd_pfn(struct device *dev) |
| 229 | { |
| 230 | return false; |
| 231 | } |
| 232 | |
| 233 | static inline struct device *nd_pfn_create(struct nd_region *nd_region) |
| 234 | { |
| 235 | return NULL; |
| 236 | } |
Dan Williams | 32ab0a3f | 2015-08-01 02:16:37 -0400 | [diff] [blame] | 237 | |
| 238 | static inline int nd_pfn_validate(struct nd_pfn *nd_pfn) |
| 239 | { |
| 240 | return -ENODEV; |
| 241 | } |
Dan Williams | e145574 | 2015-07-30 17:57:47 -0400 | [diff] [blame] | 242 | #endif |
| 243 | |
Dan Williams | 3d88002 | 2015-05-31 15:02:11 -0400 | [diff] [blame] | 244 | struct nd_region *to_nd_region(struct device *dev); |
| 245 | int nd_region_to_nstype(struct nd_region *nd_region); |
| 246 | int nd_region_register_namespaces(struct nd_region *nd_region, int *err); |
Dan Williams | bf9bccc | 2015-06-17 17:14:46 -0400 | [diff] [blame] | 247 | u64 nd_region_interleave_set_cookie(struct nd_region *nd_region); |
Dan Williams | 3d88002 | 2015-05-31 15:02:11 -0400 | [diff] [blame] | 248 | void nvdimm_bus_lock(struct device *dev); |
| 249 | void nvdimm_bus_unlock(struct device *dev); |
| 250 | bool is_nvdimm_bus_locked(struct device *dev); |
Dan Williams | 5813882 | 2015-06-23 20:08:34 -0400 | [diff] [blame] | 251 | int nvdimm_revalidate_disk(struct gendisk *disk); |
Dan Williams | bf9bccc | 2015-06-17 17:14:46 -0400 | [diff] [blame] | 252 | void nvdimm_drvdata_release(struct kref *kref); |
| 253 | void put_ndd(struct nvdimm_drvdata *ndd); |
Dan Williams | 4a826c8 | 2015-06-09 16:09:36 -0400 | [diff] [blame] | 254 | int nd_label_reserve_dpa(struct nvdimm_drvdata *ndd); |
| 255 | void nvdimm_free_dpa(struct nvdimm_drvdata *ndd, struct resource *res); |
| 256 | struct resource *nvdimm_allocate_dpa(struct nvdimm_drvdata *ndd, |
| 257 | struct nd_label_id *label_id, resource_size_t start, |
| 258 | resource_size_t n); |
Dan Williams | 8c2f7e8 | 2015-06-25 04:20:04 -0400 | [diff] [blame] | 259 | resource_size_t nvdimm_namespace_capacity(struct nd_namespace_common *ndns); |
| 260 | struct nd_namespace_common *nvdimm_namespace_common_probe(struct device *dev); |
Vishal Verma | 5212e11 | 2015-06-25 04:20:32 -0400 | [diff] [blame] | 261 | int nvdimm_namespace_attach_btt(struct nd_namespace_common *ndns); |
| 262 | int nvdimm_namespace_detach_btt(struct nd_namespace_common *ndns); |
| 263 | const char *nvdimm_namespace_disk_name(struct nd_namespace_common *ndns, |
| 264 | char *name); |
Ross Zwisler | 047fc8a | 2015-06-25 04:21:02 -0400 | [diff] [blame] | 265 | int nd_blk_region_init(struct nd_region *nd_region); |
Dan Williams | f0dc089 | 2015-05-16 12:28:53 -0400 | [diff] [blame] | 266 | void __nd_iostat_start(struct bio *bio, unsigned long *start); |
| 267 | static inline bool nd_iostat_start(struct bio *bio, unsigned long *start) |
| 268 | { |
| 269 | struct gendisk *disk = bio->bi_bdev->bd_disk; |
| 270 | |
| 271 | if (!blk_queue_io_stat(disk->queue)) |
| 272 | return false; |
| 273 | |
| 274 | __nd_iostat_start(bio, start); |
| 275 | return true; |
| 276 | } |
| 277 | void nd_iostat_end(struct bio *bio, unsigned long start); |
Ross Zwisler | 047fc8a | 2015-06-25 04:21:02 -0400 | [diff] [blame] | 278 | resource_size_t nd_namespace_blk_validate(struct nd_namespace_blk *nsblk); |
Vishal Verma | 6ec6895 | 2015-07-29 14:58:09 -0600 | [diff] [blame] | 279 | const u8 *nd_dev_to_uuid(struct device *dev); |
Dan Williams | 004f1af | 2015-08-24 19:20:23 -0400 | [diff] [blame] | 280 | bool pmem_should_map_pages(struct device *dev); |
Dan Williams | 4d88a97 | 2015-05-31 14:41:48 -0400 | [diff] [blame] | 281 | #endif /* __ND_H__ */ |