blob: 5fe320899eb4266fae50ecb491580fa7772d87ef [file] [log] [blame]
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001config ARM64
2 def_bool y
Suthikulpanit, Suraveeb6197b92015-06-10 11:08:53 -05003 select ACPI_CCA_REQUIRED if ACPI
Lorenzo Pieralisid8f4f162015-03-24 17:58:51 +00004 select ACPI_GENERIC_GSI if ACPI
Al Stone6933de02015-03-24 14:02:51 +00005 select ACPI_REDUCED_HARDWARE_ONLY if ACPI
Dan Williams21266be2015-11-19 18:19:29 -08006 select ARCH_HAS_DEVMEM_IS_ALLOWED
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01007 select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE
Kees Cook2b68f6c2015-04-14 15:48:00 -07008 select ARCH_HAS_ELF_RANDOMIZE
Riku Voipio957e3fa2014-12-12 16:57:44 -08009 select ARCH_HAS_GCOV_PROFILE_ALL
Laura Abbott308c09f2014-08-08 14:23:25 -070010 select ARCH_HAS_SG_CHAIN
Lorenzo Pieralisi1f850082013-09-04 10:55:17 +010011 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
Sudeep Hollac63c8702014-05-09 10:33:01 +010012 select ARCH_USE_CMPXCHG_LOCKREF
Peter Zijlstra4badad32014-06-06 19:53:16 +020013 select ARCH_SUPPORTS_ATOMIC_RMW
Ganapatrao Kulkarni56166232016-04-08 15:50:28 -070014 select ARCH_SUPPORTS_NUMA_BALANCING
Arnd Bergmann91701002013-02-21 11:42:57 +010015 select ARCH_WANT_OPTIONAL_GPIOLIB
Will Deacon6212a512012-11-07 14:16:28 +000016 select ARCH_WANT_COMPAT_IPC_PARSE_VERSION
Catalin Marinasb6f35982013-01-29 18:25:41 +000017 select ARCH_WANT_FRAME_POINTERS
Yang Shif0b7f8a2016-02-05 15:50:18 -080018 select ARCH_HAS_UBSAN_SANITIZE_ALL
Catalin Marinas25c92a32012-12-18 15:26:13 +000019 select ARM_AMBA
Mark Rutland1aee5d72012-11-20 10:06:00 +000020 select ARM_ARCH_TIMER
Catalin Marinasc4188ed2013-01-14 12:39:31 +000021 select ARM_GIC
AKASHI Takahiro875cbf32014-07-04 08:28:30 +010022 select AUDIT_ARCH_COMPAT_GENERIC
Suravee Suthikulpanit853a33c2014-11-25 18:47:22 +000023 select ARM_GIC_V2M if PCI_MSI
Marc Zyngier021f6532014-06-30 16:01:31 +010024 select ARM_GIC_V3
Marc Zyngier19812722014-11-24 14:35:19 +000025 select ARM_GIC_V3_ITS if PCI_MSI
Mark Rutlandbff60792015-07-31 15:46:16 +010026 select ARM_PSCI_FW
Will Deaconadace892013-05-08 17:29:24 +010027 select BUILDTIME_EXTABLE_SORT
Catalin Marinasdb2789b2012-12-18 15:27:25 +000028 select CLONE_BACKWARDS
Deepak Saxena7ca2ef32012-09-22 10:33:36 -070029 select COMMON_CLK
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +000030 select CPU_PM if (SUSPEND || CPU_IDLE)
Will Deacon7bc13fd2013-11-06 19:32:13 +000031 select DCACHE_WORD_ACCESS
Catalin Marinasef375662015-07-07 17:15:39 +010032 select EDAC_SUPPORT
Yang Shi2f34f172015-11-09 10:09:55 -080033 select FRAME_POINTER
Laura Abbottd4932f92014-10-09 15:26:44 -070034 select GENERIC_ALLOCATOR
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010035 select GENERIC_CLOCKEVENTS
Will Deacon4b3dc962015-05-29 18:28:44 +010036 select GENERIC_CLOCKEVENTS_BROADCAST
Ard Biesheuvel3be1a5c2014-03-04 01:10:04 +000037 select GENERIC_CPU_AUTOPROBE
Mark Salterbf4b5582014-04-07 15:39:52 -070038 select GENERIC_EARLY_IOREMAP
Leo Yan2314ee42015-08-21 04:40:22 +010039 select GENERIC_IDLE_POLL_SETUP
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010040 select GENERIC_IRQ_PROBE
41 select GENERIC_IRQ_SHOW
Sudeep Holla6544e672015-04-22 18:16:33 +010042 select GENERIC_IRQ_SHOW_LEVEL
Arnd Bergmanncb61f672014-11-19 14:09:07 +010043 select GENERIC_PCI_IOMAP
Stephen Boyd65cd4f62013-07-18 16:21:18 -070044 select GENERIC_SCHED_CLOCK
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010045 select GENERIC_SMP_IDLE_THREAD
Will Deacon12a0ef72013-11-06 17:20:22 +000046 select GENERIC_STRNCPY_FROM_USER
47 select GENERIC_STRNLEN_USER
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010048 select GENERIC_TIME_VSYSCALL
Marc Zyngiera1ddc742014-08-26 11:03:17 +010049 select HANDLE_DOMAIN_IRQ
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010050 select HARDIRQS_SW_RESEND
Steve Capper5284e1b2014-10-24 13:22:20 +010051 select HAVE_ALIGNED_STRUCT_PAGE if SLUB
AKASHI Takahiro875cbf32014-07-04 08:28:30 +010052 select HAVE_ARCH_AUDITSYSCALL
Yalin Wang8e7a4ce2014-11-03 03:02:23 +010053 select HAVE_ARCH_BITREVERSE
Ard Biesheuvel324420b2016-02-16 13:52:35 +010054 select HAVE_ARCH_HUGE_VMAP
Jiang Liu9732caf2014-01-07 22:17:13 +080055 select HAVE_ARCH_JUMP_LABEL
Andrey Ryabininf1b90322015-11-17 18:47:08 +030056 select HAVE_ARCH_KASAN if SPARSEMEM_VMEMMAP && !(ARM64_16K_PAGES && ARM64_VA_BITS_48)
Vijaya Kumar K95292472014-01-28 11:20:22 +000057 select HAVE_ARCH_KGDB
Daniel Cashman8f0d3aa2016-01-14 15:20:01 -080058 select HAVE_ARCH_MMAP_RND_BITS
59 select HAVE_ARCH_MMAP_RND_COMPAT_BITS if COMPAT
AKASHI Takahiroa1ae65b2014-11-28 05:26:39 +000060 select HAVE_ARCH_SECCOMP_FILTER
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010061 select HAVE_ARCH_TRACEHOOK
Yang Shi8ee70872016-04-18 11:16:14 -070062 select HAVE_ARCH_TRANSPARENT_HUGEPAGE
63 select HAVE_ARM_SMCCC
Daniel Borkmann60777762016-05-13 19:08:28 +020064 select HAVE_EBPF_JIT
AKASHI Takahiroaf64d2a2014-04-30 10:54:32 +010065 select HAVE_C_RECORDMCOUNT
Laura Abbottc0c264a2014-06-25 23:55:03 +010066 select HAVE_CC_STACKPROTECTOR
Steve Capper5284e1b2014-10-24 13:22:20 +010067 select HAVE_CMPXCHG_DOUBLE
Will Deacon95eff6b2015-05-29 14:57:47 +010068 select HAVE_CMPXCHG_LOCAL
Yang Shi8ee70872016-04-18 11:16:14 -070069 select HAVE_CONTEXT_TRACKING
Catalin Marinas9b2a60c2012-10-08 16:28:13 -070070 select HAVE_DEBUG_BUGVERBOSE
Catalin Marinasb69ec422012-10-08 16:28:11 -070071 select HAVE_DEBUG_KMEMLEAK
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010072 select HAVE_DMA_API_DEBUG
Laura Abbott6ac21042013-12-12 19:28:33 +000073 select HAVE_DMA_CONTIGUOUS
AKASHI Takahirobd7d38d2014-04-30 10:54:34 +010074 select HAVE_DYNAMIC_FTRACE
Will Deacon50afc332013-12-16 17:50:08 +000075 select HAVE_EFFICIENT_UNALIGNED_ACCESS
AKASHI Takahiroaf64d2a2014-04-30 10:54:32 +010076 select HAVE_FTRACE_MCOUNT_RECORD
AKASHI Takahiro819e50e2014-04-30 18:54:33 +090077 select HAVE_FUNCTION_TRACER
78 select HAVE_FUNCTION_GRAPH_TRACER
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010079 select HAVE_GENERIC_DMA_COHERENT
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010080 select HAVE_HW_BREAKPOINT if PERF_EVENTS
Will Deacon24da2082015-11-23 15:12:59 +000081 select HAVE_IRQ_TIME_ACCOUNTING
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010082 select HAVE_MEMBLOCK
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -070083 select HAVE_MEMBLOCK_NODE_MAP if NUMA
Mark Rutland55834a72014-02-07 17:12:45 +000084 select HAVE_PATA_PLATFORM
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010085 select HAVE_PERF_EVENTS
Jean Pihet2ee0d7f2014-02-03 19:18:27 +010086 select HAVE_PERF_REGS
87 select HAVE_PERF_USER_STACK_DUMP
Steve Capper5e5f6dc2014-10-09 15:29:23 -070088 select HAVE_RCU_TABLE_FREE
AKASHI Takahiro055b1212014-04-30 10:54:36 +010089 select HAVE_SYSCALL_TRACEPOINTS
Robin Murphy876945d2015-10-01 20:14:00 +010090 select IOMMU_DMA if IOMMU_SUPPORT
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010091 select IRQ_DOMAIN
Anders Roxelle8557d12015-04-27 22:53:09 +020092 select IRQ_FORCED_THREADING
Catalin Marinasfea2aca2012-10-16 11:26:57 +010093 select MODULES_USE_ELF_RELA
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010094 select NO_BOOTMEM
95 select OF
96 select OF_EARLY_FLATTREE
Yang Shi8ee70872016-04-18 11:16:14 -070097 select OF_NUMA if NUMA && OF
Marek Szyprowski9bf14b72014-02-28 14:42:55 +010098 select OF_RESERVED_MEM
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010099 select PERF_USE_VMALLOC
Catalin Marinasaa1e8ec2013-02-28 18:14:37 +0000100 select POWER_RESET
101 select POWER_SUPPLY
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100102 select SPARSE_IRQ
Catalin Marinas7ac57a82012-10-08 16:28:16 -0700103 select SYSCTL_EXCEPTION_TRACE
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100104 help
105 ARM 64-bit (AArch64) Linux support.
106
107config 64BIT
108 def_bool y
109
110config ARCH_PHYS_ADDR_T_64BIT
111 def_bool y
112
113config MMU
114 def_bool y
115
Mark Rutland030c4d22016-05-31 15:57:59 +0100116config ARM64_PAGE_SHIFT
117 int
118 default 16 if ARM64_64K_PAGES
119 default 14 if ARM64_16K_PAGES
120 default 12
121
122config ARM64_CONT_SHIFT
123 int
124 default 5 if ARM64_64K_PAGES
125 default 7 if ARM64_16K_PAGES
126 default 4
127
Daniel Cashman8f0d3aa2016-01-14 15:20:01 -0800128config ARCH_MMAP_RND_BITS_MIN
129 default 14 if ARM64_64K_PAGES
130 default 16 if ARM64_16K_PAGES
131 default 18
132
133# max bits determined by the following formula:
134# VA_BITS - PAGE_SHIFT - 3
135config ARCH_MMAP_RND_BITS_MAX
136 default 19 if ARM64_VA_BITS=36
137 default 24 if ARM64_VA_BITS=39
138 default 27 if ARM64_VA_BITS=42
139 default 30 if ARM64_VA_BITS=47
140 default 29 if ARM64_VA_BITS=48 && ARM64_64K_PAGES
141 default 31 if ARM64_VA_BITS=48 && ARM64_16K_PAGES
142 default 33 if ARM64_VA_BITS=48
143 default 14 if ARM64_64K_PAGES
144 default 16 if ARM64_16K_PAGES
145 default 18
146
147config ARCH_MMAP_RND_COMPAT_BITS_MIN
148 default 7 if ARM64_64K_PAGES
149 default 9 if ARM64_16K_PAGES
150 default 11
151
152config ARCH_MMAP_RND_COMPAT_BITS_MAX
153 default 16
154
Uwe Kleine-Königce816fa2014-04-07 15:39:19 -0700155config NO_IOPORT_MAP
Liviu Dudaud1e6dc92014-09-29 15:29:31 +0100156 def_bool y if !PCI
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100157
158config STACKTRACE_SUPPORT
159 def_bool y
160
Jeff Vander Stoepbf0c4e02015-08-18 20:50:10 +0100161config ILLEGAL_POINTER_VALUE
162 hex
163 default 0xdead000000000000
164
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100165config LOCKDEP_SUPPORT
166 def_bool y
167
168config TRACE_IRQFLAGS_SUPPORT
169 def_bool y
170
Will Deaconc209f792014-03-14 17:47:05 +0000171config RWSEM_XCHGADD_ALGORITHM
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100172 def_bool y
173
Dave P Martin9fb74102015-07-24 16:37:48 +0100174config GENERIC_BUG
175 def_bool y
176 depends on BUG
177
178config GENERIC_BUG_RELATIVE_POINTERS
179 def_bool y
180 depends on GENERIC_BUG
181
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100182config GENERIC_HWEIGHT
183 def_bool y
184
185config GENERIC_CSUM
186 def_bool y
187
188config GENERIC_CALIBRATE_DELAY
189 def_bool y
190
Catalin Marinas19e76402014-02-27 12:09:22 +0000191config ZONE_DMA
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100192 def_bool y
193
Steve Capper29e56942014-10-09 15:29:25 -0700194config HAVE_GENERIC_RCU_GUP
195 def_bool y
196
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100197config ARCH_DMA_ADDR_T_64BIT
198 def_bool y
199
200config NEED_DMA_MAP_STATE
201 def_bool y
202
203config NEED_SG_DMA_LENGTH
204 def_bool y
205
Will Deacon4b3dc962015-05-29 18:28:44 +0100206config SMP
207 def_bool y
208
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100209config SWIOTLB
210 def_bool y
211
212config IOMMU_HELPER
213 def_bool SWIOTLB
214
Ard Biesheuvel4cfb3612013-07-09 14:18:12 +0100215config KERNEL_MODE_NEON
216 def_bool y
217
Rob Herring92cc15f2014-04-18 17:19:59 -0500218config FIX_EARLYCON_MEM
219 def_bool y
220
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700221config PGTABLE_LEVELS
222 int
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100223 default 2 if ARM64_16K_PAGES && ARM64_VA_BITS_36
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700224 default 2 if ARM64_64K_PAGES && ARM64_VA_BITS_42
225 default 3 if ARM64_64K_PAGES && ARM64_VA_BITS_48
226 default 3 if ARM64_4K_PAGES && ARM64_VA_BITS_39
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100227 default 3 if ARM64_16K_PAGES && ARM64_VA_BITS_47
228 default 4 if !ARM64_64K_PAGES && ARM64_VA_BITS_48
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700229
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100230source "init/Kconfig"
231
232source "kernel/Kconfig.freezer"
233
Olof Johansson6a377492015-07-20 12:09:16 -0700234source "arch/arm64/Kconfig.platforms"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100235
236menu "Bus support"
237
Liviu Dudaud1e6dc92014-09-29 15:29:31 +0100238config PCI
239 bool "PCI support"
240 help
241 This feature enables support for PCI bus system. If you say Y
242 here, the kernel will include drivers and infrastructure code
243 to support PCI bus devices.
244
245config PCI_DOMAINS
246 def_bool PCI
247
248config PCI_DOMAINS_GENERIC
249 def_bool PCI
250
251config PCI_SYSCALL
252 def_bool PCI
253
254source "drivers/pci/Kconfig"
Liviu Dudaud1e6dc92014-09-29 15:29:31 +0100255
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100256endmenu
257
258menu "Kernel Features"
259
Andre Przywarac0a01b82014-11-14 15:54:12 +0000260menu "ARM errata workarounds via the alternatives framework"
261
262config ARM64_ERRATUM_826319
263 bool "Cortex-A53: 826319: System might deadlock if a write cannot complete until read data is accepted"
264 default y
265 help
266 This option adds an alternative code sequence to work around ARM
267 erratum 826319 on Cortex-A53 parts up to r0p2 with an AMBA 4 ACE or
268 AXI master interface and an L2 cache.
269
270 If a Cortex-A53 uses an AMBA AXI4 ACE interface to other processors
271 and is unable to accept a certain write via this interface, it will
272 not progress on read data presented on the read data channel and the
273 system can deadlock.
274
275 The workaround promotes data cache clean instructions to
276 data cache clean-and-invalidate.
277 Please note that this does not necessarily enable the workaround,
278 as it depends on the alternative framework, which will only patch
279 the kernel if an affected CPU is detected.
280
281 If unsure, say Y.
282
283config ARM64_ERRATUM_827319
284 bool "Cortex-A53: 827319: Data cache clean instructions might cause overlapping transactions to the interconnect"
285 default y
286 help
287 This option adds an alternative code sequence to work around ARM
288 erratum 827319 on Cortex-A53 parts up to r0p2 with an AMBA 5 CHI
289 master interface and an L2 cache.
290
291 Under certain conditions this erratum can cause a clean line eviction
292 to occur at the same time as another transaction to the same address
293 on the AMBA 5 CHI interface, which can cause data corruption if the
294 interconnect reorders the two transactions.
295
296 The workaround promotes data cache clean instructions to
297 data cache clean-and-invalidate.
298 Please note that this does not necessarily enable the workaround,
299 as it depends on the alternative framework, which will only patch
300 the kernel if an affected CPU is detected.
301
302 If unsure, say Y.
303
304config ARM64_ERRATUM_824069
305 bool "Cortex-A53: 824069: Cache line might not be marked as clean after a CleanShared snoop"
306 default y
307 help
308 This option adds an alternative code sequence to work around ARM
309 erratum 824069 on Cortex-A53 parts up to r0p2 when it is connected
310 to a coherent interconnect.
311
312 If a Cortex-A53 processor is executing a store or prefetch for
313 write instruction at the same time as a processor in another
314 cluster is executing a cache maintenance operation to the same
315 address, then this erratum might cause a clean cache line to be
316 incorrectly marked as dirty.
317
318 The workaround promotes data cache clean instructions to
319 data cache clean-and-invalidate.
320 Please note that this option does not necessarily enable the
321 workaround, as it depends on the alternative framework, which will
322 only patch the kernel if an affected CPU is detected.
323
324 If unsure, say Y.
325
326config ARM64_ERRATUM_819472
327 bool "Cortex-A53: 819472: Store exclusive instructions might cause data corruption"
328 default y
329 help
330 This option adds an alternative code sequence to work around ARM
331 erratum 819472 on Cortex-A53 parts up to r0p1 with an L2 cache
332 present when it is connected to a coherent interconnect.
333
334 If the processor is executing a load and store exclusive sequence at
335 the same time as a processor in another cluster is executing a cache
336 maintenance operation to the same address, then this erratum might
337 cause data corruption.
338
339 The workaround promotes data cache clean instructions to
340 data cache clean-and-invalidate.
341 Please note that this does not necessarily enable the workaround,
342 as it depends on the alternative framework, which will only patch
343 the kernel if an affected CPU is detected.
344
345 If unsure, say Y.
346
347config ARM64_ERRATUM_832075
348 bool "Cortex-A57: 832075: possible deadlock on mixing exclusive memory accesses with device loads"
349 default y
350 help
351 This option adds an alternative code sequence to work around ARM
352 erratum 832075 on Cortex-A57 parts up to r1p2.
353
354 Affected Cortex-A57 parts might deadlock when exclusive load/store
355 instructions to Write-Back memory are mixed with Device loads.
356
357 The workaround is to promote device loads to use Load-Acquire
358 semantics.
359 Please note that this does not necessarily enable the workaround,
360 as it depends on the alternative framework, which will only patch
361 the kernel if an affected CPU is detected.
362
363 If unsure, say Y.
364
Marc Zyngier498cd5c2015-11-16 10:28:18 +0000365config ARM64_ERRATUM_834220
366 bool "Cortex-A57: 834220: Stage 2 translation fault might be incorrectly reported in presence of a Stage 1 fault"
367 depends on KVM
368 default y
369 help
370 This option adds an alternative code sequence to work around ARM
371 erratum 834220 on Cortex-A57 parts up to r1p2.
372
373 Affected Cortex-A57 parts might report a Stage 2 translation
374 fault as the result of a Stage 1 fault for load crossing a
375 page boundary when there is a permission or device memory
376 alignment fault at Stage 1 and a translation fault at Stage 2.
377
378 The workaround is to verify that the Stage 1 translation
379 doesn't generate a fault before handling the Stage 2 fault.
380 Please note that this does not necessarily enable the workaround,
381 as it depends on the alternative framework, which will only patch
382 the kernel if an affected CPU is detected.
383
384 If unsure, say Y.
385
Will Deacon905e8c52015-03-23 19:07:02 +0000386config ARM64_ERRATUM_845719
387 bool "Cortex-A53: 845719: a load might read incorrect data"
388 depends on COMPAT
389 default y
390 help
391 This option adds an alternative code sequence to work around ARM
392 erratum 845719 on Cortex-A53 parts up to r0p4.
393
394 When running a compat (AArch32) userspace on an affected Cortex-A53
395 part, a load at EL0 from a virtual address that matches the bottom 32
396 bits of the virtual address used by a recent load at (AArch64) EL1
397 might return incorrect data.
398
399 The workaround is to write the contextidr_el1 register on exception
400 return to a 32-bit task.
401 Please note that this does not necessarily enable the workaround,
402 as it depends on the alternative framework, which will only patch
403 the kernel if an affected CPU is detected.
404
405 If unsure, say Y.
406
Will Deacondf057cc2015-03-17 12:15:02 +0000407config ARM64_ERRATUM_843419
408 bool "Cortex-A53: 843419: A load or store might access an incorrect address"
409 depends on MODULES
410 default y
Ard Biesheuvelfd045f62015-11-24 12:37:35 +0100411 select ARM64_MODULE_CMODEL_LARGE
Will Deacondf057cc2015-03-17 12:15:02 +0000412 help
413 This option builds kernel modules using the large memory model in
414 order to avoid the use of the ADRP instruction, which can cause
415 a subsequent memory access to use an incorrect address on Cortex-A53
416 parts up to r0p4.
417
418 Note that the kernel itself must be linked with a version of ld
419 which fixes potentially affected ADRP instructions through the
420 use of veneers.
421
422 If unsure, say Y.
423
Robert Richter94100972015-09-21 22:58:38 +0200424config CAVIUM_ERRATUM_22375
425 bool "Cavium erratum 22375, 24313"
426 default y
427 help
428 Enable workaround for erratum 22375, 24313.
429
430 This implements two gicv3-its errata workarounds for ThunderX. Both
431 with small impact affecting only ITS table allocation.
432
433 erratum 22375: only alloc 8MB table size
434 erratum 24313: ignore memory access type
435
436 The fixes are in ITS initialization and basically ignore memory access
437 type and table size provided by the TYPER and BASER registers.
438
439 If unsure, say Y.
440
Robert Richter6d4e11c2015-09-21 22:58:35 +0200441config CAVIUM_ERRATUM_23154
442 bool "Cavium erratum 23154: Access to ICC_IAR1_EL1 is not sync'ed"
443 default y
444 help
445 The gicv3 of ThunderX requires a modified version for
446 reading the IAR status to ensure data synchronization
447 (access to icc_iar1_el1 is not sync'ed before and after).
448
449 If unsure, say Y.
450
Andrew Pinski104a0c02016-02-24 17:44:57 -0800451config CAVIUM_ERRATUM_27456
452 bool "Cavium erratum 27456: Broadcast TLBI instructions may cause icache corruption"
453 default y
454 help
455 On ThunderX T88 pass 1.x through 2.1 parts, broadcast TLBI
456 instructions may cause the icache to become corrupted if it
457 contains data for a non-current ASID. The fix is to
458 invalidate the icache when changing the mm context.
459
460 If unsure, say Y.
461
Andre Przywarac0a01b82014-11-14 15:54:12 +0000462endmenu
463
464
Jungseok Leee41ceed2014-05-12 10:40:38 +0100465choice
466 prompt "Page size"
467 default ARM64_4K_PAGES
468 help
469 Page size (translation granule) configuration.
470
471config ARM64_4K_PAGES
472 bool "4KB"
473 help
474 This feature enables 4KB pages support.
475
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100476config ARM64_16K_PAGES
477 bool "16KB"
478 help
479 The system will use 16KB pages support. AArch32 emulation
480 requires applications compiled with 16K (or a multiple of 16K)
481 aligned segments.
482
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100483config ARM64_64K_PAGES
Jungseok Leee41ceed2014-05-12 10:40:38 +0100484 bool "64KB"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100485 help
486 This feature enables 64KB pages support (4KB by default)
487 allowing only two levels of page tables and faster TLB
Suzuki K. Poulosedb488be2015-10-19 14:19:34 +0100488 look-up. AArch32 emulation requires applications compiled
489 with 64K aligned segments.
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100490
Jungseok Leee41ceed2014-05-12 10:40:38 +0100491endchoice
492
493choice
494 prompt "Virtual address space size"
495 default ARM64_VA_BITS_39 if ARM64_4K_PAGES
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100496 default ARM64_VA_BITS_47 if ARM64_16K_PAGES
Jungseok Leee41ceed2014-05-12 10:40:38 +0100497 default ARM64_VA_BITS_42 if ARM64_64K_PAGES
498 help
499 Allows choosing one of multiple possible virtual address
500 space sizes. The level of translation table is determined by
501 a combination of page size and virtual address space size.
502
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100503config ARM64_VA_BITS_36
Catalin Marinas56a3f302015-10-20 14:59:20 +0100504 bool "36-bit" if EXPERT
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100505 depends on ARM64_16K_PAGES
506
Jungseok Leee41ceed2014-05-12 10:40:38 +0100507config ARM64_VA_BITS_39
508 bool "39-bit"
509 depends on ARM64_4K_PAGES
510
511config ARM64_VA_BITS_42
512 bool "42-bit"
513 depends on ARM64_64K_PAGES
514
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100515config ARM64_VA_BITS_47
516 bool "47-bit"
517 depends on ARM64_16K_PAGES
518
Jungseok Leec79b9542014-05-12 18:40:51 +0900519config ARM64_VA_BITS_48
520 bool "48-bit"
Jungseok Leec79b9542014-05-12 18:40:51 +0900521
Jungseok Leee41ceed2014-05-12 10:40:38 +0100522endchoice
523
524config ARM64_VA_BITS
525 int
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100526 default 36 if ARM64_VA_BITS_36
Jungseok Leee41ceed2014-05-12 10:40:38 +0100527 default 39 if ARM64_VA_BITS_39
528 default 42 if ARM64_VA_BITS_42
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100529 default 47 if ARM64_VA_BITS_47
Jungseok Leec79b9542014-05-12 18:40:51 +0900530 default 48 if ARM64_VA_BITS_48
Jungseok Leee41ceed2014-05-12 10:40:38 +0100531
Will Deacona8720132013-10-11 14:52:19 +0100532config CPU_BIG_ENDIAN
533 bool "Build big-endian kernel"
534 help
535 Say Y if you plan on running a kernel in big-endian mode.
536
Mark Brownf6e763b2014-03-04 07:51:17 +0000537config SCHED_MC
538 bool "Multi-core scheduler support"
Mark Brownf6e763b2014-03-04 07:51:17 +0000539 help
540 Multi-core scheduler support improves the CPU scheduler's decision
541 making when dealing with multi-core CPU chips at a cost of slightly
542 increased overhead in some places. If unsure say N here.
543
544config SCHED_SMT
545 bool "SMT scheduler support"
Mark Brownf6e763b2014-03-04 07:51:17 +0000546 help
547 Improves the CPU scheduler's decision making when dealing with
548 MultiThreading at a cost of slightly increased overhead in some
549 places. If unsure say N here.
550
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100551config NR_CPUS
Ganapatrao Kulkarni62aa9652015-03-18 11:01:18 +0000552 int "Maximum number of CPUs (2-4096)"
553 range 2 4096
Vinayak Kale15942852013-04-24 10:06:57 +0100554 # These have to remain sorted largest to smallest
Robert Richtere3672642014-09-08 12:44:48 +0100555 default "64"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100556
Mark Rutland9327e2c2013-10-24 20:30:18 +0100557config HOTPLUG_CPU
558 bool "Support for hot-pluggable CPUs"
Yang Yingliang217d4532015-09-24 17:32:14 +0800559 select GENERIC_IRQ_MIGRATION
Mark Rutland9327e2c2013-10-24 20:30:18 +0100560 help
561 Say Y here to experiment with turning CPUs off and on. CPUs
562 can be controlled through /sys/devices/system/cpu.
563
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -0700564# Common NUMA Features
565config NUMA
566 bool "Numa Memory Allocation and Scheduler Support"
567 depends on SMP
568 help
569 Enable NUMA (Non Uniform Memory Access) support.
570
571 The kernel will try to allocate memory used by a CPU on the
572 local memory of the CPU and add some more
573 NUMA awareness to the kernel.
574
575config NODES_SHIFT
576 int "Maximum NUMA Nodes (as a power of 2)"
577 range 1 10
578 default "2"
579 depends on NEED_MULTIPLE_NODES
580 help
581 Specify the maximum number of NUMA Nodes available on the target
582 system. Increases memory reserved to accommodate various tables.
583
584config USE_PERCPU_NUMA_NODE_ID
585 def_bool y
586 depends on NUMA
587
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100588source kernel/Kconfig.preempt
Kefeng Wangf90df5e2015-10-26 11:48:16 +0800589source kernel/Kconfig.hz
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100590
Laura Abbott83863f22016-02-05 16:24:47 -0800591config ARCH_SUPPORTS_DEBUG_PAGEALLOC
Will Deaconda24eb12016-04-28 19:38:16 +0100592 depends on !HIBERNATION
Laura Abbott83863f22016-02-05 16:24:47 -0800593 def_bool y
594
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100595config ARCH_HAS_HOLES_MEMORYMODEL
596 def_bool y if SPARSEMEM
597
598config ARCH_SPARSEMEM_ENABLE
599 def_bool y
600 select SPARSEMEM_VMEMMAP_ENABLE
601
602config ARCH_SPARSEMEM_DEFAULT
603 def_bool ARCH_SPARSEMEM_ENABLE
604
605config ARCH_SELECT_MEMORY_MODEL
606 def_bool ARCH_SPARSEMEM_ENABLE
607
608config HAVE_ARCH_PFN_VALID
609 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
610
611config HW_PERF_EVENTS
Mark Rutland6475b2d2015-10-02 10:55:03 +0100612 def_bool y
613 depends on ARM_PMU
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100614
Steve Capper084bd292013-04-10 13:48:00 +0100615config SYS_SUPPORTS_HUGETLBFS
616 def_bool y
617
Steve Capper084bd292013-04-10 13:48:00 +0100618config ARCH_WANT_HUGE_PMD_SHARE
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100619 def_bool y if ARM64_4K_PAGES || (ARM64_16K_PAGES && !ARM64_VA_BITS_36)
Steve Capper084bd292013-04-10 13:48:00 +0100620
Catalin Marinasa41dc0e2014-04-03 17:48:54 +0100621config ARCH_HAS_CACHE_LINE_SIZE
622 def_bool y
623
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100624source "mm/Kconfig"
625
AKASHI Takahiroa1ae65b2014-11-28 05:26:39 +0000626config SECCOMP
627 bool "Enable seccomp to safely compute untrusted bytecode"
628 ---help---
629 This kernel feature is useful for number crunching applications
630 that may need to compute untrusted bytecode during their
631 execution. By using pipes or other transports made available to
632 the process as file descriptors supporting the read/write
633 syscalls, it's possible to isolate those applications in
634 their own address space using seccomp. Once seccomp is
635 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
636 and the task is only allowed to execute a few safe syscalls
637 defined by each seccomp mode.
638
Stefano Stabellinidfd57bc2015-11-23 10:33:49 +0000639config PARAVIRT
640 bool "Enable paravirtualization code"
641 help
642 This changes the kernel so it can modify itself when it is run
643 under a hypervisor, potentially improving performance significantly
644 over full virtualization.
645
646config PARAVIRT_TIME_ACCOUNTING
647 bool "Paravirtual steal time accounting"
648 select PARAVIRT
649 default n
650 help
651 Select this option to enable fine granularity task steal time
652 accounting. Time spent executing other tasks in parallel with
653 the current vCPU is discounted from the vCPU power. To account for
654 that, there can be a small performance impact.
655
656 If in doubt, say N here.
657
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +0000658config XEN_DOM0
659 def_bool y
660 depends on XEN
661
662config XEN
Julien Grallc2ba1f72014-09-17 14:07:06 -0700663 bool "Xen guest support on ARM64"
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +0000664 depends on ARM64 && OF
Stefano Stabellini83862cc2013-10-10 13:40:44 +0000665 select SWIOTLB_XEN
Stefano Stabellinidfd57bc2015-11-23 10:33:49 +0000666 select PARAVIRT
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +0000667 help
668 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM64.
669
Steve Capperd03bb142013-04-25 15:19:21 +0100670config FORCE_MAX_ZONEORDER
671 int
672 default "14" if (ARM64_64K_PAGES && TRANSPARENT_HUGEPAGE)
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100673 default "12" if (ARM64_16K_PAGES && TRANSPARENT_HUGEPAGE)
Steve Capperd03bb142013-04-25 15:19:21 +0100674 default "11"
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100675 help
676 The kernel memory allocator divides physically contiguous memory
677 blocks into "zones", where each zone is a power of two number of
678 pages. This option selects the largest power of two that the kernel
679 keeps in the memory allocator. If you need to allocate very large
680 blocks of physically contiguous memory, then you may need to
681 increase this value.
682
683 This config option is actually maximum order plus one. For example,
684 a value of 11 means that the largest free memory block is 2^10 pages.
685
686 We make sure that we can allocate upto a HugePage size for each configuration.
687 Hence we have :
688 MAX_ORDER = (PMD_SHIFT - PAGE_SHIFT) + 1 => PAGE_SHIFT - 2
689
690 However for 4K, we choose a higher default value, 11 as opposed to 10, giving us
691 4M allocations matching the default size used by generic code.
Steve Capperd03bb142013-04-25 15:19:21 +0100692
Will Deacon1b907f42014-11-20 16:51:10 +0000693menuconfig ARMV8_DEPRECATED
694 bool "Emulate deprecated/obsolete ARMv8 instructions"
695 depends on COMPAT
696 help
697 Legacy software support may require certain instructions
698 that have been deprecated or obsoleted in the architecture.
699
700 Enable this config to enable selective emulation of these
701 features.
702
703 If unsure, say Y
704
705if ARMV8_DEPRECATED
706
707config SWP_EMULATION
708 bool "Emulate SWP/SWPB instructions"
709 help
710 ARMv8 obsoletes the use of A32 SWP/SWPB instructions such that
711 they are always undefined. Say Y here to enable software
712 emulation of these instructions for userspace using LDXR/STXR.
713
714 In some older versions of glibc [<=2.8] SWP is used during futex
715 trylock() operations with the assumption that the code will not
716 be preempted. This invalid assumption may be more likely to fail
717 with SWP emulation enabled, leading to deadlock of the user
718 application.
719
720 NOTE: when accessing uncached shared regions, LDXR/STXR rely
721 on an external transaction monitoring block called a global
722 monitor to maintain update atomicity. If your system does not
723 implement a global monitor, this option can cause programs that
724 perform SWP operations to uncached memory to deadlock.
725
726 If unsure, say Y
727
728config CP15_BARRIER_EMULATION
729 bool "Emulate CP15 Barrier instructions"
730 help
731 The CP15 barrier instructions - CP15ISB, CP15DSB, and
732 CP15DMB - are deprecated in ARMv8 (and ARMv7). It is
733 strongly recommended to use the ISB, DSB, and DMB
734 instructions instead.
735
736 Say Y here to enable software emulation of these
737 instructions for AArch32 userspace code. When this option is
738 enabled, CP15 barrier usage is traced which can help
739 identify software that needs updating.
740
741 If unsure, say Y
742
Suzuki K. Poulose2d888f42015-01-21 12:43:11 +0000743config SETEND_EMULATION
744 bool "Emulate SETEND instruction"
745 help
746 The SETEND instruction alters the data-endianness of the
747 AArch32 EL0, and is deprecated in ARMv8.
748
749 Say Y here to enable software emulation of the instruction
750 for AArch32 userspace code.
751
752 Note: All the cpus on the system must have mixed endian support at EL0
753 for this feature to be enabled. If a new CPU - which doesn't support mixed
754 endian - is hotplugged in after this feature has been enabled, there could
755 be unexpected results in the applications.
756
757 If unsure, say Y
Will Deacon1b907f42014-11-20 16:51:10 +0000758endif
759
Will Deacon0e4a0702015-07-27 15:54:13 +0100760menu "ARMv8.1 architectural features"
761
762config ARM64_HW_AFDBM
763 bool "Support for hardware updates of the Access and Dirty page flags"
764 default y
765 help
766 The ARMv8.1 architecture extensions introduce support for
767 hardware updates of the access and dirty information in page
768 table entries. When enabled in TCR_EL1 (HA and HD bits) on
769 capable processors, accesses to pages with PTE_AF cleared will
770 set this bit instead of raising an access flag fault.
771 Similarly, writes to read-only pages with the DBM bit set will
772 clear the read-only bit (AP[2]) instead of raising a
773 permission fault.
774
775 Kernels built with this configuration option enabled continue
776 to work on pre-ARMv8.1 hardware and the performance impact is
777 minimal. If unsure, say Y.
778
779config ARM64_PAN
780 bool "Enable support for Privileged Access Never (PAN)"
781 default y
782 help
783 Privileged Access Never (PAN; part of the ARMv8.1 Extensions)
784 prevents the kernel or hypervisor from accessing user-space (EL0)
785 memory directly.
786
787 Choosing this option will cause any unprotected (not using
788 copy_to_user et al) memory access to fail with a permission fault.
789
790 The feature is detected at runtime, and will remain as a 'nop'
791 instruction if the cpu does not implement the feature.
792
793config ARM64_LSE_ATOMICS
794 bool "Atomic instructions"
795 help
796 As part of the Large System Extensions, ARMv8.1 introduces new
797 atomic instructions that are designed specifically to scale in
798 very large systems.
799
800 Say Y here to make use of these instructions for the in-kernel
801 atomic routines. This incurs a small overhead on CPUs that do
802 not support these instructions and requires the kernel to be
803 built with binutils >= 2.25.
804
Marc Zyngier1f364c82014-02-19 09:33:14 +0000805config ARM64_VHE
806 bool "Enable support for Virtualization Host Extensions (VHE)"
807 default y
808 help
809 Virtualization Host Extensions (VHE) allow the kernel to run
810 directly at EL2 (instead of EL1) on processors that support
811 it. This leads to better performance for KVM, as they reduce
812 the cost of the world switch.
813
814 Selecting this option allows the VHE feature to be detected
815 at runtime, and does not affect processors that do not
816 implement this feature.
817
Will Deacon0e4a0702015-07-27 15:54:13 +0100818endmenu
819
Will Deaconf9933182016-02-26 16:30:14 +0000820menu "ARMv8.2 architectural features"
821
James Morse57f49592016-02-05 14:58:48 +0000822config ARM64_UAO
823 bool "Enable support for User Access Override (UAO)"
824 default y
825 help
826 User Access Override (UAO; part of the ARMv8.2 Extensions)
827 causes the 'unprivileged' variant of the load/store instructions to
828 be overriden to be privileged.
829
830 This option changes get_user() and friends to use the 'unprivileged'
831 variant of the load/store instructions. This ensures that user-space
832 really did have access to the supplied memory. When addr_limit is
833 set to kernel memory the UAO bit will be set, allowing privileged
834 access to kernel memory.
835
836 Choosing this option will cause copy_to_user() et al to use user-space
837 memory permissions.
838
839 The feature is detected at runtime, the kernel will use the
840 regular load/store instructions if the cpu does not implement the
841 feature.
842
Will Deaconf9933182016-02-26 16:30:14 +0000843endmenu
844
Ard Biesheuvelfd045f62015-11-24 12:37:35 +0100845config ARM64_MODULE_CMODEL_LARGE
846 bool
847
848config ARM64_MODULE_PLTS
849 bool
850 select ARM64_MODULE_CMODEL_LARGE
851 select HAVE_MOD_ARCH_SPECIFIC
852
Ard Biesheuvel1e48ef72016-01-26 09:13:44 +0100853config RELOCATABLE
854 bool
855 help
856 This builds the kernel as a Position Independent Executable (PIE),
857 which retains all relocation metadata required to relocate the
858 kernel binary at runtime to a different virtual address than the
859 address it was linked at.
860 Since AArch64 uses the RELA relocation format, this requires a
861 relocation pass at runtime even if the kernel is loaded at the
862 same address it was linked at.
863
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +0100864config RANDOMIZE_BASE
865 bool "Randomize the address of the kernel image"
866 select ARM64_MODULE_PLTS
867 select RELOCATABLE
868 help
869 Randomizes the virtual address at which the kernel image is
870 loaded, as a security feature that deters exploit attempts
871 relying on knowledge of the location of kernel internals.
872
873 It is the bootloader's job to provide entropy, by passing a
874 random u64 value in /chosen/kaslr-seed at kernel entry.
875
Ard Biesheuvel2b5fe072016-01-26 14:48:29 +0100876 When booting via the UEFI stub, it will invoke the firmware's
877 EFI_RNG_PROTOCOL implementation (if available) to supply entropy
878 to the kernel proper. In addition, it will randomise the physical
879 location of the kernel Image as well.
880
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +0100881 If unsure, say N.
882
883config RANDOMIZE_MODULE_REGION_FULL
884 bool "Randomize the module region independently from the core kernel"
885 depends on RANDOMIZE_BASE
886 default y
887 help
888 Randomizes the location of the module region without considering the
889 location of the core kernel. This way, it is impossible for modules
890 to leak information about the location of core kernel data structures
891 but it does imply that function calls between modules and the core
892 kernel will need to be resolved via veneers in the module PLT.
893
894 When this option is not set, the module region will be randomized over
895 a limited range that contains the [_stext, _etext] interval of the
896 core kernel, so branch relocations are always in range.
897
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100898endmenu
899
900menu "Boot options"
901
Lorenzo Pieralisi5e89c552016-01-26 11:10:38 +0000902config ARM64_ACPI_PARKING_PROTOCOL
903 bool "Enable support for the ARM64 ACPI parking protocol"
904 depends on ACPI
905 help
906 Enable support for the ARM64 ACPI parking protocol. If disabled
907 the kernel will not allow booting through the ARM64 ACPI parking
908 protocol even if the corresponding data is present in the ACPI
909 MADT table.
910
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100911config CMDLINE
912 string "Default kernel command string"
913 default ""
914 help
915 Provide a set of default command-line options at build time by
916 entering them here. As a minimum, you should specify the the
917 root device (e.g. root=/dev/nfs).
918
919config CMDLINE_FORCE
920 bool "Always use the default kernel command string"
921 help
922 Always use the default kernel command string, even if the boot
923 loader passes other arguments to the kernel.
924 This is useful if you cannot or don't want to change the
925 command-line options your boot loader passes to the kernel.
926
Ard Biesheuvelf4f75ad52014-07-02 14:54:43 +0200927config EFI_STUB
928 bool
929
Mark Salterf84d0272014-04-15 21:59:30 -0400930config EFI
931 bool "UEFI runtime support"
932 depends on OF && !CPU_BIG_ENDIAN
933 select LIBFDT
934 select UCS2_STRING
935 select EFI_PARAMS_FROM_FDT
Ard Biesheuvele15dd492014-07-04 19:41:53 +0200936 select EFI_RUNTIME_WRAPPERS
Ard Biesheuvelf4f75ad52014-07-02 14:54:43 +0200937 select EFI_STUB
938 select EFI_ARMSTUB
Mark Salterf84d0272014-04-15 21:59:30 -0400939 default y
940 help
941 This option provides support for runtime services provided
942 by UEFI firmware (such as non-volatile variables, realtime
Mark Salter3c7f2552014-04-15 22:47:52 -0400943 clock, and platform reset). A UEFI stub is also provided to
944 allow the kernel to be booted as an EFI application. This
945 is only useful on systems that have UEFI firmware.
Mark Salterf84d0272014-04-15 21:59:30 -0400946
Yi Lid1ae8c02014-10-04 23:46:43 +0800947config DMI
948 bool "Enable support for SMBIOS (DMI) tables"
949 depends on EFI
950 default y
951 help
952 This enables SMBIOS/DMI feature for systems.
953
954 This option is only useful on systems that have UEFI firmware.
955 However, even with this option, the resultant kernel should
956 continue to boot on existing non-UEFI platforms.
957
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100958endmenu
959
960menu "Userspace binary formats"
961
962source "fs/Kconfig.binfmt"
963
964config COMPAT
965 bool "Kernel support for 32-bit EL0"
Suzuki K. Poulose755e70b2015-10-19 14:19:32 +0100966 depends on ARM64_4K_PAGES || EXPERT
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100967 select COMPAT_BINFMT_ELF
Catalin Marinasaf1839e2012-10-08 16:28:08 -0700968 select HAVE_UID16
Al Viro84b9e9b2012-12-25 16:29:11 -0500969 select OLD_SIGSUSPEND3
Al Viro51682032012-12-25 19:31:29 -0500970 select COMPAT_OLD_SIGACTION
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100971 help
972 This option enables support for a 32-bit EL0 running under a 64-bit
973 kernel at EL1. AArch32-specific components such as system calls,
974 the user helper functions, VFP support and the ptrace interface are
975 handled appropriately by the kernel.
976
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100977 If you use a page size other than 4KB (i.e, 16KB or 64KB), please be aware
978 that you will only be able to execute AArch32 binaries that were compiled
979 with page size aligned segments.
Alexander Grafa8fcd8b2015-03-16 16:32:23 +0000980
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100981 If you want to execute 32-bit userspace applications, say Y.
982
983config SYSVIPC_COMPAT
984 def_bool y
985 depends on COMPAT && SYSVIPC
986
987endmenu
988
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +0000989menu "Power management options"
990
991source "kernel/power/Kconfig"
992
James Morse82869ac2016-04-27 17:47:12 +0100993config ARCH_HIBERNATION_POSSIBLE
994 def_bool y
995 depends on CPU_PM
996
997config ARCH_HIBERNATION_HEADER
998 def_bool y
999 depends on HIBERNATION
1000
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +00001001config ARCH_SUSPEND_POSSIBLE
1002 def_bool y
1003
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +00001004endmenu
1005
Lorenzo Pieralisi13072202013-07-17 14:54:21 +01001006menu "CPU Power Management"
1007
1008source "drivers/cpuidle/Kconfig"
1009
Rob Herring52e7e812014-02-24 11:27:57 +09001010source "drivers/cpufreq/Kconfig"
1011
1012endmenu
1013
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001014source "net/Kconfig"
1015
1016source "drivers/Kconfig"
1017
Mark Salterf84d0272014-04-15 21:59:30 -04001018source "drivers/firmware/Kconfig"
1019
Graeme Gregoryb6a02172015-03-24 14:02:53 +00001020source "drivers/acpi/Kconfig"
1021
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001022source "fs/Kconfig"
1023
Marc Zyngierc3eb5b12013-07-04 13:34:32 +01001024source "arch/arm64/kvm/Kconfig"
1025
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001026source "arch/arm64/Kconfig.debug"
1027
1028source "security/Kconfig"
1029
1030source "crypto/Kconfig"
Ard Biesheuvel2c988332014-03-06 16:23:33 +08001031if CRYPTO
1032source "arch/arm64/crypto/Kconfig"
1033endif
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001034
1035source "lib/Kconfig"