blob: fb0c61443f196ebbe7776e2d88108280bbc80025 [file] [log] [blame]
Michal Simekeedbdab2009-03-27 14:25:49 +01001/*
Michal Simek1e529802013-08-27 12:02:54 +02002 * Copyright (C) 2007-2013 Michal Simek <monstr@monstr.eu>
3 * Copyright (C) 2012-2013 Xilinx, Inc.
Michal Simekeedbdab2009-03-27 14:25:49 +01004 * Copyright (C) 2007-2009 PetaLogix
5 * Copyright (C) 2006 Atmark Techno, Inc.
6 *
7 * This file is subject to the terms and conditions of the GNU General Public
8 * License. See the file "COPYING" in the main directory of this archive
9 * for more details.
10 */
11
Michal Simekeedbdab2009-03-27 14:25:49 +010012#include <linux/interrupt.h>
Michal Simekeedbdab2009-03-27 14:25:49 +010013#include <linux/delay.h>
14#include <linux/sched.h>
Michal Simek839396a2013-12-20 10:16:40 +010015#include <linux/sched_clock.h>
Michal Simekeedbdab2009-03-27 14:25:49 +010016#include <linux/clk.h>
Michal Simekeedbdab2009-03-27 14:25:49 +010017#include <linux/clockchips.h>
Michal Simekcfd4eae2013-08-27 11:52:32 +020018#include <linux/of_address.h>
Rob Herring5c9f3032013-09-07 14:05:10 -050019#include <linux/of_irq.h>
Michal Simekeedbdab2009-03-27 14:25:49 +010020#include <asm/cpuinfo.h>
Michal Simekeedbdab2009-03-27 14:25:49 +010021
Michal Simekcfd4eae2013-08-27 11:52:32 +020022static void __iomem *timer_baseaddr;
Michal Simekeedbdab2009-03-27 14:25:49 +010023
Michal Simek29e3dbb2011-02-07 11:33:47 +010024static unsigned int freq_div_hz;
25static unsigned int timer_clock_freq;
Michal Simekccea0e62010-10-07 17:39:21 +100026
Michal Simekeedbdab2009-03-27 14:25:49 +010027#define TCSR0 (0x00)
28#define TLR0 (0x04)
29#define TCR0 (0x08)
30#define TCSR1 (0x10)
31#define TLR1 (0x14)
32#define TCR1 (0x18)
33
34#define TCSR_MDT (1<<0)
35#define TCSR_UDT (1<<1)
36#define TCSR_GENT (1<<2)
37#define TCSR_CAPT (1<<3)
38#define TCSR_ARHT (1<<4)
39#define TCSR_LOAD (1<<5)
40#define TCSR_ENIT (1<<6)
41#define TCSR_ENT (1<<7)
42#define TCSR_TINT (1<<8)
43#define TCSR_PWMA (1<<9)
44#define TCSR_ENALL (1<<10)
45
Michal Simek5955563a2013-08-27 12:04:39 +020046static inline void xilinx_timer0_stop(void)
Michal Simekeedbdab2009-03-27 14:25:49 +010047{
Michal Simek9e77dab2013-08-27 09:57:52 +020048 out_be32(timer_baseaddr + TCSR0,
49 in_be32(timer_baseaddr + TCSR0) & ~TCSR_ENT);
Michal Simekeedbdab2009-03-27 14:25:49 +010050}
51
Michal Simek5955563a2013-08-27 12:04:39 +020052static inline void xilinx_timer0_start_periodic(unsigned long load_val)
Michal Simekeedbdab2009-03-27 14:25:49 +010053{
54 if (!load_val)
55 load_val = 1;
Michal Simek9e77dab2013-08-27 09:57:52 +020056 /* loading value to timer reg */
57 out_be32(timer_baseaddr + TLR0, load_val);
Michal Simekeedbdab2009-03-27 14:25:49 +010058
59 /* load the initial value */
Michal Simek9e77dab2013-08-27 09:57:52 +020060 out_be32(timer_baseaddr + TCSR0, TCSR_LOAD);
Michal Simekeedbdab2009-03-27 14:25:49 +010061
62 /* see timer data sheet for detail
63 * !ENALL - don't enable 'em all
64 * !PWMA - disable pwm
65 * TINT - clear interrupt status
66 * ENT- enable timer itself
Michal Simekf7f47862011-04-05 15:49:22 +020067 * ENIT - enable interrupt
Michal Simekeedbdab2009-03-27 14:25:49 +010068 * !LOAD - clear the bit to let go
69 * ARHT - auto reload
70 * !CAPT - no external trigger
71 * !GENT - no external signal
72 * UDT - set the timer as down counter
73 * !MDT0 - generate mode
74 */
Michal Simek9e77dab2013-08-27 09:57:52 +020075 out_be32(timer_baseaddr + TCSR0,
Michal Simekeedbdab2009-03-27 14:25:49 +010076 TCSR_TINT|TCSR_ENIT|TCSR_ENT|TCSR_ARHT|TCSR_UDT);
77}
78
Michal Simek5955563a2013-08-27 12:04:39 +020079static inline void xilinx_timer0_start_oneshot(unsigned long load_val)
Michal Simekeedbdab2009-03-27 14:25:49 +010080{
81 if (!load_val)
82 load_val = 1;
Michal Simek9e77dab2013-08-27 09:57:52 +020083 /* loading value to timer reg */
84 out_be32(timer_baseaddr + TLR0, load_val);
Michal Simekeedbdab2009-03-27 14:25:49 +010085
86 /* load the initial value */
Michal Simek9e77dab2013-08-27 09:57:52 +020087 out_be32(timer_baseaddr + TCSR0, TCSR_LOAD);
Michal Simekeedbdab2009-03-27 14:25:49 +010088
Michal Simek9e77dab2013-08-27 09:57:52 +020089 out_be32(timer_baseaddr + TCSR0,
Michal Simekeedbdab2009-03-27 14:25:49 +010090 TCSR_TINT|TCSR_ENIT|TCSR_ENT|TCSR_ARHT|TCSR_UDT);
91}
92
Michal Simek5955563a2013-08-27 12:04:39 +020093static int xilinx_timer_set_next_event(unsigned long delta,
Michal Simekeedbdab2009-03-27 14:25:49 +010094 struct clock_event_device *dev)
95{
96 pr_debug("%s: next event, delta %x\n", __func__, (u32)delta);
Michal Simek5955563a2013-08-27 12:04:39 +020097 xilinx_timer0_start_oneshot(delta);
Michal Simekeedbdab2009-03-27 14:25:49 +010098 return 0;
99}
100
Michal Simek5955563a2013-08-27 12:04:39 +0200101static void xilinx_timer_set_mode(enum clock_event_mode mode,
Michal Simekeedbdab2009-03-27 14:25:49 +0100102 struct clock_event_device *evt)
103{
104 switch (mode) {
105 case CLOCK_EVT_MODE_PERIODIC:
Michal Simekaaa52412012-10-04 14:24:58 +0200106 pr_info("%s: periodic\n", __func__);
Michal Simek5955563a2013-08-27 12:04:39 +0200107 xilinx_timer0_start_periodic(freq_div_hz);
Michal Simekeedbdab2009-03-27 14:25:49 +0100108 break;
109 case CLOCK_EVT_MODE_ONESHOT:
Michal Simekaaa52412012-10-04 14:24:58 +0200110 pr_info("%s: oneshot\n", __func__);
Michal Simekeedbdab2009-03-27 14:25:49 +0100111 break;
112 case CLOCK_EVT_MODE_UNUSED:
Michal Simekaaa52412012-10-04 14:24:58 +0200113 pr_info("%s: unused\n", __func__);
Michal Simekeedbdab2009-03-27 14:25:49 +0100114 break;
115 case CLOCK_EVT_MODE_SHUTDOWN:
Michal Simekaaa52412012-10-04 14:24:58 +0200116 pr_info("%s: shutdown\n", __func__);
Michal Simek5955563a2013-08-27 12:04:39 +0200117 xilinx_timer0_stop();
Michal Simekeedbdab2009-03-27 14:25:49 +0100118 break;
119 case CLOCK_EVT_MODE_RESUME:
Michal Simekaaa52412012-10-04 14:24:58 +0200120 pr_info("%s: resume\n", __func__);
Michal Simekeedbdab2009-03-27 14:25:49 +0100121 break;
122 }
123}
124
Michal Simek5955563a2013-08-27 12:04:39 +0200125static struct clock_event_device clockevent_xilinx_timer = {
126 .name = "xilinx_clockevent",
Michal Simekeedbdab2009-03-27 14:25:49 +0100127 .features = CLOCK_EVT_FEAT_ONESHOT | CLOCK_EVT_FEAT_PERIODIC,
Michal Simekc8f77432010-06-10 16:04:05 +0200128 .shift = 8,
Michal Simekeedbdab2009-03-27 14:25:49 +0100129 .rating = 300,
Michal Simek5955563a2013-08-27 12:04:39 +0200130 .set_next_event = xilinx_timer_set_next_event,
131 .set_mode = xilinx_timer_set_mode,
Michal Simekeedbdab2009-03-27 14:25:49 +0100132};
133
134static inline void timer_ack(void)
135{
Michal Simek9e77dab2013-08-27 09:57:52 +0200136 out_be32(timer_baseaddr + TCSR0, in_be32(timer_baseaddr + TCSR0));
Michal Simekeedbdab2009-03-27 14:25:49 +0100137}
138
139static irqreturn_t timer_interrupt(int irq, void *dev_id)
140{
Michal Simek5955563a2013-08-27 12:04:39 +0200141 struct clock_event_device *evt = &clockevent_xilinx_timer;
Michal Simekeedbdab2009-03-27 14:25:49 +0100142#ifdef CONFIG_HEART_BEAT
143 heartbeat();
144#endif
145 timer_ack();
146 evt->event_handler(evt);
147 return IRQ_HANDLED;
148}
149
150static struct irqaction timer_irqaction = {
151 .handler = timer_interrupt,
Michal Simekdb2a7df2013-08-20 16:45:36 +0200152 .flags = IRQF_TIMER,
Michal Simekeedbdab2009-03-27 14:25:49 +0100153 .name = "timer",
Michal Simek5955563a2013-08-27 12:04:39 +0200154 .dev_id = &clockevent_xilinx_timer,
Michal Simekeedbdab2009-03-27 14:25:49 +0100155};
156
Michal Simek5955563a2013-08-27 12:04:39 +0200157static __init void xilinx_clockevent_init(void)
Michal Simekeedbdab2009-03-27 14:25:49 +0100158{
Michal Simek5955563a2013-08-27 12:04:39 +0200159 clockevent_xilinx_timer.mult =
Michal Simekccea0e62010-10-07 17:39:21 +1000160 div_sc(timer_clock_freq, NSEC_PER_SEC,
Michal Simek5955563a2013-08-27 12:04:39 +0200161 clockevent_xilinx_timer.shift);
162 clockevent_xilinx_timer.max_delta_ns =
163 clockevent_delta2ns((u32)~0, &clockevent_xilinx_timer);
164 clockevent_xilinx_timer.min_delta_ns =
165 clockevent_delta2ns(1, &clockevent_xilinx_timer);
166 clockevent_xilinx_timer.cpumask = cpumask_of(0);
167 clockevents_register_device(&clockevent_xilinx_timer);
Michal Simekeedbdab2009-03-27 14:25:49 +0100168}
169
Michal Simek839396a2013-12-20 10:16:40 +0100170static u64 xilinx_clock_read(void)
171{
172 return in_be32(timer_baseaddr + TCR1);
173}
174
Michal Simek5955563a2013-08-27 12:04:39 +0200175static cycle_t xilinx_read(struct clocksource *cs)
Michal Simekeedbdab2009-03-27 14:25:49 +0100176{
177 /* reading actual value of timer 1 */
Michal Simek839396a2013-12-20 10:16:40 +0100178 return (cycle_t)xilinx_clock_read();
Michal Simekeedbdab2009-03-27 14:25:49 +0100179}
180
Michal Simek5955563a2013-08-27 12:04:39 +0200181static struct timecounter xilinx_tc = {
Michal Simek519e9f42009-11-06 12:31:00 +0100182 .cc = NULL,
183};
184
Michal Simek5955563a2013-08-27 12:04:39 +0200185static cycle_t xilinx_cc_read(const struct cyclecounter *cc)
Michal Simek519e9f42009-11-06 12:31:00 +0100186{
Michal Simek5955563a2013-08-27 12:04:39 +0200187 return xilinx_read(NULL);
Michal Simek519e9f42009-11-06 12:31:00 +0100188}
189
Michal Simek5955563a2013-08-27 12:04:39 +0200190static struct cyclecounter xilinx_cc = {
191 .read = xilinx_cc_read,
Michal Simek519e9f42009-11-06 12:31:00 +0100192 .mask = CLOCKSOURCE_MASK(32),
Michal Simekc8f77432010-06-10 16:04:05 +0200193 .shift = 8,
Michal Simek519e9f42009-11-06 12:31:00 +0100194};
195
Michal Simek5955563a2013-08-27 12:04:39 +0200196static int __init init_xilinx_timecounter(void)
Michal Simek519e9f42009-11-06 12:31:00 +0100197{
Michal Simek5955563a2013-08-27 12:04:39 +0200198 xilinx_cc.mult = div_sc(timer_clock_freq, NSEC_PER_SEC,
199 xilinx_cc.shift);
Michal Simek519e9f42009-11-06 12:31:00 +0100200
Michal Simek5955563a2013-08-27 12:04:39 +0200201 timecounter_init(&xilinx_tc, &xilinx_cc, sched_clock());
Michal Simek519e9f42009-11-06 12:31:00 +0100202
203 return 0;
204}
205
Michal Simekeedbdab2009-03-27 14:25:49 +0100206static struct clocksource clocksource_microblaze = {
Michal Simek5955563a2013-08-27 12:04:39 +0200207 .name = "xilinx_clocksource",
Michal Simekeedbdab2009-03-27 14:25:49 +0100208 .rating = 300,
Michal Simek5955563a2013-08-27 12:04:39 +0200209 .read = xilinx_read,
Michal Simekeedbdab2009-03-27 14:25:49 +0100210 .mask = CLOCKSOURCE_MASK(32),
Michal Simekeedbdab2009-03-27 14:25:49 +0100211 .flags = CLOCK_SOURCE_IS_CONTINUOUS,
212};
213
Michal Simek5955563a2013-08-27 12:04:39 +0200214static int __init xilinx_clocksource_init(void)
Michal Simekeedbdab2009-03-27 14:25:49 +0100215{
John Stultzb8f39f72010-04-26 20:22:23 -0700216 if (clocksource_register_hz(&clocksource_microblaze, timer_clock_freq))
Michal Simekeedbdab2009-03-27 14:25:49 +0100217 panic("failed to register clocksource");
218
219 /* stop timer1 */
Michal Simek9e77dab2013-08-27 09:57:52 +0200220 out_be32(timer_baseaddr + TCSR1,
221 in_be32(timer_baseaddr + TCSR1) & ~TCSR_ENT);
Michal Simekeedbdab2009-03-27 14:25:49 +0100222 /* start timer1 - up counting without interrupt */
Michal Simek9e77dab2013-08-27 09:57:52 +0200223 out_be32(timer_baseaddr + TCSR1, TCSR_TINT|TCSR_ENT|TCSR_ARHT);
Michal Simek519e9f42009-11-06 12:31:00 +0100224
225 /* register timecounter - for ftrace support */
Michal Simek5955563a2013-08-27 12:04:39 +0200226 init_xilinx_timecounter();
Michal Simekeedbdab2009-03-27 14:25:49 +0100227 return 0;
228}
229
Michal Simek4bcd9432013-08-27 11:13:29 +0200230static void __init xilinx_timer_init(struct device_node *timer)
Michal Simekeedbdab2009-03-27 14:25:49 +0100231{
Michal Simekc1120542013-12-18 17:18:48 +0100232 struct clk *clk;
Michal Simek03fe0d32014-01-27 10:41:59 +0100233 static int initialized;
Michal Simek5a26cd62011-12-09 12:26:16 +0100234 u32 irq;
Michal Simekeedbdab2009-03-27 14:25:49 +0100235 u32 timer_num = 1;
Michal Simek9e77dab2013-08-27 09:57:52 +0200236
Michal Simek03fe0d32014-01-27 10:41:59 +0100237 if (initialized)
238 return;
239
240 initialized = 1;
241
Michal Simekcfd4eae2013-08-27 11:52:32 +0200242 timer_baseaddr = of_iomap(timer, 0);
243 if (!timer_baseaddr) {
244 pr_err("ERROR: invalid timer base address\n");
Michal Simekeedbdab2009-03-27 14:25:49 +0100245 BUG();
246 }
247
Michal Simekcfd4eae2013-08-27 11:52:32 +0200248 irq = irq_of_parse_and_map(timer, 0);
249
250 of_property_read_u32(timer, "xlnx,one-timer-only", &timer_num);
251 if (timer_num) {
252 pr_emerg("Please enable two timers in HW\n");
253 BUG();
254 }
255
256 pr_info("%s: irq=%d\n", timer->full_name, irq);
Michal Simekeedbdab2009-03-27 14:25:49 +0100257
Michal Simekc1120542013-12-18 17:18:48 +0100258 clk = of_clk_get(timer, 0);
259 if (IS_ERR(clk)) {
260 pr_err("ERROR: timer CCF input clock not found\n");
261 /* If there is clock-frequency property than use it */
262 of_property_read_u32(timer, "clock-frequency",
263 &timer_clock_freq);
264 } else {
265 timer_clock_freq = clk_get_rate(clk);
266 }
267
268 if (!timer_clock_freq) {
269 pr_err("ERROR: Using CPU clock frequency\n");
Michal Simekccea0e62010-10-07 17:39:21 +1000270 timer_clock_freq = cpuinfo.cpu_clock_freq;
Michal Simekc1120542013-12-18 17:18:48 +0100271 }
Michal Simekccea0e62010-10-07 17:39:21 +1000272
273 freq_div_hz = timer_clock_freq / HZ;
Michal Simekeedbdab2009-03-27 14:25:49 +0100274
275 setup_irq(irq, &timer_irqaction);
276#ifdef CONFIG_HEART_BEAT
277 setup_heartbeat();
278#endif
Michal Simek5955563a2013-08-27 12:04:39 +0200279 xilinx_clocksource_init();
280 xilinx_clockevent_init();
Michal Simek6f34b082010-04-16 09:50:13 +0200281
Michal Simek839396a2013-12-20 10:16:40 +0100282 sched_clock_register(xilinx_clock_read, 32, timer_clock_freq);
Michal Simekeedbdab2009-03-27 14:25:49 +0100283}
Michal Simek4bcd9432013-08-27 11:13:29 +0200284
285CLOCKSOURCE_OF_DECLARE(xilinx_timer, "xlnx,xps-timer-1.00.a",
286 xilinx_timer_init);