blob: 18f8ce0404c65b9574b6f931da01a5ff41a1b39d [file] [log] [blame]
Eric Anholt7d573822009-01-02 13:33:00 -08001/*
2 * Copyright 2006 Dave Airlie <airlied@linux.ie>
3 * Copyright © 2006-2009 Intel Corporation
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
21 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
22 * DEALINGS IN THE SOFTWARE.
23 *
24 * Authors:
25 * Eric Anholt <eric@anholt.net>
26 * Jesse Barnes <jesse.barnes@intel.com>
27 */
28
29#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090030#include <linux/slab.h>
Eric Anholt7d573822009-01-02 13:33:00 -080031#include <linux/delay.h>
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/drmP.h>
33#include <drm/drm_crtc.h>
34#include <drm/drm_edid.h>
Eric Anholt7d573822009-01-02 13:33:00 -080035#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010036#include <drm/i915_drm.h>
Eric Anholt7d573822009-01-02 13:33:00 -080037#include "i915_drv.h"
38
Paulo Zanoni30add222012-10-26 19:05:45 -020039static struct drm_device *intel_hdmi_to_dev(struct intel_hdmi *intel_hdmi)
40{
Paulo Zanonida63a9f2012-10-26 19:05:46 -020041 return hdmi_to_dig_port(intel_hdmi)->base.base.dev;
Paulo Zanoni30add222012-10-26 19:05:45 -020042}
43
Daniel Vetterafba0182012-06-12 16:36:45 +020044static void
45assert_hdmi_port_disabled(struct intel_hdmi *intel_hdmi)
46{
Paulo Zanoni30add222012-10-26 19:05:45 -020047 struct drm_device *dev = intel_hdmi_to_dev(intel_hdmi);
Daniel Vetterafba0182012-06-12 16:36:45 +020048 struct drm_i915_private *dev_priv = dev->dev_private;
49 uint32_t enabled_bits;
50
Paulo Zanoniaffa9352012-11-23 15:30:39 -020051 enabled_bits = HAS_DDI(dev) ? DDI_BUF_CTL_ENABLE : SDVO_ENABLE;
Daniel Vetterafba0182012-06-12 16:36:45 +020052
Paulo Zanonib242b7f2013-02-18 19:00:26 -030053 WARN(I915_READ(intel_hdmi->hdmi_reg) & enabled_bits,
Daniel Vetterafba0182012-06-12 16:36:45 +020054 "HDMI port enabled, expecting disabled\n");
55}
56
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -030057struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder)
Chris Wilsonea5b2132010-08-04 13:50:23 +010058{
Paulo Zanonida63a9f2012-10-26 19:05:46 -020059 struct intel_digital_port *intel_dig_port =
60 container_of(encoder, struct intel_digital_port, base.base);
61 return &intel_dig_port->hdmi;
Chris Wilsonea5b2132010-08-04 13:50:23 +010062}
63
Chris Wilsondf0e9242010-09-09 16:20:55 +010064static struct intel_hdmi *intel_attached_hdmi(struct drm_connector *connector)
65{
Paulo Zanonida63a9f2012-10-26 19:05:46 -020066 return enc_to_intel_hdmi(&intel_attached_encoder(connector)->base);
Chris Wilsondf0e9242010-09-09 16:20:55 +010067}
68
Jesse Barnes45187ac2011-08-03 09:22:55 -070069void intel_dip_infoframe_csum(struct dip_infoframe *frame)
David Härdeman3c17fe42010-09-24 21:44:32 +020070{
Jesse Barnes45187ac2011-08-03 09:22:55 -070071 uint8_t *data = (uint8_t *)frame;
David Härdeman3c17fe42010-09-24 21:44:32 +020072 uint8_t sum = 0;
73 unsigned i;
74
Jesse Barnes45187ac2011-08-03 09:22:55 -070075 frame->checksum = 0;
76 frame->ecc = 0;
David Härdeman3c17fe42010-09-24 21:44:32 +020077
Jesse Barnes64a8fc02011-09-22 11:16:00 +053078 for (i = 0; i < frame->len + DIP_HEADER_SIZE; i++)
David Härdeman3c17fe42010-09-24 21:44:32 +020079 sum += data[i];
80
Jesse Barnes45187ac2011-08-03 09:22:55 -070081 frame->checksum = 0x100 - sum;
David Härdeman3c17fe42010-09-24 21:44:32 +020082}
83
Daniel Vetterbc2481f2012-05-08 15:18:32 +020084static u32 g4x_infoframe_index(struct dip_infoframe *frame)
David Härdeman3c17fe42010-09-24 21:44:32 +020085{
Jesse Barnes45187ac2011-08-03 09:22:55 -070086 switch (frame->type) {
87 case DIP_TYPE_AVI:
Paulo Zanonied517fb2012-05-14 17:12:50 -030088 return VIDEO_DIP_SELECT_AVI;
Jesse Barnes45187ac2011-08-03 09:22:55 -070089 case DIP_TYPE_SPD:
Paulo Zanonied517fb2012-05-14 17:12:50 -030090 return VIDEO_DIP_SELECT_SPD;
Jesse Barnes45187ac2011-08-03 09:22:55 -070091 default:
92 DRM_DEBUG_DRIVER("unknown info frame type %d\n", frame->type);
Paulo Zanonied517fb2012-05-14 17:12:50 -030093 return 0;
Jesse Barnes45187ac2011-08-03 09:22:55 -070094 }
Jesse Barnes45187ac2011-08-03 09:22:55 -070095}
96
Daniel Vetterbc2481f2012-05-08 15:18:32 +020097static u32 g4x_infoframe_enable(struct dip_infoframe *frame)
Jesse Barnes45187ac2011-08-03 09:22:55 -070098{
Jesse Barnes45187ac2011-08-03 09:22:55 -070099 switch (frame->type) {
100 case DIP_TYPE_AVI:
Paulo Zanonied517fb2012-05-14 17:12:50 -0300101 return VIDEO_DIP_ENABLE_AVI;
Jesse Barnes45187ac2011-08-03 09:22:55 -0700102 case DIP_TYPE_SPD:
Paulo Zanonied517fb2012-05-14 17:12:50 -0300103 return VIDEO_DIP_ENABLE_SPD;
Paulo Zanonifa193ff2012-05-04 17:18:20 -0300104 default:
105 DRM_DEBUG_DRIVER("unknown info frame type %d\n", frame->type);
Paulo Zanonied517fb2012-05-14 17:12:50 -0300106 return 0;
Paulo Zanonifa193ff2012-05-04 17:18:20 -0300107 }
Paulo Zanonifa193ff2012-05-04 17:18:20 -0300108}
109
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300110static u32 hsw_infoframe_enable(struct dip_infoframe *frame)
111{
112 switch (frame->type) {
113 case DIP_TYPE_AVI:
114 return VIDEO_DIP_ENABLE_AVI_HSW;
115 case DIP_TYPE_SPD:
116 return VIDEO_DIP_ENABLE_SPD_HSW;
117 default:
118 DRM_DEBUG_DRIVER("unknown info frame type %d\n", frame->type);
119 return 0;
120 }
121}
122
Rodrigo Vivi7d9bceb2013-02-25 19:55:16 -0300123static u32 hsw_infoframe_data_reg(struct dip_infoframe *frame,
124 enum transcoder cpu_transcoder)
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300125{
126 switch (frame->type) {
127 case DIP_TYPE_AVI:
Rodrigo Vivi7d9bceb2013-02-25 19:55:16 -0300128 return HSW_TVIDEO_DIP_AVI_DATA(cpu_transcoder);
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300129 case DIP_TYPE_SPD:
Rodrigo Vivi7d9bceb2013-02-25 19:55:16 -0300130 return HSW_TVIDEO_DIP_SPD_DATA(cpu_transcoder);
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300131 default:
132 DRM_DEBUG_DRIVER("unknown info frame type %d\n", frame->type);
133 return 0;
134 }
135}
136
Daniel Vettera3da1df2012-05-08 15:19:06 +0200137static void g4x_write_infoframe(struct drm_encoder *encoder,
138 struct dip_infoframe *frame)
Jesse Barnes45187ac2011-08-03 09:22:55 -0700139{
140 uint32_t *data = (uint32_t *)frame;
David Härdeman3c17fe42010-09-24 21:44:32 +0200141 struct drm_device *dev = encoder->dev;
142 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni22509ec2012-05-04 17:18:17 -0300143 u32 val = I915_READ(VIDEO_DIP_CTL);
Jesse Barnes45187ac2011-08-03 09:22:55 -0700144 unsigned i, len = DIP_HEADER_SIZE + frame->len;
David Härdeman3c17fe42010-09-24 21:44:32 +0200145
Paulo Zanoni822974a2012-05-28 16:42:51 -0300146 WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
147
Paulo Zanoni1d4f85a2012-05-04 17:18:18 -0300148 val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
Daniel Vetterbc2481f2012-05-08 15:18:32 +0200149 val |= g4x_infoframe_index(frame);
Jesse Barnes45187ac2011-08-03 09:22:55 -0700150
Daniel Vetterbc2481f2012-05-08 15:18:32 +0200151 val &= ~g4x_infoframe_enable(frame);
Paulo Zanoni22509ec2012-05-04 17:18:17 -0300152
153 I915_WRITE(VIDEO_DIP_CTL, val);
Jesse Barnes45187ac2011-08-03 09:22:55 -0700154
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300155 mmiowb();
Jesse Barnes45187ac2011-08-03 09:22:55 -0700156 for (i = 0; i < len; i += 4) {
David Härdeman3c17fe42010-09-24 21:44:32 +0200157 I915_WRITE(VIDEO_DIP_DATA, *data);
158 data++;
159 }
Paulo Zanoniadf00b22012-09-25 13:23:34 -0300160 /* Write every possible data byte to force correct ECC calculation. */
161 for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
162 I915_WRITE(VIDEO_DIP_DATA, 0);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300163 mmiowb();
David Härdeman3c17fe42010-09-24 21:44:32 +0200164
Daniel Vetterbc2481f2012-05-08 15:18:32 +0200165 val |= g4x_infoframe_enable(frame);
Paulo Zanoni60c5ea22012-05-04 17:18:22 -0300166 val &= ~VIDEO_DIP_FREQ_MASK;
Daniel Vetter4b24c932012-05-08 14:41:00 +0200167 val |= VIDEO_DIP_FREQ_VSYNC;
Jesse Barnes45187ac2011-08-03 09:22:55 -0700168
Paulo Zanoni22509ec2012-05-04 17:18:17 -0300169 I915_WRITE(VIDEO_DIP_CTL, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300170 POSTING_READ(VIDEO_DIP_CTL);
David Härdeman3c17fe42010-09-24 21:44:32 +0200171}
172
Paulo Zanonifdf12502012-05-04 17:18:24 -0300173static void ibx_write_infoframe(struct drm_encoder *encoder,
174 struct dip_infoframe *frame)
175{
176 uint32_t *data = (uint32_t *)frame;
177 struct drm_device *dev = encoder->dev;
178 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonied517fb2012-05-14 17:12:50 -0300179 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
Paulo Zanonifdf12502012-05-04 17:18:24 -0300180 int reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
181 unsigned i, len = DIP_HEADER_SIZE + frame->len;
182 u32 val = I915_READ(reg);
183
Paulo Zanoni822974a2012-05-28 16:42:51 -0300184 WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
185
Paulo Zanonifdf12502012-05-04 17:18:24 -0300186 val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
Daniel Vetterbc2481f2012-05-08 15:18:32 +0200187 val |= g4x_infoframe_index(frame);
Paulo Zanonifdf12502012-05-04 17:18:24 -0300188
Daniel Vetterbc2481f2012-05-08 15:18:32 +0200189 val &= ~g4x_infoframe_enable(frame);
Paulo Zanonifdf12502012-05-04 17:18:24 -0300190
191 I915_WRITE(reg, val);
192
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300193 mmiowb();
Paulo Zanonifdf12502012-05-04 17:18:24 -0300194 for (i = 0; i < len; i += 4) {
195 I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
196 data++;
197 }
Paulo Zanoniadf00b22012-09-25 13:23:34 -0300198 /* Write every possible data byte to force correct ECC calculation. */
199 for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
200 I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300201 mmiowb();
Paulo Zanonifdf12502012-05-04 17:18:24 -0300202
Daniel Vetterbc2481f2012-05-08 15:18:32 +0200203 val |= g4x_infoframe_enable(frame);
Paulo Zanonifdf12502012-05-04 17:18:24 -0300204 val &= ~VIDEO_DIP_FREQ_MASK;
Daniel Vetter4b24c932012-05-08 14:41:00 +0200205 val |= VIDEO_DIP_FREQ_VSYNC;
Paulo Zanonifdf12502012-05-04 17:18:24 -0300206
207 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300208 POSTING_READ(reg);
Paulo Zanonifdf12502012-05-04 17:18:24 -0300209}
210
211static void cpt_write_infoframe(struct drm_encoder *encoder,
212 struct dip_infoframe *frame)
Jesse Barnes45187ac2011-08-03 09:22:55 -0700213{
214 uint32_t *data = (uint32_t *)frame;
215 struct drm_device *dev = encoder->dev;
216 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonied517fb2012-05-14 17:12:50 -0300217 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
Jesse Barnes45187ac2011-08-03 09:22:55 -0700218 int reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
219 unsigned i, len = DIP_HEADER_SIZE + frame->len;
Paulo Zanoni22509ec2012-05-04 17:18:17 -0300220 u32 val = I915_READ(reg);
Jesse Barnes45187ac2011-08-03 09:22:55 -0700221
Paulo Zanoni822974a2012-05-28 16:42:51 -0300222 WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
223
Jesse Barnes64a8fc02011-09-22 11:16:00 +0530224 val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
Daniel Vetterbc2481f2012-05-08 15:18:32 +0200225 val |= g4x_infoframe_index(frame);
Jesse Barnes45187ac2011-08-03 09:22:55 -0700226
Paulo Zanoniecb97852012-05-04 17:18:21 -0300227 /* The DIP control register spec says that we need to update the AVI
228 * infoframe without clearing its enable bit */
Paulo Zanoni822974a2012-05-28 16:42:51 -0300229 if (frame->type != DIP_TYPE_AVI)
Daniel Vetterbc2481f2012-05-08 15:18:32 +0200230 val &= ~g4x_infoframe_enable(frame);
Paulo Zanoniecb97852012-05-04 17:18:21 -0300231
Paulo Zanoni22509ec2012-05-04 17:18:17 -0300232 I915_WRITE(reg, val);
Jesse Barnes45187ac2011-08-03 09:22:55 -0700233
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300234 mmiowb();
Jesse Barnes45187ac2011-08-03 09:22:55 -0700235 for (i = 0; i < len; i += 4) {
236 I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
237 data++;
238 }
Paulo Zanoniadf00b22012-09-25 13:23:34 -0300239 /* Write every possible data byte to force correct ECC calculation. */
240 for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
241 I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300242 mmiowb();
Jesse Barnes45187ac2011-08-03 09:22:55 -0700243
Daniel Vetterbc2481f2012-05-08 15:18:32 +0200244 val |= g4x_infoframe_enable(frame);
Paulo Zanoni60c5ea22012-05-04 17:18:22 -0300245 val &= ~VIDEO_DIP_FREQ_MASK;
Daniel Vetter4b24c932012-05-08 14:41:00 +0200246 val |= VIDEO_DIP_FREQ_VSYNC;
Jesse Barnes45187ac2011-08-03 09:22:55 -0700247
Paulo Zanoni22509ec2012-05-04 17:18:17 -0300248 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300249 POSTING_READ(reg);
Jesse Barnes45187ac2011-08-03 09:22:55 -0700250}
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700251
252static void vlv_write_infoframe(struct drm_encoder *encoder,
253 struct dip_infoframe *frame)
254{
255 uint32_t *data = (uint32_t *)frame;
256 struct drm_device *dev = encoder->dev;
257 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonied517fb2012-05-14 17:12:50 -0300258 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700259 int reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe);
260 unsigned i, len = DIP_HEADER_SIZE + frame->len;
Paulo Zanoni22509ec2012-05-04 17:18:17 -0300261 u32 val = I915_READ(reg);
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700262
Paulo Zanoni822974a2012-05-28 16:42:51 -0300263 WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
264
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700265 val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
Daniel Vetterbc2481f2012-05-08 15:18:32 +0200266 val |= g4x_infoframe_index(frame);
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700267
Daniel Vetterbc2481f2012-05-08 15:18:32 +0200268 val &= ~g4x_infoframe_enable(frame);
Paulo Zanoni22509ec2012-05-04 17:18:17 -0300269
270 I915_WRITE(reg, val);
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700271
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300272 mmiowb();
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700273 for (i = 0; i < len; i += 4) {
274 I915_WRITE(VLV_TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
275 data++;
276 }
Paulo Zanoniadf00b22012-09-25 13:23:34 -0300277 /* Write every possible data byte to force correct ECC calculation. */
278 for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
279 I915_WRITE(VLV_TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300280 mmiowb();
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700281
Daniel Vetterbc2481f2012-05-08 15:18:32 +0200282 val |= g4x_infoframe_enable(frame);
Paulo Zanoni60c5ea22012-05-04 17:18:22 -0300283 val &= ~VIDEO_DIP_FREQ_MASK;
Daniel Vetter4b24c932012-05-08 14:41:00 +0200284 val |= VIDEO_DIP_FREQ_VSYNC;
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700285
Paulo Zanoni22509ec2012-05-04 17:18:17 -0300286 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300287 POSTING_READ(reg);
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700288}
289
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -0300290static void hsw_write_infoframe(struct drm_encoder *encoder,
Paulo Zanonied517fb2012-05-14 17:12:50 -0300291 struct dip_infoframe *frame)
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -0300292{
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300293 uint32_t *data = (uint32_t *)frame;
294 struct drm_device *dev = encoder->dev;
295 struct drm_i915_private *dev_priv = dev->dev_private;
296 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +0200297 u32 ctl_reg = HSW_TVIDEO_DIP_CTL(intel_crtc->config.cpu_transcoder);
298 u32 data_reg = hsw_infoframe_data_reg(frame, intel_crtc->config.cpu_transcoder);
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300299 unsigned int i, len = DIP_HEADER_SIZE + frame->len;
300 u32 val = I915_READ(ctl_reg);
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -0300301
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300302 if (data_reg == 0)
303 return;
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -0300304
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300305 val &= ~hsw_infoframe_enable(frame);
306 I915_WRITE(ctl_reg, val);
307
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300308 mmiowb();
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300309 for (i = 0; i < len; i += 4) {
310 I915_WRITE(data_reg + i, *data);
311 data++;
312 }
Paulo Zanoniadf00b22012-09-25 13:23:34 -0300313 /* Write every possible data byte to force correct ECC calculation. */
314 for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
315 I915_WRITE(data_reg + i, 0);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300316 mmiowb();
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300317
318 val |= hsw_infoframe_enable(frame);
319 I915_WRITE(ctl_reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300320 POSTING_READ(ctl_reg);
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -0300321}
322
Jesse Barnes45187ac2011-08-03 09:22:55 -0700323static void intel_set_infoframe(struct drm_encoder *encoder,
324 struct dip_infoframe *frame)
325{
326 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
327
Jesse Barnes45187ac2011-08-03 09:22:55 -0700328 intel_dip_infoframe_csum(frame);
329 intel_hdmi->write_infoframe(encoder, frame);
330}
331
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300332static void intel_hdmi_set_avi_infoframe(struct drm_encoder *encoder,
Paulo Zanonic846b612012-04-13 16:31:41 -0300333 struct drm_display_mode *adjusted_mode)
Jesse Barnesb055c8f2011-07-08 11:31:57 -0700334{
Ville Syrjäläabedc072013-01-17 16:31:31 +0200335 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
Daniel Vetter50f3b012013-03-27 00:44:56 +0100336 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
Jesse Barnesb055c8f2011-07-08 11:31:57 -0700337 struct dip_infoframe avi_if = {
338 .type = DIP_TYPE_AVI,
339 .ver = DIP_VERSION_AVI,
340 .len = DIP_LEN_AVI,
341 };
Jesse Barnesb055c8f2011-07-08 11:31:57 -0700342
Paulo Zanonic846b612012-04-13 16:31:41 -0300343 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
344 avi_if.body.avi.YQ_CN_PR |= DIP_AVI_PR_2;
345
Ville Syrjäläabedc072013-01-17 16:31:31 +0200346 if (intel_hdmi->rgb_quant_range_selectable) {
Daniel Vetter50f3b012013-03-27 00:44:56 +0100347 if (intel_crtc->config.limited_color_range)
Ville Syrjäläabedc072013-01-17 16:31:31 +0200348 avi_if.body.avi.ITC_EC_Q_SC |= DIP_AVI_RGB_QUANT_RANGE_LIMITED;
349 else
350 avi_if.body.avi.ITC_EC_Q_SC |= DIP_AVI_RGB_QUANT_RANGE_FULL;
351 }
352
Thierry Reding18316c82012-12-20 15:41:44 +0100353 avi_if.body.avi.VIC = drm_match_cea_mode(adjusted_mode);
Paulo Zanoni9a69b882012-11-23 12:09:27 -0200354
Jesse Barnes45187ac2011-08-03 09:22:55 -0700355 intel_set_infoframe(encoder, &avi_if);
Jesse Barnesb055c8f2011-07-08 11:31:57 -0700356}
357
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300358static void intel_hdmi_set_spd_infoframe(struct drm_encoder *encoder)
Jesse Barnesc0864cb2011-08-03 09:22:56 -0700359{
360 struct dip_infoframe spd_if;
361
362 memset(&spd_if, 0, sizeof(spd_if));
363 spd_if.type = DIP_TYPE_SPD;
364 spd_if.ver = DIP_VERSION_SPD;
365 spd_if.len = DIP_LEN_SPD;
366 strcpy(spd_if.body.spd.vn, "Intel");
367 strcpy(spd_if.body.spd.pd, "Integrated gfx");
368 spd_if.body.spd.sdi = DIP_SPD_PC;
369
370 intel_set_infoframe(encoder, &spd_if);
371}
372
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300373static void g4x_set_infoframes(struct drm_encoder *encoder,
374 struct drm_display_mode *adjusted_mode)
375{
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300376 struct drm_i915_private *dev_priv = encoder->dev->dev_private;
Ville Syrjälä69fde0a2013-01-24 15:29:26 +0200377 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
378 struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300379 u32 reg = VIDEO_DIP_CTL;
380 u32 val = I915_READ(reg);
Paulo Zanoni72b78c92012-05-28 16:42:54 -0300381 u32 port;
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300382
Daniel Vetterafba0182012-06-12 16:36:45 +0200383 assert_hdmi_port_disabled(intel_hdmi);
384
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300385 /* If the registers were not initialized yet, they might be zeroes,
386 * which means we're selecting the AVI DIP and we're setting its
387 * frequency to once. This seems to really confuse the HW and make
388 * things stop working (the register spec says the AVI always needs to
389 * be sent every VSync). So here we avoid writing to the register more
390 * than we need and also explicitly select the AVI DIP and explicitly
391 * set its frequency to every VSync. Avoiding to write it twice seems to
392 * be enough to solve the problem, but being defensive shouldn't hurt us
393 * either. */
394 val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
395
396 if (!intel_hdmi->has_hdmi_sink) {
397 if (!(val & VIDEO_DIP_ENABLE))
398 return;
399 val &= ~VIDEO_DIP_ENABLE;
400 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300401 POSTING_READ(reg);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300402 return;
403 }
404
Ville Syrjälä69fde0a2013-01-24 15:29:26 +0200405 switch (intel_dig_port->port) {
406 case PORT_B:
Paulo Zanoni72b78c92012-05-28 16:42:54 -0300407 port = VIDEO_DIP_PORT_B;
Paulo Zanonif278d972012-05-28 16:42:50 -0300408 break;
Ville Syrjälä69fde0a2013-01-24 15:29:26 +0200409 case PORT_C:
Paulo Zanoni72b78c92012-05-28 16:42:54 -0300410 port = VIDEO_DIP_PORT_C;
Paulo Zanonif278d972012-05-28 16:42:50 -0300411 break;
412 default:
Paulo Zanoni57df2ae2012-09-24 10:32:54 -0300413 BUG();
Paulo Zanonif278d972012-05-28 16:42:50 -0300414 return;
415 }
416
Paulo Zanoni72b78c92012-05-28 16:42:54 -0300417 if (port != (val & VIDEO_DIP_PORT_MASK)) {
418 if (val & VIDEO_DIP_ENABLE) {
419 val &= ~VIDEO_DIP_ENABLE;
420 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300421 POSTING_READ(reg);
Paulo Zanoni72b78c92012-05-28 16:42:54 -0300422 }
423 val &= ~VIDEO_DIP_PORT_MASK;
424 val |= port;
425 }
426
Paulo Zanoni822974a2012-05-28 16:42:51 -0300427 val |= VIDEO_DIP_ENABLE;
Paulo Zanoni0dd87d22012-05-28 16:42:53 -0300428 val &= ~VIDEO_DIP_ENABLE_VENDOR;
Paulo Zanoni822974a2012-05-28 16:42:51 -0300429
Paulo Zanonif278d972012-05-28 16:42:50 -0300430 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300431 POSTING_READ(reg);
Paulo Zanonif278d972012-05-28 16:42:50 -0300432
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300433 intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
434 intel_hdmi_set_spd_infoframe(encoder);
435}
436
437static void ibx_set_infoframes(struct drm_encoder *encoder,
438 struct drm_display_mode *adjusted_mode)
439{
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300440 struct drm_i915_private *dev_priv = encoder->dev->dev_private;
441 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
Ville Syrjälä69fde0a2013-01-24 15:29:26 +0200442 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
443 struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300444 u32 reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
445 u32 val = I915_READ(reg);
Paulo Zanoni72b78c92012-05-28 16:42:54 -0300446 u32 port;
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300447
Daniel Vetterafba0182012-06-12 16:36:45 +0200448 assert_hdmi_port_disabled(intel_hdmi);
449
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300450 /* See the big comment in g4x_set_infoframes() */
451 val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
452
453 if (!intel_hdmi->has_hdmi_sink) {
454 if (!(val & VIDEO_DIP_ENABLE))
455 return;
456 val &= ~VIDEO_DIP_ENABLE;
457 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300458 POSTING_READ(reg);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300459 return;
460 }
461
Ville Syrjälä69fde0a2013-01-24 15:29:26 +0200462 switch (intel_dig_port->port) {
463 case PORT_B:
Paulo Zanoni72b78c92012-05-28 16:42:54 -0300464 port = VIDEO_DIP_PORT_B;
Paulo Zanonif278d972012-05-28 16:42:50 -0300465 break;
Ville Syrjälä69fde0a2013-01-24 15:29:26 +0200466 case PORT_C:
Paulo Zanoni72b78c92012-05-28 16:42:54 -0300467 port = VIDEO_DIP_PORT_C;
Paulo Zanonif278d972012-05-28 16:42:50 -0300468 break;
Ville Syrjälä69fde0a2013-01-24 15:29:26 +0200469 case PORT_D:
Paulo Zanoni72b78c92012-05-28 16:42:54 -0300470 port = VIDEO_DIP_PORT_D;
Paulo Zanonif278d972012-05-28 16:42:50 -0300471 break;
472 default:
Paulo Zanoni57df2ae2012-09-24 10:32:54 -0300473 BUG();
Paulo Zanonif278d972012-05-28 16:42:50 -0300474 return;
475 }
476
Paulo Zanoni72b78c92012-05-28 16:42:54 -0300477 if (port != (val & VIDEO_DIP_PORT_MASK)) {
478 if (val & VIDEO_DIP_ENABLE) {
479 val &= ~VIDEO_DIP_ENABLE;
480 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300481 POSTING_READ(reg);
Paulo Zanoni72b78c92012-05-28 16:42:54 -0300482 }
483 val &= ~VIDEO_DIP_PORT_MASK;
484 val |= port;
485 }
486
Paulo Zanoni822974a2012-05-28 16:42:51 -0300487 val |= VIDEO_DIP_ENABLE;
Paulo Zanoni0dd87d22012-05-28 16:42:53 -0300488 val &= ~(VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
489 VIDEO_DIP_ENABLE_GCP);
Paulo Zanoni822974a2012-05-28 16:42:51 -0300490
Paulo Zanonif278d972012-05-28 16:42:50 -0300491 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300492 POSTING_READ(reg);
Paulo Zanonif278d972012-05-28 16:42:50 -0300493
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300494 intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
495 intel_hdmi_set_spd_infoframe(encoder);
496}
497
498static void cpt_set_infoframes(struct drm_encoder *encoder,
499 struct drm_display_mode *adjusted_mode)
500{
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300501 struct drm_i915_private *dev_priv = encoder->dev->dev_private;
502 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
503 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
504 u32 reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
505 u32 val = I915_READ(reg);
506
Daniel Vetterafba0182012-06-12 16:36:45 +0200507 assert_hdmi_port_disabled(intel_hdmi);
508
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300509 /* See the big comment in g4x_set_infoframes() */
510 val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
511
512 if (!intel_hdmi->has_hdmi_sink) {
513 if (!(val & VIDEO_DIP_ENABLE))
514 return;
515 val &= ~(VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI);
516 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300517 POSTING_READ(reg);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300518 return;
519 }
520
Paulo Zanoni822974a2012-05-28 16:42:51 -0300521 /* Set both together, unset both together: see the spec. */
522 val |= VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI;
Paulo Zanoni0dd87d22012-05-28 16:42:53 -0300523 val &= ~(VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
524 VIDEO_DIP_ENABLE_GCP);
Paulo Zanoni822974a2012-05-28 16:42:51 -0300525
526 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300527 POSTING_READ(reg);
Paulo Zanoni822974a2012-05-28 16:42:51 -0300528
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300529 intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
530 intel_hdmi_set_spd_infoframe(encoder);
531}
532
533static void vlv_set_infoframes(struct drm_encoder *encoder,
534 struct drm_display_mode *adjusted_mode)
535{
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300536 struct drm_i915_private *dev_priv = encoder->dev->dev_private;
537 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
538 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
539 u32 reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe);
540 u32 val = I915_READ(reg);
541
Daniel Vetterafba0182012-06-12 16:36:45 +0200542 assert_hdmi_port_disabled(intel_hdmi);
543
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300544 /* See the big comment in g4x_set_infoframes() */
545 val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
546
547 if (!intel_hdmi->has_hdmi_sink) {
548 if (!(val & VIDEO_DIP_ENABLE))
549 return;
550 val &= ~VIDEO_DIP_ENABLE;
551 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300552 POSTING_READ(reg);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300553 return;
554 }
555
Paulo Zanoni822974a2012-05-28 16:42:51 -0300556 val |= VIDEO_DIP_ENABLE;
Paulo Zanoni0dd87d22012-05-28 16:42:53 -0300557 val &= ~(VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
558 VIDEO_DIP_ENABLE_GCP);
Paulo Zanoni822974a2012-05-28 16:42:51 -0300559
560 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300561 POSTING_READ(reg);
Paulo Zanoni822974a2012-05-28 16:42:51 -0300562
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300563 intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
564 intel_hdmi_set_spd_infoframe(encoder);
565}
566
567static void hsw_set_infoframes(struct drm_encoder *encoder,
568 struct drm_display_mode *adjusted_mode)
569{
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300570 struct drm_i915_private *dev_priv = encoder->dev->dev_private;
571 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
572 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
Daniel Vetter3b117c82013-04-17 20:15:07 +0200573 u32 reg = HSW_TVIDEO_DIP_CTL(intel_crtc->config.cpu_transcoder);
Paulo Zanoni0dd87d22012-05-28 16:42:53 -0300574 u32 val = I915_READ(reg);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300575
Daniel Vetterafba0182012-06-12 16:36:45 +0200576 assert_hdmi_port_disabled(intel_hdmi);
577
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300578 if (!intel_hdmi->has_hdmi_sink) {
579 I915_WRITE(reg, 0);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300580 POSTING_READ(reg);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300581 return;
582 }
583
Paulo Zanoni0dd87d22012-05-28 16:42:53 -0300584 val &= ~(VIDEO_DIP_ENABLE_VSC_HSW | VIDEO_DIP_ENABLE_GCP_HSW |
585 VIDEO_DIP_ENABLE_VS_HSW | VIDEO_DIP_ENABLE_GMP_HSW);
586
587 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300588 POSTING_READ(reg);
Paulo Zanoni0dd87d22012-05-28 16:42:53 -0300589
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300590 intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
591 intel_hdmi_set_spd_infoframe(encoder);
592}
593
Eric Anholt7d573822009-01-02 13:33:00 -0800594static void intel_hdmi_mode_set(struct drm_encoder *encoder,
595 struct drm_display_mode *mode,
596 struct drm_display_mode *adjusted_mode)
597{
598 struct drm_device *dev = encoder->dev;
599 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonied517fb2012-05-14 17:12:50 -0300600 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100601 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300602 u32 hdmi_val;
Eric Anholt7d573822009-01-02 13:33:00 -0800603
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300604 hdmi_val = SDVO_ENCODING_HDMI;
Ville Syrjälä83a2af82013-04-02 16:10:10 +0300605 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev))
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300606 hdmi_val |= intel_hdmi->color_range;
Adam Jacksonb599c0b2010-07-16 14:46:31 -0400607 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300608 hdmi_val |= SDVO_VSYNC_ACTIVE_HIGH;
Adam Jacksonb599c0b2010-07-16 14:46:31 -0400609 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300610 hdmi_val |= SDVO_HSYNC_ACTIVE_HIGH;
Eric Anholt7d573822009-01-02 13:33:00 -0800611
Daniel Vetter965e0c42013-03-27 00:44:57 +0100612 if (intel_crtc->config.pipe_bpp > 24)
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -0300613 hdmi_val |= HDMI_COLOR_FORMAT_12bpc;
Jesse Barnes020f6702011-06-24 12:19:25 -0700614 else
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -0300615 hdmi_val |= SDVO_COLOR_FORMAT_8bpc;
Jesse Barnes020f6702011-06-24 12:19:25 -0700616
Zhenyu Wang2e3d6002010-09-10 10:39:40 +0800617 /* Required on CPT */
618 if (intel_hdmi->has_hdmi_sink && HAS_PCH_CPT(dev))
Paulo Zanonidc0fa712013-02-19 16:21:46 -0300619 hdmi_val |= HDMI_MODE_SELECT_HDMI;
Zhenyu Wang2e3d6002010-09-10 10:39:40 +0800620
David Härdeman3c17fe42010-09-24 21:44:32 +0200621 if (intel_hdmi->has_audio) {
Wu Fengguange0dac652011-09-05 14:25:34 +0800622 DRM_DEBUG_DRIVER("Enabling HDMI audio on pipe %c\n",
623 pipe_name(intel_crtc->pipe));
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300624 hdmi_val |= SDVO_AUDIO_ENABLE;
Paulo Zanonidc0fa712013-02-19 16:21:46 -0300625 hdmi_val |= HDMI_MODE_SELECT_HDMI;
Wu Fengguange0dac652011-09-05 14:25:34 +0800626 intel_write_eld(encoder, adjusted_mode);
David Härdeman3c17fe42010-09-24 21:44:32 +0200627 }
Eric Anholt7d573822009-01-02 13:33:00 -0800628
Jesse Barnes75770562011-10-12 09:01:58 -0700629 if (HAS_PCH_CPT(dev))
Paulo Zanonidc0fa712013-02-19 16:21:46 -0300630 hdmi_val |= SDVO_PIPE_SEL_CPT(intel_crtc->pipe);
631 else
632 hdmi_val |= SDVO_PIPE_SEL(intel_crtc->pipe);
Eric Anholt7d573822009-01-02 13:33:00 -0800633
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300634 I915_WRITE(intel_hdmi->hdmi_reg, hdmi_val);
635 POSTING_READ(intel_hdmi->hdmi_reg);
David Härdeman3c17fe42010-09-24 21:44:32 +0200636
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300637 intel_hdmi->set_infoframes(encoder, adjusted_mode);
Eric Anholt7d573822009-01-02 13:33:00 -0800638}
639
Daniel Vetter85234cd2012-07-02 13:27:29 +0200640static bool intel_hdmi_get_hw_state(struct intel_encoder *encoder,
641 enum pipe *pipe)
Eric Anholt7d573822009-01-02 13:33:00 -0800642{
Daniel Vetter85234cd2012-07-02 13:27:29 +0200643 struct drm_device *dev = encoder->base.dev;
Eric Anholt7d573822009-01-02 13:33:00 -0800644 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter85234cd2012-07-02 13:27:29 +0200645 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
646 u32 tmp;
647
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300648 tmp = I915_READ(intel_hdmi->hdmi_reg);
Daniel Vetter85234cd2012-07-02 13:27:29 +0200649
650 if (!(tmp & SDVO_ENABLE))
651 return false;
652
653 if (HAS_PCH_CPT(dev))
654 *pipe = PORT_TO_PIPE_CPT(tmp);
655 else
656 *pipe = PORT_TO_PIPE(tmp);
657
658 return true;
659}
660
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700661static void intel_hdmi_get_config(struct intel_encoder *encoder,
662 struct intel_crtc_config *pipe_config)
663{
664 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
665 struct drm_i915_private *dev_priv = encoder->base.dev->dev_private;
666 u32 tmp, flags = 0;
667
668 tmp = I915_READ(intel_hdmi->hdmi_reg);
669
670 if (tmp & SDVO_HSYNC_ACTIVE_HIGH)
671 flags |= DRM_MODE_FLAG_PHSYNC;
672 else
673 flags |= DRM_MODE_FLAG_NHSYNC;
674
675 if (tmp & SDVO_VSYNC_ACTIVE_HIGH)
676 flags |= DRM_MODE_FLAG_PVSYNC;
677 else
678 flags |= DRM_MODE_FLAG_NVSYNC;
679
680 pipe_config->adjusted_mode.flags |= flags;
681}
682
Daniel Vetter5ab432e2012-06-30 08:59:56 +0200683static void intel_enable_hdmi(struct intel_encoder *encoder)
Eric Anholt7d573822009-01-02 13:33:00 -0800684{
Daniel Vetter5ab432e2012-06-30 08:59:56 +0200685 struct drm_device *dev = encoder->base.dev;
Eric Anholt7d573822009-01-02 13:33:00 -0800686 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonidc0fa712013-02-19 16:21:46 -0300687 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +0200688 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
Eric Anholt7d573822009-01-02 13:33:00 -0800689 u32 temp;
Wu Fengguang2deed762011-12-09 20:42:20 +0800690 u32 enable_bits = SDVO_ENABLE;
691
692 if (intel_hdmi->has_audio)
693 enable_bits |= SDVO_AUDIO_ENABLE;
Eric Anholt7d573822009-01-02 13:33:00 -0800694
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300695 temp = I915_READ(intel_hdmi->hdmi_reg);
Zhenyu Wangd8a2d0e2009-11-02 07:52:30 +0000696
Daniel Vetter7a87c282012-06-05 11:03:39 +0200697 /* HW workaround for IBX, we need to move the port to transcoder A
Paulo Zanonidc0fa712013-02-19 16:21:46 -0300698 * before disabling it, so restore the transcoder select bit here. */
699 if (HAS_PCH_IBX(dev))
700 enable_bits |= SDVO_PIPE_SEL(intel_crtc->pipe);
Daniel Vetter7a87c282012-06-05 11:03:39 +0200701
Daniel Vetter5ab432e2012-06-30 08:59:56 +0200702 /* HW workaround, need to toggle enable bit off and on for 12bpc, but
703 * we do this anyway which shows more stable in testing.
704 */
705 if (HAS_PCH_SPLIT(dev)) {
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300706 I915_WRITE(intel_hdmi->hdmi_reg, temp & ~SDVO_ENABLE);
707 POSTING_READ(intel_hdmi->hdmi_reg);
Daniel Vetter5ab432e2012-06-30 08:59:56 +0200708 }
Daniel Vetter7a87c282012-06-05 11:03:39 +0200709
Daniel Vetter5ab432e2012-06-30 08:59:56 +0200710 temp |= enable_bits;
711
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300712 I915_WRITE(intel_hdmi->hdmi_reg, temp);
713 POSTING_READ(intel_hdmi->hdmi_reg);
Daniel Vetter5ab432e2012-06-30 08:59:56 +0200714
715 /* HW workaround, need to write this twice for issue that may result
716 * in first write getting masked.
717 */
718 if (HAS_PCH_SPLIT(dev)) {
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300719 I915_WRITE(intel_hdmi->hdmi_reg, temp);
720 POSTING_READ(intel_hdmi->hdmi_reg);
Daniel Vetter5ab432e2012-06-30 08:59:56 +0200721 }
Jesse Barnes89b667f2013-04-18 14:51:36 -0700722
723 if (IS_VALLEYVIEW(dev)) {
724 struct intel_digital_port *dport =
725 enc_to_dig_port(&encoder->base);
726 int channel = vlv_dport_to_channel(dport);
727
728 vlv_wait_port_ready(dev_priv, channel);
729 }
Daniel Vetter5ab432e2012-06-30 08:59:56 +0200730}
731
732static void intel_disable_hdmi(struct intel_encoder *encoder)
733{
734 struct drm_device *dev = encoder->base.dev;
735 struct drm_i915_private *dev_priv = dev->dev_private;
736 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
737 u32 temp;
Wang Xingchao3cce5742012-09-13 11:19:00 +0800738 u32 enable_bits = SDVO_ENABLE | SDVO_AUDIO_ENABLE;
Daniel Vetter5ab432e2012-06-30 08:59:56 +0200739
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300740 temp = I915_READ(intel_hdmi->hdmi_reg);
Daniel Vetter5ab432e2012-06-30 08:59:56 +0200741
742 /* HW workaround for IBX, we need to move the port to transcoder A
743 * before disabling it. */
744 if (HAS_PCH_IBX(dev)) {
745 struct drm_crtc *crtc = encoder->base.crtc;
746 int pipe = crtc ? to_intel_crtc(crtc)->pipe : -1;
747
748 if (temp & SDVO_PIPE_B_SELECT) {
749 temp &= ~SDVO_PIPE_B_SELECT;
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300750 I915_WRITE(intel_hdmi->hdmi_reg, temp);
751 POSTING_READ(intel_hdmi->hdmi_reg);
Daniel Vetter5ab432e2012-06-30 08:59:56 +0200752
753 /* Again we need to write this twice. */
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300754 I915_WRITE(intel_hdmi->hdmi_reg, temp);
755 POSTING_READ(intel_hdmi->hdmi_reg);
Daniel Vetter5ab432e2012-06-30 08:59:56 +0200756
757 /* Transcoder selection bits only update
758 * effectively on vblank. */
759 if (crtc)
760 intel_wait_for_vblank(dev, pipe);
761 else
762 msleep(50);
Daniel Vetter7a87c282012-06-05 11:03:39 +0200763 }
764 }
765
Zhenyu Wangd8a2d0e2009-11-02 07:52:30 +0000766 /* HW workaround, need to toggle enable bit off and on for 12bpc, but
767 * we do this anyway which shows more stable in testing.
768 */
Eric Anholtc619eed2010-01-28 16:45:52 -0800769 if (HAS_PCH_SPLIT(dev)) {
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300770 I915_WRITE(intel_hdmi->hdmi_reg, temp & ~SDVO_ENABLE);
771 POSTING_READ(intel_hdmi->hdmi_reg);
Eric Anholt7d573822009-01-02 13:33:00 -0800772 }
Zhenyu Wangd8a2d0e2009-11-02 07:52:30 +0000773
Daniel Vetter5ab432e2012-06-30 08:59:56 +0200774 temp &= ~enable_bits;
Zhenyu Wangd8a2d0e2009-11-02 07:52:30 +0000775
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300776 I915_WRITE(intel_hdmi->hdmi_reg, temp);
777 POSTING_READ(intel_hdmi->hdmi_reg);
Zhenyu Wangd8a2d0e2009-11-02 07:52:30 +0000778
779 /* HW workaround, need to write this twice for issue that may result
780 * in first write getting masked.
781 */
Eric Anholtc619eed2010-01-28 16:45:52 -0800782 if (HAS_PCH_SPLIT(dev)) {
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300783 I915_WRITE(intel_hdmi->hdmi_reg, temp);
784 POSTING_READ(intel_hdmi->hdmi_reg);
Zhenyu Wangd8a2d0e2009-11-02 07:52:30 +0000785 }
Eric Anholt7d573822009-01-02 13:33:00 -0800786}
787
Eric Anholt7d573822009-01-02 13:33:00 -0800788static int intel_hdmi_mode_valid(struct drm_connector *connector,
789 struct drm_display_mode *mode)
790{
791 if (mode->clock > 165000)
792 return MODE_CLOCK_HIGH;
793 if (mode->clock < 20000)
Nicolas Kaiser5cbba412011-05-30 12:48:26 +0200794 return MODE_CLOCK_LOW;
Eric Anholt7d573822009-01-02 13:33:00 -0800795
796 if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
797 return MODE_NO_DBLESCAN;
798
799 return MODE_OK;
800}
801
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100802bool intel_hdmi_compute_config(struct intel_encoder *encoder,
803 struct intel_crtc_config *pipe_config)
Eric Anholt7d573822009-01-02 13:33:00 -0800804{
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100805 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
806 struct drm_device *dev = encoder->base.dev;
807 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Daniel Vetter325b9d02013-04-19 11:24:33 +0200808 int clock_12bpc = pipe_config->requested_mode.clock * 3 / 2;
Daniel Vettere29c22c2013-02-21 00:00:16 +0100809 int desired_bpp;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200810
Ville Syrjälä55bc60d2013-01-17 16:31:29 +0200811 if (intel_hdmi->color_range_auto) {
812 /* See CEA-861-E - 5.1 Default Encoding Parameters */
813 if (intel_hdmi->has_hdmi_sink &&
Thierry Reding18316c82012-12-20 15:41:44 +0100814 drm_match_cea_mode(adjusted_mode) > 1)
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -0300815 intel_hdmi->color_range = HDMI_COLOR_RANGE_16_235;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +0200816 else
817 intel_hdmi->color_range = 0;
818 }
819
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200820 if (intel_hdmi->color_range)
Daniel Vetter50f3b012013-03-27 00:44:56 +0100821 pipe_config->limited_color_range = true;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200822
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100823 if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev))
824 pipe_config->has_pch_encoder = true;
825
Daniel Vetter4e53c2e2013-03-27 00:44:58 +0100826 /*
827 * HDMI is either 12 or 8, so if the display lets 10bpc sneak
828 * through, clamp it down. Note that g4x/vlv don't support 12bpc hdmi
Daniel Vetter325b9d02013-04-19 11:24:33 +0200829 * outputs. We also need to check that the higher clock still fits
830 * within limits.
Daniel Vetter4e53c2e2013-03-27 00:44:58 +0100831 */
Daniel Vetter325b9d02013-04-19 11:24:33 +0200832 if (pipe_config->pipe_bpp > 8*3 && clock_12bpc <= 225000
833 && HAS_PCH_SPLIT(dev)) {
Daniel Vettere29c22c2013-02-21 00:00:16 +0100834 DRM_DEBUG_KMS("picking bpc to 12 for HDMI output\n");
835 desired_bpp = 12*3;
Daniel Vetter325b9d02013-04-19 11:24:33 +0200836
837 /* Need to adjust the port link by 1.5x for 12bpc. */
838 adjusted_mode->clock = clock_12bpc;
839 pipe_config->pixel_target_clock =
840 pipe_config->requested_mode.clock;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +0100841 } else {
Daniel Vettere29c22c2013-02-21 00:00:16 +0100842 DRM_DEBUG_KMS("picking bpc to 8 for HDMI output\n");
843 desired_bpp = 8*3;
844 }
845
846 if (!pipe_config->bw_constrained) {
847 DRM_DEBUG_KMS("forcing pipe bpc to %i for HDMI\n", desired_bpp);
848 pipe_config->pipe_bpp = desired_bpp;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +0100849 }
850
Daniel Vetter325b9d02013-04-19 11:24:33 +0200851 if (adjusted_mode->clock > 225000) {
852 DRM_DEBUG_KMS("too high HDMI clock, rejecting mode\n");
853 return false;
854 }
855
Eric Anholt7d573822009-01-02 13:33:00 -0800856 return true;
857}
858
Keith Packardaa93d632009-05-05 09:52:46 -0700859static enum drm_connector_status
Chris Wilson930a9e22010-09-14 11:07:23 +0100860intel_hdmi_detect(struct drm_connector *connector, bool force)
Ma Ling9dff6af2009-04-02 13:13:26 +0800861{
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000862 struct drm_device *dev = connector->dev;
Chris Wilsondf0e9242010-09-09 16:20:55 +0100863 struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
Paulo Zanonid63885d2012-10-26 19:05:49 -0200864 struct intel_digital_port *intel_dig_port =
865 hdmi_to_dig_port(intel_hdmi);
866 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000867 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonf899fc62010-07-20 15:44:45 -0700868 struct edid *edid;
Keith Packardaa93d632009-05-05 09:52:46 -0700869 enum drm_connector_status status = connector_status_disconnected;
Ma Ling9dff6af2009-04-02 13:13:26 +0800870
Chris Wilsonea5b2132010-08-04 13:50:23 +0100871 intel_hdmi->has_hdmi_sink = false;
Zhenyu Wang2e3d6002010-09-10 10:39:40 +0800872 intel_hdmi->has_audio = false;
Ville Syrjäläabedc072013-01-17 16:31:31 +0200873 intel_hdmi->rgb_quant_range_selectable = false;
Chris Wilsonf899fc62010-07-20 15:44:45 -0700874 edid = drm_get_edid(connector,
Daniel Kurtz3bd7d902012-03-28 02:36:14 +0800875 intel_gmbus_get_adapter(dev_priv,
876 intel_hdmi->ddc_bus));
ling.ma@intel.com2ded9e22009-07-16 17:23:09 +0800877
Keith Packardaa93d632009-05-05 09:52:46 -0700878 if (edid) {
Eric Anholtbe9f1c42009-06-21 22:14:55 -0700879 if (edid->input & DRM_EDID_INPUT_DIGITAL) {
Keith Packardaa93d632009-05-05 09:52:46 -0700880 status = connector_status_connected;
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +0800881 if (intel_hdmi->force_audio != HDMI_AUDIO_OFF_DVI)
882 intel_hdmi->has_hdmi_sink =
883 drm_detect_hdmi_monitor(edid);
Zhenyu Wang2e3d6002010-09-10 10:39:40 +0800884 intel_hdmi->has_audio = drm_detect_monitor_audio(edid);
Ville Syrjäläabedc072013-01-17 16:31:31 +0200885 intel_hdmi->rgb_quant_range_selectable =
886 drm_rgb_quant_range_selectable(edid);
Keith Packardaa93d632009-05-05 09:52:46 -0700887 }
Keith Packardaa93d632009-05-05 09:52:46 -0700888 kfree(edid);
Ma Ling9dff6af2009-04-02 13:13:26 +0800889 }
ling.ma@intel.com2ded9e22009-07-16 17:23:09 +0800890
Chris Wilson55b7d6e82010-09-19 09:29:33 +0100891 if (status == connector_status_connected) {
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +0800892 if (intel_hdmi->force_audio != HDMI_AUDIO_AUTO)
893 intel_hdmi->has_audio =
894 (intel_hdmi->force_audio == HDMI_AUDIO_ON);
Paulo Zanonid63885d2012-10-26 19:05:49 -0200895 intel_encoder->type = INTEL_OUTPUT_HDMI;
Chris Wilson55b7d6e82010-09-19 09:29:33 +0100896 }
897
Keith Packardaa93d632009-05-05 09:52:46 -0700898 return status;
Ma Ling9dff6af2009-04-02 13:13:26 +0800899}
900
Eric Anholt7d573822009-01-02 13:33:00 -0800901static int intel_hdmi_get_modes(struct drm_connector *connector)
902{
Chris Wilsondf0e9242010-09-09 16:20:55 +0100903 struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
Chris Wilsonf899fc62010-07-20 15:44:45 -0700904 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Eric Anholt7d573822009-01-02 13:33:00 -0800905
906 /* We should parse the EDID data and find out if it's an HDMI sink so
907 * we can send audio to it.
908 */
909
Chris Wilsonf899fc62010-07-20 15:44:45 -0700910 return intel_ddc_get_modes(connector,
Daniel Kurtz3bd7d902012-03-28 02:36:14 +0800911 intel_gmbus_get_adapter(dev_priv,
912 intel_hdmi->ddc_bus));
Eric Anholt7d573822009-01-02 13:33:00 -0800913}
914
Chris Wilson1aad7ac2011-02-09 18:46:58 +0000915static bool
916intel_hdmi_detect_audio(struct drm_connector *connector)
917{
918 struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
919 struct drm_i915_private *dev_priv = connector->dev->dev_private;
920 struct edid *edid;
921 bool has_audio = false;
922
923 edid = drm_get_edid(connector,
Daniel Kurtz3bd7d902012-03-28 02:36:14 +0800924 intel_gmbus_get_adapter(dev_priv,
925 intel_hdmi->ddc_bus));
Chris Wilson1aad7ac2011-02-09 18:46:58 +0000926 if (edid) {
927 if (edid->input & DRM_EDID_INPUT_DIGITAL)
928 has_audio = drm_detect_monitor_audio(edid);
Chris Wilson1aad7ac2011-02-09 18:46:58 +0000929 kfree(edid);
930 }
931
932 return has_audio;
933}
934
Chris Wilson55b7d6e82010-09-19 09:29:33 +0100935static int
936intel_hdmi_set_property(struct drm_connector *connector,
Paulo Zanonied517fb2012-05-14 17:12:50 -0300937 struct drm_property *property,
938 uint64_t val)
Chris Wilson55b7d6e82010-09-19 09:29:33 +0100939{
940 struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
Paulo Zanonida63a9f2012-10-26 19:05:46 -0200941 struct intel_digital_port *intel_dig_port =
942 hdmi_to_dig_port(intel_hdmi);
Chris Wilsone953fd72011-02-21 22:23:52 +0000943 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Chris Wilson55b7d6e82010-09-19 09:29:33 +0100944 int ret;
945
Rob Clark662595d2012-10-11 20:36:04 -0500946 ret = drm_object_property_set_value(&connector->base, property, val);
Chris Wilson55b7d6e82010-09-19 09:29:33 +0100947 if (ret)
948 return ret;
949
Chris Wilson3f43c482011-05-12 22:17:24 +0100950 if (property == dev_priv->force_audio_property) {
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +0800951 enum hdmi_force_audio i = val;
Chris Wilson1aad7ac2011-02-09 18:46:58 +0000952 bool has_audio;
953
954 if (i == intel_hdmi->force_audio)
Chris Wilson55b7d6e82010-09-19 09:29:33 +0100955 return 0;
956
Chris Wilson1aad7ac2011-02-09 18:46:58 +0000957 intel_hdmi->force_audio = i;
Chris Wilson55b7d6e82010-09-19 09:29:33 +0100958
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +0800959 if (i == HDMI_AUDIO_AUTO)
Chris Wilson1aad7ac2011-02-09 18:46:58 +0000960 has_audio = intel_hdmi_detect_audio(connector);
961 else
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +0800962 has_audio = (i == HDMI_AUDIO_ON);
Chris Wilson1aad7ac2011-02-09 18:46:58 +0000963
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +0800964 if (i == HDMI_AUDIO_OFF_DVI)
965 intel_hdmi->has_hdmi_sink = 0;
Chris Wilson55b7d6e82010-09-19 09:29:33 +0100966
Chris Wilson1aad7ac2011-02-09 18:46:58 +0000967 intel_hdmi->has_audio = has_audio;
Chris Wilson55b7d6e82010-09-19 09:29:33 +0100968 goto done;
969 }
970
Chris Wilsone953fd72011-02-21 22:23:52 +0000971 if (property == dev_priv->broadcast_rgb_property) {
Daniel Vetterae4edb82013-04-22 17:07:23 +0200972 bool old_auto = intel_hdmi->color_range_auto;
973 uint32_t old_range = intel_hdmi->color_range;
974
Ville Syrjälä55bc60d2013-01-17 16:31:29 +0200975 switch (val) {
976 case INTEL_BROADCAST_RGB_AUTO:
977 intel_hdmi->color_range_auto = true;
978 break;
979 case INTEL_BROADCAST_RGB_FULL:
980 intel_hdmi->color_range_auto = false;
981 intel_hdmi->color_range = 0;
982 break;
983 case INTEL_BROADCAST_RGB_LIMITED:
984 intel_hdmi->color_range_auto = false;
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -0300985 intel_hdmi->color_range = HDMI_COLOR_RANGE_16_235;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +0200986 break;
987 default:
988 return -EINVAL;
989 }
Daniel Vetterae4edb82013-04-22 17:07:23 +0200990
991 if (old_auto == intel_hdmi->color_range_auto &&
992 old_range == intel_hdmi->color_range)
993 return 0;
994
Chris Wilsone953fd72011-02-21 22:23:52 +0000995 goto done;
996 }
997
Chris Wilson55b7d6e82010-09-19 09:29:33 +0100998 return -EINVAL;
999
1000done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00001001 if (intel_dig_port->base.base.crtc)
1002 intel_crtc_restore_mode(intel_dig_port->base.base.crtc);
Chris Wilson55b7d6e82010-09-19 09:29:33 +01001003
1004 return 0;
1005}
1006
Jesse Barnes89b667f2013-04-18 14:51:36 -07001007static void intel_hdmi_pre_enable(struct intel_encoder *encoder)
1008{
1009 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
1010 struct drm_device *dev = encoder->base.dev;
1011 struct drm_i915_private *dev_priv = dev->dev_private;
1012 struct intel_crtc *intel_crtc =
1013 to_intel_crtc(encoder->base.crtc);
1014 int port = vlv_dport_to_channel(dport);
1015 int pipe = intel_crtc->pipe;
1016 u32 val;
1017
1018 if (!IS_VALLEYVIEW(dev))
1019 return;
1020
1021 WARN_ON(!mutex_is_locked(&dev_priv->dpio_lock));
1022
1023 /* Enable clock channels for this port */
1024 val = intel_dpio_read(dev_priv, DPIO_DATA_LANE_A(port));
1025 val = 0;
1026 if (pipe)
1027 val |= (1<<21);
1028 else
1029 val &= ~(1<<21);
1030 val |= 0x001000c4;
1031 intel_dpio_write(dev_priv, DPIO_DATA_CHANNEL(port), val);
1032
1033 /* HDMI 1.0V-2dB */
1034 intel_dpio_write(dev_priv, DPIO_TX_OCALINIT(port), 0);
1035 intel_dpio_write(dev_priv, DPIO_TX_SWING_CTL4(port),
1036 0x2b245f5f);
1037 intel_dpio_write(dev_priv, DPIO_TX_SWING_CTL2(port),
1038 0x5578b83a);
1039 intel_dpio_write(dev_priv, DPIO_TX_SWING_CTL3(port),
1040 0x0c782040);
1041 intel_dpio_write(dev_priv, DPIO_TX3_SWING_CTL4(port),
1042 0x2b247878);
1043 intel_dpio_write(dev_priv, DPIO_PCS_STAGGER0(port), 0x00030000);
1044 intel_dpio_write(dev_priv, DPIO_PCS_CTL_OVER1(port),
1045 0x00002000);
1046 intel_dpio_write(dev_priv, DPIO_TX_OCALINIT(port),
1047 DPIO_TX_OCALINIT_EN);
1048
1049 /* Program lane clock */
1050 intel_dpio_write(dev_priv, DPIO_PCS_CLOCKBUF0(port),
1051 0x00760018);
1052 intel_dpio_write(dev_priv, DPIO_PCS_CLOCKBUF8(port),
1053 0x00400888);
1054}
1055
1056static void intel_hdmi_pre_pll_enable(struct intel_encoder *encoder)
1057{
1058 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
1059 struct drm_device *dev = encoder->base.dev;
1060 struct drm_i915_private *dev_priv = dev->dev_private;
1061 int port = vlv_dport_to_channel(dport);
1062
1063 if (!IS_VALLEYVIEW(dev))
1064 return;
1065
1066 WARN_ON(!mutex_is_locked(&dev_priv->dpio_lock));
1067
1068 /* Program Tx lane resets to default */
1069 intel_dpio_write(dev_priv, DPIO_PCS_TX(port),
1070 DPIO_PCS_TX_LANE2_RESET |
1071 DPIO_PCS_TX_LANE1_RESET);
1072 intel_dpio_write(dev_priv, DPIO_PCS_CLK(port),
1073 DPIO_PCS_CLK_CRI_RXEB_EIOS_EN |
1074 DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN |
1075 (1<<DPIO_PCS_CLK_DATAWIDTH_SHIFT) |
1076 DPIO_PCS_CLK_SOFT_RESET);
1077
1078 /* Fix up inter-pair skew failure */
1079 intel_dpio_write(dev_priv, DPIO_PCS_STAGGER1(port), 0x00750f00);
1080 intel_dpio_write(dev_priv, DPIO_TX_CTL(port), 0x00001500);
1081 intel_dpio_write(dev_priv, DPIO_TX_LANE(port), 0x40400000);
1082
1083 intel_dpio_write(dev_priv, DPIO_PCS_CTL_OVER1(port),
1084 0x00002000);
1085 intel_dpio_write(dev_priv, DPIO_TX_OCALINIT(port),
1086 DPIO_TX_OCALINIT_EN);
1087}
1088
1089static void intel_hdmi_post_disable(struct intel_encoder *encoder)
1090{
1091 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
1092 struct drm_i915_private *dev_priv = encoder->base.dev->dev_private;
1093 int port = vlv_dport_to_channel(dport);
1094
1095 /* Reset lanes to avoid HDMI flicker (VLV w/a) */
1096 mutex_lock(&dev_priv->dpio_lock);
1097 intel_dpio_write(dev_priv, DPIO_PCS_TX(port), 0x00000000);
1098 intel_dpio_write(dev_priv, DPIO_PCS_CLK(port), 0x00e00060);
1099 mutex_unlock(&dev_priv->dpio_lock);
1100}
1101
Eric Anholt7d573822009-01-02 13:33:00 -08001102static void intel_hdmi_destroy(struct drm_connector *connector)
1103{
Eric Anholt7d573822009-01-02 13:33:00 -08001104 drm_sysfs_connector_remove(connector);
1105 drm_connector_cleanup(connector);
Zhenyu Wang674e2d02010-03-29 15:57:42 +08001106 kfree(connector);
Eric Anholt7d573822009-01-02 13:33:00 -08001107}
1108
1109static const struct drm_encoder_helper_funcs intel_hdmi_helper_funcs = {
Eric Anholt7d573822009-01-02 13:33:00 -08001110 .mode_set = intel_hdmi_mode_set,
Eric Anholt7d573822009-01-02 13:33:00 -08001111};
1112
1113static const struct drm_connector_funcs intel_hdmi_connector_funcs = {
Daniel Vetter5ab432e2012-06-30 08:59:56 +02001114 .dpms = intel_connector_dpms,
Eric Anholt7d573822009-01-02 13:33:00 -08001115 .detect = intel_hdmi_detect,
1116 .fill_modes = drm_helper_probe_single_connector_modes,
Chris Wilson55b7d6e82010-09-19 09:29:33 +01001117 .set_property = intel_hdmi_set_property,
Eric Anholt7d573822009-01-02 13:33:00 -08001118 .destroy = intel_hdmi_destroy,
1119};
1120
1121static const struct drm_connector_helper_funcs intel_hdmi_connector_helper_funcs = {
1122 .get_modes = intel_hdmi_get_modes,
1123 .mode_valid = intel_hdmi_mode_valid,
Chris Wilsondf0e9242010-09-09 16:20:55 +01001124 .best_encoder = intel_best_encoder,
Eric Anholt7d573822009-01-02 13:33:00 -08001125};
1126
Eric Anholt7d573822009-01-02 13:33:00 -08001127static const struct drm_encoder_funcs intel_hdmi_enc_funcs = {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001128 .destroy = intel_encoder_destroy,
Eric Anholt7d573822009-01-02 13:33:00 -08001129};
1130
Chris Wilson55b7d6e82010-09-19 09:29:33 +01001131static void
1132intel_hdmi_add_properties(struct intel_hdmi *intel_hdmi, struct drm_connector *connector)
1133{
Chris Wilson3f43c482011-05-12 22:17:24 +01001134 intel_attach_force_audio_property(connector);
Chris Wilsone953fd72011-02-21 22:23:52 +00001135 intel_attach_broadcast_rgb_property(connector);
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001136 intel_hdmi->color_range_auto = true;
Chris Wilson55b7d6e82010-09-19 09:29:33 +01001137}
1138
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001139void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
1140 struct intel_connector *intel_connector)
Eric Anholt7d573822009-01-02 13:33:00 -08001141{
Paulo Zanonib9cb2342012-10-26 19:05:47 -02001142 struct drm_connector *connector = &intel_connector->base;
1143 struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
1144 struct intel_encoder *intel_encoder = &intel_dig_port->base;
1145 struct drm_device *dev = intel_encoder->base.dev;
Eric Anholt7d573822009-01-02 13:33:00 -08001146 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni174edf12012-10-26 19:05:50 -02001147 enum port port = intel_dig_port->port;
Eric Anholt7d573822009-01-02 13:33:00 -08001148
Eric Anholt7d573822009-01-02 13:33:00 -08001149 drm_connector_init(dev, connector, &intel_hdmi_connector_funcs,
Adam Jackson8d911042009-09-23 15:08:29 -04001150 DRM_MODE_CONNECTOR_HDMIA);
Eric Anholt7d573822009-01-02 13:33:00 -08001151 drm_connector_helper_add(connector, &intel_hdmi_connector_helper_funcs);
1152
Peter Rossc3febcc2012-01-28 14:49:26 +01001153 connector->interlace_allowed = 1;
Eric Anholt7d573822009-01-02 13:33:00 -08001154 connector->doublescan_allowed = 0;
1155
Daniel Vetter08d644a2012-07-12 20:19:59 +02001156 switch (port) {
1157 case PORT_B:
Chris Wilsonf899fc62010-07-20 15:44:45 -07001158 intel_hdmi->ddc_bus = GMBUS_PORT_DPB;
Egbert Eich1d843f92013-02-25 12:06:49 -05001159 intel_encoder->hpd_pin = HPD_PORT_B;
Daniel Vetter08d644a2012-07-12 20:19:59 +02001160 break;
1161 case PORT_C:
Chris Wilsonf899fc62010-07-20 15:44:45 -07001162 intel_hdmi->ddc_bus = GMBUS_PORT_DPC;
Egbert Eich1d843f92013-02-25 12:06:49 -05001163 intel_encoder->hpd_pin = HPD_PORT_C;
Daniel Vetter08d644a2012-07-12 20:19:59 +02001164 break;
1165 case PORT_D:
Chris Wilsonf899fc62010-07-20 15:44:45 -07001166 intel_hdmi->ddc_bus = GMBUS_PORT_DPD;
Egbert Eich1d843f92013-02-25 12:06:49 -05001167 intel_encoder->hpd_pin = HPD_PORT_D;
Daniel Vetter08d644a2012-07-12 20:19:59 +02001168 break;
1169 case PORT_A:
Egbert Eich1d843f92013-02-25 12:06:49 -05001170 intel_encoder->hpd_pin = HPD_PORT_A;
Daniel Vetter08d644a2012-07-12 20:19:59 +02001171 /* Internal port only for eDP. */
1172 default:
Eugeni Dodonov6e4c1672012-05-09 15:37:13 -03001173 BUG();
Ma Lingf8aed702009-08-24 13:50:24 +08001174 }
Eric Anholt7d573822009-01-02 13:33:00 -08001175
Jesse Barnes7637bfd2013-03-08 10:46:01 -08001176 if (IS_VALLEYVIEW(dev)) {
Shobhit Kumar90b107c2012-03-28 13:39:32 -07001177 intel_hdmi->write_infoframe = vlv_write_infoframe;
Paulo Zanoni687f4d02012-05-28 16:42:48 -03001178 intel_hdmi->set_infoframes = vlv_set_infoframes;
Jesse Barnes7637bfd2013-03-08 10:46:01 -08001179 } else if (!HAS_PCH_SPLIT(dev)) {
1180 intel_hdmi->write_infoframe = g4x_write_infoframe;
1181 intel_hdmi->set_infoframes = g4x_set_infoframes;
Paulo Zanoni22b8bf12013-02-18 19:00:23 -03001182 } else if (HAS_DDI(dev)) {
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03001183 intel_hdmi->write_infoframe = hsw_write_infoframe;
Paulo Zanoni687f4d02012-05-28 16:42:48 -03001184 intel_hdmi->set_infoframes = hsw_set_infoframes;
Paulo Zanonifdf12502012-05-04 17:18:24 -03001185 } else if (HAS_PCH_IBX(dev)) {
1186 intel_hdmi->write_infoframe = ibx_write_infoframe;
Paulo Zanoni687f4d02012-05-28 16:42:48 -03001187 intel_hdmi->set_infoframes = ibx_set_infoframes;
Paulo Zanonifdf12502012-05-04 17:18:24 -03001188 } else {
1189 intel_hdmi->write_infoframe = cpt_write_infoframe;
Paulo Zanoni687f4d02012-05-28 16:42:48 -03001190 intel_hdmi->set_infoframes = cpt_set_infoframes;
Jesse Barnes64a8fc02011-09-22 11:16:00 +05301191 }
Jesse Barnes45187ac2011-08-03 09:22:55 -07001192
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001193 if (HAS_DDI(dev))
Paulo Zanonibcbc8892012-10-26 19:05:51 -02001194 intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
1195 else
1196 intel_connector->get_hw_state = intel_connector_get_hw_state;
Paulo Zanonib9cb2342012-10-26 19:05:47 -02001197
1198 intel_hdmi_add_properties(intel_hdmi, connector);
1199
1200 intel_connector_attach_encoder(intel_connector, intel_encoder);
1201 drm_sysfs_connector_add(connector);
1202
1203 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
1204 * 0xd. Failure to do so will result in spurious interrupts being
1205 * generated on the port when a cable is not attached.
1206 */
1207 if (IS_G4X(dev) && !IS_GM45(dev)) {
1208 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
1209 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
1210 }
1211}
1212
Paulo Zanonib242b7f2013-02-18 19:00:26 -03001213void intel_hdmi_init(struct drm_device *dev, int hdmi_reg, enum port port)
Paulo Zanonib9cb2342012-10-26 19:05:47 -02001214{
1215 struct intel_digital_port *intel_dig_port;
1216 struct intel_encoder *intel_encoder;
1217 struct drm_encoder *encoder;
1218 struct intel_connector *intel_connector;
1219
1220 intel_dig_port = kzalloc(sizeof(struct intel_digital_port), GFP_KERNEL);
1221 if (!intel_dig_port)
1222 return;
1223
1224 intel_connector = kzalloc(sizeof(struct intel_connector), GFP_KERNEL);
1225 if (!intel_connector) {
1226 kfree(intel_dig_port);
1227 return;
1228 }
1229
1230 intel_encoder = &intel_dig_port->base;
1231 encoder = &intel_encoder->base;
1232
1233 drm_encoder_init(dev, &intel_encoder->base, &intel_hdmi_enc_funcs,
1234 DRM_MODE_ENCODER_TMDS);
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001235 drm_encoder_helper_add(&intel_encoder->base, &intel_hdmi_helper_funcs);
1236
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001237 intel_encoder->compute_config = intel_hdmi_compute_config;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001238 intel_encoder->enable = intel_enable_hdmi;
1239 intel_encoder->disable = intel_disable_hdmi;
1240 intel_encoder->get_hw_state = intel_hdmi_get_hw_state;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001241 intel_encoder->get_config = intel_hdmi_get_config;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001242 if (IS_VALLEYVIEW(dev)) {
1243 intel_encoder->pre_enable = intel_hdmi_pre_enable;
1244 intel_encoder->pre_pll_enable = intel_hdmi_pre_pll_enable;
1245 intel_encoder->post_disable = intel_hdmi_post_disable;
1246 }
Daniel Vetter5ab432e2012-06-30 08:59:56 +02001247
Paulo Zanonib9cb2342012-10-26 19:05:47 -02001248 intel_encoder->type = INTEL_OUTPUT_HDMI;
1249 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
1250 intel_encoder->cloneable = false;
Eric Anholt7d573822009-01-02 13:33:00 -08001251
Paulo Zanoni174edf12012-10-26 19:05:50 -02001252 intel_dig_port->port = port;
Paulo Zanonib242b7f2013-02-18 19:00:26 -03001253 intel_dig_port->hdmi.hdmi_reg = hdmi_reg;
Paulo Zanonib9cb2342012-10-26 19:05:47 -02001254 intel_dig_port->dp.output_reg = 0;
Chris Wilson55b7d6e82010-09-19 09:29:33 +01001255
Paulo Zanonib9cb2342012-10-26 19:05:47 -02001256 intel_hdmi_init_connector(intel_dig_port, intel_connector);
Eric Anholt7d573822009-01-02 13:33:00 -08001257}