blob: ed65c6ddf5a2b42d0a61e64ec3ab071bfeff83a9 [file] [log] [blame]
Eric Anholt7d573822009-01-02 13:33:00 -08001/*
2 * Copyright 2006 Dave Airlie <airlied@linux.ie>
3 * Copyright © 2006-2009 Intel Corporation
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
21 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
22 * DEALINGS IN THE SOFTWARE.
23 *
24 * Authors:
25 * Eric Anholt <eric@anholt.net>
26 * Jesse Barnes <jesse.barnes@intel.com>
27 */
28
29#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090030#include <linux/slab.h>
Eric Anholt7d573822009-01-02 13:33:00 -080031#include <linux/delay.h>
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/drmP.h>
33#include <drm/drm_crtc.h>
34#include <drm/drm_edid.h>
Eric Anholt7d573822009-01-02 13:33:00 -080035#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010036#include <drm/i915_drm.h>
Eric Anholt7d573822009-01-02 13:33:00 -080037#include "i915_drv.h"
38
Paulo Zanoni30add222012-10-26 19:05:45 -020039static struct drm_device *intel_hdmi_to_dev(struct intel_hdmi *intel_hdmi)
40{
Paulo Zanonida63a9f2012-10-26 19:05:46 -020041 return hdmi_to_dig_port(intel_hdmi)->base.base.dev;
Paulo Zanoni30add222012-10-26 19:05:45 -020042}
43
Daniel Vetterafba0182012-06-12 16:36:45 +020044static void
45assert_hdmi_port_disabled(struct intel_hdmi *intel_hdmi)
46{
Paulo Zanoni30add222012-10-26 19:05:45 -020047 struct drm_device *dev = intel_hdmi_to_dev(intel_hdmi);
Daniel Vetterafba0182012-06-12 16:36:45 +020048 struct drm_i915_private *dev_priv = dev->dev_private;
49 uint32_t enabled_bits;
50
Paulo Zanoniaffa9352012-11-23 15:30:39 -020051 enabled_bits = HAS_DDI(dev) ? DDI_BUF_CTL_ENABLE : SDVO_ENABLE;
Daniel Vetterafba0182012-06-12 16:36:45 +020052
53 WARN(I915_READ(intel_hdmi->sdvox_reg) & enabled_bits,
54 "HDMI port enabled, expecting disabled\n");
55}
56
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -030057struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder)
Chris Wilsonea5b2132010-08-04 13:50:23 +010058{
Paulo Zanonida63a9f2012-10-26 19:05:46 -020059 struct intel_digital_port *intel_dig_port =
60 container_of(encoder, struct intel_digital_port, base.base);
61 return &intel_dig_port->hdmi;
Chris Wilsonea5b2132010-08-04 13:50:23 +010062}
63
Chris Wilsondf0e9242010-09-09 16:20:55 +010064static struct intel_hdmi *intel_attached_hdmi(struct drm_connector *connector)
65{
Paulo Zanonida63a9f2012-10-26 19:05:46 -020066 return enc_to_intel_hdmi(&intel_attached_encoder(connector)->base);
Chris Wilsondf0e9242010-09-09 16:20:55 +010067}
68
Jesse Barnes45187ac2011-08-03 09:22:55 -070069void intel_dip_infoframe_csum(struct dip_infoframe *frame)
David Härdeman3c17fe42010-09-24 21:44:32 +020070{
Jesse Barnes45187ac2011-08-03 09:22:55 -070071 uint8_t *data = (uint8_t *)frame;
David Härdeman3c17fe42010-09-24 21:44:32 +020072 uint8_t sum = 0;
73 unsigned i;
74
Jesse Barnes45187ac2011-08-03 09:22:55 -070075 frame->checksum = 0;
76 frame->ecc = 0;
David Härdeman3c17fe42010-09-24 21:44:32 +020077
Jesse Barnes64a8fc02011-09-22 11:16:00 +053078 for (i = 0; i < frame->len + DIP_HEADER_SIZE; i++)
David Härdeman3c17fe42010-09-24 21:44:32 +020079 sum += data[i];
80
Jesse Barnes45187ac2011-08-03 09:22:55 -070081 frame->checksum = 0x100 - sum;
David Härdeman3c17fe42010-09-24 21:44:32 +020082}
83
Daniel Vetterbc2481f2012-05-08 15:18:32 +020084static u32 g4x_infoframe_index(struct dip_infoframe *frame)
David Härdeman3c17fe42010-09-24 21:44:32 +020085{
Jesse Barnes45187ac2011-08-03 09:22:55 -070086 switch (frame->type) {
87 case DIP_TYPE_AVI:
Paulo Zanonied517fb2012-05-14 17:12:50 -030088 return VIDEO_DIP_SELECT_AVI;
Jesse Barnes45187ac2011-08-03 09:22:55 -070089 case DIP_TYPE_SPD:
Paulo Zanonied517fb2012-05-14 17:12:50 -030090 return VIDEO_DIP_SELECT_SPD;
Jesse Barnes45187ac2011-08-03 09:22:55 -070091 default:
92 DRM_DEBUG_DRIVER("unknown info frame type %d\n", frame->type);
Paulo Zanonied517fb2012-05-14 17:12:50 -030093 return 0;
Jesse Barnes45187ac2011-08-03 09:22:55 -070094 }
Jesse Barnes45187ac2011-08-03 09:22:55 -070095}
96
Daniel Vetterbc2481f2012-05-08 15:18:32 +020097static u32 g4x_infoframe_enable(struct dip_infoframe *frame)
Jesse Barnes45187ac2011-08-03 09:22:55 -070098{
Jesse Barnes45187ac2011-08-03 09:22:55 -070099 switch (frame->type) {
100 case DIP_TYPE_AVI:
Paulo Zanonied517fb2012-05-14 17:12:50 -0300101 return VIDEO_DIP_ENABLE_AVI;
Jesse Barnes45187ac2011-08-03 09:22:55 -0700102 case DIP_TYPE_SPD:
Paulo Zanonied517fb2012-05-14 17:12:50 -0300103 return VIDEO_DIP_ENABLE_SPD;
Paulo Zanonifa193ff2012-05-04 17:18:20 -0300104 default:
105 DRM_DEBUG_DRIVER("unknown info frame type %d\n", frame->type);
Paulo Zanonied517fb2012-05-14 17:12:50 -0300106 return 0;
Paulo Zanonifa193ff2012-05-04 17:18:20 -0300107 }
Paulo Zanonifa193ff2012-05-04 17:18:20 -0300108}
109
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300110static u32 hsw_infoframe_enable(struct dip_infoframe *frame)
111{
112 switch (frame->type) {
113 case DIP_TYPE_AVI:
114 return VIDEO_DIP_ENABLE_AVI_HSW;
115 case DIP_TYPE_SPD:
116 return VIDEO_DIP_ENABLE_SPD_HSW;
117 default:
118 DRM_DEBUG_DRIVER("unknown info frame type %d\n", frame->type);
119 return 0;
120 }
121}
122
123static u32 hsw_infoframe_data_reg(struct dip_infoframe *frame, enum pipe pipe)
124{
125 switch (frame->type) {
126 case DIP_TYPE_AVI:
127 return HSW_TVIDEO_DIP_AVI_DATA(pipe);
128 case DIP_TYPE_SPD:
129 return HSW_TVIDEO_DIP_SPD_DATA(pipe);
130 default:
131 DRM_DEBUG_DRIVER("unknown info frame type %d\n", frame->type);
132 return 0;
133 }
134}
135
Daniel Vettera3da1df2012-05-08 15:19:06 +0200136static void g4x_write_infoframe(struct drm_encoder *encoder,
137 struct dip_infoframe *frame)
Jesse Barnes45187ac2011-08-03 09:22:55 -0700138{
139 uint32_t *data = (uint32_t *)frame;
David Härdeman3c17fe42010-09-24 21:44:32 +0200140 struct drm_device *dev = encoder->dev;
141 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni22509ec2012-05-04 17:18:17 -0300142 u32 val = I915_READ(VIDEO_DIP_CTL);
Jesse Barnes45187ac2011-08-03 09:22:55 -0700143 unsigned i, len = DIP_HEADER_SIZE + frame->len;
David Härdeman3c17fe42010-09-24 21:44:32 +0200144
Paulo Zanoni822974a2012-05-28 16:42:51 -0300145 WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
146
Paulo Zanoni1d4f85a2012-05-04 17:18:18 -0300147 val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
Daniel Vetterbc2481f2012-05-08 15:18:32 +0200148 val |= g4x_infoframe_index(frame);
Jesse Barnes45187ac2011-08-03 09:22:55 -0700149
Daniel Vetterbc2481f2012-05-08 15:18:32 +0200150 val &= ~g4x_infoframe_enable(frame);
Paulo Zanoni22509ec2012-05-04 17:18:17 -0300151
152 I915_WRITE(VIDEO_DIP_CTL, val);
Jesse Barnes45187ac2011-08-03 09:22:55 -0700153
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300154 mmiowb();
Jesse Barnes45187ac2011-08-03 09:22:55 -0700155 for (i = 0; i < len; i += 4) {
David Härdeman3c17fe42010-09-24 21:44:32 +0200156 I915_WRITE(VIDEO_DIP_DATA, *data);
157 data++;
158 }
Paulo Zanoniadf00b22012-09-25 13:23:34 -0300159 /* Write every possible data byte to force correct ECC calculation. */
160 for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
161 I915_WRITE(VIDEO_DIP_DATA, 0);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300162 mmiowb();
David Härdeman3c17fe42010-09-24 21:44:32 +0200163
Daniel Vetterbc2481f2012-05-08 15:18:32 +0200164 val |= g4x_infoframe_enable(frame);
Paulo Zanoni60c5ea22012-05-04 17:18:22 -0300165 val &= ~VIDEO_DIP_FREQ_MASK;
Daniel Vetter4b24c932012-05-08 14:41:00 +0200166 val |= VIDEO_DIP_FREQ_VSYNC;
Jesse Barnes45187ac2011-08-03 09:22:55 -0700167
Paulo Zanoni22509ec2012-05-04 17:18:17 -0300168 I915_WRITE(VIDEO_DIP_CTL, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300169 POSTING_READ(VIDEO_DIP_CTL);
David Härdeman3c17fe42010-09-24 21:44:32 +0200170}
171
Paulo Zanonifdf12502012-05-04 17:18:24 -0300172static void ibx_write_infoframe(struct drm_encoder *encoder,
173 struct dip_infoframe *frame)
174{
175 uint32_t *data = (uint32_t *)frame;
176 struct drm_device *dev = encoder->dev;
177 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonied517fb2012-05-14 17:12:50 -0300178 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
Paulo Zanonifdf12502012-05-04 17:18:24 -0300179 int reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
180 unsigned i, len = DIP_HEADER_SIZE + frame->len;
181 u32 val = I915_READ(reg);
182
Paulo Zanoni822974a2012-05-28 16:42:51 -0300183 WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
184
Paulo Zanonifdf12502012-05-04 17:18:24 -0300185 val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
Daniel Vetterbc2481f2012-05-08 15:18:32 +0200186 val |= g4x_infoframe_index(frame);
Paulo Zanonifdf12502012-05-04 17:18:24 -0300187
Daniel Vetterbc2481f2012-05-08 15:18:32 +0200188 val &= ~g4x_infoframe_enable(frame);
Paulo Zanonifdf12502012-05-04 17:18:24 -0300189
190 I915_WRITE(reg, val);
191
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300192 mmiowb();
Paulo Zanonifdf12502012-05-04 17:18:24 -0300193 for (i = 0; i < len; i += 4) {
194 I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
195 data++;
196 }
Paulo Zanoniadf00b22012-09-25 13:23:34 -0300197 /* Write every possible data byte to force correct ECC calculation. */
198 for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
199 I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300200 mmiowb();
Paulo Zanonifdf12502012-05-04 17:18:24 -0300201
Daniel Vetterbc2481f2012-05-08 15:18:32 +0200202 val |= g4x_infoframe_enable(frame);
Paulo Zanonifdf12502012-05-04 17:18:24 -0300203 val &= ~VIDEO_DIP_FREQ_MASK;
Daniel Vetter4b24c932012-05-08 14:41:00 +0200204 val |= VIDEO_DIP_FREQ_VSYNC;
Paulo Zanonifdf12502012-05-04 17:18:24 -0300205
206 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300207 POSTING_READ(reg);
Paulo Zanonifdf12502012-05-04 17:18:24 -0300208}
209
210static void cpt_write_infoframe(struct drm_encoder *encoder,
211 struct dip_infoframe *frame)
Jesse Barnes45187ac2011-08-03 09:22:55 -0700212{
213 uint32_t *data = (uint32_t *)frame;
214 struct drm_device *dev = encoder->dev;
215 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonied517fb2012-05-14 17:12:50 -0300216 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
Jesse Barnes45187ac2011-08-03 09:22:55 -0700217 int reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
218 unsigned i, len = DIP_HEADER_SIZE + frame->len;
Paulo Zanoni22509ec2012-05-04 17:18:17 -0300219 u32 val = I915_READ(reg);
Jesse Barnes45187ac2011-08-03 09:22:55 -0700220
Paulo Zanoni822974a2012-05-28 16:42:51 -0300221 WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
222
Jesse Barnes64a8fc02011-09-22 11:16:00 +0530223 val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
Daniel Vetterbc2481f2012-05-08 15:18:32 +0200224 val |= g4x_infoframe_index(frame);
Jesse Barnes45187ac2011-08-03 09:22:55 -0700225
Paulo Zanoniecb97852012-05-04 17:18:21 -0300226 /* The DIP control register spec says that we need to update the AVI
227 * infoframe without clearing its enable bit */
Paulo Zanoni822974a2012-05-28 16:42:51 -0300228 if (frame->type != DIP_TYPE_AVI)
Daniel Vetterbc2481f2012-05-08 15:18:32 +0200229 val &= ~g4x_infoframe_enable(frame);
Paulo Zanoniecb97852012-05-04 17:18:21 -0300230
Paulo Zanoni22509ec2012-05-04 17:18:17 -0300231 I915_WRITE(reg, val);
Jesse Barnes45187ac2011-08-03 09:22:55 -0700232
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300233 mmiowb();
Jesse Barnes45187ac2011-08-03 09:22:55 -0700234 for (i = 0; i < len; i += 4) {
235 I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
236 data++;
237 }
Paulo Zanoniadf00b22012-09-25 13:23:34 -0300238 /* Write every possible data byte to force correct ECC calculation. */
239 for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
240 I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300241 mmiowb();
Jesse Barnes45187ac2011-08-03 09:22:55 -0700242
Daniel Vetterbc2481f2012-05-08 15:18:32 +0200243 val |= g4x_infoframe_enable(frame);
Paulo Zanoni60c5ea22012-05-04 17:18:22 -0300244 val &= ~VIDEO_DIP_FREQ_MASK;
Daniel Vetter4b24c932012-05-08 14:41:00 +0200245 val |= VIDEO_DIP_FREQ_VSYNC;
Jesse Barnes45187ac2011-08-03 09:22:55 -0700246
Paulo Zanoni22509ec2012-05-04 17:18:17 -0300247 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300248 POSTING_READ(reg);
Jesse Barnes45187ac2011-08-03 09:22:55 -0700249}
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700250
251static void vlv_write_infoframe(struct drm_encoder *encoder,
252 struct dip_infoframe *frame)
253{
254 uint32_t *data = (uint32_t *)frame;
255 struct drm_device *dev = encoder->dev;
256 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonied517fb2012-05-14 17:12:50 -0300257 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700258 int reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe);
259 unsigned i, len = DIP_HEADER_SIZE + frame->len;
Paulo Zanoni22509ec2012-05-04 17:18:17 -0300260 u32 val = I915_READ(reg);
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700261
Paulo Zanoni822974a2012-05-28 16:42:51 -0300262 WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
263
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700264 val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
Daniel Vetterbc2481f2012-05-08 15:18:32 +0200265 val |= g4x_infoframe_index(frame);
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700266
Daniel Vetterbc2481f2012-05-08 15:18:32 +0200267 val &= ~g4x_infoframe_enable(frame);
Paulo Zanoni22509ec2012-05-04 17:18:17 -0300268
269 I915_WRITE(reg, val);
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700270
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300271 mmiowb();
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700272 for (i = 0; i < len; i += 4) {
273 I915_WRITE(VLV_TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
274 data++;
275 }
Paulo Zanoniadf00b22012-09-25 13:23:34 -0300276 /* Write every possible data byte to force correct ECC calculation. */
277 for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
278 I915_WRITE(VLV_TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300279 mmiowb();
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700280
Daniel Vetterbc2481f2012-05-08 15:18:32 +0200281 val |= g4x_infoframe_enable(frame);
Paulo Zanoni60c5ea22012-05-04 17:18:22 -0300282 val &= ~VIDEO_DIP_FREQ_MASK;
Daniel Vetter4b24c932012-05-08 14:41:00 +0200283 val |= VIDEO_DIP_FREQ_VSYNC;
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700284
Paulo Zanoni22509ec2012-05-04 17:18:17 -0300285 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300286 POSTING_READ(reg);
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700287}
288
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -0300289static void hsw_write_infoframe(struct drm_encoder *encoder,
Paulo Zanonied517fb2012-05-14 17:12:50 -0300290 struct dip_infoframe *frame)
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -0300291{
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300292 uint32_t *data = (uint32_t *)frame;
293 struct drm_device *dev = encoder->dev;
294 struct drm_i915_private *dev_priv = dev->dev_private;
295 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
296 u32 ctl_reg = HSW_TVIDEO_DIP_CTL(intel_crtc->pipe);
297 u32 data_reg = hsw_infoframe_data_reg(frame, intel_crtc->pipe);
298 unsigned int i, len = DIP_HEADER_SIZE + frame->len;
299 u32 val = I915_READ(ctl_reg);
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -0300300
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300301 if (data_reg == 0)
302 return;
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -0300303
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300304 val &= ~hsw_infoframe_enable(frame);
305 I915_WRITE(ctl_reg, val);
306
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300307 mmiowb();
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300308 for (i = 0; i < len; i += 4) {
309 I915_WRITE(data_reg + i, *data);
310 data++;
311 }
Paulo Zanoniadf00b22012-09-25 13:23:34 -0300312 /* Write every possible data byte to force correct ECC calculation. */
313 for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
314 I915_WRITE(data_reg + i, 0);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300315 mmiowb();
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300316
317 val |= hsw_infoframe_enable(frame);
318 I915_WRITE(ctl_reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300319 POSTING_READ(ctl_reg);
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -0300320}
321
Jesse Barnes45187ac2011-08-03 09:22:55 -0700322static void intel_set_infoframe(struct drm_encoder *encoder,
323 struct dip_infoframe *frame)
324{
325 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
326
Jesse Barnes45187ac2011-08-03 09:22:55 -0700327 intel_dip_infoframe_csum(frame);
328 intel_hdmi->write_infoframe(encoder, frame);
329}
330
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300331static void intel_hdmi_set_avi_infoframe(struct drm_encoder *encoder,
Paulo Zanonic846b612012-04-13 16:31:41 -0300332 struct drm_display_mode *adjusted_mode)
Jesse Barnesb055c8f2011-07-08 11:31:57 -0700333{
Ville Syrjäläabedc072013-01-17 16:31:31 +0200334 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
Jesse Barnesb055c8f2011-07-08 11:31:57 -0700335 struct dip_infoframe avi_if = {
336 .type = DIP_TYPE_AVI,
337 .ver = DIP_VERSION_AVI,
338 .len = DIP_LEN_AVI,
339 };
Jesse Barnesb055c8f2011-07-08 11:31:57 -0700340
Paulo Zanonic846b612012-04-13 16:31:41 -0300341 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
342 avi_if.body.avi.YQ_CN_PR |= DIP_AVI_PR_2;
343
Ville Syrjäläabedc072013-01-17 16:31:31 +0200344 if (intel_hdmi->rgb_quant_range_selectable) {
345 if (adjusted_mode->private_flags & INTEL_MODE_LIMITED_COLOR_RANGE)
346 avi_if.body.avi.ITC_EC_Q_SC |= DIP_AVI_RGB_QUANT_RANGE_LIMITED;
347 else
348 avi_if.body.avi.ITC_EC_Q_SC |= DIP_AVI_RGB_QUANT_RANGE_FULL;
349 }
350
Paulo Zanoni9a69b882012-11-23 12:09:27 -0200351 avi_if.body.avi.VIC = drm_mode_cea_vic(adjusted_mode);
352
Jesse Barnes45187ac2011-08-03 09:22:55 -0700353 intel_set_infoframe(encoder, &avi_if);
Jesse Barnesb055c8f2011-07-08 11:31:57 -0700354}
355
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300356static void intel_hdmi_set_spd_infoframe(struct drm_encoder *encoder)
Jesse Barnesc0864cb2011-08-03 09:22:56 -0700357{
358 struct dip_infoframe spd_if;
359
360 memset(&spd_if, 0, sizeof(spd_if));
361 spd_if.type = DIP_TYPE_SPD;
362 spd_if.ver = DIP_VERSION_SPD;
363 spd_if.len = DIP_LEN_SPD;
364 strcpy(spd_if.body.spd.vn, "Intel");
365 strcpy(spd_if.body.spd.pd, "Integrated gfx");
366 spd_if.body.spd.sdi = DIP_SPD_PC;
367
368 intel_set_infoframe(encoder, &spd_if);
369}
370
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300371static void g4x_set_infoframes(struct drm_encoder *encoder,
372 struct drm_display_mode *adjusted_mode)
373{
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300374 struct drm_i915_private *dev_priv = encoder->dev->dev_private;
Ville Syrjälä69fde0a2013-01-24 15:29:26 +0200375 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
376 struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300377 u32 reg = VIDEO_DIP_CTL;
378 u32 val = I915_READ(reg);
Paulo Zanoni72b78c92012-05-28 16:42:54 -0300379 u32 port;
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300380
Daniel Vetterafba0182012-06-12 16:36:45 +0200381 assert_hdmi_port_disabled(intel_hdmi);
382
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300383 /* If the registers were not initialized yet, they might be zeroes,
384 * which means we're selecting the AVI DIP and we're setting its
385 * frequency to once. This seems to really confuse the HW and make
386 * things stop working (the register spec says the AVI always needs to
387 * be sent every VSync). So here we avoid writing to the register more
388 * than we need and also explicitly select the AVI DIP and explicitly
389 * set its frequency to every VSync. Avoiding to write it twice seems to
390 * be enough to solve the problem, but being defensive shouldn't hurt us
391 * either. */
392 val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
393
394 if (!intel_hdmi->has_hdmi_sink) {
395 if (!(val & VIDEO_DIP_ENABLE))
396 return;
397 val &= ~VIDEO_DIP_ENABLE;
398 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300399 POSTING_READ(reg);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300400 return;
401 }
402
Ville Syrjälä69fde0a2013-01-24 15:29:26 +0200403 switch (intel_dig_port->port) {
404 case PORT_B:
Paulo Zanoni72b78c92012-05-28 16:42:54 -0300405 port = VIDEO_DIP_PORT_B;
Paulo Zanonif278d972012-05-28 16:42:50 -0300406 break;
Ville Syrjälä69fde0a2013-01-24 15:29:26 +0200407 case PORT_C:
Paulo Zanoni72b78c92012-05-28 16:42:54 -0300408 port = VIDEO_DIP_PORT_C;
Paulo Zanonif278d972012-05-28 16:42:50 -0300409 break;
410 default:
Paulo Zanoni57df2ae2012-09-24 10:32:54 -0300411 BUG();
Paulo Zanonif278d972012-05-28 16:42:50 -0300412 return;
413 }
414
Paulo Zanoni72b78c92012-05-28 16:42:54 -0300415 if (port != (val & VIDEO_DIP_PORT_MASK)) {
416 if (val & VIDEO_DIP_ENABLE) {
417 val &= ~VIDEO_DIP_ENABLE;
418 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300419 POSTING_READ(reg);
Paulo Zanoni72b78c92012-05-28 16:42:54 -0300420 }
421 val &= ~VIDEO_DIP_PORT_MASK;
422 val |= port;
423 }
424
Paulo Zanoni822974a2012-05-28 16:42:51 -0300425 val |= VIDEO_DIP_ENABLE;
Paulo Zanoni0dd87d22012-05-28 16:42:53 -0300426 val &= ~VIDEO_DIP_ENABLE_VENDOR;
Paulo Zanoni822974a2012-05-28 16:42:51 -0300427
Paulo Zanonif278d972012-05-28 16:42:50 -0300428 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300429 POSTING_READ(reg);
Paulo Zanonif278d972012-05-28 16:42:50 -0300430
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300431 intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
432 intel_hdmi_set_spd_infoframe(encoder);
433}
434
435static void ibx_set_infoframes(struct drm_encoder *encoder,
436 struct drm_display_mode *adjusted_mode)
437{
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300438 struct drm_i915_private *dev_priv = encoder->dev->dev_private;
439 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
Ville Syrjälä69fde0a2013-01-24 15:29:26 +0200440 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
441 struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300442 u32 reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
443 u32 val = I915_READ(reg);
Paulo Zanoni72b78c92012-05-28 16:42:54 -0300444 u32 port;
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300445
Daniel Vetterafba0182012-06-12 16:36:45 +0200446 assert_hdmi_port_disabled(intel_hdmi);
447
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300448 /* See the big comment in g4x_set_infoframes() */
449 val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
450
451 if (!intel_hdmi->has_hdmi_sink) {
452 if (!(val & VIDEO_DIP_ENABLE))
453 return;
454 val &= ~VIDEO_DIP_ENABLE;
455 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300456 POSTING_READ(reg);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300457 return;
458 }
459
Ville Syrjälä69fde0a2013-01-24 15:29:26 +0200460 switch (intel_dig_port->port) {
461 case PORT_B:
Paulo Zanoni72b78c92012-05-28 16:42:54 -0300462 port = VIDEO_DIP_PORT_B;
Paulo Zanonif278d972012-05-28 16:42:50 -0300463 break;
Ville Syrjälä69fde0a2013-01-24 15:29:26 +0200464 case PORT_C:
Paulo Zanoni72b78c92012-05-28 16:42:54 -0300465 port = VIDEO_DIP_PORT_C;
Paulo Zanonif278d972012-05-28 16:42:50 -0300466 break;
Ville Syrjälä69fde0a2013-01-24 15:29:26 +0200467 case PORT_D:
Paulo Zanoni72b78c92012-05-28 16:42:54 -0300468 port = VIDEO_DIP_PORT_D;
Paulo Zanonif278d972012-05-28 16:42:50 -0300469 break;
470 default:
Paulo Zanoni57df2ae2012-09-24 10:32:54 -0300471 BUG();
Paulo Zanonif278d972012-05-28 16:42:50 -0300472 return;
473 }
474
Paulo Zanoni72b78c92012-05-28 16:42:54 -0300475 if (port != (val & VIDEO_DIP_PORT_MASK)) {
476 if (val & VIDEO_DIP_ENABLE) {
477 val &= ~VIDEO_DIP_ENABLE;
478 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300479 POSTING_READ(reg);
Paulo Zanoni72b78c92012-05-28 16:42:54 -0300480 }
481 val &= ~VIDEO_DIP_PORT_MASK;
482 val |= port;
483 }
484
Paulo Zanoni822974a2012-05-28 16:42:51 -0300485 val |= VIDEO_DIP_ENABLE;
Paulo Zanoni0dd87d22012-05-28 16:42:53 -0300486 val &= ~(VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
487 VIDEO_DIP_ENABLE_GCP);
Paulo Zanoni822974a2012-05-28 16:42:51 -0300488
Paulo Zanonif278d972012-05-28 16:42:50 -0300489 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300490 POSTING_READ(reg);
Paulo Zanonif278d972012-05-28 16:42:50 -0300491
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300492 intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
493 intel_hdmi_set_spd_infoframe(encoder);
494}
495
496static void cpt_set_infoframes(struct drm_encoder *encoder,
497 struct drm_display_mode *adjusted_mode)
498{
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300499 struct drm_i915_private *dev_priv = encoder->dev->dev_private;
500 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
501 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
502 u32 reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
503 u32 val = I915_READ(reg);
504
Daniel Vetterafba0182012-06-12 16:36:45 +0200505 assert_hdmi_port_disabled(intel_hdmi);
506
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300507 /* See the big comment in g4x_set_infoframes() */
508 val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
509
510 if (!intel_hdmi->has_hdmi_sink) {
511 if (!(val & VIDEO_DIP_ENABLE))
512 return;
513 val &= ~(VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI);
514 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300515 POSTING_READ(reg);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300516 return;
517 }
518
Paulo Zanoni822974a2012-05-28 16:42:51 -0300519 /* Set both together, unset both together: see the spec. */
520 val |= VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI;
Paulo Zanoni0dd87d22012-05-28 16:42:53 -0300521 val &= ~(VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
522 VIDEO_DIP_ENABLE_GCP);
Paulo Zanoni822974a2012-05-28 16:42:51 -0300523
524 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300525 POSTING_READ(reg);
Paulo Zanoni822974a2012-05-28 16:42:51 -0300526
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300527 intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
528 intel_hdmi_set_spd_infoframe(encoder);
529}
530
531static void vlv_set_infoframes(struct drm_encoder *encoder,
532 struct drm_display_mode *adjusted_mode)
533{
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300534 struct drm_i915_private *dev_priv = encoder->dev->dev_private;
535 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
536 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
537 u32 reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe);
538 u32 val = I915_READ(reg);
539
Daniel Vetterafba0182012-06-12 16:36:45 +0200540 assert_hdmi_port_disabled(intel_hdmi);
541
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300542 /* See the big comment in g4x_set_infoframes() */
543 val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
544
545 if (!intel_hdmi->has_hdmi_sink) {
546 if (!(val & VIDEO_DIP_ENABLE))
547 return;
548 val &= ~VIDEO_DIP_ENABLE;
549 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300550 POSTING_READ(reg);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300551 return;
552 }
553
Paulo Zanoni822974a2012-05-28 16:42:51 -0300554 val |= VIDEO_DIP_ENABLE;
Paulo Zanoni0dd87d22012-05-28 16:42:53 -0300555 val &= ~(VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
556 VIDEO_DIP_ENABLE_GCP);
Paulo Zanoni822974a2012-05-28 16:42:51 -0300557
558 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300559 POSTING_READ(reg);
Paulo Zanoni822974a2012-05-28 16:42:51 -0300560
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300561 intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
562 intel_hdmi_set_spd_infoframe(encoder);
563}
564
565static void hsw_set_infoframes(struct drm_encoder *encoder,
566 struct drm_display_mode *adjusted_mode)
567{
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300568 struct drm_i915_private *dev_priv = encoder->dev->dev_private;
569 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
570 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
571 u32 reg = HSW_TVIDEO_DIP_CTL(intel_crtc->pipe);
Paulo Zanoni0dd87d22012-05-28 16:42:53 -0300572 u32 val = I915_READ(reg);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300573
Daniel Vetterafba0182012-06-12 16:36:45 +0200574 assert_hdmi_port_disabled(intel_hdmi);
575
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300576 if (!intel_hdmi->has_hdmi_sink) {
577 I915_WRITE(reg, 0);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300578 POSTING_READ(reg);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300579 return;
580 }
581
Paulo Zanoni0dd87d22012-05-28 16:42:53 -0300582 val &= ~(VIDEO_DIP_ENABLE_VSC_HSW | VIDEO_DIP_ENABLE_GCP_HSW |
583 VIDEO_DIP_ENABLE_VS_HSW | VIDEO_DIP_ENABLE_GMP_HSW);
584
585 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300586 POSTING_READ(reg);
Paulo Zanoni0dd87d22012-05-28 16:42:53 -0300587
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300588 intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
589 intel_hdmi_set_spd_infoframe(encoder);
590}
591
Eric Anholt7d573822009-01-02 13:33:00 -0800592static void intel_hdmi_mode_set(struct drm_encoder *encoder,
593 struct drm_display_mode *mode,
594 struct drm_display_mode *adjusted_mode)
595{
596 struct drm_device *dev = encoder->dev;
597 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonied517fb2012-05-14 17:12:50 -0300598 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100599 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
Eric Anholt7d573822009-01-02 13:33:00 -0800600 u32 sdvox;
601
Paulo Zanonib659c3d2012-05-28 16:42:56 -0300602 sdvox = SDVO_ENCODING_HDMI;
Jesse Barnes5d4fac92011-06-24 12:19:19 -0700603 if (!HAS_PCH_SPLIT(dev))
604 sdvox |= intel_hdmi->color_range;
Adam Jacksonb599c0b2010-07-16 14:46:31 -0400605 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
606 sdvox |= SDVO_VSYNC_ACTIVE_HIGH;
607 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
608 sdvox |= SDVO_HSYNC_ACTIVE_HIGH;
Eric Anholt7d573822009-01-02 13:33:00 -0800609
Jesse Barnes020f6702011-06-24 12:19:25 -0700610 if (intel_crtc->bpp > 24)
611 sdvox |= COLOR_FORMAT_12bpc;
612 else
613 sdvox |= COLOR_FORMAT_8bpc;
614
Zhenyu Wang2e3d6002010-09-10 10:39:40 +0800615 /* Required on CPT */
616 if (intel_hdmi->has_hdmi_sink && HAS_PCH_CPT(dev))
617 sdvox |= HDMI_MODE_SELECT;
618
David Härdeman3c17fe42010-09-24 21:44:32 +0200619 if (intel_hdmi->has_audio) {
Wu Fengguange0dac652011-09-05 14:25:34 +0800620 DRM_DEBUG_DRIVER("Enabling HDMI audio on pipe %c\n",
621 pipe_name(intel_crtc->pipe));
Eric Anholt7d573822009-01-02 13:33:00 -0800622 sdvox |= SDVO_AUDIO_ENABLE;
David Härdeman3c17fe42010-09-24 21:44:32 +0200623 sdvox |= SDVO_NULL_PACKETS_DURING_VSYNC;
Wu Fengguange0dac652011-09-05 14:25:34 +0800624 intel_write_eld(encoder, adjusted_mode);
David Härdeman3c17fe42010-09-24 21:44:32 +0200625 }
Eric Anholt7d573822009-01-02 13:33:00 -0800626
Jesse Barnes75770562011-10-12 09:01:58 -0700627 if (HAS_PCH_CPT(dev))
628 sdvox |= PORT_TRANS_SEL_CPT(intel_crtc->pipe);
Daniel Vetter7a87c282012-06-05 11:03:39 +0200629 else if (intel_crtc->pipe == PIPE_B)
Jesse Barnes75770562011-10-12 09:01:58 -0700630 sdvox |= SDVO_PIPE_B_SELECT;
Eric Anholt7d573822009-01-02 13:33:00 -0800631
Chris Wilsonea5b2132010-08-04 13:50:23 +0100632 I915_WRITE(intel_hdmi->sdvox_reg, sdvox);
633 POSTING_READ(intel_hdmi->sdvox_reg);
David Härdeman3c17fe42010-09-24 21:44:32 +0200634
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300635 intel_hdmi->set_infoframes(encoder, adjusted_mode);
Eric Anholt7d573822009-01-02 13:33:00 -0800636}
637
Daniel Vetter85234cd2012-07-02 13:27:29 +0200638static bool intel_hdmi_get_hw_state(struct intel_encoder *encoder,
639 enum pipe *pipe)
Eric Anholt7d573822009-01-02 13:33:00 -0800640{
Daniel Vetter85234cd2012-07-02 13:27:29 +0200641 struct drm_device *dev = encoder->base.dev;
Eric Anholt7d573822009-01-02 13:33:00 -0800642 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter85234cd2012-07-02 13:27:29 +0200643 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
644 u32 tmp;
645
646 tmp = I915_READ(intel_hdmi->sdvox_reg);
647
648 if (!(tmp & SDVO_ENABLE))
649 return false;
650
651 if (HAS_PCH_CPT(dev))
652 *pipe = PORT_TO_PIPE_CPT(tmp);
653 else
654 *pipe = PORT_TO_PIPE(tmp);
655
656 return true;
657}
658
Daniel Vetter5ab432e2012-06-30 08:59:56 +0200659static void intel_enable_hdmi(struct intel_encoder *encoder)
Eric Anholt7d573822009-01-02 13:33:00 -0800660{
Daniel Vetter5ab432e2012-06-30 08:59:56 +0200661 struct drm_device *dev = encoder->base.dev;
Eric Anholt7d573822009-01-02 13:33:00 -0800662 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter5ab432e2012-06-30 08:59:56 +0200663 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
Eric Anholt7d573822009-01-02 13:33:00 -0800664 u32 temp;
Wu Fengguang2deed762011-12-09 20:42:20 +0800665 u32 enable_bits = SDVO_ENABLE;
666
667 if (intel_hdmi->has_audio)
668 enable_bits |= SDVO_AUDIO_ENABLE;
Eric Anholt7d573822009-01-02 13:33:00 -0800669
Chris Wilsonea5b2132010-08-04 13:50:23 +0100670 temp = I915_READ(intel_hdmi->sdvox_reg);
Zhenyu Wangd8a2d0e2009-11-02 07:52:30 +0000671
Daniel Vetter7a87c282012-06-05 11:03:39 +0200672 /* HW workaround for IBX, we need to move the port to transcoder A
673 * before disabling it. */
674 if (HAS_PCH_IBX(dev)) {
Daniel Vetter5ab432e2012-06-30 08:59:56 +0200675 struct drm_crtc *crtc = encoder->base.crtc;
Daniel Vetter7a87c282012-06-05 11:03:39 +0200676 int pipe = crtc ? to_intel_crtc(crtc)->pipe : -1;
677
Daniel Vetter5ab432e2012-06-30 08:59:56 +0200678 /* Restore the transcoder select bit. */
679 if (pipe == PIPE_B)
680 enable_bits |= SDVO_PIPE_B_SELECT;
681 }
Daniel Vetter7a87c282012-06-05 11:03:39 +0200682
Daniel Vetter5ab432e2012-06-30 08:59:56 +0200683 /* HW workaround, need to toggle enable bit off and on for 12bpc, but
684 * we do this anyway which shows more stable in testing.
685 */
686 if (HAS_PCH_SPLIT(dev)) {
687 I915_WRITE(intel_hdmi->sdvox_reg, temp & ~SDVO_ENABLE);
688 POSTING_READ(intel_hdmi->sdvox_reg);
689 }
Daniel Vetter7a87c282012-06-05 11:03:39 +0200690
Daniel Vetter5ab432e2012-06-30 08:59:56 +0200691 temp |= enable_bits;
692
693 I915_WRITE(intel_hdmi->sdvox_reg, temp);
694 POSTING_READ(intel_hdmi->sdvox_reg);
695
696 /* HW workaround, need to write this twice for issue that may result
697 * in first write getting masked.
698 */
699 if (HAS_PCH_SPLIT(dev)) {
700 I915_WRITE(intel_hdmi->sdvox_reg, temp);
701 POSTING_READ(intel_hdmi->sdvox_reg);
702 }
703}
704
705static void intel_disable_hdmi(struct intel_encoder *encoder)
706{
707 struct drm_device *dev = encoder->base.dev;
708 struct drm_i915_private *dev_priv = dev->dev_private;
709 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
710 u32 temp;
Wang Xingchao3cce5742012-09-13 11:19:00 +0800711 u32 enable_bits = SDVO_ENABLE | SDVO_AUDIO_ENABLE;
Daniel Vetter5ab432e2012-06-30 08:59:56 +0200712
713 temp = I915_READ(intel_hdmi->sdvox_reg);
714
715 /* HW workaround for IBX, we need to move the port to transcoder A
716 * before disabling it. */
717 if (HAS_PCH_IBX(dev)) {
718 struct drm_crtc *crtc = encoder->base.crtc;
719 int pipe = crtc ? to_intel_crtc(crtc)->pipe : -1;
720
721 if (temp & SDVO_PIPE_B_SELECT) {
722 temp &= ~SDVO_PIPE_B_SELECT;
723 I915_WRITE(intel_hdmi->sdvox_reg, temp);
724 POSTING_READ(intel_hdmi->sdvox_reg);
725
726 /* Again we need to write this twice. */
727 I915_WRITE(intel_hdmi->sdvox_reg, temp);
728 POSTING_READ(intel_hdmi->sdvox_reg);
729
730 /* Transcoder selection bits only update
731 * effectively on vblank. */
732 if (crtc)
733 intel_wait_for_vblank(dev, pipe);
734 else
735 msleep(50);
Daniel Vetter7a87c282012-06-05 11:03:39 +0200736 }
737 }
738
Zhenyu Wangd8a2d0e2009-11-02 07:52:30 +0000739 /* HW workaround, need to toggle enable bit off and on for 12bpc, but
740 * we do this anyway which shows more stable in testing.
741 */
Eric Anholtc619eed2010-01-28 16:45:52 -0800742 if (HAS_PCH_SPLIT(dev)) {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100743 I915_WRITE(intel_hdmi->sdvox_reg, temp & ~SDVO_ENABLE);
744 POSTING_READ(intel_hdmi->sdvox_reg);
Eric Anholt7d573822009-01-02 13:33:00 -0800745 }
Zhenyu Wangd8a2d0e2009-11-02 07:52:30 +0000746
Daniel Vetter5ab432e2012-06-30 08:59:56 +0200747 temp &= ~enable_bits;
Zhenyu Wangd8a2d0e2009-11-02 07:52:30 +0000748
Chris Wilsonea5b2132010-08-04 13:50:23 +0100749 I915_WRITE(intel_hdmi->sdvox_reg, temp);
750 POSTING_READ(intel_hdmi->sdvox_reg);
Zhenyu Wangd8a2d0e2009-11-02 07:52:30 +0000751
752 /* HW workaround, need to write this twice for issue that may result
753 * in first write getting masked.
754 */
Eric Anholtc619eed2010-01-28 16:45:52 -0800755 if (HAS_PCH_SPLIT(dev)) {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100756 I915_WRITE(intel_hdmi->sdvox_reg, temp);
757 POSTING_READ(intel_hdmi->sdvox_reg);
Zhenyu Wangd8a2d0e2009-11-02 07:52:30 +0000758 }
Eric Anholt7d573822009-01-02 13:33:00 -0800759}
760
Eric Anholt7d573822009-01-02 13:33:00 -0800761static int intel_hdmi_mode_valid(struct drm_connector *connector,
762 struct drm_display_mode *mode)
763{
764 if (mode->clock > 165000)
765 return MODE_CLOCK_HIGH;
766 if (mode->clock < 20000)
Nicolas Kaiser5cbba412011-05-30 12:48:26 +0200767 return MODE_CLOCK_LOW;
Eric Anholt7d573822009-01-02 13:33:00 -0800768
769 if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
770 return MODE_NO_DBLESCAN;
771
772 return MODE_OK;
773}
774
Paulo Zanoni00c09d72012-10-26 19:05:52 -0200775bool intel_hdmi_mode_fixup(struct drm_encoder *encoder,
776 const struct drm_display_mode *mode,
777 struct drm_display_mode *adjusted_mode)
Eric Anholt7d573822009-01-02 13:33:00 -0800778{
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200779 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
780
Ville Syrjälä55bc60d2013-01-17 16:31:29 +0200781 if (intel_hdmi->color_range_auto) {
782 /* See CEA-861-E - 5.1 Default Encoding Parameters */
783 if (intel_hdmi->has_hdmi_sink &&
784 drm_mode_cea_vic(adjusted_mode) > 1)
785 intel_hdmi->color_range = SDVO_COLOR_RANGE_16_235;
786 else
787 intel_hdmi->color_range = 0;
788 }
789
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200790 if (intel_hdmi->color_range)
791 adjusted_mode->private_flags |= INTEL_MODE_LIMITED_COLOR_RANGE;
792
Eric Anholt7d573822009-01-02 13:33:00 -0800793 return true;
794}
795
Chris Wilson8ec22b22012-05-11 18:01:34 +0100796static bool g4x_hdmi_connected(struct intel_hdmi *intel_hdmi)
797{
Paulo Zanoni30add222012-10-26 19:05:45 -0200798 struct drm_device *dev = intel_hdmi_to_dev(intel_hdmi);
Chris Wilson8ec22b22012-05-11 18:01:34 +0100799 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä69fde0a2013-01-24 15:29:26 +0200800 struct intel_digital_port *intel_dig_port = hdmi_to_dig_port(intel_hdmi);
Chris Wilson8ec22b22012-05-11 18:01:34 +0100801 uint32_t bit;
802
Ville Syrjälä69fde0a2013-01-24 15:29:26 +0200803 switch (intel_dig_port->port) {
804 case PORT_B:
Daniel Vetter26739f12013-02-07 12:42:32 +0100805 bit = PORTB_HOTPLUG_LIVE_STATUS;
Chris Wilson8ec22b22012-05-11 18:01:34 +0100806 break;
Ville Syrjälä69fde0a2013-01-24 15:29:26 +0200807 case PORT_C:
Daniel Vetter26739f12013-02-07 12:42:32 +0100808 bit = PORTC_HOTPLUG_LIVE_STATUS;
Chris Wilson8ec22b22012-05-11 18:01:34 +0100809 break;
Chris Wilson8ec22b22012-05-11 18:01:34 +0100810 default:
811 bit = 0;
812 break;
813 }
814
815 return I915_READ(PORT_HOTPLUG_STAT) & bit;
816}
817
Keith Packardaa93d632009-05-05 09:52:46 -0700818static enum drm_connector_status
Chris Wilson930a9e22010-09-14 11:07:23 +0100819intel_hdmi_detect(struct drm_connector *connector, bool force)
Ma Ling9dff6af2009-04-02 13:13:26 +0800820{
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000821 struct drm_device *dev = connector->dev;
Chris Wilsondf0e9242010-09-09 16:20:55 +0100822 struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
Paulo Zanonid63885d2012-10-26 19:05:49 -0200823 struct intel_digital_port *intel_dig_port =
824 hdmi_to_dig_port(intel_hdmi);
825 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000826 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonf899fc62010-07-20 15:44:45 -0700827 struct edid *edid;
Keith Packardaa93d632009-05-05 09:52:46 -0700828 enum drm_connector_status status = connector_status_disconnected;
Ma Ling9dff6af2009-04-02 13:13:26 +0800829
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000830
831 if (IS_G4X(dev) && !g4x_hdmi_connected(intel_hdmi))
Chris Wilson8ec22b22012-05-11 18:01:34 +0100832 return status;
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000833 else if (HAS_PCH_SPLIT(dev) &&
834 !ibx_digital_port_connected(dev_priv, intel_dig_port))
835 return status;
Chris Wilson8ec22b22012-05-11 18:01:34 +0100836
Chris Wilsonea5b2132010-08-04 13:50:23 +0100837 intel_hdmi->has_hdmi_sink = false;
Zhenyu Wang2e3d6002010-09-10 10:39:40 +0800838 intel_hdmi->has_audio = false;
Ville Syrjäläabedc072013-01-17 16:31:31 +0200839 intel_hdmi->rgb_quant_range_selectable = false;
Chris Wilsonf899fc62010-07-20 15:44:45 -0700840 edid = drm_get_edid(connector,
Daniel Kurtz3bd7d902012-03-28 02:36:14 +0800841 intel_gmbus_get_adapter(dev_priv,
842 intel_hdmi->ddc_bus));
ling.ma@intel.com2ded9e22009-07-16 17:23:09 +0800843
Keith Packardaa93d632009-05-05 09:52:46 -0700844 if (edid) {
Eric Anholtbe9f1c42009-06-21 22:14:55 -0700845 if (edid->input & DRM_EDID_INPUT_DIGITAL) {
Keith Packardaa93d632009-05-05 09:52:46 -0700846 status = connector_status_connected;
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +0800847 if (intel_hdmi->force_audio != HDMI_AUDIO_OFF_DVI)
848 intel_hdmi->has_hdmi_sink =
849 drm_detect_hdmi_monitor(edid);
Zhenyu Wang2e3d6002010-09-10 10:39:40 +0800850 intel_hdmi->has_audio = drm_detect_monitor_audio(edid);
Ville Syrjäläabedc072013-01-17 16:31:31 +0200851 intel_hdmi->rgb_quant_range_selectable =
852 drm_rgb_quant_range_selectable(edid);
Keith Packardaa93d632009-05-05 09:52:46 -0700853 }
Keith Packardaa93d632009-05-05 09:52:46 -0700854 kfree(edid);
Ma Ling9dff6af2009-04-02 13:13:26 +0800855 }
ling.ma@intel.com2ded9e22009-07-16 17:23:09 +0800856
Chris Wilson55b7d6e82010-09-19 09:29:33 +0100857 if (status == connector_status_connected) {
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +0800858 if (intel_hdmi->force_audio != HDMI_AUDIO_AUTO)
859 intel_hdmi->has_audio =
860 (intel_hdmi->force_audio == HDMI_AUDIO_ON);
Paulo Zanonid63885d2012-10-26 19:05:49 -0200861 intel_encoder->type = INTEL_OUTPUT_HDMI;
Chris Wilson55b7d6e82010-09-19 09:29:33 +0100862 }
863
Keith Packardaa93d632009-05-05 09:52:46 -0700864 return status;
Ma Ling9dff6af2009-04-02 13:13:26 +0800865}
866
Eric Anholt7d573822009-01-02 13:33:00 -0800867static int intel_hdmi_get_modes(struct drm_connector *connector)
868{
Chris Wilsondf0e9242010-09-09 16:20:55 +0100869 struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
Chris Wilsonf899fc62010-07-20 15:44:45 -0700870 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Eric Anholt7d573822009-01-02 13:33:00 -0800871
872 /* We should parse the EDID data and find out if it's an HDMI sink so
873 * we can send audio to it.
874 */
875
Chris Wilsonf899fc62010-07-20 15:44:45 -0700876 return intel_ddc_get_modes(connector,
Daniel Kurtz3bd7d902012-03-28 02:36:14 +0800877 intel_gmbus_get_adapter(dev_priv,
878 intel_hdmi->ddc_bus));
Eric Anholt7d573822009-01-02 13:33:00 -0800879}
880
Chris Wilson1aad7ac2011-02-09 18:46:58 +0000881static bool
882intel_hdmi_detect_audio(struct drm_connector *connector)
883{
884 struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
885 struct drm_i915_private *dev_priv = connector->dev->dev_private;
886 struct edid *edid;
887 bool has_audio = false;
888
889 edid = drm_get_edid(connector,
Daniel Kurtz3bd7d902012-03-28 02:36:14 +0800890 intel_gmbus_get_adapter(dev_priv,
891 intel_hdmi->ddc_bus));
Chris Wilson1aad7ac2011-02-09 18:46:58 +0000892 if (edid) {
893 if (edid->input & DRM_EDID_INPUT_DIGITAL)
894 has_audio = drm_detect_monitor_audio(edid);
Chris Wilson1aad7ac2011-02-09 18:46:58 +0000895 kfree(edid);
896 }
897
898 return has_audio;
899}
900
Chris Wilson55b7d6e82010-09-19 09:29:33 +0100901static int
902intel_hdmi_set_property(struct drm_connector *connector,
Paulo Zanonied517fb2012-05-14 17:12:50 -0300903 struct drm_property *property,
904 uint64_t val)
Chris Wilson55b7d6e82010-09-19 09:29:33 +0100905{
906 struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
Paulo Zanonida63a9f2012-10-26 19:05:46 -0200907 struct intel_digital_port *intel_dig_port =
908 hdmi_to_dig_port(intel_hdmi);
Chris Wilsone953fd72011-02-21 22:23:52 +0000909 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Chris Wilson55b7d6e82010-09-19 09:29:33 +0100910 int ret;
911
Rob Clark662595d2012-10-11 20:36:04 -0500912 ret = drm_object_property_set_value(&connector->base, property, val);
Chris Wilson55b7d6e82010-09-19 09:29:33 +0100913 if (ret)
914 return ret;
915
Chris Wilson3f43c482011-05-12 22:17:24 +0100916 if (property == dev_priv->force_audio_property) {
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +0800917 enum hdmi_force_audio i = val;
Chris Wilson1aad7ac2011-02-09 18:46:58 +0000918 bool has_audio;
919
920 if (i == intel_hdmi->force_audio)
Chris Wilson55b7d6e82010-09-19 09:29:33 +0100921 return 0;
922
Chris Wilson1aad7ac2011-02-09 18:46:58 +0000923 intel_hdmi->force_audio = i;
Chris Wilson55b7d6e82010-09-19 09:29:33 +0100924
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +0800925 if (i == HDMI_AUDIO_AUTO)
Chris Wilson1aad7ac2011-02-09 18:46:58 +0000926 has_audio = intel_hdmi_detect_audio(connector);
927 else
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +0800928 has_audio = (i == HDMI_AUDIO_ON);
Chris Wilson1aad7ac2011-02-09 18:46:58 +0000929
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +0800930 if (i == HDMI_AUDIO_OFF_DVI)
931 intel_hdmi->has_hdmi_sink = 0;
Chris Wilson55b7d6e82010-09-19 09:29:33 +0100932
Chris Wilson1aad7ac2011-02-09 18:46:58 +0000933 intel_hdmi->has_audio = has_audio;
Chris Wilson55b7d6e82010-09-19 09:29:33 +0100934 goto done;
935 }
936
Chris Wilsone953fd72011-02-21 22:23:52 +0000937 if (property == dev_priv->broadcast_rgb_property) {
Ville Syrjälä55bc60d2013-01-17 16:31:29 +0200938 switch (val) {
939 case INTEL_BROADCAST_RGB_AUTO:
940 intel_hdmi->color_range_auto = true;
941 break;
942 case INTEL_BROADCAST_RGB_FULL:
943 intel_hdmi->color_range_auto = false;
944 intel_hdmi->color_range = 0;
945 break;
946 case INTEL_BROADCAST_RGB_LIMITED:
947 intel_hdmi->color_range_auto = false;
948 intel_hdmi->color_range = SDVO_COLOR_RANGE_16_235;
949 break;
950 default:
951 return -EINVAL;
952 }
Chris Wilsone953fd72011-02-21 22:23:52 +0000953 goto done;
954 }
955
Chris Wilson55b7d6e82010-09-19 09:29:33 +0100956 return -EINVAL;
957
958done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +0000959 if (intel_dig_port->base.base.crtc)
960 intel_crtc_restore_mode(intel_dig_port->base.base.crtc);
Chris Wilson55b7d6e82010-09-19 09:29:33 +0100961
962 return 0;
963}
964
Eric Anholt7d573822009-01-02 13:33:00 -0800965static void intel_hdmi_destroy(struct drm_connector *connector)
966{
Eric Anholt7d573822009-01-02 13:33:00 -0800967 drm_sysfs_connector_remove(connector);
968 drm_connector_cleanup(connector);
Zhenyu Wang674e2d02010-03-29 15:57:42 +0800969 kfree(connector);
Eric Anholt7d573822009-01-02 13:33:00 -0800970}
971
972static const struct drm_encoder_helper_funcs intel_hdmi_helper_funcs = {
Eric Anholt7d573822009-01-02 13:33:00 -0800973 .mode_fixup = intel_hdmi_mode_fixup,
Eric Anholt7d573822009-01-02 13:33:00 -0800974 .mode_set = intel_hdmi_mode_set,
Daniel Vetter1f703852012-07-11 16:51:39 +0200975 .disable = intel_encoder_noop,
Eric Anholt7d573822009-01-02 13:33:00 -0800976};
977
978static const struct drm_connector_funcs intel_hdmi_connector_funcs = {
Daniel Vetter5ab432e2012-06-30 08:59:56 +0200979 .dpms = intel_connector_dpms,
Eric Anholt7d573822009-01-02 13:33:00 -0800980 .detect = intel_hdmi_detect,
981 .fill_modes = drm_helper_probe_single_connector_modes,
Chris Wilson55b7d6e82010-09-19 09:29:33 +0100982 .set_property = intel_hdmi_set_property,
Eric Anholt7d573822009-01-02 13:33:00 -0800983 .destroy = intel_hdmi_destroy,
984};
985
986static const struct drm_connector_helper_funcs intel_hdmi_connector_helper_funcs = {
987 .get_modes = intel_hdmi_get_modes,
988 .mode_valid = intel_hdmi_mode_valid,
Chris Wilsondf0e9242010-09-09 16:20:55 +0100989 .best_encoder = intel_best_encoder,
Eric Anholt7d573822009-01-02 13:33:00 -0800990};
991
Eric Anholt7d573822009-01-02 13:33:00 -0800992static const struct drm_encoder_funcs intel_hdmi_enc_funcs = {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100993 .destroy = intel_encoder_destroy,
Eric Anholt7d573822009-01-02 13:33:00 -0800994};
995
Chris Wilson55b7d6e82010-09-19 09:29:33 +0100996static void
997intel_hdmi_add_properties(struct intel_hdmi *intel_hdmi, struct drm_connector *connector)
998{
Chris Wilson3f43c482011-05-12 22:17:24 +0100999 intel_attach_force_audio_property(connector);
Chris Wilsone953fd72011-02-21 22:23:52 +00001000 intel_attach_broadcast_rgb_property(connector);
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001001 intel_hdmi->color_range_auto = true;
Chris Wilson55b7d6e82010-09-19 09:29:33 +01001002}
1003
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001004void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
1005 struct intel_connector *intel_connector)
Eric Anholt7d573822009-01-02 13:33:00 -08001006{
Paulo Zanonib9cb2342012-10-26 19:05:47 -02001007 struct drm_connector *connector = &intel_connector->base;
1008 struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
1009 struct intel_encoder *intel_encoder = &intel_dig_port->base;
1010 struct drm_device *dev = intel_encoder->base.dev;
Eric Anholt7d573822009-01-02 13:33:00 -08001011 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni174edf12012-10-26 19:05:50 -02001012 enum port port = intel_dig_port->port;
Eric Anholt7d573822009-01-02 13:33:00 -08001013
Eric Anholt7d573822009-01-02 13:33:00 -08001014 drm_connector_init(dev, connector, &intel_hdmi_connector_funcs,
Adam Jackson8d911042009-09-23 15:08:29 -04001015 DRM_MODE_CONNECTOR_HDMIA);
Eric Anholt7d573822009-01-02 13:33:00 -08001016 drm_connector_helper_add(connector, &intel_hdmi_connector_helper_funcs);
1017
Dave Airlieeb1f8e42010-05-07 06:42:51 +00001018 connector->polled = DRM_CONNECTOR_POLL_HPD;
Peter Rossc3febcc2012-01-28 14:49:26 +01001019 connector->interlace_allowed = 1;
Eric Anholt7d573822009-01-02 13:33:00 -08001020 connector->doublescan_allowed = 0;
1021
Daniel Vetter08d644a2012-07-12 20:19:59 +02001022 switch (port) {
1023 case PORT_B:
Chris Wilsonf899fc62010-07-20 15:44:45 -07001024 intel_hdmi->ddc_bus = GMBUS_PORT_DPB;
Daniel Vetter26739f12013-02-07 12:42:32 +01001025 dev_priv->hotplug_supported_mask |= PORTB_HOTPLUG_INT_STATUS;
Daniel Vetter08d644a2012-07-12 20:19:59 +02001026 break;
1027 case PORT_C:
Chris Wilsonf899fc62010-07-20 15:44:45 -07001028 intel_hdmi->ddc_bus = GMBUS_PORT_DPC;
Daniel Vetter26739f12013-02-07 12:42:32 +01001029 dev_priv->hotplug_supported_mask |= PORTC_HOTPLUG_INT_STATUS;
Daniel Vetter08d644a2012-07-12 20:19:59 +02001030 break;
1031 case PORT_D:
Chris Wilsonf899fc62010-07-20 15:44:45 -07001032 intel_hdmi->ddc_bus = GMBUS_PORT_DPD;
Daniel Vetter26739f12013-02-07 12:42:32 +01001033 dev_priv->hotplug_supported_mask |= PORTD_HOTPLUG_INT_STATUS;
Daniel Vetter08d644a2012-07-12 20:19:59 +02001034 break;
1035 case PORT_A:
1036 /* Internal port only for eDP. */
1037 default:
Eugeni Dodonov6e4c1672012-05-09 15:37:13 -03001038 BUG();
Ma Lingf8aed702009-08-24 13:50:24 +08001039 }
Eric Anholt7d573822009-01-02 13:33:00 -08001040
Jesse Barnes64a8fc02011-09-22 11:16:00 +05301041 if (!HAS_PCH_SPLIT(dev)) {
Daniel Vettera3da1df2012-05-08 15:19:06 +02001042 intel_hdmi->write_infoframe = g4x_write_infoframe;
Paulo Zanoni687f4d02012-05-28 16:42:48 -03001043 intel_hdmi->set_infoframes = g4x_set_infoframes;
Shobhit Kumar90b107c2012-03-28 13:39:32 -07001044 } else if (IS_VALLEYVIEW(dev)) {
1045 intel_hdmi->write_infoframe = vlv_write_infoframe;
Paulo Zanoni687f4d02012-05-28 16:42:48 -03001046 intel_hdmi->set_infoframes = vlv_set_infoframes;
Paulo Zanoni22b8bf12013-02-18 19:00:23 -03001047 } else if (HAS_DDI(dev)) {
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03001048 intel_hdmi->write_infoframe = hsw_write_infoframe;
Paulo Zanoni687f4d02012-05-28 16:42:48 -03001049 intel_hdmi->set_infoframes = hsw_set_infoframes;
Paulo Zanonifdf12502012-05-04 17:18:24 -03001050 } else if (HAS_PCH_IBX(dev)) {
1051 intel_hdmi->write_infoframe = ibx_write_infoframe;
Paulo Zanoni687f4d02012-05-28 16:42:48 -03001052 intel_hdmi->set_infoframes = ibx_set_infoframes;
Paulo Zanonifdf12502012-05-04 17:18:24 -03001053 } else {
1054 intel_hdmi->write_infoframe = cpt_write_infoframe;
Paulo Zanoni687f4d02012-05-28 16:42:48 -03001055 intel_hdmi->set_infoframes = cpt_set_infoframes;
Jesse Barnes64a8fc02011-09-22 11:16:00 +05301056 }
Jesse Barnes45187ac2011-08-03 09:22:55 -07001057
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001058 if (HAS_DDI(dev))
Paulo Zanonibcbc8892012-10-26 19:05:51 -02001059 intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
1060 else
1061 intel_connector->get_hw_state = intel_connector_get_hw_state;
Paulo Zanonib9cb2342012-10-26 19:05:47 -02001062
1063 intel_hdmi_add_properties(intel_hdmi, connector);
1064
1065 intel_connector_attach_encoder(intel_connector, intel_encoder);
1066 drm_sysfs_connector_add(connector);
1067
1068 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
1069 * 0xd. Failure to do so will result in spurious interrupts being
1070 * generated on the port when a cable is not attached.
1071 */
1072 if (IS_G4X(dev) && !IS_GM45(dev)) {
1073 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
1074 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
1075 }
1076}
1077
1078void intel_hdmi_init(struct drm_device *dev, int sdvox_reg, enum port port)
1079{
1080 struct intel_digital_port *intel_dig_port;
1081 struct intel_encoder *intel_encoder;
1082 struct drm_encoder *encoder;
1083 struct intel_connector *intel_connector;
1084
1085 intel_dig_port = kzalloc(sizeof(struct intel_digital_port), GFP_KERNEL);
1086 if (!intel_dig_port)
1087 return;
1088
1089 intel_connector = kzalloc(sizeof(struct intel_connector), GFP_KERNEL);
1090 if (!intel_connector) {
1091 kfree(intel_dig_port);
1092 return;
1093 }
1094
1095 intel_encoder = &intel_dig_port->base;
1096 encoder = &intel_encoder->base;
1097
1098 drm_encoder_init(dev, &intel_encoder->base, &intel_hdmi_enc_funcs,
1099 DRM_MODE_ENCODER_TMDS);
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001100 drm_encoder_helper_add(&intel_encoder->base, &intel_hdmi_helper_funcs);
1101
1102 intel_encoder->enable = intel_enable_hdmi;
1103 intel_encoder->disable = intel_disable_hdmi;
1104 intel_encoder->get_hw_state = intel_hdmi_get_hw_state;
Daniel Vetter5ab432e2012-06-30 08:59:56 +02001105
Paulo Zanonib9cb2342012-10-26 19:05:47 -02001106 intel_encoder->type = INTEL_OUTPUT_HDMI;
1107 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
1108 intel_encoder->cloneable = false;
Eric Anholt7d573822009-01-02 13:33:00 -08001109
Paulo Zanoni174edf12012-10-26 19:05:50 -02001110 intel_dig_port->port = port;
Paulo Zanonib9cb2342012-10-26 19:05:47 -02001111 intel_dig_port->hdmi.sdvox_reg = sdvox_reg;
1112 intel_dig_port->dp.output_reg = 0;
Chris Wilson55b7d6e82010-09-19 09:29:33 +01001113
Paulo Zanonib9cb2342012-10-26 19:05:47 -02001114 intel_hdmi_init_connector(intel_dig_port, intel_connector);
Eric Anholt7d573822009-01-02 13:33:00 -08001115}