blob: d1acf2451d528d23eff58515e717f49ebed5968c [file] [log] [blame]
Auke Kok9a799d72007-09-15 14:07:45 -07001/*******************************************************************************
2
3 Intel 10 Gigabit PCI Express Linux driver
Don Skidmore94971822012-01-06 03:24:16 +00004 Copyright(c) 1999 - 2012 Intel Corporation.
Auke Kok9a799d72007-09-15 14:07:45 -07005
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
9
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 more details.
14
15 You should have received a copy of the GNU General Public License along with
16 this program; if not, write to the Free Software Foundation, Inc.,
17 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18
19 The full GNU General Public License is included in this distribution in
20 the file called "COPYING".
21
22 Contact Information:
Auke Kok9a799d72007-09-15 14:07:45 -070023 e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
24 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
25
26*******************************************************************************/
27
28#ifndef _IXGBE_H_
29#define _IXGBE_H_
30
Jesse Grossf62bbb52010-10-20 13:56:10 +000031#include <linux/bitops.h>
Auke Kok9a799d72007-09-15 14:07:45 -070032#include <linux/types.h>
33#include <linux/pci.h>
34#include <linux/netdevice.h>
Peter Waskiewiczb25ebfd2010-10-05 01:27:49 +000035#include <linux/cpumask.h>
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -080036#include <linux/aer.h>
Jesse Grossf62bbb52010-10-20 13:56:10 +000037#include <linux/if_vlan.h>
Auke Kok9a799d72007-09-15 14:07:45 -070038
Jacob Keller3a6a4ed2012-05-01 05:24:58 +000039#ifdef CONFIG_IXGBE_PTP
40#include <linux/clocksource.h>
41#include <linux/net_tstamp.h>
42#include <linux/ptp_clock_kernel.h>
43#endif /* CONFIG_IXGBE_PTP */
44
Auke Kok9a799d72007-09-15 14:07:45 -070045#include "ixgbe_type.h"
46#include "ixgbe_common.h"
Alexander Duyck2f90b862008-11-20 20:52:10 -080047#include "ixgbe_dcb.h"
Yi Zoueacd73f2009-05-13 13:11:06 +000048#if defined(CONFIG_FCOE) || defined(CONFIG_FCOE_MODULE)
49#define IXGBE_FCOE
50#include "ixgbe_fcoe.h"
51#endif /* CONFIG_FCOE or CONFIG_FCOE_MODULE */
Jeff Garzik5dd2d332008-10-16 05:09:31 -040052#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -080053#include <linux/dca.h>
54#endif
Auke Kok9a799d72007-09-15 14:07:45 -070055
Emil Tantilov849c4542010-06-03 16:53:41 +000056/* common prefix used by pr_<> macros */
57#undef pr_fmt
58#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
Auke Kok9a799d72007-09-15 14:07:45 -070059
60/* TX/RX descriptor defines */
Jesse Brandeburg6bacb302009-12-03 11:33:07 +000061#define IXGBE_DEFAULT_TXD 512
Alexander Duyck59224552011-08-31 00:01:06 +000062#define IXGBE_DEFAULT_TX_WORK 256
Auke Kok9a799d72007-09-15 14:07:45 -070063#define IXGBE_MAX_TXD 4096
64#define IXGBE_MIN_TXD 64
65
Jesse Brandeburg6bacb302009-12-03 11:33:07 +000066#define IXGBE_DEFAULT_RXD 512
Auke Kok9a799d72007-09-15 14:07:45 -070067#define IXGBE_MAX_RXD 4096
68#define IXGBE_MIN_RXD 64
69
Auke Kok9a799d72007-09-15 14:07:45 -070070/* flow control */
Jesse Brandeburg2b9ade92008-08-26 04:27:10 -070071#define IXGBE_MIN_FCRTL 0x40
Auke Kok9a799d72007-09-15 14:07:45 -070072#define IXGBE_MAX_FCRTL 0x7FF80
Jesse Brandeburg2b9ade92008-08-26 04:27:10 -070073#define IXGBE_MIN_FCRTH 0x600
Auke Kok9a799d72007-09-15 14:07:45 -070074#define IXGBE_MAX_FCRTH 0x7FFF0
Jesse Brandeburg2b9ade92008-08-26 04:27:10 -070075#define IXGBE_DEFAULT_FCPAUSE 0xFFFF
Auke Kok9a799d72007-09-15 14:07:45 -070076#define IXGBE_MIN_FCPAUSE 0
77#define IXGBE_MAX_FCPAUSE 0xFFFF
78
79/* Supported Rx Buffer Sizes */
Alexander Duyck13958072010-08-19 13:37:21 +000080#define IXGBE_RXBUFFER_512 512 /* Used for packet split */
Alexander Duyck919e78a2011-08-26 09:52:38 +000081#define IXGBE_MAX_RXBUFFER 16384 /* largest size for a single descriptor */
Auke Kok9a799d72007-09-15 14:07:45 -070082
Alexander Duyck13958072010-08-19 13:37:21 +000083/*
84 * NOTE: netdev_alloc_skb reserves up to 64 bytes, NET_IP_ALIGN mans we
85 * reserve 2 more, and skb_shared_info adds an additional 384 bytes more,
86 * this adds up to 512 bytes of extra data meaning the smallest allocation
87 * we could have is 1K.
88 * i.e. RXBUFFER_512 --> size-1024 slab
89 */
90#define IXGBE_RX_HDR_SIZE IXGBE_RXBUFFER_512
Auke Kok9a799d72007-09-15 14:07:45 -070091
92#define MAXIMUM_ETHERNET_VLAN_SIZE (ETH_FRAME_LEN + ETH_FCS_LEN + VLAN_HLEN)
93
Auke Kok9a799d72007-09-15 14:07:45 -070094/* How many Rx Buffers do we bundle into one write to the hardware ? */
95#define IXGBE_RX_BUFFER_WRITE 16 /* Must be power of 2 */
96
97#define IXGBE_TX_FLAGS_CSUM (u32)(1)
Alexander Duyck66f32a82011-06-29 05:43:22 +000098#define IXGBE_TX_FLAGS_HW_VLAN (u32)(1 << 1)
99#define IXGBE_TX_FLAGS_SW_VLAN (u32)(1 << 2)
100#define IXGBE_TX_FLAGS_TSO (u32)(1 << 3)
101#define IXGBE_TX_FLAGS_IPV4 (u32)(1 << 4)
102#define IXGBE_TX_FLAGS_FCOE (u32)(1 << 5)
103#define IXGBE_TX_FLAGS_FSO (u32)(1 << 6)
Alexander Duyck7f9643f2011-06-29 05:43:27 +0000104#define IXGBE_TX_FLAGS_TXSW (u32)(1 << 7)
Jacob Keller3a6a4ed2012-05-01 05:24:58 +0000105#define IXGBE_TX_FLAGS_TSTAMP (u32)(1 << 8)
Auke Kok9a799d72007-09-15 14:07:45 -0700106#define IXGBE_TX_FLAGS_VLAN_MASK 0xffff0000
Alexander Duyck66f32a82011-06-29 05:43:22 +0000107#define IXGBE_TX_FLAGS_VLAN_PRIO_MASK 0xe0000000
108#define IXGBE_TX_FLAGS_VLAN_PRIO_SHIFT 29
Auke Kok9a799d72007-09-15 14:07:45 -0700109#define IXGBE_TX_FLAGS_VLAN_SHIFT 16
110
Greg Rose7f870472010-01-09 02:25:29 +0000111#define IXGBE_MAX_VF_MC_ENTRIES 30
112#define IXGBE_MAX_VF_FUNCTIONS 64
113#define IXGBE_MAX_VFTA_ENTRIES 128
114#define MAX_EMULATION_MAC_ADDRS 16
Greg Rosea1cbb152011-05-13 01:33:48 +0000115#define IXGBE_MAX_PF_MACVLANS 15
Greg Rose7f870472010-01-09 02:25:29 +0000116#define VMDQ_P(p) ((p) + adapter->num_vfs)
Greg Rose83c61fa2011-09-07 05:59:35 +0000117#define IXGBE_82599_VF_DEVICE_ID 0x10ED
118#define IXGBE_X540_VF_DEVICE_ID 0x1515
Greg Rose7f870472010-01-09 02:25:29 +0000119
120struct vf_data_storage {
121 unsigned char vf_mac_addresses[ETH_ALEN];
122 u16 vf_mc_hashes[IXGBE_MAX_VF_MC_ENTRIES];
123 u16 num_vf_mc_hashes;
124 u16 default_vf_vlan_id;
125 u16 vlans_enabled;
Greg Rose7f870472010-01-09 02:25:29 +0000126 bool clear_to_send;
Greg Rose7f016482010-05-04 22:12:06 +0000127 bool pf_set_mac;
Greg Rose7f016482010-05-04 22:12:06 +0000128 u16 pf_vlan; /* When set, guest VLAN config not allowed. */
129 u16 pf_qos;
Lior Levyff4ab202011-03-11 02:03:07 +0000130 u16 tx_rate;
Greg Rosede4c7f62011-09-29 05:57:33 +0000131 u16 vlan_count;
132 u8 spoofchk_enabled;
Greg Rosec6bda302011-08-24 02:37:55 +0000133 struct pci_dev *vfdev;
Greg Rose7f870472010-01-09 02:25:29 +0000134};
135
Greg Rosea1cbb152011-05-13 01:33:48 +0000136struct vf_macvlans {
137 struct list_head l;
138 int vf;
139 int rar_entry;
140 bool free;
141 bool is_macvlan;
142 u8 vf_macvlan[ETH_ALEN];
143};
144
Alexander Duycka535c302011-05-27 05:31:52 +0000145#define IXGBE_MAX_TXD_PWR 14
146#define IXGBE_MAX_DATA_PER_TXD (1 << IXGBE_MAX_TXD_PWR)
147
148/* Tx Descriptors needed, worst case */
149#define TXD_USE_COUNT(S) DIV_ROUND_UP((S), IXGBE_MAX_DATA_PER_TXD)
150#define DESC_NEEDED ((MAX_SKB_FRAGS * TXD_USE_COUNT(PAGE_SIZE)) + 4)
151
Auke Kok9a799d72007-09-15 14:07:45 -0700152/* wrapper around a pointer to a socket buffer,
153 * so a DMA handle can be stored along with the buffer */
154struct ixgbe_tx_buffer {
Alexander Duyckd3d00232011-07-15 02:31:25 +0000155 union ixgbe_adv_tx_desc *next_to_watch;
Auke Kok9a799d72007-09-15 14:07:45 -0700156 unsigned long time_stamp;
Alexander Duyckd3d00232011-07-15 02:31:25 +0000157 struct sk_buff *skb;
Alexander Duyckfd0db0e2012-02-08 07:50:56 +0000158 unsigned int bytecount;
159 unsigned short gso_segs;
Alexander Duyck244e27a2012-02-08 07:51:11 +0000160 __be16 protocol;
Alexander Duyck729739b2012-02-08 07:51:06 +0000161 DEFINE_DMA_UNMAP_ADDR(dma);
162 DEFINE_DMA_UNMAP_LEN(len);
Alexander Duyckfd0db0e2012-02-08 07:50:56 +0000163 u32 tx_flags;
Auke Kok9a799d72007-09-15 14:07:45 -0700164};
165
166struct ixgbe_rx_buffer {
167 struct sk_buff *skb;
168 dma_addr_t dma;
169 struct page *page;
Jesse Brandeburg762f4c52008-09-11 19:58:43 -0700170 unsigned int page_offset;
Auke Kok9a799d72007-09-15 14:07:45 -0700171};
172
173struct ixgbe_queue_stats {
174 u64 packets;
175 u64 bytes;
176};
177
Alexander Duyck5b7da512010-11-16 19:26:50 -0800178struct ixgbe_tx_queue_stats {
179 u64 restart_queue;
180 u64 tx_busy;
John Fastabendc84d3242010-11-16 19:27:12 -0800181 u64 tx_done_old;
Alexander Duyck5b7da512010-11-16 19:26:50 -0800182};
183
184struct ixgbe_rx_queue_stats {
185 u64 rsc_count;
186 u64 rsc_flush;
187 u64 non_eop_descs;
188 u64 alloc_rx_page_failed;
189 u64 alloc_rx_buff_failed;
Alexander Duyck8a0da212012-01-31 02:59:49 +0000190 u64 csum_err;
Alexander Duyck5b7da512010-11-16 19:26:50 -0800191};
192
Alexander Duyckf8003262012-03-03 02:35:52 +0000193enum ixgbe_ring_state_t {
Alexander Duyck7d637bc2010-11-16 19:26:56 -0800194 __IXGBE_TX_FDIR_INIT_DONE,
195 __IXGBE_TX_DETECT_HANG,
John Fastabendc84d3242010-11-16 19:27:12 -0800196 __IXGBE_HANG_CHECK_ARMED,
Alexander Duyck7d637bc2010-11-16 19:26:56 -0800197 __IXGBE_RX_RSC_ENABLED,
Alexander Duyck8a0da212012-01-31 02:59:49 +0000198 __IXGBE_RX_CSUM_UDP_ZERO_ERR,
Alexander Duyck57efd442012-06-25 21:54:46 +0000199 __IXGBE_RX_FCOE,
Alexander Duyck7d637bc2010-11-16 19:26:56 -0800200};
201
Alexander Duyck7d637bc2010-11-16 19:26:56 -0800202#define check_for_tx_hang(ring) \
203 test_bit(__IXGBE_TX_DETECT_HANG, &(ring)->state)
204#define set_check_for_tx_hang(ring) \
205 set_bit(__IXGBE_TX_DETECT_HANG, &(ring)->state)
206#define clear_check_for_tx_hang(ring) \
207 clear_bit(__IXGBE_TX_DETECT_HANG, &(ring)->state)
208#define ring_is_rsc_enabled(ring) \
209 test_bit(__IXGBE_RX_RSC_ENABLED, &(ring)->state)
210#define set_ring_rsc_enabled(ring) \
211 set_bit(__IXGBE_RX_RSC_ENABLED, &(ring)->state)
212#define clear_ring_rsc_enabled(ring) \
213 clear_bit(__IXGBE_RX_RSC_ENABLED, &(ring)->state)
Auke Kok9a799d72007-09-15 14:07:45 -0700214struct ixgbe_ring {
Alexander Duyckefe3d3c2011-07-15 03:05:21 +0000215 struct ixgbe_ring *next; /* pointer to next ring in q_vector */
Alexander Duyckd3ee4292012-02-08 07:51:16 +0000216 struct ixgbe_q_vector *q_vector; /* backpointer to host q_vector */
217 struct net_device *netdev; /* netdev ring belongs to */
218 struct device *dev; /* device for DMA mapping */
Auke Kok9a799d72007-09-15 14:07:45 -0700219 void *desc; /* descriptor ring memory */
Auke Kok9a799d72007-09-15 14:07:45 -0700220 union {
221 struct ixgbe_tx_buffer *tx_buffer_info;
222 struct ixgbe_rx_buffer *rx_buffer_info;
223 };
Alexander Duyck7d637bc2010-11-16 19:26:56 -0800224 unsigned long state;
Alexander Duyckbd198052011-06-11 01:45:08 +0000225 u8 __iomem *tail;
Alexander Duyckd3ee4292012-02-08 07:51:16 +0000226 dma_addr_t dma; /* phys. address of descriptor ring */
227 unsigned int size; /* length in bytes */
Alexander Duyckbd198052011-06-11 01:45:08 +0000228
Jesse Brandeburgae540af2009-06-04 16:02:04 +0000229 u16 count; /* amount of descriptors */
Jesse Brandeburgae540af2009-06-04 16:02:04 +0000230
231 u8 queue_index; /* needed for multiqueue queue management */
Alexander Duyck7d637bc2010-11-16 19:26:56 -0800232 u8 reg_idx; /* holds the special value that gets
Jesse Brandeburgae540af2009-06-04 16:02:04 +0000233 * the hardware register offset
234 * associated with this ring, which is
235 * different for DCB and RSS modes
236 */
Alexander Duyckd3ee4292012-02-08 07:51:16 +0000237 u16 next_to_use;
238 u16 next_to_clean;
239
Alexander Duyckf8003262012-03-03 02:35:52 +0000240 union {
Alexander Duyckd3ee4292012-02-08 07:51:16 +0000241 u16 next_to_alloc;
Alexander Duyckf8003262012-03-03 02:35:52 +0000242 struct {
243 u8 atr_sample_rate;
244 u8 atr_count;
245 };
Alexander Duyckf8003262012-03-03 02:35:52 +0000246 };
Alexander Duyckbd198052011-06-11 01:45:08 +0000247
John Fastabende5b64632011-03-08 03:44:52 +0000248 u8 dcb_tc;
Auke Kok9a799d72007-09-15 14:07:45 -0700249 struct ixgbe_queue_stats stats;
Eric Dumazetde1036b2010-10-20 23:00:04 +0000250 struct u64_stats_sync syncp;
Alexander Duyck5b7da512010-11-16 19:26:50 -0800251 union {
252 struct ixgbe_tx_queue_stats tx_stats;
253 struct ixgbe_rx_queue_stats rx_stats;
254 };
Jesse Brandeburg7ca3bc52009-12-03 11:33:29 +0000255} ____cacheline_internodealigned_in_smp;
Auke Kok9a799d72007-09-15 14:07:45 -0700256
Shannon Nelsonc7e43582009-02-24 16:36:38 -0800257enum ixgbe_ring_f_enum {
258 RING_F_NONE = 0,
Greg Rose7f870472010-01-09 02:25:29 +0000259 RING_F_VMDQ, /* SR-IOV uses the same ring feature */
Shannon Nelsonc7e43582009-02-24 16:36:38 -0800260 RING_F_RSS,
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +0000261 RING_F_FDIR,
Yi Zou0331a832009-05-17 12:33:52 +0000262#ifdef IXGBE_FCOE
263 RING_F_FCOE,
264#endif /* IXGBE_FCOE */
Shannon Nelsonc7e43582009-02-24 16:36:38 -0800265
266 RING_F_ARRAY_SIZE /* must be last in enum set */
267};
268
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800269#define IXGBE_MAX_RSS_INDICES 16
Greg Rose7f870472010-01-09 02:25:29 +0000270#define IXGBE_MAX_VMDQ_INDICES 64
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +0000271#define IXGBE_MAX_FDIR_INDICES 64
Yi Zou0331a832009-05-17 12:33:52 +0000272#ifdef IXGBE_FCOE
273#define IXGBE_MAX_FCOE_INDICES 8
John Fastabende0fce692010-03-24 10:01:45 +0000274#define MAX_RX_QUEUES (IXGBE_MAX_FDIR_INDICES + IXGBE_MAX_FCOE_INDICES)
275#define MAX_TX_QUEUES (IXGBE_MAX_FDIR_INDICES + IXGBE_MAX_FCOE_INDICES)
276#else
277#define MAX_RX_QUEUES IXGBE_MAX_FDIR_INDICES
278#define MAX_TX_QUEUES IXGBE_MAX_FDIR_INDICES
Yi Zou0331a832009-05-17 12:33:52 +0000279#endif /* IXGBE_FCOE */
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800280struct ixgbe_ring_feature {
281 int indices;
282 int mask;
Jesse Brandeburg7ca3bc52009-12-03 11:33:29 +0000283} ____cacheline_internodealigned_in_smp;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800284
Alexander Duyckf8003262012-03-03 02:35:52 +0000285/*
286 * FCoE requires that all Rx buffers be over 2200 bytes in length. Since
287 * this is twice the size of a half page we need to double the page order
288 * for FCoE enabled Rx queues.
289 */
290#if defined(IXGBE_FCOE) && (PAGE_SIZE < 8192)
291static inline unsigned int ixgbe_rx_pg_order(struct ixgbe_ring *ring)
292{
Alexander Duyck57efd442012-06-25 21:54:46 +0000293 return test_bit(__IXGBE_RX_FCOE, &ring->state) ? 1 : 0;
Alexander Duyckf8003262012-03-03 02:35:52 +0000294}
295#else
296#define ixgbe_rx_pg_order(_ring) 0
297#endif
298#define ixgbe_rx_pg_size(_ring) (PAGE_SIZE << ixgbe_rx_pg_order(_ring))
299#define ixgbe_rx_bufsz(_ring) ((PAGE_SIZE / 2) << ixgbe_rx_pg_order(_ring))
300
Alexander Duyck08c88332011-06-11 01:45:03 +0000301struct ixgbe_ring_container {
Alexander Duyckefe3d3c2011-07-15 03:05:21 +0000302 struct ixgbe_ring *ring; /* pointer to linked list of rings */
Alexander Duyckbd198052011-06-11 01:45:08 +0000303 unsigned int total_bytes; /* total bytes processed this int */
304 unsigned int total_packets; /* total packets processed this int */
305 u16 work_limit; /* total work allowed per interrupt */
Alexander Duyck08c88332011-06-11 01:45:03 +0000306 u8 count; /* total number of rings in vector */
307 u8 itr; /* current ITR setting for ring */
308};
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800309
Alexander Duycka5579282012-02-08 07:50:04 +0000310/* iterator for handling rings in ring container */
311#define ixgbe_for_each_ring(pos, head) \
312 for (pos = (head).ring; pos != NULL; pos = pos->next)
313
Alexander Duyck2f90b862008-11-20 20:52:10 -0800314#define MAX_RX_PACKET_BUFFERS ((adapter->flags & IXGBE_FLAG_DCB_ENABLED) \
315 ? 8 : 1)
316#define MAX_TX_PACKET_BUFFERS MAX_RX_PACKET_BUFFERS
317
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800318/* MAX_MSIX_Q_VECTORS of these are allocated,
319 * but we only use one per queue-specific vector.
320 */
321struct ixgbe_q_vector {
322 struct ixgbe_adapter *adapter;
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800323#ifdef CONFIG_IXGBE_DCA
324 int cpu; /* CPU for DCA */
325#endif
Emil Tantilovd5bf4f62011-08-31 00:01:16 +0000326 u16 v_idx; /* index of q_vector within array, also used for
327 * finding the bit in EICR and friends that
328 * represents the vector for this ring */
329 u16 itr; /* Interrupt throttle rate written to EITR */
Alexander Duyck08c88332011-06-11 01:45:03 +0000330 struct ixgbe_ring_container rx, tx;
Emil Tantilovd5bf4f62011-08-31 00:01:16 +0000331
332 struct napi_struct napi;
Alexander Duyckde88eee2012-02-08 07:49:59 +0000333 cpumask_t affinity_mask;
334 int numa_node;
335 struct rcu_head rcu; /* to avoid race with update stats on free */
Alexander Duyckd0759eb2010-11-16 19:27:09 -0800336 char name[IFNAMSIZ + 9];
Alexander Duyckde88eee2012-02-08 07:49:59 +0000337
338 /* for dynamic allocation of rings associated with this q_vector */
339 struct ixgbe_ring ring[0] ____cacheline_internodealigned_in_smp;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800340};
Don Skidmore3ca8bc62012-04-12 00:33:31 +0000341#ifdef CONFIG_IXGBE_HWMON
342
343#define IXGBE_HWMON_TYPE_LOC 0
344#define IXGBE_HWMON_TYPE_TEMP 1
345#define IXGBE_HWMON_TYPE_CAUTION 2
346#define IXGBE_HWMON_TYPE_MAX 3
347
348struct hwmon_attr {
349 struct device_attribute dev_attr;
350 struct ixgbe_hw *hw;
351 struct ixgbe_thermal_diode_data *sensor;
352 char name[12];
353};
354
355struct hwmon_buff {
356 struct device *device;
357 struct hwmon_attr *hwmon_list;
358 unsigned int n_hwmon;
359};
360#endif /* CONFIG_IXGBE_HWMON */
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800361
Emil Tantilovd5bf4f62011-08-31 00:01:16 +0000362/*
363 * microsecond values for various ITR rates shifted by 2 to fit itr register
364 * with the first 3 bits reserved 0
Auke Kok9a799d72007-09-15 14:07:45 -0700365 */
Emil Tantilovd5bf4f62011-08-31 00:01:16 +0000366#define IXGBE_MIN_RSC_ITR 24
367#define IXGBE_100K_ITR 40
368#define IXGBE_20K_ITR 200
369#define IXGBE_10K_ITR 400
370#define IXGBE_8K_ITR 500
Auke Kok9a799d72007-09-15 14:07:45 -0700371
Alexander Duyckf56e0cb2012-01-31 02:59:39 +0000372/* ixgbe_test_staterr - tests bits in Rx descriptor status and error fields */
373static inline __le32 ixgbe_test_staterr(union ixgbe_adv_rx_desc *rx_desc,
374 const u32 stat_err_bits)
375{
376 return rx_desc->wb.upper.status_error & cpu_to_le32(stat_err_bits);
377}
378
Alexander Duyck7d4987d2011-05-27 05:31:37 +0000379static inline u16 ixgbe_desc_unused(struct ixgbe_ring *ring)
380{
381 u16 ntc = ring->next_to_clean;
382 u16 ntu = ring->next_to_use;
383
384 return ((ntc > ntu) ? 0 : ring->count) + ntc - ntu - 1;
385}
Auke Kok9a799d72007-09-15 14:07:45 -0700386
Alexander Duycke4f74022012-01-31 02:59:44 +0000387#define IXGBE_RX_DESC(R, i) \
Alexander Duyck31f05a22010-08-19 13:40:31 +0000388 (&(((union ixgbe_adv_rx_desc *)((R)->desc))[i]))
Alexander Duycke4f74022012-01-31 02:59:44 +0000389#define IXGBE_TX_DESC(R, i) \
Alexander Duyck31f05a22010-08-19 13:40:31 +0000390 (&(((union ixgbe_adv_tx_desc *)((R)->desc))[i]))
Alexander Duycke4f74022012-01-31 02:59:44 +0000391#define IXGBE_TX_CTXTDESC(R, i) \
Alexander Duyck31f05a22010-08-19 13:40:31 +0000392 (&(((struct ixgbe_adv_tx_context_desc *)((R)->desc))[i]))
Auke Kok9a799d72007-09-15 14:07:45 -0700393
394#define IXGBE_MAX_JUMBO_FRAME_SIZE 16128
Yi Zou63f39bd2009-05-17 12:34:35 +0000395#ifdef IXGBE_FCOE
396/* Use 3K as the baby jumbo frame size for FCoE */
397#define IXGBE_FCOE_JUMBO_FRAME_SIZE 3072
398#endif /* IXGBE_FCOE */
Auke Kok9a799d72007-09-15 14:07:45 -0700399
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800400#define OTHER_VECTOR 1
401#define NON_Q_VECTORS (OTHER_VECTOR)
402
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000403#define MAX_MSIX_VECTORS_82599 64
404#define MAX_MSIX_Q_VECTORS_82599 64
Peter P Waskiewicz Jreb7f1392009-02-01 01:18:58 -0800405#define MAX_MSIX_VECTORS_82598 18
406#define MAX_MSIX_Q_VECTORS_82598 16
407
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000408#define MAX_MSIX_Q_VECTORS MAX_MSIX_Q_VECTORS_82599
409#define MAX_MSIX_COUNT MAX_MSIX_VECTORS_82599
Peter P Waskiewicz Jreb7f1392009-02-01 01:18:58 -0800410
Alexander Duyck8f154862012-02-10 02:08:37 +0000411#define MIN_MSIX_Q_VECTORS 1
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800412#define MIN_MSIX_COUNT (MIN_MSIX_Q_VECTORS + NON_Q_VECTORS)
413
Alexander Duyck46646e62012-02-08 07:49:28 +0000414/* default to trying for four seconds */
415#define IXGBE_TRY_LINK_TIMEOUT (4 * HZ)
416
Auke Kok9a799d72007-09-15 14:07:45 -0700417/* board specific private data structure */
418struct ixgbe_adapter {
Alexander Duyck46646e62012-02-08 07:49:28 +0000419 unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)];
420 /* OS defined structs */
421 struct net_device *netdev;
422 struct pci_dev *pdev;
423
Alexander Duycke606bfe2011-04-22 04:07:43 +0000424 unsigned long state;
425
426 /* Some features need tri-state capability,
427 * thus the additional *_CAPABLE flags.
428 */
429 u32 flags;
Alexander Duycke606bfe2011-04-22 04:07:43 +0000430#define IXGBE_FLAG_MSI_CAPABLE (u32)(1 << 1)
431#define IXGBE_FLAG_MSI_ENABLED (u32)(1 << 2)
432#define IXGBE_FLAG_MSIX_CAPABLE (u32)(1 << 3)
433#define IXGBE_FLAG_MSIX_ENABLED (u32)(1 << 4)
434#define IXGBE_FLAG_RX_1BUF_CAPABLE (u32)(1 << 6)
435#define IXGBE_FLAG_RX_PS_CAPABLE (u32)(1 << 7)
436#define IXGBE_FLAG_RX_PS_ENABLED (u32)(1 << 8)
437#define IXGBE_FLAG_IN_NETPOLL (u32)(1 << 9)
438#define IXGBE_FLAG_DCA_ENABLED (u32)(1 << 10)
439#define IXGBE_FLAG_DCA_CAPABLE (u32)(1 << 11)
440#define IXGBE_FLAG_IMIR_ENABLED (u32)(1 << 12)
441#define IXGBE_FLAG_MQ_CAPABLE (u32)(1 << 13)
442#define IXGBE_FLAG_DCB_ENABLED (u32)(1 << 14)
443#define IXGBE_FLAG_RSS_ENABLED (u32)(1 << 16)
444#define IXGBE_FLAG_RSS_CAPABLE (u32)(1 << 17)
445#define IXGBE_FLAG_VMDQ_CAPABLE (u32)(1 << 18)
446#define IXGBE_FLAG_VMDQ_ENABLED (u32)(1 << 19)
447#define IXGBE_FLAG_FAN_FAIL_CAPABLE (u32)(1 << 20)
448#define IXGBE_FLAG_NEED_LINK_UPDATE (u32)(1 << 22)
Alexander Duyck70864002011-04-27 09:13:56 +0000449#define IXGBE_FLAG_NEED_LINK_CONFIG (u32)(1 << 23)
450#define IXGBE_FLAG_FDIR_HASH_CAPABLE (u32)(1 << 24)
451#define IXGBE_FLAG_FDIR_PERFECT_CAPABLE (u32)(1 << 25)
452#define IXGBE_FLAG_FCOE_CAPABLE (u32)(1 << 26)
453#define IXGBE_FLAG_FCOE_ENABLED (u32)(1 << 27)
454#define IXGBE_FLAG_SRIOV_CAPABLE (u32)(1 << 28)
455#define IXGBE_FLAG_SRIOV_ENABLED (u32)(1 << 29)
Alexander Duycke606bfe2011-04-22 04:07:43 +0000456
457 u32 flags2;
458#define IXGBE_FLAG2_RSC_CAPABLE (u32)(1)
459#define IXGBE_FLAG2_RSC_ENABLED (u32)(1 << 1)
460#define IXGBE_FLAG2_TEMP_SENSOR_CAPABLE (u32)(1 << 2)
Alexander Duyckf0f97782011-04-22 04:08:09 +0000461#define IXGBE_FLAG2_TEMP_SENSOR_EVENT (u32)(1 << 3)
Alexander Duyck70864002011-04-27 09:13:56 +0000462#define IXGBE_FLAG2_SEARCH_FOR_SFP (u32)(1 << 4)
463#define IXGBE_FLAG2_SFP_NEEDS_RESET (u32)(1 << 5)
Alexander Duyckc83c6cb2011-04-27 09:21:16 +0000464#define IXGBE_FLAG2_RESET_REQUESTED (u32)(1 << 6)
Alexander Duyckd034acf2011-04-27 09:25:34 +0000465#define IXGBE_FLAG2_FDIR_REQUIRES_REINIT (u32)(1 << 7)
Alexander Duyckef6afc02012-02-08 07:51:53 +0000466#define IXGBE_FLAG2_RSS_FIELD_IPV4_UDP (u32)(1 << 8)
467#define IXGBE_FLAG2_RSS_FIELD_IPV6_UDP (u32)(1 << 9)
Jacob Keller3a6a4ed2012-05-01 05:24:58 +0000468#define IXGBE_FLAG2_OVERFLOW_CHECK_ENABLED (u32)(1 << 10)
Jacob E Keller681ae1a2012-05-01 05:24:41 +0000469#define IXGBE_FLAG2_PTP_PPS_ENABLED (u32)(1 << 11)
Alexander Duyck46646e62012-02-08 07:49:28 +0000470
471 /* Tx fast path data */
472 int num_tx_queues;
473 u16 tx_itr_setting;
474 u16 tx_work_limit;
475
476 /* Rx fast path data */
477 int num_rx_queues;
478 u16 rx_itr_setting;
479
480 /* TX */
481 struct ixgbe_ring *tx_ring[MAX_TX_QUEUES] ____cacheline_aligned_in_smp;
482
483 u64 restart_queue;
484 u64 lsc_int;
485 u32 tx_timeout_count;
486
487 /* RX */
488 struct ixgbe_ring *rx_ring[MAX_RX_QUEUES];
489 int num_rx_pools; /* == num_rx_queues in 82598 */
490 int num_rx_queues_per_pool; /* 1 if 82598, can be many if 82599 */
491 u64 hw_csum_rx_error;
492 u64 hw_rx_no_dma_resources;
493 u64 rsc_total_count;
494 u64 rsc_total_flush;
495 u64 non_eop_descs;
496 u32 alloc_rx_page_failed;
497 u32 alloc_rx_buff_failed;
498
Alexander Duyck7a921c92009-05-06 10:43:28 +0000499 struct ixgbe_q_vector *q_vector[MAX_MSIX_Q_VECTORS];
John Fastabendd033d522011-02-10 14:40:01 +0000500
501 /* DCB parameters */
502 struct ieee_pfc *ixgbe_ieee_pfc;
503 struct ieee_ets *ixgbe_ieee_ets;
Alexander Duyck2f90b862008-11-20 20:52:10 -0800504 struct ixgbe_dcb_config dcb_cfg;
505 struct ixgbe_dcb_config temp_dcb_cfg;
506 u8 dcb_set_bitmap;
John Fastabend30323092011-03-01 05:25:35 +0000507 u8 dcbx_cap;
Peter P Waskiewicz Jr264857b2009-05-17 12:35:16 +0000508 enum ixgbe_fc_mode last_lfc_mode;
Auke Kok9a799d72007-09-15 14:07:45 -0700509
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800510 int num_msix_vectors;
Peter P Waskiewicz Jreb7f1392009-02-01 01:18:58 -0800511 int max_msix_q_vectors; /* true count of q_vectors for device */
Shannon Nelsonc7e43582009-02-24 16:36:38 -0800512 struct ixgbe_ring_feature ring_feature[RING_F_ARRAY_SIZE];
Auke Kok9a799d72007-09-15 14:07:45 -0700513 struct msix_entry *msix_entries;
514
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +0000515 u32 test_icr;
516 struct ixgbe_ring test_tx_ring;
517 struct ixgbe_ring test_rx_ring;
518
Auke Kok9a799d72007-09-15 14:07:45 -0700519 /* structs defined in ixgbe_hw.h */
520 struct ixgbe_hw hw;
521 u16 msg_enable;
522 struct ixgbe_hw_stats stats;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800523
Auke Kok9a799d72007-09-15 14:07:45 -0700524 u64 tx_busy;
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -0700525 unsigned int tx_ring_count;
526 unsigned int rx_ring_count;
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -0700527
528 u32 link_speed;
529 bool link_up;
530 unsigned long link_check_timeout;
531
Alexander Duyck70864002011-04-27 09:13:56 +0000532 struct timer_list service_timer;
Alexander Duyck46646e62012-02-08 07:49:28 +0000533 struct work_struct service_task;
534
535 struct hlist_head fdir_filter_list;
536 unsigned long fdir_overflow; /* number of times ATR was backed off */
537 union ixgbe_atr_input fdir_mask;
538 int fdir_filter_count;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +0000539 u32 fdir_pballoc;
540 u32 atr_sample_rate;
541 spinlock_t fdir_perfect_lock;
Alexander Duyck46646e62012-02-08 07:49:28 +0000542
Yi Zoud0ed8932009-05-13 13:11:29 +0000543#ifdef IXGBE_FCOE
544 struct ixgbe_fcoe fcoe;
545#endif /* IXGBE_FCOE */
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000546 u32 wol;
Alexander Duyck46646e62012-02-08 07:49:28 +0000547
Alexander Duyck46646e62012-02-08 07:49:28 +0000548 u16 bd_number;
549
Emil Tantilov15e52092011-09-29 05:01:29 +0000550 u16 eeprom_verh;
551 u16 eeprom_verl;
Emil Tantilovc23f5b62011-08-16 07:34:18 +0000552 u16 eeprom_cap;
Greg Rose7f870472010-01-09 02:25:29 +0000553
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -0700554 u32 interrupt_event;
Alexander Duyck46646e62012-02-08 07:49:28 +0000555 u32 led_reg;
Jesse Brandeburg1a6c14a2010-02-03 14:18:50 +0000556
Jacob Keller3a6a4ed2012-05-01 05:24:58 +0000557#ifdef CONFIG_IXGBE_PTP
558 struct ptp_clock *ptp_clock;
559 struct ptp_clock_info ptp_caps;
560 unsigned long last_overflow_check;
561 spinlock_t tmreg_lock;
562 struct cyclecounter cc;
563 struct timecounter tc;
Jacob Keller1d1a79b2012-05-22 06:18:08 +0000564 int rx_hwtstamp_filter;
Jacob Keller3a6a4ed2012-05-01 05:24:58 +0000565 u32 base_incval;
566 u32 cycle_speed;
567#endif /* CONFIG_IXGBE_PTP */
568
Greg Rose7f870472010-01-09 02:25:29 +0000569 /* SR-IOV */
570 DECLARE_BITMAP(active_vfs, IXGBE_MAX_VF_FUNCTIONS);
571 unsigned int num_vfs;
572 struct vf_data_storage *vfinfo;
Lior Levyff4ab202011-03-11 02:03:07 +0000573 int vf_rate_link_speed;
Greg Rosea1cbb152011-05-13 01:33:48 +0000574 struct vf_macvlans vf_mvs;
575 struct vf_macvlans *mv_list;
Alexander Duyck3e053342011-05-11 07:18:47 +0000576
Greg Rose83c61fa2011-09-07 05:59:35 +0000577 u32 timer_event_accumulator;
578 u32 vferr_refcount;
Don Skidmore3ca8bc62012-04-12 00:33:31 +0000579 struct kobject *info_kobj;
580#ifdef CONFIG_IXGBE_HWMON
581 struct hwmon_buff ixgbe_hwmon_buff;
582#endif /* CONFIG_IXGBE_HWMON */
Alexander Duyck3e053342011-05-11 07:18:47 +0000583};
584
585struct ixgbe_fdir_filter {
586 struct hlist_node fdir_node;
587 union ixgbe_atr_input filter;
588 u16 sw_idx;
589 u16 action;
Auke Kok9a799d72007-09-15 14:07:45 -0700590};
591
Don Skidmore70e55762012-03-15 04:55:59 +0000592enum ixgbe_state_t {
Auke Kok9a799d72007-09-15 14:07:45 -0700593 __IXGBE_TESTING,
594 __IXGBE_RESETTING,
Donald Skidmorec4900be2008-11-20 21:11:42 -0800595 __IXGBE_DOWN,
Alexander Duyck70864002011-04-27 09:13:56 +0000596 __IXGBE_SERVICE_SCHED,
597 __IXGBE_IN_SFP_INIT,
Auke Kok9a799d72007-09-15 14:07:45 -0700598};
599
Alexander Duyck4c1975d2012-01-31 02:59:23 +0000600struct ixgbe_cb {
601 union { /* Union defining head/tail partner */
602 struct sk_buff *head;
603 struct sk_buff *tail;
604 };
Alexander Duyckaa801752010-11-16 19:27:02 -0800605 dma_addr_t dma;
Alexander Duyck4c1975d2012-01-31 02:59:23 +0000606 u16 append_cnt;
Alexander Duyckf8003262012-03-03 02:35:52 +0000607 bool page_released;
Alexander Duyckaa801752010-11-16 19:27:02 -0800608};
Alexander Duyck4c1975d2012-01-31 02:59:23 +0000609#define IXGBE_CB(skb) ((struct ixgbe_cb *)(skb)->cb)
Alexander Duyckaa801752010-11-16 19:27:02 -0800610
Auke Kok9a799d72007-09-15 14:07:45 -0700611enum ixgbe_boards {
Auke Kok3957d632007-10-31 15:22:10 -0700612 board_82598,
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000613 board_82599,
Don Skidmorefe15e8e2010-11-16 19:27:16 -0800614 board_X540,
Auke Kok9a799d72007-09-15 14:07:45 -0700615};
616
Auke Kok3957d632007-10-31 15:22:10 -0700617extern struct ixgbe_info ixgbe_82598_info;
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000618extern struct ixgbe_info ixgbe_82599_info;
Don Skidmorefe15e8e2010-11-16 19:27:16 -0800619extern struct ixgbe_info ixgbe_X540_info;
Jeff Kirsher7a6b6f52008-11-25 01:02:08 -0800620#ifdef CONFIG_IXGBE_DCB
Stephen Hemminger32953542009-10-05 06:01:03 +0000621extern const struct dcbnl_rtnl_ops dcbnl_ops;
Alexander Duyck2f90b862008-11-20 20:52:10 -0800622#endif
Auke Kok9a799d72007-09-15 14:07:45 -0700623
624extern char ixgbe_driver_name[];
Stephen Hemminger9c8eb722007-10-29 10:46:24 -0700625extern const char ixgbe_driver_version[];
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000626#ifdef IXGBE_FCOE
Neerav Parikhea818752012-01-04 20:23:40 +0000627extern char ixgbe_default_device_descr[];
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000628#endif /* IXGBE_FCOE */
Auke Kok9a799d72007-09-15 14:07:45 -0700629
Alexander Duyckc7ccde02011-07-21 00:40:40 +0000630extern void ixgbe_up(struct ixgbe_adapter *adapter);
Auke Kok9a799d72007-09-15 14:07:45 -0700631extern void ixgbe_down(struct ixgbe_adapter *adapter);
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -0800632extern void ixgbe_reinit_locked(struct ixgbe_adapter *adapter);
Auke Kok9a799d72007-09-15 14:07:45 -0700633extern void ixgbe_reset(struct ixgbe_adapter *adapter);
Auke Kok9a799d72007-09-15 14:07:45 -0700634extern void ixgbe_set_ethtool_ops(struct net_device *netdev);
Alexander Duyckb6ec8952010-11-16 19:26:49 -0800635extern int ixgbe_setup_rx_resources(struct ixgbe_ring *);
636extern int ixgbe_setup_tx_resources(struct ixgbe_ring *);
637extern void ixgbe_free_rx_resources(struct ixgbe_ring *);
638extern void ixgbe_free_tx_resources(struct ixgbe_ring *);
Alexander Duyck84418e32010-08-19 13:40:54 +0000639extern void ixgbe_configure_rx_ring(struct ixgbe_adapter *,struct ixgbe_ring *);
640extern void ixgbe_configure_tx_ring(struct ixgbe_adapter *,struct ixgbe_ring *);
Yi Zou2d39d572011-01-06 14:29:56 +0000641extern void ixgbe_disable_rx_queue(struct ixgbe_adapter *adapter,
642 struct ixgbe_ring *);
Peter P Waskiewiczb4617242008-09-11 20:04:46 -0700643extern void ixgbe_update_stats(struct ixgbe_adapter *adapter);
Alexander Duyck2f90b862008-11-20 20:52:10 -0800644extern int ixgbe_init_interrupt_scheme(struct ixgbe_adapter *adapter);
Jacob Keller8e2813f2012-04-21 06:05:40 +0000645extern int ixgbe_wol_supported(struct ixgbe_adapter *adapter, u16 device_id,
646 u16 subdevice_id);
Alexander Duyck7a921c92009-05-06 10:43:28 +0000647extern void ixgbe_clear_interrupt_scheme(struct ixgbe_adapter *adapter);
Alexander Duyck84418e32010-08-19 13:40:54 +0000648extern netdev_tx_t ixgbe_xmit_frame_ring(struct sk_buff *,
Alexander Duyck84418e32010-08-19 13:40:54 +0000649 struct ixgbe_adapter *,
650 struct ixgbe_ring *);
Alexander Duyckb6ec8952010-11-16 19:26:49 -0800651extern void ixgbe_unmap_and_free_tx_resource(struct ixgbe_ring *,
Alexander Duyck84418e32010-08-19 13:40:54 +0000652 struct ixgbe_tx_buffer *);
Alexander Duyckfc77dc32010-11-16 19:26:51 -0800653extern void ixgbe_alloc_rx_buffers(struct ixgbe_ring *, u16);
Alexander Duyckfe49f042009-06-04 16:00:09 +0000654extern void ixgbe_write_eitr(struct ixgbe_q_vector *);
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000655extern int ixgbe_poll(struct napi_struct *napi, int budget);
Alexander Duyckfe49f042009-06-04 16:00:09 +0000656extern int ethtool_ioctl(struct ifreq *ifr);
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +0000657extern s32 ixgbe_reinit_fdir_tables_82599(struct ixgbe_hw *hw);
Alexander Duyckc04f6ca2011-05-11 07:18:36 +0000658extern s32 ixgbe_init_fdir_signature_82599(struct ixgbe_hw *hw, u32 fdirctrl);
659extern s32 ixgbe_init_fdir_perfect_82599(struct ixgbe_hw *hw, u32 fdirctrl);
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +0000660extern s32 ixgbe_fdir_add_signature_filter_82599(struct ixgbe_hw *hw,
Alexander Duyck69830522011-01-06 14:29:58 +0000661 union ixgbe_atr_hash_dword input,
662 union ixgbe_atr_hash_dword common,
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +0000663 u8 queue);
Alexander Duyckc04f6ca2011-05-11 07:18:36 +0000664extern s32 ixgbe_fdir_set_input_mask_82599(struct ixgbe_hw *hw,
665 union ixgbe_atr_input *input_mask);
666extern s32 ixgbe_fdir_write_perfect_filter_82599(struct ixgbe_hw *hw,
667 union ixgbe_atr_input *input,
668 u16 soft_id, u8 queue);
669extern s32 ixgbe_fdir_erase_perfect_filter_82599(struct ixgbe_hw *hw,
670 union ixgbe_atr_input *input,
671 u16 soft_id);
672extern void ixgbe_atr_compute_perfect_hash_82599(union ixgbe_atr_input *input,
673 union ixgbe_atr_input *mask);
Greg Rose7f870472010-01-09 02:25:29 +0000674extern void ixgbe_set_rx_mode(struct net_device *netdev);
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000675#ifdef CONFIG_IXGBE_DCB
Alexander Duyck3ebe8fd2012-04-25 04:36:38 +0000676extern void ixgbe_set_rx_drop_en(struct ixgbe_adapter *adapter);
John Fastabende5b64632011-03-08 03:44:52 +0000677extern int ixgbe_setup_tc(struct net_device *dev, u8 tc);
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000678#endif
Alexander Duyck897ab152011-05-27 05:31:47 +0000679extern void ixgbe_tx_ctxtdesc(struct ixgbe_ring *, u32, u32, u32, u32);
Don Skidmore082757a2011-07-21 05:55:00 +0000680extern void ixgbe_do_reset(struct net_device *netdev);
Don Skidmore12109822012-05-04 06:07:08 +0000681#ifdef CONFIG_IXGBE_HWMON
Don Skidmore3ca8bc62012-04-12 00:33:31 +0000682extern void ixgbe_sysfs_exit(struct ixgbe_adapter *adapter);
683extern int ixgbe_sysfs_init(struct ixgbe_adapter *adapter);
Don Skidmore12109822012-05-04 06:07:08 +0000684#endif /* CONFIG_IXGBE_HWMON */
Yi Zoueacd73f2009-05-13 13:11:06 +0000685#ifdef IXGBE_FCOE
686extern void ixgbe_configure_fcoe(struct ixgbe_adapter *adapter);
Alexander Duyckfd0db0e2012-02-08 07:50:56 +0000687extern int ixgbe_fso(struct ixgbe_ring *tx_ring,
688 struct ixgbe_tx_buffer *first,
Alexander Duyck244e27a2012-02-08 07:51:11 +0000689 u8 *hdr_len);
Yi Zou332d4a72009-05-13 13:11:53 +0000690extern void ixgbe_cleanup_fcoe(struct ixgbe_adapter *adapter);
691extern int ixgbe_fcoe_ddp(struct ixgbe_adapter *adapter,
Alexander Duyckff886df2011-06-11 01:45:13 +0000692 union ixgbe_adv_rx_desc *rx_desc,
Alexander Duyckf56e0cb2012-01-31 02:59:39 +0000693 struct sk_buff *skb);
Yi Zou332d4a72009-05-13 13:11:53 +0000694extern int ixgbe_fcoe_ddp_get(struct net_device *netdev, u16 xid,
695 struct scatterlist *sgl, unsigned int sgc);
Yi Zou68a683c2011-02-01 07:22:16 +0000696extern int ixgbe_fcoe_ddp_target(struct net_device *netdev, u16 xid,
697 struct scatterlist *sgl, unsigned int sgc);
Yi Zou332d4a72009-05-13 13:11:53 +0000698extern int ixgbe_fcoe_ddp_put(struct net_device *netdev, u16 xid);
Yi Zou8450ff82009-08-31 12:32:14 +0000699extern int ixgbe_fcoe_enable(struct net_device *netdev);
700extern int ixgbe_fcoe_disable(struct net_device *netdev);
Yi Zou6ee16522009-08-31 12:34:28 +0000701#ifdef CONFIG_IXGBE_DCB
702extern u8 ixgbe_fcoe_getapp(struct ixgbe_adapter *adapter);
703extern u8 ixgbe_fcoe_setapp(struct ixgbe_adapter *adapter, u8 up);
704#endif /* CONFIG_IXGBE_DCB */
Yi Zou61a1fa12009-10-28 18:24:56 +0000705extern int ixgbe_fcoe_get_wwn(struct net_device *netdev, u64 *wwn, int type);
Neerav Parikhea818752012-01-04 20:23:40 +0000706extern int ixgbe_fcoe_get_hbainfo(struct net_device *netdev,
707 struct netdev_fcoe_hbainfo *info);
Yi Zoueacd73f2009-05-13 13:11:06 +0000708#endif /* IXGBE_FCOE */
Auke Kok9a799d72007-09-15 14:07:45 -0700709
Alexander Duyckb2d96e02012-02-07 08:14:33 +0000710static inline struct netdev_queue *txring_txq(const struct ixgbe_ring *ring)
711{
712 return netdev_get_tx_queue(ring->netdev, ring->queue_index);
713}
714
Jacob Keller3a6a4ed2012-05-01 05:24:58 +0000715#ifdef CONFIG_IXGBE_PTP
716extern void ixgbe_ptp_init(struct ixgbe_adapter *adapter);
717extern void ixgbe_ptp_stop(struct ixgbe_adapter *adapter);
718extern void ixgbe_ptp_overflow_check(struct ixgbe_adapter *adapter);
719extern void ixgbe_ptp_tx_hwtstamp(struct ixgbe_q_vector *q_vector,
720 struct sk_buff *skb);
721extern void ixgbe_ptp_rx_hwtstamp(struct ixgbe_q_vector *q_vector,
Jacob Keller1d1a79b2012-05-22 06:18:08 +0000722 union ixgbe_adv_rx_desc *rx_desc,
Jacob Keller3a6a4ed2012-05-01 05:24:58 +0000723 struct sk_buff *skb);
724extern int ixgbe_ptp_hwtstamp_ioctl(struct ixgbe_adapter *adapter,
725 struct ifreq *ifr, int cmd);
726extern void ixgbe_ptp_start_cyclecounter(struct ixgbe_adapter *adapter);
Jacob E Keller681ae1a2012-05-01 05:24:41 +0000727extern void ixgbe_ptp_check_pps_event(struct ixgbe_adapter *adapter, u32 eicr);
Jacob Keller3a6a4ed2012-05-01 05:24:58 +0000728#endif /* CONFIG_IXGBE_PTP */
729
Auke Kok9a799d72007-09-15 14:07:45 -0700730#endif /* _IXGBE_H_ */