blob: ac4b90edb58ed0bf71cbc8f6d5b12c879c25254e [file] [log] [blame]
Auke Kok9a799d72007-09-15 14:07:45 -07001/*******************************************************************************
2
3 Intel 10 Gigabit PCI Express Linux driver
Shannon Nelson8c47eaa2010-01-13 01:49:34 +00004 Copyright(c) 1999 - 2010 Intel Corporation.
Auke Kok9a799d72007-09-15 14:07:45 -07005
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
9
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 more details.
14
15 You should have received a copy of the GNU General Public License along with
16 this program; if not, write to the Free Software Foundation, Inc.,
17 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18
19 The full GNU General Public License is included in this distribution in
20 the file called "COPYING".
21
22 Contact Information:
Auke Kok9a799d72007-09-15 14:07:45 -070023 e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
24 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
25
26*******************************************************************************/
27
28#ifndef _IXGBE_H_
29#define _IXGBE_H_
30
31#include <linux/types.h>
32#include <linux/pci.h>
33#include <linux/netdevice.h>
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -080034#include <linux/aer.h>
Auke Kok9a799d72007-09-15 14:07:45 -070035
36#include "ixgbe_type.h"
37#include "ixgbe_common.h"
Alexander Duyck2f90b862008-11-20 20:52:10 -080038#include "ixgbe_dcb.h"
Yi Zoueacd73f2009-05-13 13:11:06 +000039#if defined(CONFIG_FCOE) || defined(CONFIG_FCOE_MODULE)
40#define IXGBE_FCOE
41#include "ixgbe_fcoe.h"
42#endif /* CONFIG_FCOE or CONFIG_FCOE_MODULE */
Jeff Garzik5dd2d332008-10-16 05:09:31 -040043#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -080044#include <linux/dca.h>
45#endif
Auke Kok9a799d72007-09-15 14:07:45 -070046
Emil Tantilov849c4542010-06-03 16:53:41 +000047/* common prefix used by pr_<> macros */
48#undef pr_fmt
49#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
Auke Kok9a799d72007-09-15 14:07:45 -070050
51/* TX/RX descriptor defines */
Jesse Brandeburg6bacb302009-12-03 11:33:07 +000052#define IXGBE_DEFAULT_TXD 512
Auke Kok9a799d72007-09-15 14:07:45 -070053#define IXGBE_MAX_TXD 4096
54#define IXGBE_MIN_TXD 64
55
Jesse Brandeburg6bacb302009-12-03 11:33:07 +000056#define IXGBE_DEFAULT_RXD 512
Auke Kok9a799d72007-09-15 14:07:45 -070057#define IXGBE_MAX_RXD 4096
58#define IXGBE_MIN_RXD 64
59
Auke Kok9a799d72007-09-15 14:07:45 -070060/* flow control */
61#define IXGBE_DEFAULT_FCRTL 0x10000
Jesse Brandeburg2b9ade92008-08-26 04:27:10 -070062#define IXGBE_MIN_FCRTL 0x40
Auke Kok9a799d72007-09-15 14:07:45 -070063#define IXGBE_MAX_FCRTL 0x7FF80
64#define IXGBE_DEFAULT_FCRTH 0x20000
Jesse Brandeburg2b9ade92008-08-26 04:27:10 -070065#define IXGBE_MIN_FCRTH 0x600
Auke Kok9a799d72007-09-15 14:07:45 -070066#define IXGBE_MAX_FCRTH 0x7FFF0
Jesse Brandeburg2b9ade92008-08-26 04:27:10 -070067#define IXGBE_DEFAULT_FCPAUSE 0xFFFF
Auke Kok9a799d72007-09-15 14:07:45 -070068#define IXGBE_MIN_FCPAUSE 0
69#define IXGBE_MAX_FCPAUSE 0xFFFF
70
71/* Supported Rx Buffer Sizes */
Alexander Duyck13958072010-08-19 13:37:21 +000072#define IXGBE_RXBUFFER_512 512 /* Used for packet split */
Auke Kok9a799d72007-09-15 14:07:45 -070073#define IXGBE_RXBUFFER_2048 2048
Alexander Duycke76678d2009-05-17 20:57:47 +000074#define IXGBE_RXBUFFER_4096 4096
75#define IXGBE_RXBUFFER_8192 8192
Jesse Brandeburg32344a32009-02-24 16:37:31 -080076#define IXGBE_MAX_RXBUFFER 16384 /* largest size for a single descriptor */
Auke Kok9a799d72007-09-15 14:07:45 -070077
Alexander Duyck13958072010-08-19 13:37:21 +000078/*
79 * NOTE: netdev_alloc_skb reserves up to 64 bytes, NET_IP_ALIGN mans we
80 * reserve 2 more, and skb_shared_info adds an additional 384 bytes more,
81 * this adds up to 512 bytes of extra data meaning the smallest allocation
82 * we could have is 1K.
83 * i.e. RXBUFFER_512 --> size-1024 slab
84 */
85#define IXGBE_RX_HDR_SIZE IXGBE_RXBUFFER_512
Auke Kok9a799d72007-09-15 14:07:45 -070086
87#define MAXIMUM_ETHERNET_VLAN_SIZE (ETH_FRAME_LEN + ETH_FCS_LEN + VLAN_HLEN)
88
Auke Kok9a799d72007-09-15 14:07:45 -070089/* How many Rx Buffers do we bundle into one write to the hardware ? */
90#define IXGBE_RX_BUFFER_WRITE 16 /* Must be power of 2 */
91
92#define IXGBE_TX_FLAGS_CSUM (u32)(1)
93#define IXGBE_TX_FLAGS_VLAN (u32)(1 << 1)
94#define IXGBE_TX_FLAGS_TSO (u32)(1 << 2)
95#define IXGBE_TX_FLAGS_IPV4 (u32)(1 << 3)
Yi Zoueacd73f2009-05-13 13:11:06 +000096#define IXGBE_TX_FLAGS_FCOE (u32)(1 << 4)
97#define IXGBE_TX_FLAGS_FSO (u32)(1 << 5)
Auke Kok9a799d72007-09-15 14:07:45 -070098#define IXGBE_TX_FLAGS_VLAN_MASK 0xffff0000
Alexander Duyck2f90b862008-11-20 20:52:10 -080099#define IXGBE_TX_FLAGS_VLAN_PRIO_MASK 0x0000e000
Auke Kok9a799d72007-09-15 14:07:45 -0700100#define IXGBE_TX_FLAGS_VLAN_SHIFT 16
101
Peter P Waskiewicz Jr0a924572009-07-30 12:26:00 +0000102#define IXGBE_MAX_RSC_INT_RATE 162760
103
Greg Rose7f870472010-01-09 02:25:29 +0000104#define IXGBE_MAX_VF_MC_ENTRIES 30
105#define IXGBE_MAX_VF_FUNCTIONS 64
106#define IXGBE_MAX_VFTA_ENTRIES 128
107#define MAX_EMULATION_MAC_ADDRS 16
108#define VMDQ_P(p) ((p) + adapter->num_vfs)
109
110struct vf_data_storage {
111 unsigned char vf_mac_addresses[ETH_ALEN];
112 u16 vf_mc_hashes[IXGBE_MAX_VF_MC_ENTRIES];
113 u16 num_vf_mc_hashes;
114 u16 default_vf_vlan_id;
115 u16 vlans_enabled;
Greg Rose7f870472010-01-09 02:25:29 +0000116 bool clear_to_send;
Greg Rose7f016482010-05-04 22:12:06 +0000117 bool pf_set_mac;
Greg Rose7f016482010-05-04 22:12:06 +0000118 u16 pf_vlan; /* When set, guest VLAN config not allowed. */
119 u16 pf_qos;
Greg Rose7f870472010-01-09 02:25:29 +0000120};
121
Auke Kok9a799d72007-09-15 14:07:45 -0700122/* wrapper around a pointer to a socket buffer,
123 * so a DMA handle can be stored along with the buffer */
124struct ixgbe_tx_buffer {
125 struct sk_buff *skb;
126 dma_addr_t dma;
127 unsigned long time_stamp;
128 u16 length;
129 u16 next_to_watch;
Alexander Duycke5a43542009-12-02 16:46:56 +0000130 u16 mapped_as_page;
Auke Kok9a799d72007-09-15 14:07:45 -0700131};
132
133struct ixgbe_rx_buffer {
134 struct sk_buff *skb;
135 dma_addr_t dma;
136 struct page *page;
137 dma_addr_t page_dma;
Jesse Brandeburg762f4c52008-09-11 19:58:43 -0700138 unsigned int page_offset;
Auke Kok9a799d72007-09-15 14:07:45 -0700139};
140
141struct ixgbe_queue_stats {
142 u64 packets;
143 u64 bytes;
144};
145
146struct ixgbe_ring {
Auke Kok9a799d72007-09-15 14:07:45 -0700147 void *desc; /* descriptor ring memory */
Auke Kok9a799d72007-09-15 14:07:45 -0700148 union {
149 struct ixgbe_tx_buffer *tx_buffer_info;
150 struct ixgbe_rx_buffer *rx_buffer_info;
151 };
Jesse Brandeburgae540af2009-06-04 16:02:04 +0000152 u8 atr_sample_rate;
153 u8 atr_count;
154 u16 count; /* amount of descriptors */
155 u16 rx_buf_len;
156 u16 next_to_use;
157 u16 next_to_clean;
158
159 u8 queue_index; /* needed for multiqueue queue management */
Auke Kok9a799d72007-09-15 14:07:45 -0700160
Yi Zou6e455b892009-08-06 13:05:44 +0000161#define IXGBE_RING_RX_PS_ENABLED (u8)(1)
162 u8 flags; /* per ring feature flags */
Auke Kok9a799d72007-09-15 14:07:45 -0700163 u16 head;
164 u16 tail;
165
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -0800166 unsigned int total_bytes;
167 unsigned int total_packets;
Auke Kok9a799d72007-09-15 14:07:45 -0700168
Jeff Garzik5dd2d332008-10-16 05:09:31 -0400169#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800170 /* cpu for tx queue */
171 int cpu;
172#endif
Jesse Brandeburgae540af2009-06-04 16:02:04 +0000173
174 u16 work_limit; /* max work per interrupt */
175 u16 reg_idx; /* holds the special value that gets
176 * the hardware register offset
177 * associated with this ring, which is
178 * different for DCB and RSS modes
179 */
180
Auke Kok9a799d72007-09-15 14:07:45 -0700181 struct ixgbe_queue_stats stats;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +0000182 unsigned long reinit_state;
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +0000183 int numa_node;
Jesse Brandeburgae540af2009-06-04 16:02:04 +0000184 u64 rsc_count; /* stat for coalesced packets */
Mallikarjuna R Chilakala94b982b2009-11-23 06:32:06 +0000185 u64 rsc_flush; /* stats for flushed packets */
Jesse Brandeburg7ca3bc52009-12-03 11:33:29 +0000186 u32 restart_queue; /* track tx queue restarts */
187 u32 non_eop_descs; /* track hardware descriptor chaining */
Auke Kok9a799d72007-09-15 14:07:45 -0700188
Jesse Brandeburgae540af2009-06-04 16:02:04 +0000189 unsigned int size; /* length in bytes */
190 dma_addr_t dma; /* phys. address of descriptor ring */
Jesse Brandeburg7ca3bc52009-12-03 11:33:29 +0000191} ____cacheline_internodealigned_in_smp;
Auke Kok9a799d72007-09-15 14:07:45 -0700192
Shannon Nelsonc7e43582009-02-24 16:36:38 -0800193enum ixgbe_ring_f_enum {
194 RING_F_NONE = 0,
195 RING_F_DCB,
Greg Rose7f870472010-01-09 02:25:29 +0000196 RING_F_VMDQ, /* SR-IOV uses the same ring feature */
Shannon Nelsonc7e43582009-02-24 16:36:38 -0800197 RING_F_RSS,
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +0000198 RING_F_FDIR,
Yi Zou0331a832009-05-17 12:33:52 +0000199#ifdef IXGBE_FCOE
200 RING_F_FCOE,
201#endif /* IXGBE_FCOE */
Shannon Nelsonc7e43582009-02-24 16:36:38 -0800202
203 RING_F_ARRAY_SIZE /* must be last in enum set */
204};
205
Alexander Duyck2f90b862008-11-20 20:52:10 -0800206#define IXGBE_MAX_DCB_INDICES 8
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800207#define IXGBE_MAX_RSS_INDICES 16
Greg Rose7f870472010-01-09 02:25:29 +0000208#define IXGBE_MAX_VMDQ_INDICES 64
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +0000209#define IXGBE_MAX_FDIR_INDICES 64
Yi Zou0331a832009-05-17 12:33:52 +0000210#ifdef IXGBE_FCOE
211#define IXGBE_MAX_FCOE_INDICES 8
John Fastabende0fce692010-03-24 10:01:45 +0000212#define MAX_RX_QUEUES (IXGBE_MAX_FDIR_INDICES + IXGBE_MAX_FCOE_INDICES)
213#define MAX_TX_QUEUES (IXGBE_MAX_FDIR_INDICES + IXGBE_MAX_FCOE_INDICES)
214#else
215#define MAX_RX_QUEUES IXGBE_MAX_FDIR_INDICES
216#define MAX_TX_QUEUES IXGBE_MAX_FDIR_INDICES
Yi Zou0331a832009-05-17 12:33:52 +0000217#endif /* IXGBE_FCOE */
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800218struct ixgbe_ring_feature {
219 int indices;
220 int mask;
Jesse Brandeburg7ca3bc52009-12-03 11:33:29 +0000221} ____cacheline_internodealigned_in_smp;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800222
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800223
Alexander Duyck2f90b862008-11-20 20:52:10 -0800224#define MAX_RX_PACKET_BUFFERS ((adapter->flags & IXGBE_FLAG_DCB_ENABLED) \
225 ? 8 : 1)
226#define MAX_TX_PACKET_BUFFERS MAX_RX_PACKET_BUFFERS
227
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800228/* MAX_MSIX_Q_VECTORS of these are allocated,
229 * but we only use one per queue-specific vector.
230 */
231struct ixgbe_q_vector {
232 struct ixgbe_adapter *adapter;
Alexander Duyckfe49f042009-06-04 16:00:09 +0000233 unsigned int v_idx; /* index of q_vector within array, also used for
234 * finding the bit in EICR and friends that
235 * represents the vector for this ring */
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800236 struct napi_struct napi;
237 DECLARE_BITMAP(rxr_idx, MAX_RX_QUEUES); /* Rx ring indices */
238 DECLARE_BITMAP(txr_idx, MAX_TX_QUEUES); /* Tx ring indices */
239 u8 rxr_count; /* Rx ring count assigned to this vector */
240 u8 txr_count; /* Tx ring count assigned to this vector */
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -0700241 u8 tx_itr;
242 u8 rx_itr;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800243 u32 eitr;
244};
245
Auke Kok9a799d72007-09-15 14:07:45 -0700246/* Helper macros to switch between ints/sec and what the register uses.
Jesse Brandeburg509ee932009-03-13 22:13:28 +0000247 * And yes, it's the same math going both ways. The lowest value
248 * supported by all of the ixgbe hardware is 8.
Auke Kok9a799d72007-09-15 14:07:45 -0700249 */
250#define EITR_INTS_PER_SEC_TO_REG(_eitr) \
Jesse Brandeburg509ee932009-03-13 22:13:28 +0000251 ((_eitr) ? (1000000000 / ((_eitr) * 256)) : 8)
Auke Kok9a799d72007-09-15 14:07:45 -0700252#define EITR_REG_TO_INTS_PER_SEC EITR_INTS_PER_SEC_TO_REG
253
254#define IXGBE_DESC_UNUSED(R) \
255 ((((R)->next_to_clean > (R)->next_to_use) ? 0 : (R)->count) + \
256 (R)->next_to_clean - (R)->next_to_use - 1)
257
258#define IXGBE_RX_DESC_ADV(R, i) \
Alexander Duyck31f05a22010-08-19 13:40:31 +0000259 (&(((union ixgbe_adv_rx_desc *)((R)->desc))[i]))
Auke Kok9a799d72007-09-15 14:07:45 -0700260#define IXGBE_TX_DESC_ADV(R, i) \
Alexander Duyck31f05a22010-08-19 13:40:31 +0000261 (&(((union ixgbe_adv_tx_desc *)((R)->desc))[i]))
Auke Kok9a799d72007-09-15 14:07:45 -0700262#define IXGBE_TX_CTXTDESC_ADV(R, i) \
Alexander Duyck31f05a22010-08-19 13:40:31 +0000263 (&(((struct ixgbe_adv_tx_context_desc *)((R)->desc))[i]))
Auke Kok9a799d72007-09-15 14:07:45 -0700264
265#define IXGBE_MAX_JUMBO_FRAME_SIZE 16128
Yi Zou63f39bd2009-05-17 12:34:35 +0000266#ifdef IXGBE_FCOE
267/* Use 3K as the baby jumbo frame size for FCoE */
268#define IXGBE_FCOE_JUMBO_FRAME_SIZE 3072
269#endif /* IXGBE_FCOE */
Auke Kok9a799d72007-09-15 14:07:45 -0700270
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800271#define OTHER_VECTOR 1
272#define NON_Q_VECTORS (OTHER_VECTOR)
273
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000274#define MAX_MSIX_VECTORS_82599 64
275#define MAX_MSIX_Q_VECTORS_82599 64
Peter P Waskiewicz Jreb7f1392009-02-01 01:18:58 -0800276#define MAX_MSIX_VECTORS_82598 18
277#define MAX_MSIX_Q_VECTORS_82598 16
278
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000279#define MAX_MSIX_Q_VECTORS MAX_MSIX_Q_VECTORS_82599
280#define MAX_MSIX_COUNT MAX_MSIX_VECTORS_82599
Peter P Waskiewicz Jreb7f1392009-02-01 01:18:58 -0800281
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800282#define MIN_MSIX_Q_VECTORS 2
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800283#define MIN_MSIX_COUNT (MIN_MSIX_Q_VECTORS + NON_Q_VECTORS)
284
Auke Kok9a799d72007-09-15 14:07:45 -0700285/* board specific private data structure */
286struct ixgbe_adapter {
287 struct timer_list watchdog_timer;
288 struct vlan_group *vlgrp;
289 u16 bd_number;
Auke Kok9a799d72007-09-15 14:07:45 -0700290 struct work_struct reset_task;
Alexander Duyck7a921c92009-05-06 10:43:28 +0000291 struct ixgbe_q_vector *q_vector[MAX_MSIX_Q_VECTORS];
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000292 char name[MAX_MSIX_COUNT][IFNAMSIZ + 9];
Alexander Duyck2f90b862008-11-20 20:52:10 -0800293 struct ixgbe_dcb_config dcb_cfg;
294 struct ixgbe_dcb_config temp_dcb_cfg;
295 u8 dcb_set_bitmap;
Peter P Waskiewicz Jr264857b2009-05-17 12:35:16 +0000296 enum ixgbe_fc_mode last_lfc_mode;
Auke Kok9a799d72007-09-15 14:07:45 -0700297
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -0800298 /* Interrupt Throttle Rate */
Nelson, Shannonf7554a22009-09-18 09:46:06 +0000299 u32 rx_itr_setting;
300 u32 tx_itr_setting;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -0800301 u16 eitr_low;
302 u16 eitr_high;
303
Auke Kok9a799d72007-09-15 14:07:45 -0700304 /* TX */
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +0000305 struct ixgbe_ring *tx_ring[MAX_TX_QUEUES] ____cacheline_aligned_in_smp;
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -0700306 int num_tx_queues;
Auke Kok9a799d72007-09-15 14:07:45 -0700307 u32 tx_timeout_count;
308 bool detect_tx_hung;
309
Jesse Brandeburg7ca3bc52009-12-03 11:33:29 +0000310 u64 restart_queue;
311 u64 lsc_int;
312
Auke Kok9a799d72007-09-15 14:07:45 -0700313 /* RX */
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +0000314 struct ixgbe_ring *rx_ring[MAX_RX_QUEUES] ____cacheline_aligned_in_smp;
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -0700315 int num_rx_queues;
Greg Rose7f870472010-01-09 02:25:29 +0000316 int num_rx_pools; /* == num_rx_queues in 82598 */
317 int num_rx_queues_per_pool; /* 1 if 82598, can be many if 82599 */
Auke Kok9a799d72007-09-15 14:07:45 -0700318 u64 hw_csum_rx_error;
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000319 u64 hw_rx_no_dma_resources;
Auke Kok9a799d72007-09-15 14:07:45 -0700320 u64 non_eop_descs;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800321 int num_msix_vectors;
Peter P Waskiewicz Jreb7f1392009-02-01 01:18:58 -0800322 int max_msix_q_vectors; /* true count of q_vectors for device */
Shannon Nelsonc7e43582009-02-24 16:36:38 -0800323 struct ixgbe_ring_feature ring_feature[RING_F_ARRAY_SIZE];
Auke Kok9a799d72007-09-15 14:07:45 -0700324 struct msix_entry *msix_entries;
325
Auke Kok9a799d72007-09-15 14:07:45 -0700326 u32 alloc_rx_page_failed;
327 u32 alloc_rx_buff_failed;
328
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800329 /* Some features need tri-state capability,
330 * thus the additional *_CAPABLE flags.
331 */
Auke Kok9a799d72007-09-15 14:07:45 -0700332 u32 flags;
Jesse Brandeburg96b0e0f2008-08-26 04:27:21 -0700333#define IXGBE_FLAG_RX_CSUM_ENABLED (u32)(1)
334#define IXGBE_FLAG_MSI_CAPABLE (u32)(1 << 1)
335#define IXGBE_FLAG_MSI_ENABLED (u32)(1 << 2)
336#define IXGBE_FLAG_MSIX_CAPABLE (u32)(1 << 3)
337#define IXGBE_FLAG_MSIX_ENABLED (u32)(1 << 4)
338#define IXGBE_FLAG_RX_1BUF_CAPABLE (u32)(1 << 6)
339#define IXGBE_FLAG_RX_PS_CAPABLE (u32)(1 << 7)
340#define IXGBE_FLAG_RX_PS_ENABLED (u32)(1 << 8)
341#define IXGBE_FLAG_IN_NETPOLL (u32)(1 << 9)
342#define IXGBE_FLAG_DCA_ENABLED (u32)(1 << 10)
343#define IXGBE_FLAG_DCA_CAPABLE (u32)(1 << 11)
344#define IXGBE_FLAG_IMIR_ENABLED (u32)(1 << 12)
345#define IXGBE_FLAG_MQ_CAPABLE (u32)(1 << 13)
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000346#define IXGBE_FLAG_DCB_ENABLED (u32)(1 << 14)
Jesse Brandeburg96b0e0f2008-08-26 04:27:21 -0700347#define IXGBE_FLAG_RSS_ENABLED (u32)(1 << 16)
348#define IXGBE_FLAG_RSS_CAPABLE (u32)(1 << 17)
349#define IXGBE_FLAG_VMDQ_CAPABLE (u32)(1 << 18)
350#define IXGBE_FLAG_VMDQ_ENABLED (u32)(1 << 19)
Jesse Brandeburg0befdb32008-10-31 00:46:40 -0700351#define IXGBE_FLAG_FAN_FAIL_CAPABLE (u32)(1 << 20)
Jesse Brandeburg96b0e0f2008-08-26 04:27:21 -0700352#define IXGBE_FLAG_NEED_LINK_UPDATE (u32)(1 << 22)
John Fastabend10eec952010-02-03 14:23:32 +0000353#define IXGBE_FLAG_IN_SFP_LINK_TASK (u32)(1 << 23)
354#define IXGBE_FLAG_IN_SFP_MOD_TASK (u32)(1 << 24)
355#define IXGBE_FLAG_FDIR_HASH_CAPABLE (u32)(1 << 25)
356#define IXGBE_FLAG_FDIR_PERFECT_CAPABLE (u32)(1 << 26)
357#define IXGBE_FLAG_FCOE_CAPABLE (u32)(1 << 27)
358#define IXGBE_FLAG_FCOE_ENABLED (u32)(1 << 28)
359#define IXGBE_FLAG_SRIOV_CAPABLE (u32)(1 << 29)
360#define IXGBE_FLAG_SRIOV_ENABLED (u32)(1 << 30)
Jesse Brandeburg96b0e0f2008-08-26 04:27:21 -0700361
Peter P Waskiewicz Jrdf647b52009-06-04 16:00:47 +0000362 u32 flags2;
363#define IXGBE_FLAG2_RSC_CAPABLE (u32)(1)
364#define IXGBE_FLAG2_RSC_ENABLED (u32)(1 << 1)
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -0700365#define IXGBE_FLAG2_TEMP_SENSOR_CAPABLE (u32)(1 << 2)
Jesse Brandeburg96b0e0f2008-08-26 04:27:21 -0700366/* default to trying for four seconds */
367#define IXGBE_TRY_LINK_TIMEOUT (4 * HZ)
Auke Kok9a799d72007-09-15 14:07:45 -0700368
369 /* OS defined structs */
370 struct net_device *netdev;
371 struct pci_dev *pdev;
Auke Kok9a799d72007-09-15 14:07:45 -0700372
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +0000373 u32 test_icr;
374 struct ixgbe_ring test_tx_ring;
375 struct ixgbe_ring test_rx_ring;
376
Auke Kok9a799d72007-09-15 14:07:45 -0700377 /* structs defined in ixgbe_hw.h */
378 struct ixgbe_hw hw;
379 u16 msg_enable;
380 struct ixgbe_hw_stats stats;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800381
382 /* Interrupt Throttle Rate */
Nelson, Shannonf7554a22009-09-18 09:46:06 +0000383 u32 rx_eitr_param;
384 u32 tx_eitr_param;
Auke Kok9a799d72007-09-15 14:07:45 -0700385
386 unsigned long state;
387 u64 tx_busy;
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -0700388 unsigned int tx_ring_count;
389 unsigned int rx_ring_count;
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -0700390
391 u32 link_speed;
392 bool link_up;
393 unsigned long link_check_timeout;
394
395 struct work_struct watchdog_task;
Donald Skidmorec4900be2008-11-20 21:11:42 -0800396 struct work_struct sfp_task;
397 struct timer_list sfp_timer;
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000398 struct work_struct multispeed_fiber_task;
399 struct work_struct sfp_config_module_task;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +0000400 u32 fdir_pballoc;
401 u32 atr_sample_rate;
402 spinlock_t fdir_perfect_lock;
403 struct work_struct fdir_reinit_task;
Yi Zoud0ed8932009-05-13 13:11:29 +0000404#ifdef IXGBE_FCOE
405 struct ixgbe_fcoe fcoe;
406#endif /* IXGBE_FCOE */
Mallikarjuna R Chilakala94b982b2009-11-23 06:32:06 +0000407 u64 rsc_total_count;
408 u64 rsc_total_flush;
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000409 u32 wol;
Peter P Waskiewicz Jr34b03682009-02-05 23:54:42 -0800410 u16 eeprom_version;
Greg Rose7f870472010-01-09 02:25:29 +0000411
Jesse Brandeburg1a6c14a2010-02-03 14:18:50 +0000412 int node;
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -0700413 struct work_struct check_overtemp_task;
414 u32 interrupt_event;
Jesse Brandeburg1a6c14a2010-02-03 14:18:50 +0000415
Greg Rose7f870472010-01-09 02:25:29 +0000416 /* SR-IOV */
417 DECLARE_BITMAP(active_vfs, IXGBE_MAX_VF_FUNCTIONS);
418 unsigned int num_vfs;
419 struct vf_data_storage *vfinfo;
Auke Kok9a799d72007-09-15 14:07:45 -0700420};
421
422enum ixbge_state_t {
423 __IXGBE_TESTING,
424 __IXGBE_RESETTING,
Donald Skidmorec4900be2008-11-20 21:11:42 -0800425 __IXGBE_DOWN,
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +0000426 __IXGBE_FDIR_INIT_DONE,
Donald Skidmorec4900be2008-11-20 21:11:42 -0800427 __IXGBE_SFP_MODULE_NOT_FOUND
Auke Kok9a799d72007-09-15 14:07:45 -0700428};
429
430enum ixgbe_boards {
Auke Kok3957d632007-10-31 15:22:10 -0700431 board_82598,
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000432 board_82599,
Auke Kok9a799d72007-09-15 14:07:45 -0700433};
434
Auke Kok3957d632007-10-31 15:22:10 -0700435extern struct ixgbe_info ixgbe_82598_info;
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000436extern struct ixgbe_info ixgbe_82599_info;
Jeff Kirsher7a6b6f52008-11-25 01:02:08 -0800437#ifdef CONFIG_IXGBE_DCB
Stephen Hemminger32953542009-10-05 06:01:03 +0000438extern const struct dcbnl_rtnl_ops dcbnl_ops;
Alexander Duyck2f90b862008-11-20 20:52:10 -0800439extern int ixgbe_copy_dcb_cfg(struct ixgbe_dcb_config *src_dcb_cfg,
440 struct ixgbe_dcb_config *dst_dcb_cfg,
441 int tc_max);
442#endif
Auke Kok9a799d72007-09-15 14:07:45 -0700443
444extern char ixgbe_driver_name[];
Stephen Hemminger9c8eb722007-10-29 10:46:24 -0700445extern const char ixgbe_driver_version[];
Auke Kok9a799d72007-09-15 14:07:45 -0700446
447extern int ixgbe_up(struct ixgbe_adapter *adapter);
448extern void ixgbe_down(struct ixgbe_adapter *adapter);
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -0800449extern void ixgbe_reinit_locked(struct ixgbe_adapter *adapter);
Auke Kok9a799d72007-09-15 14:07:45 -0700450extern void ixgbe_reset(struct ixgbe_adapter *adapter);
Auke Kok9a799d72007-09-15 14:07:45 -0700451extern void ixgbe_set_ethtool_ops(struct net_device *netdev);
Peter P Waskiewiczb4617242008-09-11 20:04:46 -0700452extern int ixgbe_setup_rx_resources(struct ixgbe_adapter *, struct ixgbe_ring *);
453extern int ixgbe_setup_tx_resources(struct ixgbe_adapter *, struct ixgbe_ring *);
454extern void ixgbe_free_rx_resources(struct ixgbe_adapter *, struct ixgbe_ring *);
455extern void ixgbe_free_tx_resources(struct ixgbe_adapter *, struct ixgbe_ring *);
456extern void ixgbe_update_stats(struct ixgbe_adapter *adapter);
Alexander Duyck2f90b862008-11-20 20:52:10 -0800457extern int ixgbe_init_interrupt_scheme(struct ixgbe_adapter *adapter);
Alexander Duyck7a921c92009-05-06 10:43:28 +0000458extern void ixgbe_clear_interrupt_scheme(struct ixgbe_adapter *adapter);
Alexander Duyckfe49f042009-06-04 16:00:09 +0000459extern void ixgbe_write_eitr(struct ixgbe_q_vector *);
460extern int ethtool_ioctl(struct ifreq *ifr);
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +0000461extern s32 ixgbe_reinit_fdir_tables_82599(struct ixgbe_hw *hw);
462extern s32 ixgbe_init_fdir_signature_82599(struct ixgbe_hw *hw, u32 pballoc);
463extern s32 ixgbe_init_fdir_perfect_82599(struct ixgbe_hw *hw, u32 pballoc);
464extern s32 ixgbe_fdir_add_signature_filter_82599(struct ixgbe_hw *hw,
465 struct ixgbe_atr_input *input,
466 u8 queue);
Peter Waskiewicz9a713e72010-02-10 16:07:54 +0000467extern s32 ixgbe_fdir_add_perfect_filter_82599(struct ixgbe_hw *hw,
468 struct ixgbe_atr_input *input,
469 struct ixgbe_atr_input_masks *input_masks,
470 u16 soft_id, u8 queue);
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +0000471extern s32 ixgbe_atr_set_vlan_id_82599(struct ixgbe_atr_input *input,
472 u16 vlan_id);
473extern s32 ixgbe_atr_set_src_ipv4_82599(struct ixgbe_atr_input *input,
474 u32 src_addr);
475extern s32 ixgbe_atr_set_dst_ipv4_82599(struct ixgbe_atr_input *input,
476 u32 dst_addr);
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +0000477extern s32 ixgbe_atr_set_src_port_82599(struct ixgbe_atr_input *input,
478 u16 src_port);
479extern s32 ixgbe_atr_set_dst_port_82599(struct ixgbe_atr_input *input,
480 u16 dst_port);
481extern s32 ixgbe_atr_set_flex_byte_82599(struct ixgbe_atr_input *input,
482 u16 flex_byte);
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +0000483extern s32 ixgbe_atr_set_l4type_82599(struct ixgbe_atr_input *input,
484 u8 l4type);
Greg Rose7f870472010-01-09 02:25:29 +0000485extern void ixgbe_set_rx_mode(struct net_device *netdev);
Yi Zoueacd73f2009-05-13 13:11:06 +0000486#ifdef IXGBE_FCOE
487extern void ixgbe_configure_fcoe(struct ixgbe_adapter *adapter);
488extern int ixgbe_fso(struct ixgbe_adapter *adapter,
489 struct ixgbe_ring *tx_ring, struct sk_buff *skb,
490 u32 tx_flags, u8 *hdr_len);
Yi Zou332d4a72009-05-13 13:11:53 +0000491extern void ixgbe_cleanup_fcoe(struct ixgbe_adapter *adapter);
492extern int ixgbe_fcoe_ddp(struct ixgbe_adapter *adapter,
493 union ixgbe_adv_rx_desc *rx_desc,
494 struct sk_buff *skb);
495extern int ixgbe_fcoe_ddp_get(struct net_device *netdev, u16 xid,
496 struct scatterlist *sgl, unsigned int sgc);
497extern int ixgbe_fcoe_ddp_put(struct net_device *netdev, u16 xid);
Yi Zou8450ff82009-08-31 12:32:14 +0000498extern int ixgbe_fcoe_enable(struct net_device *netdev);
499extern int ixgbe_fcoe_disable(struct net_device *netdev);
Yi Zou6ee16522009-08-31 12:34:28 +0000500#ifdef CONFIG_IXGBE_DCB
501extern u8 ixgbe_fcoe_getapp(struct ixgbe_adapter *adapter);
502extern u8 ixgbe_fcoe_setapp(struct ixgbe_adapter *adapter, u8 up);
503#endif /* CONFIG_IXGBE_DCB */
Yi Zou61a1fa12009-10-28 18:24:56 +0000504extern int ixgbe_fcoe_get_wwn(struct net_device *netdev, u64 *wwn, int type);
Yi Zoueacd73f2009-05-13 13:11:06 +0000505#endif /* IXGBE_FCOE */
Auke Kok9a799d72007-09-15 14:07:45 -0700506
507#endif /* _IXGBE_H_ */