blob: 49891432af740c5ed81bcebc74d2e72de229aee3 [file] [log] [blame]
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001/*
2 * ALSA SoC TLV320AIC3X codec driver
3 *
Vladimir Barinovd6b52032008-09-29 23:14:11 +04004 * Author: Vladimir Barinov, <vbarinov@embeddedalley.com>
Vladimir Barinov44d0a872007-11-14 17:07:17 +01005 * Copyright: (C) 2007 MontaVista Software, Inc., <source@mvista.com>
6 *
7 * Based on sound/soc/codecs/wm8753.c by Liam Girdwood
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 *
13 * Notes:
14 * The AIC3X is a driver for a low power stereo audio
Randolph Chung6184f102010-08-20 12:47:53 +080015 * codecs aic31, aic32, aic33, aic3007.
Vladimir Barinov44d0a872007-11-14 17:07:17 +010016 *
17 * It supports full aic33 codec functionality.
Randolph Chung6184f102010-08-20 12:47:53 +080018 * The compatibility with aic32, aic31 and aic3007 is as follows:
19 * aic32/aic3007 | aic31
Vladimir Barinov44d0a872007-11-14 17:07:17 +010020 * ---------------------------------------
21 * MONO_LOUT -> N/A | MONO_LOUT -> N/A
22 * | IN1L -> LINE1L
23 * | IN1R -> LINE1R
24 * | IN2L -> LINE2L
25 * | IN2R -> LINE2R
26 * | MIC3L/R -> N/A
27 * truncated internal functionality in
28 * accordance with documentation
29 * ---------------------------------------
30 *
31 * Hence the machine layer should disable unsupported inputs/outputs by
Liam Girdwooda5302182008-07-07 13:35:17 +010032 * snd_soc_dapm_disable_pin(codec, "MONO_LOUT"), etc.
Vladimir Barinov44d0a872007-11-14 17:07:17 +010033 */
34
35#include <linux/module.h>
36#include <linux/moduleparam.h>
37#include <linux/init.h>
38#include <linux/delay.h>
39#include <linux/pm.h>
40#include <linux/i2c.h>
Jarkko Nikula5193d622010-05-05 13:02:03 +030041#include <linux/gpio.h>
Jarkko Nikula07779fd2010-04-26 15:49:14 +030042#include <linux/regulator/consumer.h>
Hebbar, Gururajac24fdc82012-08-27 18:56:44 +053043#include <linux/of_gpio.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090044#include <linux/slab.h>
Vladimir Barinov44d0a872007-11-14 17:07:17 +010045#include <sound/core.h>
46#include <sound/pcm.h>
47#include <sound/pcm_params.h>
48#include <sound/soc.h>
Vladimir Barinov44d0a872007-11-14 17:07:17 +010049#include <sound/initval.h>
Jarkko Nikula7565fc32009-02-09 14:27:07 +020050#include <sound/tlv.h>
Jarkko Nikula5193d622010-05-05 13:02:03 +030051#include <sound/tlv320aic3x.h>
Vladimir Barinov44d0a872007-11-14 17:07:17 +010052
53#include "tlv320aic3x.h"
54
Jarkko Nikula07779fd2010-04-26 15:49:14 +030055#define AIC3X_NUM_SUPPLIES 4
56static const char *aic3x_supply_names[AIC3X_NUM_SUPPLIES] = {
57 "IOVDD", /* I/O Voltage */
58 "DVDD", /* Digital Core Voltage */
59 "AVDD", /* Analog DAC Voltage */
60 "DRVDD", /* ADC Analog and Output Driver Voltage */
61};
Vladimir Barinov44d0a872007-11-14 17:07:17 +010062
Jarkko Nikula414c73a2010-11-01 14:03:56 +020063static LIST_HEAD(reset_list);
64
Jarkko Nikula5a895f82010-09-20 10:39:13 +030065struct aic3x_priv;
66
67struct aic3x_disable_nb {
68 struct notifier_block nb;
69 struct aic3x_priv *aic3x;
70};
71
Vladimir Barinov44d0a872007-11-14 17:07:17 +010072/* codec private data */
73struct aic3x_priv {
Jarkko Nikula5a895f82010-09-20 10:39:13 +030074 struct snd_soc_codec *codec;
Jarkko Nikula07779fd2010-04-26 15:49:14 +030075 struct regulator_bulk_data supplies[AIC3X_NUM_SUPPLIES];
Jarkko Nikula5a895f82010-09-20 10:39:13 +030076 struct aic3x_disable_nb disable_nb[AIC3X_NUM_SUPPLIES];
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +000077 enum snd_soc_control_type control_type;
78 struct aic3x_setup_data *setup;
Vladimir Barinov44d0a872007-11-14 17:07:17 +010079 unsigned int sysclk;
Jarkko Nikula414c73a2010-11-01 14:03:56 +020080 struct list_head list;
Vladimir Barinov44d0a872007-11-14 17:07:17 +010081 int master;
Jarkko Nikula5193d622010-05-05 13:02:03 +030082 int gpio_reset;
Jarkko Nikula6c1a7d42010-09-20 10:39:12 +030083 int power;
Randolph Chung6184f102010-08-20 12:47:53 +080084#define AIC3X_MODEL_3X 0
85#define AIC3X_MODEL_33 1
86#define AIC3X_MODEL_3007 2
87 u16 model;
Vladimir Barinov44d0a872007-11-14 17:07:17 +010088};
89
90/*
91 * AIC3X register cache
92 * We can't read the AIC3X register space when we are
93 * using 2 wire for device control, so we cache them instead.
94 * There is no point in caching the reset register
95 */
96static const u8 aic3x_reg[AIC3X_CACHEREGNUM] = {
97 0x00, 0x00, 0x00, 0x10, /* 0 */
98 0x04, 0x00, 0x00, 0x00, /* 4 */
99 0x00, 0x00, 0x00, 0x01, /* 8 */
100 0x00, 0x00, 0x00, 0x80, /* 12 */
101 0x80, 0xff, 0xff, 0x78, /* 16 */
102 0x78, 0x78, 0x78, 0x78, /* 20 */
103 0x78, 0x00, 0x00, 0xfe, /* 24 */
104 0x00, 0x00, 0xfe, 0x00, /* 28 */
105 0x18, 0x18, 0x00, 0x00, /* 32 */
106 0x00, 0x00, 0x00, 0x00, /* 36 */
107 0x00, 0x00, 0x00, 0x80, /* 40 */
108 0x80, 0x00, 0x00, 0x00, /* 44 */
109 0x00, 0x00, 0x00, 0x04, /* 48 */
110 0x00, 0x00, 0x00, 0x00, /* 52 */
111 0x00, 0x00, 0x04, 0x00, /* 56 */
112 0x00, 0x00, 0x00, 0x00, /* 60 */
113 0x00, 0x04, 0x00, 0x00, /* 64 */
114 0x00, 0x00, 0x00, 0x00, /* 68 */
115 0x04, 0x00, 0x00, 0x00, /* 72 */
116 0x00, 0x00, 0x00, 0x00, /* 76 */
117 0x00, 0x00, 0x00, 0x00, /* 80 */
118 0x00, 0x00, 0x00, 0x00, /* 84 */
119 0x00, 0x00, 0x00, 0x00, /* 88 */
120 0x00, 0x00, 0x00, 0x00, /* 92 */
121 0x00, 0x00, 0x00, 0x00, /* 96 */
Jiri Prchalc9e8e8d2012-07-04 08:12:51 +0200122 0x00, 0x00, 0x02, 0x00, /* 100 */
123 0x00, 0x00, 0x00, 0x00, /* 104 */
124 0x00, 0x00, /* 108 */
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100125};
126
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100127#define SOC_DAPM_SINGLE_AIC3X(xname, reg, shift, mask, invert) \
128{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
129 .info = snd_soc_info_volsw, \
130 .get = snd_soc_dapm_get_volsw, .put = snd_soc_dapm_put_volsw_aic3x, \
131 .private_value = SOC_SINGLE_VALUE(reg, shift, mask, invert) }
132
133/*
134 * All input lines are connected when !0xf and disconnected with 0xf bit field,
135 * so we have to use specific dapm_put call for input mixer
136 */
137static int snd_soc_dapm_put_volsw_aic3x(struct snd_kcontrol *kcontrol,
138 struct snd_ctl_elem_value *ucontrol)
139{
Jarkko Nikula9d035452011-05-13 19:16:52 +0300140 struct snd_soc_dapm_widget_list *wlist = snd_kcontrol_chip(kcontrol);
141 struct snd_soc_dapm_widget *widget = wlist->widgets[0];
Eero Nurkkala4453dba2009-02-06 12:01:04 +0200142 struct soc_mixer_control *mc =
143 (struct soc_mixer_control *)kcontrol->private_value;
144 unsigned int reg = mc->reg;
145 unsigned int shift = mc->shift;
146 int max = mc->max;
147 unsigned int mask = (1 << fls(max)) - 1;
148 unsigned int invert = mc->invert;
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100149 unsigned short val, val_mask;
150 int ret;
151 struct snd_soc_dapm_path *path;
152 int found = 0;
153
154 val = (ucontrol->value.integer.value[0] & mask);
155
156 mask = 0xf;
157 if (val)
158 val = mask;
159
160 if (invert)
161 val = mask - val;
162 val_mask = mask << shift;
163 val = val << shift;
164
165 mutex_lock(&widget->codec->mutex);
166
167 if (snd_soc_test_bits(widget->codec, reg, val_mask, val)) {
168 /* find dapm widget path assoc with kcontrol */
Jarkko Nikula8ddab3f2010-12-14 12:18:30 +0200169 list_for_each_entry(path, &widget->dapm->card->paths, list) {
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100170 if (path->kcontrol != kcontrol)
171 continue;
172
173 /* found, now check type */
174 found = 1;
175 if (val)
176 /* new connection */
177 path->connect = invert ? 0 : 1;
178 else
179 /* old connection must be powered down */
180 path->connect = invert ? 1 : 0;
Mark Brown25c77c52011-10-08 13:36:03 +0100181
182 dapm_mark_dirty(path->source, "tlv320aic3x source");
183 dapm_mark_dirty(path->sink, "tlv320aic3x sink");
184
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100185 break;
186 }
187
188 if (found)
Liam Girdwoodce6120c2010-11-05 15:53:46 +0200189 snd_soc_dapm_sync(widget->dapm);
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100190 }
191
192 ret = snd_soc_update_bits(widget->codec, reg, val_mask, val);
193
194 mutex_unlock(&widget->codec->mutex);
195 return ret;
196}
197
198static const char *aic3x_left_dac_mux[] = { "DAC_L1", "DAC_L3", "DAC_L2" };
199static const char *aic3x_right_dac_mux[] = { "DAC_R1", "DAC_R3", "DAC_R2" };
200static const char *aic3x_left_hpcom_mux[] =
201 { "differential of HPLOUT", "constant VCM", "single-ended" };
202static const char *aic3x_right_hpcom_mux[] =
203 { "differential of HPROUT", "constant VCM", "single-ended",
204 "differential of HPLCOM", "external feedback" };
205static const char *aic3x_linein_mode_mux[] = { "single-ended", "differential" };
Jarkko Nikula4d20f702008-06-27 14:07:57 +0300206static const char *aic3x_adc_hpf[] =
207 { "Disabled", "0.0045xFs", "0.0125xFs", "0.025xFs" };
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100208
209#define LDAC_ENUM 0
210#define RDAC_ENUM 1
211#define LHPCOM_ENUM 2
212#define RHPCOM_ENUM 3
Jarkko Nikula404b5662011-05-26 11:37:02 +0300213#define LINE1L_2_L_ENUM 4
214#define LINE1L_2_R_ENUM 5
215#define LINE1R_2_L_ENUM 6
216#define LINE1R_2_R_ENUM 7
217#define LINE2L_ENUM 8
218#define LINE2R_ENUM 9
219#define ADC_HPF_ENUM 10
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100220
221static const struct soc_enum aic3x_enum[] = {
222 SOC_ENUM_SINGLE(DAC_LINE_MUX, 6, 3, aic3x_left_dac_mux),
223 SOC_ENUM_SINGLE(DAC_LINE_MUX, 4, 3, aic3x_right_dac_mux),
224 SOC_ENUM_SINGLE(HPLCOM_CFG, 4, 3, aic3x_left_hpcom_mux),
225 SOC_ENUM_SINGLE(HPRCOM_CFG, 3, 5, aic3x_right_hpcom_mux),
226 SOC_ENUM_SINGLE(LINE1L_2_LADC_CTRL, 7, 2, aic3x_linein_mode_mux),
Jarkko Nikula404b5662011-05-26 11:37:02 +0300227 SOC_ENUM_SINGLE(LINE1L_2_RADC_CTRL, 7, 2, aic3x_linein_mode_mux),
228 SOC_ENUM_SINGLE(LINE1R_2_LADC_CTRL, 7, 2, aic3x_linein_mode_mux),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100229 SOC_ENUM_SINGLE(LINE1R_2_RADC_CTRL, 7, 2, aic3x_linein_mode_mux),
230 SOC_ENUM_SINGLE(LINE2L_2_LADC_CTRL, 7, 2, aic3x_linein_mode_mux),
231 SOC_ENUM_SINGLE(LINE2R_2_RADC_CTRL, 7, 2, aic3x_linein_mode_mux),
Jarkko Nikula4d20f702008-06-27 14:07:57 +0300232 SOC_ENUM_DOUBLE(AIC3X_CODEC_DFILT_CTRL, 6, 4, 4, aic3x_adc_hpf),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100233};
234
Jiri Prchalbb1daa82012-07-10 14:35:11 +0200235static const char *aic3x_agc_level[] =
236 { "-5.5dB", "-8dB", "-10dB", "-12dB", "-14dB", "-17dB", "-20dB", "-24dB" };
237static const struct soc_enum aic3x_agc_level_enum[] = {
238 SOC_ENUM_SINGLE(LAGC_CTRL_A, 4, 8, aic3x_agc_level),
239 SOC_ENUM_SINGLE(RAGC_CTRL_A, 4, 8, aic3x_agc_level),
240};
241
242static const char *aic3x_agc_attack[] = { "8ms", "11ms", "16ms", "20ms" };
243static const struct soc_enum aic3x_agc_attack_enum[] = {
244 SOC_ENUM_SINGLE(LAGC_CTRL_A, 2, 4, aic3x_agc_attack),
245 SOC_ENUM_SINGLE(RAGC_CTRL_A, 2, 4, aic3x_agc_attack),
246};
247
248static const char *aic3x_agc_decay[] = { "100ms", "200ms", "400ms", "500ms" };
249static const struct soc_enum aic3x_agc_decay_enum[] = {
250 SOC_ENUM_SINGLE(LAGC_CTRL_A, 0, 4, aic3x_agc_decay),
251 SOC_ENUM_SINGLE(RAGC_CTRL_A, 0, 4, aic3x_agc_decay),
252};
253
Jarkko Nikula7565fc32009-02-09 14:27:07 +0200254/*
255 * DAC digital volumes. From -63.5 to 0 dB in 0.5 dB steps
256 */
257static DECLARE_TLV_DB_SCALE(dac_tlv, -6350, 50, 0);
258/* ADC PGA gain volumes. From 0 to 59.5 dB in 0.5 dB steps */
259static DECLARE_TLV_DB_SCALE(adc_tlv, 0, 50, 0);
260/*
261 * Output stage volumes. From -78.3 to 0 dB. Muted below -78.3 dB.
262 * Step size is approximately 0.5 dB over most of the scale but increasing
263 * near the very low levels.
264 * Define dB scale so that it is mostly correct for range about -55 to 0 dB
265 * but having increasing dB difference below that (and where it doesn't count
266 * so much). This setting shows -50 dB (actual is -50.3 dB) for register
267 * value 100 and -58.5 dB (actual is -78.3 dB) for register value 117.
268 */
269static DECLARE_TLV_DB_SCALE(output_stage_tlv, -5900, 50, 1);
270
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100271static const struct snd_kcontrol_new aic3x_snd_controls[] = {
272 /* Output */
Jarkko Nikula7565fc32009-02-09 14:27:07 +0200273 SOC_DOUBLE_R_TLV("PCM Playback Volume",
274 LDAC_VOL, RDAC_VOL, 0, 0x7f, 1, dac_tlv),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100275
Jarkko Nikula098b1712010-08-27 16:56:50 +0300276 /*
277 * Output controls that map to output mixer switches. Note these are
278 * only for swapped L-to-R and R-to-L routes. See below stereo controls
279 * for direct L-to-L and R-to-R routes.
280 */
281 SOC_SINGLE_TLV("Left Line Mixer Line2R Bypass Volume",
282 LINE2R_2_LLOPM_VOL, 0, 118, 1, output_stage_tlv),
283 SOC_SINGLE_TLV("Left Line Mixer PGAR Bypass Volume",
284 PGAR_2_LLOPM_VOL, 0, 118, 1, output_stage_tlv),
285 SOC_SINGLE_TLV("Left Line Mixer DACR1 Playback Volume",
286 DACR1_2_LLOPM_VOL, 0, 118, 1, output_stage_tlv),
287
288 SOC_SINGLE_TLV("Right Line Mixer Line2L Bypass Volume",
289 LINE2L_2_RLOPM_VOL, 0, 118, 1, output_stage_tlv),
290 SOC_SINGLE_TLV("Right Line Mixer PGAL Bypass Volume",
291 PGAL_2_RLOPM_VOL, 0, 118, 1, output_stage_tlv),
292 SOC_SINGLE_TLV("Right Line Mixer DACL1 Playback Volume",
293 DACL1_2_RLOPM_VOL, 0, 118, 1, output_stage_tlv),
294
295 SOC_SINGLE_TLV("Left HP Mixer Line2R Bypass Volume",
296 LINE2R_2_HPLOUT_VOL, 0, 118, 1, output_stage_tlv),
297 SOC_SINGLE_TLV("Left HP Mixer PGAR Bypass Volume",
298 PGAR_2_HPLOUT_VOL, 0, 118, 1, output_stage_tlv),
299 SOC_SINGLE_TLV("Left HP Mixer DACR1 Playback Volume",
300 DACR1_2_HPLOUT_VOL, 0, 118, 1, output_stage_tlv),
301
302 SOC_SINGLE_TLV("Right HP Mixer Line2L Bypass Volume",
303 LINE2L_2_HPROUT_VOL, 0, 118, 1, output_stage_tlv),
304 SOC_SINGLE_TLV("Right HP Mixer PGAL Bypass Volume",
305 PGAL_2_HPROUT_VOL, 0, 118, 1, output_stage_tlv),
306 SOC_SINGLE_TLV("Right HP Mixer DACL1 Playback Volume",
307 DACL1_2_HPROUT_VOL, 0, 118, 1, output_stage_tlv),
308
309 SOC_SINGLE_TLV("Left HPCOM Mixer Line2R Bypass Volume",
310 LINE2R_2_HPLCOM_VOL, 0, 118, 1, output_stage_tlv),
311 SOC_SINGLE_TLV("Left HPCOM Mixer PGAR Bypass Volume",
312 PGAR_2_HPLCOM_VOL, 0, 118, 1, output_stage_tlv),
313 SOC_SINGLE_TLV("Left HPCOM Mixer DACR1 Playback Volume",
314 DACR1_2_HPLCOM_VOL, 0, 118, 1, output_stage_tlv),
315
316 SOC_SINGLE_TLV("Right HPCOM Mixer Line2L Bypass Volume",
317 LINE2L_2_HPRCOM_VOL, 0, 118, 1, output_stage_tlv),
318 SOC_SINGLE_TLV("Right HPCOM Mixer PGAL Bypass Volume",
319 PGAL_2_HPRCOM_VOL, 0, 118, 1, output_stage_tlv),
320 SOC_SINGLE_TLV("Right HPCOM Mixer DACL1 Playback Volume",
321 DACL1_2_HPRCOM_VOL, 0, 118, 1, output_stage_tlv),
322
323 /* Stereo output controls for direct L-to-L and R-to-R routes */
324 SOC_DOUBLE_R_TLV("Line Line2 Bypass Volume",
325 LINE2L_2_LLOPM_VOL, LINE2R_2_RLOPM_VOL,
326 0, 118, 1, output_stage_tlv),
327 SOC_DOUBLE_R_TLV("Line PGA Bypass Volume",
328 PGAL_2_LLOPM_VOL, PGAR_2_RLOPM_VOL,
329 0, 118, 1, output_stage_tlv),
Jarkko Nikula7565fc32009-02-09 14:27:07 +0200330 SOC_DOUBLE_R_TLV("Line DAC Playback Volume",
331 DACL1_2_LLOPM_VOL, DACR1_2_RLOPM_VOL,
332 0, 118, 1, output_stage_tlv),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100333
Jarkko Nikula098b1712010-08-27 16:56:50 +0300334 SOC_DOUBLE_R_TLV("Mono Line2 Bypass Volume",
335 LINE2L_2_MONOLOPM_VOL, LINE2R_2_MONOLOPM_VOL,
336 0, 118, 1, output_stage_tlv),
337 SOC_DOUBLE_R_TLV("Mono PGA Bypass Volume",
338 PGAL_2_MONOLOPM_VOL, PGAR_2_MONOLOPM_VOL,
339 0, 118, 1, output_stage_tlv),
Jarkko Nikula7565fc32009-02-09 14:27:07 +0200340 SOC_DOUBLE_R_TLV("Mono DAC Playback Volume",
341 DACL1_2_MONOLOPM_VOL, DACR1_2_MONOLOPM_VOL,
342 0, 118, 1, output_stage_tlv),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100343
Jarkko Nikula098b1712010-08-27 16:56:50 +0300344 SOC_DOUBLE_R_TLV("HP Line2 Bypass Volume",
345 LINE2L_2_HPLOUT_VOL, LINE2R_2_HPROUT_VOL,
346 0, 118, 1, output_stage_tlv),
347 SOC_DOUBLE_R_TLV("HP PGA Bypass Volume",
348 PGAL_2_HPLOUT_VOL, PGAR_2_HPROUT_VOL,
349 0, 118, 1, output_stage_tlv),
Jarkko Nikula7565fc32009-02-09 14:27:07 +0200350 SOC_DOUBLE_R_TLV("HP DAC Playback Volume",
351 DACL1_2_HPLOUT_VOL, DACR1_2_HPROUT_VOL,
352 0, 118, 1, output_stage_tlv),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100353
Jarkko Nikula098b1712010-08-27 16:56:50 +0300354 SOC_DOUBLE_R_TLV("HPCOM Line2 Bypass Volume",
355 LINE2L_2_HPLCOM_VOL, LINE2R_2_HPRCOM_VOL,
356 0, 118, 1, output_stage_tlv),
357 SOC_DOUBLE_R_TLV("HPCOM PGA Bypass Volume",
358 PGAL_2_HPLCOM_VOL, PGAR_2_HPRCOM_VOL,
359 0, 118, 1, output_stage_tlv),
Jarkko Nikula7565fc32009-02-09 14:27:07 +0200360 SOC_DOUBLE_R_TLV("HPCOM DAC Playback Volume",
361 DACL1_2_HPLCOM_VOL, DACR1_2_HPRCOM_VOL,
362 0, 118, 1, output_stage_tlv),
Jarkko Nikula098b1712010-08-27 16:56:50 +0300363
364 /* Output pin mute controls */
365 SOC_DOUBLE_R("Line Playback Switch", LLOPM_CTRL, RLOPM_CTRL, 3,
366 0x01, 0),
367 SOC_SINGLE("Mono Playback Switch", MONOLOPM_CTRL, 3, 0x01, 0),
368 SOC_DOUBLE_R("HP Playback Switch", HPLOUT_CTRL, HPROUT_CTRL, 3,
369 0x01, 0),
Jarkko Nikulaf9bc0292010-08-27 16:56:47 +0300370 SOC_DOUBLE_R("HPCOM Playback Switch", HPLCOM_CTRL, HPRCOM_CTRL, 3,
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100371 0x01, 0),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100372
373 /*
374 * Note: enable Automatic input Gain Controller with care. It can
375 * adjust PGA to max value when ADC is on and will never go back.
376 */
377 SOC_DOUBLE_R("AGC Switch", LAGC_CTRL_A, RAGC_CTRL_A, 7, 0x01, 0),
Jiri Prchalbb1daa82012-07-10 14:35:11 +0200378 SOC_ENUM("Left AGC Target level", aic3x_agc_level_enum[0]),
379 SOC_ENUM("Right AGC Target level", aic3x_agc_level_enum[1]),
380 SOC_ENUM("Left AGC Attack time", aic3x_agc_attack_enum[0]),
381 SOC_ENUM("Right AGC Attack time", aic3x_agc_attack_enum[1]),
382 SOC_ENUM("Left AGC Decay time", aic3x_agc_decay_enum[0]),
383 SOC_ENUM("Right AGC Decay time", aic3x_agc_decay_enum[1]),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100384
Jiri Prchal77444192012-07-09 09:48:44 +0200385 /* De-emphasis */
386 SOC_DOUBLE("De-emphasis Switch", AIC3X_CODEC_DFILT_CTRL, 2, 0, 0x01, 0),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100387
388 /* Input */
Jarkko Nikula7565fc32009-02-09 14:27:07 +0200389 SOC_DOUBLE_R_TLV("PGA Capture Volume", LADC_VOL, RADC_VOL,
390 0, 119, 0, adc_tlv),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100391 SOC_DOUBLE_R("PGA Capture Switch", LADC_VOL, RADC_VOL, 7, 0x01, 1),
Jarkko Nikula4d20f702008-06-27 14:07:57 +0300392
393 SOC_ENUM("ADC HPF Cut-off", aic3x_enum[ADC_HPF_ENUM]),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100394};
395
Randolph Chung6184f102010-08-20 12:47:53 +0800396/*
397 * Class-D amplifier gain. From 0 to 18 dB in 6 dB steps
398 */
399static DECLARE_TLV_DB_SCALE(classd_amp_tlv, 0, 600, 0);
400
401static const struct snd_kcontrol_new aic3x_classd_amp_gain_ctrl =
Jarkko Nikula14a95fe82012-05-28 22:09:02 +0300402 SOC_DOUBLE_TLV("Class-D Playback Volume", CLASSD_CTRL, 6, 4, 3, 0, classd_amp_tlv);
Randolph Chung6184f102010-08-20 12:47:53 +0800403
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100404/* Left DAC Mux */
405static const struct snd_kcontrol_new aic3x_left_dac_mux_controls =
406SOC_DAPM_ENUM("Route", aic3x_enum[LDAC_ENUM]);
407
408/* Right DAC Mux */
409static const struct snd_kcontrol_new aic3x_right_dac_mux_controls =
410SOC_DAPM_ENUM("Route", aic3x_enum[RDAC_ENUM]);
411
412/* Left HPCOM Mux */
413static const struct snd_kcontrol_new aic3x_left_hpcom_mux_controls =
414SOC_DAPM_ENUM("Route", aic3x_enum[LHPCOM_ENUM]);
415
416/* Right HPCOM Mux */
417static const struct snd_kcontrol_new aic3x_right_hpcom_mux_controls =
418SOC_DAPM_ENUM("Route", aic3x_enum[RHPCOM_ENUM]);
419
Jarkko Nikulac3b79e02010-08-27 16:56:49 +0300420/* Left Line Mixer */
421static const struct snd_kcontrol_new aic3x_left_line_mixer_controls[] = {
422 SOC_DAPM_SINGLE("Line2L Bypass Switch", LINE2L_2_LLOPM_VOL, 7, 1, 0),
423 SOC_DAPM_SINGLE("PGAL Bypass Switch", PGAL_2_LLOPM_VOL, 7, 1, 0),
424 SOC_DAPM_SINGLE("DACL1 Switch", DACL1_2_LLOPM_VOL, 7, 1, 0),
425 SOC_DAPM_SINGLE("Line2R Bypass Switch", LINE2R_2_LLOPM_VOL, 7, 1, 0),
426 SOC_DAPM_SINGLE("PGAR Bypass Switch", PGAR_2_LLOPM_VOL, 7, 1, 0),
427 SOC_DAPM_SINGLE("DACR1 Switch", DACR1_2_LLOPM_VOL, 7, 1, 0),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100428};
429
Jarkko Nikulac3b79e02010-08-27 16:56:49 +0300430/* Right Line Mixer */
431static const struct snd_kcontrol_new aic3x_right_line_mixer_controls[] = {
432 SOC_DAPM_SINGLE("Line2L Bypass Switch", LINE2L_2_RLOPM_VOL, 7, 1, 0),
433 SOC_DAPM_SINGLE("PGAL Bypass Switch", PGAL_2_RLOPM_VOL, 7, 1, 0),
434 SOC_DAPM_SINGLE("DACL1 Switch", DACL1_2_RLOPM_VOL, 7, 1, 0),
435 SOC_DAPM_SINGLE("Line2R Bypass Switch", LINE2R_2_RLOPM_VOL, 7, 1, 0),
436 SOC_DAPM_SINGLE("PGAR Bypass Switch", PGAR_2_RLOPM_VOL, 7, 1, 0),
437 SOC_DAPM_SINGLE("DACR1 Switch", DACR1_2_RLOPM_VOL, 7, 1, 0),
438};
439
440/* Mono Mixer */
441static const struct snd_kcontrol_new aic3x_mono_mixer_controls[] = {
442 SOC_DAPM_SINGLE("Line2L Bypass Switch", LINE2L_2_MONOLOPM_VOL, 7, 1, 0),
443 SOC_DAPM_SINGLE("PGAL Bypass Switch", PGAL_2_MONOLOPM_VOL, 7, 1, 0),
444 SOC_DAPM_SINGLE("DACL1 Switch", DACL1_2_MONOLOPM_VOL, 7, 1, 0),
445 SOC_DAPM_SINGLE("Line2R Bypass Switch", LINE2R_2_MONOLOPM_VOL, 7, 1, 0),
446 SOC_DAPM_SINGLE("PGAR Bypass Switch", PGAR_2_MONOLOPM_VOL, 7, 1, 0),
447 SOC_DAPM_SINGLE("DACR1 Switch", DACR1_2_MONOLOPM_VOL, 7, 1, 0),
448};
449
450/* Left HP Mixer */
451static const struct snd_kcontrol_new aic3x_left_hp_mixer_controls[] = {
452 SOC_DAPM_SINGLE("Line2L Bypass Switch", LINE2L_2_HPLOUT_VOL, 7, 1, 0),
453 SOC_DAPM_SINGLE("PGAL Bypass Switch", PGAL_2_HPLOUT_VOL, 7, 1, 0),
454 SOC_DAPM_SINGLE("DACL1 Switch", DACL1_2_HPLOUT_VOL, 7, 1, 0),
455 SOC_DAPM_SINGLE("Line2R Bypass Switch", LINE2R_2_HPLOUT_VOL, 7, 1, 0),
456 SOC_DAPM_SINGLE("PGAR Bypass Switch", PGAR_2_HPLOUT_VOL, 7, 1, 0),
457 SOC_DAPM_SINGLE("DACR1 Switch", DACR1_2_HPLOUT_VOL, 7, 1, 0),
458};
459
460/* Right HP Mixer */
461static const struct snd_kcontrol_new aic3x_right_hp_mixer_controls[] = {
462 SOC_DAPM_SINGLE("Line2L Bypass Switch", LINE2L_2_HPROUT_VOL, 7, 1, 0),
463 SOC_DAPM_SINGLE("PGAL Bypass Switch", PGAL_2_HPROUT_VOL, 7, 1, 0),
464 SOC_DAPM_SINGLE("DACL1 Switch", DACL1_2_HPROUT_VOL, 7, 1, 0),
465 SOC_DAPM_SINGLE("Line2R Bypass Switch", LINE2R_2_HPROUT_VOL, 7, 1, 0),
466 SOC_DAPM_SINGLE("PGAR Bypass Switch", PGAR_2_HPROUT_VOL, 7, 1, 0),
467 SOC_DAPM_SINGLE("DACR1 Switch", DACR1_2_HPROUT_VOL, 7, 1, 0),
468};
469
470/* Left HPCOM Mixer */
471static const struct snd_kcontrol_new aic3x_left_hpcom_mixer_controls[] = {
472 SOC_DAPM_SINGLE("Line2L Bypass Switch", LINE2L_2_HPLCOM_VOL, 7, 1, 0),
473 SOC_DAPM_SINGLE("PGAL Bypass Switch", PGAL_2_HPLCOM_VOL, 7, 1, 0),
474 SOC_DAPM_SINGLE("DACL1 Switch", DACL1_2_HPLCOM_VOL, 7, 1, 0),
475 SOC_DAPM_SINGLE("Line2R Bypass Switch", LINE2R_2_HPLCOM_VOL, 7, 1, 0),
476 SOC_DAPM_SINGLE("PGAR Bypass Switch", PGAR_2_HPLCOM_VOL, 7, 1, 0),
477 SOC_DAPM_SINGLE("DACR1 Switch", DACR1_2_HPLCOM_VOL, 7, 1, 0),
478};
479
480/* Right HPCOM Mixer */
481static const struct snd_kcontrol_new aic3x_right_hpcom_mixer_controls[] = {
482 SOC_DAPM_SINGLE("Line2L Bypass Switch", LINE2L_2_HPRCOM_VOL, 7, 1, 0),
483 SOC_DAPM_SINGLE("PGAL Bypass Switch", PGAL_2_HPRCOM_VOL, 7, 1, 0),
484 SOC_DAPM_SINGLE("DACL1 Switch", DACL1_2_HPRCOM_VOL, 7, 1, 0),
485 SOC_DAPM_SINGLE("Line2R Bypass Switch", LINE2R_2_HPRCOM_VOL, 7, 1, 0),
486 SOC_DAPM_SINGLE("PGAR Bypass Switch", PGAR_2_HPRCOM_VOL, 7, 1, 0),
487 SOC_DAPM_SINGLE("DACR1 Switch", DACR1_2_HPRCOM_VOL, 7, 1, 0),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100488};
489
490/* Left PGA Mixer */
491static const struct snd_kcontrol_new aic3x_left_pga_mixer_controls[] = {
492 SOC_DAPM_SINGLE_AIC3X("Line1L Switch", LINE1L_2_LADC_CTRL, 3, 1, 1),
Daniel Mack54f01912008-11-26 17:47:36 +0100493 SOC_DAPM_SINGLE_AIC3X("Line1R Switch", LINE1R_2_LADC_CTRL, 3, 1, 1),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100494 SOC_DAPM_SINGLE_AIC3X("Line2L Switch", LINE2L_2_LADC_CTRL, 3, 1, 1),
495 SOC_DAPM_SINGLE_AIC3X("Mic3L Switch", MIC3LR_2_LADC_CTRL, 4, 1, 1),
Daniel Mack54f01912008-11-26 17:47:36 +0100496 SOC_DAPM_SINGLE_AIC3X("Mic3R Switch", MIC3LR_2_LADC_CTRL, 0, 1, 1),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100497};
498
499/* Right PGA Mixer */
500static const struct snd_kcontrol_new aic3x_right_pga_mixer_controls[] = {
501 SOC_DAPM_SINGLE_AIC3X("Line1R Switch", LINE1R_2_RADC_CTRL, 3, 1, 1),
Daniel Mack54f01912008-11-26 17:47:36 +0100502 SOC_DAPM_SINGLE_AIC3X("Line1L Switch", LINE1L_2_RADC_CTRL, 3, 1, 1),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100503 SOC_DAPM_SINGLE_AIC3X("Line2R Switch", LINE2R_2_RADC_CTRL, 3, 1, 1),
Daniel Mack54f01912008-11-26 17:47:36 +0100504 SOC_DAPM_SINGLE_AIC3X("Mic3L Switch", MIC3LR_2_RADC_CTRL, 4, 1, 1),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100505 SOC_DAPM_SINGLE_AIC3X("Mic3R Switch", MIC3LR_2_RADC_CTRL, 0, 1, 1),
506};
507
508/* Left Line1 Mux */
Jarkko Nikula404b5662011-05-26 11:37:02 +0300509static const struct snd_kcontrol_new aic3x_left_line1l_mux_controls =
510SOC_DAPM_ENUM("Route", aic3x_enum[LINE1L_2_L_ENUM]);
511static const struct snd_kcontrol_new aic3x_right_line1l_mux_controls =
512SOC_DAPM_ENUM("Route", aic3x_enum[LINE1L_2_R_ENUM]);
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100513
514/* Right Line1 Mux */
Jarkko Nikula404b5662011-05-26 11:37:02 +0300515static const struct snd_kcontrol_new aic3x_right_line1r_mux_controls =
516SOC_DAPM_ENUM("Route", aic3x_enum[LINE1R_2_R_ENUM]);
517static const struct snd_kcontrol_new aic3x_left_line1r_mux_controls =
518SOC_DAPM_ENUM("Route", aic3x_enum[LINE1R_2_L_ENUM]);
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100519
520/* Left Line2 Mux */
521static const struct snd_kcontrol_new aic3x_left_line2_mux_controls =
522SOC_DAPM_ENUM("Route", aic3x_enum[LINE2L_ENUM]);
523
524/* Right Line2 Mux */
525static const struct snd_kcontrol_new aic3x_right_line2_mux_controls =
526SOC_DAPM_ENUM("Route", aic3x_enum[LINE2R_ENUM]);
527
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100528static const struct snd_soc_dapm_widget aic3x_dapm_widgets[] = {
529 /* Left DAC to Left Outputs */
530 SND_SOC_DAPM_DAC("Left DAC", "Left Playback", DAC_PWR, 7, 0),
531 SND_SOC_DAPM_MUX("Left DAC Mux", SND_SOC_NOPM, 0, 0,
532 &aic3x_left_dac_mux_controls),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100533 SND_SOC_DAPM_MUX("Left HPCOM Mux", SND_SOC_NOPM, 0, 0,
534 &aic3x_left_hpcom_mux_controls),
535 SND_SOC_DAPM_PGA("Left Line Out", LLOPM_CTRL, 0, 0, NULL, 0),
536 SND_SOC_DAPM_PGA("Left HP Out", HPLOUT_CTRL, 0, 0, NULL, 0),
537 SND_SOC_DAPM_PGA("Left HP Com", HPLCOM_CTRL, 0, 0, NULL, 0),
538
539 /* Right DAC to Right Outputs */
540 SND_SOC_DAPM_DAC("Right DAC", "Right Playback", DAC_PWR, 6, 0),
541 SND_SOC_DAPM_MUX("Right DAC Mux", SND_SOC_NOPM, 0, 0,
542 &aic3x_right_dac_mux_controls),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100543 SND_SOC_DAPM_MUX("Right HPCOM Mux", SND_SOC_NOPM, 0, 0,
544 &aic3x_right_hpcom_mux_controls),
545 SND_SOC_DAPM_PGA("Right Line Out", RLOPM_CTRL, 0, 0, NULL, 0),
546 SND_SOC_DAPM_PGA("Right HP Out", HPROUT_CTRL, 0, 0, NULL, 0),
547 SND_SOC_DAPM_PGA("Right HP Com", HPRCOM_CTRL, 0, 0, NULL, 0),
548
549 /* Mono Output */
550 SND_SOC_DAPM_PGA("Mono Out", MONOLOPM_CTRL, 0, 0, NULL, 0),
551
Daniel Mack54f01912008-11-26 17:47:36 +0100552 /* Inputs to Left ADC */
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100553 SND_SOC_DAPM_ADC("Left ADC", "Left Capture", LINE1L_2_LADC_CTRL, 2, 0),
554 SND_SOC_DAPM_MIXER("Left PGA Mixer", SND_SOC_NOPM, 0, 0,
555 &aic3x_left_pga_mixer_controls[0],
556 ARRAY_SIZE(aic3x_left_pga_mixer_controls)),
557 SND_SOC_DAPM_MUX("Left Line1L Mux", SND_SOC_NOPM, 0, 0,
Jarkko Nikula404b5662011-05-26 11:37:02 +0300558 &aic3x_left_line1l_mux_controls),
Daniel Mack54f01912008-11-26 17:47:36 +0100559 SND_SOC_DAPM_MUX("Left Line1R Mux", SND_SOC_NOPM, 0, 0,
Jarkko Nikula404b5662011-05-26 11:37:02 +0300560 &aic3x_left_line1r_mux_controls),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100561 SND_SOC_DAPM_MUX("Left Line2L Mux", SND_SOC_NOPM, 0, 0,
562 &aic3x_left_line2_mux_controls),
563
Daniel Mack54f01912008-11-26 17:47:36 +0100564 /* Inputs to Right ADC */
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100565 SND_SOC_DAPM_ADC("Right ADC", "Right Capture",
566 LINE1R_2_RADC_CTRL, 2, 0),
567 SND_SOC_DAPM_MIXER("Right PGA Mixer", SND_SOC_NOPM, 0, 0,
568 &aic3x_right_pga_mixer_controls[0],
569 ARRAY_SIZE(aic3x_right_pga_mixer_controls)),
Daniel Mack54f01912008-11-26 17:47:36 +0100570 SND_SOC_DAPM_MUX("Right Line1L Mux", SND_SOC_NOPM, 0, 0,
Jarkko Nikula404b5662011-05-26 11:37:02 +0300571 &aic3x_right_line1l_mux_controls),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100572 SND_SOC_DAPM_MUX("Right Line1R Mux", SND_SOC_NOPM, 0, 0,
Jarkko Nikula404b5662011-05-26 11:37:02 +0300573 &aic3x_right_line1r_mux_controls),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100574 SND_SOC_DAPM_MUX("Right Line2R Mux", SND_SOC_NOPM, 0, 0,
575 &aic3x_right_line2_mux_controls),
576
Jarkko Nikulaee15ffd2008-06-25 14:58:46 +0300577 /*
578 * Not a real mic bias widget but similar function. This is for dynamic
579 * control of GPIO1 digital mic modulator clock output function when
580 * using digital mic.
581 */
582 SND_SOC_DAPM_REG(snd_soc_dapm_micbias, "GPIO1 dmic modclk",
583 AIC3X_GPIO1_REG, 4, 0xf,
584 AIC3X_GPIO1_FUNC_DIGITAL_MIC_MODCLK,
585 AIC3X_GPIO1_FUNC_DISABLED),
586
587 /*
588 * Also similar function like mic bias. Selects digital mic with
589 * configurable oversampling rate instead of ADC converter.
590 */
591 SND_SOC_DAPM_REG(snd_soc_dapm_micbias, "DMic Rate 128",
592 AIC3X_ASD_INTF_CTRLA, 0, 3, 1, 0),
593 SND_SOC_DAPM_REG(snd_soc_dapm_micbias, "DMic Rate 64",
594 AIC3X_ASD_INTF_CTRLA, 0, 3, 2, 0),
595 SND_SOC_DAPM_REG(snd_soc_dapm_micbias, "DMic Rate 32",
596 AIC3X_ASD_INTF_CTRLA, 0, 3, 3, 0),
597
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100598 /* Mic Bias */
Jarkko Nikula0bd72a32008-06-25 14:42:08 +0300599 SND_SOC_DAPM_REG(snd_soc_dapm_micbias, "Mic Bias 2V",
600 MICBIAS_CTRL, 6, 3, 1, 0),
601 SND_SOC_DAPM_REG(snd_soc_dapm_micbias, "Mic Bias 2.5V",
602 MICBIAS_CTRL, 6, 3, 2, 0),
603 SND_SOC_DAPM_REG(snd_soc_dapm_micbias, "Mic Bias AVDD",
604 MICBIAS_CTRL, 6, 3, 3, 0),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100605
Jarkko Nikulac3b79e02010-08-27 16:56:49 +0300606 /* Output mixers */
607 SND_SOC_DAPM_MIXER("Left Line Mixer", SND_SOC_NOPM, 0, 0,
608 &aic3x_left_line_mixer_controls[0],
609 ARRAY_SIZE(aic3x_left_line_mixer_controls)),
610 SND_SOC_DAPM_MIXER("Right Line Mixer", SND_SOC_NOPM, 0, 0,
611 &aic3x_right_line_mixer_controls[0],
612 ARRAY_SIZE(aic3x_right_line_mixer_controls)),
613 SND_SOC_DAPM_MIXER("Mono Mixer", SND_SOC_NOPM, 0, 0,
614 &aic3x_mono_mixer_controls[0],
615 ARRAY_SIZE(aic3x_mono_mixer_controls)),
616 SND_SOC_DAPM_MIXER("Left HP Mixer", SND_SOC_NOPM, 0, 0,
617 &aic3x_left_hp_mixer_controls[0],
618 ARRAY_SIZE(aic3x_left_hp_mixer_controls)),
619 SND_SOC_DAPM_MIXER("Right HP Mixer", SND_SOC_NOPM, 0, 0,
620 &aic3x_right_hp_mixer_controls[0],
621 ARRAY_SIZE(aic3x_right_hp_mixer_controls)),
622 SND_SOC_DAPM_MIXER("Left HPCOM Mixer", SND_SOC_NOPM, 0, 0,
623 &aic3x_left_hpcom_mixer_controls[0],
624 ARRAY_SIZE(aic3x_left_hpcom_mixer_controls)),
625 SND_SOC_DAPM_MIXER("Right HPCOM Mixer", SND_SOC_NOPM, 0, 0,
626 &aic3x_right_hpcom_mixer_controls[0],
627 ARRAY_SIZE(aic3x_right_hpcom_mixer_controls)),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100628
629 SND_SOC_DAPM_OUTPUT("LLOUT"),
630 SND_SOC_DAPM_OUTPUT("RLOUT"),
631 SND_SOC_DAPM_OUTPUT("MONO_LOUT"),
632 SND_SOC_DAPM_OUTPUT("HPLOUT"),
633 SND_SOC_DAPM_OUTPUT("HPROUT"),
634 SND_SOC_DAPM_OUTPUT("HPLCOM"),
635 SND_SOC_DAPM_OUTPUT("HPRCOM"),
636
637 SND_SOC_DAPM_INPUT("MIC3L"),
638 SND_SOC_DAPM_INPUT("MIC3R"),
639 SND_SOC_DAPM_INPUT("LINE1L"),
640 SND_SOC_DAPM_INPUT("LINE1R"),
641 SND_SOC_DAPM_INPUT("LINE2L"),
642 SND_SOC_DAPM_INPUT("LINE2R"),
Jarkko Nikula19f7ac52010-09-17 14:39:01 +0300643
644 /*
645 * Virtual output pin to detection block inside codec. This can be
646 * used to keep codec bias on if gpio or detection features are needed.
647 * Force pin on or construct a path with an input jack and mic bias
648 * widgets.
649 */
650 SND_SOC_DAPM_OUTPUT("Detection"),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100651};
652
Randolph Chung6184f102010-08-20 12:47:53 +0800653static const struct snd_soc_dapm_widget aic3007_dapm_widgets[] = {
654 /* Class-D outputs */
655 SND_SOC_DAPM_PGA("Left Class-D Out", CLASSD_CTRL, 3, 0, NULL, 0),
656 SND_SOC_DAPM_PGA("Right Class-D Out", CLASSD_CTRL, 2, 0, NULL, 0),
657
658 SND_SOC_DAPM_OUTPUT("SPOP"),
659 SND_SOC_DAPM_OUTPUT("SPOM"),
660};
661
Mark Brownd0cc0d32008-05-13 14:55:22 +0200662static const struct snd_soc_dapm_route intercon[] = {
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100663 /* Left Input */
664 {"Left Line1L Mux", "single-ended", "LINE1L"},
665 {"Left Line1L Mux", "differential", "LINE1L"},
666
667 {"Left Line2L Mux", "single-ended", "LINE2L"},
668 {"Left Line2L Mux", "differential", "LINE2L"},
669
670 {"Left PGA Mixer", "Line1L Switch", "Left Line1L Mux"},
Daniel Mack54f01912008-11-26 17:47:36 +0100671 {"Left PGA Mixer", "Line1R Switch", "Left Line1R Mux"},
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100672 {"Left PGA Mixer", "Line2L Switch", "Left Line2L Mux"},
673 {"Left PGA Mixer", "Mic3L Switch", "MIC3L"},
Daniel Mack54f01912008-11-26 17:47:36 +0100674 {"Left PGA Mixer", "Mic3R Switch", "MIC3R"},
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100675
676 {"Left ADC", NULL, "Left PGA Mixer"},
Jarkko Nikulaee15ffd2008-06-25 14:58:46 +0300677 {"Left ADC", NULL, "GPIO1 dmic modclk"},
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100678
679 /* Right Input */
680 {"Right Line1R Mux", "single-ended", "LINE1R"},
681 {"Right Line1R Mux", "differential", "LINE1R"},
682
683 {"Right Line2R Mux", "single-ended", "LINE2R"},
684 {"Right Line2R Mux", "differential", "LINE2R"},
685
Daniel Mack54f01912008-11-26 17:47:36 +0100686 {"Right PGA Mixer", "Line1L Switch", "Right Line1L Mux"},
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100687 {"Right PGA Mixer", "Line1R Switch", "Right Line1R Mux"},
688 {"Right PGA Mixer", "Line2R Switch", "Right Line2R Mux"},
Daniel Mack54f01912008-11-26 17:47:36 +0100689 {"Right PGA Mixer", "Mic3L Switch", "MIC3L"},
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100690 {"Right PGA Mixer", "Mic3R Switch", "MIC3R"},
691
692 {"Right ADC", NULL, "Right PGA Mixer"},
Jarkko Nikulaee15ffd2008-06-25 14:58:46 +0300693 {"Right ADC", NULL, "GPIO1 dmic modclk"},
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100694
Jarkko Nikulaee15ffd2008-06-25 14:58:46 +0300695 /*
696 * Logical path between digital mic enable and GPIO1 modulator clock
697 * output function
698 */
699 {"GPIO1 dmic modclk", NULL, "DMic Rate 128"},
700 {"GPIO1 dmic modclk", NULL, "DMic Rate 64"},
701 {"GPIO1 dmic modclk", NULL, "DMic Rate 32"},
Jarkko Nikulac3b79e02010-08-27 16:56:49 +0300702
703 /* Left DAC Output */
704 {"Left DAC Mux", "DAC_L1", "Left DAC"},
705 {"Left DAC Mux", "DAC_L2", "Left DAC"},
706 {"Left DAC Mux", "DAC_L3", "Left DAC"},
707
708 /* Right DAC Output */
709 {"Right DAC Mux", "DAC_R1", "Right DAC"},
710 {"Right DAC Mux", "DAC_R2", "Right DAC"},
711 {"Right DAC Mux", "DAC_R3", "Right DAC"},
712
713 /* Left Line Output */
714 {"Left Line Mixer", "Line2L Bypass Switch", "Left Line2L Mux"},
715 {"Left Line Mixer", "PGAL Bypass Switch", "Left PGA Mixer"},
716 {"Left Line Mixer", "DACL1 Switch", "Left DAC Mux"},
717 {"Left Line Mixer", "Line2R Bypass Switch", "Right Line2R Mux"},
718 {"Left Line Mixer", "PGAR Bypass Switch", "Right PGA Mixer"},
719 {"Left Line Mixer", "DACR1 Switch", "Right DAC Mux"},
720
721 {"Left Line Out", NULL, "Left Line Mixer"},
722 {"Left Line Out", NULL, "Left DAC Mux"},
723 {"LLOUT", NULL, "Left Line Out"},
724
725 /* Right Line Output */
726 {"Right Line Mixer", "Line2L Bypass Switch", "Left Line2L Mux"},
727 {"Right Line Mixer", "PGAL Bypass Switch", "Left PGA Mixer"},
728 {"Right Line Mixer", "DACL1 Switch", "Left DAC Mux"},
729 {"Right Line Mixer", "Line2R Bypass Switch", "Right Line2R Mux"},
730 {"Right Line Mixer", "PGAR Bypass Switch", "Right PGA Mixer"},
731 {"Right Line Mixer", "DACR1 Switch", "Right DAC Mux"},
732
733 {"Right Line Out", NULL, "Right Line Mixer"},
734 {"Right Line Out", NULL, "Right DAC Mux"},
735 {"RLOUT", NULL, "Right Line Out"},
736
737 /* Mono Output */
738 {"Mono Mixer", "Line2L Bypass Switch", "Left Line2L Mux"},
739 {"Mono Mixer", "PGAL Bypass Switch", "Left PGA Mixer"},
740 {"Mono Mixer", "DACL1 Switch", "Left DAC Mux"},
741 {"Mono Mixer", "Line2R Bypass Switch", "Right Line2R Mux"},
742 {"Mono Mixer", "PGAR Bypass Switch", "Right PGA Mixer"},
743 {"Mono Mixer", "DACR1 Switch", "Right DAC Mux"},
744
745 {"Mono Out", NULL, "Mono Mixer"},
746 {"MONO_LOUT", NULL, "Mono Out"},
747
748 /* Left HP Output */
749 {"Left HP Mixer", "Line2L Bypass Switch", "Left Line2L Mux"},
750 {"Left HP Mixer", "PGAL Bypass Switch", "Left PGA Mixer"},
751 {"Left HP Mixer", "DACL1 Switch", "Left DAC Mux"},
752 {"Left HP Mixer", "Line2R Bypass Switch", "Right Line2R Mux"},
753 {"Left HP Mixer", "PGAR Bypass Switch", "Right PGA Mixer"},
754 {"Left HP Mixer", "DACR1 Switch", "Right DAC Mux"},
755
756 {"Left HP Out", NULL, "Left HP Mixer"},
757 {"Left HP Out", NULL, "Left DAC Mux"},
758 {"HPLOUT", NULL, "Left HP Out"},
759
760 /* Right HP Output */
761 {"Right HP Mixer", "Line2L Bypass Switch", "Left Line2L Mux"},
762 {"Right HP Mixer", "PGAL Bypass Switch", "Left PGA Mixer"},
763 {"Right HP Mixer", "DACL1 Switch", "Left DAC Mux"},
764 {"Right HP Mixer", "Line2R Bypass Switch", "Right Line2R Mux"},
765 {"Right HP Mixer", "PGAR Bypass Switch", "Right PGA Mixer"},
766 {"Right HP Mixer", "DACR1 Switch", "Right DAC Mux"},
767
768 {"Right HP Out", NULL, "Right HP Mixer"},
769 {"Right HP Out", NULL, "Right DAC Mux"},
770 {"HPROUT", NULL, "Right HP Out"},
771
772 /* Left HPCOM Output */
773 {"Left HPCOM Mixer", "Line2L Bypass Switch", "Left Line2L Mux"},
774 {"Left HPCOM Mixer", "PGAL Bypass Switch", "Left PGA Mixer"},
775 {"Left HPCOM Mixer", "DACL1 Switch", "Left DAC Mux"},
776 {"Left HPCOM Mixer", "Line2R Bypass Switch", "Right Line2R Mux"},
777 {"Left HPCOM Mixer", "PGAR Bypass Switch", "Right PGA Mixer"},
778 {"Left HPCOM Mixer", "DACR1 Switch", "Right DAC Mux"},
779
780 {"Left HPCOM Mux", "differential of HPLOUT", "Left HP Mixer"},
781 {"Left HPCOM Mux", "constant VCM", "Left HPCOM Mixer"},
782 {"Left HPCOM Mux", "single-ended", "Left HPCOM Mixer"},
783 {"Left HP Com", NULL, "Left HPCOM Mux"},
784 {"HPLCOM", NULL, "Left HP Com"},
785
786 /* Right HPCOM Output */
787 {"Right HPCOM Mixer", "Line2L Bypass Switch", "Left Line2L Mux"},
788 {"Right HPCOM Mixer", "PGAL Bypass Switch", "Left PGA Mixer"},
789 {"Right HPCOM Mixer", "DACL1 Switch", "Left DAC Mux"},
790 {"Right HPCOM Mixer", "Line2R Bypass Switch", "Right Line2R Mux"},
791 {"Right HPCOM Mixer", "PGAR Bypass Switch", "Right PGA Mixer"},
792 {"Right HPCOM Mixer", "DACR1 Switch", "Right DAC Mux"},
793
794 {"Right HPCOM Mux", "differential of HPROUT", "Right HP Mixer"},
795 {"Right HPCOM Mux", "constant VCM", "Right HPCOM Mixer"},
796 {"Right HPCOM Mux", "single-ended", "Right HPCOM Mixer"},
797 {"Right HPCOM Mux", "differential of HPLCOM", "Left HPCOM Mixer"},
798 {"Right HPCOM Mux", "external feedback", "Right HPCOM Mixer"},
799 {"Right HP Com", NULL, "Right HPCOM Mux"},
800 {"HPRCOM", NULL, "Right HP Com"},
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100801};
802
Randolph Chung6184f102010-08-20 12:47:53 +0800803static const struct snd_soc_dapm_route intercon_3007[] = {
804 /* Class-D outputs */
805 {"Left Class-D Out", NULL, "Left Line Out"},
806 {"Right Class-D Out", NULL, "Left Line Out"},
807 {"SPOP", NULL, "Left Class-D Out"},
808 {"SPOM", NULL, "Right Class-D Out"},
809};
810
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100811static int aic3x_add_widgets(struct snd_soc_codec *codec)
812{
Randolph Chung6184f102010-08-20 12:47:53 +0800813 struct aic3x_priv *aic3x = snd_soc_codec_get_drvdata(codec);
Liam Girdwoodce6120c2010-11-05 15:53:46 +0200814 struct snd_soc_dapm_context *dapm = &codec->dapm;
Randolph Chung6184f102010-08-20 12:47:53 +0800815
Liam Girdwoodce6120c2010-11-05 15:53:46 +0200816 snd_soc_dapm_new_controls(dapm, aic3x_dapm_widgets,
Mark Brownd0cc0d32008-05-13 14:55:22 +0200817 ARRAY_SIZE(aic3x_dapm_widgets));
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100818
819 /* set up audio path interconnects */
Liam Girdwoodce6120c2010-11-05 15:53:46 +0200820 snd_soc_dapm_add_routes(dapm, intercon, ARRAY_SIZE(intercon));
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100821
Randolph Chung6184f102010-08-20 12:47:53 +0800822 if (aic3x->model == AIC3X_MODEL_3007) {
Liam Girdwoodce6120c2010-11-05 15:53:46 +0200823 snd_soc_dapm_new_controls(dapm, aic3007_dapm_widgets,
Randolph Chung6184f102010-08-20 12:47:53 +0800824 ARRAY_SIZE(aic3007_dapm_widgets));
Liam Girdwoodce6120c2010-11-05 15:53:46 +0200825 snd_soc_dapm_add_routes(dapm, intercon_3007,
826 ARRAY_SIZE(intercon_3007));
Randolph Chung6184f102010-08-20 12:47:53 +0800827 }
828
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100829 return 0;
830}
831
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100832static int aic3x_hw_params(struct snd_pcm_substream *substream,
Mark Browndee89c42008-11-18 22:11:38 +0000833 struct snd_pcm_hw_params *params,
834 struct snd_soc_dai *dai)
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100835{
Mark Browne6968a12012-04-04 15:58:16 +0100836 struct snd_soc_codec *codec = dai->codec;
Mark Brownb2c812e2010-04-14 15:35:19 +0900837 struct aic3x_priv *aic3x = snd_soc_codec_get_drvdata(codec);
Daniel Mack4f9c16c2008-04-30 16:20:19 +0200838 int codec_clk = 0, bypass_pll = 0, fsref, last_clk = 0;
Peter Meerwald255173b2009-12-14 14:44:56 +0100839 u8 data, j, r, p, pll_q, pll_p = 1, pll_r = 1, pll_j = 1;
840 u16 d, pll_d = 1;
Peter Meerwald255173b2009-12-14 14:44:56 +0100841 int clk;
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100842
843 /* select data word length */
Jarkko Nikulae18eca42010-09-14 14:54:47 +0300844 data = snd_soc_read(codec, AIC3X_ASD_INTF_CTRLB) & (~(0x3 << 4));
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100845 switch (params_format(params)) {
846 case SNDRV_PCM_FORMAT_S16_LE:
847 break;
848 case SNDRV_PCM_FORMAT_S20_3LE:
849 data |= (0x01 << 4);
850 break;
851 case SNDRV_PCM_FORMAT_S24_LE:
852 data |= (0x02 << 4);
853 break;
854 case SNDRV_PCM_FORMAT_S32_LE:
855 data |= (0x03 << 4);
856 break;
857 }
Jarkko Nikulae18eca42010-09-14 14:54:47 +0300858 snd_soc_write(codec, AIC3X_ASD_INTF_CTRLB, data);
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100859
Daniel Mack4f9c16c2008-04-30 16:20:19 +0200860 /* Fsref can be 44100 or 48000 */
861 fsref = (params_rate(params) % 11025 == 0) ? 44100 : 48000;
862
863 /* Try to find a value for Q which allows us to bypass the PLL and
864 * generate CODEC_CLK directly. */
865 for (pll_q = 2; pll_q < 18; pll_q++)
866 if (aic3x->sysclk / (128 * pll_q) == fsref) {
867 bypass_pll = 1;
868 break;
869 }
870
871 if (bypass_pll) {
872 pll_q &= 0xf;
Jarkko Nikulae18eca42010-09-14 14:54:47 +0300873 snd_soc_write(codec, AIC3X_PLL_PROGA_REG, pll_q << PLLQ_SHIFT);
874 snd_soc_write(codec, AIC3X_GPIOB_REG, CODEC_CLKIN_CLKDIV);
Chaithrika U S06c71282009-07-22 07:45:04 -0400875 /* disable PLL if it is bypassed */
Axel Lin9c173d12011-10-26 22:13:17 +0800876 snd_soc_update_bits(codec, AIC3X_PLL_PROGA_REG, PLL_ENABLE, 0);
Chaithrika U S06c71282009-07-22 07:45:04 -0400877
878 } else {
Jarkko Nikulae18eca42010-09-14 14:54:47 +0300879 snd_soc_write(codec, AIC3X_GPIOB_REG, CODEC_CLKIN_PLLDIV);
Chaithrika U S06c71282009-07-22 07:45:04 -0400880 /* enable PLL when it is used */
Axel Lin9c173d12011-10-26 22:13:17 +0800881 snd_soc_update_bits(codec, AIC3X_PLL_PROGA_REG,
882 PLL_ENABLE, PLL_ENABLE);
Chaithrika U S06c71282009-07-22 07:45:04 -0400883 }
Daniel Mack4f9c16c2008-04-30 16:20:19 +0200884
885 /* Route Left DAC to left channel input and
886 * right DAC to right channel input */
887 data = (LDAC2LCH | RDAC2RCH);
888 data |= (fsref == 44100) ? FSREF_44100 : FSREF_48000;
889 if (params_rate(params) >= 64000)
890 data |= DUAL_RATE_MODE;
Jarkko Nikulae18eca42010-09-14 14:54:47 +0300891 snd_soc_write(codec, AIC3X_CODEC_DATAPATH_REG, data);
Daniel Mack4f9c16c2008-04-30 16:20:19 +0200892
893 /* codec sample rate select */
894 data = (fsref * 20) / params_rate(params);
895 if (params_rate(params) < 64000)
896 data /= 2;
897 data /= 5;
898 data -= 2;
899 data |= (data << 4);
Jarkko Nikulae18eca42010-09-14 14:54:47 +0300900 snd_soc_write(codec, AIC3X_SAMPLE_RATE_SEL_REG, data);
Daniel Mack4f9c16c2008-04-30 16:20:19 +0200901
902 if (bypass_pll)
903 return 0;
904
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300905 /* Use PLL, compute appropriate setup for j, d, r and p, the closest
Peter Meerwald255173b2009-12-14 14:44:56 +0100906 * one wins the game. Try with d==0 first, next with d!=0.
907 * Constraints for j are according to the datasheet.
Daniel Mack4f9c16c2008-04-30 16:20:19 +0200908 * The sysclk is divided by 1000 to prevent integer overflows.
909 */
Peter Meerwald255173b2009-12-14 14:44:56 +0100910
Daniel Mack4f9c16c2008-04-30 16:20:19 +0200911 codec_clk = (2048 * fsref) / (aic3x->sysclk / 1000);
912
913 for (r = 1; r <= 16; r++)
914 for (p = 1; p <= 8; p++) {
Peter Meerwald255173b2009-12-14 14:44:56 +0100915 for (j = 4; j <= 55; j++) {
916 /* This is actually 1000*((j+(d/10000))*r)/p
917 * The term had to be converted to get
918 * rid of the division by 10000; d = 0 here
919 */
Mark Brown5baf8312010-01-02 13:13:42 +0000920 int tmp_clk = (1000 * j * r) / p;
Daniel Mack4f9c16c2008-04-30 16:20:19 +0200921
Peter Meerwald255173b2009-12-14 14:44:56 +0100922 /* Check whether this values get closer than
923 * the best ones we had before
924 */
Mark Brown5baf8312010-01-02 13:13:42 +0000925 if (abs(codec_clk - tmp_clk) <
Peter Meerwald255173b2009-12-14 14:44:56 +0100926 abs(codec_clk - last_clk)) {
927 pll_j = j; pll_d = 0;
928 pll_r = r; pll_p = p;
Mark Brown5baf8312010-01-02 13:13:42 +0000929 last_clk = tmp_clk;
Peter Meerwald255173b2009-12-14 14:44:56 +0100930 }
Daniel Mack4f9c16c2008-04-30 16:20:19 +0200931
Peter Meerwald255173b2009-12-14 14:44:56 +0100932 /* Early exit for exact matches */
Mark Brown5baf8312010-01-02 13:13:42 +0000933 if (tmp_clk == codec_clk)
Peter Meerwald255173b2009-12-14 14:44:56 +0100934 goto found;
Daniel Mack4f9c16c2008-04-30 16:20:19 +0200935 }
Daniel Mack4f9c16c2008-04-30 16:20:19 +0200936 }
937
Peter Meerwald255173b2009-12-14 14:44:56 +0100938 /* try with d != 0 */
939 for (p = 1; p <= 8; p++) {
940 j = codec_clk * p / 1000;
941
942 if (j < 4 || j > 11)
943 continue;
944
945 /* do not use codec_clk here since we'd loose precision */
946 d = ((2048 * p * fsref) - j * aic3x->sysclk)
947 * 100 / (aic3x->sysclk/100);
948
949 clk = (10000 * j + d) / (10 * p);
950
951 /* check whether this values get closer than the best
952 * ones we had before */
953 if (abs(codec_clk - clk) < abs(codec_clk - last_clk)) {
954 pll_j = j; pll_d = d; pll_r = 1; pll_p = p;
955 last_clk = clk;
956 }
957
958 /* Early exit for exact matches */
959 if (clk == codec_clk)
960 goto found;
961 }
962
Daniel Mack4f9c16c2008-04-30 16:20:19 +0200963 if (last_clk == 0) {
964 printk(KERN_ERR "%s(): unable to setup PLL\n", __func__);
965 return -EINVAL;
966 }
967
Peter Meerwald255173b2009-12-14 14:44:56 +0100968found:
Hebbar, Gururajac9fe5732012-06-26 19:25:11 +0530969 snd_soc_update_bits(codec, AIC3X_PLL_PROGA_REG, PLLP_MASK, pll_p);
Jarkko Nikulae18eca42010-09-14 14:54:47 +0300970 snd_soc_write(codec, AIC3X_OVRF_STATUS_AND_PLLR_REG,
971 pll_r << PLLR_SHIFT);
972 snd_soc_write(codec, AIC3X_PLL_PROGB_REG, pll_j << PLLJ_SHIFT);
973 snd_soc_write(codec, AIC3X_PLL_PROGC_REG,
974 (pll_d >> 6) << PLLD_MSB_SHIFT);
975 snd_soc_write(codec, AIC3X_PLL_PROGD_REG,
976 (pll_d & 0x3F) << PLLD_LSB_SHIFT);
Daniel Mack4f9c16c2008-04-30 16:20:19 +0200977
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100978 return 0;
979}
980
Liam Girdwoode550e172008-07-07 16:07:52 +0100981static int aic3x_mute(struct snd_soc_dai *dai, int mute)
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100982{
983 struct snd_soc_codec *codec = dai->codec;
Jarkko Nikulae18eca42010-09-14 14:54:47 +0300984 u8 ldac_reg = snd_soc_read(codec, LDAC_VOL) & ~MUTE_ON;
985 u8 rdac_reg = snd_soc_read(codec, RDAC_VOL) & ~MUTE_ON;
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100986
987 if (mute) {
Jarkko Nikulae18eca42010-09-14 14:54:47 +0300988 snd_soc_write(codec, LDAC_VOL, ldac_reg | MUTE_ON);
989 snd_soc_write(codec, RDAC_VOL, rdac_reg | MUTE_ON);
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100990 } else {
Jarkko Nikulae18eca42010-09-14 14:54:47 +0300991 snd_soc_write(codec, LDAC_VOL, ldac_reg);
992 snd_soc_write(codec, RDAC_VOL, rdac_reg);
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100993 }
994
995 return 0;
996}
997
Liam Girdwoode550e172008-07-07 16:07:52 +0100998static int aic3x_set_dai_sysclk(struct snd_soc_dai *codec_dai,
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100999 int clk_id, unsigned int freq, int dir)
1000{
1001 struct snd_soc_codec *codec = codec_dai->codec;
Mark Brownb2c812e2010-04-14 15:35:19 +09001002 struct aic3x_priv *aic3x = snd_soc_codec_get_drvdata(codec);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001003
Jiri Prchala1f34af2012-07-10 14:36:58 +02001004 /* set clock on MCLK or GPIO2 or BCLK */
1005 snd_soc_update_bits(codec, AIC3X_CLKGEN_CTRL_REG, PLLCLK_IN_MASK,
1006 clk_id << PLLCLK_IN_SHIFT);
1007 snd_soc_update_bits(codec, AIC3X_CLKGEN_CTRL_REG, CLKDIV_IN_MASK,
1008 clk_id << CLKDIV_IN_SHIFT);
1009
Daniel Mack4f9c16c2008-04-30 16:20:19 +02001010 aic3x->sysclk = freq;
1011 return 0;
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001012}
1013
Liam Girdwoode550e172008-07-07 16:07:52 +01001014static int aic3x_set_dai_fmt(struct snd_soc_dai *codec_dai,
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001015 unsigned int fmt)
1016{
1017 struct snd_soc_codec *codec = codec_dai->codec;
Mark Brownb2c812e2010-04-14 15:35:19 +09001018 struct aic3x_priv *aic3x = snd_soc_codec_get_drvdata(codec);
Jarkko Nikula81971a12008-06-25 14:58:45 +03001019 u8 iface_areg, iface_breg;
Troy Kiskya24f4f62008-12-19 13:05:22 -07001020 int delay = 0;
Jarkko Nikula81971a12008-06-25 14:58:45 +03001021
Jarkko Nikulae18eca42010-09-14 14:54:47 +03001022 iface_areg = snd_soc_read(codec, AIC3X_ASD_INTF_CTRLA) & 0x3f;
1023 iface_breg = snd_soc_read(codec, AIC3X_ASD_INTF_CTRLB) & 0x3f;
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001024
1025 /* set master/slave audio interface */
1026 switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
1027 case SND_SOC_DAIFMT_CBM_CFM:
1028 aic3x->master = 1;
1029 iface_areg |= BIT_CLK_MASTER | WORD_CLK_MASTER;
1030 break;
1031 case SND_SOC_DAIFMT_CBS_CFS:
1032 aic3x->master = 0;
Axel Lin68e47982011-10-27 16:38:42 +08001033 iface_areg &= ~(BIT_CLK_MASTER | WORD_CLK_MASTER);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001034 break;
1035 default:
1036 return -EINVAL;
1037 }
1038
Jarkko Nikula4b7d2832008-10-23 14:27:03 +03001039 /*
1040 * match both interface format and signal polarities since they
1041 * are fixed
1042 */
1043 switch (fmt & (SND_SOC_DAIFMT_FORMAT_MASK |
1044 SND_SOC_DAIFMT_INV_MASK)) {
1045 case (SND_SOC_DAIFMT_I2S | SND_SOC_DAIFMT_NB_NF):
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001046 break;
Troy Kiskya24f4f62008-12-19 13:05:22 -07001047 case (SND_SOC_DAIFMT_DSP_A | SND_SOC_DAIFMT_IB_NF):
1048 delay = 1;
Jarkko Nikula4b7d2832008-10-23 14:27:03 +03001049 case (SND_SOC_DAIFMT_DSP_B | SND_SOC_DAIFMT_IB_NF):
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001050 iface_breg |= (0x01 << 6);
1051 break;
Jarkko Nikula4b7d2832008-10-23 14:27:03 +03001052 case (SND_SOC_DAIFMT_RIGHT_J | SND_SOC_DAIFMT_NB_NF):
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001053 iface_breg |= (0x02 << 6);
1054 break;
Jarkko Nikula4b7d2832008-10-23 14:27:03 +03001055 case (SND_SOC_DAIFMT_LEFT_J | SND_SOC_DAIFMT_NB_NF):
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001056 iface_breg |= (0x03 << 6);
1057 break;
1058 default:
1059 return -EINVAL;
1060 }
1061
1062 /* set iface */
Jarkko Nikulae18eca42010-09-14 14:54:47 +03001063 snd_soc_write(codec, AIC3X_ASD_INTF_CTRLA, iface_areg);
1064 snd_soc_write(codec, AIC3X_ASD_INTF_CTRLB, iface_breg);
1065 snd_soc_write(codec, AIC3X_ASD_INTF_CTRLC, delay);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001066
1067 return 0;
1068}
1069
Jarkko Nikula6c1a7d42010-09-20 10:39:12 +03001070static int aic3x_init_3007(struct snd_soc_codec *codec)
1071{
1072 u8 tmp1, tmp2, *cache = codec->reg_cache;
1073
1074 /*
1075 * There is no need to cache writes to undocumented page 0xD but
1076 * respective page 0 register cache entries must be preserved
1077 */
1078 tmp1 = cache[0xD];
1079 tmp2 = cache[0x8];
1080 /* Class-D speaker driver init; datasheet p. 46 */
1081 snd_soc_write(codec, AIC3X_PAGE_SELECT, 0x0D);
1082 snd_soc_write(codec, 0xD, 0x0D);
1083 snd_soc_write(codec, 0x8, 0x5C);
1084 snd_soc_write(codec, 0x8, 0x5D);
1085 snd_soc_write(codec, 0x8, 0x5C);
1086 snd_soc_write(codec, AIC3X_PAGE_SELECT, 0x00);
1087 cache[0xD] = tmp1;
1088 cache[0x8] = tmp2;
1089
1090 return 0;
1091}
1092
Jarkko Nikula5a895f82010-09-20 10:39:13 +03001093static int aic3x_regulator_event(struct notifier_block *nb,
1094 unsigned long event, void *data)
1095{
1096 struct aic3x_disable_nb *disable_nb =
1097 container_of(nb, struct aic3x_disable_nb, nb);
1098 struct aic3x_priv *aic3x = disable_nb->aic3x;
1099
1100 if (event & REGULATOR_EVENT_DISABLE) {
1101 /*
1102 * Put codec to reset and require cache sync as at least one
1103 * of the supplies was disabled
1104 */
Jarkko Nikula79ee8202010-11-01 14:03:55 +02001105 if (gpio_is_valid(aic3x->gpio_reset))
Jarkko Nikula5a895f82010-09-20 10:39:13 +03001106 gpio_set_value(aic3x->gpio_reset, 0);
1107 aic3x->codec->cache_sync = 1;
1108 }
1109
1110 return 0;
1111}
1112
Jarkko Nikula6c1a7d42010-09-20 10:39:12 +03001113static int aic3x_set_power(struct snd_soc_codec *codec, int power)
1114{
1115 struct aic3x_priv *aic3x = snd_soc_codec_get_drvdata(codec);
1116 int i, ret;
1117 u8 *cache = codec->reg_cache;
1118
1119 if (power) {
1120 ret = regulator_bulk_enable(ARRAY_SIZE(aic3x->supplies),
1121 aic3x->supplies);
1122 if (ret)
1123 goto out;
1124 aic3x->power = 1;
Jarkko Nikula5a895f82010-09-20 10:39:13 +03001125 /*
1126 * Reset release and cache sync is necessary only if some
1127 * supply was off or if there were cached writes
1128 */
1129 if (!codec->cache_sync)
1130 goto out;
1131
Jarkko Nikula79ee8202010-11-01 14:03:55 +02001132 if (gpio_is_valid(aic3x->gpio_reset)) {
Jarkko Nikula6c1a7d42010-09-20 10:39:12 +03001133 udelay(1);
1134 gpio_set_value(aic3x->gpio_reset, 1);
1135 }
1136
1137 /* Sync reg_cache with the hardware */
1138 codec->cache_only = 0;
Jarkko Nikula508b7682011-05-20 16:52:37 +03001139 for (i = AIC3X_SAMPLE_RATE_SEL_REG; i < ARRAY_SIZE(aic3x_reg); i++)
Jarkko Nikula6c1a7d42010-09-20 10:39:12 +03001140 snd_soc_write(codec, i, cache[i]);
1141 if (aic3x->model == AIC3X_MODEL_3007)
1142 aic3x_init_3007(codec);
1143 codec->cache_sync = 0;
1144 } else {
Jarkko Nikula9fb352b2011-05-20 16:52:38 +03001145 /*
1146 * Do soft reset to this codec instance in order to clear
1147 * possible VDD leakage currents in case the supply regulators
1148 * remain on
1149 */
1150 snd_soc_write(codec, AIC3X_RESET, SOFT_RESET);
1151 codec->cache_sync = 1;
Jarkko Nikula6c1a7d42010-09-20 10:39:12 +03001152 aic3x->power = 0;
Jarkko Nikula5a895f82010-09-20 10:39:13 +03001153 /* HW writes are needless when bias is off */
1154 codec->cache_only = 1;
Jarkko Nikula6c1a7d42010-09-20 10:39:12 +03001155 ret = regulator_bulk_disable(ARRAY_SIZE(aic3x->supplies),
1156 aic3x->supplies);
1157 }
1158out:
1159 return ret;
1160}
1161
Mark Brown0be98982008-05-19 12:31:28 +02001162static int aic3x_set_bias_level(struct snd_soc_codec *codec,
1163 enum snd_soc_bias_level level)
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001164{
Mark Brownb2c812e2010-04-14 15:35:19 +09001165 struct aic3x_priv *aic3x = snd_soc_codec_get_drvdata(codec);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001166
Mark Brown0be98982008-05-19 12:31:28 +02001167 switch (level) {
1168 case SND_SOC_BIAS_ON:
Jarkko Nikuladb138022010-04-26 15:49:13 +03001169 break;
1170 case SND_SOC_BIAS_PREPARE:
Liam Girdwoodce6120c2010-11-05 15:53:46 +02001171 if (codec->dapm.bias_level == SND_SOC_BIAS_STANDBY &&
Jarkko Nikulac23fd752010-09-10 14:23:29 +03001172 aic3x->master) {
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001173 /* enable pll */
Axel Lin9c173d12011-10-26 22:13:17 +08001174 snd_soc_update_bits(codec, AIC3X_PLL_PROGA_REG,
1175 PLL_ENABLE, PLL_ENABLE);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001176 }
1177 break;
Mark Brown0be98982008-05-19 12:31:28 +02001178 case SND_SOC_BIAS_STANDBY:
Jarkko Nikula6c1a7d42010-09-20 10:39:12 +03001179 if (!aic3x->power)
1180 aic3x_set_power(codec, 1);
Liam Girdwoodce6120c2010-11-05 15:53:46 +02001181 if (codec->dapm.bias_level == SND_SOC_BIAS_PREPARE &&
Jarkko Nikulac23fd752010-09-10 14:23:29 +03001182 aic3x->master) {
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001183 /* disable pll */
Axel Lin9c173d12011-10-26 22:13:17 +08001184 snd_soc_update_bits(codec, AIC3X_PLL_PROGA_REG,
1185 PLL_ENABLE, 0);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001186 }
1187 break;
Jarkko Nikulac23fd752010-09-10 14:23:29 +03001188 case SND_SOC_BIAS_OFF:
Jarkko Nikula6c1a7d42010-09-20 10:39:12 +03001189 if (aic3x->power)
1190 aic3x_set_power(codec, 0);
Jarkko Nikulac23fd752010-09-10 14:23:29 +03001191 break;
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001192 }
Liam Girdwoodce6120c2010-11-05 15:53:46 +02001193 codec->dapm.bias_level = level;
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001194
1195 return 0;
1196}
1197
1198#define AIC3X_RATES SNDRV_PCM_RATE_8000_96000
1199#define AIC3X_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE | \
1200 SNDRV_PCM_FMTBIT_S24_3LE | SNDRV_PCM_FMTBIT_S32_LE)
1201
Lars-Peter Clausen85e76522011-11-23 11:40:40 +01001202static const struct snd_soc_dai_ops aic3x_dai_ops = {
Eric Miao6335d052009-03-03 09:41:00 +08001203 .hw_params = aic3x_hw_params,
1204 .digital_mute = aic3x_mute,
1205 .set_sysclk = aic3x_set_dai_sysclk,
1206 .set_fmt = aic3x_set_dai_fmt,
1207};
1208
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001209static struct snd_soc_dai_driver aic3x_dai = {
1210 .name = "tlv320aic3x-hifi",
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001211 .playback = {
1212 .stream_name = "Playback",
Benoît Thébaudeau06378da2013-01-29 21:31:48 +01001213 .channels_min = 2,
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001214 .channels_max = 2,
1215 .rates = AIC3X_RATES,
1216 .formats = AIC3X_FORMATS,},
1217 .capture = {
1218 .stream_name = "Capture",
Benoît Thébaudeau06378da2013-01-29 21:31:48 +01001219 .channels_min = 2,
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001220 .channels_max = 2,
1221 .rates = AIC3X_RATES,
1222 .formats = AIC3X_FORMATS,},
Eric Miao6335d052009-03-03 09:41:00 +08001223 .ops = &aic3x_dai_ops,
Randolph Chung14017612010-08-19 12:06:17 +01001224 .symmetric_rates = 1,
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001225};
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001226
Lars-Peter Clausen84b315e2011-12-02 10:18:28 +01001227static int aic3x_suspend(struct snd_soc_codec *codec)
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001228{
Mark Brown0be98982008-05-19 12:31:28 +02001229 aic3x_set_bias_level(codec, SND_SOC_BIAS_OFF);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001230
1231 return 0;
1232}
1233
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001234static int aic3x_resume(struct snd_soc_codec *codec)
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001235{
Mark Brown29e189c2010-05-07 20:30:00 +01001236 aic3x_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001237
1238 return 0;
1239}
1240
1241/*
1242 * initialise the AIC3X driver
1243 * register the mixer and dsp interfaces with the kernel
1244 */
Ben Dookscb3826f2009-08-20 22:50:41 +01001245static int aic3x_init(struct snd_soc_codec *codec)
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001246{
Randolph Chung6184f102010-08-20 12:47:53 +08001247 struct aic3x_priv *aic3x = snd_soc_codec_get_drvdata(codec);
Ben Dookscb3826f2009-08-20 22:50:41 +01001248
Jarkko Nikulae18eca42010-09-14 14:54:47 +03001249 snd_soc_write(codec, AIC3X_PAGE_SELECT, PAGE0_SELECT);
1250 snd_soc_write(codec, AIC3X_RESET, SOFT_RESET);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001251
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001252 /* DAC default volume and mute */
Jarkko Nikulae18eca42010-09-14 14:54:47 +03001253 snd_soc_write(codec, LDAC_VOL, DEFAULT_VOL | MUTE_ON);
1254 snd_soc_write(codec, RDAC_VOL, DEFAULT_VOL | MUTE_ON);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001255
1256 /* DAC to HP default volume and route to Output mixer */
Jarkko Nikulae18eca42010-09-14 14:54:47 +03001257 snd_soc_write(codec, DACL1_2_HPLOUT_VOL, DEFAULT_VOL | ROUTE_ON);
1258 snd_soc_write(codec, DACR1_2_HPROUT_VOL, DEFAULT_VOL | ROUTE_ON);
1259 snd_soc_write(codec, DACL1_2_HPLCOM_VOL, DEFAULT_VOL | ROUTE_ON);
1260 snd_soc_write(codec, DACR1_2_HPRCOM_VOL, DEFAULT_VOL | ROUTE_ON);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001261 /* DAC to Line Out default volume and route to Output mixer */
Jarkko Nikulae18eca42010-09-14 14:54:47 +03001262 snd_soc_write(codec, DACL1_2_LLOPM_VOL, DEFAULT_VOL | ROUTE_ON);
1263 snd_soc_write(codec, DACR1_2_RLOPM_VOL, DEFAULT_VOL | ROUTE_ON);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001264 /* DAC to Mono Line Out default volume and route to Output mixer */
Jarkko Nikulae18eca42010-09-14 14:54:47 +03001265 snd_soc_write(codec, DACL1_2_MONOLOPM_VOL, DEFAULT_VOL | ROUTE_ON);
1266 snd_soc_write(codec, DACR1_2_MONOLOPM_VOL, DEFAULT_VOL | ROUTE_ON);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001267
1268 /* unmute all outputs */
Axel Lin9c173d12011-10-26 22:13:17 +08001269 snd_soc_update_bits(codec, LLOPM_CTRL, UNMUTE, UNMUTE);
1270 snd_soc_update_bits(codec, RLOPM_CTRL, UNMUTE, UNMUTE);
1271 snd_soc_update_bits(codec, MONOLOPM_CTRL, UNMUTE, UNMUTE);
1272 snd_soc_update_bits(codec, HPLOUT_CTRL, UNMUTE, UNMUTE);
1273 snd_soc_update_bits(codec, HPROUT_CTRL, UNMUTE, UNMUTE);
1274 snd_soc_update_bits(codec, HPLCOM_CTRL, UNMUTE, UNMUTE);
1275 snd_soc_update_bits(codec, HPRCOM_CTRL, UNMUTE, UNMUTE);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001276
1277 /* ADC default volume and unmute */
Jarkko Nikulae18eca42010-09-14 14:54:47 +03001278 snd_soc_write(codec, LADC_VOL, DEFAULT_GAIN);
1279 snd_soc_write(codec, RADC_VOL, DEFAULT_GAIN);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001280 /* By default route Line1 to ADC PGA mixer */
Jarkko Nikulae18eca42010-09-14 14:54:47 +03001281 snd_soc_write(codec, LINE1L_2_LADC_CTRL, 0x0);
1282 snd_soc_write(codec, LINE1R_2_RADC_CTRL, 0x0);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001283
1284 /* PGA to HP Bypass default volume, disconnect from Output Mixer */
Jarkko Nikulae18eca42010-09-14 14:54:47 +03001285 snd_soc_write(codec, PGAL_2_HPLOUT_VOL, DEFAULT_VOL);
1286 snd_soc_write(codec, PGAR_2_HPROUT_VOL, DEFAULT_VOL);
1287 snd_soc_write(codec, PGAL_2_HPLCOM_VOL, DEFAULT_VOL);
1288 snd_soc_write(codec, PGAR_2_HPRCOM_VOL, DEFAULT_VOL);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001289 /* PGA to Line Out default volume, disconnect from Output Mixer */
Jarkko Nikulae18eca42010-09-14 14:54:47 +03001290 snd_soc_write(codec, PGAL_2_LLOPM_VOL, DEFAULT_VOL);
1291 snd_soc_write(codec, PGAR_2_RLOPM_VOL, DEFAULT_VOL);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001292 /* PGA to Mono Line Out default volume, disconnect from Output Mixer */
Jarkko Nikulae18eca42010-09-14 14:54:47 +03001293 snd_soc_write(codec, PGAL_2_MONOLOPM_VOL, DEFAULT_VOL);
1294 snd_soc_write(codec, PGAR_2_MONOLOPM_VOL, DEFAULT_VOL);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001295
1296 /* Line2 to HP Bypass default volume, disconnect from Output Mixer */
Jarkko Nikulae18eca42010-09-14 14:54:47 +03001297 snd_soc_write(codec, LINE2L_2_HPLOUT_VOL, DEFAULT_VOL);
1298 snd_soc_write(codec, LINE2R_2_HPROUT_VOL, DEFAULT_VOL);
1299 snd_soc_write(codec, LINE2L_2_HPLCOM_VOL, DEFAULT_VOL);
1300 snd_soc_write(codec, LINE2R_2_HPRCOM_VOL, DEFAULT_VOL);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001301 /* Line2 Line Out default volume, disconnect from Output Mixer */
Jarkko Nikulae18eca42010-09-14 14:54:47 +03001302 snd_soc_write(codec, LINE2L_2_LLOPM_VOL, DEFAULT_VOL);
1303 snd_soc_write(codec, LINE2R_2_RLOPM_VOL, DEFAULT_VOL);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001304 /* Line2 to Mono Out default volume, disconnect from Output Mixer */
Jarkko Nikulae18eca42010-09-14 14:54:47 +03001305 snd_soc_write(codec, LINE2L_2_MONOLOPM_VOL, DEFAULT_VOL);
1306 snd_soc_write(codec, LINE2R_2_MONOLOPM_VOL, DEFAULT_VOL);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001307
Randolph Chung6184f102010-08-20 12:47:53 +08001308 if (aic3x->model == AIC3X_MODEL_3007) {
Jarkko Nikula6c1a7d42010-09-20 10:39:12 +03001309 aic3x_init_3007(codec);
Jarkko Nikulae18eca42010-09-14 14:54:47 +03001310 snd_soc_write(codec, CLASSD_CTRL, 0);
Randolph Chung6184f102010-08-20 12:47:53 +08001311 }
1312
Ben Dookscb3826f2009-08-20 22:50:41 +01001313 return 0;
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001314}
1315
Jarkko Nikula414c73a2010-11-01 14:03:56 +02001316static bool aic3x_is_shared_reset(struct aic3x_priv *aic3x)
1317{
1318 struct aic3x_priv *a;
1319
1320 list_for_each_entry(a, &reset_list, list) {
1321 if (gpio_is_valid(aic3x->gpio_reset) &&
1322 aic3x->gpio_reset == a->gpio_reset)
1323 return true;
1324 }
1325
1326 return false;
1327}
1328
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001329static int aic3x_probe(struct snd_soc_codec *codec)
Ben Dookscb3826f2009-08-20 22:50:41 +01001330{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001331 struct aic3x_priv *aic3x = snd_soc_codec_get_drvdata(codec);
Jarkko Nikula2f241112010-09-20 10:39:11 +03001332 int ret, i;
Ben Dookscb3826f2009-08-20 22:50:41 +01001333
Jarkko Nikula414c73a2010-11-01 14:03:56 +02001334 INIT_LIST_HEAD(&aic3x->list);
Jarkko Nikula5a895f82010-09-20 10:39:13 +03001335 aic3x->codec = codec;
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001336
Jarkko Nikulaa84a4412010-09-14 14:54:48 +03001337 ret = snd_soc_codec_set_cache_io(codec, 8, 8, aic3x->control_type);
1338 if (ret != 0) {
1339 dev_err(codec->dev, "Failed to set cache I/O: %d\n", ret);
1340 return ret;
1341 }
1342
Jarkko Nikula414c73a2010-11-01 14:03:56 +02001343 if (gpio_is_valid(aic3x->gpio_reset) &&
1344 !aic3x_is_shared_reset(aic3x)) {
Jarkko Nikula2f241112010-09-20 10:39:11 +03001345 ret = gpio_request(aic3x->gpio_reset, "tlv320aic3x reset");
1346 if (ret != 0)
1347 goto err_gpio;
1348 gpio_direction_output(aic3x->gpio_reset, 0);
1349 }
1350
1351 for (i = 0; i < ARRAY_SIZE(aic3x->supplies); i++)
1352 aic3x->supplies[i].supply = aic3x_supply_names[i];
1353
1354 ret = regulator_bulk_get(codec->dev, ARRAY_SIZE(aic3x->supplies),
1355 aic3x->supplies);
1356 if (ret != 0) {
1357 dev_err(codec->dev, "Failed to request supplies: %d\n", ret);
1358 goto err_get;
1359 }
Jarkko Nikula5a895f82010-09-20 10:39:13 +03001360 for (i = 0; i < ARRAY_SIZE(aic3x->supplies); i++) {
1361 aic3x->disable_nb[i].nb.notifier_call = aic3x_regulator_event;
1362 aic3x->disable_nb[i].aic3x = aic3x;
1363 ret = regulator_register_notifier(aic3x->supplies[i].consumer,
1364 &aic3x->disable_nb[i].nb);
1365 if (ret) {
1366 dev_err(codec->dev,
1367 "Failed to request regulator notifier: %d\n",
1368 ret);
1369 goto err_notif;
1370 }
1371 }
Jarkko Nikula2f241112010-09-20 10:39:11 +03001372
Jarkko Nikula7d1be0a2010-09-20 10:39:14 +03001373 codec->cache_only = 1;
Jarkko Nikula37b47652010-08-23 10:38:40 +03001374 aic3x_init(codec);
1375
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001376 if (aic3x->setup) {
1377 /* setup GPIO functions */
Jarkko Nikulae18eca42010-09-14 14:54:47 +03001378 snd_soc_write(codec, AIC3X_GPIO1_REG,
1379 (aic3x->setup->gpio_func[0] & 0xf) << 4);
1380 snd_soc_write(codec, AIC3X_GPIO2_REG,
1381 (aic3x->setup->gpio_func[1] & 0xf) << 4);
Ben Dookscb3826f2009-08-20 22:50:41 +01001382 }
1383
Liam Girdwood022658b2012-02-03 17:43:09 +00001384 snd_soc_add_codec_controls(codec, aic3x_snd_controls,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001385 ARRAY_SIZE(aic3x_snd_controls));
Randolph Chung6184f102010-08-20 12:47:53 +08001386 if (aic3x->model == AIC3X_MODEL_3007)
Liam Girdwood022658b2012-02-03 17:43:09 +00001387 snd_soc_add_codec_controls(codec, &aic3x_classd_amp_gain_ctrl, 1);
Ben Dookscb3826f2009-08-20 22:50:41 +01001388
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001389 aic3x_add_widgets(codec);
Jarkko Nikula414c73a2010-11-01 14:03:56 +02001390 list_add(&aic3x->list, &reset_list);
Ben Dookscb3826f2009-08-20 22:50:41 +01001391
1392 return 0;
Jarkko Nikula2f241112010-09-20 10:39:11 +03001393
Jarkko Nikula5a895f82010-09-20 10:39:13 +03001394err_notif:
1395 while (i--)
1396 regulator_unregister_notifier(aic3x->supplies[i].consumer,
1397 &aic3x->disable_nb[i].nb);
Jarkko Nikula2f241112010-09-20 10:39:11 +03001398 regulator_bulk_free(ARRAY_SIZE(aic3x->supplies), aic3x->supplies);
1399err_get:
Jarkko Nikula414c73a2010-11-01 14:03:56 +02001400 if (gpio_is_valid(aic3x->gpio_reset) &&
1401 !aic3x_is_shared_reset(aic3x))
Jarkko Nikula2f241112010-09-20 10:39:11 +03001402 gpio_free(aic3x->gpio_reset);
1403err_gpio:
Jarkko Nikula2f241112010-09-20 10:39:11 +03001404 return ret;
Ben Dookscb3826f2009-08-20 22:50:41 +01001405}
1406
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001407static int aic3x_remove(struct snd_soc_codec *codec)
Ben Dookscb3826f2009-08-20 22:50:41 +01001408{
Jarkko Nikula2f241112010-09-20 10:39:11 +03001409 struct aic3x_priv *aic3x = snd_soc_codec_get_drvdata(codec);
Jarkko Nikula5a895f82010-09-20 10:39:13 +03001410 int i;
Jarkko Nikula2f241112010-09-20 10:39:11 +03001411
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001412 aic3x_set_bias_level(codec, SND_SOC_BIAS_OFF);
Jarkko Nikula414c73a2010-11-01 14:03:56 +02001413 list_del(&aic3x->list);
1414 if (gpio_is_valid(aic3x->gpio_reset) &&
1415 !aic3x_is_shared_reset(aic3x)) {
Jarkko Nikula2f241112010-09-20 10:39:11 +03001416 gpio_set_value(aic3x->gpio_reset, 0);
1417 gpio_free(aic3x->gpio_reset);
1418 }
Jarkko Nikula5a895f82010-09-20 10:39:13 +03001419 for (i = 0; i < ARRAY_SIZE(aic3x->supplies); i++)
1420 regulator_unregister_notifier(aic3x->supplies[i].consumer,
1421 &aic3x->disable_nb[i].nb);
Jarkko Nikula2f241112010-09-20 10:39:11 +03001422 regulator_bulk_free(ARRAY_SIZE(aic3x->supplies), aic3x->supplies);
1423
Ben Dookscb3826f2009-08-20 22:50:41 +01001424 return 0;
1425}
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001426
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001427static struct snd_soc_codec_driver soc_codec_dev_aic3x = {
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001428 .set_bias_level = aic3x_set_bias_level,
Axel Lineb3032f2012-01-27 18:02:09 +08001429 .idle_bias_off = true,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001430 .reg_cache_size = ARRAY_SIZE(aic3x_reg),
1431 .reg_word_size = sizeof(u8),
1432 .reg_cache_default = aic3x_reg,
1433 .probe = aic3x_probe,
1434 .remove = aic3x_remove,
1435 .suspend = aic3x_suspend,
1436 .resume = aic3x_resume,
1437};
1438
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001439/*
1440 * AIC3X 2 wire address can be up to 4 devices with device addresses
1441 * 0x18, 0x19, 0x1A, 0x1B
1442 */
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001443
Randolph Chung6184f102010-08-20 12:47:53 +08001444static const struct i2c_device_id aic3x_i2c_id[] = {
Axel Lin177fdd82011-09-28 21:56:48 +08001445 { "tlv320aic3x", AIC3X_MODEL_3X },
1446 { "tlv320aic33", AIC3X_MODEL_33 },
1447 { "tlv320aic3007", AIC3X_MODEL_3007 },
Randolph Chung6184f102010-08-20 12:47:53 +08001448 { }
1449};
1450MODULE_DEVICE_TABLE(i2c, aic3x_i2c_id);
1451
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001452/*
1453 * If the i2c layer weren't so broken, we could pass this kind of data
1454 * around
1455 */
Jean Delvareba8ed122008-09-22 14:15:53 +02001456static int aic3x_i2c_probe(struct i2c_client *i2c,
1457 const struct i2c_device_id *id)
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001458{
Jarkko Nikula5193d622010-05-05 13:02:03 +03001459 struct aic3x_pdata *pdata = i2c->dev.platform_data;
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001460 struct aic3x_priv *aic3x;
Hebbar, Gururajac24fdc82012-08-27 18:56:44 +05301461 struct aic3x_setup_data *ai3x_setup;
1462 struct device_node *np = i2c->dev.of_node;
Jarkko Nikula2f241112010-09-20 10:39:11 +03001463 int ret;
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001464
Axel Line2257db2011-12-29 12:10:04 +08001465 aic3x = devm_kzalloc(&i2c->dev, sizeof(struct aic3x_priv), GFP_KERNEL);
Ben Dookscb3826f2009-08-20 22:50:41 +01001466 if (aic3x == NULL) {
1467 dev_err(&i2c->dev, "failed to create private data\n");
1468 return -ENOMEM;
1469 }
1470
Jarkko Nikulaa84a4412010-09-14 14:54:48 +03001471 aic3x->control_type = SND_SOC_I2C;
1472
Ben Dookscb3826f2009-08-20 22:50:41 +01001473 i2c_set_clientdata(i2c, aic3x);
Jarkko Nikulac7763572010-09-05 19:10:22 +03001474 if (pdata) {
1475 aic3x->gpio_reset = pdata->gpio_reset;
1476 aic3x->setup = pdata->setup;
Hebbar, Gururajac24fdc82012-08-27 18:56:44 +05301477 } else if (np) {
1478 ai3x_setup = devm_kzalloc(&i2c->dev, sizeof(*ai3x_setup),
1479 GFP_KERNEL);
1480 if (ai3x_setup == NULL) {
1481 dev_err(&i2c->dev, "failed to create private data\n");
1482 return -ENOMEM;
1483 }
1484
1485 ret = of_get_named_gpio(np, "gpio-reset", 0);
1486 if (ret >= 0)
1487 aic3x->gpio_reset = ret;
1488 else
1489 aic3x->gpio_reset = -1;
1490
1491 if (of_property_read_u32_array(np, "ai3x-gpio-func",
1492 ai3x_setup->gpio_func, 2) >= 0) {
1493 aic3x->setup = ai3x_setup;
1494 }
1495
Jarkko Nikulac7763572010-09-05 19:10:22 +03001496 } else {
1497 aic3x->gpio_reset = -1;
1498 }
Ben Dookscb3826f2009-08-20 22:50:41 +01001499
Axel Lin177fdd82011-09-28 21:56:48 +08001500 aic3x->model = id->driver_data;
Randolph Chung6184f102010-08-20 12:47:53 +08001501
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001502 ret = snd_soc_register_codec(&i2c->dev,
1503 &soc_codec_dev_aic3x, &aic3x_dai, 1);
Jarkko Nikula07779fd2010-04-26 15:49:14 +03001504 return ret;
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001505}
1506
Jean Delvareba8ed122008-09-22 14:15:53 +02001507static int aic3x_i2c_remove(struct i2c_client *client)
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001508{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001509 snd_soc_unregister_codec(&client->dev);
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001510 return 0;
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001511}
1512
Hebbar, Gururajac24fdc82012-08-27 18:56:44 +05301513#if defined(CONFIG_OF)
1514static const struct of_device_id tlv320aic3x_of_match[] = {
1515 { .compatible = "ti,tlv320aic3x", },
1516 {},
1517};
1518MODULE_DEVICE_TABLE(of, tlv320aic3x_of_match);
1519#endif
1520
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001521/* machine i2c codec control layer */
1522static struct i2c_driver aic3x_i2c_driver = {
1523 .driver = {
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001524 .name = "tlv320aic3x-codec",
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001525 .owner = THIS_MODULE,
Hebbar, Gururajac24fdc82012-08-27 18:56:44 +05301526 .of_match_table = of_match_ptr(tlv320aic3x_of_match),
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001527 },
Ben Dookscb3826f2009-08-20 22:50:41 +01001528 .probe = aic3x_i2c_probe,
Jean Delvareba8ed122008-09-22 14:15:53 +02001529 .remove = aic3x_i2c_remove,
1530 .id_table = aic3x_i2c_id,
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001531};
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001532
Sachin Kamatfd39d142012-08-06 17:25:42 +05301533module_i2c_driver(aic3x_i2c_driver);
Mark Brown64089b82008-12-08 19:17:58 +00001534
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001535MODULE_DESCRIPTION("ASoC TLV320AIC3X codec driver");
1536MODULE_AUTHOR("Vladimir Barinov");
1537MODULE_LICENSE("GPL");