blob: 86e1e08125ff2e92bf03e6556021fb4010d4182c [file] [log] [blame]
Eli Cohene126ba92013-07-07 17:25:49 +03001/*
Saeed Mahameed6cf0a152015-04-02 17:07:30 +03002 * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
Eli Cohene126ba92013-07-07 17:25:49 +03003 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 */
32
33#ifndef MLX5_IB_H
34#define MLX5_IB_H
35
36#include <linux/kernel.h>
37#include <linux/sched.h>
38#include <rdma/ib_verbs.h>
39#include <rdma/ib_smi.h>
40#include <linux/mlx5/driver.h>
41#include <linux/mlx5/cq.h>
42#include <linux/mlx5/qp.h>
43#include <linux/mlx5/srq.h>
44#include <linux/types.h>
majd@mellanox.com146d2f12016-01-14 19:13:02 +020045#include <linux/mlx5/transobj.h>
Matan Barakd2370e02016-02-29 18:05:30 +020046#include <rdma/ib_user_verbs.h>
Leon Romanovsky3085e292016-09-22 17:31:11 +030047#include <rdma/mlx5-abi.h>
Eli Cohene126ba92013-07-07 17:25:49 +030048
49#define mlx5_ib_dbg(dev, format, arg...) \
50pr_debug("%s:%s:%d:(pid %d): " format, (dev)->ib_dev.name, __func__, \
51 __LINE__, current->pid, ##arg)
52
53#define mlx5_ib_err(dev, format, arg...) \
54pr_err("%s:%s:%d:(pid %d): " format, (dev)->ib_dev.name, __func__, \
55 __LINE__, current->pid, ##arg)
56
57#define mlx5_ib_warn(dev, format, arg...) \
58pr_warn("%s:%s:%d:(pid %d): " format, (dev)->ib_dev.name, __func__, \
59 __LINE__, current->pid, ##arg)
60
Matan Barakb368d7c2015-12-15 20:30:12 +020061#define field_avail(type, fld, sz) (offsetof(type, fld) + \
62 sizeof(((type *)0)->fld) <= (sz))
Haggai Abramovskycfb5e082016-01-14 19:12:57 +020063#define MLX5_IB_DEFAULT_UIDX 0xffffff
64#define MLX5_USER_ASSIGNED_UIDX_MASK __mlx5_mask(qpc, user_index)
Matan Barakb368d7c2015-12-15 20:30:12 +020065
Eli Cohene126ba92013-07-07 17:25:49 +030066enum {
67 MLX5_IB_MMAP_CMD_SHIFT = 8,
68 MLX5_IB_MMAP_CMD_MASK = 0xff,
69};
70
71enum mlx5_ib_mmap_cmd {
72 MLX5_IB_MMAP_REGULAR_PAGE = 0,
Matan Barakd69e3bc2015-12-15 20:30:13 +020073 MLX5_IB_MMAP_GET_CONTIGUOUS_PAGES = 1,
Guy Levi37aa5c32016-04-27 16:49:50 +030074 MLX5_IB_MMAP_WC_PAGE = 2,
75 MLX5_IB_MMAP_NC_PAGE = 3,
Matan Barakd69e3bc2015-12-15 20:30:13 +020076 /* 5 is chosen in order to be compatible with old versions of libmlx5 */
77 MLX5_IB_MMAP_CORE_CLOCK = 5,
Eli Cohene126ba92013-07-07 17:25:49 +030078};
79
80enum {
81 MLX5_RES_SCAT_DATA32_CQE = 0x1,
82 MLX5_RES_SCAT_DATA64_CQE = 0x2,
83 MLX5_REQ_SCAT_DATA32_CQE = 0x11,
84 MLX5_REQ_SCAT_DATA64_CQE = 0x22,
85};
86
87enum mlx5_ib_latency_class {
88 MLX5_IB_LATENCY_CLASS_LOW,
89 MLX5_IB_LATENCY_CLASS_MEDIUM,
90 MLX5_IB_LATENCY_CLASS_HIGH,
91 MLX5_IB_LATENCY_CLASS_FAST_PATH
92};
93
94enum mlx5_ib_mad_ifc_flags {
95 MLX5_MAD_IFC_IGNORE_MKEY = 1,
96 MLX5_MAD_IFC_IGNORE_BKEY = 2,
97 MLX5_MAD_IFC_NET_VIEW = 4,
98};
99
Leon Romanovsky051f2632015-12-20 12:16:11 +0200100enum {
101 MLX5_CROSS_CHANNEL_UUAR = 0,
102};
103
Haggai Abramovskycfb5e082016-01-14 19:12:57 +0200104enum {
105 MLX5_CQE_VERSION_V0,
106 MLX5_CQE_VERSION_V1,
107};
108
Maor Gottlieb7c2344c2016-06-17 14:56:44 +0300109struct mlx5_ib_vma_private_data {
110 struct list_head list;
111 struct vm_area_struct *vma;
112};
113
Eli Cohene126ba92013-07-07 17:25:49 +0300114struct mlx5_ib_ucontext {
115 struct ib_ucontext ibucontext;
116 struct list_head db_page_list;
117
118 /* protect doorbell record alloc/free
119 */
120 struct mutex db_page_mutex;
121 struct mlx5_uuar_info uuari;
Haggai Abramovskycfb5e082016-01-14 19:12:57 +0200122 u8 cqe_version;
majd@mellanox.com146d2f12016-01-14 19:13:02 +0200123 /* Transport Domain number */
124 u32 tdn;
Maor Gottlieb7c2344c2016-06-17 14:56:44 +0300125 struct list_head vma_private_list;
Eli Cohene126ba92013-07-07 17:25:49 +0300126};
127
128static inline struct mlx5_ib_ucontext *to_mucontext(struct ib_ucontext *ibucontext)
129{
130 return container_of(ibucontext, struct mlx5_ib_ucontext, ibucontext);
131}
132
133struct mlx5_ib_pd {
134 struct ib_pd ibpd;
135 u32 pdn;
Eli Cohene126ba92013-07-07 17:25:49 +0300136};
137
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200138#define MLX5_IB_FLOW_MCAST_PRIO (MLX5_BY_PASS_NUM_PRIOS - 1)
Maor Gottlieb35d190112016-03-07 18:51:47 +0200139#define MLX5_IB_FLOW_LAST_PRIO (MLX5_BY_PASS_NUM_REGULAR_PRIOS - 1)
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200140#if (MLX5_IB_FLOW_LAST_PRIO <= 0)
141#error "Invalid number of bypass priorities"
142#endif
143#define MLX5_IB_FLOW_LEFTOVERS_PRIO (MLX5_IB_FLOW_MCAST_PRIO + 1)
144
145#define MLX5_IB_NUM_FLOW_FT (MLX5_IB_FLOW_LEFTOVERS_PRIO + 1)
Maor Gottliebcc0e5d42016-08-28 14:16:34 +0300146#define MLX5_IB_NUM_SNIFFER_FTS 2
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200147struct mlx5_ib_flow_prio {
148 struct mlx5_flow_table *flow_table;
149 unsigned int refcount;
150};
151
152struct mlx5_ib_flow_handler {
153 struct list_head list;
154 struct ib_flow ibflow;
Maor Gottlieb5497adc2016-08-28 14:16:31 +0300155 struct mlx5_ib_flow_prio *prio;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200156 struct mlx5_flow_rule *rule;
157};
158
159struct mlx5_ib_flow_db {
160 struct mlx5_ib_flow_prio prios[MLX5_IB_NUM_FLOW_FT];
Maor Gottliebcc0e5d42016-08-28 14:16:34 +0300161 struct mlx5_ib_flow_prio sniffer[MLX5_IB_NUM_SNIFFER_FTS];
Aviv Heller9ef9c642016-09-18 20:48:01 +0300162 struct mlx5_flow_table *lag_demux_ft;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200163 /* Protect flow steering bypass flow tables
164 * when add/del flow rules.
165 * only single add/removal of flow steering rule could be done
166 * simultaneously.
167 */
168 struct mutex lock;
169};
170
Eli Cohene126ba92013-07-07 17:25:49 +0300171/* Use macros here so that don't have to duplicate
172 * enum ib_send_flags and enum ib_qp_type for low-level driver
173 */
174
175#define MLX5_IB_SEND_UMR_UNREG IB_SEND_RESERVED_START
Haggai Eran968e78d2014-12-11 17:04:11 +0200176#define MLX5_IB_SEND_UMR_FAIL_IF_FREE (IB_SEND_RESERVED_START << 1)
177#define MLX5_IB_SEND_UMR_UPDATE_MTT (IB_SEND_RESERVED_START << 2)
Noa Osherovich56e11d62016-02-29 16:46:51 +0200178
179#define MLX5_IB_SEND_UMR_UPDATE_TRANSLATION (IB_SEND_RESERVED_START << 3)
180#define MLX5_IB_SEND_UMR_UPDATE_PD (IB_SEND_RESERVED_START << 4)
181#define MLX5_IB_SEND_UMR_UPDATE_ACCESS IB_SEND_RESERVED_END
182
Eli Cohene126ba92013-07-07 17:25:49 +0300183#define MLX5_IB_QPT_REG_UMR IB_QPT_RESERVED1
Haggai Erand16e91d2016-02-29 15:45:05 +0200184/*
185 * IB_QPT_GSI creates the software wrapper around GSI, and MLX5_IB_QPT_HW_GSI
186 * creates the actual hardware QP.
187 */
188#define MLX5_IB_QPT_HW_GSI IB_QPT_RESERVED2
Eli Cohene126ba92013-07-07 17:25:49 +0300189#define MLX5_IB_WR_UMR IB_WR_RESERVED1
190
Haggai Eranb11a4f92016-02-29 15:45:03 +0200191/* Private QP creation flags to be passed in ib_qp_init_attr.create_flags.
192 *
193 * These flags are intended for internal use by the mlx5_ib driver, and they
194 * rely on the range reserved for that use in the ib_qp_create_flags enum.
195 */
196
197/* Create a UD QP whose source QP number is 1 */
198static inline enum ib_qp_create_flags mlx5_ib_create_qp_sqpn_qp1(void)
199{
200 return IB_QP_CREATE_RESERVED_START;
201}
202
Eli Cohene126ba92013-07-07 17:25:49 +0300203struct wr_list {
204 u16 opcode;
205 u16 next;
206};
207
208struct mlx5_ib_wq {
209 u64 *wrid;
210 u32 *wr_data;
211 struct wr_list *w_list;
212 unsigned *wqe_head;
213 u16 unsig_count;
214
215 /* serialize post to the work queue
216 */
217 spinlock_t lock;
218 int wqe_cnt;
219 int max_post;
220 int max_gs;
221 int offset;
222 int wqe_shift;
223 unsigned head;
224 unsigned tail;
225 u16 cur_post;
226 u16 last_poll;
227 void *qend;
228};
229
Yishai Hadas79b20a62016-05-23 15:20:50 +0300230struct mlx5_ib_rwq {
231 struct ib_wq ibwq;
Yishai Hadas350d0e42016-08-28 14:58:18 +0300232 struct mlx5_core_qp core_qp;
Yishai Hadas79b20a62016-05-23 15:20:50 +0300233 u32 rq_num_pas;
234 u32 log_rq_stride;
235 u32 log_rq_size;
236 u32 rq_page_offset;
237 u32 log_page_size;
238 struct ib_umem *umem;
239 size_t buf_size;
240 unsigned int page_shift;
241 int create_type;
242 struct mlx5_db db;
243 u32 user_index;
244 u32 wqe_count;
245 u32 wqe_shift;
246 int wq_sig;
247};
248
Eli Cohene126ba92013-07-07 17:25:49 +0300249enum {
250 MLX5_QP_USER,
251 MLX5_QP_KERNEL,
252 MLX5_QP_EMPTY
253};
254
Yishai Hadas79b20a62016-05-23 15:20:50 +0300255enum {
256 MLX5_WQ_USER,
257 MLX5_WQ_KERNEL
258};
259
Yishai Hadasc5f90922016-05-23 15:20:53 +0300260struct mlx5_ib_rwq_ind_table {
261 struct ib_rwq_ind_table ib_rwq_ind_tbl;
262 u32 rqtn;
263};
264
Haggai Eran6aec21f2014-12-11 17:04:23 +0200265/*
266 * Connect-IB can trigger up to four concurrent pagefaults
267 * per-QP.
268 */
269enum mlx5_ib_pagefault_context {
270 MLX5_IB_PAGEFAULT_RESPONDER_READ,
271 MLX5_IB_PAGEFAULT_REQUESTOR_READ,
272 MLX5_IB_PAGEFAULT_RESPONDER_WRITE,
273 MLX5_IB_PAGEFAULT_REQUESTOR_WRITE,
274 MLX5_IB_PAGEFAULT_CONTEXTS
275};
276
277static inline enum mlx5_ib_pagefault_context
278 mlx5_ib_get_pagefault_context(struct mlx5_pagefault *pagefault)
279{
280 return pagefault->flags & (MLX5_PFAULT_REQUESTOR | MLX5_PFAULT_WRITE);
281}
282
283struct mlx5_ib_pfault {
284 struct work_struct work;
285 struct mlx5_pagefault mpfault;
286};
287
majd@mellanox.com19098df2016-01-14 19:13:03 +0200288struct mlx5_ib_ubuffer {
289 struct ib_umem *umem;
290 int buf_size;
291 u64 buf_addr;
292};
293
294struct mlx5_ib_qp_base {
295 struct mlx5_ib_qp *container_mibqp;
296 struct mlx5_core_qp mqp;
297 struct mlx5_ib_ubuffer ubuffer;
298};
299
300struct mlx5_ib_qp_trans {
301 struct mlx5_ib_qp_base base;
302 u16 xrcdn;
303 u8 alt_port;
304 u8 atomic_rd_en;
305 u8 resp_depth;
306};
307
Yishai Hadas28d61372016-05-23 15:20:56 +0300308struct mlx5_ib_rss_qp {
309 u32 tirn;
310};
311
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200312struct mlx5_ib_rq {
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +0200313 struct mlx5_ib_qp_base base;
314 struct mlx5_ib_wq *rq;
315 struct mlx5_ib_ubuffer ubuffer;
316 struct mlx5_db *doorbell;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200317 u32 tirn;
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +0200318 u8 state;
319};
320
321struct mlx5_ib_sq {
322 struct mlx5_ib_qp_base base;
323 struct mlx5_ib_wq *sq;
324 struct mlx5_ib_ubuffer ubuffer;
325 struct mlx5_db *doorbell;
326 u32 tisn;
327 u8 state;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200328};
329
330struct mlx5_ib_raw_packet_qp {
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +0200331 struct mlx5_ib_sq sq;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200332 struct mlx5_ib_rq rq;
333};
334
Eli Cohene126ba92013-07-07 17:25:49 +0300335struct mlx5_ib_qp {
336 struct ib_qp ibqp;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200337 union {
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +0200338 struct mlx5_ib_qp_trans trans_qp;
339 struct mlx5_ib_raw_packet_qp raw_packet_qp;
Yishai Hadas28d61372016-05-23 15:20:56 +0300340 struct mlx5_ib_rss_qp rss_qp;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200341 };
Eli Cohene126ba92013-07-07 17:25:49 +0300342 struct mlx5_buf buf;
343
344 struct mlx5_db db;
345 struct mlx5_ib_wq rq;
346
Eli Cohene126ba92013-07-07 17:25:49 +0300347 u8 sq_signal_bits;
348 u8 fm_cache;
Eli Cohene126ba92013-07-07 17:25:49 +0300349 struct mlx5_ib_wq sq;
350
Eli Cohene126ba92013-07-07 17:25:49 +0300351 /* serialize qp state modifications
352 */
353 struct mutex mutex;
Eli Cohene126ba92013-07-07 17:25:49 +0300354 u32 flags;
355 u8 port;
Eli Cohene126ba92013-07-07 17:25:49 +0300356 u8 state;
Eli Cohene126ba92013-07-07 17:25:49 +0300357 int wq_sig;
358 int scat_cqe;
359 int max_inline_data;
360 struct mlx5_bf *bf;
361 int has_rq;
362
363 /* only for user space QPs. For kernel
364 * we have it from the bf object
365 */
366 int uuarn;
367
368 int create_type;
Sagi Grimberge1e66cc2014-02-23 14:19:07 +0200369
370 /* Store signature errors */
371 bool signature_en;
Haggai Eran6aec21f2014-12-11 17:04:23 +0200372
373#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
374 /*
375 * A flag that is true for QP's that are in a state that doesn't
376 * allow page faults, and shouldn't schedule any more faults.
377 */
378 int disable_page_faults;
379 /*
380 * The disable_page_faults_lock protects a QP's disable_page_faults
381 * field, allowing for a thread to atomically check whether the QP
382 * allows page faults, and if so schedule a page fault.
383 */
384 spinlock_t disable_page_faults_lock;
385 struct mlx5_ib_pfault pagefaults[MLX5_IB_PAGEFAULT_CONTEXTS];
386#endif
Maor Gottlieb89ea94a72016-06-17 15:01:38 +0300387 struct list_head qps_list;
388 struct list_head cq_recv_list;
389 struct list_head cq_send_list;
Eli Cohene126ba92013-07-07 17:25:49 +0300390};
391
392struct mlx5_ib_cq_buf {
393 struct mlx5_buf buf;
394 struct ib_umem *umem;
395 int cqe_size;
Eli Cohenbde51582014-01-14 17:45:18 +0200396 int nent;
Eli Cohene126ba92013-07-07 17:25:49 +0300397};
398
399enum mlx5_ib_qp_flags {
Erez Shitritf0313962016-02-21 16:27:17 +0200400 MLX5_IB_QP_LSO = IB_QP_CREATE_IPOIB_UD_LSO,
401 MLX5_IB_QP_BLOCK_MULTICAST_LOOPBACK = IB_QP_CREATE_BLOCK_MULTICAST_LOOPBACK,
402 MLX5_IB_QP_CROSS_CHANNEL = IB_QP_CREATE_CROSS_CHANNEL,
403 MLX5_IB_QP_MANAGED_SEND = IB_QP_CREATE_MANAGED_SEND,
404 MLX5_IB_QP_MANAGED_RECV = IB_QP_CREATE_MANAGED_RECV,
405 MLX5_IB_QP_SIGNATURE_HANDLING = 1 << 5,
Haggai Eranb11a4f92016-02-29 15:45:03 +0200406 /* QP uses 1 as its source QP number */
407 MLX5_IB_QP_SQPN_QP1 = 1 << 6,
Majd Dibbiny358e42e2016-04-17 17:19:37 +0300408 MLX5_IB_QP_CAP_SCATTER_FCS = 1 << 7,
Yishai Hadasd9f88e52016-08-28 10:58:37 +0300409 MLX5_IB_QP_RSS = 1 << 8,
Eli Cohene126ba92013-07-07 17:25:49 +0300410};
411
Haggai Eran968e78d2014-12-11 17:04:11 +0200412struct mlx5_umr_wr {
Christoph Hellwige622f2f2015-10-08 09:16:33 +0100413 struct ib_send_wr wr;
Haggai Eran968e78d2014-12-11 17:04:11 +0200414 union {
415 u64 virt_addr;
416 u64 offset;
417 } target;
418 struct ib_pd *pd;
419 unsigned int page_shift;
420 unsigned int npages;
421 u32 length;
422 int access_flags;
423 u32 mkey;
424};
425
Christoph Hellwige622f2f2015-10-08 09:16:33 +0100426static inline struct mlx5_umr_wr *umr_wr(struct ib_send_wr *wr)
427{
428 return container_of(wr, struct mlx5_umr_wr, wr);
429}
430
Eli Cohene126ba92013-07-07 17:25:49 +0300431struct mlx5_shared_mr_info {
432 int mr_id;
433 struct ib_umem *umem;
434};
435
436struct mlx5_ib_cq {
437 struct ib_cq ibcq;
438 struct mlx5_core_cq mcq;
439 struct mlx5_ib_cq_buf buf;
440 struct mlx5_db db;
441
442 /* serialize access to the CQ
443 */
444 spinlock_t lock;
445
446 /* protect resize cq
447 */
448 struct mutex resize_mutex;
Eli Cohenbde51582014-01-14 17:45:18 +0200449 struct mlx5_ib_cq_buf *resize_buf;
Eli Cohene126ba92013-07-07 17:25:49 +0300450 struct ib_umem *resize_umem;
451 int cqe_size;
Maor Gottlieb89ea94a72016-06-17 15:01:38 +0300452 struct list_head list_send_qp;
453 struct list_head list_recv_qp;
Leon Romanovsky051f2632015-12-20 12:16:11 +0200454 u32 create_flags;
Haggai Eran25361e02016-02-29 15:45:08 +0200455 struct list_head wc_list;
456 enum ib_cq_notify_flags notify_flags;
457 struct work_struct notify_work;
458};
459
460struct mlx5_ib_wc {
461 struct ib_wc wc;
462 struct list_head list;
Eli Cohene126ba92013-07-07 17:25:49 +0300463};
464
465struct mlx5_ib_srq {
466 struct ib_srq ibsrq;
467 struct mlx5_core_srq msrq;
468 struct mlx5_buf buf;
469 struct mlx5_db db;
470 u64 *wrid;
471 /* protect SRQ hanlding
472 */
473 spinlock_t lock;
474 int head;
475 int tail;
476 u16 wqe_ctr;
477 struct ib_umem *umem;
478 /* serialize arming a SRQ
479 */
480 struct mutex mutex;
481 int wq_sig;
482};
483
484struct mlx5_ib_xrcd {
485 struct ib_xrcd ibxrcd;
486 u32 xrcdn;
487};
488
Haggai Erancc149f752014-12-11 17:04:21 +0200489enum mlx5_ib_mtt_access_flags {
490 MLX5_IB_MTT_READ = (1 << 0),
491 MLX5_IB_MTT_WRITE = (1 << 1),
492};
493
494#define MLX5_IB_MTT_PRESENT (MLX5_IB_MTT_READ | MLX5_IB_MTT_WRITE)
495
Eli Cohene126ba92013-07-07 17:25:49 +0300496struct mlx5_ib_mr {
497 struct ib_mr ibmr;
Sagi Grimberg8a187ee2015-10-13 19:11:26 +0300498 void *descs;
499 dma_addr_t desc_map;
500 int ndescs;
501 int max_descs;
502 int desc_size;
Sagi Grimbergb005d312016-02-29 19:07:33 +0200503 int access_mode;
Matan Baraka606b0f2016-02-29 18:05:28 +0200504 struct mlx5_core_mkey mmkey;
Eli Cohene126ba92013-07-07 17:25:49 +0300505 struct ib_umem *umem;
506 struct mlx5_shared_mr_info *smr_info;
507 struct list_head list;
508 int order;
509 int umred;
Eli Cohene126ba92013-07-07 17:25:49 +0300510 int npages;
Eli Cohen746b5582013-10-23 09:53:14 +0300511 struct mlx5_ib_dev *dev;
Saeed Mahameedec22eb52016-07-16 06:28:36 +0300512 u32 out[MLX5_ST_SZ_DW(create_mkey_out)];
Sagi Grimberg3121e3c2014-02-23 14:19:06 +0200513 struct mlx5_core_sig_ctx *sig;
Haggai Eranb4cfe442014-12-11 17:04:26 +0200514 int live;
Sagi Grimberg8a187ee2015-10-13 19:11:26 +0300515 void *descs_alloc;
Noa Osherovich56e11d62016-02-29 16:46:51 +0200516 int access_flags; /* Needed for rereg MR */
Eli Cohene126ba92013-07-07 17:25:49 +0300517};
518
Matan Barakd2370e02016-02-29 18:05:30 +0200519struct mlx5_ib_mw {
520 struct ib_mw ibmw;
521 struct mlx5_core_mkey mmkey;
Eli Cohene126ba92013-07-07 17:25:49 +0300522};
523
Shachar Raindela74d2412014-05-22 14:50:12 +0300524struct mlx5_ib_umr_context {
Christoph Hellwigadd08d72016-03-03 09:38:22 +0100525 struct ib_cqe cqe;
Shachar Raindela74d2412014-05-22 14:50:12 +0300526 enum ib_wc_status status;
527 struct completion done;
528};
529
Eli Cohene126ba92013-07-07 17:25:49 +0300530struct umr_common {
531 struct ib_pd *pd;
532 struct ib_cq *cq;
533 struct ib_qp *qp;
Eli Cohene126ba92013-07-07 17:25:49 +0300534 /* control access to UMR QP
535 */
536 struct semaphore sem;
537};
538
539enum {
540 MLX5_FMR_INVALID,
541 MLX5_FMR_VALID,
542 MLX5_FMR_BUSY,
543};
544
Eli Cohene126ba92013-07-07 17:25:49 +0300545struct mlx5_cache_ent {
546 struct list_head head;
547 /* sync access to the cahce entry
548 */
549 spinlock_t lock;
550
551
552 struct dentry *dir;
553 char name[4];
554 u32 order;
555 u32 size;
556 u32 cur;
557 u32 miss;
558 u32 limit;
559
560 struct dentry *fsize;
561 struct dentry *fcur;
562 struct dentry *fmiss;
563 struct dentry *flimit;
564
565 struct mlx5_ib_dev *dev;
566 struct work_struct work;
567 struct delayed_work dwork;
Eli Cohen746b5582013-10-23 09:53:14 +0300568 int pending;
Eli Cohene126ba92013-07-07 17:25:49 +0300569};
570
571struct mlx5_mr_cache {
572 struct workqueue_struct *wq;
573 struct mlx5_cache_ent ent[MAX_MR_CACHE_ENTRIES];
574 int stopped;
575 struct dentry *root;
576 unsigned long last_add;
577};
578
Haggai Erand16e91d2016-02-29 15:45:05 +0200579struct mlx5_ib_gsi_qp;
580
581struct mlx5_ib_port_resources {
Haggai Eran7722f472016-02-29 15:45:07 +0200582 struct mlx5_ib_resources *devr;
Haggai Erand16e91d2016-02-29 15:45:05 +0200583 struct mlx5_ib_gsi_qp *gsi;
Haggai Eran7722f472016-02-29 15:45:07 +0200584 struct work_struct pkey_change_work;
Haggai Erand16e91d2016-02-29 15:45:05 +0200585};
586
Eli Cohene126ba92013-07-07 17:25:49 +0300587struct mlx5_ib_resources {
588 struct ib_cq *c0;
589 struct ib_xrcd *x0;
590 struct ib_xrcd *x1;
591 struct ib_pd *p0;
592 struct ib_srq *s0;
Haggai Abramonvsky4aa17b22015-06-04 19:30:48 +0300593 struct ib_srq *s1;
Haggai Erand16e91d2016-02-29 15:45:05 +0200594 struct mlx5_ib_port_resources ports[2];
595 /* Protects changes to the port resources */
596 struct mutex mutex;
Eli Cohene126ba92013-07-07 17:25:49 +0300597};
598
Mark Bloch0837e862016-06-17 15:10:55 +0300599struct mlx5_ib_port {
600 u16 q_cnt_id;
601};
602
Achiad Shochatfc24fc52015-12-23 18:47:17 +0200603struct mlx5_roce {
604 /* Protect mlx5_ib_get_netdev from invoking dev_hold() with a NULL
605 * netdev pointer
606 */
607 rwlock_t netdev_lock;
608 struct net_device *netdev;
609 struct notifier_block nb;
Aviv Heller13eab212016-09-18 20:48:04 +0300610 atomic_t next_port;
Achiad Shochatfc24fc52015-12-23 18:47:17 +0200611};
612
Eli Cohene126ba92013-07-07 17:25:49 +0300613struct mlx5_ib_dev {
614 struct ib_device ib_dev;
Jack Morgenstein9603b612014-07-28 23:30:22 +0300615 struct mlx5_core_dev *mdev;
Achiad Shochatfc24fc52015-12-23 18:47:17 +0200616 struct mlx5_roce roce;
Eli Cohene126ba92013-07-07 17:25:49 +0300617 MLX5_DECLARE_DOORBELL_LOCK(uar_lock);
Eli Cohene126ba92013-07-07 17:25:49 +0300618 int num_ports;
Eli Cohene126ba92013-07-07 17:25:49 +0300619 /* serialize update of capability mask
620 */
621 struct mutex cap_mask_mutex;
622 bool ib_active;
623 struct umr_common umrc;
624 /* sync used page count stats
625 */
Eli Cohene126ba92013-07-07 17:25:49 +0300626 struct mlx5_ib_resources devr;
627 struct mlx5_mr_cache cache;
Eli Cohen746b5582013-10-23 09:53:14 +0300628 struct timer_list delay_timer;
Moshe Lazer6bc1a652016-10-27 16:36:42 +0300629 /* Prevents soft lock on massive reg MRs */
630 struct mutex slow_path_mutex;
Eli Cohen746b5582013-10-23 09:53:14 +0300631 int fill_delay;
Haggai Eran8cdd3122014-12-11 17:04:20 +0200632#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
633 struct ib_odp_caps odp_caps;
Haggai Eran6aec21f2014-12-11 17:04:23 +0200634 /*
635 * Sleepable RCU that prevents destruction of MRs while they are still
636 * being used by a page fault handler.
637 */
638 struct srcu_struct mr_srcu;
Haggai Eran8cdd3122014-12-11 17:04:20 +0200639#endif
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200640 struct mlx5_ib_flow_db flow_db;
Maor Gottlieb89ea94a72016-06-17 15:01:38 +0300641 /* protect resources needed as part of reset flow */
642 spinlock_t reset_flow_resource_lock;
643 struct list_head qp_list;
Mark Bloch0837e862016-06-17 15:10:55 +0300644 /* Array with num_ports elements */
645 struct mlx5_ib_port *port;
Eli Cohene126ba92013-07-07 17:25:49 +0300646};
647
648static inline struct mlx5_ib_cq *to_mibcq(struct mlx5_core_cq *mcq)
649{
650 return container_of(mcq, struct mlx5_ib_cq, mcq);
651}
652
653static inline struct mlx5_ib_xrcd *to_mxrcd(struct ib_xrcd *ibxrcd)
654{
655 return container_of(ibxrcd, struct mlx5_ib_xrcd, ibxrcd);
656}
657
658static inline struct mlx5_ib_dev *to_mdev(struct ib_device *ibdev)
659{
660 return container_of(ibdev, struct mlx5_ib_dev, ib_dev);
661}
662
Eli Cohene126ba92013-07-07 17:25:49 +0300663static inline struct mlx5_ib_cq *to_mcq(struct ib_cq *ibcq)
664{
665 return container_of(ibcq, struct mlx5_ib_cq, ibcq);
666}
667
668static inline struct mlx5_ib_qp *to_mibqp(struct mlx5_core_qp *mqp)
669{
majd@mellanox.com19098df2016-01-14 19:13:03 +0200670 return container_of(mqp, struct mlx5_ib_qp_base, mqp)->container_mibqp;
Eli Cohene126ba92013-07-07 17:25:49 +0300671}
672
Yishai Hadas350d0e42016-08-28 14:58:18 +0300673static inline struct mlx5_ib_rwq *to_mibrwq(struct mlx5_core_qp *core_qp)
674{
675 return container_of(core_qp, struct mlx5_ib_rwq, core_qp);
676}
677
Matan Baraka606b0f2016-02-29 18:05:28 +0200678static inline struct mlx5_ib_mr *to_mibmr(struct mlx5_core_mkey *mmkey)
Sagi Grimbergd5436ba2014-02-23 14:19:12 +0200679{
Matan Baraka606b0f2016-02-29 18:05:28 +0200680 return container_of(mmkey, struct mlx5_ib_mr, mmkey);
Sagi Grimbergd5436ba2014-02-23 14:19:12 +0200681}
682
Eli Cohene126ba92013-07-07 17:25:49 +0300683static inline struct mlx5_ib_pd *to_mpd(struct ib_pd *ibpd)
684{
685 return container_of(ibpd, struct mlx5_ib_pd, ibpd);
686}
687
688static inline struct mlx5_ib_srq *to_msrq(struct ib_srq *ibsrq)
689{
690 return container_of(ibsrq, struct mlx5_ib_srq, ibsrq);
691}
692
693static inline struct mlx5_ib_qp *to_mqp(struct ib_qp *ibqp)
694{
695 return container_of(ibqp, struct mlx5_ib_qp, ibqp);
696}
697
Yishai Hadas79b20a62016-05-23 15:20:50 +0300698static inline struct mlx5_ib_rwq *to_mrwq(struct ib_wq *ibwq)
699{
700 return container_of(ibwq, struct mlx5_ib_rwq, ibwq);
701}
702
Yishai Hadasc5f90922016-05-23 15:20:53 +0300703static inline struct mlx5_ib_rwq_ind_table *to_mrwq_ind_table(struct ib_rwq_ind_table *ib_rwq_ind_tbl)
704{
705 return container_of(ib_rwq_ind_tbl, struct mlx5_ib_rwq_ind_table, ib_rwq_ind_tbl);
706}
707
Eli Cohene126ba92013-07-07 17:25:49 +0300708static inline struct mlx5_ib_srq *to_mibsrq(struct mlx5_core_srq *msrq)
709{
710 return container_of(msrq, struct mlx5_ib_srq, msrq);
711}
712
713static inline struct mlx5_ib_mr *to_mmr(struct ib_mr *ibmr)
714{
715 return container_of(ibmr, struct mlx5_ib_mr, ibmr);
716}
717
Matan Barakd2370e02016-02-29 18:05:30 +0200718static inline struct mlx5_ib_mw *to_mmw(struct ib_mw *ibmw)
719{
720 return container_of(ibmw, struct mlx5_ib_mw, ibmw);
721}
722
Eli Cohene126ba92013-07-07 17:25:49 +0300723struct mlx5_ib_ah {
724 struct ib_ah ibah;
725 struct mlx5_av av;
726};
727
728static inline struct mlx5_ib_ah *to_mah(struct ib_ah *ibah)
729{
730 return container_of(ibah, struct mlx5_ib_ah, ibah);
731}
732
Eli Cohene126ba92013-07-07 17:25:49 +0300733int mlx5_ib_db_map_user(struct mlx5_ib_ucontext *context, unsigned long virt,
734 struct mlx5_db *db);
735void mlx5_ib_db_unmap_user(struct mlx5_ib_ucontext *context, struct mlx5_db *db);
736void __mlx5_ib_cq_clean(struct mlx5_ib_cq *cq, u32 qpn, struct mlx5_ib_srq *srq);
737void mlx5_ib_cq_clean(struct mlx5_ib_cq *cq, u32 qpn, struct mlx5_ib_srq *srq);
738void mlx5_ib_free_srq_wqe(struct mlx5_ib_srq *srq, int wqe_index);
739int mlx5_MAD_IFC(struct mlx5_ib_dev *dev, int ignore_mkey, int ignore_bkey,
Ira Weinya97e2d82015-05-31 17:15:30 -0400740 u8 port, const struct ib_wc *in_wc, const struct ib_grh *in_grh,
741 const void *in_mad, void *response_mad);
Eli Cohene126ba92013-07-07 17:25:49 +0300742struct ib_ah *mlx5_ib_create_ah(struct ib_pd *pd, struct ib_ah_attr *ah_attr);
743int mlx5_ib_query_ah(struct ib_ah *ibah, struct ib_ah_attr *ah_attr);
744int mlx5_ib_destroy_ah(struct ib_ah *ah);
745struct ib_srq *mlx5_ib_create_srq(struct ib_pd *pd,
746 struct ib_srq_init_attr *init_attr,
747 struct ib_udata *udata);
748int mlx5_ib_modify_srq(struct ib_srq *ibsrq, struct ib_srq_attr *attr,
749 enum ib_srq_attr_mask attr_mask, struct ib_udata *udata);
750int mlx5_ib_query_srq(struct ib_srq *ibsrq, struct ib_srq_attr *srq_attr);
751int mlx5_ib_destroy_srq(struct ib_srq *srq);
752int mlx5_ib_post_srq_recv(struct ib_srq *ibsrq, struct ib_recv_wr *wr,
753 struct ib_recv_wr **bad_wr);
754struct ib_qp *mlx5_ib_create_qp(struct ib_pd *pd,
755 struct ib_qp_init_attr *init_attr,
756 struct ib_udata *udata);
757int mlx5_ib_modify_qp(struct ib_qp *ibqp, struct ib_qp_attr *attr,
758 int attr_mask, struct ib_udata *udata);
759int mlx5_ib_query_qp(struct ib_qp *ibqp, struct ib_qp_attr *qp_attr, int qp_attr_mask,
760 struct ib_qp_init_attr *qp_init_attr);
761int mlx5_ib_destroy_qp(struct ib_qp *qp);
762int mlx5_ib_post_send(struct ib_qp *ibqp, struct ib_send_wr *wr,
763 struct ib_send_wr **bad_wr);
764int mlx5_ib_post_recv(struct ib_qp *ibqp, struct ib_recv_wr *wr,
765 struct ib_recv_wr **bad_wr);
766void *mlx5_get_send_wqe(struct mlx5_ib_qp *qp, int n);
Haggai Eranc1395a22014-12-11 17:04:14 +0200767int mlx5_ib_read_user_wqe(struct mlx5_ib_qp *qp, int send, int wqe_index,
majd@mellanox.com19098df2016-01-14 19:13:03 +0200768 void *buffer, u32 length,
769 struct mlx5_ib_qp_base *base);
Matan Barakbcf4c1e2015-06-11 16:35:20 +0300770struct ib_cq *mlx5_ib_create_cq(struct ib_device *ibdev,
771 const struct ib_cq_init_attr *attr,
772 struct ib_ucontext *context,
Eli Cohene126ba92013-07-07 17:25:49 +0300773 struct ib_udata *udata);
774int mlx5_ib_destroy_cq(struct ib_cq *cq);
775int mlx5_ib_poll_cq(struct ib_cq *ibcq, int num_entries, struct ib_wc *wc);
776int mlx5_ib_arm_cq(struct ib_cq *ibcq, enum ib_cq_notify_flags flags);
777int mlx5_ib_modify_cq(struct ib_cq *cq, u16 cq_count, u16 cq_period);
778int mlx5_ib_resize_cq(struct ib_cq *ibcq, int entries, struct ib_udata *udata);
779struct ib_mr *mlx5_ib_get_dma_mr(struct ib_pd *pd, int acc);
780struct ib_mr *mlx5_ib_reg_user_mr(struct ib_pd *pd, u64 start, u64 length,
781 u64 virt_addr, int access_flags,
782 struct ib_udata *udata);
Matan Barakd2370e02016-02-29 18:05:30 +0200783struct ib_mw *mlx5_ib_alloc_mw(struct ib_pd *pd, enum ib_mw_type type,
784 struct ib_udata *udata);
785int mlx5_ib_dealloc_mw(struct ib_mw *mw);
Haggai Eran832a6b02014-12-11 17:04:22 +0200786int mlx5_ib_update_mtt(struct mlx5_ib_mr *mr, u64 start_page_index,
787 int npages, int zap);
Noa Osherovich56e11d62016-02-29 16:46:51 +0200788int mlx5_ib_rereg_user_mr(struct ib_mr *ib_mr, int flags, u64 start,
789 u64 length, u64 virt_addr, int access_flags,
790 struct ib_pd *pd, struct ib_udata *udata);
Eli Cohene126ba92013-07-07 17:25:49 +0300791int mlx5_ib_dereg_mr(struct ib_mr *ibmr);
Sagi Grimberg9bee1782015-07-30 10:32:35 +0300792struct ib_mr *mlx5_ib_alloc_mr(struct ib_pd *pd,
793 enum ib_mr_type mr_type,
794 u32 max_num_sg);
Christoph Hellwigff2ba992016-05-03 18:01:04 +0200795int mlx5_ib_map_mr_sg(struct ib_mr *ibmr, struct scatterlist *sg, int sg_nents,
Bart Van Assche9aa8b322016-05-12 10:49:15 -0700796 unsigned int *sg_offset);
Eli Cohene126ba92013-07-07 17:25:49 +0300797int mlx5_ib_process_mad(struct ib_device *ibdev, int mad_flags, u8 port_num,
Ira Weinya97e2d82015-05-31 17:15:30 -0400798 const struct ib_wc *in_wc, const struct ib_grh *in_grh,
Ira Weiny4cd7c942015-06-06 14:38:31 -0400799 const struct ib_mad_hdr *in, size_t in_mad_size,
800 struct ib_mad_hdr *out, size_t *out_mad_size,
801 u16 *out_mad_pkey_index);
Eli Cohene126ba92013-07-07 17:25:49 +0300802struct ib_xrcd *mlx5_ib_alloc_xrcd(struct ib_device *ibdev,
803 struct ib_ucontext *context,
804 struct ib_udata *udata);
805int mlx5_ib_dealloc_xrcd(struct ib_xrcd *xrcd);
Eli Cohene126ba92013-07-07 17:25:49 +0300806int mlx5_ib_get_buf_offset(u64 addr, int page_shift, u32 *offset);
807int mlx5_query_ext_port_caps(struct mlx5_ib_dev *dev, u8 port);
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300808int mlx5_query_mad_ifc_smp_attr_node_info(struct ib_device *ibdev,
809 struct ib_smp *out_mad);
810int mlx5_query_mad_ifc_system_image_guid(struct ib_device *ibdev,
811 __be64 *sys_image_guid);
812int mlx5_query_mad_ifc_max_pkeys(struct ib_device *ibdev,
813 u16 *max_pkeys);
814int mlx5_query_mad_ifc_vendor_id(struct ib_device *ibdev,
815 u32 *vendor_id);
816int mlx5_query_mad_ifc_node_desc(struct mlx5_ib_dev *dev, char *node_desc);
817int mlx5_query_mad_ifc_node_guid(struct mlx5_ib_dev *dev, __be64 *node_guid);
818int mlx5_query_mad_ifc_pkey(struct ib_device *ibdev, u8 port, u16 index,
819 u16 *pkey);
820int mlx5_query_mad_ifc_gids(struct ib_device *ibdev, u8 port, int index,
821 union ib_gid *gid);
822int mlx5_query_mad_ifc_port(struct ib_device *ibdev, u8 port,
823 struct ib_port_attr *props);
Eli Cohene126ba92013-07-07 17:25:49 +0300824int mlx5_ib_query_port(struct ib_device *ibdev, u8 port,
825 struct ib_port_attr *props);
826int mlx5_ib_init_fmr(struct mlx5_ib_dev *dev);
827void mlx5_ib_cleanup_fmr(struct mlx5_ib_dev *dev);
828void mlx5_ib_cont_pages(struct ib_umem *umem, u64 addr, int *count, int *shift,
829 int *ncont, int *order);
Haggai Eran832a6b02014-12-11 17:04:22 +0200830void __mlx5_ib_populate_pas(struct mlx5_ib_dev *dev, struct ib_umem *umem,
831 int page_shift, size_t offset, size_t num_pages,
832 __be64 *pas, int access_flags);
Eli Cohene126ba92013-07-07 17:25:49 +0300833void mlx5_ib_populate_pas(struct mlx5_ib_dev *dev, struct ib_umem *umem,
Haggai Erancc149f752014-12-11 17:04:21 +0200834 int page_shift, __be64 *pas, int access_flags);
Eli Cohene126ba92013-07-07 17:25:49 +0300835void mlx5_ib_copy_pas(u64 *old, u64 *new, int step, int num);
836int mlx5_ib_get_cqe_size(struct mlx5_ib_dev *dev, struct ib_cq *ibcq);
837int mlx5_mr_cache_init(struct mlx5_ib_dev *dev);
838int mlx5_mr_cache_cleanup(struct mlx5_ib_dev *dev);
839int mlx5_mr_ib_cont_pages(struct ib_umem *umem, u64 addr, int *count, int *shift);
Sagi Grimbergd5436ba2014-02-23 14:19:12 +0200840int mlx5_ib_check_mr_status(struct ib_mr *ibmr, u32 check_mask,
841 struct ib_mr_status *mr_status);
Yishai Hadas79b20a62016-05-23 15:20:50 +0300842struct ib_wq *mlx5_ib_create_wq(struct ib_pd *pd,
843 struct ib_wq_init_attr *init_attr,
844 struct ib_udata *udata);
845int mlx5_ib_destroy_wq(struct ib_wq *wq);
846int mlx5_ib_modify_wq(struct ib_wq *wq, struct ib_wq_attr *wq_attr,
847 u32 wq_attr_mask, struct ib_udata *udata);
Yishai Hadasc5f90922016-05-23 15:20:53 +0300848struct ib_rwq_ind_table *mlx5_ib_create_rwq_ind_table(struct ib_device *device,
849 struct ib_rwq_ind_table_init_attr *init_attr,
850 struct ib_udata *udata);
851int mlx5_ib_destroy_rwq_ind_table(struct ib_rwq_ind_table *wq_ind_table);
Eli Cohene126ba92013-07-07 17:25:49 +0300852
Haggai Eran8cdd3122014-12-11 17:04:20 +0200853#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
Haggai Eran6aec21f2014-12-11 17:04:23 +0200854extern struct workqueue_struct *mlx5_ib_page_fault_wq;
855
Saeed Mahameed938fe832015-05-28 22:28:41 +0300856void mlx5_ib_internal_fill_odp_caps(struct mlx5_ib_dev *dev);
Haggai Eran6aec21f2014-12-11 17:04:23 +0200857void mlx5_ib_mr_pfault_handler(struct mlx5_ib_qp *qp,
858 struct mlx5_ib_pfault *pfault);
859void mlx5_ib_odp_create_qp(struct mlx5_ib_qp *qp);
860int mlx5_ib_odp_init_one(struct mlx5_ib_dev *ibdev);
861void mlx5_ib_odp_remove_one(struct mlx5_ib_dev *ibdev);
862int __init mlx5_ib_odp_init(void);
863void mlx5_ib_odp_cleanup(void);
864void mlx5_ib_qp_disable_pagefaults(struct mlx5_ib_qp *qp);
865void mlx5_ib_qp_enable_pagefaults(struct mlx5_ib_qp *qp);
Haggai Eranb4cfe442014-12-11 17:04:26 +0200866void mlx5_ib_invalidate_range(struct ib_umem *umem, unsigned long start,
867 unsigned long end);
Haggai Eran6aec21f2014-12-11 17:04:23 +0200868#else /* CONFIG_INFINIBAND_ON_DEMAND_PAGING */
Saeed Mahameed938fe832015-05-28 22:28:41 +0300869static inline void mlx5_ib_internal_fill_odp_caps(struct mlx5_ib_dev *dev)
Haggai Eran8cdd3122014-12-11 17:04:20 +0200870{
Saeed Mahameed938fe832015-05-28 22:28:41 +0300871 return;
Haggai Eran8cdd3122014-12-11 17:04:20 +0200872}
Haggai Eran6aec21f2014-12-11 17:04:23 +0200873
874static inline void mlx5_ib_odp_create_qp(struct mlx5_ib_qp *qp) {}
875static inline int mlx5_ib_odp_init_one(struct mlx5_ib_dev *ibdev) { return 0; }
876static inline void mlx5_ib_odp_remove_one(struct mlx5_ib_dev *ibdev) {}
877static inline int mlx5_ib_odp_init(void) { return 0; }
878static inline void mlx5_ib_odp_cleanup(void) {}
879static inline void mlx5_ib_qp_disable_pagefaults(struct mlx5_ib_qp *qp) {}
880static inline void mlx5_ib_qp_enable_pagefaults(struct mlx5_ib_qp *qp) {}
881
Haggai Eran8cdd3122014-12-11 17:04:20 +0200882#endif /* CONFIG_INFINIBAND_ON_DEMAND_PAGING */
883
Arnd Bergmann9967c702016-03-23 11:37:45 +0100884int mlx5_ib_get_vf_config(struct ib_device *device, int vf,
885 u8 port, struct ifla_vf_info *info);
886int mlx5_ib_set_vf_link_state(struct ib_device *device, int vf,
887 u8 port, int state);
888int mlx5_ib_get_vf_stats(struct ib_device *device, int vf,
889 u8 port, struct ifla_vf_stats *stats);
890int mlx5_ib_set_vf_guid(struct ib_device *device, int vf, u8 port,
891 u64 guid, int type);
892
Achiad Shochat2811ba52015-12-23 18:47:24 +0200893__be16 mlx5_get_roce_udp_sport(struct mlx5_ib_dev *dev, u8 port_num,
894 int index);
Majd Dibbiny80eabac2017-10-07 22:36:47 +0000895int mlx5_get_roce_gid_type(struct mlx5_ib_dev *dev, u8 port_num,
896 int index, enum ib_gid_type *gid_type);
Achiad Shochat2811ba52015-12-23 18:47:24 +0200897
Haggai Erand16e91d2016-02-29 15:45:05 +0200898/* GSI QP helper functions */
899struct ib_qp *mlx5_ib_gsi_create_qp(struct ib_pd *pd,
900 struct ib_qp_init_attr *init_attr);
901int mlx5_ib_gsi_destroy_qp(struct ib_qp *qp);
902int mlx5_ib_gsi_modify_qp(struct ib_qp *qp, struct ib_qp_attr *attr,
903 int attr_mask);
904int mlx5_ib_gsi_query_qp(struct ib_qp *qp, struct ib_qp_attr *qp_attr,
905 int qp_attr_mask,
906 struct ib_qp_init_attr *qp_init_attr);
907int mlx5_ib_gsi_post_send(struct ib_qp *qp, struct ib_send_wr *wr,
908 struct ib_send_wr **bad_wr);
909int mlx5_ib_gsi_post_recv(struct ib_qp *qp, struct ib_recv_wr *wr,
910 struct ib_recv_wr **bad_wr);
Haggai Eran7722f472016-02-29 15:45:07 +0200911void mlx5_ib_gsi_pkey_change(struct mlx5_ib_gsi_qp *gsi);
Haggai Erand16e91d2016-02-29 15:45:05 +0200912
Haggai Eran25361e02016-02-29 15:45:08 +0200913int mlx5_ib_generate_wc(struct ib_cq *ibcq, struct ib_wc *wc);
914
Eli Cohene126ba92013-07-07 17:25:49 +0300915static inline void init_query_mad(struct ib_smp *mad)
916{
917 mad->base_version = 1;
918 mad->mgmt_class = IB_MGMT_CLASS_SUBN_LID_ROUTED;
919 mad->class_version = 1;
920 mad->method = IB_MGMT_METHOD_GET;
921}
922
923static inline u8 convert_access(int acc)
924{
925 return (acc & IB_ACCESS_REMOTE_ATOMIC ? MLX5_PERM_ATOMIC : 0) |
926 (acc & IB_ACCESS_REMOTE_WRITE ? MLX5_PERM_REMOTE_WRITE : 0) |
927 (acc & IB_ACCESS_REMOTE_READ ? MLX5_PERM_REMOTE_READ : 0) |
928 (acc & IB_ACCESS_LOCAL_WRITE ? MLX5_PERM_LOCAL_WRITE : 0) |
929 MLX5_PERM_LOCAL_READ;
930}
931
Sagi Grimbergb6364012015-09-02 22:23:04 +0300932static inline int is_qp1(enum ib_qp_type qp_type)
933{
Haggai Erand16e91d2016-02-29 15:45:05 +0200934 return qp_type == MLX5_IB_QPT_HW_GSI;
Sagi Grimbergb6364012015-09-02 22:23:04 +0300935}
936
Haggai Erancc149f752014-12-11 17:04:21 +0200937#define MLX5_MAX_UMR_SHIFT 16
938#define MLX5_MAX_UMR_PAGES (1 << MLX5_MAX_UMR_SHIFT)
939
Leon Romanovsky051f2632015-12-20 12:16:11 +0200940static inline u32 check_cq_create_flags(u32 flags)
941{
942 /*
943 * It returns non-zero value for unsupported CQ
944 * create flags, otherwise it returns zero.
945 */
Leon Romanovsky34356f62015-12-29 17:01:30 +0200946 return (flags & ~(IB_CQ_FLAGS_IGNORE_OVERRUN |
947 IB_CQ_FLAGS_TIMESTAMP_COMPLETION));
Leon Romanovsky051f2632015-12-20 12:16:11 +0200948}
Haggai Abramovskycfb5e082016-01-14 19:12:57 +0200949
950static inline int verify_assign_uidx(u8 cqe_version, u32 cmd_uidx,
951 u32 *user_index)
952{
953 if (cqe_version) {
954 if ((cmd_uidx == MLX5_IB_DEFAULT_UIDX) ||
955 (cmd_uidx & ~MLX5_USER_ASSIGNED_UIDX_MASK))
956 return -EINVAL;
957 *user_index = cmd_uidx;
958 } else {
959 *user_index = MLX5_IB_DEFAULT_UIDX;
960 }
961
962 return 0;
963}
Leon Romanovsky3085e292016-09-22 17:31:11 +0300964
965static inline int get_qp_user_index(struct mlx5_ib_ucontext *ucontext,
966 struct mlx5_ib_create_qp *ucmd,
967 int inlen,
968 u32 *user_index)
969{
970 u8 cqe_version = ucontext->cqe_version;
971
972 if (field_avail(struct mlx5_ib_create_qp, uidx, inlen) &&
973 !cqe_version && (ucmd->uidx == MLX5_IB_DEFAULT_UIDX))
974 return 0;
975
976 if (!!(field_avail(struct mlx5_ib_create_qp, uidx, inlen) !=
977 !!cqe_version))
978 return -EINVAL;
979
980 return verify_assign_uidx(cqe_version, ucmd->uidx, user_index);
981}
982
983static inline int get_srq_user_index(struct mlx5_ib_ucontext *ucontext,
984 struct mlx5_ib_create_srq *ucmd,
985 int inlen,
986 u32 *user_index)
987{
988 u8 cqe_version = ucontext->cqe_version;
989
990 if (field_avail(struct mlx5_ib_create_srq, uidx, inlen) &&
991 !cqe_version && (ucmd->uidx == MLX5_IB_DEFAULT_UIDX))
992 return 0;
993
994 if (!!(field_avail(struct mlx5_ib_create_srq, uidx, inlen) !=
995 !!cqe_version))
996 return -EINVAL;
997
998 return verify_assign_uidx(cqe_version, ucmd->uidx, user_index);
999}
Eli Cohene126ba92013-07-07 17:25:49 +03001000#endif /* MLX5_IB_H */