Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1 | /* |
| 2 | * Copyright 2009 Jerome Glisse. |
| 3 | * All Rights Reserved. |
| 4 | * |
| 5 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 6 | * copy of this software and associated documentation files (the |
| 7 | * "Software"), to deal in the Software without restriction, including |
| 8 | * without limitation the rights to use, copy, modify, merge, publish, |
| 9 | * distribute, sub license, and/or sell copies of the Software, and to |
| 10 | * permit persons to whom the Software is furnished to do so, subject to |
| 11 | * the following conditions: |
| 12 | * |
| 13 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 14 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 15 | * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL |
| 16 | * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, |
| 17 | * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR |
| 18 | * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE |
| 19 | * USE OR OTHER DEALINGS IN THE SOFTWARE. |
| 20 | * |
| 21 | * The above copyright notice and this permission notice (including the |
| 22 | * next paragraph) shall be included in all copies or substantial portions |
| 23 | * of the Software. |
| 24 | * |
| 25 | */ |
| 26 | /* |
| 27 | * Authors: |
| 28 | * Jerome Glisse <glisse@freedesktop.org> |
| 29 | * Thomas Hellstrom <thomas-at-tungstengraphics-dot-com> |
| 30 | * Dave Airlie |
| 31 | */ |
| 32 | #include <linux/list.h> |
Tejun Heo | 5a0e3ad | 2010-03-24 17:04:11 +0900 | [diff] [blame] | 33 | #include <linux/slab.h> |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 34 | #include <drm/drmP.h> |
David Howells | 760285e | 2012-10-02 18:01:07 +0100 | [diff] [blame] | 35 | #include <drm/radeon_drm.h> |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 36 | #include "radeon.h" |
Dave Airlie | 99ee7fa | 2010-11-23 11:47:49 +1000 | [diff] [blame] | 37 | #include "radeon_trace.h" |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 38 | |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 39 | |
| 40 | int radeon_ttm_init(struct radeon_device *rdev); |
| 41 | void radeon_ttm_fini(struct radeon_device *rdev); |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 42 | static void radeon_bo_clear_surface_reg(struct radeon_bo *bo); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 43 | |
| 44 | /* |
| 45 | * To exclude mutual BO access we rely on bo_reserve exclusion, as all |
| 46 | * function are calling it. |
| 47 | */ |
| 48 | |
Jerome Glisse | 721604a | 2012-01-05 22:11:05 -0500 | [diff] [blame] | 49 | void radeon_bo_clear_va(struct radeon_bo *bo) |
| 50 | { |
| 51 | struct radeon_bo_va *bo_va, *tmp; |
| 52 | |
| 53 | list_for_each_entry_safe(bo_va, tmp, &bo->va, bo_list) { |
| 54 | /* remove from all vm address space */ |
Christian König | e971bd5 | 2012-09-11 16:10:04 +0200 | [diff] [blame] | 55 | radeon_vm_bo_rmv(bo->rdev, bo_va); |
Jerome Glisse | 721604a | 2012-01-05 22:11:05 -0500 | [diff] [blame] | 56 | } |
| 57 | } |
| 58 | |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 59 | static void radeon_ttm_bo_destroy(struct ttm_buffer_object *tbo) |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 60 | { |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 61 | struct radeon_bo *bo; |
| 62 | |
| 63 | bo = container_of(tbo, struct radeon_bo, tbo); |
| 64 | mutex_lock(&bo->rdev->gem.mutex); |
| 65 | list_del_init(&bo->list); |
| 66 | mutex_unlock(&bo->rdev->gem.mutex); |
| 67 | radeon_bo_clear_surface_reg(bo); |
Jerome Glisse | 721604a | 2012-01-05 22:11:05 -0500 | [diff] [blame] | 68 | radeon_bo_clear_va(bo); |
Daniel Vetter | 441921d | 2011-02-18 17:59:16 +0100 | [diff] [blame] | 69 | drm_gem_object_release(&bo->gem_base); |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 70 | kfree(bo); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 71 | } |
| 72 | |
Jerome Glisse | d03d858 | 2009-12-14 21:02:09 +0100 | [diff] [blame] | 73 | bool radeon_ttm_bo_is_radeon_bo(struct ttm_buffer_object *bo) |
| 74 | { |
| 75 | if (bo->destroy == &radeon_ttm_bo_destroy) |
| 76 | return true; |
| 77 | return false; |
| 78 | } |
| 79 | |
Jerome Glisse | 312ea8d | 2009-12-07 15:52:58 +0100 | [diff] [blame] | 80 | void radeon_ttm_placement_from_domain(struct radeon_bo *rbo, u32 domain) |
| 81 | { |
| 82 | u32 c = 0; |
| 83 | |
| 84 | rbo->placement.fpfn = 0; |
Jerome Glisse | 93225b0 | 2010-12-03 16:38:19 -0500 | [diff] [blame] | 85 | rbo->placement.lpfn = 0; |
Jerome Glisse | 312ea8d | 2009-12-07 15:52:58 +0100 | [diff] [blame] | 86 | rbo->placement.placement = rbo->placements; |
Alex Deucher | 2070787 | 2013-01-17 13:10:50 -0500 | [diff] [blame] | 87 | rbo->placement.busy_placement = rbo->placements; |
Jerome Glisse | 312ea8d | 2009-12-07 15:52:58 +0100 | [diff] [blame] | 88 | if (domain & RADEON_GEM_DOMAIN_VRAM) |
| 89 | rbo->placements[c++] = TTM_PL_FLAG_WC | TTM_PL_FLAG_UNCACHED | |
| 90 | TTM_PL_FLAG_VRAM; |
Jerome Glisse | 0d0b3e7 | 2012-11-28 13:47:55 -0500 | [diff] [blame] | 91 | if (domain & RADEON_GEM_DOMAIN_GTT) { |
| 92 | if (rbo->rdev->flags & RADEON_IS_AGP) { |
| 93 | rbo->placements[c++] = TTM_PL_FLAG_WC | TTM_PL_FLAG_TT; |
| 94 | } else { |
| 95 | rbo->placements[c++] = TTM_PL_FLAG_CACHED | TTM_PL_FLAG_TT; |
| 96 | } |
| 97 | } |
| 98 | if (domain & RADEON_GEM_DOMAIN_CPU) { |
| 99 | if (rbo->rdev->flags & RADEON_IS_AGP) { |
Dave Airlie | dd54fee7 | 2012-12-14 21:04:46 +1000 | [diff] [blame] | 100 | rbo->placements[c++] = TTM_PL_FLAG_WC | TTM_PL_FLAG_SYSTEM; |
Jerome Glisse | 0d0b3e7 | 2012-11-28 13:47:55 -0500 | [diff] [blame] | 101 | } else { |
Dave Airlie | dd54fee7 | 2012-12-14 21:04:46 +1000 | [diff] [blame] | 102 | rbo->placements[c++] = TTM_PL_FLAG_CACHED | TTM_PL_FLAG_SYSTEM; |
Jerome Glisse | 0d0b3e7 | 2012-11-28 13:47:55 -0500 | [diff] [blame] | 103 | } |
| 104 | } |
Jerome Glisse | 9fb03e6 | 2009-12-11 15:13:22 +0100 | [diff] [blame] | 105 | if (!c) |
| 106 | rbo->placements[c++] = TTM_PL_MASK_CACHING | TTM_PL_FLAG_SYSTEM; |
Jerome Glisse | 312ea8d | 2009-12-07 15:52:58 +0100 | [diff] [blame] | 107 | rbo->placement.num_placement = c; |
| 108 | rbo->placement.num_busy_placement = c; |
| 109 | } |
| 110 | |
Daniel Vetter | 441921d | 2011-02-18 17:59:16 +0100 | [diff] [blame] | 111 | int radeon_bo_create(struct radeon_device *rdev, |
Alex Deucher | 268b251 | 2010-11-17 19:00:26 -0500 | [diff] [blame] | 112 | unsigned long size, int byte_align, bool kernel, u32 domain, |
Alex Deucher | 40f5cf9 | 2012-05-10 18:33:13 -0400 | [diff] [blame] | 113 | struct sg_table *sg, struct radeon_bo **bo_ptr) |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 114 | { |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 115 | struct radeon_bo *bo; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 116 | enum ttm_bo_type type; |
Jerome Glisse | 93225b0 | 2010-12-03 16:38:19 -0500 | [diff] [blame] | 117 | unsigned long page_align = roundup(byte_align, PAGE_SIZE) >> PAGE_SHIFT; |
Jerome Glisse | 57de4ba | 2011-11-11 15:42:57 -0500 | [diff] [blame] | 118 | size_t acc_size; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 119 | int r; |
| 120 | |
Daniel Vetter | 441921d | 2011-02-18 17:59:16 +0100 | [diff] [blame] | 121 | size = ALIGN(size, PAGE_SIZE); |
| 122 | |
Ilija Hadzic | 949c4a3 | 2012-05-15 16:40:10 -0400 | [diff] [blame] | 123 | rdev->mman.bdev.dev_mapping = rdev->ddev->dev_mapping; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 124 | if (kernel) { |
| 125 | type = ttm_bo_type_kernel; |
Alex Deucher | 40f5cf9 | 2012-05-10 18:33:13 -0400 | [diff] [blame] | 126 | } else if (sg) { |
| 127 | type = ttm_bo_type_sg; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 128 | } else { |
| 129 | type = ttm_bo_type_device; |
| 130 | } |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 131 | *bo_ptr = NULL; |
Michel Dänzer | 2b66b50 | 2010-11-09 11:50:05 +0100 | [diff] [blame] | 132 | |
Jerome Glisse | 57de4ba | 2011-11-11 15:42:57 -0500 | [diff] [blame] | 133 | acc_size = ttm_bo_dma_acc_size(&rdev->mman.bdev, size, |
| 134 | sizeof(struct radeon_bo)); |
| 135 | |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 136 | bo = kzalloc(sizeof(struct radeon_bo), GFP_KERNEL); |
| 137 | if (bo == NULL) |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 138 | return -ENOMEM; |
Daniel Vetter | 441921d | 2011-02-18 17:59:16 +0100 | [diff] [blame] | 139 | r = drm_gem_object_init(rdev->ddev, &bo->gem_base, size); |
| 140 | if (unlikely(r)) { |
| 141 | kfree(bo); |
| 142 | return r; |
| 143 | } |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 144 | bo->rdev = rdev; |
Daniel Vetter | 7e4d15d | 2011-02-18 17:59:17 +0100 | [diff] [blame] | 145 | bo->gem_base.driver_private = NULL; |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 146 | bo->surface_reg = -1; |
| 147 | INIT_LIST_HEAD(&bo->list); |
Jerome Glisse | 721604a | 2012-01-05 22:11:05 -0500 | [diff] [blame] | 148 | INIT_LIST_HEAD(&bo->va); |
Jerome Glisse | 1fb107f | 2009-12-10 17:16:28 +0100 | [diff] [blame] | 149 | radeon_ttm_placement_from_domain(bo, domain); |
Thomas Hellstrom | 5cc6fba | 2009-12-07 18:36:19 +0100 | [diff] [blame] | 150 | /* Kernel allocation are uninterruptible */ |
Christian König | db7fce3 | 2012-05-11 14:57:18 +0200 | [diff] [blame] | 151 | down_read(&rdev->pm.mclk_lock); |
Jerome Glisse | 1fb107f | 2009-12-10 17:16:28 +0100 | [diff] [blame] | 152 | r = ttm_bo_init(&rdev->mman.bdev, &bo->tbo, size, type, |
Marcin Slusarz | 0b91c4a | 2012-11-06 21:49:51 +0000 | [diff] [blame] | 153 | &bo->placement, page_align, !kernel, NULL, |
Alex Deucher | 40f5cf9 | 2012-05-10 18:33:13 -0400 | [diff] [blame] | 154 | acc_size, sg, &radeon_ttm_bo_destroy); |
Christian König | db7fce3 | 2012-05-11 14:57:18 +0200 | [diff] [blame] | 155 | up_read(&rdev->pm.mclk_lock); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 156 | if (unlikely(r != 0)) { |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 157 | return r; |
| 158 | } |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 159 | *bo_ptr = bo; |
Daniel Vetter | 441921d | 2011-02-18 17:59:16 +0100 | [diff] [blame] | 160 | |
Dave Airlie | 99ee7fa | 2010-11-23 11:47:49 +1000 | [diff] [blame] | 161 | trace_radeon_bo_create(bo); |
Daniel Vetter | 441921d | 2011-02-18 17:59:16 +0100 | [diff] [blame] | 162 | |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 163 | return 0; |
| 164 | } |
| 165 | |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 166 | int radeon_bo_kmap(struct radeon_bo *bo, void **ptr) |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 167 | { |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 168 | bool is_iomem; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 169 | int r; |
| 170 | |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 171 | if (bo->kptr) { |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 172 | if (ptr) { |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 173 | *ptr = bo->kptr; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 174 | } |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 175 | return 0; |
| 176 | } |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 177 | r = ttm_bo_kmap(&bo->tbo, 0, bo->tbo.num_pages, &bo->kmap); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 178 | if (r) { |
| 179 | return r; |
| 180 | } |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 181 | bo->kptr = ttm_kmap_obj_virtual(&bo->kmap, &is_iomem); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 182 | if (ptr) { |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 183 | *ptr = bo->kptr; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 184 | } |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 185 | radeon_bo_check_tiling(bo, 0, 0); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 186 | return 0; |
| 187 | } |
| 188 | |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 189 | void radeon_bo_kunmap(struct radeon_bo *bo) |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 190 | { |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 191 | if (bo->kptr == NULL) |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 192 | return; |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 193 | bo->kptr = NULL; |
| 194 | radeon_bo_check_tiling(bo, 0, 0); |
| 195 | ttm_bo_kunmap(&bo->kmap); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 196 | } |
| 197 | |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 198 | void radeon_bo_unref(struct radeon_bo **bo) |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 199 | { |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 200 | struct ttm_buffer_object *tbo; |
Dave Airlie | f4b7fb9 | 2010-04-29 18:37:59 +1000 | [diff] [blame] | 201 | struct radeon_device *rdev; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 202 | |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 203 | if ((*bo) == NULL) |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 204 | return; |
Dave Airlie | f4b7fb9 | 2010-04-29 18:37:59 +1000 | [diff] [blame] | 205 | rdev = (*bo)->rdev; |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 206 | tbo = &((*bo)->tbo); |
Christian König | db7fce3 | 2012-05-11 14:57:18 +0200 | [diff] [blame] | 207 | down_read(&rdev->pm.mclk_lock); |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 208 | ttm_bo_unref(&tbo); |
Christian König | db7fce3 | 2012-05-11 14:57:18 +0200 | [diff] [blame] | 209 | up_read(&rdev->pm.mclk_lock); |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 210 | if (tbo == NULL) |
| 211 | *bo = NULL; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 212 | } |
| 213 | |
Michel Dänzer | c435301 | 2012-03-14 17:12:41 +0100 | [diff] [blame] | 214 | int radeon_bo_pin_restricted(struct radeon_bo *bo, u32 domain, u64 max_offset, |
| 215 | u64 *gpu_addr) |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 216 | { |
Jerome Glisse | 312ea8d | 2009-12-07 15:52:58 +0100 | [diff] [blame] | 217 | int r, i; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 218 | |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 219 | if (bo->pin_count) { |
| 220 | bo->pin_count++; |
| 221 | if (gpu_addr) |
| 222 | *gpu_addr = radeon_bo_gpu_offset(bo); |
Michel Dänzer | d936622 | 2012-03-28 08:52:32 +0200 | [diff] [blame] | 223 | |
| 224 | if (max_offset != 0) { |
| 225 | u64 domain_start; |
| 226 | |
| 227 | if (domain == RADEON_GEM_DOMAIN_VRAM) |
| 228 | domain_start = bo->rdev->mc.vram_start; |
| 229 | else |
| 230 | domain_start = bo->rdev->mc.gtt_start; |
Michel Dänzer | e199fd4 | 2012-03-29 16:47:43 +0200 | [diff] [blame] | 231 | WARN_ON_ONCE(max_offset < |
| 232 | (radeon_bo_gpu_offset(bo) - domain_start)); |
Michel Dänzer | d936622 | 2012-03-28 08:52:32 +0200 | [diff] [blame] | 233 | } |
| 234 | |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 235 | return 0; |
| 236 | } |
Jerome Glisse | 312ea8d | 2009-12-07 15:52:58 +0100 | [diff] [blame] | 237 | radeon_ttm_placement_from_domain(bo, domain); |
Michel Dänzer | 3ca82da | 2010-03-26 19:18:55 +0000 | [diff] [blame] | 238 | if (domain == RADEON_GEM_DOMAIN_VRAM) { |
| 239 | /* force to pin into visible video ram */ |
| 240 | bo->placement.lpfn = bo->rdev->mc.visible_vram_size >> PAGE_SHIFT; |
| 241 | } |
Michel Dänzer | c435301 | 2012-03-14 17:12:41 +0100 | [diff] [blame] | 242 | if (max_offset) { |
| 243 | u64 lpfn = max_offset >> PAGE_SHIFT; |
| 244 | |
| 245 | if (!bo->placement.lpfn) |
| 246 | bo->placement.lpfn = bo->rdev->mc.gtt_size >> PAGE_SHIFT; |
| 247 | |
| 248 | if (lpfn < bo->placement.lpfn) |
| 249 | bo->placement.lpfn = lpfn; |
| 250 | } |
Jerome Glisse | 312ea8d | 2009-12-07 15:52:58 +0100 | [diff] [blame] | 251 | for (i = 0; i < bo->placement.num_placement; i++) |
| 252 | bo->placements[i] |= TTM_PL_FLAG_NO_EVICT; |
Maarten Lankhorst | 97a875c | 2012-11-28 11:25:44 +0000 | [diff] [blame] | 253 | r = ttm_bo_validate(&bo->tbo, &bo->placement, false, false); |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 254 | if (likely(r == 0)) { |
| 255 | bo->pin_count = 1; |
| 256 | if (gpu_addr != NULL) |
| 257 | *gpu_addr = radeon_bo_gpu_offset(bo); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 258 | } |
Thomas Hellstrom | 5cc6fba | 2009-12-07 18:36:19 +0100 | [diff] [blame] | 259 | if (unlikely(r != 0)) |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 260 | dev_err(bo->rdev->dev, "%p pin failed\n", bo); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 261 | return r; |
| 262 | } |
| 263 | |
Michel Dänzer | c435301 | 2012-03-14 17:12:41 +0100 | [diff] [blame] | 264 | int radeon_bo_pin(struct radeon_bo *bo, u32 domain, u64 *gpu_addr) |
| 265 | { |
| 266 | return radeon_bo_pin_restricted(bo, domain, 0, gpu_addr); |
| 267 | } |
| 268 | |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 269 | int radeon_bo_unpin(struct radeon_bo *bo) |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 270 | { |
Jerome Glisse | 312ea8d | 2009-12-07 15:52:58 +0100 | [diff] [blame] | 271 | int r, i; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 272 | |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 273 | if (!bo->pin_count) { |
| 274 | dev_warn(bo->rdev->dev, "%p unpin not necessary\n", bo); |
| 275 | return 0; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 276 | } |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 277 | bo->pin_count--; |
| 278 | if (bo->pin_count) |
| 279 | return 0; |
Jerome Glisse | 312ea8d | 2009-12-07 15:52:58 +0100 | [diff] [blame] | 280 | for (i = 0; i < bo->placement.num_placement; i++) |
| 281 | bo->placements[i] &= ~TTM_PL_FLAG_NO_EVICT; |
Maarten Lankhorst | 97a875c | 2012-11-28 11:25:44 +0000 | [diff] [blame] | 282 | r = ttm_bo_validate(&bo->tbo, &bo->placement, false, false); |
Thomas Hellstrom | 5cc6fba | 2009-12-07 18:36:19 +0100 | [diff] [blame] | 283 | if (unlikely(r != 0)) |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 284 | dev_err(bo->rdev->dev, "%p validate failed for unpin\n", bo); |
Thomas Hellstrom | 5cc6fba | 2009-12-07 18:36:19 +0100 | [diff] [blame] | 285 | return r; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 286 | } |
| 287 | |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 288 | int radeon_bo_evict_vram(struct radeon_device *rdev) |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 289 | { |
Dave Airlie | d796d84 | 2010-01-25 13:08:08 +1000 | [diff] [blame] | 290 | /* late 2.6.33 fix IGP hibernate - we need pm ops to do this correct */ |
| 291 | if (0 && (rdev->flags & RADEON_IS_IGP)) { |
Alex Deucher | 06b6476 | 2010-01-05 11:27:29 -0500 | [diff] [blame] | 292 | if (rdev->mc.igp_sideport_enabled == false) |
| 293 | /* Useless to evict on IGP chips */ |
| 294 | return 0; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 295 | } |
| 296 | return ttm_bo_evict_mm(&rdev->mman.bdev, TTM_PL_VRAM); |
| 297 | } |
| 298 | |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 299 | void radeon_bo_force_delete(struct radeon_device *rdev) |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 300 | { |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 301 | struct radeon_bo *bo, *n; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 302 | |
| 303 | if (list_empty(&rdev->gem.objects)) { |
| 304 | return; |
| 305 | } |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 306 | dev_err(rdev->dev, "Userspace still has active objects !\n"); |
| 307 | list_for_each_entry_safe(bo, n, &rdev->gem.objects, list) { |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 308 | mutex_lock(&rdev->ddev->struct_mutex); |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 309 | dev_err(rdev->dev, "%p %p %lu %lu force free\n", |
Daniel Vetter | 31c3603 | 2011-02-18 17:59:18 +0100 | [diff] [blame] | 310 | &bo->gem_base, bo, (unsigned long)bo->gem_base.size, |
| 311 | *((unsigned long *)&bo->gem_base.refcount)); |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 312 | mutex_lock(&bo->rdev->gem.mutex); |
| 313 | list_del_init(&bo->list); |
| 314 | mutex_unlock(&bo->rdev->gem.mutex); |
Dave Airlie | 91132d6 | 2011-03-01 13:40:06 +1000 | [diff] [blame] | 315 | /* this should unref the ttm bo */ |
Daniel Vetter | 31c3603 | 2011-02-18 17:59:18 +0100 | [diff] [blame] | 316 | drm_gem_object_unreference(&bo->gem_base); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 317 | mutex_unlock(&rdev->ddev->struct_mutex); |
| 318 | } |
| 319 | } |
| 320 | |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 321 | int radeon_bo_init(struct radeon_device *rdev) |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 322 | { |
Jerome Glisse | a4d6827 | 2009-09-11 13:00:43 +0200 | [diff] [blame] | 323 | /* Add an MTRR for the VRAM */ |
Samuel Li | a0a53aa | 2013-04-08 17:25:47 -0400 | [diff] [blame] | 324 | if (!rdev->fastfb_working) { |
| 325 | rdev->mc.vram_mtrr = mtrr_add(rdev->mc.aper_base, rdev->mc.aper_size, |
Jerome Glisse | a4d6827 | 2009-09-11 13:00:43 +0200 | [diff] [blame] | 326 | MTRR_TYPE_WRCOMB, 1); |
Samuel Li | a0a53aa | 2013-04-08 17:25:47 -0400 | [diff] [blame] | 327 | } |
Jerome Glisse | a4d6827 | 2009-09-11 13:00:43 +0200 | [diff] [blame] | 328 | DRM_INFO("Detected VRAM RAM=%lluM, BAR=%lluM\n", |
| 329 | rdev->mc.mc_vram_size >> 20, |
| 330 | (unsigned long long)rdev->mc.aper_size >> 20); |
| 331 | DRM_INFO("RAM width %dbits %cDR\n", |
| 332 | rdev->mc.vram_width, rdev->mc.vram_is_ddr ? 'D' : 'S'); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 333 | return radeon_ttm_init(rdev); |
| 334 | } |
| 335 | |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 336 | void radeon_bo_fini(struct radeon_device *rdev) |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 337 | { |
| 338 | radeon_ttm_fini(rdev); |
| 339 | } |
| 340 | |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 341 | void radeon_bo_list_add_object(struct radeon_bo_list *lobj, |
| 342 | struct list_head *head) |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 343 | { |
Christian König | 4474f3a | 2013-04-08 12:41:28 +0200 | [diff] [blame] | 344 | if (lobj->written) { |
Thomas Hellstrom | 147666f | 2010-11-17 12:38:32 +0000 | [diff] [blame] | 345 | list_add(&lobj->tv.head, head); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 346 | } else { |
Thomas Hellstrom | 147666f | 2010-11-17 12:38:32 +0000 | [diff] [blame] | 347 | list_add_tail(&lobj->tv.head, head); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 348 | } |
| 349 | } |
| 350 | |
Christian König | f2ba57b | 2013-04-08 12:41:29 +0200 | [diff] [blame] | 351 | int radeon_bo_list_validate(struct list_head *head, int ring) |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 352 | { |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 353 | struct radeon_bo_list *lobj; |
| 354 | struct radeon_bo *bo; |
Alex Deucher | 2070787 | 2013-01-17 13:10:50 -0500 | [diff] [blame] | 355 | u32 domain; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 356 | int r; |
| 357 | |
Thomas Hellstrom | 147666f | 2010-11-17 12:38:32 +0000 | [diff] [blame] | 358 | r = ttm_eu_reserve_buffers(head); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 359 | if (unlikely(r != 0)) { |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 360 | return r; |
| 361 | } |
Thomas Hellstrom | 147666f | 2010-11-17 12:38:32 +0000 | [diff] [blame] | 362 | list_for_each_entry(lobj, head, tv.head) { |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 363 | bo = lobj->bo; |
| 364 | if (!bo->pin_count) { |
Christian König | 4474f3a | 2013-04-08 12:41:28 +0200 | [diff] [blame] | 365 | domain = lobj->domain; |
Alex Deucher | 2070787 | 2013-01-17 13:10:50 -0500 | [diff] [blame] | 366 | |
| 367 | retry: |
| 368 | radeon_ttm_placement_from_domain(bo, domain); |
Christian König | f2ba57b | 2013-04-08 12:41:29 +0200 | [diff] [blame] | 369 | if (ring == R600_RING_TYPE_UVD_INDEX) |
| 370 | radeon_uvd_force_into_uvd_segment(bo); |
Jerome Glisse | 1fb107f | 2009-12-10 17:16:28 +0100 | [diff] [blame] | 371 | r = ttm_bo_validate(&bo->tbo, &bo->placement, |
Maarten Lankhorst | 97a875c | 2012-11-28 11:25:44 +0000 | [diff] [blame] | 372 | true, false); |
Michel Dänzer | e376573 | 2010-07-08 12:43:28 +1000 | [diff] [blame] | 373 | if (unlikely(r)) { |
Christian König | 4474f3a | 2013-04-08 12:41:28 +0200 | [diff] [blame] | 374 | if (r != -ERESTARTSYS && domain != lobj->alt_domain) { |
| 375 | domain = lobj->alt_domain; |
Alex Deucher | 2070787 | 2013-01-17 13:10:50 -0500 | [diff] [blame] | 376 | goto retry; |
| 377 | } |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 378 | return r; |
Michel Dänzer | e376573 | 2010-07-08 12:43:28 +1000 | [diff] [blame] | 379 | } |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 380 | } |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 381 | lobj->gpu_offset = radeon_bo_gpu_offset(bo); |
| 382 | lobj->tiling_flags = bo->tiling_flags; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 383 | } |
| 384 | return 0; |
| 385 | } |
| 386 | |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 387 | int radeon_bo_fbdev_mmap(struct radeon_bo *bo, |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 388 | struct vm_area_struct *vma) |
| 389 | { |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 390 | return ttm_fbdev_mmap(vma, &bo->tbo); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 391 | } |
| 392 | |
Dave Airlie | 550e2d9 | 2009-12-09 14:15:38 +1000 | [diff] [blame] | 393 | int radeon_bo_get_surface_reg(struct radeon_bo *bo) |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 394 | { |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 395 | struct radeon_device *rdev = bo->rdev; |
Dave Airlie | e024e11 | 2009-06-24 09:48:08 +1000 | [diff] [blame] | 396 | struct radeon_surface_reg *reg; |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 397 | struct radeon_bo *old_object; |
Dave Airlie | e024e11 | 2009-06-24 09:48:08 +1000 | [diff] [blame] | 398 | int steal; |
| 399 | int i; |
| 400 | |
Maarten Lankhorst | 0a46fb5 | 2012-10-12 14:59:17 +0000 | [diff] [blame] | 401 | BUG_ON(!radeon_bo_is_reserved(bo)); |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 402 | |
| 403 | if (!bo->tiling_flags) |
Dave Airlie | e024e11 | 2009-06-24 09:48:08 +1000 | [diff] [blame] | 404 | return 0; |
| 405 | |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 406 | if (bo->surface_reg >= 0) { |
| 407 | reg = &rdev->surface_regs[bo->surface_reg]; |
| 408 | i = bo->surface_reg; |
Dave Airlie | e024e11 | 2009-06-24 09:48:08 +1000 | [diff] [blame] | 409 | goto out; |
| 410 | } |
| 411 | |
| 412 | steal = -1; |
| 413 | for (i = 0; i < RADEON_GEM_MAX_SURFACES; i++) { |
| 414 | |
| 415 | reg = &rdev->surface_regs[i]; |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 416 | if (!reg->bo) |
Dave Airlie | e024e11 | 2009-06-24 09:48:08 +1000 | [diff] [blame] | 417 | break; |
| 418 | |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 419 | old_object = reg->bo; |
Dave Airlie | e024e11 | 2009-06-24 09:48:08 +1000 | [diff] [blame] | 420 | if (old_object->pin_count == 0) |
| 421 | steal = i; |
| 422 | } |
| 423 | |
| 424 | /* if we are all out */ |
| 425 | if (i == RADEON_GEM_MAX_SURFACES) { |
| 426 | if (steal == -1) |
| 427 | return -ENOMEM; |
| 428 | /* find someone with a surface reg and nuke their BO */ |
| 429 | reg = &rdev->surface_regs[steal]; |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 430 | old_object = reg->bo; |
Dave Airlie | e024e11 | 2009-06-24 09:48:08 +1000 | [diff] [blame] | 431 | /* blow away the mapping */ |
| 432 | DRM_DEBUG("stealing surface reg %d from %p\n", steal, old_object); |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 433 | ttm_bo_unmap_virtual(&old_object->tbo); |
Dave Airlie | e024e11 | 2009-06-24 09:48:08 +1000 | [diff] [blame] | 434 | old_object->surface_reg = -1; |
| 435 | i = steal; |
| 436 | } |
| 437 | |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 438 | bo->surface_reg = i; |
| 439 | reg->bo = bo; |
Dave Airlie | e024e11 | 2009-06-24 09:48:08 +1000 | [diff] [blame] | 440 | |
| 441 | out: |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 442 | radeon_set_surface_reg(rdev, i, bo->tiling_flags, bo->pitch, |
Ben Skeggs | d961db7 | 2010-08-05 10:48:18 +1000 | [diff] [blame] | 443 | bo->tbo.mem.start << PAGE_SHIFT, |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 444 | bo->tbo.num_pages << PAGE_SHIFT); |
Dave Airlie | e024e11 | 2009-06-24 09:48:08 +1000 | [diff] [blame] | 445 | return 0; |
| 446 | } |
| 447 | |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 448 | static void radeon_bo_clear_surface_reg(struct radeon_bo *bo) |
Dave Airlie | e024e11 | 2009-06-24 09:48:08 +1000 | [diff] [blame] | 449 | { |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 450 | struct radeon_device *rdev = bo->rdev; |
Dave Airlie | e024e11 | 2009-06-24 09:48:08 +1000 | [diff] [blame] | 451 | struct radeon_surface_reg *reg; |
| 452 | |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 453 | if (bo->surface_reg == -1) |
Dave Airlie | e024e11 | 2009-06-24 09:48:08 +1000 | [diff] [blame] | 454 | return; |
| 455 | |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 456 | reg = &rdev->surface_regs[bo->surface_reg]; |
| 457 | radeon_clear_surface_reg(rdev, bo->surface_reg); |
Dave Airlie | e024e11 | 2009-06-24 09:48:08 +1000 | [diff] [blame] | 458 | |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 459 | reg->bo = NULL; |
| 460 | bo->surface_reg = -1; |
Dave Airlie | e024e11 | 2009-06-24 09:48:08 +1000 | [diff] [blame] | 461 | } |
| 462 | |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 463 | int radeon_bo_set_tiling_flags(struct radeon_bo *bo, |
| 464 | uint32_t tiling_flags, uint32_t pitch) |
Dave Airlie | e024e11 | 2009-06-24 09:48:08 +1000 | [diff] [blame] | 465 | { |
Jerome Glisse | 285484e | 2011-12-16 17:03:42 -0500 | [diff] [blame] | 466 | struct radeon_device *rdev = bo->rdev; |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 467 | int r; |
| 468 | |
Jerome Glisse | 285484e | 2011-12-16 17:03:42 -0500 | [diff] [blame] | 469 | if (rdev->family >= CHIP_CEDAR) { |
| 470 | unsigned bankw, bankh, mtaspect, tilesplit, stilesplit; |
| 471 | |
| 472 | bankw = (tiling_flags >> RADEON_TILING_EG_BANKW_SHIFT) & RADEON_TILING_EG_BANKW_MASK; |
| 473 | bankh = (tiling_flags >> RADEON_TILING_EG_BANKH_SHIFT) & RADEON_TILING_EG_BANKH_MASK; |
| 474 | mtaspect = (tiling_flags >> RADEON_TILING_EG_MACRO_TILE_ASPECT_SHIFT) & RADEON_TILING_EG_MACRO_TILE_ASPECT_MASK; |
| 475 | tilesplit = (tiling_flags >> RADEON_TILING_EG_TILE_SPLIT_SHIFT) & RADEON_TILING_EG_TILE_SPLIT_MASK; |
| 476 | stilesplit = (tiling_flags >> RADEON_TILING_EG_STENCIL_TILE_SPLIT_SHIFT) & RADEON_TILING_EG_STENCIL_TILE_SPLIT_MASK; |
| 477 | switch (bankw) { |
| 478 | case 0: |
| 479 | case 1: |
| 480 | case 2: |
| 481 | case 4: |
| 482 | case 8: |
| 483 | break; |
| 484 | default: |
| 485 | return -EINVAL; |
| 486 | } |
| 487 | switch (bankh) { |
| 488 | case 0: |
| 489 | case 1: |
| 490 | case 2: |
| 491 | case 4: |
| 492 | case 8: |
| 493 | break; |
| 494 | default: |
| 495 | return -EINVAL; |
| 496 | } |
| 497 | switch (mtaspect) { |
| 498 | case 0: |
| 499 | case 1: |
| 500 | case 2: |
| 501 | case 4: |
| 502 | case 8: |
| 503 | break; |
| 504 | default: |
| 505 | return -EINVAL; |
| 506 | } |
| 507 | if (tilesplit > 6) { |
| 508 | return -EINVAL; |
| 509 | } |
| 510 | if (stilesplit > 6) { |
| 511 | return -EINVAL; |
| 512 | } |
| 513 | } |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 514 | r = radeon_bo_reserve(bo, false); |
| 515 | if (unlikely(r != 0)) |
| 516 | return r; |
| 517 | bo->tiling_flags = tiling_flags; |
| 518 | bo->pitch = pitch; |
| 519 | radeon_bo_unreserve(bo); |
| 520 | return 0; |
Dave Airlie | e024e11 | 2009-06-24 09:48:08 +1000 | [diff] [blame] | 521 | } |
| 522 | |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 523 | void radeon_bo_get_tiling_flags(struct radeon_bo *bo, |
| 524 | uint32_t *tiling_flags, |
| 525 | uint32_t *pitch) |
Dave Airlie | e024e11 | 2009-06-24 09:48:08 +1000 | [diff] [blame] | 526 | { |
Maarten Lankhorst | 0a46fb5 | 2012-10-12 14:59:17 +0000 | [diff] [blame] | 527 | BUG_ON(!radeon_bo_is_reserved(bo)); |
Dave Airlie | e024e11 | 2009-06-24 09:48:08 +1000 | [diff] [blame] | 528 | if (tiling_flags) |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 529 | *tiling_flags = bo->tiling_flags; |
Dave Airlie | e024e11 | 2009-06-24 09:48:08 +1000 | [diff] [blame] | 530 | if (pitch) |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 531 | *pitch = bo->pitch; |
Dave Airlie | e024e11 | 2009-06-24 09:48:08 +1000 | [diff] [blame] | 532 | } |
| 533 | |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 534 | int radeon_bo_check_tiling(struct radeon_bo *bo, bool has_moved, |
| 535 | bool force_drop) |
Dave Airlie | e024e11 | 2009-06-24 09:48:08 +1000 | [diff] [blame] | 536 | { |
Maarten Lankhorst | 6ed9ccb | 2012-11-28 11:25:40 +0000 | [diff] [blame] | 537 | BUG_ON(!radeon_bo_is_reserved(bo) && !force_drop); |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 538 | |
| 539 | if (!(bo->tiling_flags & RADEON_TILING_SURFACE)) |
Dave Airlie | e024e11 | 2009-06-24 09:48:08 +1000 | [diff] [blame] | 540 | return 0; |
| 541 | |
| 542 | if (force_drop) { |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 543 | radeon_bo_clear_surface_reg(bo); |
Dave Airlie | e024e11 | 2009-06-24 09:48:08 +1000 | [diff] [blame] | 544 | return 0; |
| 545 | } |
| 546 | |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 547 | if (bo->tbo.mem.mem_type != TTM_PL_VRAM) { |
Dave Airlie | e024e11 | 2009-06-24 09:48:08 +1000 | [diff] [blame] | 548 | if (!has_moved) |
| 549 | return 0; |
| 550 | |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 551 | if (bo->surface_reg >= 0) |
| 552 | radeon_bo_clear_surface_reg(bo); |
Dave Airlie | e024e11 | 2009-06-24 09:48:08 +1000 | [diff] [blame] | 553 | return 0; |
| 554 | } |
| 555 | |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 556 | if ((bo->surface_reg >= 0) && !has_moved) |
Dave Airlie | e024e11 | 2009-06-24 09:48:08 +1000 | [diff] [blame] | 557 | return 0; |
| 558 | |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 559 | return radeon_bo_get_surface_reg(bo); |
Dave Airlie | e024e11 | 2009-06-24 09:48:08 +1000 | [diff] [blame] | 560 | } |
| 561 | |
| 562 | void radeon_bo_move_notify(struct ttm_buffer_object *bo, |
Jerome Glisse | d03d858 | 2009-12-14 21:02:09 +0100 | [diff] [blame] | 563 | struct ttm_mem_reg *mem) |
Dave Airlie | e024e11 | 2009-06-24 09:48:08 +1000 | [diff] [blame] | 564 | { |
Jerome Glisse | d03d858 | 2009-12-14 21:02:09 +0100 | [diff] [blame] | 565 | struct radeon_bo *rbo; |
| 566 | if (!radeon_ttm_bo_is_radeon_bo(bo)) |
| 567 | return; |
| 568 | rbo = container_of(bo, struct radeon_bo, tbo); |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 569 | radeon_bo_check_tiling(rbo, 0, 1); |
Jerome Glisse | 721604a | 2012-01-05 22:11:05 -0500 | [diff] [blame] | 570 | radeon_vm_bo_invalidate(rbo->rdev, rbo); |
Dave Airlie | e024e11 | 2009-06-24 09:48:08 +1000 | [diff] [blame] | 571 | } |
| 572 | |
Jerome Glisse | 0a2d50e | 2010-04-09 14:39:24 +0200 | [diff] [blame] | 573 | int radeon_bo_fault_reserve_notify(struct ttm_buffer_object *bo) |
Dave Airlie | e024e11 | 2009-06-24 09:48:08 +1000 | [diff] [blame] | 574 | { |
Jerome Glisse | 0a2d50e | 2010-04-09 14:39:24 +0200 | [diff] [blame] | 575 | struct radeon_device *rdev; |
Jerome Glisse | d03d858 | 2009-12-14 21:02:09 +0100 | [diff] [blame] | 576 | struct radeon_bo *rbo; |
Jerome Glisse | 0a2d50e | 2010-04-09 14:39:24 +0200 | [diff] [blame] | 577 | unsigned long offset, size; |
| 578 | int r; |
| 579 | |
Jerome Glisse | d03d858 | 2009-12-14 21:02:09 +0100 | [diff] [blame] | 580 | if (!radeon_ttm_bo_is_radeon_bo(bo)) |
Jerome Glisse | 0a2d50e | 2010-04-09 14:39:24 +0200 | [diff] [blame] | 581 | return 0; |
Jerome Glisse | d03d858 | 2009-12-14 21:02:09 +0100 | [diff] [blame] | 582 | rbo = container_of(bo, struct radeon_bo, tbo); |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 583 | radeon_bo_check_tiling(rbo, 0, 0); |
Jerome Glisse | 0a2d50e | 2010-04-09 14:39:24 +0200 | [diff] [blame] | 584 | rdev = rbo->rdev; |
| 585 | if (bo->mem.mem_type == TTM_PL_VRAM) { |
| 586 | size = bo->mem.num_pages << PAGE_SHIFT; |
Ben Skeggs | d961db7 | 2010-08-05 10:48:18 +1000 | [diff] [blame] | 587 | offset = bo->mem.start << PAGE_SHIFT; |
Jerome Glisse | 0a2d50e | 2010-04-09 14:39:24 +0200 | [diff] [blame] | 588 | if ((offset + size) > rdev->mc.visible_vram_size) { |
| 589 | /* hurrah the memory is not visible ! */ |
| 590 | radeon_ttm_placement_from_domain(rbo, RADEON_GEM_DOMAIN_VRAM); |
| 591 | rbo->placement.lpfn = rdev->mc.visible_vram_size >> PAGE_SHIFT; |
Maarten Lankhorst | 97a875c | 2012-11-28 11:25:44 +0000 | [diff] [blame] | 592 | r = ttm_bo_validate(bo, &rbo->placement, false, false); |
Jerome Glisse | 0a2d50e | 2010-04-09 14:39:24 +0200 | [diff] [blame] | 593 | if (unlikely(r != 0)) |
| 594 | return r; |
Ben Skeggs | d961db7 | 2010-08-05 10:48:18 +1000 | [diff] [blame] | 595 | offset = bo->mem.start << PAGE_SHIFT; |
Jerome Glisse | 0a2d50e | 2010-04-09 14:39:24 +0200 | [diff] [blame] | 596 | /* this should not happen */ |
| 597 | if ((offset + size) > rdev->mc.visible_vram_size) |
| 598 | return -EINVAL; |
| 599 | } |
| 600 | } |
| 601 | return 0; |
Dave Airlie | e024e11 | 2009-06-24 09:48:08 +1000 | [diff] [blame] | 602 | } |
Andi Kleen | ce580fa | 2011-10-13 16:08:47 -0700 | [diff] [blame] | 603 | |
Dave Airlie | 83f30d0 | 2011-10-27 18:15:10 +0200 | [diff] [blame] | 604 | int radeon_bo_wait(struct radeon_bo *bo, u32 *mem_type, bool no_wait) |
Andi Kleen | ce580fa | 2011-10-13 16:08:47 -0700 | [diff] [blame] | 605 | { |
| 606 | int r; |
| 607 | |
| 608 | r = ttm_bo_reserve(&bo->tbo, true, no_wait, false, 0); |
| 609 | if (unlikely(r != 0)) |
| 610 | return r; |
| 611 | spin_lock(&bo->tbo.bdev->fence_lock); |
| 612 | if (mem_type) |
| 613 | *mem_type = bo->tbo.mem.mem_type; |
| 614 | if (bo->tbo.sync_obj) |
Dave Airlie | 1717c0e | 2011-10-27 18:28:37 +0200 | [diff] [blame] | 615 | r = ttm_bo_wait(&bo->tbo, true, true, no_wait); |
Andi Kleen | ce580fa | 2011-10-13 16:08:47 -0700 | [diff] [blame] | 616 | spin_unlock(&bo->tbo.bdev->fence_lock); |
| 617 | ttm_bo_unreserve(&bo->tbo); |
| 618 | return r; |
| 619 | } |
| 620 | |
| 621 | |
| 622 | /** |
| 623 | * radeon_bo_reserve - reserve bo |
| 624 | * @bo: bo structure |
Christian König | d63dfed | 2012-09-11 16:10:01 +0200 | [diff] [blame] | 625 | * @no_intr: don't return -ERESTARTSYS on pending signal |
Andi Kleen | ce580fa | 2011-10-13 16:08:47 -0700 | [diff] [blame] | 626 | * |
| 627 | * Returns: |
Andi Kleen | ce580fa | 2011-10-13 16:08:47 -0700 | [diff] [blame] | 628 | * -ERESTARTSYS: A wait for the buffer to become unreserved was interrupted by |
| 629 | * a signal. Release all buffer reservations and return to user-space. |
| 630 | */ |
Christian König | d63dfed | 2012-09-11 16:10:01 +0200 | [diff] [blame] | 631 | int radeon_bo_reserve(struct radeon_bo *bo, bool no_intr) |
Andi Kleen | ce580fa | 2011-10-13 16:08:47 -0700 | [diff] [blame] | 632 | { |
| 633 | int r; |
| 634 | |
Christian König | d63dfed | 2012-09-11 16:10:01 +0200 | [diff] [blame] | 635 | r = ttm_bo_reserve(&bo->tbo, !no_intr, false, false, 0); |
Andi Kleen | ce580fa | 2011-10-13 16:08:47 -0700 | [diff] [blame] | 636 | if (unlikely(r != 0)) { |
| 637 | if (r != -ERESTARTSYS) |
| 638 | dev_err(bo->rdev->dev, "%p reserve failed\n", bo); |
| 639 | return r; |
| 640 | } |
| 641 | return 0; |
| 642 | } |