blob: a80adfc6d780781948396157cb3b777684edf635 [file] [log] [blame]
David Somayajuluafaf5a22006-09-19 10:28:00 -07001/*
2 * QLogic iSCSI HBA Driver
Vikas Chaudhary7d01d062010-12-02 22:12:51 -08003 * Copyright (c) 2003-2010 QLogic Corporation
David Somayajuluafaf5a22006-09-19 10:28:00 -07004 *
5 * See LICENSE.qla4xxx for copyright and licensing details.
6 */
7
8#ifndef __QL4_DEF_H
9#define __QL4_DEF_H
10
11#include <linux/kernel.h>
12#include <linux/init.h>
13#include <linux/types.h>
14#include <linux/module.h>
15#include <linux/list.h>
16#include <linux/pci.h>
17#include <linux/dma-mapping.h>
18#include <linux/sched.h>
19#include <linux/slab.h>
20#include <linux/dmapool.h>
21#include <linux/mempool.h>
22#include <linux/spinlock.h>
23#include <linux/workqueue.h>
24#include <linux/delay.h>
25#include <linux/interrupt.h>
26#include <linux/mutex.h>
Vikas Chaudhary7b3595d2010-10-06 22:50:56 -070027#include <linux/aer.h>
Vikas Chaudharya3559432011-07-25 13:48:51 -050028#include <linux/bsg-lib.h>
David Somayajuluafaf5a22006-09-19 10:28:00 -070029
30#include <net/tcp.h>
31#include <scsi/scsi.h>
32#include <scsi/scsi_host.h>
33#include <scsi/scsi_device.h>
34#include <scsi/scsi_cmnd.h>
35#include <scsi/scsi_transport.h>
36#include <scsi/scsi_transport_iscsi.h>
Vikas Chaudharya3559432011-07-25 13:48:51 -050037#include <scsi/scsi_bsg_iscsi.h>
38#include <scsi/scsi_netlink.h>
Manish Rangankarb3a271a2011-07-25 13:48:53 -050039#include <scsi/libiscsi.h>
David Somayajuluafaf5a22006-09-19 10:28:00 -070040
Vikas Chaudharyf4f5df232010-07-28 15:53:44 +053041#include "ql4_dbg.h"
42#include "ql4_nx.h"
Manish Rangankarb3a271a2011-07-25 13:48:53 -050043#include "ql4_fw.h"
44#include "ql4_nvram.h"
David Somayajuluafaf5a22006-09-19 10:28:00 -070045
46#ifndef PCI_DEVICE_ID_QLOGIC_ISP4010
47#define PCI_DEVICE_ID_QLOGIC_ISP4010 0x4010
48#endif
49
50#ifndef PCI_DEVICE_ID_QLOGIC_ISP4022
51#define PCI_DEVICE_ID_QLOGIC_ISP4022 0x4022
David C Somayajulud9150582006-11-15 17:38:40 -080052#endif
53
54#ifndef PCI_DEVICE_ID_QLOGIC_ISP4032
55#define PCI_DEVICE_ID_QLOGIC_ISP4032 0x4032
56#endif
David Somayajuluafaf5a22006-09-19 10:28:00 -070057
Vikas Chaudharyf4f5df232010-07-28 15:53:44 +053058#ifndef PCI_DEVICE_ID_QLOGIC_ISP8022
59#define PCI_DEVICE_ID_QLOGIC_ISP8022 0x8022
60#endif
61
Karen Higgins7eece5a2011-03-21 03:34:29 -070062#define ISP4XXX_PCI_FN_1 0x1
63#define ISP4XXX_PCI_FN_2 0x3
64
David Somayajuluafaf5a22006-09-19 10:28:00 -070065#define QLA_SUCCESS 0
66#define QLA_ERROR 1
67
68/*
69 * Data bit definitions
70 */
71#define BIT_0 0x1
72#define BIT_1 0x2
73#define BIT_2 0x4
74#define BIT_3 0x8
75#define BIT_4 0x10
76#define BIT_5 0x20
77#define BIT_6 0x40
78#define BIT_7 0x80
79#define BIT_8 0x100
80#define BIT_9 0x200
81#define BIT_10 0x400
82#define BIT_11 0x800
83#define BIT_12 0x1000
84#define BIT_13 0x2000
85#define BIT_14 0x4000
86#define BIT_15 0x8000
87#define BIT_16 0x10000
88#define BIT_17 0x20000
89#define BIT_18 0x40000
90#define BIT_19 0x80000
91#define BIT_20 0x100000
92#define BIT_21 0x200000
93#define BIT_22 0x400000
94#define BIT_23 0x800000
95#define BIT_24 0x1000000
96#define BIT_25 0x2000000
97#define BIT_26 0x4000000
98#define BIT_27 0x8000000
99#define BIT_28 0x10000000
100#define BIT_29 0x20000000
101#define BIT_30 0x40000000
102#define BIT_31 0x80000000
103
Vikas Chaudharyf4f5df232010-07-28 15:53:44 +0530104/**
105 * Macros to help code, maintain, etc.
106 **/
107#define ql4_printk(level, ha, format, arg...) \
108 dev_printk(level , &((ha)->pdev->dev) , format , ## arg)
109
110
David Somayajuluafaf5a22006-09-19 10:28:00 -0700111/*
112 * Host adapter default definitions
113 ***********************************/
114#define MAX_HBAS 16
115#define MAX_BUSES 1
Vikas Chaudharyf4f5df232010-07-28 15:53:44 +0530116#define MAX_TARGETS MAX_DEV_DB_ENTRIES
David Somayajuluafaf5a22006-09-19 10:28:00 -0700117#define MAX_LUNS 0xffff
Manish Rangankarb3a271a2011-07-25 13:48:53 -0500118#define MAX_AEN_ENTRIES MAX_DEV_DB_ENTRIES
Vikas Chaudharyf4f5df232010-07-28 15:53:44 +0530119#define MAX_DDB_ENTRIES MAX_DEV_DB_ENTRIES
David Somayajuluafaf5a22006-09-19 10:28:00 -0700120#define MAX_PDU_ENTRIES 32
121#define INVALID_ENTRY 0xFFFF
122#define MAX_CMDS_TO_RISC 1024
123#define MAX_SRBS MAX_CMDS_TO_RISC
Prasanna Mumbai185f1072011-05-17 23:17:03 -0700124#define MBOX_AEN_REG_COUNT 8
David Somayajuluafaf5a22006-09-19 10:28:00 -0700125#define MAX_INIT_RETRIES 5
David Somayajuluafaf5a22006-09-19 10:28:00 -0700126
127/*
128 * Buffer sizes
129 */
130#define REQUEST_QUEUE_DEPTH MAX_CMDS_TO_RISC
131#define RESPONSE_QUEUE_DEPTH 64
132#define QUEUE_SIZE 64
133#define DMA_BUFFER_SIZE 512
134
135/*
136 * Misc
137 */
138#define MAC_ADDR_LEN 6 /* in bytes */
139#define IP_ADDR_LEN 4 /* in bytes */
Vikas Chaudhary2a49a782010-04-28 11:37:07 +0530140#define IPv6_ADDR_LEN 16 /* IPv6 address size */
David Somayajuluafaf5a22006-09-19 10:28:00 -0700141#define DRIVER_NAME "qla4xxx"
142
143#define MAX_LINKED_CMDS_PER_LUN 3
Ravi Ananddbaf82e2010-07-10 14:50:32 +0530144#define MAX_REQS_SERVICED_PER_INTR 1
David Somayajuluafaf5a22006-09-19 10:28:00 -0700145
146#define ISCSI_IPADDR_SIZE 4 /* IP address size */
Joe Perchesb1c11812008-02-03 17:28:22 +0200147#define ISCSI_ALIAS_SIZE 32 /* ISCSI Alias name size */
David C Somayajulu5c8bfc92007-05-23 17:50:55 -0700148#define ISCSI_NAME_SIZE 0xE0 /* ISCSI Name size */
David Somayajuluafaf5a22006-09-19 10:28:00 -0700149
Vikas Chaudhary3013cea2010-07-30 14:25:46 +0530150#define QL4_SESS_RECOVERY_TMO 30 /* iSCSI session */
151 /* recovery timeout */
152
David Somayajuluafaf5a22006-09-19 10:28:00 -0700153#define LSDW(x) ((u32)((u64)(x)))
154#define MSDW(x) ((u32)((((u64)(x)) >> 16) >> 16))
155
156/*
157 * Retry & Timeout Values
158 */
159#define MBOX_TOV 60
160#define SOFT_RESET_TOV 30
161#define RESET_INTR_TOV 3
162#define SEMAPHORE_TOV 10
Vikas Chaudharyf4f5df232010-07-28 15:53:44 +0530163#define ADAPTER_INIT_TOV 30
David Somayajuluafaf5a22006-09-19 10:28:00 -0700164#define ADAPTER_RESET_TOV 180
165#define EXTEND_CMD_TOV 60
166#define WAIT_CMD_TOV 30
167#define EH_WAIT_CMD_TOV 120
168#define FIRMWARE_UP_TOV 60
169#define RESET_FIRMWARE_TOV 30
170#define LOGOUT_TOV 10
171#define IOCB_TOV_MARGIN 10
172#define RELOGIN_TOV 18
173#define ISNS_DEREG_TOV 5
Vikas Chaudharyf581a3f2010-10-06 22:47:48 -0700174#define HBA_ONLINE_TOV 30
Vikas Chaudhary95d31262011-08-12 02:51:29 -0700175#define DISABLE_ACB_TOV 30
David Somayajuluafaf5a22006-09-19 10:28:00 -0700176
177#define MAX_RESET_HA_RETRIES 2
178
Vikas Chaudhary53698872010-04-28 11:41:59 +0530179#define CMD_SP(Cmnd) ((Cmnd)->SCp.ptr)
180
David Somayajuluafaf5a22006-09-19 10:28:00 -0700181/*
182 * SCSI Request Block structure (srb) that is placed
183 * on cmd->SCp location of every I/O [We have 22 bytes available]
184 */
185struct srb {
186 struct list_head list; /* (8) */
187 struct scsi_qla_host *ha; /* HA the SP is queued on */
Karen Higgins6790d4f2010-12-02 22:12:22 -0800188 struct ddb_entry *ddb;
David Somayajuluafaf5a22006-09-19 10:28:00 -0700189 uint16_t flags; /* (1) Status flags. */
190
191#define SRB_DMA_VALID BIT_3 /* DMA Buffer mapped. */
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300192#define SRB_GOT_SENSE BIT_4 /* sense data received. */
David Somayajuluafaf5a22006-09-19 10:28:00 -0700193 uint8_t state; /* (1) Status flags. */
194
195#define SRB_NO_QUEUE_STATE 0 /* Request is in between states */
196#define SRB_FREE_STATE 1
197#define SRB_ACTIVE_STATE 3
198#define SRB_ACTIVE_TIMEOUT_STATE 4
199#define SRB_SUSPENDED_STATE 7 /* Request in suspended state */
200
201 struct scsi_cmnd *cmd; /* (4) SCSI command block */
202 dma_addr_t dma_handle; /* (4) for unmap of single transfers */
Vikas Chaudhary09a0f712010-04-28 11:42:24 +0530203 struct kref srb_ref; /* reference count for this srb */
David Somayajuluafaf5a22006-09-19 10:28:00 -0700204 uint8_t err_id; /* error id */
205#define SRB_ERR_PORT 1 /* Request failed because "port down" */
206#define SRB_ERR_LOOP 2 /* Request failed because "loop down" */
207#define SRB_ERR_DEVICE 3 /* Request failed because "device error" */
208#define SRB_ERR_OTHER 4
209
210 uint16_t reserved;
211 uint16_t iocb_tov;
212 uint16_t iocb_cnt; /* Number of used iocbs */
213 uint16_t cc_stat;
Karen Higgins94bced32009-07-15 15:02:58 -0500214
215 /* Used for extended sense / status continuation */
216 uint8_t *req_sense_ptr;
217 uint16_t req_sense_len;
218 uint16_t reserved2;
David Somayajuluafaf5a22006-09-19 10:28:00 -0700219};
220
David C Somayajulu5c8bfc92007-05-23 17:50:55 -0700221/*
222 * Asynchronous Event Queue structure
223 */
224struct aen {
225 uint32_t mbox_sts[MBOX_AEN_REG_COUNT];
226};
227
228struct ql4_aen_log {
229 int count;
230 struct aen entry[MAX_AEN_ENTRIES];
231};
232
233/*
234 * Device Database (DDB) structure
235 */
David Somayajuluafaf5a22006-09-19 10:28:00 -0700236struct ddb_entry {
David Somayajuluafaf5a22006-09-19 10:28:00 -0700237 struct scsi_qla_host *ha;
238 struct iscsi_cls_session *sess;
239 struct iscsi_cls_conn *conn;
240
David Somayajuluafaf5a22006-09-19 10:28:00 -0700241 uint16_t fw_ddb_index; /* DDB firmware index */
David Somayajuluafaf5a22006-09-19 10:28:00 -0700242 uint32_t fw_ddb_device_state; /* F/W Device State -- see ql4_fw.h */
David Somayajuluafaf5a22006-09-19 10:28:00 -0700243};
244
245/*
246 * DDB states.
247 */
248#define DDB_STATE_DEAD 0 /* We can no longer talk to
249 * this device */
250#define DDB_STATE_ONLINE 1 /* Device ready to accept
251 * commands */
252#define DDB_STATE_MISSING 2 /* Device logged off, trying
253 * to re-login */
254
255/*
256 * DDB flags.
257 */
258#define DF_RELOGIN 0 /* Relogin to device */
David Somayajuluafaf5a22006-09-19 10:28:00 -0700259#define DF_ISNS_DISCOVERED 2 /* Device was discovered via iSNS */
260#define DF_FO_MASKED 3
261
David Somayajuluafaf5a22006-09-19 10:28:00 -0700262
David Somayajuluafaf5a22006-09-19 10:28:00 -0700263
Vikas Chaudharyf4f5df232010-07-28 15:53:44 +0530264struct ql82xx_hw_data {
265 /* Offsets for flash/nvram access (set to ~0 if not used). */
266 uint32_t flash_conf_off;
267 uint32_t flash_data_off;
268
269 uint32_t fdt_wrt_disable;
270 uint32_t fdt_erase_cmd;
271 uint32_t fdt_block_size;
272 uint32_t fdt_unprotect_sec_cmd;
273 uint32_t fdt_protect_sec_cmd;
274
275 uint32_t flt_region_flt;
276 uint32_t flt_region_fdt;
277 uint32_t flt_region_boot;
278 uint32_t flt_region_bootload;
279 uint32_t flt_region_fw;
Manish Rangankar2a991c22011-07-25 13:48:55 -0500280
281 uint32_t flt_iscsi_param;
Vikas Chaudharyf4f5df232010-07-28 15:53:44 +0530282 uint32_t reserved;
283};
284
285struct qla4_8xxx_legacy_intr_set {
286 uint32_t int_vec_bit;
287 uint32_t tgt_status_reg;
288 uint32_t tgt_mask_reg;
289 uint32_t pci_int_reg;
290};
291
292/* MSI-X Support */
293
294#define QLA_MSIX_DEFAULT 0x00
295#define QLA_MSIX_RSP_Q 0x01
296
297#define QLA_MSIX_ENTRIES 2
298#define QLA_MIDX_DEFAULT 0
299#define QLA_MIDX_RSP_Q 1
300
301struct ql4_msix_entry {
302 int have_irq;
303 uint16_t msix_vector;
304 uint16_t msix_entry;
305};
306
307/*
308 * ISP Operations
309 */
310struct isp_operations {
311 int (*iospace_config) (struct scsi_qla_host *ha);
312 void (*pci_config) (struct scsi_qla_host *);
313 void (*disable_intrs) (struct scsi_qla_host *);
314 void (*enable_intrs) (struct scsi_qla_host *);
315 int (*start_firmware) (struct scsi_qla_host *);
316 irqreturn_t (*intr_handler) (int , void *);
317 void (*interrupt_service_routine) (struct scsi_qla_host *, uint32_t);
318 int (*reset_chip) (struct scsi_qla_host *);
319 int (*reset_firmware) (struct scsi_qla_host *);
320 void (*queue_iocb) (struct scsi_qla_host *);
321 void (*complete_iocb) (struct scsi_qla_host *);
322 uint16_t (*rd_shdw_req_q_out) (struct scsi_qla_host *);
323 uint16_t (*rd_shdw_rsp_q_in) (struct scsi_qla_host *);
324 int (*get_sys_info) (struct scsi_qla_host *);
325};
326
Vikas Chaudhary2bab08f2011-07-25 13:48:39 -0500327/*qla4xxx ipaddress configuration details */
328struct ipaddress_config {
329 uint16_t ipv4_options;
330 uint16_t tcp_options;
331 uint16_t ipv4_vlan_tag;
332 uint8_t ipv4_addr_state;
333 uint8_t ip_address[IP_ADDR_LEN];
334 uint8_t subnet_mask[IP_ADDR_LEN];
335 uint8_t gateway[IP_ADDR_LEN];
336 uint32_t ipv6_options;
337 uint32_t ipv6_addl_options;
338 uint8_t ipv6_link_local_state;
339 uint8_t ipv6_addr0_state;
340 uint8_t ipv6_addr1_state;
341 uint8_t ipv6_default_router_state;
342 uint16_t ipv6_vlan_tag;
343 struct in6_addr ipv6_link_local_addr;
344 struct in6_addr ipv6_addr0;
345 struct in6_addr ipv6_addr1;
346 struct in6_addr ipv6_default_router_addr;
Vikas Chaudhary943c1572011-08-01 03:26:13 -0700347 uint16_t eth_mtu_size;
Vikas Chaudhary2ada7fc2011-08-01 03:26:19 -0700348 uint16_t ipv4_port;
349 uint16_t ipv6_port;
Vikas Chaudhary2bab08f2011-07-25 13:48:39 -0500350};
351
Manish Rangankar2a991c22011-07-25 13:48:55 -0500352#define QL4_CHAP_MAX_NAME_LEN 256
353#define QL4_CHAP_MAX_SECRET_LEN 100
Lalit Chandivade0854f662011-10-07 16:55:41 -0700354#define LOCAL_CHAP 0
355#define BIDI_CHAP 1
Manish Rangankar2a991c22011-07-25 13:48:55 -0500356
357struct ql4_chap_format {
358 u8 intr_chap_name[QL4_CHAP_MAX_NAME_LEN];
359 u8 intr_secret[QL4_CHAP_MAX_SECRET_LEN];
360 u8 target_chap_name[QL4_CHAP_MAX_NAME_LEN];
361 u8 target_secret[QL4_CHAP_MAX_SECRET_LEN];
362 u16 intr_chap_name_length;
363 u16 intr_secret_length;
364 u16 target_chap_name_length;
365 u16 target_secret_length;
366};
367
368struct ip_address_format {
369 u8 ip_type;
370 u8 ip_address[16];
371};
372
373struct ql4_conn_info {
374 u16 dest_port;
375 struct ip_address_format dest_ipaddr;
376 struct ql4_chap_format chap;
377};
378
379struct ql4_boot_session_info {
380 u8 target_name[224];
381 struct ql4_conn_info conn_list[1];
382};
383
384struct ql4_boot_tgt_info {
385 struct ql4_boot_session_info boot_pri_sess;
386 struct ql4_boot_session_info boot_sec_sess;
387};
388
David Somayajuluafaf5a22006-09-19 10:28:00 -0700389/*
390 * Linux Host Adapter structure
391 */
392struct scsi_qla_host {
393 /* Linux adapter configuration data */
David Somayajuluafaf5a22006-09-19 10:28:00 -0700394 unsigned long flags;
395
David C Somayajulu5c8bfc92007-05-23 17:50:55 -0700396#define AF_ONLINE 0 /* 0x00000001 */
397#define AF_INIT_DONE 1 /* 0x00000002 */
398#define AF_MBOX_COMMAND 2 /* 0x00000004 */
399#define AF_MBOX_COMMAND_DONE 3 /* 0x00000008 */
400#define AF_INTERRUPTS_ON 6 /* 0x00000040 */
401#define AF_GET_CRASH_RECORD 7 /* 0x00000080 */
402#define AF_LINK_UP 8 /* 0x00000100 */
403#define AF_IRQ_ATTACHED 10 /* 0x00000400 */
404#define AF_DISABLE_ACB_COMPLETE 11 /* 0x00000800 */
Karen Higgins7eece5a2011-03-21 03:34:29 -0700405#define AF_HA_REMOVAL 12 /* 0x00001000 */
Vikas Chaudharyf4f5df232010-07-28 15:53:44 +0530406#define AF_INTx_ENABLED 15 /* 0x00008000 */
407#define AF_MSI_ENABLED 16 /* 0x00010000 */
408#define AF_MSIX_ENABLED 17 /* 0x00020000 */
409#define AF_MBOX_COMMAND_NOPOLL 18 /* 0x00040000 */
Nilesh Javali21033632010-07-30 14:28:07 +0530410#define AF_FW_RECOVERY 19 /* 0x00080000 */
Lalit Chandivade2232be02010-07-30 14:38:47 +0530411#define AF_EEH_BUSY 20 /* 0x00100000 */
412#define AF_PCI_CHANNEL_IO_PERM_FAILURE 21 /* 0x00200000 */
David Somayajuluafaf5a22006-09-19 10:28:00 -0700413
414 unsigned long dpc_flags;
415
David C Somayajulu5c8bfc92007-05-23 17:50:55 -0700416#define DPC_RESET_HA 1 /* 0x00000002 */
417#define DPC_RETRY_RESET_HA 2 /* 0x00000004 */
418#define DPC_RELOGIN_DEVICE 3 /* 0x00000008 */
Vikas Chaudharyf4f5df232010-07-28 15:53:44 +0530419#define DPC_RESET_HA_FW_CONTEXT 4 /* 0x00000010 */
David C Somayajulu5c8bfc92007-05-23 17:50:55 -0700420#define DPC_RESET_HA_INTR 5 /* 0x00000020 */
421#define DPC_ISNS_RESTART 7 /* 0x00000080 */
422#define DPC_AEN 9 /* 0x00000200 */
423#define DPC_GET_DHCP_IP_ADDR 15 /* 0x00008000 */
Vikas Chaudhary065aa1b2010-04-28 11:38:11 +0530424#define DPC_LINK_CHANGED 18 /* 0x00040000 */
Vikas Chaudharyf4f5df232010-07-28 15:53:44 +0530425#define DPC_RESET_ACTIVE 20 /* 0x00040000 */
426#define DPC_HA_UNRECOVERABLE 21 /* 0x00080000 ISP-82xx only*/
427#define DPC_HA_NEED_QUIESCENT 22 /* 0x00100000 ISP-82xx only*/
428
David C Somayajulu5c8bfc92007-05-23 17:50:55 -0700429
430 struct Scsi_Host *host; /* pointer to host data */
431 uint32_t tot_ddbs;
David Somayajuluafaf5a22006-09-19 10:28:00 -0700432
Vikas Chaudharyf4f5df232010-07-28 15:53:44 +0530433 uint16_t iocb_cnt;
David Somayajuluafaf5a22006-09-19 10:28:00 -0700434
435 /* SRB cache. */
436#define SRB_MIN_REQ 128
437 mempool_t *srb_mempool;
438
439 /* pci information */
440 struct pci_dev *pdev;
441
442 struct isp_reg __iomem *reg; /* Base I/O address */
443 unsigned long pio_address;
444 unsigned long pio_length;
445#define MIN_IOBASE_LEN 0x100
446
447 uint16_t req_q_count;
David Somayajuluafaf5a22006-09-19 10:28:00 -0700448
449 unsigned long host_no;
450
451 /* NVRAM registers */
452 struct eeprom_data *nvram;
453 spinlock_t hardware_lock ____cacheline_aligned;
Vikas Chaudharyf4f5df232010-07-28 15:53:44 +0530454 uint32_t eeprom_cmd_data;
David Somayajuluafaf5a22006-09-19 10:28:00 -0700455
456 /* Counters for general statistics */
David C Somayajulud9150582006-11-15 17:38:40 -0800457 uint64_t isr_count;
David Somayajuluafaf5a22006-09-19 10:28:00 -0700458 uint64_t adapter_error_count;
459 uint64_t device_error_count;
460 uint64_t total_io_count;
461 uint64_t total_mbytes_xferred;
462 uint64_t link_failure_count;
463 uint64_t invalid_crc_count;
David C Somayajulud9150582006-11-15 17:38:40 -0800464 uint32_t bytes_xfered;
David Somayajuluafaf5a22006-09-19 10:28:00 -0700465 uint32_t spurious_int_count;
466 uint32_t aborted_io_count;
467 uint32_t io_timeout_count;
468 uint32_t mailbox_timeout_count;
469 uint32_t seconds_since_last_intr;
470 uint32_t seconds_since_last_heartbeat;
471 uint32_t mac_index;
472
473 /* Info Needed for Management App */
474 /* --- From GetFwVersion --- */
475 uint32_t firmware_version[2];
476 uint32_t patch_number;
477 uint32_t build_number;
David C Somayajulu5c8bfc92007-05-23 17:50:55 -0700478 uint32_t board_id;
David Somayajuluafaf5a22006-09-19 10:28:00 -0700479
480 /* --- From Init_FW --- */
481 /* init_cb_t *init_cb; */
482 uint16_t firmware_options;
David Somayajuluafaf5a22006-09-19 10:28:00 -0700483 uint8_t alias[32];
484 uint8_t name_string[256];
485 uint8_t heartbeat_interval;
David Somayajuluafaf5a22006-09-19 10:28:00 -0700486
487 /* --- From FlashSysInfo --- */
488 uint8_t my_mac[MAC_ADDR_LEN];
489 uint8_t serial_number[16];
Manish Rangankar2a991c22011-07-25 13:48:55 -0500490 uint16_t port_num;
David Somayajuluafaf5a22006-09-19 10:28:00 -0700491 /* --- From GetFwState --- */
492 uint32_t firmware_state;
David Somayajuluafaf5a22006-09-19 10:28:00 -0700493 uint32_t addl_fw_state;
494
495 /* Linux kernel thread */
496 struct workqueue_struct *dpc_thread;
497 struct work_struct dpc_work;
498
499 /* Linux timer thread */
500 struct timer_list timer;
501 uint32_t timer_active;
502
503 /* Recovery Timers */
David Somayajuluafaf5a22006-09-19 10:28:00 -0700504 atomic_t check_relogin_timeouts;
505 uint32_t retry_reset_ha_cnt;
506 uint32_t isp_reset_timer; /* reset test timer */
507 uint32_t nic_reset_timer; /* simulated nic reset test timer */
508 int eh_start;
509 struct list_head free_srb_q;
510 uint16_t free_srb_q_count;
511 uint16_t num_srbs_allocated;
512
513 /* DMA Memory Block */
514 void *queues;
515 dma_addr_t queues_dma;
516 unsigned long queues_len;
517
518#define MEM_ALIGN_VALUE \
519 ((max(REQUEST_QUEUE_DEPTH, RESPONSE_QUEUE_DEPTH)) * \
520 sizeof(struct queue_entry))
521 /* request and response queue variables */
522 dma_addr_t request_dma;
523 struct queue_entry *request_ring;
524 struct queue_entry *request_ptr;
525 dma_addr_t response_dma;
526 struct queue_entry *response_ring;
527 struct queue_entry *response_ptr;
528 dma_addr_t shadow_regs_dma;
529 struct shadow_regs *shadow_regs;
530 uint16_t request_in; /* Current indexes. */
531 uint16_t request_out;
532 uint16_t response_in;
533 uint16_t response_out;
534
535 /* aen queue variables */
536 uint16_t aen_q_count; /* Number of available aen_q entries */
537 uint16_t aen_in; /* Current indexes */
538 uint16_t aen_out;
539 struct aen aen_q[MAX_AEN_ENTRIES];
540
David C Somayajulu5c8bfc92007-05-23 17:50:55 -0700541 struct ql4_aen_log aen_log;/* tracks all aens */
542
David Somayajuluafaf5a22006-09-19 10:28:00 -0700543 /* This mutex protects several threads to do mailbox commands
544 * concurrently.
545 */
546 struct mutex mbox_sem;
David Somayajuluafaf5a22006-09-19 10:28:00 -0700547
548 /* temporary mailbox status registers */
549 volatile uint8_t mbox_status_count;
550 volatile uint32_t mbox_status[MBOX_REG_COUNT];
551
Manish Rangankar0e7e8502011-07-25 13:48:54 -0500552 /* FW ddb index map */
David Somayajuluafaf5a22006-09-19 10:28:00 -0700553 struct ddb_entry *fw_ddb_index_map[MAX_DDB_ENTRIES];
554
Karen Higgins94bced32009-07-15 15:02:58 -0500555 /* Saved srb for status continuation entry processing */
556 struct srb *status_srb;
Vikas Chaudhary2a49a782010-04-28 11:37:07 +0530557
Vikas Chaudhary2a49a782010-04-28 11:37:07 +0530558 uint8_t acb_version;
Vikas Chaudharyf4f5df232010-07-28 15:53:44 +0530559
560 /* qla82xx specific fields */
561 struct device_reg_82xx __iomem *qla4_8xxx_reg; /* Base I/O address */
562 unsigned long nx_pcibase; /* Base I/O address */
563 uint8_t *nx_db_rd_ptr; /* Doorbell read pointer */
564 unsigned long nx_db_wr_ptr; /* Door bell write pointer */
565 unsigned long first_page_group_start;
566 unsigned long first_page_group_end;
567
568 uint32_t crb_win;
569 uint32_t curr_window;
570 uint32_t ddr_mn_window;
571 unsigned long mn_win_crb;
572 unsigned long ms_win_crb;
573 int qdr_sn_window;
574 rwlock_t hw_lock;
575 uint16_t func_num;
576 int link_width;
577
578 struct qla4_8xxx_legacy_intr_set nx_legacy_intr;
579 u32 nx_crb_mask;
580
581 uint8_t revision_id;
582 uint32_t fw_heartbeat_counter;
583
584 struct isp_operations *isp_ops;
585 struct ql82xx_hw_data hw;
586
587 struct ql4_msix_entry msix_entries[QLA_MSIX_ENTRIES];
588
589 uint32_t nx_dev_init_timeout;
590 uint32_t nx_reset_timeout;
591
592 struct completion mbx_intr_comp;
Harish Zunjarrao7ad633c2011-05-17 23:17:11 -0700593
Vikas Chaudhary2bab08f2011-07-25 13:48:39 -0500594 struct ipaddress_config ip_config;
Vikas Chaudharyed1086e2011-07-25 13:48:41 -0500595 struct iscsi_iface *iface_ipv4;
596 struct iscsi_iface *iface_ipv6_0;
597 struct iscsi_iface *iface_ipv6_1;
Vikas Chaudhary2bab08f2011-07-25 13:48:39 -0500598
Harish Zunjarrao7ad633c2011-05-17 23:17:11 -0700599 /* --- From About Firmware --- */
600 uint16_t iscsi_major;
601 uint16_t iscsi_minor;
602 uint16_t bootload_major;
603 uint16_t bootload_minor;
604 uint16_t bootload_patch;
605 uint16_t bootload_build;
Vikas Chaudharya3559432011-07-25 13:48:51 -0500606
607 uint32_t flash_state;
608#define QLFLASH_WAITING 0
609#define QLFLASH_READING 1
610#define QLFLASH_WRITING 2
Manish Rangankarb3a271a2011-07-25 13:48:53 -0500611 struct dma_pool *chap_dma_pool;
612#define CHAP_DMA_BLOCK_SIZE 512
613 struct workqueue_struct *task_wq;
614 unsigned long ddb_idx_map[MAX_DDB_ENTRIES / BITS_PER_LONG];
Manish Rangankar2a991c22011-07-25 13:48:55 -0500615#define SYSFS_FLAG_FW_SEL_BOOT 2
616 struct iscsi_boot_kset *boot_kset;
617 struct ql4_boot_tgt_info boot_tgt;
Vikas Chaudhary91ec7ce2011-08-01 03:26:17 -0700618 uint16_t phy_port_num;
619 uint16_t phy_port_cnt;
620 uint16_t iscsi_pci_func_cnt;
621 uint8_t model_name[16];
Vikas Chaudhary95d31262011-08-12 02:51:29 -0700622 struct completion disable_acb_comp;
Manish Rangankarb3a271a2011-07-25 13:48:53 -0500623};
624
625struct ql4_task_data {
626 struct scsi_qla_host *ha;
627 uint8_t iocb_req_cnt;
628 dma_addr_t data_dma;
629 void *req_buffer;
630 dma_addr_t req_dma;
631 void *resp_buffer;
632 dma_addr_t resp_dma;
633 uint32_t resp_len;
634 struct iscsi_task *task;
635 struct passthru_status sts;
636 struct work_struct task_work;
637};
638
639struct qla_endpoint {
640 struct Scsi_Host *host;
641 struct sockaddr dst_addr;
642};
643
644struct qla_conn {
645 struct qla_endpoint *qla_ep;
David Somayajuluafaf5a22006-09-19 10:28:00 -0700646};
647
Vikas Chaudhary2a49a782010-04-28 11:37:07 +0530648static inline int is_ipv4_enabled(struct scsi_qla_host *ha)
649{
Vikas Chaudhary2bab08f2011-07-25 13:48:39 -0500650 return ((ha->ip_config.ipv4_options & IPOPT_IPV4_PROTOCOL_ENABLE) != 0);
Vikas Chaudhary2a49a782010-04-28 11:37:07 +0530651}
652
653static inline int is_ipv6_enabled(struct scsi_qla_host *ha)
654{
Vikas Chaudhary2bab08f2011-07-25 13:48:39 -0500655 return ((ha->ip_config.ipv6_options &
656 IPV6_OPT_IPV6_PROTOCOL_ENABLE) != 0);
Vikas Chaudhary2a49a782010-04-28 11:37:07 +0530657}
658
David Somayajuluafaf5a22006-09-19 10:28:00 -0700659static inline int is_qla4010(struct scsi_qla_host *ha)
660{
661 return ha->pdev->device == PCI_DEVICE_ID_QLOGIC_ISP4010;
662}
663
664static inline int is_qla4022(struct scsi_qla_host *ha)
665{
666 return ha->pdev->device == PCI_DEVICE_ID_QLOGIC_ISP4022;
667}
668
David C Somayajulud9150582006-11-15 17:38:40 -0800669static inline int is_qla4032(struct scsi_qla_host *ha)
670{
671 return ha->pdev->device == PCI_DEVICE_ID_QLOGIC_ISP4032;
672}
673
Vikas Chaudharyf4f5df232010-07-28 15:53:44 +0530674static inline int is_qla8022(struct scsi_qla_host *ha)
675{
676 return ha->pdev->device == PCI_DEVICE_ID_QLOGIC_ISP8022;
677}
678
Lalit Chandivade2232be02010-07-30 14:38:47 +0530679/* Note: Currently AER/EEH is now supported only for 8022 cards
680 * This function needs to be updated when AER/EEH is enabled
681 * for other cards.
682 */
683static inline int is_aer_supported(struct scsi_qla_host *ha)
684{
685 return ha->pdev->device == PCI_DEVICE_ID_QLOGIC_ISP8022;
686}
687
David Somayajuluafaf5a22006-09-19 10:28:00 -0700688static inline int adapter_up(struct scsi_qla_host *ha)
689{
690 return (test_bit(AF_ONLINE, &ha->flags) != 0) &&
691 (test_bit(AF_LINK_UP, &ha->flags) != 0);
692}
693
694static inline struct scsi_qla_host* to_qla_host(struct Scsi_Host *shost)
695{
Manish Rangankarb3a271a2011-07-25 13:48:53 -0500696 return (struct scsi_qla_host *)iscsi_host_priv(shost);
David Somayajuluafaf5a22006-09-19 10:28:00 -0700697}
698
699static inline void __iomem* isp_semaphore(struct scsi_qla_host *ha)
700{
David C Somayajulud9150582006-11-15 17:38:40 -0800701 return (is_qla4010(ha) ?
702 &ha->reg->u1.isp4010.nvram :
703 &ha->reg->u1.isp4022.semaphore);
David Somayajuluafaf5a22006-09-19 10:28:00 -0700704}
705
706static inline void __iomem* isp_nvram(struct scsi_qla_host *ha)
707{
David C Somayajulud9150582006-11-15 17:38:40 -0800708 return (is_qla4010(ha) ?
709 &ha->reg->u1.isp4010.nvram :
710 &ha->reg->u1.isp4022.nvram);
David Somayajuluafaf5a22006-09-19 10:28:00 -0700711}
712
713static inline void __iomem* isp_ext_hw_conf(struct scsi_qla_host *ha)
714{
David C Somayajulud9150582006-11-15 17:38:40 -0800715 return (is_qla4010(ha) ?
716 &ha->reg->u2.isp4010.ext_hw_conf :
717 &ha->reg->u2.isp4022.p0.ext_hw_conf);
David Somayajuluafaf5a22006-09-19 10:28:00 -0700718}
719
720static inline void __iomem* isp_port_status(struct scsi_qla_host *ha)
721{
David C Somayajulud9150582006-11-15 17:38:40 -0800722 return (is_qla4010(ha) ?
723 &ha->reg->u2.isp4010.port_status :
724 &ha->reg->u2.isp4022.p0.port_status);
David Somayajuluafaf5a22006-09-19 10:28:00 -0700725}
726
727static inline void __iomem* isp_port_ctrl(struct scsi_qla_host *ha)
728{
David C Somayajulud9150582006-11-15 17:38:40 -0800729 return (is_qla4010(ha) ?
730 &ha->reg->u2.isp4010.port_ctrl :
731 &ha->reg->u2.isp4022.p0.port_ctrl);
David Somayajuluafaf5a22006-09-19 10:28:00 -0700732}
733
734static inline void __iomem* isp_port_error_status(struct scsi_qla_host *ha)
735{
David C Somayajulud9150582006-11-15 17:38:40 -0800736 return (is_qla4010(ha) ?
737 &ha->reg->u2.isp4010.port_err_status :
738 &ha->reg->u2.isp4022.p0.port_err_status);
David Somayajuluafaf5a22006-09-19 10:28:00 -0700739}
740
741static inline void __iomem * isp_gp_out(struct scsi_qla_host *ha)
742{
David C Somayajulud9150582006-11-15 17:38:40 -0800743 return (is_qla4010(ha) ?
744 &ha->reg->u2.isp4010.gp_out :
745 &ha->reg->u2.isp4022.p0.gp_out);
David Somayajuluafaf5a22006-09-19 10:28:00 -0700746}
747
748static inline int eeprom_ext_hw_conf_offset(struct scsi_qla_host *ha)
749{
David C Somayajulud9150582006-11-15 17:38:40 -0800750 return (is_qla4010(ha) ?
751 offsetof(struct eeprom_data, isp4010.ext_hw_conf) / 2 :
752 offsetof(struct eeprom_data, isp4022.ext_hw_conf) / 2);
David Somayajuluafaf5a22006-09-19 10:28:00 -0700753}
754
755int ql4xxx_sem_spinlock(struct scsi_qla_host * ha, u32 sem_mask, u32 sem_bits);
756void ql4xxx_sem_unlock(struct scsi_qla_host * ha, u32 sem_mask);
757int ql4xxx_sem_lock(struct scsi_qla_host * ha, u32 sem_mask, u32 sem_bits);
758
759static inline int ql4xxx_lock_flash(struct scsi_qla_host *a)
760{
David C Somayajulud9150582006-11-15 17:38:40 -0800761 if (is_qla4010(a))
762 return ql4xxx_sem_spinlock(a, QL4010_FLASH_SEM_MASK,
763 QL4010_FLASH_SEM_BITS);
764 else
David Somayajuluafaf5a22006-09-19 10:28:00 -0700765 return ql4xxx_sem_spinlock(a, QL4022_FLASH_SEM_MASK,
766 (QL4022_RESOURCE_BITS_BASE_CODE |
767 (a->mac_index)) << 13);
David Somayajuluafaf5a22006-09-19 10:28:00 -0700768}
769
770static inline void ql4xxx_unlock_flash(struct scsi_qla_host *a)
771{
David C Somayajulud9150582006-11-15 17:38:40 -0800772 if (is_qla4010(a))
David Somayajuluafaf5a22006-09-19 10:28:00 -0700773 ql4xxx_sem_unlock(a, QL4010_FLASH_SEM_MASK);
David C Somayajulud9150582006-11-15 17:38:40 -0800774 else
775 ql4xxx_sem_unlock(a, QL4022_FLASH_SEM_MASK);
David Somayajuluafaf5a22006-09-19 10:28:00 -0700776}
777
778static inline int ql4xxx_lock_nvram(struct scsi_qla_host *a)
779{
David C Somayajulud9150582006-11-15 17:38:40 -0800780 if (is_qla4010(a))
781 return ql4xxx_sem_spinlock(a, QL4010_NVRAM_SEM_MASK,
782 QL4010_NVRAM_SEM_BITS);
783 else
David Somayajuluafaf5a22006-09-19 10:28:00 -0700784 return ql4xxx_sem_spinlock(a, QL4022_NVRAM_SEM_MASK,
785 (QL4022_RESOURCE_BITS_BASE_CODE |
786 (a->mac_index)) << 10);
David Somayajuluafaf5a22006-09-19 10:28:00 -0700787}
788
789static inline void ql4xxx_unlock_nvram(struct scsi_qla_host *a)
790{
David C Somayajulud9150582006-11-15 17:38:40 -0800791 if (is_qla4010(a))
David Somayajuluafaf5a22006-09-19 10:28:00 -0700792 ql4xxx_sem_unlock(a, QL4010_NVRAM_SEM_MASK);
David C Somayajulud9150582006-11-15 17:38:40 -0800793 else
794 ql4xxx_sem_unlock(a, QL4022_NVRAM_SEM_MASK);
David Somayajuluafaf5a22006-09-19 10:28:00 -0700795}
796
797static inline int ql4xxx_lock_drvr(struct scsi_qla_host *a)
798{
David C Somayajulud9150582006-11-15 17:38:40 -0800799 if (is_qla4010(a))
800 return ql4xxx_sem_lock(a, QL4010_DRVR_SEM_MASK,
801 QL4010_DRVR_SEM_BITS);
802 else
David Somayajuluafaf5a22006-09-19 10:28:00 -0700803 return ql4xxx_sem_lock(a, QL4022_DRVR_SEM_MASK,
804 (QL4022_RESOURCE_BITS_BASE_CODE |
805 (a->mac_index)) << 1);
David Somayajuluafaf5a22006-09-19 10:28:00 -0700806}
807
808static inline void ql4xxx_unlock_drvr(struct scsi_qla_host *a)
809{
David C Somayajulud9150582006-11-15 17:38:40 -0800810 if (is_qla4010(a))
David Somayajuluafaf5a22006-09-19 10:28:00 -0700811 ql4xxx_sem_unlock(a, QL4010_DRVR_SEM_MASK);
David C Somayajulud9150582006-11-15 17:38:40 -0800812 else
813 ql4xxx_sem_unlock(a, QL4022_DRVR_SEM_MASK);
David Somayajuluafaf5a22006-09-19 10:28:00 -0700814}
815
Harish Zunjarraoef7830b2011-08-01 03:26:14 -0700816static inline int ql4xxx_reset_active(struct scsi_qla_host *ha)
817{
818 return test_bit(DPC_RESET_ACTIVE, &ha->dpc_flags) ||
819 test_bit(DPC_RESET_HA, &ha->dpc_flags) ||
820 test_bit(DPC_RETRY_RESET_HA, &ha->dpc_flags) ||
821 test_bit(DPC_RESET_HA_INTR, &ha->dpc_flags) ||
822 test_bit(DPC_RESET_HA_FW_CONTEXT, &ha->dpc_flags) ||
823 test_bit(DPC_HA_UNRECOVERABLE, &ha->dpc_flags);
824
825}
David Somayajuluafaf5a22006-09-19 10:28:00 -0700826/*---------------------------------------------------------------------------*/
827
828/* Defines for qla4xxx_initialize_adapter() and qla4xxx_recover_adapter() */
829#define PRESERVE_DDB_LIST 0
830#define REBUILD_DDB_LIST 1
831
832/* Defines for process_aen() */
833#define PROCESS_ALL_AENS 0
834#define FLUSH_DDB_CHANGED_AENS 1
David Somayajuluafaf5a22006-09-19 10:28:00 -0700835
David Somayajuluafaf5a22006-09-19 10:28:00 -0700836#endif /*_QLA4XXX_H */