blob: b8d6c5163575a8af86ce1fa8c399b17efa6df31a [file] [log] [blame]
Dave Airlief453ba02008-11-07 14:05:41 -08001/*
2 * Copyright (c) 2006 Luc Verhaegen (quirks list)
3 * Copyright (c) 2007-2008 Intel Corporation
4 * Jesse Barnes <jesse.barnes@intel.com>
Adam Jackson61e57a82010-03-29 21:43:18 +00005 * Copyright 2010 Red Hat, Inc.
Dave Airlief453ba02008-11-07 14:05:41 -08006 *
7 * DDC probing routines (drm_ddc_read & drm_do_probe_ddc_edid) originally from
8 * FB layer.
9 * Copyright (C) 2006 Dennis Munsie <dmunsie@cecropia.com>
10 *
11 * Permission is hereby granted, free of charge, to any person obtaining a
12 * copy of this software and associated documentation files (the "Software"),
13 * to deal in the Software without restriction, including without limitation
14 * the rights to use, copy, modify, merge, publish, distribute, sub license,
15 * and/or sell copies of the Software, and to permit persons to whom the
16 * Software is furnished to do so, subject to the following conditions:
17 *
18 * The above copyright notice and this permission notice (including the
19 * next paragraph) shall be included in all copies or substantial portions
20 * of the Software.
21 *
22 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
23 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
24 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
25 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
26 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
27 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
28 * DEALINGS IN THE SOFTWARE.
29 */
30#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090031#include <linux/slab.h>
Thierry Reding10a85122012-11-21 15:31:35 +010032#include <linux/hdmi.h>
Dave Airlief453ba02008-11-07 14:05:41 -080033#include <linux/i2c.h>
Adam Jackson47819ba2012-05-30 16:42:39 -040034#include <linux/module.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
36#include <drm/drm_edid.h>
Dave Airlief453ba02008-11-07 14:05:41 -080037
Adam Jackson13931572010-08-03 14:38:19 -040038#define version_greater(edid, maj, min) \
39 (((edid)->version > (maj)) || \
40 ((edid)->version == (maj) && (edid)->revision > (min)))
Dave Airlief453ba02008-11-07 14:05:41 -080041
Adam Jacksond1ff6402010-03-29 21:43:26 +000042#define EDID_EST_TIMINGS 16
43#define EDID_STD_TIMINGS 8
44#define EDID_DETAILED_TIMINGS 4
Dave Airlief453ba02008-11-07 14:05:41 -080045
46/*
47 * EDID blocks out in the wild have a variety of bugs, try to collect
48 * them here (note that userspace may work around broken monitors first,
49 * but fixes should make their way here so that the kernel "just works"
50 * on as many displays as possible).
51 */
52
53/* First detailed mode wrong, use largest 60Hz mode */
54#define EDID_QUIRK_PREFER_LARGE_60 (1 << 0)
55/* Reported 135MHz pixel clock is too high, needs adjustment */
56#define EDID_QUIRK_135_CLOCK_TOO_HIGH (1 << 1)
57/* Prefer the largest mode at 75 Hz */
58#define EDID_QUIRK_PREFER_LARGE_75 (1 << 2)
59/* Detail timing is in cm not mm */
60#define EDID_QUIRK_DETAILED_IN_CM (1 << 3)
61/* Detailed timing descriptors have bogus size values, so just take the
62 * maximum size and use that.
63 */
64#define EDID_QUIRK_DETAILED_USE_MAXIMUM_SIZE (1 << 4)
65/* Monitor forgot to set the first detailed is preferred bit. */
66#define EDID_QUIRK_FIRST_DETAILED_PREFERRED (1 << 5)
67/* use +hsync +vsync for detailed mode */
68#define EDID_QUIRK_DETAILED_SYNC_PP (1 << 6)
Adam Jacksonbc42aab2012-05-23 16:26:54 -040069/* Force reduced-blanking timings for detailed modes */
70#define EDID_QUIRK_FORCE_REDUCED_BLANKING (1 << 7)
Rafał Miłecki49d45a312013-12-07 13:22:42 +010071/* Force 8bpc */
72#define EDID_QUIRK_FORCE_8BPC (1 << 8)
Alex Deucher3c537882010-02-05 04:21:19 -050073
Adam Jackson13931572010-08-03 14:38:19 -040074struct detailed_mode_closure {
75 struct drm_connector *connector;
76 struct edid *edid;
77 bool preferred;
78 u32 quirks;
79 int modes;
80};
Dave Airlief453ba02008-11-07 14:05:41 -080081
Zhao Yakui5c612592009-06-22 13:17:10 +080082#define LEVEL_DMT 0
83#define LEVEL_GTF 1
Adam Jackson7a374352010-03-29 21:43:30 +000084#define LEVEL_GTF2 2
85#define LEVEL_CVT 3
Zhao Yakui5c612592009-06-22 13:17:10 +080086
Dave Airlief453ba02008-11-07 14:05:41 -080087static struct edid_quirk {
Ian Pilcherc51a3fd62012-04-22 11:40:26 -050088 char vendor[4];
Dave Airlief453ba02008-11-07 14:05:41 -080089 int product_id;
90 u32 quirks;
91} edid_quirk_list[] = {
92 /* Acer AL1706 */
93 { "ACR", 44358, EDID_QUIRK_PREFER_LARGE_60 },
94 /* Acer F51 */
95 { "API", 0x7602, EDID_QUIRK_PREFER_LARGE_60 },
96 /* Unknown Acer */
97 { "ACR", 2423, EDID_QUIRK_FIRST_DETAILED_PREFERRED },
98
99 /* Belinea 10 15 55 */
100 { "MAX", 1516, EDID_QUIRK_PREFER_LARGE_60 },
101 { "MAX", 0x77e, EDID_QUIRK_PREFER_LARGE_60 },
102
103 /* Envision Peripherals, Inc. EN-7100e */
104 { "EPI", 59264, EDID_QUIRK_135_CLOCK_TOO_HIGH },
Adam Jacksonba1163d2010-04-06 16:11:00 +0000105 /* Envision EN2028 */
106 { "EPI", 8232, EDID_QUIRK_PREFER_LARGE_60 },
Dave Airlief453ba02008-11-07 14:05:41 -0800107
108 /* Funai Electronics PM36B */
109 { "FCM", 13600, EDID_QUIRK_PREFER_LARGE_75 |
110 EDID_QUIRK_DETAILED_IN_CM },
111
112 /* LG Philips LCD LP154W01-A5 */
113 { "LPL", 0, EDID_QUIRK_DETAILED_USE_MAXIMUM_SIZE },
114 { "LPL", 0x2a00, EDID_QUIRK_DETAILED_USE_MAXIMUM_SIZE },
115
116 /* Philips 107p5 CRT */
117 { "PHL", 57364, EDID_QUIRK_FIRST_DETAILED_PREFERRED },
118
119 /* Proview AY765C */
120 { "PTS", 765, EDID_QUIRK_FIRST_DETAILED_PREFERRED },
121
122 /* Samsung SyncMaster 205BW. Note: irony */
123 { "SAM", 541, EDID_QUIRK_DETAILED_SYNC_PP },
124 /* Samsung SyncMaster 22[5-6]BW */
125 { "SAM", 596, EDID_QUIRK_PREFER_LARGE_60 },
126 { "SAM", 638, EDID_QUIRK_PREFER_LARGE_60 },
Adam Jacksonbc42aab2012-05-23 16:26:54 -0400127
128 /* ViewSonic VA2026w */
129 { "VSC", 5020, EDID_QUIRK_FORCE_REDUCED_BLANKING },
Alex Deucher118bdbd2013-08-12 11:04:29 -0400130
131 /* Medion MD 30217 PG */
132 { "MED", 0x7b8, EDID_QUIRK_PREFER_LARGE_75 },
Rafał Miłecki49d45a312013-12-07 13:22:42 +0100133
134 /* Panel in Samsung NP700G7A-S01PL notebook reports 6bpc */
135 { "SEC", 0xd033, EDID_QUIRK_FORCE_8BPC },
Dave Airlief453ba02008-11-07 14:05:41 -0800136};
137
Thierry Redinga6b21832012-11-23 15:01:42 +0100138/*
139 * Autogenerated from the DMT spec.
140 * This table is copied from xfree86/modes/xf86EdidModes.c.
141 */
142static const struct drm_display_mode drm_dmt_modes[] = {
143 /* 640x350@85Hz */
144 { DRM_MODE("640x350", DRM_MODE_TYPE_DRIVER, 31500, 640, 672,
145 736, 832, 0, 350, 382, 385, 445, 0,
146 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
147 /* 640x400@85Hz */
148 { DRM_MODE("640x400", DRM_MODE_TYPE_DRIVER, 31500, 640, 672,
149 736, 832, 0, 400, 401, 404, 445, 0,
150 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
151 /* 720x400@85Hz */
152 { DRM_MODE("720x400", DRM_MODE_TYPE_DRIVER, 35500, 720, 756,
153 828, 936, 0, 400, 401, 404, 446, 0,
154 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
155 /* 640x480@60Hz */
156 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 25175, 640, 656,
157 752, 800, 0, 480, 489, 492, 525, 0,
158 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
159 /* 640x480@72Hz */
160 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 31500, 640, 664,
161 704, 832, 0, 480, 489, 492, 520, 0,
162 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
163 /* 640x480@75Hz */
164 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 31500, 640, 656,
165 720, 840, 0, 480, 481, 484, 500, 0,
166 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
167 /* 640x480@85Hz */
168 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 36000, 640, 696,
169 752, 832, 0, 480, 481, 484, 509, 0,
170 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
171 /* 800x600@56Hz */
172 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 36000, 800, 824,
173 896, 1024, 0, 600, 601, 603, 625, 0,
174 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
175 /* 800x600@60Hz */
176 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 40000, 800, 840,
177 968, 1056, 0, 600, 601, 605, 628, 0,
178 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
179 /* 800x600@72Hz */
180 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 50000, 800, 856,
181 976, 1040, 0, 600, 637, 643, 666, 0,
182 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
183 /* 800x600@75Hz */
184 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 49500, 800, 816,
185 896, 1056, 0, 600, 601, 604, 625, 0,
186 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
187 /* 800x600@85Hz */
188 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 56250, 800, 832,
189 896, 1048, 0, 600, 601, 604, 631, 0,
190 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
191 /* 800x600@120Hz RB */
192 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 73250, 800, 848,
193 880, 960, 0, 600, 603, 607, 636, 0,
194 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
195 /* 848x480@60Hz */
196 { DRM_MODE("848x480", DRM_MODE_TYPE_DRIVER, 33750, 848, 864,
197 976, 1088, 0, 480, 486, 494, 517, 0,
198 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
199 /* 1024x768@43Hz, interlace */
200 { DRM_MODE("1024x768i", DRM_MODE_TYPE_DRIVER, 44900, 1024, 1032,
201 1208, 1264, 0, 768, 768, 772, 817, 0,
202 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC |
203 DRM_MODE_FLAG_INTERLACE) },
204 /* 1024x768@60Hz */
205 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 65000, 1024, 1048,
206 1184, 1344, 0, 768, 771, 777, 806, 0,
207 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
208 /* 1024x768@70Hz */
209 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 75000, 1024, 1048,
210 1184, 1328, 0, 768, 771, 777, 806, 0,
211 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
212 /* 1024x768@75Hz */
213 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 78750, 1024, 1040,
214 1136, 1312, 0, 768, 769, 772, 800, 0,
215 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
216 /* 1024x768@85Hz */
217 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 94500, 1024, 1072,
218 1168, 1376, 0, 768, 769, 772, 808, 0,
219 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
220 /* 1024x768@120Hz RB */
221 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 115500, 1024, 1072,
222 1104, 1184, 0, 768, 771, 775, 813, 0,
223 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
224 /* 1152x864@75Hz */
225 { DRM_MODE("1152x864", DRM_MODE_TYPE_DRIVER, 108000, 1152, 1216,
226 1344, 1600, 0, 864, 865, 868, 900, 0,
227 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
228 /* 1280x768@60Hz RB */
229 { DRM_MODE("1280x768", DRM_MODE_TYPE_DRIVER, 68250, 1280, 1328,
230 1360, 1440, 0, 768, 771, 778, 790, 0,
231 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
232 /* 1280x768@60Hz */
233 { DRM_MODE("1280x768", DRM_MODE_TYPE_DRIVER, 79500, 1280, 1344,
234 1472, 1664, 0, 768, 771, 778, 798, 0,
235 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
236 /* 1280x768@75Hz */
237 { DRM_MODE("1280x768", DRM_MODE_TYPE_DRIVER, 102250, 1280, 1360,
238 1488, 1696, 0, 768, 771, 778, 805, 0,
239 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
240 /* 1280x768@85Hz */
241 { DRM_MODE("1280x768", DRM_MODE_TYPE_DRIVER, 117500, 1280, 1360,
242 1496, 1712, 0, 768, 771, 778, 809, 0,
243 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
244 /* 1280x768@120Hz RB */
245 { DRM_MODE("1280x768", DRM_MODE_TYPE_DRIVER, 140250, 1280, 1328,
246 1360, 1440, 0, 768, 771, 778, 813, 0,
247 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
248 /* 1280x800@60Hz RB */
249 { DRM_MODE("1280x800", DRM_MODE_TYPE_DRIVER, 71000, 1280, 1328,
250 1360, 1440, 0, 800, 803, 809, 823, 0,
251 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
252 /* 1280x800@60Hz */
253 { DRM_MODE("1280x800", DRM_MODE_TYPE_DRIVER, 83500, 1280, 1352,
254 1480, 1680, 0, 800, 803, 809, 831, 0,
255 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
256 /* 1280x800@75Hz */
257 { DRM_MODE("1280x800", DRM_MODE_TYPE_DRIVER, 106500, 1280, 1360,
258 1488, 1696, 0, 800, 803, 809, 838, 0,
259 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
260 /* 1280x800@85Hz */
261 { DRM_MODE("1280x800", DRM_MODE_TYPE_DRIVER, 122500, 1280, 1360,
262 1496, 1712, 0, 800, 803, 809, 843, 0,
263 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
264 /* 1280x800@120Hz RB */
265 { DRM_MODE("1280x800", DRM_MODE_TYPE_DRIVER, 146250, 1280, 1328,
266 1360, 1440, 0, 800, 803, 809, 847, 0,
267 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
268 /* 1280x960@60Hz */
269 { DRM_MODE("1280x960", DRM_MODE_TYPE_DRIVER, 108000, 1280, 1376,
270 1488, 1800, 0, 960, 961, 964, 1000, 0,
271 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
272 /* 1280x960@85Hz */
273 { DRM_MODE("1280x960", DRM_MODE_TYPE_DRIVER, 148500, 1280, 1344,
274 1504, 1728, 0, 960, 961, 964, 1011, 0,
275 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
276 /* 1280x960@120Hz RB */
277 { DRM_MODE("1280x960", DRM_MODE_TYPE_DRIVER, 175500, 1280, 1328,
278 1360, 1440, 0, 960, 963, 967, 1017, 0,
279 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
280 /* 1280x1024@60Hz */
281 { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 108000, 1280, 1328,
282 1440, 1688, 0, 1024, 1025, 1028, 1066, 0,
283 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
284 /* 1280x1024@75Hz */
285 { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 135000, 1280, 1296,
286 1440, 1688, 0, 1024, 1025, 1028, 1066, 0,
287 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
288 /* 1280x1024@85Hz */
289 { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 157500, 1280, 1344,
290 1504, 1728, 0, 1024, 1025, 1028, 1072, 0,
291 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
292 /* 1280x1024@120Hz RB */
293 { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 187250, 1280, 1328,
294 1360, 1440, 0, 1024, 1027, 1034, 1084, 0,
295 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
296 /* 1360x768@60Hz */
297 { DRM_MODE("1360x768", DRM_MODE_TYPE_DRIVER, 85500, 1360, 1424,
298 1536, 1792, 0, 768, 771, 777, 795, 0,
299 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
300 /* 1360x768@120Hz RB */
301 { DRM_MODE("1360x768", DRM_MODE_TYPE_DRIVER, 148250, 1360, 1408,
302 1440, 1520, 0, 768, 771, 776, 813, 0,
303 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
304 /* 1400x1050@60Hz RB */
305 { DRM_MODE("1400x1050", DRM_MODE_TYPE_DRIVER, 101000, 1400, 1448,
306 1480, 1560, 0, 1050, 1053, 1057, 1080, 0,
307 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
308 /* 1400x1050@60Hz */
309 { DRM_MODE("1400x1050", DRM_MODE_TYPE_DRIVER, 121750, 1400, 1488,
310 1632, 1864, 0, 1050, 1053, 1057, 1089, 0,
311 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
312 /* 1400x1050@75Hz */
313 { DRM_MODE("1400x1050", DRM_MODE_TYPE_DRIVER, 156000, 1400, 1504,
314 1648, 1896, 0, 1050, 1053, 1057, 1099, 0,
315 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
316 /* 1400x1050@85Hz */
317 { DRM_MODE("1400x1050", DRM_MODE_TYPE_DRIVER, 179500, 1400, 1504,
318 1656, 1912, 0, 1050, 1053, 1057, 1105, 0,
319 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
320 /* 1400x1050@120Hz RB */
321 { DRM_MODE("1400x1050", DRM_MODE_TYPE_DRIVER, 208000, 1400, 1448,
322 1480, 1560, 0, 1050, 1053, 1057, 1112, 0,
323 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
324 /* 1440x900@60Hz RB */
325 { DRM_MODE("1440x900", DRM_MODE_TYPE_DRIVER, 88750, 1440, 1488,
326 1520, 1600, 0, 900, 903, 909, 926, 0,
327 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
328 /* 1440x900@60Hz */
329 { DRM_MODE("1440x900", DRM_MODE_TYPE_DRIVER, 106500, 1440, 1520,
330 1672, 1904, 0, 900, 903, 909, 934, 0,
331 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
332 /* 1440x900@75Hz */
333 { DRM_MODE("1440x900", DRM_MODE_TYPE_DRIVER, 136750, 1440, 1536,
334 1688, 1936, 0, 900, 903, 909, 942, 0,
335 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
336 /* 1440x900@85Hz */
337 { DRM_MODE("1440x900", DRM_MODE_TYPE_DRIVER, 157000, 1440, 1544,
338 1696, 1952, 0, 900, 903, 909, 948, 0,
339 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
340 /* 1440x900@120Hz RB */
341 { DRM_MODE("1440x900", DRM_MODE_TYPE_DRIVER, 182750, 1440, 1488,
342 1520, 1600, 0, 900, 903, 909, 953, 0,
343 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
344 /* 1600x1200@60Hz */
345 { DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 162000, 1600, 1664,
346 1856, 2160, 0, 1200, 1201, 1204, 1250, 0,
347 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
348 /* 1600x1200@65Hz */
349 { DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 175500, 1600, 1664,
350 1856, 2160, 0, 1200, 1201, 1204, 1250, 0,
351 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
352 /* 1600x1200@70Hz */
353 { DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 189000, 1600, 1664,
354 1856, 2160, 0, 1200, 1201, 1204, 1250, 0,
355 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
356 /* 1600x1200@75Hz */
357 { DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 202500, 1600, 1664,
358 1856, 2160, 0, 1200, 1201, 1204, 1250, 0,
359 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
360 /* 1600x1200@85Hz */
361 { DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 229500, 1600, 1664,
362 1856, 2160, 0, 1200, 1201, 1204, 1250, 0,
363 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
364 /* 1600x1200@120Hz RB */
365 { DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 268250, 1600, 1648,
366 1680, 1760, 0, 1200, 1203, 1207, 1271, 0,
367 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
368 /* 1680x1050@60Hz RB */
369 { DRM_MODE("1680x1050", DRM_MODE_TYPE_DRIVER, 119000, 1680, 1728,
370 1760, 1840, 0, 1050, 1053, 1059, 1080, 0,
371 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
372 /* 1680x1050@60Hz */
373 { DRM_MODE("1680x1050", DRM_MODE_TYPE_DRIVER, 146250, 1680, 1784,
374 1960, 2240, 0, 1050, 1053, 1059, 1089, 0,
375 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
376 /* 1680x1050@75Hz */
377 { DRM_MODE("1680x1050", DRM_MODE_TYPE_DRIVER, 187000, 1680, 1800,
378 1976, 2272, 0, 1050, 1053, 1059, 1099, 0,
379 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
380 /* 1680x1050@85Hz */
381 { DRM_MODE("1680x1050", DRM_MODE_TYPE_DRIVER, 214750, 1680, 1808,
382 1984, 2288, 0, 1050, 1053, 1059, 1105, 0,
383 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
384 /* 1680x1050@120Hz RB */
385 { DRM_MODE("1680x1050", DRM_MODE_TYPE_DRIVER, 245500, 1680, 1728,
386 1760, 1840, 0, 1050, 1053, 1059, 1112, 0,
387 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
388 /* 1792x1344@60Hz */
389 { DRM_MODE("1792x1344", DRM_MODE_TYPE_DRIVER, 204750, 1792, 1920,
390 2120, 2448, 0, 1344, 1345, 1348, 1394, 0,
391 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
392 /* 1792x1344@75Hz */
393 { DRM_MODE("1792x1344", DRM_MODE_TYPE_DRIVER, 261000, 1792, 1888,
394 2104, 2456, 0, 1344, 1345, 1348, 1417, 0,
395 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
396 /* 1792x1344@120Hz RB */
397 { DRM_MODE("1792x1344", DRM_MODE_TYPE_DRIVER, 333250, 1792, 1840,
398 1872, 1952, 0, 1344, 1347, 1351, 1423, 0,
399 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
400 /* 1856x1392@60Hz */
401 { DRM_MODE("1856x1392", DRM_MODE_TYPE_DRIVER, 218250, 1856, 1952,
402 2176, 2528, 0, 1392, 1393, 1396, 1439, 0,
403 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
404 /* 1856x1392@75Hz */
405 { DRM_MODE("1856x1392", DRM_MODE_TYPE_DRIVER, 288000, 1856, 1984,
406 2208, 2560, 0, 1392, 1395, 1399, 1500, 0,
407 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
408 /* 1856x1392@120Hz RB */
409 { DRM_MODE("1856x1392", DRM_MODE_TYPE_DRIVER, 356500, 1856, 1904,
410 1936, 2016, 0, 1392, 1395, 1399, 1474, 0,
411 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
412 /* 1920x1200@60Hz RB */
413 { DRM_MODE("1920x1200", DRM_MODE_TYPE_DRIVER, 154000, 1920, 1968,
414 2000, 2080, 0, 1200, 1203, 1209, 1235, 0,
415 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
416 /* 1920x1200@60Hz */
417 { DRM_MODE("1920x1200", DRM_MODE_TYPE_DRIVER, 193250, 1920, 2056,
418 2256, 2592, 0, 1200, 1203, 1209, 1245, 0,
419 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
420 /* 1920x1200@75Hz */
421 { DRM_MODE("1920x1200", DRM_MODE_TYPE_DRIVER, 245250, 1920, 2056,
422 2264, 2608, 0, 1200, 1203, 1209, 1255, 0,
423 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
424 /* 1920x1200@85Hz */
425 { DRM_MODE("1920x1200", DRM_MODE_TYPE_DRIVER, 281250, 1920, 2064,
426 2272, 2624, 0, 1200, 1203, 1209, 1262, 0,
427 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
428 /* 1920x1200@120Hz RB */
429 { DRM_MODE("1920x1200", DRM_MODE_TYPE_DRIVER, 317000, 1920, 1968,
430 2000, 2080, 0, 1200, 1203, 1209, 1271, 0,
431 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
432 /* 1920x1440@60Hz */
433 { DRM_MODE("1920x1440", DRM_MODE_TYPE_DRIVER, 234000, 1920, 2048,
434 2256, 2600, 0, 1440, 1441, 1444, 1500, 0,
435 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
436 /* 1920x1440@75Hz */
437 { DRM_MODE("1920x1440", DRM_MODE_TYPE_DRIVER, 297000, 1920, 2064,
438 2288, 2640, 0, 1440, 1441, 1444, 1500, 0,
439 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
440 /* 1920x1440@120Hz RB */
441 { DRM_MODE("1920x1440", DRM_MODE_TYPE_DRIVER, 380500, 1920, 1968,
442 2000, 2080, 0, 1440, 1443, 1447, 1525, 0,
443 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
444 /* 2560x1600@60Hz RB */
445 { DRM_MODE("2560x1600", DRM_MODE_TYPE_DRIVER, 268500, 2560, 2608,
446 2640, 2720, 0, 1600, 1603, 1609, 1646, 0,
447 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
448 /* 2560x1600@60Hz */
449 { DRM_MODE("2560x1600", DRM_MODE_TYPE_DRIVER, 348500, 2560, 2752,
450 3032, 3504, 0, 1600, 1603, 1609, 1658, 0,
451 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
452 /* 2560x1600@75HZ */
453 { DRM_MODE("2560x1600", DRM_MODE_TYPE_DRIVER, 443250, 2560, 2768,
454 3048, 3536, 0, 1600, 1603, 1609, 1672, 0,
455 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
456 /* 2560x1600@85HZ */
457 { DRM_MODE("2560x1600", DRM_MODE_TYPE_DRIVER, 505250, 2560, 2768,
458 3048, 3536, 0, 1600, 1603, 1609, 1682, 0,
459 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
460 /* 2560x1600@120Hz RB */
461 { DRM_MODE("2560x1600", DRM_MODE_TYPE_DRIVER, 552750, 2560, 2608,
462 2640, 2720, 0, 1600, 1603, 1609, 1694, 0,
463 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
464};
465
Ville Syrjäläe7bfa5c2013-10-14 16:44:27 +0300466/*
467 * These more or less come from the DMT spec. The 720x400 modes are
468 * inferred from historical 80x25 practice. The 640x480@67 and 832x624@75
469 * modes are old-school Mac modes. The EDID spec says the 1152x864@75 mode
470 * should be 1152x870, again for the Mac, but instead we use the x864 DMT
471 * mode.
472 *
473 * The DMT modes have been fact-checked; the rest are mild guesses.
474 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100475static const struct drm_display_mode edid_est_modes[] = {
476 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 40000, 800, 840,
477 968, 1056, 0, 600, 601, 605, 628, 0,
478 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 800x600@60Hz */
479 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 36000, 800, 824,
480 896, 1024, 0, 600, 601, 603, 625, 0,
481 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 800x600@56Hz */
482 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 31500, 640, 656,
483 720, 840, 0, 480, 481, 484, 500, 0,
484 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 640x480@75Hz */
485 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 31500, 640, 664,
486 704, 832, 0, 480, 489, 491, 520, 0,
487 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 640x480@72Hz */
488 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 30240, 640, 704,
489 768, 864, 0, 480, 483, 486, 525, 0,
490 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 640x480@67Hz */
491 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 25200, 640, 656,
492 752, 800, 0, 480, 490, 492, 525, 0,
493 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 640x480@60Hz */
494 { DRM_MODE("720x400", DRM_MODE_TYPE_DRIVER, 35500, 720, 738,
495 846, 900, 0, 400, 421, 423, 449, 0,
496 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 720x400@88Hz */
497 { DRM_MODE("720x400", DRM_MODE_TYPE_DRIVER, 28320, 720, 738,
498 846, 900, 0, 400, 412, 414, 449, 0,
499 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 720x400@70Hz */
500 { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 135000, 1280, 1296,
501 1440, 1688, 0, 1024, 1025, 1028, 1066, 0,
502 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 1280x1024@75Hz */
503 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 78800, 1024, 1040,
504 1136, 1312, 0, 768, 769, 772, 800, 0,
505 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 1024x768@75Hz */
506 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 75000, 1024, 1048,
507 1184, 1328, 0, 768, 771, 777, 806, 0,
508 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 1024x768@70Hz */
509 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 65000, 1024, 1048,
510 1184, 1344, 0, 768, 771, 777, 806, 0,
511 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 1024x768@60Hz */
512 { DRM_MODE("1024x768i", DRM_MODE_TYPE_DRIVER,44900, 1024, 1032,
513 1208, 1264, 0, 768, 768, 776, 817, 0,
514 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_INTERLACE) }, /* 1024x768@43Hz */
515 { DRM_MODE("832x624", DRM_MODE_TYPE_DRIVER, 57284, 832, 864,
516 928, 1152, 0, 624, 625, 628, 667, 0,
517 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 832x624@75Hz */
518 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 49500, 800, 816,
519 896, 1056, 0, 600, 601, 604, 625, 0,
520 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 800x600@75Hz */
521 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 50000, 800, 856,
522 976, 1040, 0, 600, 637, 643, 666, 0,
523 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 800x600@72Hz */
524 { DRM_MODE("1152x864", DRM_MODE_TYPE_DRIVER, 108000, 1152, 1216,
525 1344, 1600, 0, 864, 865, 868, 900, 0,
526 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 1152x864@75Hz */
527};
528
529struct minimode {
530 short w;
531 short h;
532 short r;
533 short rb;
534};
535
536static const struct minimode est3_modes[] = {
537 /* byte 6 */
538 { 640, 350, 85, 0 },
539 { 640, 400, 85, 0 },
540 { 720, 400, 85, 0 },
541 { 640, 480, 85, 0 },
542 { 848, 480, 60, 0 },
543 { 800, 600, 85, 0 },
544 { 1024, 768, 85, 0 },
545 { 1152, 864, 75, 0 },
546 /* byte 7 */
547 { 1280, 768, 60, 1 },
548 { 1280, 768, 60, 0 },
549 { 1280, 768, 75, 0 },
550 { 1280, 768, 85, 0 },
551 { 1280, 960, 60, 0 },
552 { 1280, 960, 85, 0 },
553 { 1280, 1024, 60, 0 },
554 { 1280, 1024, 85, 0 },
555 /* byte 8 */
556 { 1360, 768, 60, 0 },
557 { 1440, 900, 60, 1 },
558 { 1440, 900, 60, 0 },
559 { 1440, 900, 75, 0 },
560 { 1440, 900, 85, 0 },
561 { 1400, 1050, 60, 1 },
562 { 1400, 1050, 60, 0 },
563 { 1400, 1050, 75, 0 },
564 /* byte 9 */
565 { 1400, 1050, 85, 0 },
566 { 1680, 1050, 60, 1 },
567 { 1680, 1050, 60, 0 },
568 { 1680, 1050, 75, 0 },
569 { 1680, 1050, 85, 0 },
570 { 1600, 1200, 60, 0 },
571 { 1600, 1200, 65, 0 },
572 { 1600, 1200, 70, 0 },
573 /* byte 10 */
574 { 1600, 1200, 75, 0 },
575 { 1600, 1200, 85, 0 },
576 { 1792, 1344, 60, 0 },
Ville Syrjäläc068b322013-10-14 16:44:25 +0300577 { 1792, 1344, 75, 0 },
Thierry Redinga6b21832012-11-23 15:01:42 +0100578 { 1856, 1392, 60, 0 },
579 { 1856, 1392, 75, 0 },
580 { 1920, 1200, 60, 1 },
581 { 1920, 1200, 60, 0 },
582 /* byte 11 */
583 { 1920, 1200, 75, 0 },
584 { 1920, 1200, 85, 0 },
585 { 1920, 1440, 60, 0 },
586 { 1920, 1440, 75, 0 },
587};
588
589static const struct minimode extra_modes[] = {
590 { 1024, 576, 60, 0 },
591 { 1366, 768, 60, 0 },
592 { 1600, 900, 60, 0 },
593 { 1680, 945, 60, 0 },
594 { 1920, 1080, 60, 0 },
595 { 2048, 1152, 60, 0 },
596 { 2048, 1536, 60, 0 },
597};
598
599/*
600 * Probably taken from CEA-861 spec.
601 * This table is converted from xorg's hw/xfree86/modes/xf86EdidModes.c.
602 */
603static const struct drm_display_mode edid_cea_modes[] = {
604 /* 1 - 640x480@60Hz */
605 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 25175, 640, 656,
606 752, 800, 0, 480, 490, 492, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300607 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530608 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100609 /* 2 - 720x480@60Hz */
610 { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 27000, 720, 736,
611 798, 858, 0, 480, 489, 495, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300612 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530613 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100614 /* 3 - 720x480@60Hz */
615 { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 27000, 720, 736,
616 798, 858, 0, 480, 489, 495, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300617 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530618 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100619 /* 4 - 1280x720@60Hz */
620 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 1390,
621 1430, 1650, 0, 720, 725, 730, 750, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300622 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530623 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100624 /* 5 - 1920x1080i@60Hz */
625 { DRM_MODE("1920x1080i", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2008,
626 2052, 2200, 0, 1080, 1084, 1094, 1125, 0,
627 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300628 DRM_MODE_FLAG_INTERLACE),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530629 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100630 /* 6 - 1440x480i@60Hz */
631 { DRM_MODE("1440x480i", DRM_MODE_TYPE_DRIVER, 27000, 1440, 1478,
632 1602, 1716, 0, 480, 488, 494, 525, 0,
633 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300634 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530635 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100636 /* 7 - 1440x480i@60Hz */
637 { DRM_MODE("1440x480i", DRM_MODE_TYPE_DRIVER, 27000, 1440, 1478,
638 1602, 1716, 0, 480, 488, 494, 525, 0,
639 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300640 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530641 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100642 /* 8 - 1440x240@60Hz */
643 { DRM_MODE("1440x240", DRM_MODE_TYPE_DRIVER, 27000, 1440, 1478,
644 1602, 1716, 0, 240, 244, 247, 262, 0,
645 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300646 DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530647 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100648 /* 9 - 1440x240@60Hz */
649 { DRM_MODE("1440x240", DRM_MODE_TYPE_DRIVER, 27000, 1440, 1478,
650 1602, 1716, 0, 240, 244, 247, 262, 0,
651 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300652 DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530653 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100654 /* 10 - 2880x480i@60Hz */
655 { DRM_MODE("2880x480i", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2956,
656 3204, 3432, 0, 480, 488, 494, 525, 0,
657 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300658 DRM_MODE_FLAG_INTERLACE),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530659 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100660 /* 11 - 2880x480i@60Hz */
661 { DRM_MODE("2880x480i", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2956,
662 3204, 3432, 0, 480, 488, 494, 525, 0,
663 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300664 DRM_MODE_FLAG_INTERLACE),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530665 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100666 /* 12 - 2880x240@60Hz */
667 { DRM_MODE("2880x240", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2956,
668 3204, 3432, 0, 240, 244, 247, 262, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300669 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530670 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100671 /* 13 - 2880x240@60Hz */
672 { DRM_MODE("2880x240", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2956,
673 3204, 3432, 0, 240, 244, 247, 262, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300674 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530675 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100676 /* 14 - 1440x480@60Hz */
677 { DRM_MODE("1440x480", DRM_MODE_TYPE_DRIVER, 54000, 1440, 1472,
678 1596, 1716, 0, 480, 489, 495, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300679 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530680 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100681 /* 15 - 1440x480@60Hz */
682 { DRM_MODE("1440x480", DRM_MODE_TYPE_DRIVER, 54000, 1440, 1472,
683 1596, 1716, 0, 480, 489, 495, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300684 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530685 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100686 /* 16 - 1920x1080@60Hz */
687 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2008,
688 2052, 2200, 0, 1080, 1084, 1089, 1125, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300689 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530690 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100691 /* 17 - 720x576@50Hz */
692 { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 27000, 720, 732,
693 796, 864, 0, 576, 581, 586, 625, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300694 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530695 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100696 /* 18 - 720x576@50Hz */
697 { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 27000, 720, 732,
698 796, 864, 0, 576, 581, 586, 625, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300699 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530700 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100701 /* 19 - 1280x720@50Hz */
702 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 1720,
703 1760, 1980, 0, 720, 725, 730, 750, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300704 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530705 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100706 /* 20 - 1920x1080i@50Hz */
707 { DRM_MODE("1920x1080i", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2448,
708 2492, 2640, 0, 1080, 1084, 1094, 1125, 0,
709 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300710 DRM_MODE_FLAG_INTERLACE),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530711 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100712 /* 21 - 1440x576i@50Hz */
713 { DRM_MODE("1440x576i", DRM_MODE_TYPE_DRIVER, 27000, 1440, 1464,
714 1590, 1728, 0, 576, 580, 586, 625, 0,
715 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300716 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530717 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100718 /* 22 - 1440x576i@50Hz */
719 { DRM_MODE("1440x576i", DRM_MODE_TYPE_DRIVER, 27000, 1440, 1464,
720 1590, 1728, 0, 576, 580, 586, 625, 0,
721 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300722 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530723 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100724 /* 23 - 1440x288@50Hz */
725 { DRM_MODE("1440x288", DRM_MODE_TYPE_DRIVER, 27000, 1440, 1464,
726 1590, 1728, 0, 288, 290, 293, 312, 0,
727 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300728 DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530729 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100730 /* 24 - 1440x288@50Hz */
731 { DRM_MODE("1440x288", DRM_MODE_TYPE_DRIVER, 27000, 1440, 1464,
732 1590, 1728, 0, 288, 290, 293, 312, 0,
733 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300734 DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530735 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100736 /* 25 - 2880x576i@50Hz */
737 { DRM_MODE("2880x576i", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2928,
738 3180, 3456, 0, 576, 580, 586, 625, 0,
739 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300740 DRM_MODE_FLAG_INTERLACE),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530741 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100742 /* 26 - 2880x576i@50Hz */
743 { DRM_MODE("2880x576i", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2928,
744 3180, 3456, 0, 576, 580, 586, 625, 0,
745 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300746 DRM_MODE_FLAG_INTERLACE),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530747 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100748 /* 27 - 2880x288@50Hz */
749 { DRM_MODE("2880x288", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2928,
750 3180, 3456, 0, 288, 290, 293, 312, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300751 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530752 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100753 /* 28 - 2880x288@50Hz */
754 { DRM_MODE("2880x288", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2928,
755 3180, 3456, 0, 288, 290, 293, 312, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300756 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530757 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100758 /* 29 - 1440x576@50Hz */
759 { DRM_MODE("1440x576", DRM_MODE_TYPE_DRIVER, 54000, 1440, 1464,
760 1592, 1728, 0, 576, 581, 586, 625, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300761 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530762 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100763 /* 30 - 1440x576@50Hz */
764 { DRM_MODE("1440x576", DRM_MODE_TYPE_DRIVER, 54000, 1440, 1464,
765 1592, 1728, 0, 576, 581, 586, 625, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300766 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530767 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100768 /* 31 - 1920x1080@50Hz */
769 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2448,
770 2492, 2640, 0, 1080, 1084, 1089, 1125, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300771 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530772 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100773 /* 32 - 1920x1080@24Hz */
774 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2558,
775 2602, 2750, 0, 1080, 1084, 1089, 1125, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300776 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530777 .vrefresh = 24, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100778 /* 33 - 1920x1080@25Hz */
779 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2448,
780 2492, 2640, 0, 1080, 1084, 1089, 1125, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300781 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530782 .vrefresh = 25, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100783 /* 34 - 1920x1080@30Hz */
784 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2008,
785 2052, 2200, 0, 1080, 1084, 1089, 1125, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300786 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530787 .vrefresh = 30, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100788 /* 35 - 2880x480@60Hz */
789 { DRM_MODE("2880x480", DRM_MODE_TYPE_DRIVER, 108000, 2880, 2944,
790 3192, 3432, 0, 480, 489, 495, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300791 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530792 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100793 /* 36 - 2880x480@60Hz */
794 { DRM_MODE("2880x480", DRM_MODE_TYPE_DRIVER, 108000, 2880, 2944,
795 3192, 3432, 0, 480, 489, 495, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300796 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530797 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100798 /* 37 - 2880x576@50Hz */
799 { DRM_MODE("2880x576", DRM_MODE_TYPE_DRIVER, 108000, 2880, 2928,
800 3184, 3456, 0, 576, 581, 586, 625, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300801 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530802 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100803 /* 38 - 2880x576@50Hz */
804 { DRM_MODE("2880x576", DRM_MODE_TYPE_DRIVER, 108000, 2880, 2928,
805 3184, 3456, 0, 576, 581, 586, 625, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300806 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530807 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100808 /* 39 - 1920x1080i@50Hz */
809 { DRM_MODE("1920x1080i", DRM_MODE_TYPE_DRIVER, 72000, 1920, 1952,
810 2120, 2304, 0, 1080, 1126, 1136, 1250, 0,
811 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300812 DRM_MODE_FLAG_INTERLACE),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530813 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100814 /* 40 - 1920x1080i@100Hz */
815 { DRM_MODE("1920x1080i", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2448,
816 2492, 2640, 0, 1080, 1084, 1094, 1125, 0,
817 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300818 DRM_MODE_FLAG_INTERLACE),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530819 .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100820 /* 41 - 1280x720@100Hz */
821 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 148500, 1280, 1720,
822 1760, 1980, 0, 720, 725, 730, 750, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300823 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530824 .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100825 /* 42 - 720x576@100Hz */
826 { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 54000, 720, 732,
827 796, 864, 0, 576, 581, 586, 625, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300828 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530829 .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100830 /* 43 - 720x576@100Hz */
831 { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 54000, 720, 732,
832 796, 864, 0, 576, 581, 586, 625, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300833 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530834 .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100835 /* 44 - 1440x576i@100Hz */
836 { DRM_MODE("1440x576", DRM_MODE_TYPE_DRIVER, 54000, 1440, 1464,
837 1590, 1728, 0, 576, 580, 586, 625, 0,
838 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300839 DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530840 .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100841 /* 45 - 1440x576i@100Hz */
842 { DRM_MODE("1440x576", DRM_MODE_TYPE_DRIVER, 54000, 1440, 1464,
843 1590, 1728, 0, 576, 580, 586, 625, 0,
844 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300845 DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530846 .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100847 /* 46 - 1920x1080i@120Hz */
848 { DRM_MODE("1920x1080i", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2008,
849 2052, 2200, 0, 1080, 1084, 1094, 1125, 0,
850 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300851 DRM_MODE_FLAG_INTERLACE),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530852 .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100853 /* 47 - 1280x720@120Hz */
854 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 148500, 1280, 1390,
855 1430, 1650, 0, 720, 725, 730, 750, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300856 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530857 .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100858 /* 48 - 720x480@120Hz */
859 { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 54000, 720, 736,
860 798, 858, 0, 480, 489, 495, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300861 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530862 .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100863 /* 49 - 720x480@120Hz */
864 { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 54000, 720, 736,
865 798, 858, 0, 480, 489, 495, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300866 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530867 .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100868 /* 50 - 1440x480i@120Hz */
869 { DRM_MODE("1440x480i", DRM_MODE_TYPE_DRIVER, 54000, 1440, 1478,
870 1602, 1716, 0, 480, 488, 494, 525, 0,
871 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300872 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530873 .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100874 /* 51 - 1440x480i@120Hz */
875 { DRM_MODE("1440x480i", DRM_MODE_TYPE_DRIVER, 54000, 1440, 1478,
876 1602, 1716, 0, 480, 488, 494, 525, 0,
877 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300878 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530879 .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100880 /* 52 - 720x576@200Hz */
881 { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 108000, 720, 732,
882 796, 864, 0, 576, 581, 586, 625, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300883 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530884 .vrefresh = 200, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100885 /* 53 - 720x576@200Hz */
886 { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 108000, 720, 732,
887 796, 864, 0, 576, 581, 586, 625, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300888 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530889 .vrefresh = 200, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100890 /* 54 - 1440x576i@200Hz */
891 { DRM_MODE("1440x576i", DRM_MODE_TYPE_DRIVER, 108000, 1440, 1464,
892 1590, 1728, 0, 576, 580, 586, 625, 0,
893 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300894 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530895 .vrefresh = 200, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100896 /* 55 - 1440x576i@200Hz */
897 { DRM_MODE("1440x576i", DRM_MODE_TYPE_DRIVER, 108000, 1440, 1464,
898 1590, 1728, 0, 576, 580, 586, 625, 0,
899 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300900 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530901 .vrefresh = 200, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100902 /* 56 - 720x480@240Hz */
903 { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 108000, 720, 736,
904 798, 858, 0, 480, 489, 495, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300905 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530906 .vrefresh = 240, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100907 /* 57 - 720x480@240Hz */
908 { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 108000, 720, 736,
909 798, 858, 0, 480, 489, 495, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300910 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530911 .vrefresh = 240, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100912 /* 58 - 1440x480i@240 */
913 { DRM_MODE("1440x480i", DRM_MODE_TYPE_DRIVER, 108000, 1440, 1478,
914 1602, 1716, 0, 480, 488, 494, 525, 0,
915 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300916 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530917 .vrefresh = 240, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100918 /* 59 - 1440x480i@240 */
919 { DRM_MODE("1440x480i", DRM_MODE_TYPE_DRIVER, 108000, 1440, 1478,
920 1602, 1716, 0, 480, 488, 494, 525, 0,
921 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300922 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530923 .vrefresh = 240, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100924 /* 60 - 1280x720@24Hz */
925 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 59400, 1280, 3040,
926 3080, 3300, 0, 720, 725, 730, 750, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300927 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530928 .vrefresh = 24, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100929 /* 61 - 1280x720@25Hz */
930 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 3700,
931 3740, 3960, 0, 720, 725, 730, 750, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300932 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530933 .vrefresh = 25, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100934 /* 62 - 1280x720@30Hz */
935 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 3040,
936 3080, 3300, 0, 720, 725, 730, 750, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300937 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530938 .vrefresh = 30, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100939 /* 63 - 1920x1080@120Hz */
940 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 297000, 1920, 2008,
941 2052, 2200, 0, 1080, 1084, 1089, 1125, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300942 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530943 .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100944 /* 64 - 1920x1080@100Hz */
945 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 297000, 1920, 2448,
946 2492, 2640, 0, 1080, 1084, 1094, 1125, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300947 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530948 .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100949};
950
Lespiau, Damien7ebe1962013-08-19 16:58:54 +0100951/*
952 * HDMI 1.4 4k modes.
953 */
954static const struct drm_display_mode edid_4k_modes[] = {
955 /* 1 - 3840x2160@30Hz */
956 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 297000,
957 3840, 4016, 4104, 4400, 0,
958 2160, 2168, 2178, 2250, 0,
959 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
960 .vrefresh = 30, },
961 /* 2 - 3840x2160@25Hz */
962 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 297000,
963 3840, 4896, 4984, 5280, 0,
964 2160, 2168, 2178, 2250, 0,
965 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
966 .vrefresh = 25, },
967 /* 3 - 3840x2160@24Hz */
968 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 297000,
969 3840, 5116, 5204, 5500, 0,
970 2160, 2168, 2178, 2250, 0,
971 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
972 .vrefresh = 24, },
973 /* 4 - 4096x2160@24Hz (SMPTE) */
974 { DRM_MODE("4096x2160", DRM_MODE_TYPE_DRIVER, 297000,
975 4096, 5116, 5204, 5500, 0,
976 2160, 2168, 2178, 2250, 0,
977 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
978 .vrefresh = 24, },
979};
980
Adam Jackson61e57a82010-03-29 21:43:18 +0000981/*** DDC fetch and block validation ***/
Dave Airlief453ba02008-11-07 14:05:41 -0800982
Adam Jackson083ae052009-09-23 17:30:45 -0400983static const u8 edid_header[] = {
984 0x00, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0x00
985};
Dave Airlief453ba02008-11-07 14:05:41 -0800986
Thomas Reim051963d2011-07-29 14:28:57 +0000987 /*
988 * Sanity check the header of the base EDID block. Return 8 if the header
989 * is perfect, down to 0 if it's totally wrong.
990 */
991int drm_edid_header_is_valid(const u8 *raw_edid)
992{
993 int i, score = 0;
994
995 for (i = 0; i < sizeof(edid_header); i++)
996 if (raw_edid[i] == edid_header[i])
997 score++;
998
999 return score;
1000}
1001EXPORT_SYMBOL(drm_edid_header_is_valid);
1002
Adam Jackson47819ba2012-05-30 16:42:39 -04001003static int edid_fixup __read_mostly = 6;
1004module_param_named(edid_fixup, edid_fixup, int, 0400);
1005MODULE_PARM_DESC(edid_fixup,
1006 "Minimum number of valid EDID header bytes (0-8, default 6)");
Thomas Reim051963d2011-07-29 14:28:57 +00001007
Adam Jackson61e57a82010-03-29 21:43:18 +00001008/*
1009 * Sanity check the EDID block (base or extension). Return 0 if the block
1010 * doesn't check out, or 1 if it's valid.
Dave Airlief453ba02008-11-07 14:05:41 -08001011 */
Jerome Glisse0b2443e2012-08-09 11:25:51 -04001012bool drm_edid_block_valid(u8 *raw_edid, int block, bool print_bad_edid)
Dave Airlief453ba02008-11-07 14:05:41 -08001013{
Adam Jackson61e57a82010-03-29 21:43:18 +00001014 int i;
Dave Airlief453ba02008-11-07 14:05:41 -08001015 u8 csum = 0;
Adam Jackson61e57a82010-03-29 21:43:18 +00001016 struct edid *edid = (struct edid *)raw_edid;
Dave Airlief453ba02008-11-07 14:05:41 -08001017
Seung-Woo Kimfe2ef782013-07-02 17:57:04 +09001018 if (WARN_ON(!raw_edid))
1019 return false;
1020
Adam Jackson47819ba2012-05-30 16:42:39 -04001021 if (edid_fixup > 8 || edid_fixup < 0)
1022 edid_fixup = 6;
1023
Adam Jacksonf89ec8a2012-04-16 10:40:08 -04001024 if (block == 0) {
Thomas Reim051963d2011-07-29 14:28:57 +00001025 int score = drm_edid_header_is_valid(raw_edid);
Adam Jackson61e57a82010-03-29 21:43:18 +00001026 if (score == 8) ;
Adam Jackson47819ba2012-05-30 16:42:39 -04001027 else if (score >= edid_fixup) {
Adam Jackson61e57a82010-03-29 21:43:18 +00001028 DRM_DEBUG("Fixing EDID header, your hardware may be failing\n");
1029 memcpy(raw_edid, edid_header, sizeof(edid_header));
1030 } else {
1031 goto bad;
1032 }
1033 }
Dave Airlief453ba02008-11-07 14:05:41 -08001034
1035 for (i = 0; i < EDID_LENGTH; i++)
1036 csum += raw_edid[i];
1037 if (csum) {
Jerome Glisse0b2443e2012-08-09 11:25:51 -04001038 if (print_bad_edid) {
1039 DRM_ERROR("EDID checksum is invalid, remainder is %d\n", csum);
1040 }
Adam Jackson4a638b42010-05-25 16:33:09 -04001041
1042 /* allow CEA to slide through, switches mangle this */
1043 if (raw_edid[0] != 0x02)
1044 goto bad;
Dave Airlief453ba02008-11-07 14:05:41 -08001045 }
1046
Adam Jackson61e57a82010-03-29 21:43:18 +00001047 /* per-block-type checks */
1048 switch (raw_edid[0]) {
1049 case 0: /* base */
1050 if (edid->version != 1) {
1051 DRM_ERROR("EDID has major version %d, instead of 1\n", edid->version);
1052 goto bad;
1053 }
Adam Jackson862b89c2009-11-23 14:23:06 -05001054
Adam Jackson61e57a82010-03-29 21:43:18 +00001055 if (edid->revision > 4)
1056 DRM_DEBUG("EDID minor > 4, assuming backward compatibility\n");
1057 break;
1058
1059 default:
1060 break;
1061 }
Adam Jackson47ee4cc2009-11-23 14:23:05 -05001062
Seung-Woo Kimfe2ef782013-07-02 17:57:04 +09001063 return true;
Dave Airlief453ba02008-11-07 14:05:41 -08001064
1065bad:
Seung-Woo Kimfe2ef782013-07-02 17:57:04 +09001066 if (print_bad_edid) {
Dave Airlief49dadb2011-06-14 06:13:54 +00001067 printk(KERN_ERR "Raw EDID:\n");
Tormod Volden0aff47f2011-07-05 20:12:53 +00001068 print_hex_dump(KERN_ERR, " \t", DUMP_PREFIX_NONE, 16, 1,
1069 raw_edid, EDID_LENGTH, false);
Dave Airlief453ba02008-11-07 14:05:41 -08001070 }
Seung-Woo Kimfe2ef782013-07-02 17:57:04 +09001071 return false;
Dave Airlief453ba02008-11-07 14:05:41 -08001072}
Carsten Emdeda0df922012-03-18 22:37:33 +01001073EXPORT_SYMBOL(drm_edid_block_valid);
Adam Jackson61e57a82010-03-29 21:43:18 +00001074
1075/**
1076 * drm_edid_is_valid - sanity check EDID data
1077 * @edid: EDID data
1078 *
1079 * Sanity-check an entire EDID record (including extensions)
1080 */
1081bool drm_edid_is_valid(struct edid *edid)
1082{
1083 int i;
1084 u8 *raw = (u8 *)edid;
1085
1086 if (!edid)
1087 return false;
1088
1089 for (i = 0; i <= edid->extensions; i++)
Jerome Glisse0b2443e2012-08-09 11:25:51 -04001090 if (!drm_edid_block_valid(raw + i * EDID_LENGTH, i, true))
Adam Jackson61e57a82010-03-29 21:43:18 +00001091 return false;
1092
1093 return true;
1094}
Alex Deucher3c537882010-02-05 04:21:19 -05001095EXPORT_SYMBOL(drm_edid_is_valid);
Dave Airlief453ba02008-11-07 14:05:41 -08001096
Adam Jackson61e57a82010-03-29 21:43:18 +00001097#define DDC_SEGMENT_ADDR 0x30
1098/**
1099 * Get EDID information via I2C.
1100 *
Daniel Vetterfc668112014-01-21 12:02:26 +01001101 * @adapter : i2c device adaptor
1102 * @buf: EDID data buffer to be filled
1103 * @block: 128 byte EDID block to start fetching from
1104 * @len: EDID data buffer length to fetch
1105 *
1106 * Returns:
1107 *
1108 * 0 on success or -1 on failure.
Adam Jackson61e57a82010-03-29 21:43:18 +00001109 *
1110 * Try to fetch EDID information by calling i2c driver function.
1111 */
1112static int
1113drm_do_probe_ddc_edid(struct i2c_adapter *adapter, unsigned char *buf,
1114 int block, int len)
1115{
1116 unsigned char start = block * EDID_LENGTH;
Shirish Scd004b32012-08-30 07:04:06 +00001117 unsigned char segment = block >> 1;
1118 unsigned char xfers = segment ? 3 : 2;
Chris Wilson4819d2e2011-03-15 11:04:41 +00001119 int ret, retries = 5;
Adam Jackson61e57a82010-03-29 21:43:18 +00001120
Chris Wilson4819d2e2011-03-15 11:04:41 +00001121 /* The core i2c driver will automatically retry the transfer if the
1122 * adapter reports EAGAIN. However, we find that bit-banging transfers
1123 * are susceptible to errors under a heavily loaded machine and
1124 * generate spurious NAKs and timeouts. Retrying the transfer
1125 * of the individual block a few times seems to overcome this.
1126 */
1127 do {
1128 struct i2c_msg msgs[] = {
1129 {
Shirish Scd004b32012-08-30 07:04:06 +00001130 .addr = DDC_SEGMENT_ADDR,
1131 .flags = 0,
1132 .len = 1,
1133 .buf = &segment,
1134 }, {
Chris Wilson4819d2e2011-03-15 11:04:41 +00001135 .addr = DDC_ADDR,
1136 .flags = 0,
1137 .len = 1,
1138 .buf = &start,
1139 }, {
1140 .addr = DDC_ADDR,
1141 .flags = I2C_M_RD,
1142 .len = len,
1143 .buf = buf,
1144 }
1145 };
Shirish Scd004b32012-08-30 07:04:06 +00001146
1147 /*
1148 * Avoid sending the segment addr to not upset non-compliant ddc
1149 * monitors.
1150 */
1151 ret = i2c_transfer(adapter, &msgs[3 - xfers], xfers);
1152
Eugeni Dodonov9292f372012-01-05 09:34:28 -02001153 if (ret == -ENXIO) {
1154 DRM_DEBUG_KMS("drm: skipping non-existent adapter %s\n",
1155 adapter->name);
1156 break;
1157 }
Shirish Scd004b32012-08-30 07:04:06 +00001158 } while (ret != xfers && --retries);
Adam Jackson61e57a82010-03-29 21:43:18 +00001159
Shirish Scd004b32012-08-30 07:04:06 +00001160 return ret == xfers ? 0 : -1;
Adam Jackson61e57a82010-03-29 21:43:18 +00001161}
1162
Dave Airlie4a9a8b72011-06-14 06:13:55 +00001163static bool drm_edid_is_zero(u8 *in_edid, int length)
1164{
Akinobu Mita63118032012-11-09 12:10:42 +00001165 if (memchr_inv(in_edid, 0, length))
1166 return false;
Dave Airlie4a9a8b72011-06-14 06:13:55 +00001167
Dave Airlie4a9a8b72011-06-14 06:13:55 +00001168 return true;
1169}
1170
Adam Jackson61e57a82010-03-29 21:43:18 +00001171static u8 *
1172drm_do_get_edid(struct drm_connector *connector, struct i2c_adapter *adapter)
1173{
Sam Tygier0ea75e22010-09-23 10:11:01 +01001174 int i, j = 0, valid_extensions = 0;
Adam Jackson61e57a82010-03-29 21:43:18 +00001175 u8 *block, *new;
Jerome Glisse0b2443e2012-08-09 11:25:51 -04001176 bool print_bad_edid = !connector->bad_edid_counter || (drm_debug & DRM_UT_KMS);
Adam Jackson61e57a82010-03-29 21:43:18 +00001177
1178 if ((block = kmalloc(EDID_LENGTH, GFP_KERNEL)) == NULL)
1179 return NULL;
1180
1181 /* base block fetch */
1182 for (i = 0; i < 4; i++) {
1183 if (drm_do_probe_ddc_edid(adapter, block, 0, EDID_LENGTH))
1184 goto out;
Jerome Glisse0b2443e2012-08-09 11:25:51 -04001185 if (drm_edid_block_valid(block, 0, print_bad_edid))
Adam Jackson61e57a82010-03-29 21:43:18 +00001186 break;
Dave Airlie4a9a8b72011-06-14 06:13:55 +00001187 if (i == 0 && drm_edid_is_zero(block, EDID_LENGTH)) {
1188 connector->null_edid_counter++;
1189 goto carp;
1190 }
Adam Jackson61e57a82010-03-29 21:43:18 +00001191 }
1192 if (i == 4)
1193 goto carp;
1194
1195 /* if there's no extensions, we're done */
1196 if (block[0x7e] == 0)
1197 return block;
1198
1199 new = krealloc(block, (block[0x7e] + 1) * EDID_LENGTH, GFP_KERNEL);
1200 if (!new)
1201 goto out;
1202 block = new;
1203
1204 for (j = 1; j <= block[0x7e]; j++) {
1205 for (i = 0; i < 4; i++) {
Sam Tygier0ea75e22010-09-23 10:11:01 +01001206 if (drm_do_probe_ddc_edid(adapter,
1207 block + (valid_extensions + 1) * EDID_LENGTH,
1208 j, EDID_LENGTH))
Adam Jackson61e57a82010-03-29 21:43:18 +00001209 goto out;
Jerome Glisse0b2443e2012-08-09 11:25:51 -04001210 if (drm_edid_block_valid(block + (valid_extensions + 1) * EDID_LENGTH, j, print_bad_edid)) {
Sam Tygier0ea75e22010-09-23 10:11:01 +01001211 valid_extensions++;
Adam Jackson61e57a82010-03-29 21:43:18 +00001212 break;
Sam Tygier0ea75e22010-09-23 10:11:01 +01001213 }
Adam Jackson61e57a82010-03-29 21:43:18 +00001214 }
Maarten Lankhorstf934ec8c2013-01-29 14:27:39 +01001215
1216 if (i == 4 && print_bad_edid) {
Sam Tygier0ea75e22010-09-23 10:11:01 +01001217 dev_warn(connector->dev->dev,
1218 "%s: Ignoring invalid EDID block %d.\n",
1219 drm_get_connector_name(connector), j);
Maarten Lankhorstf934ec8c2013-01-29 14:27:39 +01001220
1221 connector->bad_edid_counter++;
1222 }
Sam Tygier0ea75e22010-09-23 10:11:01 +01001223 }
1224
1225 if (valid_extensions != block[0x7e]) {
1226 block[EDID_LENGTH-1] += block[0x7e] - valid_extensions;
1227 block[0x7e] = valid_extensions;
1228 new = krealloc(block, (valid_extensions + 1) * EDID_LENGTH, GFP_KERNEL);
1229 if (!new)
1230 goto out;
1231 block = new;
Adam Jackson61e57a82010-03-29 21:43:18 +00001232 }
1233
1234 return block;
1235
1236carp:
Jerome Glisse0b2443e2012-08-09 11:25:51 -04001237 if (print_bad_edid) {
1238 dev_warn(connector->dev->dev, "%s: EDID block %d invalid.\n",
1239 drm_get_connector_name(connector), j);
1240 }
1241 connector->bad_edid_counter++;
Adam Jackson61e57a82010-03-29 21:43:18 +00001242
1243out:
1244 kfree(block);
1245 return NULL;
1246}
1247
1248/**
1249 * Probe DDC presence.
Daniel Vetterfc668112014-01-21 12:02:26 +01001250 * @adapter: i2c adapter to probe
Adam Jackson61e57a82010-03-29 21:43:18 +00001251 *
Daniel Vetterfc668112014-01-21 12:02:26 +01001252 * Returns:
1253 *
1254 * 1 on success
Adam Jackson61e57a82010-03-29 21:43:18 +00001255 */
Adam Jacksonfbff4692012-09-18 10:58:47 -04001256bool
Adam Jackson61e57a82010-03-29 21:43:18 +00001257drm_probe_ddc(struct i2c_adapter *adapter)
1258{
1259 unsigned char out;
1260
1261 return (drm_do_probe_ddc_edid(adapter, &out, 0, 1) == 0);
1262}
Adam Jacksonfbff4692012-09-18 10:58:47 -04001263EXPORT_SYMBOL(drm_probe_ddc);
Adam Jackson61e57a82010-03-29 21:43:18 +00001264
1265/**
1266 * drm_get_edid - get EDID data, if available
1267 * @connector: connector we're probing
1268 * @adapter: i2c adapter to use for DDC
1269 *
1270 * Poke the given i2c channel to grab EDID data if possible. If found,
1271 * attach it to the connector.
1272 *
1273 * Return edid data or NULL if we couldn't find any.
1274 */
1275struct edid *drm_get_edid(struct drm_connector *connector,
1276 struct i2c_adapter *adapter)
1277{
1278 struct edid *edid = NULL;
1279
1280 if (drm_probe_ddc(adapter))
1281 edid = (struct edid *)drm_do_get_edid(connector, adapter);
1282
Adam Jackson61e57a82010-03-29 21:43:18 +00001283 return edid;
Adam Jackson61e57a82010-03-29 21:43:18 +00001284}
1285EXPORT_SYMBOL(drm_get_edid);
1286
Jani Nikula51f8da52013-09-27 15:08:27 +03001287/**
1288 * drm_edid_duplicate - duplicate an EDID and the extensions
1289 * @edid: EDID to duplicate
1290 *
1291 * Return duplicate edid or NULL on allocation failure.
1292 */
1293struct edid *drm_edid_duplicate(const struct edid *edid)
1294{
1295 return kmemdup(edid, (edid->extensions + 1) * EDID_LENGTH, GFP_KERNEL);
1296}
1297EXPORT_SYMBOL(drm_edid_duplicate);
1298
Adam Jackson61e57a82010-03-29 21:43:18 +00001299/*** EDID parsing ***/
1300
Dave Airlief453ba02008-11-07 14:05:41 -08001301/**
1302 * edid_vendor - match a string against EDID's obfuscated vendor field
1303 * @edid: EDID to match
1304 * @vendor: vendor string
1305 *
1306 * Returns true if @vendor is in @edid, false otherwise
1307 */
1308static bool edid_vendor(struct edid *edid, char *vendor)
1309{
1310 char edid_vendor[3];
1311
1312 edid_vendor[0] = ((edid->mfg_id[0] & 0x7c) >> 2) + '@';
1313 edid_vendor[1] = (((edid->mfg_id[0] & 0x3) << 3) |
1314 ((edid->mfg_id[1] & 0xe0) >> 5)) + '@';
Dave Airlie16456c82009-04-03 09:10:33 +10001315 edid_vendor[2] = (edid->mfg_id[1] & 0x1f) + '@';
Dave Airlief453ba02008-11-07 14:05:41 -08001316
1317 return !strncmp(edid_vendor, vendor, 3);
1318}
1319
1320/**
1321 * edid_get_quirks - return quirk flags for a given EDID
1322 * @edid: EDID to process
1323 *
1324 * This tells subsequent routines what fixes they need to apply.
1325 */
1326static u32 edid_get_quirks(struct edid *edid)
1327{
1328 struct edid_quirk *quirk;
1329 int i;
1330
1331 for (i = 0; i < ARRAY_SIZE(edid_quirk_list); i++) {
1332 quirk = &edid_quirk_list[i];
1333
1334 if (edid_vendor(edid, quirk->vendor) &&
1335 (EDID_PRODUCT_ID(edid) == quirk->product_id))
1336 return quirk->quirks;
1337 }
1338
1339 return 0;
1340}
1341
1342#define MODE_SIZE(m) ((m)->hdisplay * (m)->vdisplay)
Alex Deucher339d2022013-08-15 11:42:14 -04001343#define MODE_REFRESH_DIFF(c,t) (abs((c) - (t)))
Dave Airlief453ba02008-11-07 14:05:41 -08001344
Dave Airlief453ba02008-11-07 14:05:41 -08001345/**
1346 * edid_fixup_preferred - set preferred modes based on quirk list
1347 * @connector: has mode list to fix up
1348 * @quirks: quirks list
1349 *
1350 * Walk the mode list for @connector, clearing the preferred status
1351 * on existing modes and setting it anew for the right mode ala @quirks.
1352 */
1353static void edid_fixup_preferred(struct drm_connector *connector,
1354 u32 quirks)
1355{
1356 struct drm_display_mode *t, *cur_mode, *preferred_mode;
Dave Airlief8906072008-12-18 16:59:02 +10001357 int target_refresh = 0;
Alex Deucher339d2022013-08-15 11:42:14 -04001358 int cur_vrefresh, preferred_vrefresh;
Dave Airlief453ba02008-11-07 14:05:41 -08001359
1360 if (list_empty(&connector->probed_modes))
1361 return;
1362
1363 if (quirks & EDID_QUIRK_PREFER_LARGE_60)
1364 target_refresh = 60;
1365 if (quirks & EDID_QUIRK_PREFER_LARGE_75)
1366 target_refresh = 75;
1367
1368 preferred_mode = list_first_entry(&connector->probed_modes,
1369 struct drm_display_mode, head);
1370
1371 list_for_each_entry_safe(cur_mode, t, &connector->probed_modes, head) {
1372 cur_mode->type &= ~DRM_MODE_TYPE_PREFERRED;
1373
1374 if (cur_mode == preferred_mode)
1375 continue;
1376
1377 /* Largest mode is preferred */
1378 if (MODE_SIZE(cur_mode) > MODE_SIZE(preferred_mode))
1379 preferred_mode = cur_mode;
1380
Alex Deucher339d2022013-08-15 11:42:14 -04001381 cur_vrefresh = cur_mode->vrefresh ?
1382 cur_mode->vrefresh : drm_mode_vrefresh(cur_mode);
1383 preferred_vrefresh = preferred_mode->vrefresh ?
1384 preferred_mode->vrefresh : drm_mode_vrefresh(preferred_mode);
Dave Airlief453ba02008-11-07 14:05:41 -08001385 /* At a given size, try to get closest to target refresh */
1386 if ((MODE_SIZE(cur_mode) == MODE_SIZE(preferred_mode)) &&
Alex Deucher339d2022013-08-15 11:42:14 -04001387 MODE_REFRESH_DIFF(cur_vrefresh, target_refresh) <
1388 MODE_REFRESH_DIFF(preferred_vrefresh, target_refresh)) {
Dave Airlief453ba02008-11-07 14:05:41 -08001389 preferred_mode = cur_mode;
1390 }
1391 }
1392
1393 preferred_mode->type |= DRM_MODE_TYPE_PREFERRED;
1394}
1395
Adam Jacksonf6e252b2012-04-13 16:33:31 -04001396static bool
1397mode_is_rb(const struct drm_display_mode *mode)
1398{
1399 return (mode->htotal - mode->hdisplay == 160) &&
1400 (mode->hsync_end - mode->hdisplay == 80) &&
1401 (mode->hsync_end - mode->hsync_start == 32) &&
1402 (mode->vsync_start - mode->vdisplay == 3);
1403}
1404
Adam Jackson33c75312012-04-13 16:33:29 -04001405/*
1406 * drm_mode_find_dmt - Create a copy of a mode if present in DMT
1407 * @dev: Device to duplicate against
1408 * @hsize: Mode width
1409 * @vsize: Mode height
1410 * @fresh: Mode refresh rate
Adam Jacksonf6e252b2012-04-13 16:33:31 -04001411 * @rb: Mode reduced-blanking-ness
Adam Jackson33c75312012-04-13 16:33:29 -04001412 *
1413 * Walk the DMT mode list looking for a match for the given parameters.
1414 * Return a newly allocated copy of the mode, or NULL if not found.
1415 */
Dave Airlie1d42bbc2010-05-07 05:02:30 +00001416struct drm_display_mode *drm_mode_find_dmt(struct drm_device *dev,
Adam Jacksonf6e252b2012-04-13 16:33:31 -04001417 int hsize, int vsize, int fresh,
1418 bool rb)
Zhao Yakui559ee212009-09-03 09:33:47 +08001419{
Adam Jackson07a5e632009-12-03 17:44:38 -05001420 int i;
Zhao Yakui559ee212009-09-03 09:33:47 +08001421
Thierry Redinga6b21832012-11-23 15:01:42 +01001422 for (i = 0; i < ARRAY_SIZE(drm_dmt_modes); i++) {
Chris Wilsonb1f559e2011-01-26 09:49:47 +00001423 const struct drm_display_mode *ptr = &drm_dmt_modes[i];
Adam Jacksonf8b46a02012-04-13 16:33:30 -04001424 if (hsize != ptr->hdisplay)
1425 continue;
1426 if (vsize != ptr->vdisplay)
1427 continue;
1428 if (fresh != drm_mode_vrefresh(ptr))
1429 continue;
Adam Jacksonf6e252b2012-04-13 16:33:31 -04001430 if (rb != mode_is_rb(ptr))
1431 continue;
Adam Jacksonf8b46a02012-04-13 16:33:30 -04001432
1433 return drm_mode_duplicate(dev, ptr);
Zhao Yakui559ee212009-09-03 09:33:47 +08001434 }
Adam Jacksonf8b46a02012-04-13 16:33:30 -04001435
1436 return NULL;
Zhao Yakui559ee212009-09-03 09:33:47 +08001437}
Dave Airlie1d42bbc2010-05-07 05:02:30 +00001438EXPORT_SYMBOL(drm_mode_find_dmt);
Adam Jackson23425ca2009-09-23 17:30:58 -04001439
Adam Jacksond1ff6402010-03-29 21:43:26 +00001440typedef void detailed_cb(struct detailed_timing *timing, void *closure);
1441
1442static void
Adam Jackson4d76a222010-08-03 14:38:17 -04001443cea_for_each_detailed_block(u8 *ext, detailed_cb *cb, void *closure)
1444{
1445 int i, n = 0;
Christian Schmidt4966b2a2011-12-19 20:03:43 +01001446 u8 d = ext[0x02];
Adam Jackson4d76a222010-08-03 14:38:17 -04001447 u8 *det_base = ext + d;
1448
Christian Schmidt4966b2a2011-12-19 20:03:43 +01001449 n = (127 - d) / 18;
Adam Jackson4d76a222010-08-03 14:38:17 -04001450 for (i = 0; i < n; i++)
1451 cb((struct detailed_timing *)(det_base + 18 * i), closure);
1452}
1453
1454static void
Adam Jacksoncbba98f2010-08-03 14:38:18 -04001455vtb_for_each_detailed_block(u8 *ext, detailed_cb *cb, void *closure)
1456{
1457 unsigned int i, n = min((int)ext[0x02], 6);
1458 u8 *det_base = ext + 5;
1459
1460 if (ext[0x01] != 1)
1461 return; /* unknown version */
1462
1463 for (i = 0; i < n; i++)
1464 cb((struct detailed_timing *)(det_base + 18 * i), closure);
1465}
1466
1467static void
Adam Jacksond1ff6402010-03-29 21:43:26 +00001468drm_for_each_detailed_block(u8 *raw_edid, detailed_cb *cb, void *closure)
1469{
1470 int i;
1471 struct edid *edid = (struct edid *)raw_edid;
1472
1473 if (edid == NULL)
1474 return;
1475
1476 for (i = 0; i < EDID_DETAILED_TIMINGS; i++)
1477 cb(&(edid->detailed_timings[i]), closure);
1478
Adam Jackson4d76a222010-08-03 14:38:17 -04001479 for (i = 1; i <= raw_edid[0x7e]; i++) {
1480 u8 *ext = raw_edid + (i * EDID_LENGTH);
1481 switch (*ext) {
1482 case CEA_EXT:
1483 cea_for_each_detailed_block(ext, cb, closure);
1484 break;
Adam Jacksoncbba98f2010-08-03 14:38:18 -04001485 case VTB_EXT:
1486 vtb_for_each_detailed_block(ext, cb, closure);
1487 break;
Adam Jackson4d76a222010-08-03 14:38:17 -04001488 default:
1489 break;
1490 }
1491 }
Adam Jacksond1ff6402010-03-29 21:43:26 +00001492}
1493
1494static void
1495is_rb(struct detailed_timing *t, void *data)
1496{
1497 u8 *r = (u8 *)t;
1498 if (r[3] == EDID_DETAIL_MONITOR_RANGE)
1499 if (r[15] & 0x10)
1500 *(bool *)data = true;
1501}
1502
1503/* EDID 1.4 defines this explicitly. For EDID 1.3, we guess, badly. */
1504static bool
1505drm_monitor_supports_rb(struct edid *edid)
1506{
1507 if (edid->revision >= 4) {
Daniel Vetterb196a492012-06-19 11:33:06 +02001508 bool ret = false;
Adam Jacksond1ff6402010-03-29 21:43:26 +00001509 drm_for_each_detailed_block((u8 *)edid, is_rb, &ret);
1510 return ret;
1511 }
1512
1513 return ((edid->input & DRM_EDID_INPUT_DIGITAL) != 0);
1514}
1515
Adam Jackson7a374352010-03-29 21:43:30 +00001516static void
1517find_gtf2(struct detailed_timing *t, void *data)
1518{
1519 u8 *r = (u8 *)t;
1520 if (r[3] == EDID_DETAIL_MONITOR_RANGE && r[10] == 0x02)
1521 *(u8 **)data = r;
1522}
1523
1524/* Secondary GTF curve kicks in above some break frequency */
1525static int
1526drm_gtf2_hbreak(struct edid *edid)
1527{
1528 u8 *r = NULL;
1529 drm_for_each_detailed_block((u8 *)edid, find_gtf2, &r);
1530 return r ? (r[12] * 2) : 0;
1531}
1532
1533static int
1534drm_gtf2_2c(struct edid *edid)
1535{
1536 u8 *r = NULL;
1537 drm_for_each_detailed_block((u8 *)edid, find_gtf2, &r);
1538 return r ? r[13] : 0;
1539}
1540
1541static int
1542drm_gtf2_m(struct edid *edid)
1543{
1544 u8 *r = NULL;
1545 drm_for_each_detailed_block((u8 *)edid, find_gtf2, &r);
1546 return r ? (r[15] << 8) + r[14] : 0;
1547}
1548
1549static int
1550drm_gtf2_k(struct edid *edid)
1551{
1552 u8 *r = NULL;
1553 drm_for_each_detailed_block((u8 *)edid, find_gtf2, &r);
1554 return r ? r[16] : 0;
1555}
1556
1557static int
1558drm_gtf2_2j(struct edid *edid)
1559{
1560 u8 *r = NULL;
1561 drm_for_each_detailed_block((u8 *)edid, find_gtf2, &r);
1562 return r ? r[17] : 0;
1563}
1564
1565/**
1566 * standard_timing_level - get std. timing level(CVT/GTF/DMT)
1567 * @edid: EDID block to scan
1568 */
1569static int standard_timing_level(struct edid *edid)
1570{
1571 if (edid->revision >= 2) {
1572 if (edid->revision >= 4 && (edid->features & DRM_EDID_FEATURE_DEFAULT_GTF))
1573 return LEVEL_CVT;
1574 if (drm_gtf2_hbreak(edid))
1575 return LEVEL_GTF2;
1576 return LEVEL_GTF;
1577 }
1578 return LEVEL_DMT;
1579}
1580
Adam Jackson23425ca2009-09-23 17:30:58 -04001581/*
1582 * 0 is reserved. The spec says 0x01 fill for unused timings. Some old
1583 * monitors fill with ascii space (0x20) instead.
1584 */
1585static int
1586bad_std_timing(u8 a, u8 b)
1587{
1588 return (a == 0x00 && b == 0x00) ||
1589 (a == 0x01 && b == 0x01) ||
1590 (a == 0x20 && b == 0x20);
1591}
1592
Dave Airlief453ba02008-11-07 14:05:41 -08001593/**
1594 * drm_mode_std - convert standard mode info (width, height, refresh) into mode
Daniel Vetterfc668112014-01-21 12:02:26 +01001595 * @connector: connector of for the EDID block
1596 * @edid: EDID block to scan
Dave Airlief453ba02008-11-07 14:05:41 -08001597 * @t: standard timing params
Daniel Vetterfc668112014-01-21 12:02:26 +01001598 * @revision: standard timing level
Dave Airlief453ba02008-11-07 14:05:41 -08001599 *
1600 * Take the standard timing params (in this case width, aspect, and refresh)
Zhao Yakui5c612592009-06-22 13:17:10 +08001601 * and convert them into a real mode using CVT/GTF/DMT.
Dave Airlief453ba02008-11-07 14:05:41 -08001602 */
Adam Jackson7ca6adb2010-03-29 21:43:29 +00001603static struct drm_display_mode *
Adam Jackson7a374352010-03-29 21:43:30 +00001604drm_mode_std(struct drm_connector *connector, struct edid *edid,
1605 struct std_timing *t, int revision)
Dave Airlief453ba02008-11-07 14:05:41 -08001606{
Adam Jackson7ca6adb2010-03-29 21:43:29 +00001607 struct drm_device *dev = connector->dev;
1608 struct drm_display_mode *m, *mode = NULL;
Zhao Yakui5c612592009-06-22 13:17:10 +08001609 int hsize, vsize;
1610 int vrefresh_rate;
Michel Dänzer0454bea2009-06-15 16:56:07 +02001611 unsigned aspect_ratio = (t->vfreq_aspect & EDID_TIMING_ASPECT_MASK)
1612 >> EDID_TIMING_ASPECT_SHIFT;
Zhao Yakui5c612592009-06-22 13:17:10 +08001613 unsigned vfreq = (t->vfreq_aspect & EDID_TIMING_VFREQ_MASK)
1614 >> EDID_TIMING_VFREQ_SHIFT;
Adam Jackson7a374352010-03-29 21:43:30 +00001615 int timing_level = standard_timing_level(edid);
Dave Airlief453ba02008-11-07 14:05:41 -08001616
Adam Jackson23425ca2009-09-23 17:30:58 -04001617 if (bad_std_timing(t->hsize, t->vfreq_aspect))
1618 return NULL;
1619
Zhao Yakui5c612592009-06-22 13:17:10 +08001620 /* According to the EDID spec, the hdisplay = hsize * 8 + 248 */
1621 hsize = t->hsize * 8 + 248;
1622 /* vrefresh_rate = vfreq + 60 */
1623 vrefresh_rate = vfreq + 60;
1624 /* the vdisplay is calculated based on the aspect ratio */
Adam Jacksonf066a172009-09-23 17:31:21 -04001625 if (aspect_ratio == 0) {
1626 if (revision < 3)
1627 vsize = hsize;
1628 else
1629 vsize = (hsize * 10) / 16;
1630 } else if (aspect_ratio == 1)
Dave Airlief453ba02008-11-07 14:05:41 -08001631 vsize = (hsize * 3) / 4;
Michel Dänzer0454bea2009-06-15 16:56:07 +02001632 else if (aspect_ratio == 2)
Dave Airlief453ba02008-11-07 14:05:41 -08001633 vsize = (hsize * 4) / 5;
1634 else
1635 vsize = (hsize * 9) / 16;
Adam Jacksona0910c82010-03-29 21:43:28 +00001636
1637 /* HDTV hack, part 1 */
1638 if (vrefresh_rate == 60 &&
1639 ((hsize == 1360 && vsize == 765) ||
1640 (hsize == 1368 && vsize == 769))) {
1641 hsize = 1366;
1642 vsize = 768;
1643 }
1644
Adam Jackson7ca6adb2010-03-29 21:43:29 +00001645 /*
1646 * If this connector already has a mode for this size and refresh
1647 * rate (because it came from detailed or CVT info), use that
1648 * instead. This way we don't have to guess at interlace or
1649 * reduced blanking.
1650 */
Adam Jackson522032d2010-04-09 16:52:49 +00001651 list_for_each_entry(m, &connector->probed_modes, head)
Adam Jackson7ca6adb2010-03-29 21:43:29 +00001652 if (m->hdisplay == hsize && m->vdisplay == vsize &&
1653 drm_mode_vrefresh(m) == vrefresh_rate)
1654 return NULL;
1655
Adam Jacksona0910c82010-03-29 21:43:28 +00001656 /* HDTV hack, part 2 */
1657 if (hsize == 1366 && vsize == 768 && vrefresh_rate == 60) {
1658 mode = drm_cvt_mode(dev, 1366, 768, vrefresh_rate, 0, 0,
Dave Airlied50ba252009-09-23 14:44:08 +10001659 false);
Zhao Yakui559ee212009-09-03 09:33:47 +08001660 mode->hdisplay = 1366;
Adam Jacksona4967de2010-07-28 07:40:32 +10001661 mode->hsync_start = mode->hsync_start - 1;
1662 mode->hsync_end = mode->hsync_end - 1;
Zhao Yakui559ee212009-09-03 09:33:47 +08001663 return mode;
1664 }
Adam Jacksona0910c82010-03-29 21:43:28 +00001665
Zhao Yakui559ee212009-09-03 09:33:47 +08001666 /* check whether it can be found in default mode table */
Adam Jacksonf6e252b2012-04-13 16:33:31 -04001667 if (drm_monitor_supports_rb(edid)) {
1668 mode = drm_mode_find_dmt(dev, hsize, vsize, vrefresh_rate,
1669 true);
1670 if (mode)
1671 return mode;
1672 }
1673 mode = drm_mode_find_dmt(dev, hsize, vsize, vrefresh_rate, false);
Zhao Yakui559ee212009-09-03 09:33:47 +08001674 if (mode)
1675 return mode;
1676
Adam Jacksonf6e252b2012-04-13 16:33:31 -04001677 /* okay, generate it */
Zhao Yakui5c612592009-06-22 13:17:10 +08001678 switch (timing_level) {
1679 case LEVEL_DMT:
Zhao Yakui5c612592009-06-22 13:17:10 +08001680 break;
1681 case LEVEL_GTF:
1682 mode = drm_gtf_mode(dev, hsize, vsize, vrefresh_rate, 0, 0);
1683 break;
Adam Jackson7a374352010-03-29 21:43:30 +00001684 case LEVEL_GTF2:
1685 /*
1686 * This is potentially wrong if there's ever a monitor with
1687 * more than one ranges section, each claiming a different
1688 * secondary GTF curve. Please don't do that.
1689 */
1690 mode = drm_gtf_mode(dev, hsize, vsize, vrefresh_rate, 0, 0);
Takashi Iwaifc48f162012-04-20 12:59:33 +01001691 if (!mode)
1692 return NULL;
Adam Jackson7a374352010-03-29 21:43:30 +00001693 if (drm_mode_hsync(mode) > drm_gtf2_hbreak(edid)) {
Sascha Haueraefd3302012-02-01 11:38:21 +01001694 drm_mode_destroy(dev, mode);
Adam Jackson7a374352010-03-29 21:43:30 +00001695 mode = drm_gtf_mode_complex(dev, hsize, vsize,
1696 vrefresh_rate, 0, 0,
1697 drm_gtf2_m(edid),
1698 drm_gtf2_2c(edid),
1699 drm_gtf2_k(edid),
1700 drm_gtf2_2j(edid));
1701 }
1702 break;
Zhao Yakui5c612592009-06-22 13:17:10 +08001703 case LEVEL_CVT:
Dave Airlied50ba252009-09-23 14:44:08 +10001704 mode = drm_cvt_mode(dev, hsize, vsize, vrefresh_rate, 0, 0,
1705 false);
Zhao Yakui5c612592009-06-22 13:17:10 +08001706 break;
1707 }
Dave Airlief453ba02008-11-07 14:05:41 -08001708 return mode;
1709}
1710
Adam Jacksonb58db2c2010-02-15 22:15:39 +00001711/*
1712 * EDID is delightfully ambiguous about how interlaced modes are to be
1713 * encoded. Our internal representation is of frame height, but some
1714 * HDTV detailed timings are encoded as field height.
1715 *
1716 * The format list here is from CEA, in frame size. Technically we
1717 * should be checking refresh rate too. Whatever.
1718 */
1719static void
1720drm_mode_do_interlace_quirk(struct drm_display_mode *mode,
1721 struct detailed_pixel_timing *pt)
1722{
1723 int i;
1724 static const struct {
1725 int w, h;
1726 } cea_interlaced[] = {
1727 { 1920, 1080 },
1728 { 720, 480 },
1729 { 1440, 480 },
1730 { 2880, 480 },
1731 { 720, 576 },
1732 { 1440, 576 },
1733 { 2880, 576 },
1734 };
Adam Jacksonb58db2c2010-02-15 22:15:39 +00001735
1736 if (!(pt->misc & DRM_EDID_PT_INTERLACED))
1737 return;
1738
Kulikov Vasiliy3c581412010-06-28 15:54:52 +04001739 for (i = 0; i < ARRAY_SIZE(cea_interlaced); i++) {
Adam Jacksonb58db2c2010-02-15 22:15:39 +00001740 if ((mode->hdisplay == cea_interlaced[i].w) &&
1741 (mode->vdisplay == cea_interlaced[i].h / 2)) {
1742 mode->vdisplay *= 2;
1743 mode->vsync_start *= 2;
1744 mode->vsync_end *= 2;
1745 mode->vtotal *= 2;
1746 mode->vtotal |= 1;
1747 }
1748 }
1749
1750 mode->flags |= DRM_MODE_FLAG_INTERLACE;
1751}
1752
Dave Airlief453ba02008-11-07 14:05:41 -08001753/**
1754 * drm_mode_detailed - create a new mode from an EDID detailed timing section
1755 * @dev: DRM device (needed to create new mode)
1756 * @edid: EDID block
1757 * @timing: EDID detailed timing info
1758 * @quirks: quirks to apply
1759 *
1760 * An EDID detailed timing block contains enough info for us to create and
1761 * return a new struct drm_display_mode.
1762 */
1763static struct drm_display_mode *drm_mode_detailed(struct drm_device *dev,
1764 struct edid *edid,
1765 struct detailed_timing *timing,
1766 u32 quirks)
1767{
1768 struct drm_display_mode *mode;
1769 struct detailed_pixel_timing *pt = &timing->data.pixel_data;
Michel Dänzer0454bea2009-06-15 16:56:07 +02001770 unsigned hactive = (pt->hactive_hblank_hi & 0xf0) << 4 | pt->hactive_lo;
1771 unsigned vactive = (pt->vactive_vblank_hi & 0xf0) << 4 | pt->vactive_lo;
1772 unsigned hblank = (pt->hactive_hblank_hi & 0xf) << 8 | pt->hblank_lo;
1773 unsigned vblank = (pt->vactive_vblank_hi & 0xf) << 8 | pt->vblank_lo;
Michel Dänzere14cbee2009-06-23 12:36:32 +02001774 unsigned hsync_offset = (pt->hsync_vsync_offset_pulse_width_hi & 0xc0) << 2 | pt->hsync_offset_lo;
1775 unsigned hsync_pulse_width = (pt->hsync_vsync_offset_pulse_width_hi & 0x30) << 4 | pt->hsync_pulse_width_lo;
Torsten Duwe16dad1d2013-03-23 15:38:22 +01001776 unsigned vsync_offset = (pt->hsync_vsync_offset_pulse_width_hi & 0xc) << 2 | pt->vsync_offset_pulse_width_lo >> 4;
Michel Dänzere14cbee2009-06-23 12:36:32 +02001777 unsigned vsync_pulse_width = (pt->hsync_vsync_offset_pulse_width_hi & 0x3) << 4 | (pt->vsync_offset_pulse_width_lo & 0xf);
Dave Airlief453ba02008-11-07 14:05:41 -08001778
Adam Jacksonfc438962009-06-04 10:20:34 +10001779 /* ignore tiny modes */
Michel Dänzer0454bea2009-06-15 16:56:07 +02001780 if (hactive < 64 || vactive < 64)
Adam Jacksonfc438962009-06-04 10:20:34 +10001781 return NULL;
1782
Michel Dänzer0454bea2009-06-15 16:56:07 +02001783 if (pt->misc & DRM_EDID_PT_STEREO) {
Egbert Eichc7d015f32013-06-13 21:01:19 +02001784 DRM_DEBUG_KMS("stereo mode not supported\n");
Dave Airlief453ba02008-11-07 14:05:41 -08001785 return NULL;
1786 }
Michel Dänzer0454bea2009-06-15 16:56:07 +02001787 if (!(pt->misc & DRM_EDID_PT_SEPARATE_SYNC)) {
Egbert Eichc7d015f32013-06-13 21:01:19 +02001788 DRM_DEBUG_KMS("composite sync not supported\n");
Dave Airlief453ba02008-11-07 14:05:41 -08001789 }
1790
Zhao Yakuifcb45612009-10-14 09:11:25 +08001791 /* it is incorrect if hsync/vsync width is zero */
1792 if (!hsync_pulse_width || !vsync_pulse_width) {
1793 DRM_DEBUG_KMS("Incorrect Detailed timing. "
1794 "Wrong Hsync/Vsync pulse width\n");
1795 return NULL;
1796 }
Adam Jacksonbc42aab2012-05-23 16:26:54 -04001797
1798 if (quirks & EDID_QUIRK_FORCE_REDUCED_BLANKING) {
1799 mode = drm_cvt_mode(dev, hactive, vactive, 60, true, false, false);
1800 if (!mode)
1801 return NULL;
1802
1803 goto set_size;
1804 }
1805
Dave Airlief453ba02008-11-07 14:05:41 -08001806 mode = drm_mode_create(dev);
1807 if (!mode)
1808 return NULL;
1809
Dave Airlief453ba02008-11-07 14:05:41 -08001810 if (quirks & EDID_QUIRK_135_CLOCK_TOO_HIGH)
Michel Dänzer0454bea2009-06-15 16:56:07 +02001811 timing->pixel_clock = cpu_to_le16(1088);
Dave Airlief453ba02008-11-07 14:05:41 -08001812
Michel Dänzer0454bea2009-06-15 16:56:07 +02001813 mode->clock = le16_to_cpu(timing->pixel_clock) * 10;
Dave Airlief453ba02008-11-07 14:05:41 -08001814
Michel Dänzer0454bea2009-06-15 16:56:07 +02001815 mode->hdisplay = hactive;
1816 mode->hsync_start = mode->hdisplay + hsync_offset;
1817 mode->hsync_end = mode->hsync_start + hsync_pulse_width;
1818 mode->htotal = mode->hdisplay + hblank;
Dave Airlief453ba02008-11-07 14:05:41 -08001819
Michel Dänzer0454bea2009-06-15 16:56:07 +02001820 mode->vdisplay = vactive;
1821 mode->vsync_start = mode->vdisplay + vsync_offset;
1822 mode->vsync_end = mode->vsync_start + vsync_pulse_width;
1823 mode->vtotal = mode->vdisplay + vblank;
Dave Airlief453ba02008-11-07 14:05:41 -08001824
Jesse Barnes7064fef2009-11-05 10:12:54 -08001825 /* Some EDIDs have bogus h/vtotal values */
1826 if (mode->hsync_end > mode->htotal)
1827 mode->htotal = mode->hsync_end + 1;
1828 if (mode->vsync_end > mode->vtotal)
1829 mode->vtotal = mode->vsync_end + 1;
1830
Adam Jacksonb58db2c2010-02-15 22:15:39 +00001831 drm_mode_do_interlace_quirk(mode, pt);
Dave Airlief453ba02008-11-07 14:05:41 -08001832
1833 if (quirks & EDID_QUIRK_DETAILED_SYNC_PP) {
Michel Dänzer0454bea2009-06-15 16:56:07 +02001834 pt->misc |= DRM_EDID_PT_HSYNC_POSITIVE | DRM_EDID_PT_VSYNC_POSITIVE;
Dave Airlief453ba02008-11-07 14:05:41 -08001835 }
1836
Michel Dänzer0454bea2009-06-15 16:56:07 +02001837 mode->flags |= (pt->misc & DRM_EDID_PT_HSYNC_POSITIVE) ?
1838 DRM_MODE_FLAG_PHSYNC : DRM_MODE_FLAG_NHSYNC;
1839 mode->flags |= (pt->misc & DRM_EDID_PT_VSYNC_POSITIVE) ?
1840 DRM_MODE_FLAG_PVSYNC : DRM_MODE_FLAG_NVSYNC;
Dave Airlief453ba02008-11-07 14:05:41 -08001841
Adam Jacksonbc42aab2012-05-23 16:26:54 -04001842set_size:
Michel Dänzere14cbee2009-06-23 12:36:32 +02001843 mode->width_mm = pt->width_mm_lo | (pt->width_height_mm_hi & 0xf0) << 4;
1844 mode->height_mm = pt->height_mm_lo | (pt->width_height_mm_hi & 0xf) << 8;
Dave Airlief453ba02008-11-07 14:05:41 -08001845
1846 if (quirks & EDID_QUIRK_DETAILED_IN_CM) {
1847 mode->width_mm *= 10;
1848 mode->height_mm *= 10;
1849 }
1850
1851 if (quirks & EDID_QUIRK_DETAILED_USE_MAXIMUM_SIZE) {
1852 mode->width_mm = edid->width_cm * 10;
1853 mode->height_mm = edid->height_cm * 10;
1854 }
1855
Adam Jacksonbc42aab2012-05-23 16:26:54 -04001856 mode->type = DRM_MODE_TYPE_DRIVER;
Torsten Duwec19b3b0f2013-03-23 15:39:34 +01001857 mode->vrefresh = drm_mode_vrefresh(mode);
Adam Jacksonbc42aab2012-05-23 16:26:54 -04001858 drm_mode_set_name(mode);
1859
Dave Airlief453ba02008-11-07 14:05:41 -08001860 return mode;
1861}
1862
Adam Jackson07a5e632009-12-03 17:44:38 -05001863static bool
Chris Wilsonb1f559e2011-01-26 09:49:47 +00001864mode_in_hsync_range(const struct drm_display_mode *mode,
1865 struct edid *edid, u8 *t)
Adam Jacksonb17e52e2010-03-29 21:43:27 +00001866{
1867 int hsync, hmin, hmax;
Adam Jackson07a5e632009-12-03 17:44:38 -05001868
Adam Jacksonb17e52e2010-03-29 21:43:27 +00001869 hmin = t[7];
1870 if (edid->revision >= 4)
1871 hmin += ((t[4] & 0x04) ? 255 : 0);
1872 hmax = t[8];
1873 if (edid->revision >= 4)
1874 hmax += ((t[4] & 0x08) ? 255 : 0);
Adam Jackson07a5e632009-12-03 17:44:38 -05001875 hsync = drm_mode_hsync(mode);
Adam Jackson07a5e632009-12-03 17:44:38 -05001876
Adam Jacksonb17e52e2010-03-29 21:43:27 +00001877 return (hsync <= hmax && hsync >= hmin);
1878}
1879
1880static bool
Chris Wilsonb1f559e2011-01-26 09:49:47 +00001881mode_in_vsync_range(const struct drm_display_mode *mode,
1882 struct edid *edid, u8 *t)
Adam Jacksonb17e52e2010-03-29 21:43:27 +00001883{
1884 int vsync, vmin, vmax;
1885
1886 vmin = t[5];
1887 if (edid->revision >= 4)
1888 vmin += ((t[4] & 0x01) ? 255 : 0);
1889 vmax = t[6];
1890 if (edid->revision >= 4)
1891 vmax += ((t[4] & 0x02) ? 255 : 0);
1892 vsync = drm_mode_vrefresh(mode);
1893
1894 return (vsync <= vmax && vsync >= vmin);
1895}
1896
1897static u32
1898range_pixel_clock(struct edid *edid, u8 *t)
1899{
1900 /* unspecified */
1901 if (t[9] == 0 || t[9] == 255)
1902 return 0;
1903
1904 /* 1.4 with CVT support gives us real precision, yay */
1905 if (edid->revision >= 4 && t[10] == 0x04)
1906 return (t[9] * 10000) - ((t[12] >> 2) * 250);
1907
1908 /* 1.3 is pathetic, so fuzz up a bit */
1909 return t[9] * 10000 + 5001;
1910}
1911
Adam Jackson07a5e632009-12-03 17:44:38 -05001912static bool
Chris Wilsonb1f559e2011-01-26 09:49:47 +00001913mode_in_range(const struct drm_display_mode *mode, struct edid *edid,
Adam Jacksonb17e52e2010-03-29 21:43:27 +00001914 struct detailed_timing *timing)
Adam Jackson07a5e632009-12-03 17:44:38 -05001915{
Adam Jacksonb17e52e2010-03-29 21:43:27 +00001916 u32 max_clock;
1917 u8 *t = (u8 *)timing;
Adam Jackson07a5e632009-12-03 17:44:38 -05001918
Adam Jacksonb17e52e2010-03-29 21:43:27 +00001919 if (!mode_in_hsync_range(mode, edid, t))
Adam Jackson07a5e632009-12-03 17:44:38 -05001920 return false;
1921
Adam Jacksonb17e52e2010-03-29 21:43:27 +00001922 if (!mode_in_vsync_range(mode, edid, t))
Adam Jackson07a5e632009-12-03 17:44:38 -05001923 return false;
1924
Adam Jacksonb17e52e2010-03-29 21:43:27 +00001925 if ((max_clock = range_pixel_clock(edid, t)))
Adam Jackson07a5e632009-12-03 17:44:38 -05001926 if (mode->clock > max_clock)
1927 return false;
Adam Jacksonb17e52e2010-03-29 21:43:27 +00001928
1929 /* 1.4 max horizontal check */
1930 if (edid->revision >= 4 && t[10] == 0x04)
1931 if (t[13] && mode->hdisplay > 8 * (t[13] + (256 * (t[12]&0x3))))
1932 return false;
1933
1934 if (mode_is_rb(mode) && !drm_monitor_supports_rb(edid))
1935 return false;
Adam Jackson07a5e632009-12-03 17:44:38 -05001936
1937 return true;
1938}
1939
Takashi Iwai7b668eb2012-07-03 11:22:11 +02001940static bool valid_inferred_mode(const struct drm_connector *connector,
1941 const struct drm_display_mode *mode)
1942{
1943 struct drm_display_mode *m;
1944 bool ok = false;
1945
1946 list_for_each_entry(m, &connector->probed_modes, head) {
1947 if (mode->hdisplay == m->hdisplay &&
1948 mode->vdisplay == m->vdisplay &&
1949 drm_mode_vrefresh(mode) == drm_mode_vrefresh(m))
1950 return false; /* duplicated */
1951 if (mode->hdisplay <= m->hdisplay &&
1952 mode->vdisplay <= m->vdisplay)
1953 ok = true;
1954 }
1955 return ok;
1956}
1957
Adam Jacksonb17e52e2010-03-29 21:43:27 +00001958static int
Adam Jacksoncd4cd3d2012-04-13 16:33:33 -04001959drm_dmt_modes_for_range(struct drm_connector *connector, struct edid *edid,
Adam Jacksonb17e52e2010-03-29 21:43:27 +00001960 struct detailed_timing *timing)
Adam Jackson07a5e632009-12-03 17:44:38 -05001961{
1962 int i, modes = 0;
1963 struct drm_display_mode *newmode;
1964 struct drm_device *dev = connector->dev;
1965
Thierry Redinga6b21832012-11-23 15:01:42 +01001966 for (i = 0; i < ARRAY_SIZE(drm_dmt_modes); i++) {
Takashi Iwai7b668eb2012-07-03 11:22:11 +02001967 if (mode_in_range(drm_dmt_modes + i, edid, timing) &&
1968 valid_inferred_mode(connector, drm_dmt_modes + i)) {
Adam Jackson07a5e632009-12-03 17:44:38 -05001969 newmode = drm_mode_duplicate(dev, &drm_dmt_modes[i]);
1970 if (newmode) {
1971 drm_mode_probed_add(connector, newmode);
1972 modes++;
1973 }
1974 }
1975 }
1976
1977 return modes;
1978}
1979
Takashi Iwaic09dedb2012-04-23 17:40:33 +01001980/* fix up 1366x768 mode from 1368x768;
1981 * GFT/CVT can't express 1366 width which isn't dividable by 8
1982 */
1983static void fixup_mode_1366x768(struct drm_display_mode *mode)
1984{
1985 if (mode->hdisplay == 1368 && mode->vdisplay == 768) {
1986 mode->hdisplay = 1366;
1987 mode->hsync_start--;
1988 mode->hsync_end--;
1989 drm_mode_set_name(mode);
1990 }
1991}
1992
Adam Jacksonb309bd32012-04-13 16:33:40 -04001993static int
1994drm_gtf_modes_for_range(struct drm_connector *connector, struct edid *edid,
1995 struct detailed_timing *timing)
1996{
1997 int i, modes = 0;
1998 struct drm_display_mode *newmode;
1999 struct drm_device *dev = connector->dev;
2000
Thierry Redinga6b21832012-11-23 15:01:42 +01002001 for (i = 0; i < ARRAY_SIZE(extra_modes); i++) {
Adam Jacksonb309bd32012-04-13 16:33:40 -04002002 const struct minimode *m = &extra_modes[i];
2003 newmode = drm_gtf_mode(dev, m->w, m->h, m->r, 0, 0);
Takashi Iwaifc48f162012-04-20 12:59:33 +01002004 if (!newmode)
2005 return modes;
Adam Jacksonb309bd32012-04-13 16:33:40 -04002006
Takashi Iwaic09dedb2012-04-23 17:40:33 +01002007 fixup_mode_1366x768(newmode);
Takashi Iwai7b668eb2012-07-03 11:22:11 +02002008 if (!mode_in_range(newmode, edid, timing) ||
2009 !valid_inferred_mode(connector, newmode)) {
Adam Jacksonb309bd32012-04-13 16:33:40 -04002010 drm_mode_destroy(dev, newmode);
2011 continue;
2012 }
2013
2014 drm_mode_probed_add(connector, newmode);
2015 modes++;
2016 }
2017
2018 return modes;
2019}
2020
2021static int
2022drm_cvt_modes_for_range(struct drm_connector *connector, struct edid *edid,
2023 struct detailed_timing *timing)
2024{
2025 int i, modes = 0;
2026 struct drm_display_mode *newmode;
2027 struct drm_device *dev = connector->dev;
2028 bool rb = drm_monitor_supports_rb(edid);
2029
Thierry Redinga6b21832012-11-23 15:01:42 +01002030 for (i = 0; i < ARRAY_SIZE(extra_modes); i++) {
Adam Jacksonb309bd32012-04-13 16:33:40 -04002031 const struct minimode *m = &extra_modes[i];
2032 newmode = drm_cvt_mode(dev, m->w, m->h, m->r, rb, 0, 0);
Takashi Iwaifc48f162012-04-20 12:59:33 +01002033 if (!newmode)
2034 return modes;
Adam Jacksonb309bd32012-04-13 16:33:40 -04002035
Takashi Iwaic09dedb2012-04-23 17:40:33 +01002036 fixup_mode_1366x768(newmode);
Takashi Iwai7b668eb2012-07-03 11:22:11 +02002037 if (!mode_in_range(newmode, edid, timing) ||
2038 !valid_inferred_mode(connector, newmode)) {
Adam Jacksonb309bd32012-04-13 16:33:40 -04002039 drm_mode_destroy(dev, newmode);
2040 continue;
2041 }
2042
2043 drm_mode_probed_add(connector, newmode);
2044 modes++;
2045 }
2046
2047 return modes;
2048}
2049
Adam Jackson13931572010-08-03 14:38:19 -04002050static void
2051do_inferred_modes(struct detailed_timing *timing, void *c)
Adam Jackson9340d8c2009-12-03 17:44:40 -05002052{
Adam Jackson13931572010-08-03 14:38:19 -04002053 struct detailed_mode_closure *closure = c;
2054 struct detailed_non_pixel *data = &timing->data.other_data;
Adam Jacksonb309bd32012-04-13 16:33:40 -04002055 struct detailed_data_monitor_range *range = &data->data.range;
Adam Jackson9340d8c2009-12-03 17:44:40 -05002056
Adam Jacksoncb21aaf2012-04-13 16:33:36 -04002057 if (data->type != EDID_DETAIL_MONITOR_RANGE)
2058 return;
2059
2060 closure->modes += drm_dmt_modes_for_range(closure->connector,
2061 closure->edid,
2062 timing);
Adam Jacksonb309bd32012-04-13 16:33:40 -04002063
2064 if (!version_greater(closure->edid, 1, 1))
2065 return; /* GTF not defined yet */
2066
2067 switch (range->flags) {
2068 case 0x02: /* secondary gtf, XXX could do more */
2069 case 0x00: /* default gtf */
2070 closure->modes += drm_gtf_modes_for_range(closure->connector,
2071 closure->edid,
2072 timing);
2073 break;
2074 case 0x04: /* cvt, only in 1.4+ */
2075 if (!version_greater(closure->edid, 1, 3))
2076 break;
2077
2078 closure->modes += drm_cvt_modes_for_range(closure->connector,
2079 closure->edid,
2080 timing);
2081 break;
2082 case 0x01: /* just the ranges, no formula */
2083 default:
2084 break;
2085 }
Adam Jackson9340d8c2009-12-03 17:44:40 -05002086}
2087
Adam Jackson13931572010-08-03 14:38:19 -04002088static int
2089add_inferred_modes(struct drm_connector *connector, struct edid *edid)
2090{
2091 struct detailed_mode_closure closure = {
2092 connector, edid, 0, 0, 0
2093 };
2094
2095 if (version_greater(edid, 1, 0))
2096 drm_for_each_detailed_block((u8 *)edid, do_inferred_modes,
2097 &closure);
2098
2099 return closure.modes;
2100}
2101
Adam Jackson2255be12010-03-29 21:43:22 +00002102static int
2103drm_est3_modes(struct drm_connector *connector, struct detailed_timing *timing)
2104{
2105 int i, j, m, modes = 0;
2106 struct drm_display_mode *mode;
2107 u8 *est = ((u8 *)timing) + 5;
2108
2109 for (i = 0; i < 6; i++) {
Ville Syrjälä891a7462013-10-14 16:44:26 +03002110 for (j = 7; j >= 0; j--) {
Adam Jackson2255be12010-03-29 21:43:22 +00002111 m = (i * 8) + (7 - j);
Linus Torvaldsaa9f56b2010-08-12 09:21:39 -07002112 if (m >= ARRAY_SIZE(est3_modes))
Adam Jackson2255be12010-03-29 21:43:22 +00002113 break;
2114 if (est[i] & (1 << j)) {
Dave Airlie1d42bbc2010-05-07 05:02:30 +00002115 mode = drm_mode_find_dmt(connector->dev,
2116 est3_modes[m].w,
2117 est3_modes[m].h,
Adam Jacksonf6e252b2012-04-13 16:33:31 -04002118 est3_modes[m].r,
2119 est3_modes[m].rb);
Adam Jackson2255be12010-03-29 21:43:22 +00002120 if (mode) {
2121 drm_mode_probed_add(connector, mode);
2122 modes++;
2123 }
2124 }
2125 }
2126 }
2127
2128 return modes;
2129}
2130
Adam Jackson13931572010-08-03 14:38:19 -04002131static void
2132do_established_modes(struct detailed_timing *timing, void *c)
Adam Jackson9cf00972009-12-03 17:44:36 -05002133{
Adam Jackson13931572010-08-03 14:38:19 -04002134 struct detailed_mode_closure *closure = c;
Adam Jackson9cf00972009-12-03 17:44:36 -05002135 struct detailed_non_pixel *data = &timing->data.other_data;
Adam Jackson13931572010-08-03 14:38:19 -04002136
2137 if (data->type == EDID_DETAIL_EST_TIMINGS)
2138 closure->modes += drm_est3_modes(closure->connector, timing);
2139}
2140
2141/**
2142 * add_established_modes - get est. modes from EDID and add them
Daniel Vetterfc668112014-01-21 12:02:26 +01002143 * @connector: connector of for the EDID block
Adam Jackson13931572010-08-03 14:38:19 -04002144 * @edid: EDID block to scan
2145 *
2146 * Each EDID block contains a bitmap of the supported "established modes" list
2147 * (defined above). Tease them out and add them to the global modes list.
2148 */
2149static int
2150add_established_modes(struct drm_connector *connector, struct edid *edid)
2151{
Adam Jackson9cf00972009-12-03 17:44:36 -05002152 struct drm_device *dev = connector->dev;
Adam Jackson13931572010-08-03 14:38:19 -04002153 unsigned long est_bits = edid->established_timings.t1 |
2154 (edid->established_timings.t2 << 8) |
2155 ((edid->established_timings.mfg_rsvd & 0x80) << 9);
2156 int i, modes = 0;
2157 struct detailed_mode_closure closure = {
2158 connector, edid, 0, 0, 0
2159 };
Adam Jackson9cf00972009-12-03 17:44:36 -05002160
Adam Jackson13931572010-08-03 14:38:19 -04002161 for (i = 0; i <= EDID_EST_TIMINGS; i++) {
2162 if (est_bits & (1<<i)) {
2163 struct drm_display_mode *newmode;
2164 newmode = drm_mode_duplicate(dev, &edid_est_modes[i]);
2165 if (newmode) {
2166 drm_mode_probed_add(connector, newmode);
2167 modes++;
2168 }
2169 }
Adam Jackson9cf00972009-12-03 17:44:36 -05002170 }
2171
Adam Jackson13931572010-08-03 14:38:19 -04002172 if (version_greater(edid, 1, 0))
2173 drm_for_each_detailed_block((u8 *)edid,
2174 do_established_modes, &closure);
2175
2176 return modes + closure.modes;
2177}
2178
2179static void
2180do_standard_modes(struct detailed_timing *timing, void *c)
2181{
2182 struct detailed_mode_closure *closure = c;
2183 struct detailed_non_pixel *data = &timing->data.other_data;
2184 struct drm_connector *connector = closure->connector;
2185 struct edid *edid = closure->edid;
2186
2187 if (data->type == EDID_DETAIL_STD_MODES) {
2188 int i;
Adam Jackson9cf00972009-12-03 17:44:36 -05002189 for (i = 0; i < 6; i++) {
2190 struct std_timing *std;
2191 struct drm_display_mode *newmode;
2192
2193 std = &data->data.timings[i];
Adam Jackson7a374352010-03-29 21:43:30 +00002194 newmode = drm_mode_std(connector, edid, std,
2195 edid->revision);
Adam Jackson9cf00972009-12-03 17:44:36 -05002196 if (newmode) {
2197 drm_mode_probed_add(connector, newmode);
Adam Jackson13931572010-08-03 14:38:19 -04002198 closure->modes++;
Adam Jackson9cf00972009-12-03 17:44:36 -05002199 }
2200 }
Adam Jackson13931572010-08-03 14:38:19 -04002201 }
2202}
2203
2204/**
2205 * add_standard_modes - get std. modes from EDID and add them
Daniel Vetterfc668112014-01-21 12:02:26 +01002206 * @connector: connector of for the EDID block
Adam Jackson13931572010-08-03 14:38:19 -04002207 * @edid: EDID block to scan
2208 *
2209 * Standard modes can be calculated using the appropriate standard (DMT,
2210 * GTF or CVT. Grab them from @edid and add them to the list.
2211 */
2212static int
2213add_standard_modes(struct drm_connector *connector, struct edid *edid)
2214{
2215 int i, modes = 0;
2216 struct detailed_mode_closure closure = {
2217 connector, edid, 0, 0, 0
2218 };
2219
2220 for (i = 0; i < EDID_STD_TIMINGS; i++) {
2221 struct drm_display_mode *newmode;
2222
2223 newmode = drm_mode_std(connector, edid,
2224 &edid->standard_timings[i],
2225 edid->revision);
2226 if (newmode) {
2227 drm_mode_probed_add(connector, newmode);
2228 modes++;
2229 }
2230 }
2231
2232 if (version_greater(edid, 1, 0))
2233 drm_for_each_detailed_block((u8 *)edid, do_standard_modes,
2234 &closure);
2235
2236 /* XXX should also look for standard codes in VTB blocks */
2237
2238 return modes + closure.modes;
2239}
2240
Dave Airlief453ba02008-11-07 14:05:41 -08002241static int drm_cvt_modes(struct drm_connector *connector,
2242 struct detailed_timing *timing)
2243{
2244 int i, j, modes = 0;
2245 struct drm_display_mode *newmode;
2246 struct drm_device *dev = connector->dev;
Zhao Yakui5c612592009-06-22 13:17:10 +08002247 struct cvt_timing *cvt;
2248 const int rates[] = { 60, 85, 75, 60, 50 };
2249 const u8 empty[3] = { 0, 0, 0 };
Dave Airlief453ba02008-11-07 14:05:41 -08002250
2251 for (i = 0; i < 4; i++) {
2252 int uninitialized_var(width), height;
2253 cvt = &(timing->data.other_data.data.cvt[i]);
2254
2255 if (!memcmp(cvt->code, empty, 3))
Michel Dänzer0454bea2009-06-15 16:56:07 +02002256 continue;
Dave Airlief453ba02008-11-07 14:05:41 -08002257
2258 height = (cvt->code[0] + ((cvt->code[1] & 0xf0) << 4) + 1) * 2;
Zhao Yakui5c612592009-06-22 13:17:10 +08002259 switch (cvt->code[1] & 0x0c) {
Adam Jacksonf066a172009-09-23 17:31:21 -04002260 case 0x00:
Dave Airlief453ba02008-11-07 14:05:41 -08002261 width = height * 4 / 3;
2262 break;
2263 case 0x04:
2264 width = height * 16 / 9;
2265 break;
2266 case 0x08:
2267 width = height * 16 / 10;
2268 break;
2269 case 0x0c:
Dave Airlief453ba02008-11-07 14:05:41 -08002270 width = height * 15 / 9;
2271 break;
2272 }
2273
2274 for (j = 1; j < 5; j++) {
2275 if (cvt->code[2] & (1 << j)) {
2276 newmode = drm_cvt_mode(dev, width, height,
2277 rates[j], j == 0,
2278 false, false);
2279 if (newmode) {
2280 drm_mode_probed_add(connector, newmode);
2281 modes++;
2282 }
2283 }
2284 }
2285 }
2286
2287 return modes;
2288}
2289
Adam Jackson13931572010-08-03 14:38:19 -04002290static void
2291do_cvt_mode(struct detailed_timing *timing, void *c)
2292{
2293 struct detailed_mode_closure *closure = c;
2294 struct detailed_non_pixel *data = &timing->data.other_data;
2295
2296 if (data->type == EDID_DETAIL_CVT_3BYTE)
2297 closure->modes += drm_cvt_modes(closure->connector, timing);
2298}
Adam Jackson9cf00972009-12-03 17:44:36 -05002299
2300static int
Adam Jackson13931572010-08-03 14:38:19 -04002301add_cvt_modes(struct drm_connector *connector, struct edid *edid)
2302{
2303 struct detailed_mode_closure closure = {
2304 connector, edid, 0, 0, 0
2305 };
Adam Jackson9cf00972009-12-03 17:44:36 -05002306
Adam Jackson13931572010-08-03 14:38:19 -04002307 if (version_greater(edid, 1, 2))
2308 drm_for_each_detailed_block((u8 *)edid, do_cvt_mode, &closure);
Dave Airlief453ba02008-11-07 14:05:41 -08002309
Adam Jackson13931572010-08-03 14:38:19 -04002310 /* XXX should also look for CVT codes in VTB blocks */
2311
2312 return closure.modes;
Dave Airlief453ba02008-11-07 14:05:41 -08002313}
2314
Adam Jackson13931572010-08-03 14:38:19 -04002315static void
2316do_detailed_mode(struct detailed_timing *timing, void *c)
Dave Airlief453ba02008-11-07 14:05:41 -08002317{
Adam Jackson13931572010-08-03 14:38:19 -04002318 struct detailed_mode_closure *closure = c;
Dave Airlief453ba02008-11-07 14:05:41 -08002319 struct drm_display_mode *newmode;
Adam Jackson9cf00972009-12-03 17:44:36 -05002320
2321 if (timing->pixel_clock) {
Adam Jackson13931572010-08-03 14:38:19 -04002322 newmode = drm_mode_detailed(closure->connector->dev,
2323 closure->edid, timing,
2324 closure->quirks);
Dave Airlief453ba02008-11-07 14:05:41 -08002325 if (!newmode)
Adam Jackson13931572010-08-03 14:38:19 -04002326 return;
Adam Jackson9cf00972009-12-03 17:44:36 -05002327
Adam Jackson13931572010-08-03 14:38:19 -04002328 if (closure->preferred)
Dave Airlief453ba02008-11-07 14:05:41 -08002329 newmode->type |= DRM_MODE_TYPE_PREFERRED;
2330
Adam Jackson13931572010-08-03 14:38:19 -04002331 drm_mode_probed_add(closure->connector, newmode);
2332 closure->modes++;
2333 closure->preferred = 0;
Zhao Yakui882f0212009-08-26 18:20:49 +08002334 }
Ma Ling167f3a02009-03-20 14:09:48 +08002335}
2336
Adam Jackson13931572010-08-03 14:38:19 -04002337/*
2338 * add_detailed_modes - Add modes from detailed timings
Dave Airlief453ba02008-11-07 14:05:41 -08002339 * @connector: attached connector
2340 * @edid: EDID block to scan
2341 * @quirks: quirks to apply
Dave Airlief453ba02008-11-07 14:05:41 -08002342 */
Adam Jackson13931572010-08-03 14:38:19 -04002343static int
2344add_detailed_modes(struct drm_connector *connector, struct edid *edid,
2345 u32 quirks)
Dave Airlief453ba02008-11-07 14:05:41 -08002346{
Adam Jackson13931572010-08-03 14:38:19 -04002347 struct detailed_mode_closure closure = {
2348 connector,
2349 edid,
2350 1,
2351 quirks,
2352 0
2353 };
Dave Airlief453ba02008-11-07 14:05:41 -08002354
Adam Jackson13931572010-08-03 14:38:19 -04002355 if (closure.preferred && !version_greater(edid, 1, 3))
2356 closure.preferred =
2357 (edid->features & DRM_EDID_FEATURE_PREFERRED_TIMING);
Adam Jacksona327f6b2010-03-29 21:43:25 +00002358
Adam Jackson13931572010-08-03 14:38:19 -04002359 drm_for_each_detailed_block((u8 *)edid, do_detailed_mode, &closure);
Dave Airlief453ba02008-11-07 14:05:41 -08002360
Adam Jackson13931572010-08-03 14:38:19 -04002361 return closure.modes;
Zhao Yakui882f0212009-08-26 18:20:49 +08002362}
Dave Airlief453ba02008-11-07 14:05:41 -08002363
Zhenyu Wang8fe97902010-09-19 14:27:28 +08002364#define AUDIO_BLOCK 0x01
Christian Schmidt54ac76f2011-12-19 14:53:16 +00002365#define VIDEO_BLOCK 0x02
Ma Lingf23c20c2009-03-26 19:26:23 +08002366#define VENDOR_BLOCK 0x03
Wu Fengguang76adaa342011-09-05 14:23:20 +08002367#define SPEAKER_BLOCK 0x04
Ville Syrjäläb1edd6a2013-01-17 16:31:30 +02002368#define VIDEO_CAPABILITY_BLOCK 0x07
Zhenyu Wang8fe97902010-09-19 14:27:28 +08002369#define EDID_BASIC_AUDIO (1 << 6)
Lars-Peter Clausena988bc72012-04-16 15:16:19 +02002370#define EDID_CEA_YCRCB444 (1 << 5)
2371#define EDID_CEA_YCRCB422 (1 << 4)
Ville Syrjäläb1edd6a2013-01-17 16:31:30 +02002372#define EDID_CEA_VCDB_QS (1 << 6)
Zhenyu Wang8fe97902010-09-19 14:27:28 +08002373
Lespiau, Damiend4e4a312013-08-19 16:58:52 +01002374/*
Zhenyu Wang8fe97902010-09-19 14:27:28 +08002375 * Search EDID for CEA extension block.
2376 */
Lespiau, Damiend4e4a312013-08-19 16:58:52 +01002377static u8 *drm_find_cea_extension(struct edid *edid)
Zhenyu Wang8fe97902010-09-19 14:27:28 +08002378{
2379 u8 *edid_ext = NULL;
2380 int i;
2381
2382 /* No EDID or EDID extensions */
2383 if (edid == NULL || edid->extensions == 0)
2384 return NULL;
2385
2386 /* Find CEA extension */
2387 for (i = 0; i < edid->extensions; i++) {
2388 edid_ext = (u8 *)edid + EDID_LENGTH * (i + 1);
2389 if (edid_ext[0] == CEA_EXT)
2390 break;
2391 }
2392
2393 if (i == edid->extensions)
2394 return NULL;
2395
2396 return edid_ext;
2397}
2398
Ville Syrjäläe6e79202013-05-31 15:23:41 +03002399/*
2400 * Calculate the alternate clock for the CEA mode
2401 * (60Hz vs. 59.94Hz etc.)
2402 */
2403static unsigned int
2404cea_mode_alternate_clock(const struct drm_display_mode *cea_mode)
2405{
2406 unsigned int clock = cea_mode->clock;
2407
2408 if (cea_mode->vrefresh % 6 != 0)
2409 return clock;
2410
2411 /*
2412 * edid_cea_modes contains the 59.94Hz
2413 * variant for 240 and 480 line modes,
2414 * and the 60Hz variant otherwise.
2415 */
2416 if (cea_mode->vdisplay == 240 || cea_mode->vdisplay == 480)
2417 clock = clock * 1001 / 1000;
2418 else
2419 clock = DIV_ROUND_UP(clock * 1000, 1001);
2420
2421 return clock;
2422}
2423
Thierry Reding18316c82012-12-20 15:41:44 +01002424/**
2425 * drm_match_cea_mode - look for a CEA mode matching given mode
2426 * @to_match: display mode
2427 *
2428 * Returns the CEA Video ID (VIC) of the mode or 0 if it isn't a CEA-861
2429 * mode.
Stephane Marchesina4799032012-11-09 16:21:05 +00002430 */
Thierry Reding18316c82012-12-20 15:41:44 +01002431u8 drm_match_cea_mode(const struct drm_display_mode *to_match)
Stephane Marchesina4799032012-11-09 16:21:05 +00002432{
Stephane Marchesina4799032012-11-09 16:21:05 +00002433 u8 mode;
2434
Ville Syrjäläa90b5902013-04-24 19:07:18 +03002435 if (!to_match->clock)
2436 return 0;
Stephane Marchesina4799032012-11-09 16:21:05 +00002437
Ville Syrjäläa90b5902013-04-24 19:07:18 +03002438 for (mode = 0; mode < ARRAY_SIZE(edid_cea_modes); mode++) {
2439 const struct drm_display_mode *cea_mode = &edid_cea_modes[mode];
2440 unsigned int clock1, clock2;
2441
Ville Syrjäläa90b5902013-04-24 19:07:18 +03002442 /* Check both 60Hz and 59.94Hz */
Ville Syrjäläe6e79202013-05-31 15:23:41 +03002443 clock1 = cea_mode->clock;
2444 clock2 = cea_mode_alternate_clock(cea_mode);
Ville Syrjäläa90b5902013-04-24 19:07:18 +03002445
2446 if ((KHZ2PICOS(to_match->clock) == KHZ2PICOS(clock1) ||
2447 KHZ2PICOS(to_match->clock) == KHZ2PICOS(clock2)) &&
Damien Lespiauf2ecf2e32013-09-25 16:45:27 +01002448 drm_mode_equal_no_clocks_no_stereo(to_match, cea_mode))
Stephane Marchesina4799032012-11-09 16:21:05 +00002449 return mode + 1;
2450 }
2451 return 0;
2452}
2453EXPORT_SYMBOL(drm_match_cea_mode);
2454
Vandana Kannan0967e6a2014-04-01 16:26:59 +05302455/**
2456 * drm_get_cea_aspect_ratio - get the picture aspect ratio corresponding to
2457 * the input VIC from the CEA mode list
2458 * @video_code: ID given to each of the CEA modes
2459 *
2460 * Returns picture aspect ratio
2461 */
2462enum hdmi_picture_aspect drm_get_cea_aspect_ratio(const u8 video_code)
2463{
2464 /* return picture aspect ratio for video_code - 1 to access the
2465 * right array element
2466 */
2467 return edid_cea_modes[video_code-1].picture_aspect_ratio;
2468}
2469EXPORT_SYMBOL(drm_get_cea_aspect_ratio);
2470
Lespiau, Damien3f2f6532013-08-19 16:58:55 +01002471/*
2472 * Calculate the alternate clock for HDMI modes (those from the HDMI vendor
2473 * specific block).
2474 *
2475 * It's almost like cea_mode_alternate_clock(), we just need to add an
2476 * exception for the VIC 4 mode (4096x2160@24Hz): no alternate clock for this
2477 * one.
2478 */
2479static unsigned int
2480hdmi_mode_alternate_clock(const struct drm_display_mode *hdmi_mode)
2481{
2482 if (hdmi_mode->vdisplay == 4096 && hdmi_mode->hdisplay == 2160)
2483 return hdmi_mode->clock;
2484
2485 return cea_mode_alternate_clock(hdmi_mode);
2486}
2487
2488/*
2489 * drm_match_hdmi_mode - look for a HDMI mode matching given mode
2490 * @to_match: display mode
2491 *
2492 * An HDMI mode is one defined in the HDMI vendor specific block.
2493 *
2494 * Returns the HDMI Video ID (VIC) of the mode or 0 if it isn't one.
2495 */
2496static u8 drm_match_hdmi_mode(const struct drm_display_mode *to_match)
2497{
2498 u8 mode;
2499
2500 if (!to_match->clock)
2501 return 0;
2502
2503 for (mode = 0; mode < ARRAY_SIZE(edid_4k_modes); mode++) {
2504 const struct drm_display_mode *hdmi_mode = &edid_4k_modes[mode];
2505 unsigned int clock1, clock2;
2506
2507 /* Make sure to also match alternate clocks */
2508 clock1 = hdmi_mode->clock;
2509 clock2 = hdmi_mode_alternate_clock(hdmi_mode);
2510
2511 if ((KHZ2PICOS(to_match->clock) == KHZ2PICOS(clock1) ||
2512 KHZ2PICOS(to_match->clock) == KHZ2PICOS(clock2)) &&
Damien Lespiauf2ecf2e32013-09-25 16:45:27 +01002513 drm_mode_equal_no_clocks_no_stereo(to_match, hdmi_mode))
Lespiau, Damien3f2f6532013-08-19 16:58:55 +01002514 return mode + 1;
2515 }
2516 return 0;
2517}
2518
Ville Syrjäläe6e79202013-05-31 15:23:41 +03002519static int
2520add_alternate_cea_modes(struct drm_connector *connector, struct edid *edid)
2521{
2522 struct drm_device *dev = connector->dev;
2523 struct drm_display_mode *mode, *tmp;
2524 LIST_HEAD(list);
2525 int modes = 0;
2526
2527 /* Don't add CEA modes if the CEA extension block is missing */
2528 if (!drm_find_cea_extension(edid))
2529 return 0;
2530
2531 /*
2532 * Go through all probed modes and create a new mode
2533 * with the alternate clock for certain CEA modes.
2534 */
2535 list_for_each_entry(mode, &connector->probed_modes, head) {
Lespiau, Damien3f2f6532013-08-19 16:58:55 +01002536 const struct drm_display_mode *cea_mode = NULL;
Ville Syrjäläe6e79202013-05-31 15:23:41 +03002537 struct drm_display_mode *newmode;
Lespiau, Damien3f2f6532013-08-19 16:58:55 +01002538 u8 mode_idx = drm_match_cea_mode(mode) - 1;
Ville Syrjäläe6e79202013-05-31 15:23:41 +03002539 unsigned int clock1, clock2;
2540
Lespiau, Damien3f2f6532013-08-19 16:58:55 +01002541 if (mode_idx < ARRAY_SIZE(edid_cea_modes)) {
2542 cea_mode = &edid_cea_modes[mode_idx];
2543 clock2 = cea_mode_alternate_clock(cea_mode);
2544 } else {
2545 mode_idx = drm_match_hdmi_mode(mode) - 1;
2546 if (mode_idx < ARRAY_SIZE(edid_4k_modes)) {
2547 cea_mode = &edid_4k_modes[mode_idx];
2548 clock2 = hdmi_mode_alternate_clock(cea_mode);
2549 }
2550 }
2551
2552 if (!cea_mode)
Ville Syrjäläe6e79202013-05-31 15:23:41 +03002553 continue;
2554
Ville Syrjäläe6e79202013-05-31 15:23:41 +03002555 clock1 = cea_mode->clock;
Ville Syrjäläe6e79202013-05-31 15:23:41 +03002556
2557 if (clock1 == clock2)
2558 continue;
2559
2560 if (mode->clock != clock1 && mode->clock != clock2)
2561 continue;
2562
2563 newmode = drm_mode_duplicate(dev, cea_mode);
2564 if (!newmode)
2565 continue;
2566
Damien Lespiau27130212013-09-25 16:45:28 +01002567 /* Carry over the stereo flags */
2568 newmode->flags |= mode->flags & DRM_MODE_FLAG_3D_MASK;
2569
Ville Syrjäläe6e79202013-05-31 15:23:41 +03002570 /*
2571 * The current mode could be either variant. Make
2572 * sure to pick the "other" clock for the new mode.
2573 */
2574 if (mode->clock != clock1)
2575 newmode->clock = clock1;
2576 else
2577 newmode->clock = clock2;
2578
2579 list_add_tail(&newmode->head, &list);
2580 }
2581
2582 list_for_each_entry_safe(mode, tmp, &list, head) {
2583 list_del(&mode->head);
2584 drm_mode_probed_add(connector, mode);
2585 modes++;
2586 }
2587
2588 return modes;
2589}
Stephane Marchesina4799032012-11-09 16:21:05 +00002590
Thomas Woodaff04ac2013-11-29 15:33:27 +00002591static struct drm_display_mode *
2592drm_display_mode_from_vic_index(struct drm_connector *connector,
2593 const u8 *video_db, u8 video_len,
2594 u8 video_index)
2595{
2596 struct drm_device *dev = connector->dev;
2597 struct drm_display_mode *newmode;
2598 u8 cea_mode;
2599
2600 if (video_db == NULL || video_index >= video_len)
2601 return NULL;
2602
2603 /* CEA modes are numbered 1..127 */
2604 cea_mode = (video_db[video_index] & 127) - 1;
2605 if (cea_mode >= ARRAY_SIZE(edid_cea_modes))
2606 return NULL;
2607
2608 newmode = drm_mode_duplicate(dev, &edid_cea_modes[cea_mode]);
Damien Lespiau409bbf12014-03-03 23:59:07 +00002609 if (!newmode)
2610 return NULL;
2611
Thomas Woodaff04ac2013-11-29 15:33:27 +00002612 newmode->vrefresh = 0;
2613
2614 return newmode;
2615}
2616
Christian Schmidt54ac76f2011-12-19 14:53:16 +00002617static int
Lespiau, Damien13ac3f52013-08-19 16:58:53 +01002618do_cea_modes(struct drm_connector *connector, const u8 *db, u8 len)
Christian Schmidt54ac76f2011-12-19 14:53:16 +00002619{
Thomas Woodaff04ac2013-11-29 15:33:27 +00002620 int i, modes = 0;
Christian Schmidt54ac76f2011-12-19 14:53:16 +00002621
Thomas Woodaff04ac2013-11-29 15:33:27 +00002622 for (i = 0; i < len; i++) {
2623 struct drm_display_mode *mode;
2624 mode = drm_display_mode_from_vic_index(connector, db, len, i);
2625 if (mode) {
2626 drm_mode_probed_add(connector, mode);
2627 modes++;
Christian Schmidt54ac76f2011-12-19 14:53:16 +00002628 }
2629 }
2630
2631 return modes;
2632}
2633
Damien Lespiauc858cfc2013-09-25 16:45:23 +01002634struct stereo_mandatory_mode {
2635 int width, height, vrefresh;
2636 unsigned int flags;
2637};
2638
2639static const struct stereo_mandatory_mode stereo_mandatory_modes[] = {
Damien Lespiauf7e121b2013-09-27 12:11:48 +01002640 { 1920, 1080, 24, DRM_MODE_FLAG_3D_TOP_AND_BOTTOM },
2641 { 1920, 1080, 24, DRM_MODE_FLAG_3D_FRAME_PACKING },
Damien Lespiauc858cfc2013-09-25 16:45:23 +01002642 { 1920, 1080, 50,
2643 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_3D_SIDE_BY_SIDE_HALF },
2644 { 1920, 1080, 60,
2645 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_3D_SIDE_BY_SIDE_HALF },
Damien Lespiauf7e121b2013-09-27 12:11:48 +01002646 { 1280, 720, 50, DRM_MODE_FLAG_3D_TOP_AND_BOTTOM },
2647 { 1280, 720, 50, DRM_MODE_FLAG_3D_FRAME_PACKING },
2648 { 1280, 720, 60, DRM_MODE_FLAG_3D_TOP_AND_BOTTOM },
2649 { 1280, 720, 60, DRM_MODE_FLAG_3D_FRAME_PACKING }
Damien Lespiauc858cfc2013-09-25 16:45:23 +01002650};
2651
2652static bool
2653stereo_match_mandatory(const struct drm_display_mode *mode,
2654 const struct stereo_mandatory_mode *stereo_mode)
2655{
2656 unsigned int interlaced = mode->flags & DRM_MODE_FLAG_INTERLACE;
2657
2658 return mode->hdisplay == stereo_mode->width &&
2659 mode->vdisplay == stereo_mode->height &&
2660 interlaced == (stereo_mode->flags & DRM_MODE_FLAG_INTERLACE) &&
2661 drm_mode_vrefresh(mode) == stereo_mode->vrefresh;
2662}
2663
Damien Lespiauc858cfc2013-09-25 16:45:23 +01002664static int add_hdmi_mandatory_stereo_modes(struct drm_connector *connector)
2665{
2666 struct drm_device *dev = connector->dev;
2667 const struct drm_display_mode *mode;
2668 struct list_head stereo_modes;
Damien Lespiauf7e121b2013-09-27 12:11:48 +01002669 int modes = 0, i;
Damien Lespiauc858cfc2013-09-25 16:45:23 +01002670
2671 INIT_LIST_HEAD(&stereo_modes);
2672
2673 list_for_each_entry(mode, &connector->probed_modes, head) {
Damien Lespiauf7e121b2013-09-27 12:11:48 +01002674 for (i = 0; i < ARRAY_SIZE(stereo_mandatory_modes); i++) {
2675 const struct stereo_mandatory_mode *mandatory;
Damien Lespiauc858cfc2013-09-25 16:45:23 +01002676 struct drm_display_mode *new_mode;
2677
Damien Lespiauf7e121b2013-09-27 12:11:48 +01002678 if (!stereo_match_mandatory(mode,
2679 &stereo_mandatory_modes[i]))
2680 continue;
Damien Lespiauc858cfc2013-09-25 16:45:23 +01002681
Damien Lespiauf7e121b2013-09-27 12:11:48 +01002682 mandatory = &stereo_mandatory_modes[i];
Damien Lespiauc858cfc2013-09-25 16:45:23 +01002683 new_mode = drm_mode_duplicate(dev, mode);
2684 if (!new_mode)
2685 continue;
2686
Damien Lespiauf7e121b2013-09-27 12:11:48 +01002687 new_mode->flags |= mandatory->flags;
Damien Lespiauc858cfc2013-09-25 16:45:23 +01002688 list_add_tail(&new_mode->head, &stereo_modes);
2689 modes++;
Damien Lespiauf7e121b2013-09-27 12:11:48 +01002690 }
Damien Lespiauc858cfc2013-09-25 16:45:23 +01002691 }
2692
2693 list_splice_tail(&stereo_modes, &connector->probed_modes);
2694
2695 return modes;
2696}
2697
Damien Lespiau1deee8d2013-09-25 16:45:24 +01002698static int add_hdmi_mode(struct drm_connector *connector, u8 vic)
2699{
2700 struct drm_device *dev = connector->dev;
2701 struct drm_display_mode *newmode;
2702
2703 vic--; /* VICs start at 1 */
2704 if (vic >= ARRAY_SIZE(edid_4k_modes)) {
2705 DRM_ERROR("Unknown HDMI VIC: %d\n", vic);
2706 return 0;
2707 }
2708
2709 newmode = drm_mode_duplicate(dev, &edid_4k_modes[vic]);
2710 if (!newmode)
2711 return 0;
2712
2713 drm_mode_probed_add(connector, newmode);
2714
2715 return 1;
2716}
2717
Thomas Woodfbf46022013-10-16 15:58:50 +01002718static int add_3d_struct_modes(struct drm_connector *connector, u16 structure,
2719 const u8 *video_db, u8 video_len, u8 video_index)
2720{
Thomas Woodfbf46022013-10-16 15:58:50 +01002721 struct drm_display_mode *newmode;
2722 int modes = 0;
Thomas Woodfbf46022013-10-16 15:58:50 +01002723
2724 if (structure & (1 << 0)) {
Thomas Woodaff04ac2013-11-29 15:33:27 +00002725 newmode = drm_display_mode_from_vic_index(connector, video_db,
2726 video_len,
2727 video_index);
Thomas Woodfbf46022013-10-16 15:58:50 +01002728 if (newmode) {
2729 newmode->flags |= DRM_MODE_FLAG_3D_FRAME_PACKING;
2730 drm_mode_probed_add(connector, newmode);
2731 modes++;
2732 }
2733 }
2734 if (structure & (1 << 6)) {
Thomas Woodaff04ac2013-11-29 15:33:27 +00002735 newmode = drm_display_mode_from_vic_index(connector, video_db,
2736 video_len,
2737 video_index);
Thomas Woodfbf46022013-10-16 15:58:50 +01002738 if (newmode) {
2739 newmode->flags |= DRM_MODE_FLAG_3D_TOP_AND_BOTTOM;
2740 drm_mode_probed_add(connector, newmode);
2741 modes++;
2742 }
2743 }
2744 if (structure & (1 << 8)) {
Thomas Woodaff04ac2013-11-29 15:33:27 +00002745 newmode = drm_display_mode_from_vic_index(connector, video_db,
2746 video_len,
2747 video_index);
Thomas Woodfbf46022013-10-16 15:58:50 +01002748 if (newmode) {
Thomas Wood89570ee2013-11-28 15:35:04 +00002749 newmode->flags |= DRM_MODE_FLAG_3D_SIDE_BY_SIDE_HALF;
Thomas Woodfbf46022013-10-16 15:58:50 +01002750 drm_mode_probed_add(connector, newmode);
2751 modes++;
2752 }
2753 }
2754
2755 return modes;
2756}
2757
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01002758/*
2759 * do_hdmi_vsdb_modes - Parse the HDMI Vendor Specific data block
2760 * @connector: connector corresponding to the HDMI sink
2761 * @db: start of the CEA vendor specific block
2762 * @len: length of the CEA block payload, ie. one can access up to db[len]
2763 *
Damien Lespiauc858cfc2013-09-25 16:45:23 +01002764 * Parses the HDMI VSDB looking for modes to add to @connector. This function
2765 * also adds the stereo 3d modes when applicable.
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01002766 */
2767static int
Thomas Woodfbf46022013-10-16 15:58:50 +01002768do_hdmi_vsdb_modes(struct drm_connector *connector, const u8 *db, u8 len,
2769 const u8 *video_db, u8 video_len)
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01002770{
Thomas Wood0e5083aa2013-11-29 18:18:58 +00002771 int modes = 0, offset = 0, i, multi_present = 0, multi_len;
Thomas Woodfbf46022013-10-16 15:58:50 +01002772 u8 vic_len, hdmi_3d_len = 0;
2773 u16 mask;
2774 u16 structure_all;
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01002775
2776 if (len < 8)
2777 goto out;
2778
2779 /* no HDMI_Video_Present */
2780 if (!(db[8] & (1 << 5)))
2781 goto out;
2782
2783 /* Latency_Fields_Present */
2784 if (db[8] & (1 << 7))
2785 offset += 2;
2786
2787 /* I_Latency_Fields_Present */
2788 if (db[8] & (1 << 6))
2789 offset += 2;
2790
2791 /* the declared length is not long enough for the 2 first bytes
2792 * of additional video format capabilities */
Damien Lespiauc858cfc2013-09-25 16:45:23 +01002793 if (len < (8 + offset + 2))
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01002794 goto out;
2795
Damien Lespiauc858cfc2013-09-25 16:45:23 +01002796 /* 3D_Present */
2797 offset++;
Thomas Woodfbf46022013-10-16 15:58:50 +01002798 if (db[8 + offset] & (1 << 7)) {
Damien Lespiauc858cfc2013-09-25 16:45:23 +01002799 modes += add_hdmi_mandatory_stereo_modes(connector);
2800
Thomas Woodfbf46022013-10-16 15:58:50 +01002801 /* 3D_Multi_present */
2802 multi_present = (db[8 + offset] & 0x60) >> 5;
2803 }
2804
Damien Lespiauc858cfc2013-09-25 16:45:23 +01002805 offset++;
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01002806 vic_len = db[8 + offset] >> 5;
Thomas Woodfbf46022013-10-16 15:58:50 +01002807 hdmi_3d_len = db[8 + offset] & 0x1f;
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01002808
2809 for (i = 0; i < vic_len && len >= (9 + offset + i); i++) {
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01002810 u8 vic;
2811
2812 vic = db[9 + offset + i];
Damien Lespiau1deee8d2013-09-25 16:45:24 +01002813 modes += add_hdmi_mode(connector, vic);
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01002814 }
Thomas Woodfbf46022013-10-16 15:58:50 +01002815 offset += 1 + vic_len;
2816
Thomas Wood0e5083aa2013-11-29 18:18:58 +00002817 if (multi_present == 1)
2818 multi_len = 2;
2819 else if (multi_present == 2)
2820 multi_len = 4;
Thomas Woodfbf46022013-10-16 15:58:50 +01002821 else
Thomas Wood0e5083aa2013-11-29 18:18:58 +00002822 multi_len = 0;
Thomas Woodfbf46022013-10-16 15:58:50 +01002823
Thomas Wood0e5083aa2013-11-29 18:18:58 +00002824 if (len < (8 + offset + hdmi_3d_len - 1))
2825 goto out;
2826
2827 if (hdmi_3d_len < multi_len)
2828 goto out;
2829
2830 if (multi_present == 1 || multi_present == 2) {
2831 /* 3D_Structure_ALL */
2832 structure_all = (db[8 + offset] << 8) | db[9 + offset];
2833
2834 /* check if 3D_MASK is present */
2835 if (multi_present == 2)
2836 mask = (db[10 + offset] << 8) | db[11 + offset];
2837 else
2838 mask = 0xffff;
2839
2840 for (i = 0; i < 16; i++) {
2841 if (mask & (1 << i))
2842 modes += add_3d_struct_modes(connector,
2843 structure_all,
2844 video_db,
2845 video_len, i);
2846 }
2847 }
2848
2849 offset += multi_len;
2850
2851 for (i = 0; i < (hdmi_3d_len - multi_len); i++) {
2852 int vic_index;
2853 struct drm_display_mode *newmode = NULL;
2854 unsigned int newflag = 0;
2855 bool detail_present;
2856
2857 detail_present = ((db[8 + offset + i] & 0x0f) > 7);
2858
2859 if (detail_present && (i + 1 == hdmi_3d_len - multi_len))
2860 break;
2861
2862 /* 2D_VIC_order_X */
2863 vic_index = db[8 + offset + i] >> 4;
2864
2865 /* 3D_Structure_X */
2866 switch (db[8 + offset + i] & 0x0f) {
2867 case 0:
2868 newflag = DRM_MODE_FLAG_3D_FRAME_PACKING;
2869 break;
2870 case 6:
2871 newflag = DRM_MODE_FLAG_3D_TOP_AND_BOTTOM;
2872 break;
2873 case 8:
2874 /* 3D_Detail_X */
2875 if ((db[9 + offset + i] >> 4) == 1)
2876 newflag = DRM_MODE_FLAG_3D_SIDE_BY_SIDE_HALF;
2877 break;
2878 }
2879
2880 if (newflag != 0) {
2881 newmode = drm_display_mode_from_vic_index(connector,
2882 video_db,
2883 video_len,
2884 vic_index);
2885
2886 if (newmode) {
2887 newmode->flags |= newflag;
2888 drm_mode_probed_add(connector, newmode);
2889 modes++;
2890 }
2891 }
2892
2893 if (detail_present)
2894 i++;
Thomas Woodfbf46022013-10-16 15:58:50 +01002895 }
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01002896
2897out:
2898 return modes;
2899}
2900
Christian Schmidt54ac76f2011-12-19 14:53:16 +00002901static int
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00002902cea_db_payload_len(const u8 *db)
2903{
2904 return db[0] & 0x1f;
2905}
2906
2907static int
2908cea_db_tag(const u8 *db)
2909{
2910 return db[0] >> 5;
2911}
2912
2913static int
2914cea_revision(const u8 *cea)
2915{
2916 return cea[1];
2917}
2918
2919static int
2920cea_db_offsets(const u8 *cea, int *start, int *end)
2921{
2922 /* Data block offset in CEA extension block */
2923 *start = 4;
2924 *end = cea[2];
2925 if (*end == 0)
2926 *end = 127;
2927 if (*end < 4 || *end > 127)
2928 return -ERANGE;
2929 return 0;
2930}
2931
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01002932static bool cea_db_is_hdmi_vsdb(const u8 *db)
2933{
2934 int hdmi_id;
2935
2936 if (cea_db_tag(db) != VENDOR_BLOCK)
2937 return false;
2938
2939 if (cea_db_payload_len(db) < 5)
2940 return false;
2941
2942 hdmi_id = db[1] | (db[2] << 8) | (db[3] << 16);
2943
Lespiau, Damien6cb3b7f2013-08-19 16:59:05 +01002944 return hdmi_id == HDMI_IEEE_OUI;
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01002945}
2946
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00002947#define for_each_cea_db(cea, i, start, end) \
2948 for ((i) = (start); (i) < (end) && (i) + cea_db_payload_len(&(cea)[(i)]) < (end); (i) += cea_db_payload_len(&(cea)[(i)]) + 1)
2949
2950static int
Christian Schmidt54ac76f2011-12-19 14:53:16 +00002951add_cea_modes(struct drm_connector *connector, struct edid *edid)
2952{
Lespiau, Damien13ac3f52013-08-19 16:58:53 +01002953 const u8 *cea = drm_find_cea_extension(edid);
Thomas Woodfbf46022013-10-16 15:58:50 +01002954 const u8 *db, *hdmi = NULL, *video = NULL;
2955 u8 dbl, hdmi_len, video_len = 0;
Christian Schmidt54ac76f2011-12-19 14:53:16 +00002956 int modes = 0;
2957
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00002958 if (cea && cea_revision(cea) >= 3) {
2959 int i, start, end;
2960
2961 if (cea_db_offsets(cea, &start, &end))
2962 return 0;
2963
2964 for_each_cea_db(cea, i, start, end) {
2965 db = &cea[i];
2966 dbl = cea_db_payload_len(db);
2967
Thomas Woodfbf46022013-10-16 15:58:50 +01002968 if (cea_db_tag(db) == VIDEO_BLOCK) {
2969 video = db + 1;
2970 video_len = dbl;
2971 modes += do_cea_modes(connector, video, dbl);
2972 }
Damien Lespiauc858cfc2013-09-25 16:45:23 +01002973 else if (cea_db_is_hdmi_vsdb(db)) {
2974 hdmi = db;
2975 hdmi_len = dbl;
2976 }
Christian Schmidt54ac76f2011-12-19 14:53:16 +00002977 }
2978 }
2979
Damien Lespiauc858cfc2013-09-25 16:45:23 +01002980 /*
2981 * We parse the HDMI VSDB after having added the cea modes as we will
2982 * be patching their flags when the sink supports stereo 3D.
2983 */
2984 if (hdmi)
Thomas Woodfbf46022013-10-16 15:58:50 +01002985 modes += do_hdmi_vsdb_modes(connector, hdmi, hdmi_len, video,
2986 video_len);
Damien Lespiauc858cfc2013-09-25 16:45:23 +01002987
Christian Schmidt54ac76f2011-12-19 14:53:16 +00002988 return modes;
2989}
2990
Wu Fengguang76adaa342011-09-05 14:23:20 +08002991static void
Ville Syrjälä85040722012-08-16 14:55:05 +00002992parse_hdmi_vsdb(struct drm_connector *connector, const u8 *db)
Wu Fengguang76adaa342011-09-05 14:23:20 +08002993{
Ville Syrjälä85040722012-08-16 14:55:05 +00002994 u8 len = cea_db_payload_len(db);
Wu Fengguang76adaa342011-09-05 14:23:20 +08002995
Ville Syrjälä85040722012-08-16 14:55:05 +00002996 if (len >= 6) {
2997 connector->eld[5] |= (db[6] >> 7) << 1; /* Supports_AI */
2998 connector->dvi_dual = db[6] & 1;
2999 }
3000 if (len >= 7)
3001 connector->max_tmds_clock = db[7] * 5;
3002 if (len >= 8) {
3003 connector->latency_present[0] = db[8] >> 7;
3004 connector->latency_present[1] = (db[8] >> 6) & 1;
3005 }
3006 if (len >= 9)
3007 connector->video_latency[0] = db[9];
3008 if (len >= 10)
3009 connector->audio_latency[0] = db[10];
3010 if (len >= 11)
3011 connector->video_latency[1] = db[11];
3012 if (len >= 12)
3013 connector->audio_latency[1] = db[12];
Wu Fengguang76adaa342011-09-05 14:23:20 +08003014
Daniel Vetter670c1ef2012-11-22 09:53:55 +01003015 DRM_DEBUG_KMS("HDMI: DVI dual %d, "
Wu Fengguang76adaa342011-09-05 14:23:20 +08003016 "max TMDS clock %d, "
3017 "latency present %d %d, "
3018 "video latency %d %d, "
3019 "audio latency %d %d\n",
3020 connector->dvi_dual,
3021 connector->max_tmds_clock,
3022 (int) connector->latency_present[0],
3023 (int) connector->latency_present[1],
3024 connector->video_latency[0],
3025 connector->video_latency[1],
3026 connector->audio_latency[0],
3027 connector->audio_latency[1]);
3028}
3029
3030static void
3031monitor_name(struct detailed_timing *t, void *data)
3032{
3033 if (t->data.other_data.type == EDID_DETAIL_MONITOR_NAME)
3034 *(u8 **)data = t->data.other_data.data.str.str;
3035}
3036
3037/**
3038 * drm_edid_to_eld - build ELD from EDID
3039 * @connector: connector corresponding to the HDMI/DP sink
3040 * @edid: EDID to parse
3041 *
3042 * Fill the ELD (EDID-Like Data) buffer for passing to the audio driver.
3043 * Some ELD fields are left to the graphics driver caller:
3044 * - Conn_Type
3045 * - HDCP
3046 * - Port_ID
3047 */
3048void drm_edid_to_eld(struct drm_connector *connector, struct edid *edid)
3049{
3050 uint8_t *eld = connector->eld;
3051 u8 *cea;
3052 u8 *name;
3053 u8 *db;
3054 int sad_count = 0;
3055 int mnl;
3056 int dbl;
3057
3058 memset(eld, 0, sizeof(connector->eld));
3059
3060 cea = drm_find_cea_extension(edid);
3061 if (!cea) {
3062 DRM_DEBUG_KMS("ELD: no CEA Extension found\n");
3063 return;
3064 }
3065
3066 name = NULL;
3067 drm_for_each_detailed_block((u8 *)edid, monitor_name, &name);
3068 for (mnl = 0; name && mnl < 13; mnl++) {
3069 if (name[mnl] == 0x0a)
3070 break;
3071 eld[20 + mnl] = name[mnl];
3072 }
3073 eld[4] = (cea[1] << 5) | mnl;
3074 DRM_DEBUG_KMS("ELD monitor %s\n", eld + 20);
3075
3076 eld[0] = 2 << 3; /* ELD version: 2 */
3077
3078 eld[16] = edid->mfg_id[0];
3079 eld[17] = edid->mfg_id[1];
3080 eld[18] = edid->prod_code[0];
3081 eld[19] = edid->prod_code[1];
3082
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00003083 if (cea_revision(cea) >= 3) {
3084 int i, start, end;
3085
3086 if (cea_db_offsets(cea, &start, &end)) {
3087 start = 0;
3088 end = 0;
3089 }
3090
3091 for_each_cea_db(cea, i, start, end) {
3092 db = &cea[i];
3093 dbl = cea_db_payload_len(db);
3094
3095 switch (cea_db_tag(db)) {
Christian Schmidta0ab7342011-12-19 20:03:38 +01003096 case AUDIO_BLOCK:
3097 /* Audio Data Block, contains SADs */
3098 sad_count = dbl / 3;
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00003099 if (dbl >= 1)
3100 memcpy(eld + 20 + mnl, &db[1], dbl);
Christian Schmidta0ab7342011-12-19 20:03:38 +01003101 break;
3102 case SPEAKER_BLOCK:
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00003103 /* Speaker Allocation Data Block */
3104 if (dbl >= 1)
3105 eld[7] = db[1];
Christian Schmidta0ab7342011-12-19 20:03:38 +01003106 break;
3107 case VENDOR_BLOCK:
3108 /* HDMI Vendor-Specific Data Block */
Ville Syrjälä14f77fd2012-08-16 14:55:06 +00003109 if (cea_db_is_hdmi_vsdb(db))
Christian Schmidta0ab7342011-12-19 20:03:38 +01003110 parse_hdmi_vsdb(connector, db);
3111 break;
3112 default:
3113 break;
3114 }
Wu Fengguang76adaa342011-09-05 14:23:20 +08003115 }
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00003116 }
Wu Fengguang76adaa342011-09-05 14:23:20 +08003117 eld[5] |= sad_count << 4;
3118 eld[2] = (20 + mnl + sad_count * 3 + 3) / 4;
3119
3120 DRM_DEBUG_KMS("ELD size %d, SAD count %d\n", (int)eld[2], sad_count);
3121}
3122EXPORT_SYMBOL(drm_edid_to_eld);
3123
3124/**
Rafał Miłeckife214162013-04-19 19:01:25 +02003125 * drm_edid_to_sad - extracts SADs from EDID
3126 * @edid: EDID to parse
3127 * @sads: pointer that will be set to the extracted SADs
3128 *
3129 * Looks for CEA EDID block and extracts SADs (Short Audio Descriptors) from it.
3130 * Note: returned pointer needs to be kfreed
3131 *
3132 * Return number of found SADs or negative number on error.
3133 */
3134int drm_edid_to_sad(struct edid *edid, struct cea_sad **sads)
3135{
3136 int count = 0;
3137 int i, start, end, dbl;
3138 u8 *cea;
3139
3140 cea = drm_find_cea_extension(edid);
3141 if (!cea) {
3142 DRM_DEBUG_KMS("SAD: no CEA Extension found\n");
3143 return -ENOENT;
3144 }
3145
3146 if (cea_revision(cea) < 3) {
3147 DRM_DEBUG_KMS("SAD: wrong CEA revision\n");
3148 return -ENOTSUPP;
3149 }
3150
3151 if (cea_db_offsets(cea, &start, &end)) {
3152 DRM_DEBUG_KMS("SAD: invalid data block offsets\n");
3153 return -EPROTO;
3154 }
3155
3156 for_each_cea_db(cea, i, start, end) {
3157 u8 *db = &cea[i];
3158
3159 if (cea_db_tag(db) == AUDIO_BLOCK) {
3160 int j;
3161 dbl = cea_db_payload_len(db);
3162
3163 count = dbl / 3; /* SAD is 3B */
3164 *sads = kcalloc(count, sizeof(**sads), GFP_KERNEL);
3165 if (!*sads)
3166 return -ENOMEM;
3167 for (j = 0; j < count; j++) {
3168 u8 *sad = &db[1 + j * 3];
3169
3170 (*sads)[j].format = (sad[0] & 0x78) >> 3;
3171 (*sads)[j].channels = sad[0] & 0x7;
3172 (*sads)[j].freq = sad[1] & 0x7F;
3173 (*sads)[j].byte2 = sad[2];
3174 }
3175 break;
3176 }
3177 }
3178
3179 return count;
3180}
3181EXPORT_SYMBOL(drm_edid_to_sad);
3182
3183/**
Alex Deucherd105f472013-07-25 15:55:32 -04003184 * drm_edid_to_speaker_allocation - extracts Speaker Allocation Data Blocks from EDID
3185 * @edid: EDID to parse
3186 * @sadb: pointer to the speaker block
3187 *
3188 * Looks for CEA EDID block and extracts the Speaker Allocation Data Block from it.
3189 * Note: returned pointer needs to be kfreed
3190 *
3191 * Return number of found Speaker Allocation Blocks or negative number on error.
3192 */
3193int drm_edid_to_speaker_allocation(struct edid *edid, u8 **sadb)
3194{
3195 int count = 0;
3196 int i, start, end, dbl;
3197 const u8 *cea;
3198
3199 cea = drm_find_cea_extension(edid);
3200 if (!cea) {
3201 DRM_DEBUG_KMS("SAD: no CEA Extension found\n");
3202 return -ENOENT;
3203 }
3204
3205 if (cea_revision(cea) < 3) {
3206 DRM_DEBUG_KMS("SAD: wrong CEA revision\n");
3207 return -ENOTSUPP;
3208 }
3209
3210 if (cea_db_offsets(cea, &start, &end)) {
3211 DRM_DEBUG_KMS("SAD: invalid data block offsets\n");
3212 return -EPROTO;
3213 }
3214
3215 for_each_cea_db(cea, i, start, end) {
3216 const u8 *db = &cea[i];
3217
3218 if (cea_db_tag(db) == SPEAKER_BLOCK) {
3219 dbl = cea_db_payload_len(db);
3220
3221 /* Speaker Allocation Data Block */
3222 if (dbl == 3) {
3223 *sadb = kmalloc(dbl, GFP_KERNEL);
Alex Deucher618e3772013-09-27 18:46:09 -04003224 if (!*sadb)
3225 return -ENOMEM;
Alex Deucherd105f472013-07-25 15:55:32 -04003226 memcpy(*sadb, &db[1], dbl);
3227 count = dbl;
3228 break;
3229 }
3230 }
3231 }
3232
3233 return count;
3234}
3235EXPORT_SYMBOL(drm_edid_to_speaker_allocation);
3236
3237/**
Wu Fengguang76adaa342011-09-05 14:23:20 +08003238 * drm_av_sync_delay - HDMI/DP sink audio-video sync delay in millisecond
3239 * @connector: connector associated with the HDMI/DP sink
3240 * @mode: the display mode
3241 */
3242int drm_av_sync_delay(struct drm_connector *connector,
3243 struct drm_display_mode *mode)
3244{
3245 int i = !!(mode->flags & DRM_MODE_FLAG_INTERLACE);
3246 int a, v;
3247
3248 if (!connector->latency_present[0])
3249 return 0;
3250 if (!connector->latency_present[1])
3251 i = 0;
3252
3253 a = connector->audio_latency[i];
3254 v = connector->video_latency[i];
3255
3256 /*
3257 * HDMI/DP sink doesn't support audio or video?
3258 */
3259 if (a == 255 || v == 255)
3260 return 0;
3261
3262 /*
3263 * Convert raw EDID values to millisecond.
3264 * Treat unknown latency as 0ms.
3265 */
3266 if (a)
3267 a = min(2 * (a - 1), 500);
3268 if (v)
3269 v = min(2 * (v - 1), 500);
3270
3271 return max(v - a, 0);
3272}
3273EXPORT_SYMBOL(drm_av_sync_delay);
3274
3275/**
3276 * drm_select_eld - select one ELD from multiple HDMI/DP sinks
3277 * @encoder: the encoder just changed display mode
3278 * @mode: the adjusted display mode
3279 *
3280 * It's possible for one encoder to be associated with multiple HDMI/DP sinks.
3281 * The policy is now hard coded to simply use the first HDMI/DP sink's ELD.
3282 */
3283struct drm_connector *drm_select_eld(struct drm_encoder *encoder,
3284 struct drm_display_mode *mode)
3285{
3286 struct drm_connector *connector;
3287 struct drm_device *dev = encoder->dev;
3288
3289 list_for_each_entry(connector, &dev->mode_config.connector_list, head)
3290 if (connector->encoder == encoder && connector->eld[0])
3291 return connector;
3292
3293 return NULL;
3294}
3295EXPORT_SYMBOL(drm_select_eld);
3296
Ma Lingf23c20c2009-03-26 19:26:23 +08003297/**
3298 * drm_detect_hdmi_monitor - detect whether monitor is hdmi.
3299 * @edid: monitor EDID information
3300 *
3301 * Parse the CEA extension according to CEA-861-B.
3302 * Return true if HDMI, false if not or unknown.
3303 */
3304bool drm_detect_hdmi_monitor(struct edid *edid)
3305{
Zhenyu Wang8fe97902010-09-19 14:27:28 +08003306 u8 *edid_ext;
Ville Syrjälä14f77fd2012-08-16 14:55:06 +00003307 int i;
Ma Lingf23c20c2009-03-26 19:26:23 +08003308 int start_offset, end_offset;
Ma Lingf23c20c2009-03-26 19:26:23 +08003309
Zhenyu Wang8fe97902010-09-19 14:27:28 +08003310 edid_ext = drm_find_cea_extension(edid);
3311 if (!edid_ext)
Ville Syrjälä14f77fd2012-08-16 14:55:06 +00003312 return false;
Ma Lingf23c20c2009-03-26 19:26:23 +08003313
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00003314 if (cea_db_offsets(edid_ext, &start_offset, &end_offset))
Ville Syrjälä14f77fd2012-08-16 14:55:06 +00003315 return false;
Ma Lingf23c20c2009-03-26 19:26:23 +08003316
3317 /*
3318 * Because HDMI identifier is in Vendor Specific Block,
3319 * search it from all data blocks of CEA extension.
3320 */
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00003321 for_each_cea_db(edid_ext, i, start_offset, end_offset) {
Ville Syrjälä14f77fd2012-08-16 14:55:06 +00003322 if (cea_db_is_hdmi_vsdb(&edid_ext[i]))
3323 return true;
Ma Lingf23c20c2009-03-26 19:26:23 +08003324 }
3325
Ville Syrjälä14f77fd2012-08-16 14:55:06 +00003326 return false;
Ma Lingf23c20c2009-03-26 19:26:23 +08003327}
3328EXPORT_SYMBOL(drm_detect_hdmi_monitor);
3329
Dave Airlief453ba02008-11-07 14:05:41 -08003330/**
Zhenyu Wang8fe97902010-09-19 14:27:28 +08003331 * drm_detect_monitor_audio - check monitor audio capability
Daniel Vetterfc668112014-01-21 12:02:26 +01003332 * @edid: EDID block to scan
Zhenyu Wang8fe97902010-09-19 14:27:28 +08003333 *
3334 * Monitor should have CEA extension block.
3335 * If monitor has 'basic audio', but no CEA audio blocks, it's 'basic
3336 * audio' only. If there is any audio extension block and supported
3337 * audio format, assume at least 'basic audio' support, even if 'basic
3338 * audio' is not defined in EDID.
3339 *
3340 */
3341bool drm_detect_monitor_audio(struct edid *edid)
3342{
3343 u8 *edid_ext;
3344 int i, j;
3345 bool has_audio = false;
3346 int start_offset, end_offset;
3347
3348 edid_ext = drm_find_cea_extension(edid);
3349 if (!edid_ext)
3350 goto end;
3351
3352 has_audio = ((edid_ext[3] & EDID_BASIC_AUDIO) != 0);
3353
3354 if (has_audio) {
3355 DRM_DEBUG_KMS("Monitor has basic audio support\n");
3356 goto end;
3357 }
3358
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00003359 if (cea_db_offsets(edid_ext, &start_offset, &end_offset))
3360 goto end;
Zhenyu Wang8fe97902010-09-19 14:27:28 +08003361
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00003362 for_each_cea_db(edid_ext, i, start_offset, end_offset) {
3363 if (cea_db_tag(&edid_ext[i]) == AUDIO_BLOCK) {
Zhenyu Wang8fe97902010-09-19 14:27:28 +08003364 has_audio = true;
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00003365 for (j = 1; j < cea_db_payload_len(&edid_ext[i]) + 1; j += 3)
Zhenyu Wang8fe97902010-09-19 14:27:28 +08003366 DRM_DEBUG_KMS("CEA audio format %d\n",
3367 (edid_ext[i + j] >> 3) & 0xf);
3368 goto end;
3369 }
3370 }
3371end:
3372 return has_audio;
3373}
3374EXPORT_SYMBOL(drm_detect_monitor_audio);
3375
3376/**
Ville Syrjäläb1edd6a2013-01-17 16:31:30 +02003377 * drm_rgb_quant_range_selectable - is RGB quantization range selectable?
Daniel Vetterfc668112014-01-21 12:02:26 +01003378 * @edid: EDID block to scan
Ville Syrjäläb1edd6a2013-01-17 16:31:30 +02003379 *
3380 * Check whether the monitor reports the RGB quantization range selection
3381 * as supported. The AVI infoframe can then be used to inform the monitor
3382 * which quantization range (full or limited) is used.
3383 */
3384bool drm_rgb_quant_range_selectable(struct edid *edid)
3385{
3386 u8 *edid_ext;
3387 int i, start, end;
3388
3389 edid_ext = drm_find_cea_extension(edid);
3390 if (!edid_ext)
3391 return false;
3392
3393 if (cea_db_offsets(edid_ext, &start, &end))
3394 return false;
3395
3396 for_each_cea_db(edid_ext, i, start, end) {
3397 if (cea_db_tag(&edid_ext[i]) == VIDEO_CAPABILITY_BLOCK &&
3398 cea_db_payload_len(&edid_ext[i]) == 2) {
3399 DRM_DEBUG_KMS("CEA VCDB 0x%02x\n", edid_ext[i + 2]);
3400 return edid_ext[i + 2] & EDID_CEA_VCDB_QS;
3401 }
3402 }
3403
3404 return false;
3405}
3406EXPORT_SYMBOL(drm_rgb_quant_range_selectable);
3407
3408/**
Jesse Barnes3b112282011-04-15 12:49:23 -07003409 * drm_add_display_info - pull display info out if present
3410 * @edid: EDID data
3411 * @info: display info (attached to connector)
3412 *
3413 * Grab any available display info and stuff it into the drm_display_info
3414 * structure that's part of the connector. Useful for tracking bpp and
3415 * color spaces.
3416 */
3417static void drm_add_display_info(struct edid *edid,
3418 struct drm_display_info *info)
3419{
Jesse Barnesebec9a72011-08-03 09:22:54 -07003420 u8 *edid_ext;
3421
Jesse Barnes3b112282011-04-15 12:49:23 -07003422 info->width_mm = edid->width_cm * 10;
3423 info->height_mm = edid->height_cm * 10;
3424
3425 /* driver figures it out in this case */
3426 info->bpc = 0;
Jesse Barnesda05a5a72011-04-15 13:48:57 -07003427 info->color_formats = 0;
Jesse Barnes3b112282011-04-15 12:49:23 -07003428
Lars-Peter Clausena988bc72012-04-16 15:16:19 +02003429 if (edid->revision < 3)
Jesse Barnes3b112282011-04-15 12:49:23 -07003430 return;
3431
3432 if (!(edid->input & DRM_EDID_INPUT_DIGITAL))
3433 return;
3434
Lars-Peter Clausena988bc72012-04-16 15:16:19 +02003435 /* Get data from CEA blocks if present */
3436 edid_ext = drm_find_cea_extension(edid);
3437 if (edid_ext) {
3438 info->cea_rev = edid_ext[1];
3439
3440 /* The existence of a CEA block should imply RGB support */
3441 info->color_formats = DRM_COLOR_FORMAT_RGB444;
3442 if (edid_ext[3] & EDID_CEA_YCRCB444)
3443 info->color_formats |= DRM_COLOR_FORMAT_YCRCB444;
3444 if (edid_ext[3] & EDID_CEA_YCRCB422)
3445 info->color_formats |= DRM_COLOR_FORMAT_YCRCB422;
3446 }
3447
3448 /* Only defined for 1.4 with digital displays */
3449 if (edid->revision < 4)
3450 return;
3451
Jesse Barnes3b112282011-04-15 12:49:23 -07003452 switch (edid->input & DRM_EDID_DIGITAL_DEPTH_MASK) {
3453 case DRM_EDID_DIGITAL_DEPTH_6:
3454 info->bpc = 6;
3455 break;
3456 case DRM_EDID_DIGITAL_DEPTH_8:
3457 info->bpc = 8;
3458 break;
3459 case DRM_EDID_DIGITAL_DEPTH_10:
3460 info->bpc = 10;
3461 break;
3462 case DRM_EDID_DIGITAL_DEPTH_12:
3463 info->bpc = 12;
3464 break;
3465 case DRM_EDID_DIGITAL_DEPTH_14:
3466 info->bpc = 14;
3467 break;
3468 case DRM_EDID_DIGITAL_DEPTH_16:
3469 info->bpc = 16;
3470 break;
3471 case DRM_EDID_DIGITAL_DEPTH_UNDEF:
3472 default:
3473 info->bpc = 0;
3474 break;
3475 }
Jesse Barnesda05a5a72011-04-15 13:48:57 -07003476
Lars-Peter Clausena988bc72012-04-16 15:16:19 +02003477 info->color_formats |= DRM_COLOR_FORMAT_RGB444;
Lars-Peter Clausenee588082012-04-16 15:16:18 +02003478 if (edid->features & DRM_EDID_FEATURE_RGB_YCRCB444)
3479 info->color_formats |= DRM_COLOR_FORMAT_YCRCB444;
3480 if (edid->features & DRM_EDID_FEATURE_RGB_YCRCB422)
3481 info->color_formats |= DRM_COLOR_FORMAT_YCRCB422;
Jesse Barnes3b112282011-04-15 12:49:23 -07003482}
3483
3484/**
Dave Airlief453ba02008-11-07 14:05:41 -08003485 * drm_add_edid_modes - add modes from EDID data, if available
3486 * @connector: connector we're probing
3487 * @edid: edid data
3488 *
3489 * Add the specified modes to the connector's mode list.
3490 *
3491 * Return number of modes added or 0 if we couldn't find any.
3492 */
3493int drm_add_edid_modes(struct drm_connector *connector, struct edid *edid)
3494{
3495 int num_modes = 0;
3496 u32 quirks;
3497
3498 if (edid == NULL) {
3499 return 0;
3500 }
Alex Deucher3c537882010-02-05 04:21:19 -05003501 if (!drm_edid_is_valid(edid)) {
Jordan Crousedcdb1672010-05-27 13:40:25 -06003502 dev_warn(connector->dev->dev, "%s: EDID invalid.\n",
Dave Airlief453ba02008-11-07 14:05:41 -08003503 drm_get_connector_name(connector));
3504 return 0;
3505 }
3506
3507 quirks = edid_get_quirks(edid);
3508
Adam Jacksonc867df72010-03-29 21:43:21 +00003509 /*
3510 * EDID spec says modes should be preferred in this order:
3511 * - preferred detailed mode
3512 * - other detailed modes from base block
3513 * - detailed modes from extension blocks
3514 * - CVT 3-byte code modes
3515 * - standard timing codes
3516 * - established timing codes
3517 * - modes inferred from GTF or CVT range information
3518 *
Adam Jackson13931572010-08-03 14:38:19 -04003519 * We get this pretty much right.
Adam Jacksonc867df72010-03-29 21:43:21 +00003520 *
3521 * XXX order for additional mode types in extension blocks?
3522 */
Adam Jackson13931572010-08-03 14:38:19 -04003523 num_modes += add_detailed_modes(connector, edid, quirks);
3524 num_modes += add_cvt_modes(connector, edid);
Adam Jacksonc867df72010-03-29 21:43:21 +00003525 num_modes += add_standard_modes(connector, edid);
3526 num_modes += add_established_modes(connector, edid);
Paulo Zanoni196e0772013-02-15 13:36:27 -02003527 if (edid->features & DRM_EDID_FEATURE_DEFAULT_GTF)
3528 num_modes += add_inferred_modes(connector, edid);
Christian Schmidt54ac76f2011-12-19 14:53:16 +00003529 num_modes += add_cea_modes(connector, edid);
Ville Syrjäläe6e79202013-05-31 15:23:41 +03003530 num_modes += add_alternate_cea_modes(connector, edid);
Dave Airlief453ba02008-11-07 14:05:41 -08003531
3532 if (quirks & (EDID_QUIRK_PREFER_LARGE_60 | EDID_QUIRK_PREFER_LARGE_75))
3533 edid_fixup_preferred(connector, quirks);
3534
Jesse Barnes3b112282011-04-15 12:49:23 -07003535 drm_add_display_info(edid, &connector->display_info);
Dave Airlief453ba02008-11-07 14:05:41 -08003536
Rafał Miłecki49d45a312013-12-07 13:22:42 +01003537 if (quirks & EDID_QUIRK_FORCE_8BPC)
3538 connector->display_info.bpc = 8;
3539
Dave Airlief453ba02008-11-07 14:05:41 -08003540 return num_modes;
3541}
3542EXPORT_SYMBOL(drm_add_edid_modes);
Zhao Yakuif0fda0a2009-09-03 09:33:48 +08003543
3544/**
3545 * drm_add_modes_noedid - add modes for the connectors without EDID
3546 * @connector: connector we're probing
3547 * @hdisplay: the horizontal display limit
3548 * @vdisplay: the vertical display limit
3549 *
3550 * Add the specified modes to the connector's mode list. Only when the
3551 * hdisplay/vdisplay is not beyond the given limit, it will be added.
3552 *
3553 * Return number of modes added or 0 if we couldn't find any.
3554 */
3555int drm_add_modes_noedid(struct drm_connector *connector,
3556 int hdisplay, int vdisplay)
3557{
3558 int i, count, num_modes = 0;
Chris Wilsonb1f559e2011-01-26 09:49:47 +00003559 struct drm_display_mode *mode;
Zhao Yakuif0fda0a2009-09-03 09:33:48 +08003560 struct drm_device *dev = connector->dev;
3561
3562 count = sizeof(drm_dmt_modes) / sizeof(struct drm_display_mode);
3563 if (hdisplay < 0)
3564 hdisplay = 0;
3565 if (vdisplay < 0)
3566 vdisplay = 0;
3567
3568 for (i = 0; i < count; i++) {
Chris Wilsonb1f559e2011-01-26 09:49:47 +00003569 const struct drm_display_mode *ptr = &drm_dmt_modes[i];
Zhao Yakuif0fda0a2009-09-03 09:33:48 +08003570 if (hdisplay && vdisplay) {
3571 /*
3572 * Only when two are valid, they will be used to check
3573 * whether the mode should be added to the mode list of
3574 * the connector.
3575 */
3576 if (ptr->hdisplay > hdisplay ||
3577 ptr->vdisplay > vdisplay)
3578 continue;
3579 }
Adam Jacksonf985ded2009-11-23 14:23:04 -05003580 if (drm_mode_vrefresh(ptr) > 61)
3581 continue;
Zhao Yakuif0fda0a2009-09-03 09:33:48 +08003582 mode = drm_mode_duplicate(dev, ptr);
3583 if (mode) {
3584 drm_mode_probed_add(connector, mode);
3585 num_modes++;
3586 }
3587 }
3588 return num_modes;
3589}
3590EXPORT_SYMBOL(drm_add_modes_noedid);
Thierry Reding10a85122012-11-21 15:31:35 +01003591
Gerd Hoffmann3cf70da2013-10-11 10:01:08 +02003592void drm_set_preferred_mode(struct drm_connector *connector,
3593 int hpref, int vpref)
3594{
3595 struct drm_display_mode *mode;
3596
3597 list_for_each_entry(mode, &connector->probed_modes, head) {
Daniel Vetter9d3de132014-01-23 16:27:56 +01003598 if (mode->hdisplay == hpref &&
3599 mode->vdisplay == vpref)
Gerd Hoffmann3cf70da2013-10-11 10:01:08 +02003600 mode->type |= DRM_MODE_TYPE_PREFERRED;
3601 }
3602}
3603EXPORT_SYMBOL(drm_set_preferred_mode);
3604
Thierry Reding10a85122012-11-21 15:31:35 +01003605/**
3606 * drm_hdmi_avi_infoframe_from_display_mode() - fill an HDMI AVI infoframe with
3607 * data from a DRM display mode
3608 * @frame: HDMI AVI infoframe
3609 * @mode: DRM display mode
3610 *
3611 * Returns 0 on success or a negative error code on failure.
3612 */
3613int
3614drm_hdmi_avi_infoframe_from_display_mode(struct hdmi_avi_infoframe *frame,
3615 const struct drm_display_mode *mode)
3616{
3617 int err;
3618
3619 if (!frame || !mode)
3620 return -EINVAL;
3621
3622 err = hdmi_avi_infoframe_init(frame);
3623 if (err < 0)
3624 return err;
3625
Damien Lespiaubf02db92013-08-06 20:32:22 +01003626 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
3627 frame->pixel_repeat = 1;
3628
Thierry Reding10a85122012-11-21 15:31:35 +01003629 frame->video_code = drm_match_cea_mode(mode);
Thierry Reding10a85122012-11-21 15:31:35 +01003630
3631 frame->picture_aspect = HDMI_PICTURE_ASPECT_NONE;
Vandana Kannan0967e6a2014-04-01 16:26:59 +05303632
3633 /* Populate picture aspect ratio from CEA mode list */
3634 if (frame->video_code > 0)
3635 frame->picture_aspect = drm_get_cea_aspect_ratio(
3636 frame->video_code);
3637
Thierry Reding10a85122012-11-21 15:31:35 +01003638 frame->active_aspect = HDMI_ACTIVE_ASPECT_PICTURE;
Daniel Drake24d01802014-02-27 09:19:30 -06003639 frame->scan_mode = HDMI_SCAN_MODE_UNDERSCAN;
Thierry Reding10a85122012-11-21 15:31:35 +01003640
3641 return 0;
3642}
3643EXPORT_SYMBOL(drm_hdmi_avi_infoframe_from_display_mode);
Lespiau, Damien83dd0002013-08-19 16:59:03 +01003644
Damien Lespiau4eed4a02013-09-25 16:45:26 +01003645static enum hdmi_3d_structure
3646s3d_structure_from_display_mode(const struct drm_display_mode *mode)
3647{
3648 u32 layout = mode->flags & DRM_MODE_FLAG_3D_MASK;
3649
3650 switch (layout) {
3651 case DRM_MODE_FLAG_3D_FRAME_PACKING:
3652 return HDMI_3D_STRUCTURE_FRAME_PACKING;
3653 case DRM_MODE_FLAG_3D_FIELD_ALTERNATIVE:
3654 return HDMI_3D_STRUCTURE_FIELD_ALTERNATIVE;
3655 case DRM_MODE_FLAG_3D_LINE_ALTERNATIVE:
3656 return HDMI_3D_STRUCTURE_LINE_ALTERNATIVE;
3657 case DRM_MODE_FLAG_3D_SIDE_BY_SIDE_FULL:
3658 return HDMI_3D_STRUCTURE_SIDE_BY_SIDE_FULL;
3659 case DRM_MODE_FLAG_3D_L_DEPTH:
3660 return HDMI_3D_STRUCTURE_L_DEPTH;
3661 case DRM_MODE_FLAG_3D_L_DEPTH_GFX_GFX_DEPTH:
3662 return HDMI_3D_STRUCTURE_L_DEPTH_GFX_GFX_DEPTH;
3663 case DRM_MODE_FLAG_3D_TOP_AND_BOTTOM:
3664 return HDMI_3D_STRUCTURE_TOP_AND_BOTTOM;
3665 case DRM_MODE_FLAG_3D_SIDE_BY_SIDE_HALF:
3666 return HDMI_3D_STRUCTURE_SIDE_BY_SIDE_HALF;
3667 default:
3668 return HDMI_3D_STRUCTURE_INVALID;
3669 }
3670}
3671
Lespiau, Damien83dd0002013-08-19 16:59:03 +01003672/**
3673 * drm_hdmi_vendor_infoframe_from_display_mode() - fill an HDMI infoframe with
3674 * data from a DRM display mode
3675 * @frame: HDMI vendor infoframe
3676 * @mode: DRM display mode
3677 *
3678 * Note that there's is a need to send HDMI vendor infoframes only when using a
3679 * 4k or stereoscopic 3D mode. So when giving any other mode as input this
3680 * function will return -EINVAL, error that can be safely ignored.
3681 *
3682 * Returns 0 on success or a negative error code on failure.
3683 */
3684int
3685drm_hdmi_vendor_infoframe_from_display_mode(struct hdmi_vendor_infoframe *frame,
3686 const struct drm_display_mode *mode)
3687{
3688 int err;
Damien Lespiau4eed4a02013-09-25 16:45:26 +01003689 u32 s3d_flags;
Lespiau, Damien83dd0002013-08-19 16:59:03 +01003690 u8 vic;
3691
3692 if (!frame || !mode)
3693 return -EINVAL;
3694
3695 vic = drm_match_hdmi_mode(mode);
Damien Lespiau4eed4a02013-09-25 16:45:26 +01003696 s3d_flags = mode->flags & DRM_MODE_FLAG_3D_MASK;
3697
3698 if (!vic && !s3d_flags)
3699 return -EINVAL;
3700
3701 if (vic && s3d_flags)
Lespiau, Damien83dd0002013-08-19 16:59:03 +01003702 return -EINVAL;
3703
3704 err = hdmi_vendor_infoframe_init(frame);
3705 if (err < 0)
3706 return err;
3707
Damien Lespiau4eed4a02013-09-25 16:45:26 +01003708 if (vic)
3709 frame->vic = vic;
3710 else
3711 frame->s3d_struct = s3d_structure_from_display_mode(mode);
Lespiau, Damien83dd0002013-08-19 16:59:03 +01003712
3713 return 0;
3714}
3715EXPORT_SYMBOL(drm_hdmi_vendor_infoframe_from_display_mode);