blob: 53b55608102b0df5a97fd099fca0d8063d5e13b7 [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#ifndef __RADEON_H__
29#define __RADEON_H__
30
Jerome Glisse771fe6b2009-06-05 14:42:42 +020031/* TODO: Here are things that needs to be done :
32 * - surface allocator & initializer : (bit like scratch reg) should
33 * initialize HDP_ stuff on RS600, R600, R700 hw, well anythings
34 * related to surface
35 * - WB : write back stuff (do it bit like scratch reg things)
36 * - Vblank : look at Jesse's rework and what we should do
37 * - r600/r700: gart & cp
38 * - cs : clean cs ioctl use bitmap & things like that.
39 * - power management stuff
40 * - Barrier in gart code
41 * - Unmappabled vram ?
42 * - TESTING, TESTING, TESTING
43 */
44
Jerome Glissed39c3b82009-09-28 18:34:43 +020045/* Initialization path:
46 * We expect that acceleration initialization might fail for various
47 * reasons even thought we work hard to make it works on most
48 * configurations. In order to still have a working userspace in such
49 * situation the init path must succeed up to the memory controller
50 * initialization point. Failure before this point are considered as
51 * fatal error. Here is the init callchain :
52 * radeon_device_init perform common structure, mutex initialization
53 * asic_init setup the GPU memory layout and perform all
54 * one time initialization (failure in this
55 * function are considered fatal)
56 * asic_startup setup the GPU acceleration, in order to
57 * follow guideline the first thing this
58 * function should do is setting the GPU
59 * memory controller (only MC setup failure
60 * are considered as fatal)
61 */
62
Jerome Glisse771fe6b2009-06-05 14:42:42 +020063#include <asm/atomic.h>
64#include <linux/wait.h>
65#include <linux/list.h>
66#include <linux/kref.h>
67
Jerome Glisse4c788672009-11-20 14:29:23 +010068#include <ttm/ttm_bo_api.h>
69#include <ttm/ttm_bo_driver.h>
70#include <ttm/ttm_placement.h>
71#include <ttm/ttm_module.h>
72
Dave Airliec2142712009-09-22 08:50:10 +100073#include "radeon_family.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020074#include "radeon_mode.h"
75#include "radeon_reg.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020076
77/*
78 * Modules parameters.
79 */
80extern int radeon_no_wb;
81extern int radeon_modeset;
82extern int radeon_dynclks;
83extern int radeon_r4xx_atom;
84extern int radeon_agpmode;
85extern int radeon_vram_limit;
86extern int radeon_gart_size;
87extern int radeon_benchmarking;
Michel Dänzerecc0b322009-07-21 11:23:57 +020088extern int radeon_testing;
Jerome Glisse771fe6b2009-06-05 14:42:42 +020089extern int radeon_connector_table;
Dave Airlie4ce001a2009-08-13 16:32:14 +100090extern int radeon_tv;
Alex Deucherb27b6372009-12-09 17:44:25 -050091extern int radeon_new_pll;
Christian Koenigdafc3bd2009-10-11 23:49:13 +020092extern int radeon_audio;
Jerome Glisse771fe6b2009-06-05 14:42:42 +020093
94/*
95 * Copy from radeon_drv.h so we don't have to include both and have conflicting
96 * symbol;
97 */
98#define RADEON_MAX_USEC_TIMEOUT 100000 /* 100 ms */
99#define RADEON_IB_POOL_SIZE 16
100#define RADEON_DEBUGFS_MAX_NUM_FILES 32
101#define RADEONFB_CONN_LIMIT 4
Yang Zhaof657c2a2009-09-15 12:21:01 +1000102#define RADEON_BIOS_NUM_SCRATCH 8
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200103
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200104/*
105 * Errata workarounds.
106 */
107enum radeon_pll_errata {
108 CHIP_ERRATA_R300_CG = 0x00000001,
109 CHIP_ERRATA_PLL_DUMMYREADS = 0x00000002,
110 CHIP_ERRATA_PLL_DELAY = 0x00000004
111};
112
113
114struct radeon_device;
115
116
117/*
118 * BIOS.
119 */
120bool radeon_get_bios(struct radeon_device *rdev);
121
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000122
123/*
124 * Dummy page
125 */
126struct radeon_dummy_page {
127 struct page *page;
128 dma_addr_t addr;
129};
130int radeon_dummy_page_init(struct radeon_device *rdev);
131void radeon_dummy_page_fini(struct radeon_device *rdev);
132
133
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200134/*
135 * Clocks
136 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200137struct radeon_clock {
138 struct radeon_pll p1pll;
139 struct radeon_pll p2pll;
140 struct radeon_pll spll;
141 struct radeon_pll mpll;
142 /* 10 Khz units */
143 uint32_t default_mclk;
144 uint32_t default_sclk;
145};
146
Rafał Miłecki74338742009-11-03 00:53:02 +0100147/*
148 * Power management
149 */
150int radeon_pm_init(struct radeon_device *rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000151
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200152/*
153 * Fences.
154 */
155struct radeon_fence_driver {
156 uint32_t scratch_reg;
157 atomic_t seq;
158 uint32_t last_seq;
159 unsigned long count_timeout;
160 wait_queue_head_t queue;
161 rwlock_t lock;
162 struct list_head created;
163 struct list_head emited;
164 struct list_head signaled;
Jerome Glisse0a0c7592009-12-11 20:36:19 +0100165 bool initialized;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200166};
167
168struct radeon_fence {
169 struct radeon_device *rdev;
170 struct kref kref;
171 struct list_head list;
172 /* protected by radeon_fence.lock */
173 uint32_t seq;
174 unsigned long timeout;
175 bool emited;
176 bool signaled;
177};
178
179int radeon_fence_driver_init(struct radeon_device *rdev);
180void radeon_fence_driver_fini(struct radeon_device *rdev);
181int radeon_fence_create(struct radeon_device *rdev, struct radeon_fence **fence);
182int radeon_fence_emit(struct radeon_device *rdev, struct radeon_fence *fence);
183void radeon_fence_process(struct radeon_device *rdev);
184bool radeon_fence_signaled(struct radeon_fence *fence);
185int radeon_fence_wait(struct radeon_fence *fence, bool interruptible);
186int radeon_fence_wait_next(struct radeon_device *rdev);
187int radeon_fence_wait_last(struct radeon_device *rdev);
188struct radeon_fence *radeon_fence_ref(struct radeon_fence *fence);
189void radeon_fence_unref(struct radeon_fence **fence);
190
Dave Airliee024e112009-06-24 09:48:08 +1000191/*
192 * Tiling registers
193 */
194struct radeon_surface_reg {
Jerome Glisse4c788672009-11-20 14:29:23 +0100195 struct radeon_bo *bo;
Dave Airliee024e112009-06-24 09:48:08 +1000196};
197
198#define RADEON_GEM_MAX_SURFACES 8
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200199
200/*
Jerome Glisse4c788672009-11-20 14:29:23 +0100201 * TTM.
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200202 */
Jerome Glisse4c788672009-11-20 14:29:23 +0100203struct radeon_mman {
204 struct ttm_bo_global_ref bo_global_ref;
205 struct ttm_global_reference mem_global_ref;
Jerome Glisse4c788672009-11-20 14:29:23 +0100206 struct ttm_bo_device bdev;
Jerome Glisse0a0c7592009-12-11 20:36:19 +0100207 bool mem_global_referenced;
208 bool initialized;
Jerome Glisse4c788672009-11-20 14:29:23 +0100209};
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200210
Jerome Glisse4c788672009-11-20 14:29:23 +0100211struct radeon_bo {
212 /* Protected by gem.mutex */
213 struct list_head list;
214 /* Protected by tbo.reserved */
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100215 u32 placements[3];
216 struct ttm_placement placement;
Jerome Glisse4c788672009-11-20 14:29:23 +0100217 struct ttm_buffer_object tbo;
218 struct ttm_bo_kmap_obj kmap;
219 unsigned pin_count;
220 void *kptr;
221 u32 tiling_flags;
222 u32 pitch;
223 int surface_reg;
224 /* Constant after initialization */
225 struct radeon_device *rdev;
226 struct drm_gem_object *gobj;
227};
228
229struct radeon_bo_list {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200230 struct list_head list;
Jerome Glisse4c788672009-11-20 14:29:23 +0100231 struct radeon_bo *bo;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200232 uint64_t gpu_offset;
233 unsigned rdomain;
234 unsigned wdomain;
Jerome Glisse4c788672009-11-20 14:29:23 +0100235 u32 tiling_flags;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200236};
237
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200238/*
239 * GEM objects.
240 */
241struct radeon_gem {
Jerome Glisse4c788672009-11-20 14:29:23 +0100242 struct mutex mutex;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200243 struct list_head objects;
244};
245
246int radeon_gem_init(struct radeon_device *rdev);
247void radeon_gem_fini(struct radeon_device *rdev);
248int radeon_gem_object_create(struct radeon_device *rdev, int size,
Jerome Glisse4c788672009-11-20 14:29:23 +0100249 int alignment, int initial_domain,
250 bool discardable, bool kernel,
251 struct drm_gem_object **obj);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200252int radeon_gem_object_pin(struct drm_gem_object *obj, uint32_t pin_domain,
253 uint64_t *gpu_addr);
254void radeon_gem_object_unpin(struct drm_gem_object *obj);
255
256
257/*
258 * GART structures, functions & helpers
259 */
260struct radeon_mc;
261
262struct radeon_gart_table_ram {
263 volatile uint32_t *ptr;
264};
265
266struct radeon_gart_table_vram {
Jerome Glisse4c788672009-11-20 14:29:23 +0100267 struct radeon_bo *robj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200268 volatile uint32_t *ptr;
269};
270
271union radeon_gart_table {
272 struct radeon_gart_table_ram ram;
273 struct radeon_gart_table_vram vram;
274};
275
Matt Turnera77f1712009-10-14 00:34:41 -0400276#define RADEON_GPU_PAGE_SIZE 4096
277
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200278struct radeon_gart {
279 dma_addr_t table_addr;
280 unsigned num_gpu_pages;
281 unsigned num_cpu_pages;
282 unsigned table_size;
283 union radeon_gart_table table;
284 struct page **pages;
285 dma_addr_t *pages_addr;
286 bool ready;
287};
288
289int radeon_gart_table_ram_alloc(struct radeon_device *rdev);
290void radeon_gart_table_ram_free(struct radeon_device *rdev);
291int radeon_gart_table_vram_alloc(struct radeon_device *rdev);
292void radeon_gart_table_vram_free(struct radeon_device *rdev);
293int radeon_gart_init(struct radeon_device *rdev);
294void radeon_gart_fini(struct radeon_device *rdev);
295void radeon_gart_unbind(struct radeon_device *rdev, unsigned offset,
296 int pages);
297int radeon_gart_bind(struct radeon_device *rdev, unsigned offset,
298 int pages, struct page **pagelist);
299
300
301/*
302 * GPU MC structures, functions & helpers
303 */
304struct radeon_mc {
305 resource_size_t aper_size;
306 resource_size_t aper_base;
307 resource_size_t agp_base;
Dave Airlie7a50f012009-07-21 20:39:30 +1000308 /* for some chips with <= 32MB we need to lie
309 * about vram size near mc fb location */
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000310 u64 mc_vram_size;
311 u64 gtt_location;
312 u64 gtt_size;
313 u64 gtt_start;
314 u64 gtt_end;
315 u64 vram_location;
316 u64 vram_start;
317 u64 vram_end;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200318 unsigned vram_width;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000319 u64 real_vram_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200320 int vram_mtrr;
321 bool vram_is_ddr;
322};
323
324int radeon_mc_setup(struct radeon_device *rdev);
325
326
327/*
328 * GPU scratch registers structures, functions & helpers
329 */
330struct radeon_scratch {
331 unsigned num_reg;
332 bool free[32];
333 uint32_t reg[32];
334};
335
336int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg);
337void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg);
338
339
340/*
341 * IRQS.
342 */
343struct radeon_irq {
344 bool installed;
345 bool sw_int;
346 /* FIXME: use a define max crtc rather than hardcode it */
347 bool crtc_vblank_int[2];
Alex Deucherb500f682009-12-03 13:08:53 -0500348 /* FIXME: use defines for max hpd/dacs */
349 bool hpd[6];
Dave Airlie1614f8b2009-12-01 16:04:56 +1000350 spinlock_t sw_lock;
351 int sw_refcount;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200352};
353
354int radeon_irq_kms_init(struct radeon_device *rdev);
355void radeon_irq_kms_fini(struct radeon_device *rdev);
Dave Airlie1614f8b2009-12-01 16:04:56 +1000356void radeon_irq_kms_sw_irq_get(struct radeon_device *rdev);
357void radeon_irq_kms_sw_irq_put(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200358
359/*
360 * CP & ring.
361 */
362struct radeon_ib {
363 struct list_head list;
364 unsigned long idx;
365 uint64_t gpu_addr;
366 struct radeon_fence *fence;
Dave Airlie513bcb42009-09-23 16:56:27 +1000367 uint32_t *ptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200368 uint32_t length_dw;
369};
370
Dave Airlieecb114a2009-09-15 11:12:56 +1000371/*
372 * locking -
373 * mutex protects scheduled_ibs, ready, alloc_bm
374 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200375struct radeon_ib_pool {
376 struct mutex mutex;
Jerome Glisse4c788672009-11-20 14:29:23 +0100377 struct radeon_bo *robj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200378 struct list_head scheduled_ibs;
379 struct radeon_ib ibs[RADEON_IB_POOL_SIZE];
380 bool ready;
381 DECLARE_BITMAP(alloc_bm, RADEON_IB_POOL_SIZE);
382};
383
384struct radeon_cp {
Jerome Glisse4c788672009-11-20 14:29:23 +0100385 struct radeon_bo *ring_obj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200386 volatile uint32_t *ring;
387 unsigned rptr;
388 unsigned wptr;
389 unsigned wptr_old;
390 unsigned ring_size;
391 unsigned ring_free_dw;
392 int count_dw;
393 uint64_t gpu_addr;
394 uint32_t align_mask;
395 uint32_t ptr_mask;
396 struct mutex mutex;
397 bool ready;
398};
399
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500400/*
401 * R6xx+ IH ring
402 */
403struct r600_ih {
Jerome Glisse4c788672009-11-20 14:29:23 +0100404 struct radeon_bo *ring_obj;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500405 volatile uint32_t *ring;
406 unsigned rptr;
407 unsigned wptr;
408 unsigned wptr_old;
409 unsigned ring_size;
410 uint64_t gpu_addr;
411 uint32_t align_mask;
412 uint32_t ptr_mask;
413 spinlock_t lock;
414 bool enabled;
415};
416
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000417struct r600_blit {
Jerome Glisse4c788672009-11-20 14:29:23 +0100418 struct radeon_bo *shader_obj;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000419 u64 shader_gpu_addr;
420 u32 vs_offset, ps_offset;
421 u32 state_offset;
422 u32 state_len;
423 u32 vb_used, vb_total;
424 struct radeon_ib *vb_ib;
425};
426
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200427int radeon_ib_get(struct radeon_device *rdev, struct radeon_ib **ib);
428void radeon_ib_free(struct radeon_device *rdev, struct radeon_ib **ib);
429int radeon_ib_schedule(struct radeon_device *rdev, struct radeon_ib *ib);
430int radeon_ib_pool_init(struct radeon_device *rdev);
431void radeon_ib_pool_fini(struct radeon_device *rdev);
432int radeon_ib_test(struct radeon_device *rdev);
433/* Ring access between begin & end cannot sleep */
434void radeon_ring_free_size(struct radeon_device *rdev);
435int radeon_ring_lock(struct radeon_device *rdev, unsigned ndw);
436void radeon_ring_unlock_commit(struct radeon_device *rdev);
437void radeon_ring_unlock_undo(struct radeon_device *rdev);
438int radeon_ring_test(struct radeon_device *rdev);
439int radeon_ring_init(struct radeon_device *rdev, unsigned ring_size);
440void radeon_ring_fini(struct radeon_device *rdev);
441
442
443/*
444 * CS.
445 */
446struct radeon_cs_reloc {
447 struct drm_gem_object *gobj;
Jerome Glisse4c788672009-11-20 14:29:23 +0100448 struct radeon_bo *robj;
449 struct radeon_bo_list lobj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200450 uint32_t handle;
451 uint32_t flags;
452};
453
454struct radeon_cs_chunk {
455 uint32_t chunk_id;
456 uint32_t length_dw;
Dave Airlie513bcb42009-09-23 16:56:27 +1000457 int kpage_idx[2];
458 uint32_t *kpage[2];
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200459 uint32_t *kdata;
Dave Airlie513bcb42009-09-23 16:56:27 +1000460 void __user *user_ptr;
461 int last_copied_page;
462 int last_page_index;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200463};
464
465struct radeon_cs_parser {
466 struct radeon_device *rdev;
467 struct drm_file *filp;
468 /* chunks */
469 unsigned nchunks;
470 struct radeon_cs_chunk *chunks;
471 uint64_t *chunks_array;
472 /* IB */
473 unsigned idx;
474 /* relocations */
475 unsigned nrelocs;
476 struct radeon_cs_reloc *relocs;
477 struct radeon_cs_reloc **relocs_ptr;
478 struct list_head validated;
479 /* indices of various chunks */
480 int chunk_ib_idx;
481 int chunk_relocs_idx;
482 struct radeon_ib *ib;
483 void *track;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000484 unsigned family;
Dave Airlie513bcb42009-09-23 16:56:27 +1000485 int parser_error;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200486};
487
Dave Airlie513bcb42009-09-23 16:56:27 +1000488extern int radeon_cs_update_pages(struct radeon_cs_parser *p, int pg_idx);
489extern int radeon_cs_finish_pages(struct radeon_cs_parser *p);
490
491
492static inline u32 radeon_get_ib_value(struct radeon_cs_parser *p, int idx)
493{
494 struct radeon_cs_chunk *ibc = &p->chunks[p->chunk_ib_idx];
495 u32 pg_idx, pg_offset;
496 u32 idx_value = 0;
497 int new_page;
498
499 pg_idx = (idx * 4) / PAGE_SIZE;
500 pg_offset = (idx * 4) % PAGE_SIZE;
501
502 if (ibc->kpage_idx[0] == pg_idx)
503 return ibc->kpage[0][pg_offset/4];
504 if (ibc->kpage_idx[1] == pg_idx)
505 return ibc->kpage[1][pg_offset/4];
506
507 new_page = radeon_cs_update_pages(p, pg_idx);
508 if (new_page < 0) {
509 p->parser_error = new_page;
510 return 0;
511 }
512
513 idx_value = ibc->kpage[new_page][pg_offset/4];
514 return idx_value;
515}
516
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200517struct radeon_cs_packet {
518 unsigned idx;
519 unsigned type;
520 unsigned reg;
521 unsigned opcode;
522 int count;
523 unsigned one_reg_wr;
524};
525
526typedef int (*radeon_packet0_check_t)(struct radeon_cs_parser *p,
527 struct radeon_cs_packet *pkt,
528 unsigned idx, unsigned reg);
529typedef int (*radeon_packet3_check_t)(struct radeon_cs_parser *p,
530 struct radeon_cs_packet *pkt);
531
532
533/*
534 * AGP
535 */
536int radeon_agp_init(struct radeon_device *rdev);
Dave Airlie0ebf1712009-11-05 15:39:10 +1000537void radeon_agp_resume(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200538void radeon_agp_fini(struct radeon_device *rdev);
539
540
541/*
542 * Writeback
543 */
544struct radeon_wb {
Jerome Glisse4c788672009-11-20 14:29:23 +0100545 struct radeon_bo *wb_obj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200546 volatile uint32_t *wb;
547 uint64_t gpu_addr;
548};
549
Jerome Glissec93bb852009-07-13 21:04:08 +0200550/**
551 * struct radeon_pm - power management datas
552 * @max_bandwidth: maximum bandwidth the gpu has (MByte/s)
553 * @igp_sideport_mclk: sideport memory clock Mhz (rs690,rs740,rs780,rs880)
554 * @igp_system_mclk: system clock Mhz (rs690,rs740,rs780,rs880)
555 * @igp_ht_link_clk: ht link clock Mhz (rs690,rs740,rs780,rs880)
556 * @igp_ht_link_width: ht link width in bits (rs690,rs740,rs780,rs880)
557 * @k8_bandwidth: k8 bandwidth the gpu has (MByte/s) (IGP)
558 * @sideport_bandwidth: sideport bandwidth the gpu has (MByte/s) (IGP)
559 * @ht_bandwidth: ht bandwidth the gpu has (MByte/s) (IGP)
560 * @core_bandwidth: core GPU bandwidth the gpu has (MByte/s) (IGP)
561 * @sclk: GPU clock Mhz (core bandwith depends of this clock)
562 * @needed_bandwidth: current bandwidth needs
563 *
564 * It keeps track of various data needed to take powermanagement decision.
565 * Bandwith need is used to determine minimun clock of the GPU and memory.
566 * Equation between gpu/memory clock and available bandwidth is hw dependent
567 * (type of memory, bus size, efficiency, ...)
568 */
569struct radeon_pm {
570 fixed20_12 max_bandwidth;
571 fixed20_12 igp_sideport_mclk;
572 fixed20_12 igp_system_mclk;
573 fixed20_12 igp_ht_link_clk;
574 fixed20_12 igp_ht_link_width;
575 fixed20_12 k8_bandwidth;
576 fixed20_12 sideport_bandwidth;
577 fixed20_12 ht_bandwidth;
578 fixed20_12 core_bandwidth;
579 fixed20_12 sclk;
580 fixed20_12 needed_bandwidth;
581};
582
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200583
584/*
585 * Benchmarking
586 */
587void radeon_benchmark(struct radeon_device *rdev);
588
589
590/*
Michel Dänzerecc0b322009-07-21 11:23:57 +0200591 * Testing
592 */
593void radeon_test_moves(struct radeon_device *rdev);
594
595
596/*
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200597 * Debugfs
598 */
599int radeon_debugfs_add_files(struct radeon_device *rdev,
600 struct drm_info_list *files,
601 unsigned nfiles);
602int radeon_debugfs_fence_init(struct radeon_device *rdev);
603int r100_debugfs_rbbm_init(struct radeon_device *rdev);
604int r100_debugfs_cp_init(struct radeon_device *rdev);
605
606
607/*
608 * ASIC specific functions.
609 */
610struct radeon_asic {
Jerome Glisse068a1172009-06-17 13:28:30 +0200611 int (*init)(struct radeon_device *rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000612 void (*fini)(struct radeon_device *rdev);
613 int (*resume)(struct radeon_device *rdev);
614 int (*suspend)(struct radeon_device *rdev);
Dave Airlie28d52042009-09-21 14:33:58 +1000615 void (*vga_set_state)(struct radeon_device *rdev, bool state);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200616 int (*gpu_reset)(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200617 void (*gart_tlb_flush)(struct radeon_device *rdev);
618 int (*gart_set_page)(struct radeon_device *rdev, int i, uint64_t addr);
619 int (*cp_init)(struct radeon_device *rdev, unsigned ring_size);
620 void (*cp_fini)(struct radeon_device *rdev);
621 void (*cp_disable)(struct radeon_device *rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000622 void (*cp_commit)(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200623 void (*ring_start)(struct radeon_device *rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000624 int (*ring_test)(struct radeon_device *rdev);
625 void (*ring_ib_execute)(struct radeon_device *rdev, struct radeon_ib *ib);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200626 int (*irq_set)(struct radeon_device *rdev);
627 int (*irq_process)(struct radeon_device *rdev);
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200628 u32 (*get_vblank_counter)(struct radeon_device *rdev, int crtc);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200629 void (*fence_ring_emit)(struct radeon_device *rdev, struct radeon_fence *fence);
630 int (*cs_parse)(struct radeon_cs_parser *p);
631 int (*copy_blit)(struct radeon_device *rdev,
632 uint64_t src_offset,
633 uint64_t dst_offset,
634 unsigned num_pages,
635 struct radeon_fence *fence);
636 int (*copy_dma)(struct radeon_device *rdev,
637 uint64_t src_offset,
638 uint64_t dst_offset,
639 unsigned num_pages,
640 struct radeon_fence *fence);
641 int (*copy)(struct radeon_device *rdev,
642 uint64_t src_offset,
643 uint64_t dst_offset,
644 unsigned num_pages,
645 struct radeon_fence *fence);
Rafał Miłecki74338742009-11-03 00:53:02 +0100646 uint32_t (*get_engine_clock)(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200647 void (*set_engine_clock)(struct radeon_device *rdev, uint32_t eng_clock);
Rafał Miłecki74338742009-11-03 00:53:02 +0100648 uint32_t (*get_memory_clock)(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200649 void (*set_memory_clock)(struct radeon_device *rdev, uint32_t mem_clock);
650 void (*set_pcie_lanes)(struct radeon_device *rdev, int lanes);
651 void (*set_clock_gating)(struct radeon_device *rdev, int enable);
Dave Airliee024e112009-06-24 09:48:08 +1000652 int (*set_surface_reg)(struct radeon_device *rdev, int reg,
653 uint32_t tiling_flags, uint32_t pitch,
654 uint32_t offset, uint32_t obj_size);
655 int (*clear_surface_reg)(struct radeon_device *rdev, int reg);
Jerome Glissec93bb852009-07-13 21:04:08 +0200656 void (*bandwidth_update)(struct radeon_device *rdev);
Dave Airlie23956df2009-11-23 12:01:09 +1000657 void (*hdp_flush)(struct radeon_device *rdev);
Alex Deucher429770b2009-12-04 15:26:55 -0500658 void (*hpd_init)(struct radeon_device *rdev);
659 void (*hpd_fini)(struct radeon_device *rdev);
660 bool (*hpd_sense)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
661 void (*hpd_set_polarity)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200662};
663
Jerome Glisse21f9a432009-09-11 15:55:33 +0200664/*
665 * Asic structures
666 */
Dave Airlie551ebd82009-09-01 15:25:57 +1000667struct r100_asic {
668 const unsigned *reg_safe_bm;
669 unsigned reg_safe_bm_size;
670};
671
Jerome Glisse21f9a432009-09-11 15:55:33 +0200672struct r300_asic {
673 const unsigned *reg_safe_bm;
674 unsigned reg_safe_bm_size;
675};
676
677struct r600_asic {
678 unsigned max_pipes;
679 unsigned max_tile_pipes;
680 unsigned max_simds;
681 unsigned max_backends;
682 unsigned max_gprs;
683 unsigned max_threads;
684 unsigned max_stack_entries;
685 unsigned max_hw_contexts;
686 unsigned max_gs_threads;
687 unsigned sx_max_export_size;
688 unsigned sx_max_export_pos_size;
689 unsigned sx_max_export_smx_size;
690 unsigned sq_num_cf_insts;
691};
692
693struct rv770_asic {
694 unsigned max_pipes;
695 unsigned max_tile_pipes;
696 unsigned max_simds;
697 unsigned max_backends;
698 unsigned max_gprs;
699 unsigned max_threads;
700 unsigned max_stack_entries;
701 unsigned max_hw_contexts;
702 unsigned max_gs_threads;
703 unsigned sx_max_export_size;
704 unsigned sx_max_export_pos_size;
705 unsigned sx_max_export_smx_size;
706 unsigned sq_num_cf_insts;
707 unsigned sx_num_of_sets;
708 unsigned sc_prim_fifo_size;
709 unsigned sc_hiz_tile_fifo_size;
710 unsigned sc_earlyz_tile_fifo_fize;
711};
712
Jerome Glisse068a1172009-06-17 13:28:30 +0200713union radeon_asic_config {
714 struct r300_asic r300;
Dave Airlie551ebd82009-09-01 15:25:57 +1000715 struct r100_asic r100;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000716 struct r600_asic r600;
717 struct rv770_asic rv770;
Jerome Glisse068a1172009-06-17 13:28:30 +0200718};
719
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200720
721/*
722 * IOCTL.
723 */
724int radeon_gem_info_ioctl(struct drm_device *dev, void *data,
725 struct drm_file *filp);
726int radeon_gem_create_ioctl(struct drm_device *dev, void *data,
727 struct drm_file *filp);
728int radeon_gem_pin_ioctl(struct drm_device *dev, void *data,
729 struct drm_file *file_priv);
730int radeon_gem_unpin_ioctl(struct drm_device *dev, void *data,
731 struct drm_file *file_priv);
732int radeon_gem_pwrite_ioctl(struct drm_device *dev, void *data,
733 struct drm_file *file_priv);
734int radeon_gem_pread_ioctl(struct drm_device *dev, void *data,
735 struct drm_file *file_priv);
736int radeon_gem_set_domain_ioctl(struct drm_device *dev, void *data,
737 struct drm_file *filp);
738int radeon_gem_mmap_ioctl(struct drm_device *dev, void *data,
739 struct drm_file *filp);
740int radeon_gem_busy_ioctl(struct drm_device *dev, void *data,
741 struct drm_file *filp);
742int radeon_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
743 struct drm_file *filp);
744int radeon_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
Dave Airliee024e112009-06-24 09:48:08 +1000745int radeon_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
746 struct drm_file *filp);
747int radeon_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
748 struct drm_file *filp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200749
750
751/*
752 * Core structure, functions and helpers.
753 */
754typedef uint32_t (*radeon_rreg_t)(struct radeon_device*, uint32_t);
755typedef void (*radeon_wreg_t)(struct radeon_device*, uint32_t, uint32_t);
756
757struct radeon_device {
Jerome Glisse9f022dd2009-09-11 15:35:22 +0200758 struct device *dev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200759 struct drm_device *ddev;
760 struct pci_dev *pdev;
761 /* ASIC */
Jerome Glisse068a1172009-06-17 13:28:30 +0200762 union radeon_asic_config config;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200763 enum radeon_family family;
764 unsigned long flags;
765 int usec_timeout;
766 enum radeon_pll_errata pll_errata;
767 int num_gb_pipes;
Alex Deucherf779b3e2009-08-19 19:11:39 -0400768 int num_z_pipes;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200769 int disp_priority;
770 /* BIOS */
771 uint8_t *bios;
772 bool is_atom_bios;
773 uint16_t bios_header_start;
Jerome Glisse4c788672009-11-20 14:29:23 +0100774 struct radeon_bo *stollen_vga_memory;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200775 struct fb_info *fbdev_info;
Jerome Glisse4c788672009-11-20 14:29:23 +0100776 struct radeon_bo *fbdev_rbo;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200777 struct radeon_framebuffer *fbdev_rfb;
778 /* Register mmio */
Dave Airlie4c9bc752009-06-29 18:29:12 +1000779 resource_size_t rmmio_base;
780 resource_size_t rmmio_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200781 void *rmmio;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200782 radeon_rreg_t mc_rreg;
783 radeon_wreg_t mc_wreg;
784 radeon_rreg_t pll_rreg;
785 radeon_wreg_t pll_wreg;
Dave Airliede1b2892009-08-12 18:43:14 +1000786 uint32_t pcie_reg_mask;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200787 radeon_rreg_t pciep_rreg;
788 radeon_wreg_t pciep_wreg;
789 struct radeon_clock clock;
790 struct radeon_mc mc;
791 struct radeon_gart gart;
792 struct radeon_mode_info mode_info;
793 struct radeon_scratch scratch;
794 struct radeon_mman mman;
795 struct radeon_fence_driver fence_drv;
796 struct radeon_cp cp;
797 struct radeon_ib_pool ib_pool;
798 struct radeon_irq irq;
799 struct radeon_asic *asic;
800 struct radeon_gem gem;
Jerome Glissec93bb852009-07-13 21:04:08 +0200801 struct radeon_pm pm;
Yang Zhaof657c2a2009-09-15 12:21:01 +1000802 uint32_t bios_scratch[RADEON_BIOS_NUM_SCRATCH];
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200803 struct mutex cs_mutex;
804 struct radeon_wb wb;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000805 struct radeon_dummy_page dummy_page;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200806 bool gpu_lockup;
807 bool shutdown;
808 bool suspend;
Dave Airliead49f502009-07-10 22:36:26 +1000809 bool need_dma32;
Jerome Glisse733289c2009-09-16 15:24:21 +0200810 bool accel_working;
Dave Airliee024e112009-06-24 09:48:08 +1000811 struct radeon_surface_reg surface_regs[RADEON_GEM_MAX_SURFACES];
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000812 const struct firmware *me_fw; /* all family ME firmware */
813 const struct firmware *pfp_fw; /* r6/700 PFP firmware */
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500814 const struct firmware *rlc_fw; /* r6/700 RLC firmware */
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000815 struct r600_blit r600_blit;
Alex Deucher3e5cb982009-10-16 12:21:24 -0400816 int msi_enabled; /* msi enabled */
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500817 struct r600_ih ih; /* r6/700 interrupt ring */
Alex Deucherd4877cf2009-12-04 16:56:37 -0500818 struct workqueue_struct *wq;
819 struct work_struct hotplug_work;
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200820
821 /* audio stuff */
822 struct timer_list audio_timer;
823 int audio_channels;
824 int audio_rate;
825 int audio_bits_per_sample;
826 uint8_t audio_status_bits;
827 uint8_t audio_category_code;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200828};
829
830int radeon_device_init(struct radeon_device *rdev,
831 struct drm_device *ddev,
832 struct pci_dev *pdev,
833 uint32_t flags);
834void radeon_device_fini(struct radeon_device *rdev);
835int radeon_gpu_wait_for_idle(struct radeon_device *rdev);
836
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000837/* r600 blit */
838int r600_blit_prepare_copy(struct radeon_device *rdev, int size_bytes);
839void r600_blit_done_copy(struct radeon_device *rdev, struct radeon_fence *fence);
840void r600_kms_blit_copy(struct radeon_device *rdev,
841 u64 src_gpu_addr, u64 dst_gpu_addr,
842 int size_bytes);
843
Dave Airliede1b2892009-08-12 18:43:14 +1000844static inline uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg)
845{
846 if (reg < 0x10000)
847 return readl(((void __iomem *)rdev->rmmio) + reg);
848 else {
849 writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
850 return readl(((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
851 }
852}
853
854static inline void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
855{
856 if (reg < 0x10000)
857 writel(v, ((void __iomem *)rdev->rmmio) + reg);
858 else {
859 writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
860 writel(v, ((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
861 }
862}
863
Jerome Glisse4c788672009-11-20 14:29:23 +0100864/*
865 * Cast helper
866 */
867#define to_radeon_fence(p) ((struct radeon_fence *)(p))
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200868
869/*
870 * Registers read & write functions.
871 */
872#define RREG8(reg) readb(((void __iomem *)rdev->rmmio) + (reg))
873#define WREG8(reg, v) writeb(v, ((void __iomem *)rdev->rmmio) + (reg))
Dave Airliede1b2892009-08-12 18:43:14 +1000874#define RREG32(reg) r100_mm_rreg(rdev, (reg))
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000875#define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", r100_mm_rreg(rdev, (reg)))
Dave Airliede1b2892009-08-12 18:43:14 +1000876#define WREG32(reg, v) r100_mm_wreg(rdev, (reg), (v))
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200877#define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
878#define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
879#define RREG32_PLL(reg) rdev->pll_rreg(rdev, (reg))
880#define WREG32_PLL(reg, v) rdev->pll_wreg(rdev, (reg), (v))
881#define RREG32_MC(reg) rdev->mc_rreg(rdev, (reg))
882#define WREG32_MC(reg, v) rdev->mc_wreg(rdev, (reg), (v))
Dave Airliede1b2892009-08-12 18:43:14 +1000883#define RREG32_PCIE(reg) rv370_pcie_rreg(rdev, (reg))
884#define WREG32_PCIE(reg, v) rv370_pcie_wreg(rdev, (reg), (v))
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200885#define WREG32_P(reg, val, mask) \
886 do { \
887 uint32_t tmp_ = RREG32(reg); \
888 tmp_ &= (mask); \
889 tmp_ |= ((val) & ~(mask)); \
890 WREG32(reg, tmp_); \
891 } while (0)
892#define WREG32_PLL_P(reg, val, mask) \
893 do { \
894 uint32_t tmp_ = RREG32_PLL(reg); \
895 tmp_ &= (mask); \
896 tmp_ |= ((val) & ~(mask)); \
897 WREG32_PLL(reg, tmp_); \
898 } while (0)
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000899#define DREG32_SYS(sqf, rdev, reg) seq_printf((sqf), #reg " : 0x%08X\n", r100_mm_rreg((rdev), (reg)))
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200900
Dave Airliede1b2892009-08-12 18:43:14 +1000901/*
902 * Indirect registers accessor
903 */
904static inline uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg)
905{
906 uint32_t r;
907
908 WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
909 r = RREG32(RADEON_PCIE_DATA);
910 return r;
911}
912
913static inline void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
914{
915 WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
916 WREG32(RADEON_PCIE_DATA, (v));
917}
918
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200919void r100_pll_errata_after_index(struct radeon_device *rdev);
920
921
922/*
923 * ASICs helpers.
924 */
Dave Airlieb995e432009-07-14 02:02:32 +1000925#define ASIC_IS_RN50(rdev) ((rdev->pdev->device == 0x515e) || \
926 (rdev->pdev->device == 0x5969))
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200927#define ASIC_IS_RV100(rdev) ((rdev->family == CHIP_RV100) || \
928 (rdev->family == CHIP_RV200) || \
929 (rdev->family == CHIP_RS100) || \
930 (rdev->family == CHIP_RS200) || \
931 (rdev->family == CHIP_RV250) || \
932 (rdev->family == CHIP_RV280) || \
933 (rdev->family == CHIP_RS300))
934#define ASIC_IS_R300(rdev) ((rdev->family == CHIP_R300) || \
935 (rdev->family == CHIP_RV350) || \
936 (rdev->family == CHIP_R350) || \
937 (rdev->family == CHIP_RV380) || \
938 (rdev->family == CHIP_R420) || \
939 (rdev->family == CHIP_R423) || \
940 (rdev->family == CHIP_RV410) || \
941 (rdev->family == CHIP_RS400) || \
942 (rdev->family == CHIP_RS480))
943#define ASIC_IS_AVIVO(rdev) ((rdev->family >= CHIP_RS600))
944#define ASIC_IS_DCE3(rdev) ((rdev->family >= CHIP_RV620))
945#define ASIC_IS_DCE32(rdev) ((rdev->family >= CHIP_RV730))
946
947
948/*
949 * BIOS helpers.
950 */
951#define RBIOS8(i) (rdev->bios[i])
952#define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
953#define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
954
955int radeon_combios_init(struct radeon_device *rdev);
956void radeon_combios_fini(struct radeon_device *rdev);
957int radeon_atombios_init(struct radeon_device *rdev);
958void radeon_atombios_fini(struct radeon_device *rdev);
959
960
961/*
962 * RING helpers.
963 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200964static inline void radeon_ring_write(struct radeon_device *rdev, uint32_t v)
965{
966#if DRM_DEBUG_CODE
967 if (rdev->cp.count_dw <= 0) {
968 DRM_ERROR("radeon: writting more dword to ring than expected !\n");
969 }
970#endif
971 rdev->cp.ring[rdev->cp.wptr++] = v;
972 rdev->cp.wptr &= rdev->cp.ptr_mask;
973 rdev->cp.count_dw--;
974 rdev->cp.ring_free_dw--;
975}
976
977
978/*
979 * ASICs macro.
980 */
Jerome Glisse068a1172009-06-17 13:28:30 +0200981#define radeon_init(rdev) (rdev)->asic->init((rdev))
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000982#define radeon_fini(rdev) (rdev)->asic->fini((rdev))
983#define radeon_resume(rdev) (rdev)->asic->resume((rdev))
984#define radeon_suspend(rdev) (rdev)->asic->suspend((rdev))
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200985#define radeon_cs_parse(p) rdev->asic->cs_parse((p))
Dave Airlie28d52042009-09-21 14:33:58 +1000986#define radeon_vga_set_state(rdev, state) (rdev)->asic->vga_set_state((rdev), (state))
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200987#define radeon_gpu_reset(rdev) (rdev)->asic->gpu_reset((rdev))
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200988#define radeon_gart_tlb_flush(rdev) (rdev)->asic->gart_tlb_flush((rdev))
989#define radeon_gart_set_page(rdev, i, p) (rdev)->asic->gart_set_page((rdev), (i), (p))
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000990#define radeon_cp_commit(rdev) (rdev)->asic->cp_commit((rdev))
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200991#define radeon_ring_start(rdev) (rdev)->asic->ring_start((rdev))
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000992#define radeon_ring_test(rdev) (rdev)->asic->ring_test((rdev))
993#define radeon_ring_ib_execute(rdev, ib) (rdev)->asic->ring_ib_execute((rdev), (ib))
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200994#define radeon_irq_set(rdev) (rdev)->asic->irq_set((rdev))
995#define radeon_irq_process(rdev) (rdev)->asic->irq_process((rdev))
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200996#define radeon_get_vblank_counter(rdev, crtc) (rdev)->asic->get_vblank_counter((rdev), (crtc))
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200997#define radeon_fence_ring_emit(rdev, fence) (rdev)->asic->fence_ring_emit((rdev), (fence))
998#define radeon_copy_blit(rdev, s, d, np, f) (rdev)->asic->copy_blit((rdev), (s), (d), (np), (f))
999#define radeon_copy_dma(rdev, s, d, np, f) (rdev)->asic->copy_dma((rdev), (s), (d), (np), (f))
1000#define radeon_copy(rdev, s, d, np, f) (rdev)->asic->copy((rdev), (s), (d), (np), (f))
Rafał Miłecki74338742009-11-03 00:53:02 +01001001#define radeon_get_engine_clock(rdev) (rdev)->asic->get_engine_clock((rdev))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001002#define radeon_set_engine_clock(rdev, e) (rdev)->asic->set_engine_clock((rdev), (e))
Rafał Miłecki74338742009-11-03 00:53:02 +01001003#define radeon_get_memory_clock(rdev) (rdev)->asic->get_memory_clock((rdev))
Rafał Miłecki93e7de72009-11-04 23:34:10 +01001004#define radeon_set_memory_clock(rdev, e) (rdev)->asic->set_memory_clock((rdev), (e))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001005#define radeon_set_pcie_lanes(rdev, l) (rdev)->asic->set_pcie_lanes((rdev), (l))
1006#define radeon_set_clock_gating(rdev, e) (rdev)->asic->set_clock_gating((rdev), (e))
Dave Airliee024e112009-06-24 09:48:08 +10001007#define radeon_set_surface_reg(rdev, r, f, p, o, s) ((rdev)->asic->set_surface_reg((rdev), (r), (f), (p), (o), (s)))
1008#define radeon_clear_surface_reg(rdev, r) ((rdev)->asic->clear_surface_reg((rdev), (r)))
Jerome Glissec93bb852009-07-13 21:04:08 +02001009#define radeon_bandwidth_update(rdev) (rdev)->asic->bandwidth_update((rdev))
Dave Airlie23956df2009-11-23 12:01:09 +10001010#define radeon_hdp_flush(rdev) (rdev)->asic->hdp_flush((rdev))
Alex Deucher429770b2009-12-04 15:26:55 -05001011#define radeon_hpd_init(rdev) (rdev)->asic->hpd_init((rdev))
1012#define radeon_hpd_fini(rdev) (rdev)->asic->hpd_fini((rdev))
1013#define radeon_hpd_sense(rdev, hpd) (rdev)->asic->hpd_sense((rdev), (hpd))
1014#define radeon_hpd_set_polarity(rdev, hpd) (rdev)->asic->hpd_set_polarity((rdev), (hpd))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001015
Jerome Glisse6cf8a3f2009-09-10 21:46:48 +02001016/* Common functions */
Jerome Glisse4aac0472009-09-14 18:29:49 +02001017extern int radeon_gart_table_vram_pin(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001018extern int radeon_modeset_init(struct radeon_device *rdev);
1019extern void radeon_modeset_fini(struct radeon_device *rdev);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001020extern bool radeon_card_posted(struct radeon_device *rdev);
Dave Airlie72542d72009-12-01 14:06:31 +10001021extern bool radeon_boot_test_post_card(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001022extern int radeon_clocks_init(struct radeon_device *rdev);
1023extern void radeon_clocks_fini(struct radeon_device *rdev);
1024extern void radeon_scratch_init(struct radeon_device *rdev);
1025extern void radeon_surface_init(struct radeon_device *rdev);
1026extern int radeon_cs_parser_init(struct radeon_cs_parser *p, void *data);
Jerome Glisseca6ffc62009-10-01 10:20:52 +02001027extern void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable);
Jerome Glissed39c3b82009-09-28 18:34:43 +02001028extern void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable);
Jerome Glisse312ea8d2009-12-07 15:52:58 +01001029extern void radeon_ttm_placement_from_domain(struct radeon_bo *rbo, u32 domain);
Jerome Glissed03d8582009-12-14 21:02:09 +01001030extern bool radeon_ttm_bo_is_radeon_bo(struct ttm_buffer_object *bo);
Jerome Glisse6cf8a3f2009-09-10 21:46:48 +02001031
Jerome Glissea18d7ea2009-09-09 22:23:27 +02001032/* r100,rv100,rs100,rv200,rs200,r200,rv250,rs300,rv280 */
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001033struct r100_mc_save {
1034 u32 GENMO_WT;
1035 u32 CRTC_EXT_CNTL;
1036 u32 CRTC_GEN_CNTL;
1037 u32 CRTC2_GEN_CNTL;
1038 u32 CUR_OFFSET;
1039 u32 CUR2_OFFSET;
1040};
1041extern void r100_cp_disable(struct radeon_device *rdev);
1042extern int r100_cp_init(struct radeon_device *rdev, unsigned ring_size);
1043extern void r100_cp_fini(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001044extern void r100_pci_gart_tlb_flush(struct radeon_device *rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +02001045extern int r100_pci_gart_init(struct radeon_device *rdev);
1046extern void r100_pci_gart_fini(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001047extern int r100_pci_gart_enable(struct radeon_device *rdev);
1048extern void r100_pci_gart_disable(struct radeon_device *rdev);
1049extern int r100_pci_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001050extern int r100_debugfs_mc_info_init(struct radeon_device *rdev);
1051extern int r100_gui_wait_for_idle(struct radeon_device *rdev);
1052extern void r100_ib_fini(struct radeon_device *rdev);
1053extern int r100_ib_init(struct radeon_device *rdev);
1054extern void r100_irq_disable(struct radeon_device *rdev);
1055extern int r100_irq_set(struct radeon_device *rdev);
1056extern void r100_mc_stop(struct radeon_device *rdev, struct r100_mc_save *save);
1057extern void r100_mc_resume(struct radeon_device *rdev, struct r100_mc_save *save);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001058extern void r100_vram_init_sizes(struct radeon_device *rdev);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001059extern void r100_wb_disable(struct radeon_device *rdev);
1060extern void r100_wb_fini(struct radeon_device *rdev);
1061extern int r100_wb_init(struct radeon_device *rdev);
Jerome Glissed39c3b82009-09-28 18:34:43 +02001062extern void r100_hdp_reset(struct radeon_device *rdev);
1063extern int r100_rb2d_reset(struct radeon_device *rdev);
1064extern int r100_cp_reset(struct radeon_device *rdev);
Jerome Glisseca6ffc62009-10-01 10:20:52 +02001065extern void r100_vga_render_disable(struct radeon_device *rdev);
Jerome Glisse207bf9e2009-09-30 15:35:32 +02001066extern int r100_cs_track_check_pkt3_indx_buffer(struct radeon_cs_parser *p,
1067 struct radeon_cs_packet *pkt,
Jerome Glisse4c788672009-11-20 14:29:23 +01001068 struct radeon_bo *robj);
Jerome Glisse207bf9e2009-09-30 15:35:32 +02001069extern int r100_cs_parse_packet0(struct radeon_cs_parser *p,
1070 struct radeon_cs_packet *pkt,
1071 const unsigned *auth, unsigned n,
1072 radeon_packet0_check_t check);
1073extern int r100_cs_packet_parse(struct radeon_cs_parser *p,
1074 struct radeon_cs_packet *pkt,
1075 unsigned idx);
Dave Airlie17e15b02009-11-05 15:36:53 +10001076extern void r100_enable_bm(struct radeon_device *rdev);
Alex Deucher92cde002009-12-04 10:55:12 -05001077extern void r100_set_common_regs(struct radeon_device *rdev);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001078
Jerome Glissed4550902009-10-01 10:12:06 +02001079/* rv200,rv250,rv280 */
1080extern void r200_set_safe_registers(struct radeon_device *rdev);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001081
1082/* r300,r350,rv350,rv370,rv380 */
1083extern void r300_set_reg_safe(struct radeon_device *rdev);
1084extern void r300_mc_program(struct radeon_device *rdev);
1085extern void r300_vram_info(struct radeon_device *rdev);
Jerome Glisseca6ffc62009-10-01 10:20:52 +02001086extern void r300_clock_startup(struct radeon_device *rdev);
1087extern int r300_mc_wait_for_idle(struct radeon_device *rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +02001088extern int rv370_pcie_gart_init(struct radeon_device *rdev);
1089extern void rv370_pcie_gart_fini(struct radeon_device *rdev);
1090extern int rv370_pcie_gart_enable(struct radeon_device *rdev);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001091extern void rv370_pcie_gart_disable(struct radeon_device *rdev);
Jerome Glissea18d7ea2009-09-09 22:23:27 +02001092
Jerome Glisse905b6822009-09-09 22:24:20 +02001093/* r420,r423,rv410 */
Jerome Glissed39c3b82009-09-28 18:34:43 +02001094extern int r420_mc_init(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001095extern u32 r420_mc_rreg(struct radeon_device *rdev, u32 reg);
1096extern void r420_mc_wreg(struct radeon_device *rdev, u32 reg, u32 v);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001097extern int r420_debugfs_pipes_info_init(struct radeon_device *rdev);
Jerome Glissed39c3b82009-09-28 18:34:43 +02001098extern void r420_pipes_init(struct radeon_device *rdev);
Jerome Glisse905b6822009-09-09 22:24:20 +02001099
Jerome Glisse21f9a432009-09-11 15:55:33 +02001100/* rv515 */
Jerome Glissed39c3b82009-09-28 18:34:43 +02001101struct rv515_mc_save {
1102 u32 d1vga_control;
1103 u32 d2vga_control;
1104 u32 vga_render_control;
1105 u32 vga_hdp_control;
1106 u32 d1crtc_control;
1107 u32 d2crtc_control;
1108};
Jerome Glisse21f9a432009-09-11 15:55:33 +02001109extern void rv515_bandwidth_avivo_update(struct radeon_device *rdev);
Jerome Glissed39c3b82009-09-28 18:34:43 +02001110extern void rv515_vga_render_disable(struct radeon_device *rdev);
1111extern void rv515_set_safe_registers(struct radeon_device *rdev);
Jerome Glissef0ed1f62009-09-28 20:39:19 +02001112extern void rv515_mc_stop(struct radeon_device *rdev, struct rv515_mc_save *save);
1113extern void rv515_mc_resume(struct radeon_device *rdev, struct rv515_mc_save *save);
1114extern void rv515_clock_startup(struct radeon_device *rdev);
1115extern void rv515_debugfs(struct radeon_device *rdev);
1116extern int rv515_suspend(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001117
Jerome Glisse3bc68532009-10-01 09:39:24 +02001118/* rs400 */
1119extern int rs400_gart_init(struct radeon_device *rdev);
1120extern int rs400_gart_enable(struct radeon_device *rdev);
1121extern void rs400_gart_adjust_size(struct radeon_device *rdev);
1122extern void rs400_gart_disable(struct radeon_device *rdev);
1123extern void rs400_gart_fini(struct radeon_device *rdev);
1124
1125/* rs600 */
1126extern void rs600_set_safe_registers(struct radeon_device *rdev);
Jerome Glisseac447df2009-09-30 22:18:43 +02001127extern int rs600_irq_set(struct radeon_device *rdev);
1128extern void rs600_irq_disable(struct radeon_device *rdev);
Jerome Glisse3bc68532009-10-01 09:39:24 +02001129
Jerome Glisse21f9a432009-09-11 15:55:33 +02001130/* rs690, rs740 */
1131extern void rs690_line_buffer_adjust(struct radeon_device *rdev,
1132 struct drm_display_mode *mode1,
1133 struct drm_display_mode *mode2);
1134
1135/* r600, rv610, rv630, rv620, rv635, rv670, rs780, rs880 */
1136extern bool r600_card_posted(struct radeon_device *rdev);
1137extern void r600_cp_stop(struct radeon_device *rdev);
1138extern void r600_ring_init(struct radeon_device *rdev, unsigned ring_size);
1139extern int r600_cp_resume(struct radeon_device *rdev);
1140extern int r600_count_pipe_bits(uint32_t val);
1141extern int r600_gart_clear_page(struct radeon_device *rdev, int i);
1142extern int r600_mc_wait_for_idle(struct radeon_device *rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +02001143extern int r600_pcie_gart_init(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001144extern void r600_pcie_gart_tlb_flush(struct radeon_device *rdev);
1145extern int r600_ib_test(struct radeon_device *rdev);
1146extern int r600_ring_test(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001147extern void r600_wb_fini(struct radeon_device *rdev);
Jerome Glisse81cc35b2009-10-01 18:02:12 +02001148extern int r600_wb_enable(struct radeon_device *rdev);
1149extern void r600_wb_disable(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001150extern void r600_scratch_init(struct radeon_device *rdev);
1151extern int r600_blit_init(struct radeon_device *rdev);
1152extern void r600_blit_fini(struct radeon_device *rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001153extern int r600_init_microcode(struct radeon_device *rdev);
Dave Airliefe62e1a2009-09-21 14:06:30 +10001154extern int r600_gpu_reset(struct radeon_device *rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001155/* r600 irq */
1156extern int r600_irq_init(struct radeon_device *rdev);
1157extern void r600_irq_fini(struct radeon_device *rdev);
1158extern void r600_ih_ring_init(struct radeon_device *rdev, unsigned ring_size);
1159extern int r600_irq_set(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001160
Christian Koenigdafc3bd2009-10-11 23:49:13 +02001161extern int r600_audio_init(struct radeon_device *rdev);
1162extern int r600_audio_tmds_index(struct drm_encoder *encoder);
1163extern void r600_audio_set_clock(struct drm_encoder *encoder, int clock);
1164extern void r600_audio_fini(struct radeon_device *rdev);
1165extern void r600_hdmi_init(struct drm_encoder *encoder);
1166extern void r600_hdmi_enable(struct drm_encoder *encoder, int enable);
1167extern void r600_hdmi_setmode(struct drm_encoder *encoder, struct drm_display_mode *mode);
1168extern int r600_hdmi_buffer_status_changed(struct drm_encoder *encoder);
1169extern void r600_hdmi_update_audio_settings(struct drm_encoder *encoder,
1170 int channels,
1171 int rate,
1172 int bps,
1173 uint8_t status_bits,
1174 uint8_t category_code);
1175
Jerome Glisse4c788672009-11-20 14:29:23 +01001176#include "radeon_object.h"
1177
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001178#endif