blob: af1607ddd2a233e511d070cb54bfa4ec68eaa408 [file] [log] [blame]
H. Peter Anvin05e4d312008-10-23 00:01:39 -07001#ifndef _ASM_X86_MACH_DEFAULT_MACH_APIC_H
2#define _ASM_X86_MACH_DEFAULT_MACH_APIC_H
Linus Torvalds1da177e2005-04-16 15:20:36 -07003
Glauber Costadd46e3c2008-03-25 18:10:46 -03004#ifdef CONFIG_X86_LOCAL_APIC
5
Linus Torvalds1da177e2005-04-16 15:20:36 -07006#include <mach_apicdef.h>
7#include <asm/smp.h>
8
9#define APIC_DFR_VALUE (APIC_DFR_FLAT)
10
Ingo Molnar0a9cc202009-01-28 04:30:40 +010011static inline const struct cpumask *default_target_cpus(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -070012{
13#ifdef CONFIG_SMP
Mike Travisbcda0162008-12-16 17:33:59 -080014 return cpu_online_mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -070015#else
Mike Travisbcda0162008-12-16 17:33:59 -080016 return cpumask_of(0);
Linus Torvalds1da177e2005-04-16 15:20:36 -070017#endif
18}
Linus Torvalds1da177e2005-04-16 15:20:36 -070019
20#define NO_BALANCE_IRQ (0)
21#define esr_disable (0)
22
Glauber Costadd46e3c2008-03-25 18:10:46 -030023#ifdef CONFIG_X86_64
24#include <asm/genapic.h>
Ingo Molnarc8d46cf2009-01-28 00:14:11 +010025#define TARGET_CPUS (apic->target_cpus())
Ingo Molnarc8d46cf2009-01-28 00:14:11 +010026#define init_apic_ldr (apic->init_apic_ldr)
27#define cpu_mask_to_apicid (apic->cpu_mask_to_apicid)
28#define cpu_mask_to_apicid_and (apic->cpu_mask_to_apicid_and)
29#define phys_pkg_id (apic->phys_pkg_id)
30#define vector_allocation_domain (apic->vector_allocation_domain)
Yinghai Luf910a9d2008-07-12 01:01:20 -070031#define read_apic_id() (GET_APIC_ID(apic_read(APIC_ID)))
Ingo Molnarc8d46cf2009-01-28 00:14:11 +010032#define send_IPI_self (apic->send_IPI_self)
33#define wakeup_secondary_cpu (apic->wakeup_cpu)
Glauber Costadd46e3c2008-03-25 18:10:46 -030034extern void setup_apic_routing(void);
35#else
Ingo Molnar0a9cc202009-01-28 04:30:40 +010036#define TARGET_CPUS (default_target_cpus())
Yinghai Lu54ac14a2008-11-17 15:19:53 -080037#define wakeup_secondary_cpu wakeup_secondary_cpu_via_init
Linus Torvalds1da177e2005-04-16 15:20:36 -070038/*
39 * Set up the logical destination ID.
40 *
41 * Intel recommends to set DFR, LDR and TPR before enabling
42 * an APIC. See e.g. "AP-388 82489DX User's Manual" (Intel
43 * document number 292116). So here it goes...
44 */
45static inline void init_apic_ldr(void)
46{
47 unsigned long val;
48
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +010049 apic_write(APIC_DFR, APIC_DFR_VALUE);
Linus Torvalds1da177e2005-04-16 15:20:36 -070050 val = apic_read(APIC_LDR) & ~APIC_LDR_MASK;
51 val |= SET_APIC_LOGICAL_ID(1UL << smp_processor_id());
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +010052 apic_write(APIC_LDR, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -070053}
54
Ingo Molnar7ed248d2009-01-28 03:43:47 +010055static inline int default_apic_id_registered(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -070056{
Yinghai Lu4c9961d2008-07-11 18:44:16 -070057 return physid_isset(read_apic_id(), phys_cpu_present_map);
Linus Torvalds1da177e2005-04-16 15:20:36 -070058}
59
Mike Travisbcda0162008-12-16 17:33:59 -080060static inline unsigned int cpu_mask_to_apicid(const struct cpumask *cpumask)
Glauber Costadd46e3c2008-03-25 18:10:46 -030061{
Mike Travisbcda0162008-12-16 17:33:59 -080062 return cpumask_bits(cpumask)[0];
Glauber Costadd46e3c2008-03-25 18:10:46 -030063}
64
Mike Travis6eeb7c52008-12-16 17:33:55 -080065static inline unsigned int cpu_mask_to_apicid_and(const struct cpumask *cpumask,
66 const struct cpumask *andmask)
Mike Travis95d313c2008-12-16 17:33:54 -080067{
Mike Travis6eeb7c52008-12-16 17:33:55 -080068 unsigned long mask1 = cpumask_bits(cpumask)[0];
69 unsigned long mask2 = cpumask_bits(andmask)[0];
Mike Travisa775a382008-12-17 15:21:39 -080070 unsigned long mask3 = cpumask_bits(cpu_online_mask)[0];
Mike Travis95d313c2008-12-16 17:33:54 -080071
Mike Travisa775a382008-12-17 15:21:39 -080072 return (unsigned int)(mask1 & mask2 & mask3);
Mike Travis95d313c2008-12-16 17:33:54 -080073}
74
Glauber Costadd46e3c2008-03-25 18:10:46 -030075static inline u32 phys_pkg_id(u32 cpuid_apic, int index_msb)
76{
77 return cpuid_apic >> index_msb;
78}
79
Ingo Molnar3c43f032007-05-02 19:27:04 +020080static inline void setup_apic_routing(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -070081{
Alexey Starikovskiy61048c62008-04-04 23:41:07 +040082#ifdef CONFIG_X86_IO_APIC
Linus Torvalds1da177e2005-04-16 15:20:36 -070083 printk("Enabling APIC mode: %s. Using %d I/O APICs\n",
84 "Flat", nr_ioapics);
Alexey Starikovskiy61048c62008-04-04 23:41:07 +040085#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070086}
87
Linus Torvalds1da177e2005-04-16 15:20:36 -070088static inline int apicid_to_node(int logical_apicid)
89{
Yinghai Luf47f9d52008-06-24 22:13:15 -070090#ifdef CONFIG_SMP
91 return apicid_2_node[hard_smp_processor_id()];
92#else
Linus Torvalds1da177e2005-04-16 15:20:36 -070093 return 0;
Yinghai Luf47f9d52008-06-24 22:13:15 -070094#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070095}
Yinghai Lu497c9a12008-08-19 20:50:28 -070096
Mike Travisbcda0162008-12-16 17:33:59 -080097static inline void vector_allocation_domain(int cpu, struct cpumask *retmask)
Yinghai Lu497c9a12008-08-19 20:50:28 -070098{
99 /* Careful. Some cpus do not strictly honor the set of cpus
100 * specified in the interrupt destination when using lowest
101 * priority interrupt delivery mode.
102 *
103 * In particular there was a hyperthreading cpu observed to
104 * deliver interrupts to the wrong hyperthread when only one
105 * hyperthread was specified in the interrupt desitination.
106 */
Mike Travise7986732008-12-16 17:33:52 -0800107 *retmask = (cpumask_t) { { [0] = APIC_ALL_CPUS } };
Yinghai Lu497c9a12008-08-19 20:50:28 -0700108}
Glauber de Oliveira Costaf6bc4022008-03-19 14:25:53 -0300109#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700110
Glauber Costadd46e3c2008-03-25 18:10:46 -0300111static inline unsigned long check_apicid_used(physid_mask_t bitmap, int apicid)
112{
113 return physid_isset(apicid, bitmap);
114}
115
116static inline unsigned long check_apicid_present(int bit)
117{
118 return physid_isset(bit, phys_cpu_present_map);
119}
120
121static inline physid_mask_t ioapic_phys_id_map(physid_mask_t phys_map)
122{
123 return phys_map;
124}
125
126static inline int multi_timer_check(int apic, int irq)
127{
128 return 0;
129}
130
Linus Torvalds1da177e2005-04-16 15:20:36 -0700131/* Mapping from cpu number to logical apicid */
132static inline int cpu_to_logical_apicid(int cpu)
133{
134 return 1 << cpu;
135}
136
137static inline int cpu_present_to_apicid(int mps_cpu)
138{
Mike Travise7986732008-12-16 17:33:52 -0800139 if (mps_cpu < nr_cpu_ids && cpu_present(mps_cpu))
Glauber de Oliveira Costaf6bc4022008-03-19 14:25:53 -0300140 return (int)per_cpu(x86_bios_cpu_apicid, mps_cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700141 else
142 return BAD_APICID;
143}
144
145static inline physid_mask_t apicid_to_cpu_present(int phys_apicid)
146{
147 return physid_mask_of_physid(phys_apicid);
148}
149
Linus Torvalds1da177e2005-04-16 15:20:36 -0700150static inline void setup_portio_remap(void)
151{
152}
153
154static inline int check_phys_apicid_present(int boot_cpu_physical_apicid)
155{
156 return physid_isset(boot_cpu_physical_apicid, phys_cpu_present_map);
157}
158
Linus Torvalds1da177e2005-04-16 15:20:36 -0700159static inline void enable_apic_mode(void)
160{
161}
Glauber Costadd46e3c2008-03-25 18:10:46 -0300162#endif /* CONFIG_X86_LOCAL_APIC */
H. Peter Anvin05e4d312008-10-23 00:01:39 -0700163#endif /* _ASM_X86_MACH_DEFAULT_MACH_APIC_H */