blob: ac60f8b8a5f71241f8d29fe999c428abfba20985 [file] [log] [blame]
Tomasz Figaf1189982013-04-20 23:22:13 +02001/*
2 * Copyright (c) 2011 Samsung Electronics Co., Ltd.
3 * http://www.samsung.com/
4 *
5 * samsung - Common hr-timer support (s3c and s5p)
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10*/
11
12#include <linux/interrupt.h>
13#include <linux/irq.h>
14#include <linux/err.h>
15#include <linux/clk.h>
16#include <linux/clockchips.h>
17#include <linux/list.h>
18#include <linux/module.h>
19#include <linux/of.h>
20#include <linux/of_address.h>
21#include <linux/of_irq.h>
22#include <linux/platform_device.h>
23#include <linux/slab.h>
Stephen Boyd38ff87f2013-06-01 23:39:40 -070024#include <linux/sched_clock.h>
Tomasz Figaf1189982013-04-20 23:22:13 +020025
26#include <clocksource/samsung_pwm.h>
27
Tomasz Figaf1189982013-04-20 23:22:13 +020028
29/*
30 * Clocksource driver
31 */
32
33#define REG_TCFG0 0x00
34#define REG_TCFG1 0x04
35#define REG_TCON 0x08
36#define REG_TINT_CSTAT 0x44
37
38#define REG_TCNTB(chan) (0x0c + 12 * (chan))
39#define REG_TCMPB(chan) (0x10 + 12 * (chan))
40
41#define TCFG0_PRESCALER_MASK 0xff
42#define TCFG0_PRESCALER1_SHIFT 8
43
44#define TCFG1_SHIFT(x) ((x) * 4)
45#define TCFG1_MUX_MASK 0xf
46
Tomasz Figaceea1242013-06-17 02:10:24 +020047/*
48 * Each channel occupies 4 bits in TCON register, but there is a gap of 4
49 * bits (one channel) after channel 0, so channels have different numbering
50 * when accessing TCON register.
51 *
52 * In addition, the location of autoreload bit for channel 4 (TCON channel 5)
53 * in its set of bits is 2 as opposed to 3 for other channels.
54 */
Tomasz Figaf1189982013-04-20 23:22:13 +020055#define TCON_START(chan) (1 << (4 * (chan) + 0))
56#define TCON_MANUALUPDATE(chan) (1 << (4 * (chan) + 1))
57#define TCON_INVERT(chan) (1 << (4 * (chan) + 2))
Tomasz Figaceea1242013-06-17 02:10:24 +020058#define _TCON_AUTORELOAD(chan) (1 << (4 * (chan) + 3))
59#define _TCON_AUTORELOAD4(chan) (1 << (4 * (chan) + 2))
60#define TCON_AUTORELOAD(chan) \
61 ((chan < 5) ? _TCON_AUTORELOAD(chan) : _TCON_AUTORELOAD4(chan))
Tomasz Figaf1189982013-04-20 23:22:13 +020062
Tomasz Figa7aac4822013-04-23 17:46:24 +020063DEFINE_SPINLOCK(samsung_pwm_lock);
64EXPORT_SYMBOL(samsung_pwm_lock);
65
Tomasz Figa030c2a12013-04-23 17:46:25 +020066struct samsung_pwm_clocksource {
67 void __iomem *base;
Tomasz Figa61d7e202013-06-17 00:07:03 +020068 void __iomem *source_reg;
Tomasz Figa030c2a12013-04-23 17:46:25 +020069 unsigned int irq[SAMSUNG_PWM_NUM];
70 struct samsung_pwm_variant variant;
71
72 struct clk *timerclk;
73
Tomasz Figaf1189982013-04-20 23:22:13 +020074 unsigned int event_id;
75 unsigned int source_id;
76 unsigned int tcnt_max;
77 unsigned int tscaler_div;
78 unsigned int tdiv;
Tomasz Figa030c2a12013-04-23 17:46:25 +020079
80 unsigned long clock_count_per_tick;
Tomasz Figaf1189982013-04-20 23:22:13 +020081};
82
Tomasz Figa030c2a12013-04-23 17:46:25 +020083static struct samsung_pwm_clocksource pwm;
Tomasz Figaf1189982013-04-20 23:22:13 +020084
Tomasz Figa030c2a12013-04-23 17:46:25 +020085static void samsung_timer_set_prescale(unsigned int channel, u16 prescale)
Tomasz Figaf1189982013-04-20 23:22:13 +020086{
87 unsigned long flags;
88 u8 shift = 0;
89 u32 reg;
90
91 if (channel >= 2)
92 shift = TCFG0_PRESCALER1_SHIFT;
93
Tomasz Figa7aac4822013-04-23 17:46:24 +020094 spin_lock_irqsave(&samsung_pwm_lock, flags);
Tomasz Figaf1189982013-04-20 23:22:13 +020095
Tomasz Figa030c2a12013-04-23 17:46:25 +020096 reg = readl(pwm.base + REG_TCFG0);
Tomasz Figaf1189982013-04-20 23:22:13 +020097 reg &= ~(TCFG0_PRESCALER_MASK << shift);
98 reg |= (prescale - 1) << shift;
Tomasz Figa030c2a12013-04-23 17:46:25 +020099 writel(reg, pwm.base + REG_TCFG0);
Tomasz Figaf1189982013-04-20 23:22:13 +0200100
Tomasz Figa7aac4822013-04-23 17:46:24 +0200101 spin_unlock_irqrestore(&samsung_pwm_lock, flags);
Tomasz Figaf1189982013-04-20 23:22:13 +0200102}
103
Tomasz Figa030c2a12013-04-23 17:46:25 +0200104static void samsung_timer_set_divisor(unsigned int channel, u8 divisor)
Tomasz Figaf1189982013-04-20 23:22:13 +0200105{
106 u8 shift = TCFG1_SHIFT(channel);
107 unsigned long flags;
108 u32 reg;
109 u8 bits;
110
Tomasz Figa030c2a12013-04-23 17:46:25 +0200111 bits = (fls(divisor) - 1) - pwm.variant.div_base;
Tomasz Figaf1189982013-04-20 23:22:13 +0200112
Tomasz Figa7aac4822013-04-23 17:46:24 +0200113 spin_lock_irqsave(&samsung_pwm_lock, flags);
Tomasz Figaf1189982013-04-20 23:22:13 +0200114
Tomasz Figa030c2a12013-04-23 17:46:25 +0200115 reg = readl(pwm.base + REG_TCFG1);
Tomasz Figaf1189982013-04-20 23:22:13 +0200116 reg &= ~(TCFG1_MUX_MASK << shift);
117 reg |= bits << shift;
Tomasz Figa030c2a12013-04-23 17:46:25 +0200118 writel(reg, pwm.base + REG_TCFG1);
Tomasz Figaf1189982013-04-20 23:22:13 +0200119
Tomasz Figa7aac4822013-04-23 17:46:24 +0200120 spin_unlock_irqrestore(&samsung_pwm_lock, flags);
Tomasz Figaf1189982013-04-20 23:22:13 +0200121}
122
123static void samsung_time_stop(unsigned int channel)
124{
125 unsigned long tcon;
126 unsigned long flags;
127
128 if (channel > 0)
129 ++channel;
130
Tomasz Figa7aac4822013-04-23 17:46:24 +0200131 spin_lock_irqsave(&samsung_pwm_lock, flags);
Tomasz Figaf1189982013-04-20 23:22:13 +0200132
Tomasz Figa030c2a12013-04-23 17:46:25 +0200133 tcon = __raw_readl(pwm.base + REG_TCON);
Tomasz Figaf1189982013-04-20 23:22:13 +0200134 tcon &= ~TCON_START(channel);
Tomasz Figa030c2a12013-04-23 17:46:25 +0200135 __raw_writel(tcon, pwm.base + REG_TCON);
Tomasz Figaf1189982013-04-20 23:22:13 +0200136
Tomasz Figa7aac4822013-04-23 17:46:24 +0200137 spin_unlock_irqrestore(&samsung_pwm_lock, flags);
Tomasz Figaf1189982013-04-20 23:22:13 +0200138}
139
140static void samsung_time_setup(unsigned int channel, unsigned long tcnt)
141{
142 unsigned long tcon;
143 unsigned long flags;
144 unsigned int tcon_chan = channel;
145
146 if (tcon_chan > 0)
147 ++tcon_chan;
148
Tomasz Figa7aac4822013-04-23 17:46:24 +0200149 spin_lock_irqsave(&samsung_pwm_lock, flags);
Tomasz Figaf1189982013-04-20 23:22:13 +0200150
Tomasz Figa030c2a12013-04-23 17:46:25 +0200151 tcon = __raw_readl(pwm.base + REG_TCON);
Tomasz Figaf1189982013-04-20 23:22:13 +0200152
Tomasz Figaf1189982013-04-20 23:22:13 +0200153 tcon &= ~(TCON_START(tcon_chan) | TCON_AUTORELOAD(tcon_chan));
154 tcon |= TCON_MANUALUPDATE(tcon_chan);
155
Tomasz Figa030c2a12013-04-23 17:46:25 +0200156 __raw_writel(tcnt, pwm.base + REG_TCNTB(channel));
157 __raw_writel(tcnt, pwm.base + REG_TCMPB(channel));
158 __raw_writel(tcon, pwm.base + REG_TCON);
Tomasz Figaf1189982013-04-20 23:22:13 +0200159
Tomasz Figa7aac4822013-04-23 17:46:24 +0200160 spin_unlock_irqrestore(&samsung_pwm_lock, flags);
Tomasz Figaf1189982013-04-20 23:22:13 +0200161}
162
163static void samsung_time_start(unsigned int channel, bool periodic)
164{
165 unsigned long tcon;
166 unsigned long flags;
167
168 if (channel > 0)
169 ++channel;
170
Tomasz Figa7aac4822013-04-23 17:46:24 +0200171 spin_lock_irqsave(&samsung_pwm_lock, flags);
Tomasz Figaf1189982013-04-20 23:22:13 +0200172
Tomasz Figa030c2a12013-04-23 17:46:25 +0200173 tcon = __raw_readl(pwm.base + REG_TCON);
Tomasz Figaf1189982013-04-20 23:22:13 +0200174
175 tcon &= ~TCON_MANUALUPDATE(channel);
176 tcon |= TCON_START(channel);
177
178 if (periodic)
179 tcon |= TCON_AUTORELOAD(channel);
180 else
181 tcon &= ~TCON_AUTORELOAD(channel);
182
Tomasz Figa030c2a12013-04-23 17:46:25 +0200183 __raw_writel(tcon, pwm.base + REG_TCON);
Tomasz Figaf1189982013-04-20 23:22:13 +0200184
Tomasz Figa7aac4822013-04-23 17:46:24 +0200185 spin_unlock_irqrestore(&samsung_pwm_lock, flags);
Tomasz Figaf1189982013-04-20 23:22:13 +0200186}
187
188static int samsung_set_next_event(unsigned long cycles,
189 struct clock_event_device *evt)
190{
Tomasz Figa81d4f7b2013-04-23 17:46:30 +0200191 /*
192 * This check is needed to account for internal rounding
193 * errors inside clockevents core, which might result in
194 * passing cycles = 0, which in turn would not generate any
195 * timer interrupt and hang the system.
196 *
197 * Another solution would be to set up the clockevent device
198 * with min_delta = 2, but this would unnecessarily increase
199 * the minimum sleep period.
200 */
201 if (!cycles)
202 cycles = 1;
203
Tomasz Figa030c2a12013-04-23 17:46:25 +0200204 samsung_time_setup(pwm.event_id, cycles);
205 samsung_time_start(pwm.event_id, false);
Tomasz Figaf1189982013-04-20 23:22:13 +0200206
207 return 0;
208}
209
Tomasz Figaf1189982013-04-20 23:22:13 +0200210static void samsung_set_mode(enum clock_event_mode mode,
211 struct clock_event_device *evt)
212{
Tomasz Figa030c2a12013-04-23 17:46:25 +0200213 samsung_time_stop(pwm.event_id);
Tomasz Figaf1189982013-04-20 23:22:13 +0200214
215 switch (mode) {
216 case CLOCK_EVT_MODE_PERIODIC:
Tomasz Figa6fe4dfd2013-04-23 17:46:29 +0200217 samsung_time_setup(pwm.event_id, pwm.clock_count_per_tick - 1);
Tomasz Figa030c2a12013-04-23 17:46:25 +0200218 samsung_time_start(pwm.event_id, true);
Tomasz Figaf1189982013-04-20 23:22:13 +0200219 break;
220
221 case CLOCK_EVT_MODE_ONESHOT:
222 break;
223
224 case CLOCK_EVT_MODE_UNUSED:
225 case CLOCK_EVT_MODE_SHUTDOWN:
Tomasz Figaf1189982013-04-20 23:22:13 +0200226 case CLOCK_EVT_MODE_RESUME:
Tomasz Figaf1189982013-04-20 23:22:13 +0200227 break;
228 }
229}
230
Tomasz Figa0b962582013-06-17 01:11:31 +0200231static void samsung_clockevent_resume(struct clock_event_device *cev)
232{
233 samsung_timer_set_prescale(pwm.event_id, pwm.tscaler_div);
234 samsung_timer_set_divisor(pwm.event_id, pwm.tdiv);
235
236 if (pwm.variant.has_tint_cstat) {
237 u32 mask = (1 << pwm.event_id);
238 writel(mask | (mask << 5), pwm.base + REG_TINT_CSTAT);
239 }
240}
241
Tomasz Figaf1189982013-04-20 23:22:13 +0200242static struct clock_event_device time_event_device = {
243 .name = "samsung_event_timer",
244 .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT,
245 .rating = 200,
246 .set_next_event = samsung_set_next_event,
247 .set_mode = samsung_set_mode,
Tomasz Figa0b962582013-06-17 01:11:31 +0200248 .resume = samsung_clockevent_resume,
Tomasz Figaf1189982013-04-20 23:22:13 +0200249};
250
251static irqreturn_t samsung_clock_event_isr(int irq, void *dev_id)
252{
253 struct clock_event_device *evt = dev_id;
254
Tomasz Figa030c2a12013-04-23 17:46:25 +0200255 if (pwm.variant.has_tint_cstat) {
256 u32 mask = (1 << pwm.event_id);
257 writel(mask | (mask << 5), pwm.base + REG_TINT_CSTAT);
Tomasz Figaf1189982013-04-20 23:22:13 +0200258 }
259
260 evt->event_handler(evt);
261
262 return IRQ_HANDLED;
263}
264
265static struct irqaction samsung_clock_event_irq = {
266 .name = "samsung_time_irq",
267 .flags = IRQF_DISABLED | IRQF_TIMER | IRQF_IRQPOLL,
268 .handler = samsung_clock_event_isr,
269 .dev_id = &time_event_device,
270};
271
272static void __init samsung_clockevent_init(void)
273{
274 unsigned long pclk;
275 unsigned long clock_rate;
276 unsigned int irq_number;
277
Tomasz Figa030c2a12013-04-23 17:46:25 +0200278 pclk = clk_get_rate(pwm.timerclk);
Tomasz Figaf1189982013-04-20 23:22:13 +0200279
Tomasz Figa030c2a12013-04-23 17:46:25 +0200280 samsung_timer_set_prescale(pwm.event_id, pwm.tscaler_div);
281 samsung_timer_set_divisor(pwm.event_id, pwm.tdiv);
Tomasz Figaf1189982013-04-20 23:22:13 +0200282
Tomasz Figa030c2a12013-04-23 17:46:25 +0200283 clock_rate = pclk / (pwm.tscaler_div * pwm.tdiv);
284 pwm.clock_count_per_tick = clock_rate / HZ;
Tomasz Figaf1189982013-04-20 23:22:13 +0200285
286 time_event_device.cpumask = cpumask_of(0);
Tomasz Figae9b852b2013-04-23 17:46:28 +0200287 clockevents_config_and_register(&time_event_device,
288 clock_rate, 1, pwm.tcnt_max);
Tomasz Figaf1189982013-04-20 23:22:13 +0200289
Tomasz Figa030c2a12013-04-23 17:46:25 +0200290 irq_number = pwm.irq[pwm.event_id];
Tomasz Figaf1189982013-04-20 23:22:13 +0200291 setup_irq(irq_number, &samsung_clock_event_irq);
292
Tomasz Figa030c2a12013-04-23 17:46:25 +0200293 if (pwm.variant.has_tint_cstat) {
294 u32 mask = (1 << pwm.event_id);
295 writel(mask | (mask << 5), pwm.base + REG_TINT_CSTAT);
Tomasz Figaf1189982013-04-20 23:22:13 +0200296 }
297}
298
Tomasz Figa0b962582013-06-17 01:11:31 +0200299static void samsung_clocksource_suspend(struct clocksource *cs)
300{
301 samsung_time_stop(pwm.source_id);
302}
303
304static void samsung_clocksource_resume(struct clocksource *cs)
305{
306 samsung_timer_set_prescale(pwm.source_id, pwm.tscaler_div);
307 samsung_timer_set_divisor(pwm.source_id, pwm.tdiv);
308
309 samsung_time_setup(pwm.source_id, pwm.tcnt_max);
310 samsung_time_start(pwm.source_id, true);
311}
312
Tomasz Figa6792e632013-06-17 00:13:06 +0200313static cycle_t samsung_clocksource_read(struct clocksource *c)
314{
315 return ~readl_relaxed(pwm.source_reg);
316}
317
318static struct clocksource samsung_clocksource = {
319 .name = "samsung_clocksource_timer",
320 .rating = 250,
321 .read = samsung_clocksource_read,
Tomasz Figa0b962582013-06-17 01:11:31 +0200322 .suspend = samsung_clocksource_suspend,
323 .resume = samsung_clocksource_resume,
Tomasz Figa6792e632013-06-17 00:13:06 +0200324 .flags = CLOCK_SOURCE_IS_CONTINUOUS,
325};
326
Tomasz Figaf1189982013-04-20 23:22:13 +0200327/*
328 * Override the global weak sched_clock symbol with this
329 * local implementation which uses the clocksource to get some
330 * better resolution when scheduling the kernel. We accept that
331 * this wraps around for now, since it is just a relative time
332 * stamp. (Inspired by U300 implementation.)
333 */
334static u32 notrace samsung_read_sched_clock(void)
335{
Tomasz Figa6792e632013-06-17 00:13:06 +0200336 return samsung_clocksource_read(NULL);
Tomasz Figaf1189982013-04-20 23:22:13 +0200337}
338
339static void __init samsung_clocksource_init(void)
340{
Tomasz Figaf1189982013-04-20 23:22:13 +0200341 unsigned long pclk;
342 unsigned long clock_rate;
343 int ret;
344
Tomasz Figa030c2a12013-04-23 17:46:25 +0200345 pclk = clk_get_rate(pwm.timerclk);
Tomasz Figaf1189982013-04-20 23:22:13 +0200346
Tomasz Figa030c2a12013-04-23 17:46:25 +0200347 samsung_timer_set_prescale(pwm.source_id, pwm.tscaler_div);
348 samsung_timer_set_divisor(pwm.source_id, pwm.tdiv);
Tomasz Figaf1189982013-04-20 23:22:13 +0200349
Tomasz Figa030c2a12013-04-23 17:46:25 +0200350 clock_rate = pclk / (pwm.tscaler_div * pwm.tdiv);
Tomasz Figaf1189982013-04-20 23:22:13 +0200351
Tomasz Figa030c2a12013-04-23 17:46:25 +0200352 samsung_time_setup(pwm.source_id, pwm.tcnt_max);
353 samsung_time_start(pwm.source_id, true);
Tomasz Figaf1189982013-04-20 23:22:13 +0200354
Tomasz Figa61d7e202013-06-17 00:07:03 +0200355 if (pwm.source_id == 4)
356 pwm.source_reg = pwm.base + 0x40;
357 else
358 pwm.source_reg = pwm.base + pwm.source_id * 0x0c + 0x14;
359
Tomasz Figaf1189982013-04-20 23:22:13 +0200360 setup_sched_clock(samsung_read_sched_clock,
Tomasz Figa030c2a12013-04-23 17:46:25 +0200361 pwm.variant.bits, clock_rate);
Tomasz Figaf1189982013-04-20 23:22:13 +0200362
Tomasz Figa6792e632013-06-17 00:13:06 +0200363 samsung_clocksource.mask = CLOCKSOURCE_MASK(pwm.variant.bits);
364 ret = clocksource_register_hz(&samsung_clocksource, clock_rate);
Tomasz Figaf1189982013-04-20 23:22:13 +0200365 if (ret)
366 panic("samsung_clocksource_timer: can't register clocksource\n");
367}
368
369static void __init samsung_timer_resources(void)
370{
Tomasz Figa030c2a12013-04-23 17:46:25 +0200371 pwm.timerclk = clk_get(NULL, "timers");
372 if (IS_ERR(pwm.timerclk))
Tomasz Figaf1189982013-04-20 23:22:13 +0200373 panic("failed to get timers clock for timer");
374
Tomasz Figa030c2a12013-04-23 17:46:25 +0200375 clk_prepare_enable(pwm.timerclk);
Tomasz Figaf1189982013-04-20 23:22:13 +0200376
Tomasz Figa030c2a12013-04-23 17:46:25 +0200377 pwm.tcnt_max = (1UL << pwm.variant.bits) - 1;
378 if (pwm.variant.bits == 16) {
379 pwm.tscaler_div = 25;
380 pwm.tdiv = 2;
Tomasz Figaf1189982013-04-20 23:22:13 +0200381 } else {
Tomasz Figa030c2a12013-04-23 17:46:25 +0200382 pwm.tscaler_div = 2;
383 pwm.tdiv = 1;
Tomasz Figaf1189982013-04-20 23:22:13 +0200384 }
385}
386
387/*
388 * PWM master driver
389 */
Tomasz Figaf9bb48a22013-04-23 17:46:27 +0200390static void __init _samsung_pwm_clocksource_init(void)
Tomasz Figaf1189982013-04-20 23:22:13 +0200391{
392 u8 mask;
393 int channel;
394
Tomasz Figa030c2a12013-04-23 17:46:25 +0200395 mask = ~pwm.variant.output_mask & ((1 << SAMSUNG_PWM_NUM) - 1);
Tomasz Figaf1189982013-04-20 23:22:13 +0200396 channel = fls(mask) - 1;
397 if (channel < 0)
398 panic("failed to find PWM channel for clocksource");
Tomasz Figa030c2a12013-04-23 17:46:25 +0200399 pwm.source_id = channel;
Tomasz Figaf1189982013-04-20 23:22:13 +0200400
401 mask &= ~(1 << channel);
402 channel = fls(mask) - 1;
403 if (channel < 0)
404 panic("failed to find PWM channel for clock event");
Tomasz Figa030c2a12013-04-23 17:46:25 +0200405 pwm.event_id = channel;
Tomasz Figaf1189982013-04-20 23:22:13 +0200406
407 samsung_timer_resources();
408 samsung_clockevent_init();
409 samsung_clocksource_init();
410}
411
Tomasz Figaf9bb48a22013-04-23 17:46:27 +0200412void __init samsung_pwm_clocksource_init(void __iomem *base,
413 unsigned int *irqs, struct samsung_pwm_variant *variant)
414{
415 pwm.base = base;
416 memcpy(&pwm.variant, variant, sizeof(pwm.variant));
417 memcpy(pwm.irq, irqs, SAMSUNG_PWM_NUM * sizeof(*irqs));
418
419 _samsung_pwm_clocksource_init();
420}
421
422#ifdef CONFIG_CLKSRC_OF
Tomasz Figaf1189982013-04-20 23:22:13 +0200423static void __init samsung_pwm_alloc(struct device_node *np,
424 const struct samsung_pwm_variant *variant)
425{
Tomasz Figaf1189982013-04-20 23:22:13 +0200426 struct property *prop;
427 const __be32 *cur;
428 u32 val;
429 int i;
430
Tomasz Figa030c2a12013-04-23 17:46:25 +0200431 memcpy(&pwm.variant, variant, sizeof(pwm.variant));
Tomasz Figaf1189982013-04-20 23:22:13 +0200432 for (i = 0; i < SAMSUNG_PWM_NUM; ++i)
Tomasz Figa030c2a12013-04-23 17:46:25 +0200433 pwm.irq[i] = irq_of_parse_and_map(np, i);
Tomasz Figaf1189982013-04-20 23:22:13 +0200434
435 of_property_for_each_u32(np, "samsung,pwm-outputs", prop, cur, val) {
436 if (val >= SAMSUNG_PWM_NUM) {
437 pr_warning("%s: invalid channel index in samsung,pwm-outputs property\n",
438 __func__);
439 continue;
440 }
Tomasz Figa030c2a12013-04-23 17:46:25 +0200441 pwm.variant.output_mask |= 1 << val;
Tomasz Figaf1189982013-04-20 23:22:13 +0200442 }
443
Tomasz Figae2415482013-06-13 21:22:44 +0200444 pwm.base = of_iomap(np, 0);
Tomasz Figa030c2a12013-04-23 17:46:25 +0200445 if (!pwm.base) {
Tomasz Figaf1189982013-04-20 23:22:13 +0200446 pr_err("%s: failed to map PWM registers\n", __func__);
Tomasz Figaf1189982013-04-20 23:22:13 +0200447 return;
448 }
449
Tomasz Figaf9bb48a22013-04-23 17:46:27 +0200450 _samsung_pwm_clocksource_init();
Tomasz Figaf1189982013-04-20 23:22:13 +0200451}
452
453static const struct samsung_pwm_variant s3c24xx_variant = {
454 .bits = 16,
455 .div_base = 1,
456 .has_tint_cstat = false,
457 .tclk_mask = (1 << 4),
458};
459
460static void __init s3c2410_pwm_clocksource_init(struct device_node *np)
461{
462 samsung_pwm_alloc(np, &s3c24xx_variant);
463}
464CLOCKSOURCE_OF_DECLARE(s3c2410_pwm, "samsung,s3c2410-pwm", s3c2410_pwm_clocksource_init);
465
466static const struct samsung_pwm_variant s3c64xx_variant = {
467 .bits = 32,
468 .div_base = 0,
469 .has_tint_cstat = true,
470 .tclk_mask = (1 << 7) | (1 << 6) | (1 << 5),
471};
472
473static void __init s3c64xx_pwm_clocksource_init(struct device_node *np)
474{
475 samsung_pwm_alloc(np, &s3c64xx_variant);
476}
477CLOCKSOURCE_OF_DECLARE(s3c6400_pwm, "samsung,s3c6400-pwm", s3c64xx_pwm_clocksource_init);
478
479static const struct samsung_pwm_variant s5p64x0_variant = {
480 .bits = 32,
481 .div_base = 0,
482 .has_tint_cstat = true,
483 .tclk_mask = 0,
484};
485
486static void __init s5p64x0_pwm_clocksource_init(struct device_node *np)
487{
488 samsung_pwm_alloc(np, &s5p64x0_variant);
489}
490CLOCKSOURCE_OF_DECLARE(s5p6440_pwm, "samsung,s5p6440-pwm", s5p64x0_pwm_clocksource_init);
491
492static const struct samsung_pwm_variant s5p_variant = {
493 .bits = 32,
494 .div_base = 0,
495 .has_tint_cstat = true,
496 .tclk_mask = (1 << 5),
497};
498
499static void __init s5p_pwm_clocksource_init(struct device_node *np)
500{
501 samsung_pwm_alloc(np, &s5p_variant);
502}
503CLOCKSOURCE_OF_DECLARE(s5pc100_pwm, "samsung,s5pc100-pwm", s5p_pwm_clocksource_init);
Tomasz Figaf9bb48a22013-04-23 17:46:27 +0200504#endif