blob: b6306b19a31ab8da53062d820f0b245e98ecd155 [file] [log] [blame]
Linus Walleij6c009ab2010-09-13 00:35:22 +02001/*
2 * drivers/mtd/nand/fsmc_nand.c
3 *
4 * ST Microelectronics
5 * Flexible Static Memory Controller (FSMC)
6 * Driver for NAND portions
7 *
8 * Copyright © 2010 ST Microelectronics
9 * Vipin Kumar <vipin.kumar@st.com>
10 * Ashish Priyadarshi
11 *
12 * Based on drivers/mtd/nand/nomadik_nand.c
13 *
14 * This file is licensed under the terms of the GNU General Public
15 * License version 2. This program is licensed "as is" without any
16 * warranty of any kind, whether express or implied.
17 */
18
19#include <linux/clk.h>
Vipin Kumar4774fb02012-03-14 11:47:18 +053020#include <linux/completion.h>
21#include <linux/dmaengine.h>
22#include <linux/dma-direction.h>
23#include <linux/dma-mapping.h>
Linus Walleij6c009ab2010-09-13 00:35:22 +020024#include <linux/err.h>
25#include <linux/init.h>
26#include <linux/module.h>
27#include <linux/resource.h>
28#include <linux/sched.h>
29#include <linux/types.h>
30#include <linux/mtd/mtd.h>
31#include <linux/mtd/nand.h>
32#include <linux/mtd/nand_ecc.h>
33#include <linux/platform_device.h>
Stefan Roeseeea62812012-03-16 10:19:31 +010034#include <linux/of.h>
Linus Walleij6c009ab2010-09-13 00:35:22 +020035#include <linux/mtd/partitions.h>
36#include <linux/io.h>
37#include <linux/slab.h>
38#include <linux/mtd/fsmc.h>
Linus Walleij593cd872010-11-29 13:52:19 +010039#include <linux/amba/bus.h>
Linus Walleij6c009ab2010-09-13 00:35:22 +020040#include <mtd/mtd-abi.h>
41
Bhavna Yadave29ee572012-03-07 17:00:50 +053042static struct nand_ecclayout fsmc_ecc1_128_layout = {
Linus Walleij6c009ab2010-09-13 00:35:22 +020043 .eccbytes = 24,
44 .eccpos = {2, 3, 4, 18, 19, 20, 34, 35, 36, 50, 51, 52,
45 66, 67, 68, 82, 83, 84, 98, 99, 100, 114, 115, 116},
46 .oobfree = {
47 {.offset = 8, .length = 8},
48 {.offset = 24, .length = 8},
49 {.offset = 40, .length = 8},
50 {.offset = 56, .length = 8},
51 {.offset = 72, .length = 8},
52 {.offset = 88, .length = 8},
53 {.offset = 104, .length = 8},
54 {.offset = 120, .length = 8}
55 }
56};
57
Bhavna Yadave29ee572012-03-07 17:00:50 +053058static struct nand_ecclayout fsmc_ecc1_64_layout = {
59 .eccbytes = 12,
60 .eccpos = {2, 3, 4, 18, 19, 20, 34, 35, 36, 50, 51, 52},
61 .oobfree = {
62 {.offset = 8, .length = 8},
63 {.offset = 24, .length = 8},
64 {.offset = 40, .length = 8},
65 {.offset = 56, .length = 8},
66 }
67};
68
69static struct nand_ecclayout fsmc_ecc1_16_layout = {
70 .eccbytes = 3,
71 .eccpos = {2, 3, 4},
72 .oobfree = {
73 {.offset = 8, .length = 8},
74 }
75};
76
77/*
78 * ECC4 layout for NAND of pagesize 8192 bytes & OOBsize 256 bytes. 13*16 bytes
79 * of OB size is reserved for ECC, Byte no. 0 & 1 reserved for bad block and 46
80 * bytes are free for use.
81 */
82static struct nand_ecclayout fsmc_ecc4_256_layout = {
83 .eccbytes = 208,
84 .eccpos = { 2, 3, 4, 5, 6, 7, 8,
85 9, 10, 11, 12, 13, 14,
86 18, 19, 20, 21, 22, 23, 24,
87 25, 26, 27, 28, 29, 30,
88 34, 35, 36, 37, 38, 39, 40,
89 41, 42, 43, 44, 45, 46,
90 50, 51, 52, 53, 54, 55, 56,
91 57, 58, 59, 60, 61, 62,
92 66, 67, 68, 69, 70, 71, 72,
93 73, 74, 75, 76, 77, 78,
94 82, 83, 84, 85, 86, 87, 88,
95 89, 90, 91, 92, 93, 94,
96 98, 99, 100, 101, 102, 103, 104,
97 105, 106, 107, 108, 109, 110,
98 114, 115, 116, 117, 118, 119, 120,
99 121, 122, 123, 124, 125, 126,
100 130, 131, 132, 133, 134, 135, 136,
101 137, 138, 139, 140, 141, 142,
102 146, 147, 148, 149, 150, 151, 152,
103 153, 154, 155, 156, 157, 158,
104 162, 163, 164, 165, 166, 167, 168,
105 169, 170, 171, 172, 173, 174,
106 178, 179, 180, 181, 182, 183, 184,
107 185, 186, 187, 188, 189, 190,
108 194, 195, 196, 197, 198, 199, 200,
109 201, 202, 203, 204, 205, 206,
110 210, 211, 212, 213, 214, 215, 216,
111 217, 218, 219, 220, 221, 222,
112 226, 227, 228, 229, 230, 231, 232,
113 233, 234, 235, 236, 237, 238,
114 242, 243, 244, 245, 246, 247, 248,
115 249, 250, 251, 252, 253, 254
116 },
117 .oobfree = {
118 {.offset = 15, .length = 3},
119 {.offset = 31, .length = 3},
120 {.offset = 47, .length = 3},
121 {.offset = 63, .length = 3},
122 {.offset = 79, .length = 3},
123 {.offset = 95, .length = 3},
124 {.offset = 111, .length = 3},
125 {.offset = 127, .length = 3},
126 {.offset = 143, .length = 3},
127 {.offset = 159, .length = 3},
128 {.offset = 175, .length = 3},
129 {.offset = 191, .length = 3},
130 {.offset = 207, .length = 3},
131 {.offset = 223, .length = 3},
132 {.offset = 239, .length = 3},
133 {.offset = 255, .length = 1}
134 }
135};
136
137/*
Armando Visconti0c78e932012-03-07 17:00:55 +0530138 * ECC4 layout for NAND of pagesize 4096 bytes & OOBsize 224 bytes. 13*8 bytes
139 * of OOB size is reserved for ECC, Byte no. 0 & 1 reserved for bad block & 118
140 * bytes are free for use.
141 */
142static struct nand_ecclayout fsmc_ecc4_224_layout = {
143 .eccbytes = 104,
144 .eccpos = { 2, 3, 4, 5, 6, 7, 8,
145 9, 10, 11, 12, 13, 14,
146 18, 19, 20, 21, 22, 23, 24,
147 25, 26, 27, 28, 29, 30,
148 34, 35, 36, 37, 38, 39, 40,
149 41, 42, 43, 44, 45, 46,
150 50, 51, 52, 53, 54, 55, 56,
151 57, 58, 59, 60, 61, 62,
152 66, 67, 68, 69, 70, 71, 72,
153 73, 74, 75, 76, 77, 78,
154 82, 83, 84, 85, 86, 87, 88,
155 89, 90, 91, 92, 93, 94,
156 98, 99, 100, 101, 102, 103, 104,
157 105, 106, 107, 108, 109, 110,
158 114, 115, 116, 117, 118, 119, 120,
159 121, 122, 123, 124, 125, 126
160 },
161 .oobfree = {
162 {.offset = 15, .length = 3},
163 {.offset = 31, .length = 3},
164 {.offset = 47, .length = 3},
165 {.offset = 63, .length = 3},
166 {.offset = 79, .length = 3},
167 {.offset = 95, .length = 3},
168 {.offset = 111, .length = 3},
169 {.offset = 127, .length = 97}
170 }
171};
172
173/*
Bhavna Yadave29ee572012-03-07 17:00:50 +0530174 * ECC4 layout for NAND of pagesize 4096 bytes & OOBsize 128 bytes. 13*8 bytes
175 * of OOB size is reserved for ECC, Byte no. 0 & 1 reserved for bad block & 22
176 * bytes are free for use.
177 */
178static struct nand_ecclayout fsmc_ecc4_128_layout = {
Linus Walleij6c009ab2010-09-13 00:35:22 +0200179 .eccbytes = 104,
180 .eccpos = { 2, 3, 4, 5, 6, 7, 8,
181 9, 10, 11, 12, 13, 14,
182 18, 19, 20, 21, 22, 23, 24,
183 25, 26, 27, 28, 29, 30,
184 34, 35, 36, 37, 38, 39, 40,
185 41, 42, 43, 44, 45, 46,
186 50, 51, 52, 53, 54, 55, 56,
187 57, 58, 59, 60, 61, 62,
188 66, 67, 68, 69, 70, 71, 72,
189 73, 74, 75, 76, 77, 78,
190 82, 83, 84, 85, 86, 87, 88,
191 89, 90, 91, 92, 93, 94,
192 98, 99, 100, 101, 102, 103, 104,
193 105, 106, 107, 108, 109, 110,
194 114, 115, 116, 117, 118, 119, 120,
195 121, 122, 123, 124, 125, 126
196 },
197 .oobfree = {
198 {.offset = 15, .length = 3},
199 {.offset = 31, .length = 3},
200 {.offset = 47, .length = 3},
201 {.offset = 63, .length = 3},
202 {.offset = 79, .length = 3},
203 {.offset = 95, .length = 3},
204 {.offset = 111, .length = 3},
205 {.offset = 127, .length = 1}
206 }
207};
208
209/*
Bhavna Yadave29ee572012-03-07 17:00:50 +0530210 * ECC4 layout for NAND of pagesize 2048 bytes & OOBsize 64 bytes. 13*4 bytes of
211 * OOB size is reserved for ECC, Byte no. 0 & 1 reserved for bad block and 10
212 * bytes are free for use.
213 */
214static struct nand_ecclayout fsmc_ecc4_64_layout = {
215 .eccbytes = 52,
216 .eccpos = { 2, 3, 4, 5, 6, 7, 8,
217 9, 10, 11, 12, 13, 14,
218 18, 19, 20, 21, 22, 23, 24,
219 25, 26, 27, 28, 29, 30,
220 34, 35, 36, 37, 38, 39, 40,
221 41, 42, 43, 44, 45, 46,
222 50, 51, 52, 53, 54, 55, 56,
223 57, 58, 59, 60, 61, 62,
224 },
225 .oobfree = {
226 {.offset = 15, .length = 3},
227 {.offset = 31, .length = 3},
228 {.offset = 47, .length = 3},
229 {.offset = 63, .length = 1},
230 }
231};
232
233/*
234 * ECC4 layout for NAND of pagesize 512 bytes & OOBsize 16 bytes. 13 bytes of
235 * OOB size is reserved for ECC, Byte no. 4 & 5 reserved for bad block and One
236 * byte is free for use.
237 */
238static struct nand_ecclayout fsmc_ecc4_16_layout = {
239 .eccbytes = 13,
240 .eccpos = { 0, 1, 2, 3, 6, 7, 8,
241 9, 10, 11, 12, 13, 14
242 },
243 .oobfree = {
244 {.offset = 15, .length = 1},
245 }
246};
247
248/*
Linus Walleij6c009ab2010-09-13 00:35:22 +0200249 * ECC placement definitions in oobfree type format.
250 * There are 13 bytes of ecc for every 512 byte block and it has to be read
251 * consecutively and immediately after the 512 byte data block for hardware to
252 * generate the error bit offsets in 512 byte data.
253 * Managing the ecc bytes in the following way makes it easier for software to
254 * read ecc bytes consecutive to data bytes. This way is similar to
255 * oobfree structure maintained already in generic nand driver
256 */
257static struct fsmc_eccplace fsmc_ecc4_lp_place = {
258 .eccplace = {
259 {.offset = 2, .length = 13},
260 {.offset = 18, .length = 13},
261 {.offset = 34, .length = 13},
262 {.offset = 50, .length = 13},
263 {.offset = 66, .length = 13},
264 {.offset = 82, .length = 13},
265 {.offset = 98, .length = 13},
266 {.offset = 114, .length = 13}
267 }
268};
269
Linus Walleij6c009ab2010-09-13 00:35:22 +0200270static struct fsmc_eccplace fsmc_ecc4_sp_place = {
271 .eccplace = {
272 {.offset = 0, .length = 4},
273 {.offset = 6, .length = 9}
274 }
275};
276
Linus Walleij6c009ab2010-09-13 00:35:22 +0200277/**
Linus Walleij593cd872010-11-29 13:52:19 +0100278 * struct fsmc_nand_data - structure for FSMC NAND device state
Linus Walleij6c009ab2010-09-13 00:35:22 +0200279 *
Linus Walleij593cd872010-11-29 13:52:19 +0100280 * @pid: Part ID on the AMBA PrimeCell format
Linus Walleij6c009ab2010-09-13 00:35:22 +0200281 * @mtd: MTD info for a NAND flash.
282 * @nand: Chip related info for a NAND flash.
Vipin Kumar71470322012-03-14 11:47:07 +0530283 * @partitions: Partition info for a NAND Flash.
284 * @nr_partitions: Total number of partition of a NAND flash.
Linus Walleij6c009ab2010-09-13 00:35:22 +0200285 *
286 * @ecc_place: ECC placing locations in oobfree type format.
287 * @bank: Bank number for probed device.
288 * @clk: Clock structure for FSMC.
289 *
Vipin Kumar4774fb02012-03-14 11:47:18 +0530290 * @read_dma_chan: DMA channel for read access
291 * @write_dma_chan: DMA channel for write access to NAND
292 * @dma_access_complete: Completion structure
293 *
294 * @data_pa: NAND Physical port for Data.
Linus Walleij6c009ab2010-09-13 00:35:22 +0200295 * @data_va: NAND port for Data.
296 * @cmd_va: NAND port for Command.
297 * @addr_va: NAND port for Address.
298 * @regs_va: FSMC regs base address.
299 */
300struct fsmc_nand_data {
Linus Walleij593cd872010-11-29 13:52:19 +0100301 u32 pid;
Linus Walleij6c009ab2010-09-13 00:35:22 +0200302 struct mtd_info mtd;
303 struct nand_chip nand;
Vipin Kumar71470322012-03-14 11:47:07 +0530304 struct mtd_partition *partitions;
305 unsigned int nr_partitions;
Linus Walleij6c009ab2010-09-13 00:35:22 +0200306
307 struct fsmc_eccplace *ecc_place;
308 unsigned int bank;
Vipin Kumar712c4ad2012-03-14 11:47:16 +0530309 struct device *dev;
Vipin Kumar4774fb02012-03-14 11:47:18 +0530310 enum access_mode mode;
Linus Walleij6c009ab2010-09-13 00:35:22 +0200311 struct clk *clk;
312
Vipin Kumar4774fb02012-03-14 11:47:18 +0530313 /* DMA related objects */
314 struct dma_chan *read_dma_chan;
315 struct dma_chan *write_dma_chan;
316 struct completion dma_access_complete;
317
Vipin Kumare2f6bce2012-03-14 11:47:14 +0530318 struct fsmc_nand_timings *dev_timings;
319
Vipin Kumar4774fb02012-03-14 11:47:18 +0530320 dma_addr_t data_pa;
Linus Walleij6c009ab2010-09-13 00:35:22 +0200321 void __iomem *data_va;
322 void __iomem *cmd_va;
323 void __iomem *addr_va;
324 void __iomem *regs_va;
325
326 void (*select_chip)(uint32_t bank, uint32_t busw);
327};
328
329/* Assert CS signal based on chipnr */
330static void fsmc_select_chip(struct mtd_info *mtd, int chipnr)
331{
332 struct nand_chip *chip = mtd->priv;
333 struct fsmc_nand_data *host;
334
335 host = container_of(mtd, struct fsmc_nand_data, mtd);
336
337 switch (chipnr) {
338 case -1:
339 chip->cmd_ctrl(mtd, NAND_CMD_NONE, 0 | NAND_CTRL_CHANGE);
340 break;
341 case 0:
342 case 1:
343 case 2:
344 case 3:
345 if (host->select_chip)
346 host->select_chip(chipnr,
347 chip->options & NAND_BUSWIDTH_16);
348 break;
349
350 default:
351 BUG();
352 }
353}
354
355/*
356 * fsmc_cmd_ctrl - For facilitaing Hardware access
357 * This routine allows hardware specific access to control-lines(ALE,CLE)
358 */
359static void fsmc_cmd_ctrl(struct mtd_info *mtd, int cmd, unsigned int ctrl)
360{
361 struct nand_chip *this = mtd->priv;
362 struct fsmc_nand_data *host = container_of(mtd,
363 struct fsmc_nand_data, mtd);
Vipin Kumar605add72012-10-09 16:14:43 +0530364 void __iomem *regs = host->regs_va;
Linus Walleij6c009ab2010-09-13 00:35:22 +0200365 unsigned int bank = host->bank;
366
367 if (ctrl & NAND_CTRL_CHANGE) {
Vipin Kumar2a5dbead2012-03-14 11:47:19 +0530368 u32 pc;
369
Linus Walleij6c009ab2010-09-13 00:35:22 +0200370 if (ctrl & NAND_CLE) {
Vipin Kumar2a5dbead2012-03-14 11:47:19 +0530371 this->IO_ADDR_R = host->cmd_va;
372 this->IO_ADDR_W = host->cmd_va;
Linus Walleij6c009ab2010-09-13 00:35:22 +0200373 } else if (ctrl & NAND_ALE) {
Vipin Kumar2a5dbead2012-03-14 11:47:19 +0530374 this->IO_ADDR_R = host->addr_va;
375 this->IO_ADDR_W = host->addr_va;
Linus Walleij6c009ab2010-09-13 00:35:22 +0200376 } else {
Vipin Kumar2a5dbead2012-03-14 11:47:19 +0530377 this->IO_ADDR_R = host->data_va;
378 this->IO_ADDR_W = host->data_va;
Linus Walleij6c009ab2010-09-13 00:35:22 +0200379 }
380
Vipin Kumar2a5dbead2012-03-14 11:47:19 +0530381 pc = readl(FSMC_NAND_REG(regs, bank, PC));
382 if (ctrl & NAND_NCE)
383 pc |= FSMC_ENABLE;
384 else
385 pc &= ~FSMC_ENABLE;
Vipin Kumara4742d52012-10-09 16:14:50 +0530386 writel_relaxed(pc, FSMC_NAND_REG(regs, bank, PC));
Linus Walleij6c009ab2010-09-13 00:35:22 +0200387 }
388
389 mb();
390
391 if (cmd != NAND_CMD_NONE)
Vipin Kumara4742d52012-10-09 16:14:50 +0530392 writeb_relaxed(cmd, this->IO_ADDR_W);
Linus Walleij6c009ab2010-09-13 00:35:22 +0200393}
394
395/*
396 * fsmc_nand_setup - FSMC (Flexible Static Memory Controller) init routine
397 *
398 * This routine initializes timing parameters related to NAND memory access in
399 * FSMC registers
400 */
Vipin Kumar2a5dbead2012-03-14 11:47:19 +0530401static void fsmc_nand_setup(void __iomem *regs, uint32_t bank,
Vipin Kumare2f6bce2012-03-14 11:47:14 +0530402 uint32_t busw, struct fsmc_nand_timings *timings)
Linus Walleij6c009ab2010-09-13 00:35:22 +0200403{
404 uint32_t value = FSMC_DEVTYPE_NAND | FSMC_ENABLE | FSMC_WAITON;
Vipin Kumare2f6bce2012-03-14 11:47:14 +0530405 uint32_t tclr, tar, thiz, thold, twait, tset;
406 struct fsmc_nand_timings *tims;
407 struct fsmc_nand_timings default_timings = {
408 .tclr = FSMC_TCLR_1,
409 .tar = FSMC_TAR_1,
410 .thiz = FSMC_THIZ_1,
411 .thold = FSMC_THOLD_4,
412 .twait = FSMC_TWAIT_6,
413 .tset = FSMC_TSET_0,
414 };
415
416 if (timings)
417 tims = timings;
418 else
419 tims = &default_timings;
420
421 tclr = (tims->tclr & FSMC_TCLR_MASK) << FSMC_TCLR_SHIFT;
422 tar = (tims->tar & FSMC_TAR_MASK) << FSMC_TAR_SHIFT;
423 thiz = (tims->thiz & FSMC_THIZ_MASK) << FSMC_THIZ_SHIFT;
424 thold = (tims->thold & FSMC_THOLD_MASK) << FSMC_THOLD_SHIFT;
425 twait = (tims->twait & FSMC_TWAIT_MASK) << FSMC_TWAIT_SHIFT;
426 tset = (tims->tset & FSMC_TSET_MASK) << FSMC_TSET_SHIFT;
Linus Walleij6c009ab2010-09-13 00:35:22 +0200427
428 if (busw)
Vipin Kumara4742d52012-10-09 16:14:50 +0530429 writel_relaxed(value | FSMC_DEVWID_16,
430 FSMC_NAND_REG(regs, bank, PC));
Linus Walleij6c009ab2010-09-13 00:35:22 +0200431 else
Vipin Kumara4742d52012-10-09 16:14:50 +0530432 writel_relaxed(value | FSMC_DEVWID_8,
433 FSMC_NAND_REG(regs, bank, PC));
Linus Walleij6c009ab2010-09-13 00:35:22 +0200434
Vipin Kumara4742d52012-10-09 16:14:50 +0530435 writel_relaxed(readl(FSMC_NAND_REG(regs, bank, PC)) | tclr | tar,
Vipin Kumar2a5dbead2012-03-14 11:47:19 +0530436 FSMC_NAND_REG(regs, bank, PC));
Vipin Kumara4742d52012-10-09 16:14:50 +0530437 writel_relaxed(thiz | thold | twait | tset,
438 FSMC_NAND_REG(regs, bank, COMM));
439 writel_relaxed(thiz | thold | twait | tset,
440 FSMC_NAND_REG(regs, bank, ATTRIB));
Linus Walleij6c009ab2010-09-13 00:35:22 +0200441}
442
443/*
444 * fsmc_enable_hwecc - Enables Hardware ECC through FSMC registers
445 */
446static void fsmc_enable_hwecc(struct mtd_info *mtd, int mode)
447{
448 struct fsmc_nand_data *host = container_of(mtd,
449 struct fsmc_nand_data, mtd);
Vipin Kumar2a5dbead2012-03-14 11:47:19 +0530450 void __iomem *regs = host->regs_va;
Linus Walleij6c009ab2010-09-13 00:35:22 +0200451 uint32_t bank = host->bank;
452
Vipin Kumara4742d52012-10-09 16:14:50 +0530453 writel_relaxed(readl(FSMC_NAND_REG(regs, bank, PC)) & ~FSMC_ECCPLEN_256,
Vipin Kumar2a5dbead2012-03-14 11:47:19 +0530454 FSMC_NAND_REG(regs, bank, PC));
Vipin Kumara4742d52012-10-09 16:14:50 +0530455 writel_relaxed(readl(FSMC_NAND_REG(regs, bank, PC)) & ~FSMC_ECCEN,
Vipin Kumar2a5dbead2012-03-14 11:47:19 +0530456 FSMC_NAND_REG(regs, bank, PC));
Vipin Kumara4742d52012-10-09 16:14:50 +0530457 writel_relaxed(readl(FSMC_NAND_REG(regs, bank, PC)) | FSMC_ECCEN,
Vipin Kumar2a5dbead2012-03-14 11:47:19 +0530458 FSMC_NAND_REG(regs, bank, PC));
Linus Walleij6c009ab2010-09-13 00:35:22 +0200459}
460
461/*
462 * fsmc_read_hwecc_ecc4 - Hardware ECC calculator for ecc4 option supported by
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300463 * FSMC. ECC is 13 bytes for 512 bytes of data (supports error correction up to
Linus Walleij6c009ab2010-09-13 00:35:22 +0200464 * max of 8-bits)
465 */
466static int fsmc_read_hwecc_ecc4(struct mtd_info *mtd, const uint8_t *data,
467 uint8_t *ecc)
468{
469 struct fsmc_nand_data *host = container_of(mtd,
470 struct fsmc_nand_data, mtd);
Vipin Kumar2a5dbead2012-03-14 11:47:19 +0530471 void __iomem *regs = host->regs_va;
Linus Walleij6c009ab2010-09-13 00:35:22 +0200472 uint32_t bank = host->bank;
473 uint32_t ecc_tmp;
474 unsigned long deadline = jiffies + FSMC_BUSY_WAIT_TIMEOUT;
475
476 do {
Vipin Kumara4742d52012-10-09 16:14:50 +0530477 if (readl_relaxed(FSMC_NAND_REG(regs, bank, STS)) & FSMC_CODE_RDY)
Linus Walleij6c009ab2010-09-13 00:35:22 +0200478 break;
479 else
480 cond_resched();
481 } while (!time_after_eq(jiffies, deadline));
482
Vipin Kumar712c4ad2012-03-14 11:47:16 +0530483 if (time_after_eq(jiffies, deadline)) {
484 dev_err(host->dev, "calculate ecc timed out\n");
485 return -ETIMEDOUT;
486 }
487
Vipin Kumara4742d52012-10-09 16:14:50 +0530488 ecc_tmp = readl_relaxed(FSMC_NAND_REG(regs, bank, ECC1));
Linus Walleij6c009ab2010-09-13 00:35:22 +0200489 ecc[0] = (uint8_t) (ecc_tmp >> 0);
490 ecc[1] = (uint8_t) (ecc_tmp >> 8);
491 ecc[2] = (uint8_t) (ecc_tmp >> 16);
492 ecc[3] = (uint8_t) (ecc_tmp >> 24);
493
Vipin Kumara4742d52012-10-09 16:14:50 +0530494 ecc_tmp = readl_relaxed(FSMC_NAND_REG(regs, bank, ECC2));
Linus Walleij6c009ab2010-09-13 00:35:22 +0200495 ecc[4] = (uint8_t) (ecc_tmp >> 0);
496 ecc[5] = (uint8_t) (ecc_tmp >> 8);
497 ecc[6] = (uint8_t) (ecc_tmp >> 16);
498 ecc[7] = (uint8_t) (ecc_tmp >> 24);
499
Vipin Kumara4742d52012-10-09 16:14:50 +0530500 ecc_tmp = readl_relaxed(FSMC_NAND_REG(regs, bank, ECC3));
Linus Walleij6c009ab2010-09-13 00:35:22 +0200501 ecc[8] = (uint8_t) (ecc_tmp >> 0);
502 ecc[9] = (uint8_t) (ecc_tmp >> 8);
503 ecc[10] = (uint8_t) (ecc_tmp >> 16);
504 ecc[11] = (uint8_t) (ecc_tmp >> 24);
505
Vipin Kumara4742d52012-10-09 16:14:50 +0530506 ecc_tmp = readl_relaxed(FSMC_NAND_REG(regs, bank, STS));
Linus Walleij6c009ab2010-09-13 00:35:22 +0200507 ecc[12] = (uint8_t) (ecc_tmp >> 16);
508
509 return 0;
510}
511
512/*
513 * fsmc_read_hwecc_ecc1 - Hardware ECC calculator for ecc1 option supported by
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300514 * FSMC. ECC is 3 bytes for 512 bytes of data (supports error correction up to
Linus Walleij6c009ab2010-09-13 00:35:22 +0200515 * max of 1-bit)
516 */
517static int fsmc_read_hwecc_ecc1(struct mtd_info *mtd, const uint8_t *data,
518 uint8_t *ecc)
519{
520 struct fsmc_nand_data *host = container_of(mtd,
521 struct fsmc_nand_data, mtd);
Vipin Kumar2a5dbead2012-03-14 11:47:19 +0530522 void __iomem *regs = host->regs_va;
Linus Walleij6c009ab2010-09-13 00:35:22 +0200523 uint32_t bank = host->bank;
524 uint32_t ecc_tmp;
525
Vipin Kumara4742d52012-10-09 16:14:50 +0530526 ecc_tmp = readl_relaxed(FSMC_NAND_REG(regs, bank, ECC1));
Linus Walleij6c009ab2010-09-13 00:35:22 +0200527 ecc[0] = (uint8_t) (ecc_tmp >> 0);
528 ecc[1] = (uint8_t) (ecc_tmp >> 8);
529 ecc[2] = (uint8_t) (ecc_tmp >> 16);
530
531 return 0;
532}
533
Vipin Kumar519300c2012-03-07 17:00:49 +0530534/* Count the number of 0's in buff upto a max of max_bits */
535static int count_written_bits(uint8_t *buff, int size, int max_bits)
536{
537 int k, written_bits = 0;
538
539 for (k = 0; k < size; k++) {
540 written_bits += hweight8(~buff[k]);
541 if (written_bits > max_bits)
542 break;
543 }
544
545 return written_bits;
546}
547
Vipin Kumar4774fb02012-03-14 11:47:18 +0530548static void dma_complete(void *param)
549{
550 struct fsmc_nand_data *host = param;
551
552 complete(&host->dma_access_complete);
553}
554
555static int dma_xfer(struct fsmc_nand_data *host, void *buffer, int len,
556 enum dma_data_direction direction)
557{
558 struct dma_chan *chan;
559 struct dma_device *dma_dev;
560 struct dma_async_tx_descriptor *tx;
561 dma_addr_t dma_dst, dma_src, dma_addr;
562 dma_cookie_t cookie;
563 unsigned long flags = DMA_CTRL_ACK | DMA_PREP_INTERRUPT;
564 int ret;
565
566 if (direction == DMA_TO_DEVICE)
567 chan = host->write_dma_chan;
568 else if (direction == DMA_FROM_DEVICE)
569 chan = host->read_dma_chan;
570 else
571 return -EINVAL;
572
573 dma_dev = chan->device;
574 dma_addr = dma_map_single(dma_dev->dev, buffer, len, direction);
575
576 if (direction == DMA_TO_DEVICE) {
577 dma_src = dma_addr;
578 dma_dst = host->data_pa;
Vipin Kumar4774fb02012-03-14 11:47:18 +0530579 } else {
580 dma_src = host->data_pa;
581 dma_dst = dma_addr;
Vipin Kumar4774fb02012-03-14 11:47:18 +0530582 }
583
584 tx = dma_dev->device_prep_dma_memcpy(chan, dma_dst, dma_src,
585 len, flags);
Vipin Kumar4774fb02012-03-14 11:47:18 +0530586 if (!tx) {
587 dev_err(host->dev, "device_prep_dma_memcpy error\n");
Bartlomiej Zolnierkiewiczd1806a52012-11-05 10:00:14 +0000588 ret = -EIO;
589 goto unmap_dma;
Vipin Kumar4774fb02012-03-14 11:47:18 +0530590 }
591
592 tx->callback = dma_complete;
593 tx->callback_param = host;
594 cookie = tx->tx_submit(tx);
595
596 ret = dma_submit_error(cookie);
597 if (ret) {
598 dev_err(host->dev, "dma_submit_error %d\n", cookie);
Bartlomiej Zolnierkiewiczd1806a52012-11-05 10:00:14 +0000599 goto unmap_dma;
Vipin Kumar4774fb02012-03-14 11:47:18 +0530600 }
601
602 dma_async_issue_pending(chan);
603
604 ret =
Vipin Kumar928aa2a2012-10-09 16:14:48 +0530605 wait_for_completion_timeout(&host->dma_access_complete,
Vipin Kumar4774fb02012-03-14 11:47:18 +0530606 msecs_to_jiffies(3000));
Nicholas Mc Guire0bda3e12015-03-13 07:54:45 -0400607 if (ret == 0) {
Vinod Koulb177ea32014-10-11 21:10:32 +0530608 dmaengine_terminate_all(chan);
Vipin Kumar4774fb02012-03-14 11:47:18 +0530609 dev_err(host->dev, "wait_for_completion_timeout\n");
Nicholas Mc Guire0bda3e12015-03-13 07:54:45 -0400610 ret = -ETIMEDOUT;
Bartlomiej Zolnierkiewiczd1806a52012-11-05 10:00:14 +0000611 goto unmap_dma;
Vipin Kumar4774fb02012-03-14 11:47:18 +0530612 }
613
Bartlomiej Zolnierkiewiczd1806a52012-11-05 10:00:14 +0000614 ret = 0;
615
616unmap_dma:
617 dma_unmap_single(dma_dev->dev, dma_addr, len, direction);
618
619 return ret;
Vipin Kumar4774fb02012-03-14 11:47:18 +0530620}
621
Linus Walleij6c009ab2010-09-13 00:35:22 +0200622/*
Vipin Kumar604e7542012-03-14 11:47:17 +0530623 * fsmc_write_buf - write buffer to chip
624 * @mtd: MTD device structure
625 * @buf: data buffer
626 * @len: number of bytes to write
627 */
628static void fsmc_write_buf(struct mtd_info *mtd, const uint8_t *buf, int len)
629{
630 int i;
631 struct nand_chip *chip = mtd->priv;
632
633 if (IS_ALIGNED((uint32_t)buf, sizeof(uint32_t)) &&
634 IS_ALIGNED(len, sizeof(uint32_t))) {
635 uint32_t *p = (uint32_t *)buf;
636 len = len >> 2;
637 for (i = 0; i < len; i++)
Vipin Kumara4742d52012-10-09 16:14:50 +0530638 writel_relaxed(p[i], chip->IO_ADDR_W);
Vipin Kumar604e7542012-03-14 11:47:17 +0530639 } else {
640 for (i = 0; i < len; i++)
Vipin Kumara4742d52012-10-09 16:14:50 +0530641 writeb_relaxed(buf[i], chip->IO_ADDR_W);
Vipin Kumar604e7542012-03-14 11:47:17 +0530642 }
643}
644
645/*
646 * fsmc_read_buf - read chip data into buffer
647 * @mtd: MTD device structure
648 * @buf: buffer to store date
649 * @len: number of bytes to read
650 */
651static void fsmc_read_buf(struct mtd_info *mtd, uint8_t *buf, int len)
652{
653 int i;
654 struct nand_chip *chip = mtd->priv;
655
656 if (IS_ALIGNED((uint32_t)buf, sizeof(uint32_t)) &&
657 IS_ALIGNED(len, sizeof(uint32_t))) {
658 uint32_t *p = (uint32_t *)buf;
659 len = len >> 2;
660 for (i = 0; i < len; i++)
Vipin Kumara4742d52012-10-09 16:14:50 +0530661 p[i] = readl_relaxed(chip->IO_ADDR_R);
Vipin Kumar604e7542012-03-14 11:47:17 +0530662 } else {
663 for (i = 0; i < len; i++)
Vipin Kumara4742d52012-10-09 16:14:50 +0530664 buf[i] = readb_relaxed(chip->IO_ADDR_R);
Vipin Kumar604e7542012-03-14 11:47:17 +0530665 }
666}
667
668/*
Vipin Kumar4774fb02012-03-14 11:47:18 +0530669 * fsmc_read_buf_dma - read chip data into buffer
670 * @mtd: MTD device structure
671 * @buf: buffer to store date
672 * @len: number of bytes to read
673 */
674static void fsmc_read_buf_dma(struct mtd_info *mtd, uint8_t *buf, int len)
675{
676 struct fsmc_nand_data *host;
677
678 host = container_of(mtd, struct fsmc_nand_data, mtd);
679 dma_xfer(host, buf, len, DMA_FROM_DEVICE);
680}
681
682/*
683 * fsmc_write_buf_dma - write buffer to chip
684 * @mtd: MTD device structure
685 * @buf: data buffer
686 * @len: number of bytes to write
687 */
688static void fsmc_write_buf_dma(struct mtd_info *mtd, const uint8_t *buf,
689 int len)
690{
691 struct fsmc_nand_data *host;
692
693 host = container_of(mtd, struct fsmc_nand_data, mtd);
694 dma_xfer(host, (void *)buf, len, DMA_TO_DEVICE);
695}
696
697/*
Linus Walleij6c009ab2010-09-13 00:35:22 +0200698 * fsmc_read_page_hwecc
699 * @mtd: mtd info structure
700 * @chip: nand chip info structure
701 * @buf: buffer to store read data
Brian Norris1fbb9382012-05-02 10:14:55 -0700702 * @oob_required: caller expects OOB data read to chip->oob_poi
Linus Walleij6c009ab2010-09-13 00:35:22 +0200703 * @page: page number to read
704 *
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300705 * This routine is needed for fsmc version 8 as reading from NAND chip has to be
Linus Walleij6c009ab2010-09-13 00:35:22 +0200706 * performed in a strict sequence as follows:
707 * data(512 byte) -> ecc(13 byte)
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300708 * After this read, fsmc hardware generates and reports error data bits(up to a
Linus Walleij6c009ab2010-09-13 00:35:22 +0200709 * max of 8 bits)
710 */
711static int fsmc_read_page_hwecc(struct mtd_info *mtd, struct nand_chip *chip,
Brian Norris1fbb9382012-05-02 10:14:55 -0700712 uint8_t *buf, int oob_required, int page)
Linus Walleij6c009ab2010-09-13 00:35:22 +0200713{
714 struct fsmc_nand_data *host = container_of(mtd,
715 struct fsmc_nand_data, mtd);
716 struct fsmc_eccplace *ecc_place = host->ecc_place;
717 int i, j, s, stat, eccsize = chip->ecc.size;
718 int eccbytes = chip->ecc.bytes;
719 int eccsteps = chip->ecc.steps;
720 uint8_t *p = buf;
721 uint8_t *ecc_calc = chip->buffers->ecccalc;
722 uint8_t *ecc_code = chip->buffers->ecccode;
723 int off, len, group = 0;
724 /*
725 * ecc_oob is intentionally taken as uint16_t. In 16bit devices, we
726 * end up reading 14 bytes (7 words) from oob. The local array is
727 * to maintain word alignment
728 */
729 uint16_t ecc_oob[7];
730 uint8_t *oob = (uint8_t *)&ecc_oob[0];
Mike Dunn3f91e942012-04-25 12:06:09 -0700731 unsigned int max_bitflips = 0;
Linus Walleij6c009ab2010-09-13 00:35:22 +0200732
733 for (i = 0, s = 0; s < eccsteps; s++, i += eccbytes, p += eccsize) {
Linus Walleij6c009ab2010-09-13 00:35:22 +0200734 chip->cmdfunc(mtd, NAND_CMD_READ0, s * eccsize, page);
735 chip->ecc.hwctl(mtd, NAND_ECC_READ);
736 chip->read_buf(mtd, p, eccsize);
737
738 for (j = 0; j < eccbytes;) {
739 off = ecc_place->eccplace[group].offset;
740 len = ecc_place->eccplace[group].length;
741 group++;
742
743 /*
Vipin Kumar4cbe1bf02012-03-14 11:47:09 +0530744 * length is intentionally kept a higher multiple of 2
745 * to read at least 13 bytes even in case of 16 bit NAND
746 * devices
747 */
Vipin Kumaraea686b2012-03-14 11:47:10 +0530748 if (chip->options & NAND_BUSWIDTH_16)
749 len = roundup(len, 2);
750
Linus Walleij6c009ab2010-09-13 00:35:22 +0200751 chip->cmdfunc(mtd, NAND_CMD_READOOB, off, page);
752 chip->read_buf(mtd, oob + j, len);
753 j += len;
754 }
755
Vipin Kumar519300c2012-03-07 17:00:49 +0530756 memcpy(&ecc_code[i], oob, chip->ecc.bytes);
Linus Walleij6c009ab2010-09-13 00:35:22 +0200757 chip->ecc.calculate(mtd, p, &ecc_calc[i]);
758
759 stat = chip->ecc.correct(mtd, p, &ecc_code[i], &ecc_calc[i]);
Mike Dunn3f91e942012-04-25 12:06:09 -0700760 if (stat < 0) {
Linus Walleij6c009ab2010-09-13 00:35:22 +0200761 mtd->ecc_stats.failed++;
Mike Dunn3f91e942012-04-25 12:06:09 -0700762 } else {
Linus Walleij6c009ab2010-09-13 00:35:22 +0200763 mtd->ecc_stats.corrected += stat;
Mike Dunn3f91e942012-04-25 12:06:09 -0700764 max_bitflips = max_t(unsigned int, max_bitflips, stat);
765 }
Linus Walleij6c009ab2010-09-13 00:35:22 +0200766 }
767
Mike Dunn3f91e942012-04-25 12:06:09 -0700768 return max_bitflips;
Linus Walleij6c009ab2010-09-13 00:35:22 +0200769}
770
771/*
Armando Visconti753e0132012-03-07 17:00:54 +0530772 * fsmc_bch8_correct_data
Linus Walleij6c009ab2010-09-13 00:35:22 +0200773 * @mtd: mtd info structure
774 * @dat: buffer of read data
775 * @read_ecc: ecc read from device spare area
776 * @calc_ecc: ecc calculated from read data
777 *
778 * calc_ecc is a 104 bit information containing maximum of 8 error
779 * offset informations of 13 bits each in 512 bytes of read data.
780 */
Armando Visconti753e0132012-03-07 17:00:54 +0530781static int fsmc_bch8_correct_data(struct mtd_info *mtd, uint8_t *dat,
Linus Walleij6c009ab2010-09-13 00:35:22 +0200782 uint8_t *read_ecc, uint8_t *calc_ecc)
783{
784 struct fsmc_nand_data *host = container_of(mtd,
785 struct fsmc_nand_data, mtd);
Vipin Kumar519300c2012-03-07 17:00:49 +0530786 struct nand_chip *chip = mtd->priv;
Vipin Kumar2a5dbead2012-03-14 11:47:19 +0530787 void __iomem *regs = host->regs_va;
Linus Walleij6c009ab2010-09-13 00:35:22 +0200788 unsigned int bank = host->bank;
Armando Viscontia612c2a2012-03-07 17:00:53 +0530789 uint32_t err_idx[8];
Linus Walleij6c009ab2010-09-13 00:35:22 +0200790 uint32_t num_err, i;
Armando Visconti753e0132012-03-07 17:00:54 +0530791 uint32_t ecc1, ecc2, ecc3, ecc4;
Linus Walleij6c009ab2010-09-13 00:35:22 +0200792
Vipin Kumara4742d52012-10-09 16:14:50 +0530793 num_err = (readl_relaxed(FSMC_NAND_REG(regs, bank, STS)) >> 10) & 0xF;
Vipin Kumar519300c2012-03-07 17:00:49 +0530794
795 /* no bit flipping */
796 if (likely(num_err == 0))
797 return 0;
798
799 /* too many errors */
800 if (unlikely(num_err > 8)) {
801 /*
802 * This is a temporary erase check. A newly erased page read
803 * would result in an ecc error because the oob data is also
804 * erased to FF and the calculated ecc for an FF data is not
805 * FF..FF.
806 * This is a workaround to skip performing correction in case
807 * data is FF..FF
808 *
809 * Logic:
810 * For every page, each bit written as 0 is counted until these
811 * number of bits are greater than 8 (the maximum correction
812 * capability of FSMC for each 512 + 13 bytes)
813 */
814
815 int bits_ecc = count_written_bits(read_ecc, chip->ecc.bytes, 8);
816 int bits_data = count_written_bits(dat, chip->ecc.size, 8);
817
818 if ((bits_ecc + bits_data) <= 8) {
819 if (bits_data)
820 memset(dat, 0xff, chip->ecc.size);
821 return bits_data;
822 }
823
824 return -EBADMSG;
825 }
826
Linus Walleij6c009ab2010-09-13 00:35:22 +0200827 /*
828 * ------------------- calc_ecc[] bit wise -----------|--13 bits--|
829 * |---idx[7]--|--.....-----|---idx[2]--||---idx[1]--||---idx[0]--|
830 *
831 * calc_ecc is a 104 bit information containing maximum of 8 error
832 * offset informations of 13 bits each. calc_ecc is copied into a
833 * uint64_t array and error offset indexes are populated in err_idx
834 * array
835 */
Vipin Kumara4742d52012-10-09 16:14:50 +0530836 ecc1 = readl_relaxed(FSMC_NAND_REG(regs, bank, ECC1));
837 ecc2 = readl_relaxed(FSMC_NAND_REG(regs, bank, ECC2));
838 ecc3 = readl_relaxed(FSMC_NAND_REG(regs, bank, ECC3));
839 ecc4 = readl_relaxed(FSMC_NAND_REG(regs, bank, STS));
Linus Walleij6c009ab2010-09-13 00:35:22 +0200840
Armando Visconti753e0132012-03-07 17:00:54 +0530841 err_idx[0] = (ecc1 >> 0) & 0x1FFF;
842 err_idx[1] = (ecc1 >> 13) & 0x1FFF;
843 err_idx[2] = (((ecc2 >> 0) & 0x7F) << 6) | ((ecc1 >> 26) & 0x3F);
844 err_idx[3] = (ecc2 >> 7) & 0x1FFF;
845 err_idx[4] = (((ecc3 >> 0) & 0x1) << 12) | ((ecc2 >> 20) & 0xFFF);
846 err_idx[5] = (ecc3 >> 1) & 0x1FFF;
847 err_idx[6] = (ecc3 >> 14) & 0x1FFF;
848 err_idx[7] = (((ecc4 >> 16) & 0xFF) << 5) | ((ecc3 >> 27) & 0x1F);
Linus Walleij6c009ab2010-09-13 00:35:22 +0200849
850 i = 0;
851 while (num_err--) {
852 change_bit(0, (unsigned long *)&err_idx[i]);
853 change_bit(1, (unsigned long *)&err_idx[i]);
854
Vipin Kumarb533f8d2012-03-14 11:47:11 +0530855 if (err_idx[i] < chip->ecc.size * 8) {
Linus Walleij6c009ab2010-09-13 00:35:22 +0200856 change_bit(err_idx[i], (unsigned long *)dat);
857 i++;
858 }
859 }
860 return i;
861}
862
Vipin Kumar4774fb02012-03-14 11:47:18 +0530863static bool filter(struct dma_chan *chan, void *slave)
864{
865 chan->private = slave;
866 return true;
867}
868
Stefan Roeseeea62812012-03-16 10:19:31 +0100869#ifdef CONFIG_OF
Bill Pemberton06f25512012-11-19 13:23:07 -0500870static int fsmc_nand_probe_config_dt(struct platform_device *pdev,
Greg Kroah-Hartmand8929942012-12-21 13:19:05 -0800871 struct device_node *np)
Stefan Roeseeea62812012-03-16 10:19:31 +0100872{
873 struct fsmc_nand_platform_data *pdata = dev_get_platdata(&pdev->dev);
874 u32 val;
Stefan Roese62b57f42015-03-19 14:34:29 +0100875 int ret;
Stefan Roeseeea62812012-03-16 10:19:31 +0100876
877 /* Set default NAND width to 8 bits */
878 pdata->width = 8;
879 if (!of_property_read_u32(np, "bank-width", &val)) {
880 if (val == 2) {
881 pdata->width = 16;
882 } else if (val != 1) {
883 dev_err(&pdev->dev, "invalid bank-width %u\n", val);
884 return -EINVAL;
885 }
886 }
Stefan Roeseeea62812012-03-16 10:19:31 +0100887 if (of_get_property(np, "nand-skip-bbtscan", NULL))
888 pdata->options = NAND_SKIP_BBTSCAN;
889
Mian Yousaf Kaukab64ddba42013-04-29 14:07:48 +0200890 pdata->nand_timings = devm_kzalloc(&pdev->dev,
891 sizeof(*pdata->nand_timings), GFP_KERNEL);
Jingoo Hand9a21ae2013-12-26 12:16:38 +0900892 if (!pdata->nand_timings)
Mian Yousaf Kaukab64ddba42013-04-29 14:07:48 +0200893 return -ENOMEM;
Stefan Roese62b57f42015-03-19 14:34:29 +0100894 ret = of_property_read_u8_array(np, "timings", (u8 *)pdata->nand_timings,
Mian Yousaf Kaukab64ddba42013-04-29 14:07:48 +0200895 sizeof(*pdata->nand_timings));
Stefan Roese62b57f42015-03-19 14:34:29 +0100896 if (ret) {
897 dev_info(&pdev->dev, "No timings in dts specified, using default timings!\n");
898 pdata->nand_timings = NULL;
899 }
Mian Yousaf Kaukab64ddba42013-04-29 14:07:48 +0200900
901 /* Set default NAND bank to 0 */
902 pdata->bank = 0;
903 if (!of_property_read_u32(np, "bank", &val)) {
904 if (val > 3) {
905 dev_err(&pdev->dev, "invalid bank %u\n", val);
906 return -EINVAL;
907 }
908 pdata->bank = val;
909 }
Stefan Roeseeea62812012-03-16 10:19:31 +0100910 return 0;
911}
912#else
Bill Pemberton06f25512012-11-19 13:23:07 -0500913static int fsmc_nand_probe_config_dt(struct platform_device *pdev,
Greg Kroah-Hartmand8929942012-12-21 13:19:05 -0800914 struct device_node *np)
Stefan Roeseeea62812012-03-16 10:19:31 +0100915{
916 return -ENOSYS;
917}
918#endif
919
Linus Walleij6c009ab2010-09-13 00:35:22 +0200920/*
921 * fsmc_nand_probe - Probe function
922 * @pdev: platform device structure
923 */
924static int __init fsmc_nand_probe(struct platform_device *pdev)
925{
926 struct fsmc_nand_platform_data *pdata = dev_get_platdata(&pdev->dev);
Stefan Roeseeea62812012-03-16 10:19:31 +0100927 struct device_node __maybe_unused *np = pdev->dev.of_node;
928 struct mtd_part_parser_data ppdata = {};
Linus Walleij6c009ab2010-09-13 00:35:22 +0200929 struct fsmc_nand_data *host;
930 struct mtd_info *mtd;
931 struct nand_chip *nand;
Linus Walleij6c009ab2010-09-13 00:35:22 +0200932 struct resource *res;
Vipin Kumar4774fb02012-03-14 11:47:18 +0530933 dma_cap_mask_t mask;
Linus Walleij4ad916b2010-11-29 13:52:06 +0100934 int ret = 0;
Linus Walleij593cd872010-11-29 13:52:19 +0100935 u32 pid;
936 int i;
Linus Walleij6c009ab2010-09-13 00:35:22 +0200937
Stefan Roeseeea62812012-03-16 10:19:31 +0100938 if (np) {
939 pdata = devm_kzalloc(&pdev->dev, sizeof(*pdata), GFP_KERNEL);
940 pdev->dev.platform_data = pdata;
941 ret = fsmc_nand_probe_config_dt(pdev, np);
942 if (ret) {
943 dev_err(&pdev->dev, "no platform data\n");
944 return -ENODEV;
945 }
946 }
947
Linus Walleij6c009ab2010-09-13 00:35:22 +0200948 if (!pdata) {
949 dev_err(&pdev->dev, "platform data is NULL\n");
950 return -EINVAL;
951 }
952
953 /* Allocate memory for the device structure (and zero it) */
Vipin Kumar82b9dbe2012-03-14 11:47:15 +0530954 host = devm_kzalloc(&pdev->dev, sizeof(*host), GFP_KERNEL);
Jingoo Hand9a21ae2013-12-26 12:16:38 +0900955 if (!host)
Linus Walleij6c009ab2010-09-13 00:35:22 +0200956 return -ENOMEM;
Linus Walleij6c009ab2010-09-13 00:35:22 +0200957
958 res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "nand_data");
Thierry Redingb0de7742013-01-21 11:09:12 +0100959 host->data_va = devm_ioremap_resource(&pdev->dev, res);
960 if (IS_ERR(host->data_va))
961 return PTR_ERR(host->data_va);
962
Jean-Christophe PLAGNIOL-VILLARD6d7b42a2012-10-04 15:14:16 +0200963 host->data_pa = (dma_addr_t)res->start;
Linus Walleij6c009ab2010-09-13 00:35:22 +0200964
Jean-Christophe PLAGNIOL-VILLARD6d7b42a2012-10-04 15:14:16 +0200965 res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "nand_addr");
Thierry Redingb0de7742013-01-21 11:09:12 +0100966 host->addr_va = devm_ioremap_resource(&pdev->dev, res);
967 if (IS_ERR(host->addr_va))
968 return PTR_ERR(host->addr_va);
Linus Walleij6c009ab2010-09-13 00:35:22 +0200969
Jean-Christophe PLAGNIOL-VILLARD6d7b42a2012-10-04 15:14:16 +0200970 res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "nand_cmd");
Thierry Redingb0de7742013-01-21 11:09:12 +0100971 host->cmd_va = devm_ioremap_resource(&pdev->dev, res);
972 if (IS_ERR(host->cmd_va))
973 return PTR_ERR(host->cmd_va);
Linus Walleij6c009ab2010-09-13 00:35:22 +0200974
975 res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "fsmc_regs");
Thierry Redingb0de7742013-01-21 11:09:12 +0100976 host->regs_va = devm_ioremap_resource(&pdev->dev, res);
977 if (IS_ERR(host->regs_va))
978 return PTR_ERR(host->regs_va);
Linus Walleij6c009ab2010-09-13 00:35:22 +0200979
980 host->clk = clk_get(&pdev->dev, NULL);
981 if (IS_ERR(host->clk)) {
982 dev_err(&pdev->dev, "failed to fetch block clock\n");
Vipin Kumar82b9dbe2012-03-14 11:47:15 +0530983 return PTR_ERR(host->clk);
Linus Walleij6c009ab2010-09-13 00:35:22 +0200984 }
985
Viresh Kumare25da1c2012-04-17 17:07:57 +0530986 ret = clk_prepare_enable(host->clk);
Linus Walleij6c009ab2010-09-13 00:35:22 +0200987 if (ret)
Viresh Kumare25da1c2012-04-17 17:07:57 +0530988 goto err_clk_prepare_enable;
Linus Walleij6c009ab2010-09-13 00:35:22 +0200989
Linus Walleij593cd872010-11-29 13:52:19 +0100990 /*
991 * This device ID is actually a common AMBA ID as used on the
992 * AMBA PrimeCell bus. However it is not a PrimeCell.
993 */
994 for (pid = 0, i = 0; i < 4; i++)
995 pid |= (readl(host->regs_va + resource_size(res) - 0x20 + 4 * i) & 255) << (i * 8);
996 host->pid = pid;
997 dev_info(&pdev->dev, "FSMC device partno %03x, manufacturer %02x, "
998 "revision %02x, config %02x\n",
999 AMBA_PART_BITS(pid), AMBA_MANF_BITS(pid),
1000 AMBA_REV_BITS(pid), AMBA_CONFIG_BITS(pid));
1001
Linus Walleij6c009ab2010-09-13 00:35:22 +02001002 host->bank = pdata->bank;
1003 host->select_chip = pdata->select_bank;
Vipin Kumar71470322012-03-14 11:47:07 +05301004 host->partitions = pdata->partitions;
1005 host->nr_partitions = pdata->nr_partitions;
Vipin Kumar712c4ad2012-03-14 11:47:16 +05301006 host->dev = &pdev->dev;
Vipin Kumare2f6bce2012-03-14 11:47:14 +05301007 host->dev_timings = pdata->nand_timings;
Vipin Kumar4774fb02012-03-14 11:47:18 +05301008 host->mode = pdata->mode;
1009
1010 if (host->mode == USE_DMA_ACCESS)
1011 init_completion(&host->dma_access_complete);
1012
Linus Walleij6c009ab2010-09-13 00:35:22 +02001013 /* Link all private pointers */
1014 mtd = &host->mtd;
1015 nand = &host->nand;
1016 mtd->priv = nand;
1017 nand->priv = host;
1018
1019 host->mtd.owner = THIS_MODULE;
1020 nand->IO_ADDR_R = host->data_va;
1021 nand->IO_ADDR_W = host->data_va;
1022 nand->cmd_ctrl = fsmc_cmd_ctrl;
1023 nand->chip_delay = 30;
1024
1025 nand->ecc.mode = NAND_ECC_HW;
1026 nand->ecc.hwctl = fsmc_enable_hwecc;
1027 nand->ecc.size = 512;
1028 nand->options = pdata->options;
1029 nand->select_chip = fsmc_select_chip;
Vipin Kumar467e6e72012-03-14 11:47:12 +05301030 nand->badblockbits = 7;
Linus Walleij6c009ab2010-09-13 00:35:22 +02001031
1032 if (pdata->width == FSMC_NAND_BW16)
1033 nand->options |= NAND_BUSWIDTH_16;
1034
Vipin Kumar4774fb02012-03-14 11:47:18 +05301035 switch (host->mode) {
1036 case USE_DMA_ACCESS:
1037 dma_cap_zero(mask);
1038 dma_cap_set(DMA_MEMCPY, mask);
1039 host->read_dma_chan = dma_request_channel(mask, filter,
1040 pdata->read_dma_priv);
1041 if (!host->read_dma_chan) {
1042 dev_err(&pdev->dev, "Unable to get read dma channel\n");
1043 goto err_req_read_chnl;
1044 }
1045 host->write_dma_chan = dma_request_channel(mask, filter,
1046 pdata->write_dma_priv);
1047 if (!host->write_dma_chan) {
1048 dev_err(&pdev->dev, "Unable to get write dma channel\n");
1049 goto err_req_write_chnl;
1050 }
1051 nand->read_buf = fsmc_read_buf_dma;
1052 nand->write_buf = fsmc_write_buf_dma;
1053 break;
1054
1055 default:
1056 case USE_WORD_ACCESS:
Vipin Kumar604e7542012-03-14 11:47:17 +05301057 nand->read_buf = fsmc_read_buf;
1058 nand->write_buf = fsmc_write_buf;
Vipin Kumar4774fb02012-03-14 11:47:18 +05301059 break;
Vipin Kumar604e7542012-03-14 11:47:17 +05301060 }
1061
Vipin Kumar2a5dbead2012-03-14 11:47:19 +05301062 fsmc_nand_setup(host->regs_va, host->bank,
1063 nand->options & NAND_BUSWIDTH_16,
Vipin Kumare2f6bce2012-03-14 11:47:14 +05301064 host->dev_timings);
Linus Walleij6c009ab2010-09-13 00:35:22 +02001065
Linus Walleij593cd872010-11-29 13:52:19 +01001066 if (AMBA_REV_BITS(host->pid) >= 8) {
Linus Walleij6c009ab2010-09-13 00:35:22 +02001067 nand->ecc.read_page = fsmc_read_page_hwecc;
1068 nand->ecc.calculate = fsmc_read_hwecc_ecc4;
Armando Visconti753e0132012-03-07 17:00:54 +05301069 nand->ecc.correct = fsmc_bch8_correct_data;
Linus Walleij6c009ab2010-09-13 00:35:22 +02001070 nand->ecc.bytes = 13;
Mike Dunn6a918ba2012-03-11 14:21:11 -07001071 nand->ecc.strength = 8;
Linus Walleij6c009ab2010-09-13 00:35:22 +02001072 } else {
1073 nand->ecc.calculate = fsmc_read_hwecc_ecc1;
1074 nand->ecc.correct = nand_correct_data;
1075 nand->ecc.bytes = 3;
Mike Dunn6a918ba2012-03-11 14:21:11 -07001076 nand->ecc.strength = 1;
Linus Walleij6c009ab2010-09-13 00:35:22 +02001077 }
1078
1079 /*
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001080 * Scan to find existence of the device
Linus Walleij6c009ab2010-09-13 00:35:22 +02001081 */
1082 if (nand_scan_ident(&host->mtd, 1, NULL)) {
1083 ret = -ENXIO;
1084 dev_err(&pdev->dev, "No NAND Device found!\n");
Vipin Kumar82b9dbe2012-03-14 11:47:15 +05301085 goto err_scan_ident;
Linus Walleij6c009ab2010-09-13 00:35:22 +02001086 }
1087
Linus Walleij593cd872010-11-29 13:52:19 +01001088 if (AMBA_REV_BITS(host->pid) >= 8) {
Bhavna Yadave29ee572012-03-07 17:00:50 +05301089 switch (host->mtd.oobsize) {
1090 case 16:
1091 nand->ecc.layout = &fsmc_ecc4_16_layout;
Linus Walleij6c009ab2010-09-13 00:35:22 +02001092 host->ecc_place = &fsmc_ecc4_sp_place;
Bhavna Yadave29ee572012-03-07 17:00:50 +05301093 break;
1094 case 64:
1095 nand->ecc.layout = &fsmc_ecc4_64_layout;
Linus Walleij6c009ab2010-09-13 00:35:22 +02001096 host->ecc_place = &fsmc_ecc4_lp_place;
Bhavna Yadave29ee572012-03-07 17:00:50 +05301097 break;
1098 case 128:
1099 nand->ecc.layout = &fsmc_ecc4_128_layout;
1100 host->ecc_place = &fsmc_ecc4_lp_place;
1101 break;
Armando Visconti0c78e932012-03-07 17:00:55 +05301102 case 224:
1103 nand->ecc.layout = &fsmc_ecc4_224_layout;
1104 host->ecc_place = &fsmc_ecc4_lp_place;
1105 break;
Bhavna Yadave29ee572012-03-07 17:00:50 +05301106 case 256:
1107 nand->ecc.layout = &fsmc_ecc4_256_layout;
1108 host->ecc_place = &fsmc_ecc4_lp_place;
1109 break;
1110 default:
Jingoo Han67b19a62013-12-26 12:31:25 +09001111 dev_warn(&pdev->dev, "No oob scheme defined for oobsize %d\n",
1112 mtd->oobsize);
Bhavna Yadave29ee572012-03-07 17:00:50 +05301113 BUG();
Linus Walleij6c009ab2010-09-13 00:35:22 +02001114 }
1115 } else {
Bhavna Yadave29ee572012-03-07 17:00:50 +05301116 switch (host->mtd.oobsize) {
1117 case 16:
1118 nand->ecc.layout = &fsmc_ecc1_16_layout;
1119 break;
1120 case 64:
1121 nand->ecc.layout = &fsmc_ecc1_64_layout;
1122 break;
1123 case 128:
1124 nand->ecc.layout = &fsmc_ecc1_128_layout;
1125 break;
1126 default:
Jingoo Han67b19a62013-12-26 12:31:25 +09001127 dev_warn(&pdev->dev, "No oob scheme defined for oobsize %d\n",
1128 mtd->oobsize);
Bhavna Yadave29ee572012-03-07 17:00:50 +05301129 BUG();
1130 }
Linus Walleij6c009ab2010-09-13 00:35:22 +02001131 }
1132
1133 /* Second stage of scan to fill MTD data-structures */
1134 if (nand_scan_tail(&host->mtd)) {
1135 ret = -ENXIO;
1136 goto err_probe;
1137 }
1138
1139 /*
1140 * The partition information can is accessed by (in the same precedence)
1141 *
1142 * command line through Bootloader,
1143 * platform data,
1144 * default partition information present in driver.
1145 */
Linus Walleij6c009ab2010-09-13 00:35:22 +02001146 /*
Dmitry Eremin-Solenikov8d3f8bb2011-05-29 20:16:57 +04001147 * Check for partition info passed
Linus Walleij6c009ab2010-09-13 00:35:22 +02001148 */
1149 host->mtd.name = "nand";
Stefan Roeseeea62812012-03-16 10:19:31 +01001150 ppdata.of_node = np;
1151 ret = mtd_device_parse_register(&host->mtd, NULL, &ppdata,
Vipin Kumar71470322012-03-14 11:47:07 +05301152 host->partitions, host->nr_partitions);
Jamie Iles99335d02011-05-23 10:23:23 +01001153 if (ret)
Linus Walleij6c009ab2010-09-13 00:35:22 +02001154 goto err_probe;
Linus Walleij6c009ab2010-09-13 00:35:22 +02001155
1156 platform_set_drvdata(pdev, host);
1157 dev_info(&pdev->dev, "FSMC NAND driver registration successful\n");
1158 return 0;
1159
1160err_probe:
Vipin Kumar82b9dbe2012-03-14 11:47:15 +05301161err_scan_ident:
Vipin Kumar4774fb02012-03-14 11:47:18 +05301162 if (host->mode == USE_DMA_ACCESS)
1163 dma_release_channel(host->write_dma_chan);
1164err_req_write_chnl:
1165 if (host->mode == USE_DMA_ACCESS)
1166 dma_release_channel(host->read_dma_chan);
1167err_req_read_chnl:
Viresh Kumare25da1c2012-04-17 17:07:57 +05301168 clk_disable_unprepare(host->clk);
1169err_clk_prepare_enable:
Vipin Kumar82b9dbe2012-03-14 11:47:15 +05301170 clk_put(host->clk);
Linus Walleij6c009ab2010-09-13 00:35:22 +02001171 return ret;
1172}
1173
1174/*
1175 * Clean up routine
1176 */
1177static int fsmc_nand_remove(struct platform_device *pdev)
1178{
1179 struct fsmc_nand_data *host = platform_get_drvdata(pdev);
1180
Linus Walleij6c009ab2010-09-13 00:35:22 +02001181 if (host) {
Axel Lin82e023a2011-06-03 13:15:30 +08001182 nand_release(&host->mtd);
Vipin Kumar4774fb02012-03-14 11:47:18 +05301183
1184 if (host->mode == USE_DMA_ACCESS) {
1185 dma_release_channel(host->write_dma_chan);
1186 dma_release_channel(host->read_dma_chan);
1187 }
Viresh Kumare25da1c2012-04-17 17:07:57 +05301188 clk_disable_unprepare(host->clk);
Linus Walleij6c009ab2010-09-13 00:35:22 +02001189 clk_put(host->clk);
Linus Walleij6c009ab2010-09-13 00:35:22 +02001190 }
Vipin Kumar82b9dbe2012-03-14 11:47:15 +05301191
Linus Walleij6c009ab2010-09-13 00:35:22 +02001192 return 0;
1193}
1194
Jingoo Han80ce4dd2013-03-26 15:53:48 +09001195#ifdef CONFIG_PM_SLEEP
Linus Walleij6c009ab2010-09-13 00:35:22 +02001196static int fsmc_nand_suspend(struct device *dev)
1197{
1198 struct fsmc_nand_data *host = dev_get_drvdata(dev);
1199 if (host)
Viresh Kumare25da1c2012-04-17 17:07:57 +05301200 clk_disable_unprepare(host->clk);
Linus Walleij6c009ab2010-09-13 00:35:22 +02001201 return 0;
1202}
1203
1204static int fsmc_nand_resume(struct device *dev)
1205{
1206 struct fsmc_nand_data *host = dev_get_drvdata(dev);
Shiraz Hashimf63acb72012-03-14 11:47:13 +05301207 if (host) {
Viresh Kumare25da1c2012-04-17 17:07:57 +05301208 clk_prepare_enable(host->clk);
Shiraz Hashimf63acb72012-03-14 11:47:13 +05301209 fsmc_nand_setup(host->regs_va, host->bank,
Vipin Kumare2f6bce2012-03-14 11:47:14 +05301210 host->nand.options & NAND_BUSWIDTH_16,
1211 host->dev_timings);
Shiraz Hashimf63acb72012-03-14 11:47:13 +05301212 }
Linus Walleij6c009ab2010-09-13 00:35:22 +02001213 return 0;
1214}
Jingoo Han80ce4dd2013-03-26 15:53:48 +09001215#endif
Linus Walleij6c009ab2010-09-13 00:35:22 +02001216
Shiraz Hashimf63acb72012-03-14 11:47:13 +05301217static SIMPLE_DEV_PM_OPS(fsmc_nand_pm_ops, fsmc_nand_suspend, fsmc_nand_resume);
Linus Walleij6c009ab2010-09-13 00:35:22 +02001218
Stefan Roeseeea62812012-03-16 10:19:31 +01001219#ifdef CONFIG_OF
1220static const struct of_device_id fsmc_nand_id_table[] = {
1221 { .compatible = "st,spear600-fsmc-nand" },
Linus Walleijba785202013-01-05 22:28:32 +01001222 { .compatible = "stericsson,fsmc-nand" },
Stefan Roeseeea62812012-03-16 10:19:31 +01001223 {}
1224};
1225MODULE_DEVICE_TABLE(of, fsmc_nand_id_table);
1226#endif
1227
Linus Walleij6c009ab2010-09-13 00:35:22 +02001228static struct platform_driver fsmc_nand_driver = {
1229 .remove = fsmc_nand_remove,
1230 .driver = {
Linus Walleij6c009ab2010-09-13 00:35:22 +02001231 .name = "fsmc-nand",
Stefan Roeseeea62812012-03-16 10:19:31 +01001232 .of_match_table = of_match_ptr(fsmc_nand_id_table),
Linus Walleij6c009ab2010-09-13 00:35:22 +02001233 .pm = &fsmc_nand_pm_ops,
Linus Walleij6c009ab2010-09-13 00:35:22 +02001234 },
1235};
1236
Jingoo Han307d2a512013-03-05 13:30:36 +09001237module_platform_driver_probe(fsmc_nand_driver, fsmc_nand_probe);
Linus Walleij6c009ab2010-09-13 00:35:22 +02001238
1239MODULE_LICENSE("GPL");
1240MODULE_AUTHOR("Vipin Kumar <vipin.kumar@st.com>, Ashish Priyadarshi");
1241MODULE_DESCRIPTION("NAND driver for SPEAr Platforms");