blob: 90372a21087f9ef38535479ccc35aac9e37977dc [file] [log] [blame]
Shawn Guo13eed982011-09-06 15:05:25 +08001/*
Anson Huange95dddb2013-03-20 19:39:42 -04002 * Copyright 2011-2013 Freescale Semiconductor, Inc.
Shawn Guo13eed982011-09-06 15:05:25 +08003 * Copyright 2011 Linaro Ltd.
4 *
5 * The code contained herein is licensed under the GNU General Public
6 * License. You may obtain a copy of the GNU General Public License
7 * Version 2 or later at the following locations:
8 *
9 * http://www.opensource.org/licenses/gpl-license.html
10 * http://www.gnu.org/copyleft/gpl.html
11 */
12
Richard Zhaoa2585612012-04-24 14:19:13 +080013#include <linux/clk.h>
Shawn Guo53bb71d2013-05-21 09:58:51 +080014#include <linux/clk-provider.h>
Richard Zhaoa2585612012-04-24 14:19:13 +080015#include <linux/clkdev.h>
Rob Herringda4a6862013-02-06 21:17:47 -060016#include <linux/clocksource.h>
Shawn Guo96574a62013-01-08 14:25:14 +080017#include <linux/cpu.h>
Shawn Guo0575fb72011-12-09 00:51:26 +010018#include <linux/delay.h>
Robert Leeb9d18dc2012-05-21 17:50:30 -050019#include <linux/export.h>
Shawn Guo13eed982011-09-06 15:05:25 +080020#include <linux/init.h>
Shawn Guo0575fb72011-12-09 00:51:26 +010021#include <linux/io.h>
Shawn Guo13eed982011-09-06 15:05:25 +080022#include <linux/irq.h>
Rob Herring0529e3152012-11-05 16:18:28 -060023#include <linux/irqchip.h>
Shawn Guo13eed982011-09-06 15:05:25 +080024#include <linux/of.h>
Shawn Guo0575fb72011-12-09 00:51:26 +010025#include <linux/of_address.h>
Shawn Guo13eed982011-09-06 15:05:25 +080026#include <linux/of_irq.h>
27#include <linux/of_platform.h>
Shawn Guo96574a62013-01-08 14:25:14 +080028#include <linux/opp.h>
Richard Zhao477fce42011-12-14 09:26:47 +080029#include <linux/phy.h>
Robin Holt7b6d8642013-07-08 16:01:40 -070030#include <linux/reboot.h>
Dong Aishengbaa64152012-09-05 10:57:15 +080031#include <linux/regmap.h>
Richard Zhao477fce42011-12-14 09:26:47 +080032#include <linux/micrel_phy.h>
Dong Aishengbaa64152012-09-05 10:57:15 +080033#include <linux/mfd/syscon.h>
Philipp Zabel6d6fc502013-06-26 15:08:49 +020034#include <linux/mfd/syscon/imx6q-iomuxc-gpr.h>
Shawn Guo13eed982011-09-06 15:05:25 +080035#include <asm/mach/arch.h>
Shawn Guo3e549a62013-01-17 16:37:42 +080036#include <asm/mach/map.h>
David Howells9f97da72012-03-28 18:30:01 +010037#include <asm/system_misc.h>
Shawn Guo13eed982011-09-06 15:05:25 +080038
Shawn Guoe3372472012-09-13 21:01:00 +080039#include "common.h"
Shawn Guoe29248c2012-09-13 21:12:50 +080040#include "cpuidle.h"
Shawn Guo50f2de62012-09-14 14:14:45 +080041#include "hardware.h"
Robert Leeb9d18dc2012-05-21 17:50:30 -050042
Shawn Guo3c03a2f2013-04-01 22:13:32 +080043static u32 chip_revision;
Shawn Guob29b3e62012-10-23 19:00:39 +080044
Philipp Zabelb1a35822013-03-27 18:30:37 +010045int imx6q_revision(void)
Shawn Guob29b3e62012-10-23 19:00:39 +080046{
Shawn Guo3c03a2f2013-04-01 22:13:32 +080047 return chip_revision;
48}
Shawn Guob29b3e62012-10-23 19:00:39 +080049
Shawn Guo3c03a2f2013-04-01 22:13:32 +080050static void __init imx6q_init_revision(void)
51{
52 u32 rev = imx_anatop_get_digprog();
Shawn Guob29b3e62012-10-23 19:00:39 +080053
54 switch (rev & 0xff) {
55 case 0:
Shawn Guo3c03a2f2013-04-01 22:13:32 +080056 chip_revision = IMX_CHIP_REVISION_1_0;
57 break;
Shawn Guob29b3e62012-10-23 19:00:39 +080058 case 1:
Shawn Guo3c03a2f2013-04-01 22:13:32 +080059 chip_revision = IMX_CHIP_REVISION_1_1;
60 break;
Shawn Guob29b3e62012-10-23 19:00:39 +080061 case 2:
Shawn Guo3c03a2f2013-04-01 22:13:32 +080062 chip_revision = IMX_CHIP_REVISION_1_2;
63 break;
Shawn Guob29b3e62012-10-23 19:00:39 +080064 default:
Shawn Guo3c03a2f2013-04-01 22:13:32 +080065 chip_revision = IMX_CHIP_REVISION_UNKNOWN;
Shawn Guob29b3e62012-10-23 19:00:39 +080066 }
Shawn Guo3c03a2f2013-04-01 22:13:32 +080067
68 mxc_set_cpu_type(rev >> 16 & 0xff);
Shawn Guob29b3e62012-10-23 19:00:39 +080069}
70
Robin Holt7b6d8642013-07-08 16:01:40 -070071static void imx6q_restart(enum reboot_mode mode, const char *cmd)
Shawn Guo0575fb72011-12-09 00:51:26 +010072{
73 struct device_node *np;
74 void __iomem *wdog_base;
75
76 np = of_find_compatible_node(NULL, NULL, "fsl,imx6q-wdt");
77 wdog_base = of_iomap(np, 0);
78 if (!wdog_base)
79 goto soft;
80
81 imx_src_prepare_restart();
82
83 /* enable wdog */
84 writew_relaxed(1 << 2, wdog_base);
85 /* write twice to ensure the request will not get ignored */
86 writew_relaxed(1 << 2, wdog_base);
87
88 /* wait for reset to assert ... */
89 mdelay(500);
90
91 pr_err("Watchdog reset failed to assert reset\n");
92
93 /* delay to allow the serial port to show the message */
94 mdelay(50);
95
96soft:
97 /* we'll take a jump through zero as a poor second */
98 soft_restart(0);
99}
100
Richard Zhao477fce42011-12-14 09:26:47 +0800101/* For imx6q sabrelite board: set KSZ9021RN RGMII pad skew */
102static int ksz9021rn_phy_fixup(struct phy_device *phydev)
103{
Arnd Bergmann9f9ba0f2012-08-16 07:42:50 +0000104 if (IS_BUILTIN(CONFIG_PHYLIB)) {
Shawn Guoef441802012-05-08 21:39:33 +0800105 /* min rx data delay */
Dinh Nguyendc76a1a2013-08-13 09:59:00 -0500106 phy_write(phydev, MICREL_KSZ9021_EXTREG_CTRL,
107 0x8000 | MICREL_KSZ9021_RGMII_RX_DATA_PAD_SCEW);
108 phy_write(phydev, MICREL_KSZ9021_EXTREG_DATA_WRITE, 0x0000);
Richard Zhao477fce42011-12-14 09:26:47 +0800109
Shawn Guoef441802012-05-08 21:39:33 +0800110 /* max rx/tx clock delay, min rx/tx control delay */
Dinh Nguyendc76a1a2013-08-13 09:59:00 -0500111 phy_write(phydev, MICREL_KSZ9021_EXTREG_CTRL,
112 0x8000 | MICREL_KSZ9021_RGMII_CLK_CTRL_PAD_SCEW);
113 phy_write(phydev, MICREL_KSZ9021_EXTREG_DATA_WRITE, 0xf0f0);
114 phy_write(phydev, MICREL_KSZ9021_EXTREG_CTRL,
115 MICREL_KSZ9021_RGMII_CLK_CTRL_PAD_SCEW);
Shawn Guoef441802012-05-08 21:39:33 +0800116 }
Richard Zhao477fce42011-12-14 09:26:47 +0800117
118 return 0;
119}
120
Sascha Hauerdbf67192013-06-20 17:34:33 +0200121static void mmd_write_reg(struct phy_device *dev, int device, int reg, int val)
Richard Zhaoa2585612012-04-24 14:19:13 +0800122{
Sascha Hauerdbf67192013-06-20 17:34:33 +0200123 phy_write(dev, 0x0d, device);
124 phy_write(dev, 0x0e, reg);
125 phy_write(dev, 0x0d, (1 << 14) | device);
126 phy_write(dev, 0x0e, val);
Richard Zhaoa2585612012-04-24 14:19:13 +0800127}
128
Sascha Hauerdbf67192013-06-20 17:34:33 +0200129static int ksz9031rn_phy_fixup(struct phy_device *dev)
Richard Zhao071dea52012-04-27 15:02:59 +0800130{
Sascha Hauerdbf67192013-06-20 17:34:33 +0200131 /*
132 * min rx data delay, max rx/tx clock delay,
133 * min rx/tx control delay
134 */
135 mmd_write_reg(dev, 2, 4, 0);
136 mmd_write_reg(dev, 2, 5, 0);
137 mmd_write_reg(dev, 2, 8, 0x003ff);
138
139 return 0;
140}
141
Sascha Hauer12da4842013-06-20 17:34:32 +0200142static int ar8031_phy_fixup(struct phy_device *dev)
143{
144 u16 val;
145
146 /* To enable AR8031 output a 125MHz clk from CLK_25M */
147 phy_write(dev, 0xd, 0x7);
148 phy_write(dev, 0xe, 0x8016);
149 phy_write(dev, 0xd, 0x4007);
150
151 val = phy_read(dev, 0xe);
152 val &= 0xffe3;
153 val |= 0x18;
154 phy_write(dev, 0xe, val);
155
156 /* introduce tx clock delay */
157 phy_write(dev, 0x1d, 0x5);
158 val = phy_read(dev, 0x1e);
159 val |= 0x0100;
160 phy_write(dev, 0x1e, val);
161
162 return 0;
163}
164
Sascha Hauer12da4842013-06-20 17:34:32 +0200165#define PHY_ID_AR8031 0x004dd074
166
Sascha Hauer14078292013-06-20 17:34:31 +0200167static void __init imx6q_enet_phy_init(void)
Richard Zhao071dea52012-04-27 15:02:59 +0800168{
Sascha Hauer14078292013-06-20 17:34:31 +0200169 if (IS_BUILTIN(CONFIG_PHYLIB)) {
Shawn Guoef441802012-05-08 21:39:33 +0800170 phy_register_fixup_for_uid(PHY_ID_KSZ9021, MICREL_PHY_ID_MASK,
Richard Zhao071dea52012-04-27 15:02:59 +0800171 ksz9021rn_phy_fixup);
Sascha Hauerdbf67192013-06-20 17:34:33 +0200172 phy_register_fixup_for_uid(PHY_ID_KSZ9031, MICREL_PHY_ID_MASK,
173 ksz9031rn_phy_fixup);
Sascha Hauer12da4842013-06-20 17:34:32 +0200174 phy_register_fixup_for_uid(PHY_ID_AR8031, 0xffffffff,
175 ar8031_phy_fixup);
Nicolin Chene7eccc72013-06-13 19:50:56 +0800176 }
Nicolin Chene7eccc72013-06-13 19:50:56 +0800177}
178
Frank Lid6e0d9f2012-10-30 18:25:22 +0000179static void __init imx6q_1588_init(void)
180{
181 struct regmap *gpr;
182
183 gpr = syscon_regmap_lookup_by_compatible("fsl,imx6q-iomuxc-gpr");
184 if (!IS_ERR(gpr))
Philipp Zabel6d6fc502013-06-26 15:08:49 +0200185 regmap_update_bits(gpr, IOMUXC_GPR1,
186 IMX6Q_GPR1_ENET_CLK_SEL_MASK,
187 IMX6Q_GPR1_ENET_CLK_SEL_ANATOP);
Frank Lid6e0d9f2012-10-30 18:25:22 +0000188 else
189 pr_err("failed to find fsl,imx6q-iomux-gpr regmap\n");
190
191}
Richard Zhao396bf1c2012-07-12 10:25:24 +0800192
Shawn Guo13eed982011-09-06 15:05:25 +0800193static void __init imx6q_init_machine(void)
194{
Sascha Hauer14078292013-06-20 17:34:31 +0200195 imx6q_enet_phy_init();
Richard Zhao477fce42011-12-14 09:26:47 +0800196
Shawn Guo13eed982011-09-06 15:05:25 +0800197 of_platform_populate(NULL, of_default_bus_match_table, NULL, NULL);
198
Anson Huange95dddb2013-03-20 19:39:42 -0400199 imx_anatop_init();
Shawn Guo13eed982011-09-06 15:05:25 +0800200 imx6q_pm_init();
Frank Lid6e0d9f2012-10-30 18:25:22 +0000201 imx6q_1588_init();
Shawn Guo13eed982011-09-06 15:05:25 +0800202}
203
Shawn Guo96574a62013-01-08 14:25:14 +0800204#define OCOTP_CFG3 0x440
205#define OCOTP_CFG3_SPEED_SHIFT 16
206#define OCOTP_CFG3_SPEED_1P2GHZ 0x3
207
208static void __init imx6q_opp_check_1p2ghz(struct device *cpu_dev)
209{
210 struct device_node *np;
211 void __iomem *base;
212 u32 val;
213
214 np = of_find_compatible_node(NULL, NULL, "fsl,imx6q-ocotp");
215 if (!np) {
216 pr_warn("failed to find ocotp node\n");
217 return;
218 }
219
220 base = of_iomap(np, 0);
221 if (!base) {
222 pr_warn("failed to map ocotp\n");
223 goto put_node;
224 }
225
226 val = readl_relaxed(base + OCOTP_CFG3);
227 val >>= OCOTP_CFG3_SPEED_SHIFT;
228 if ((val & 0x3) != OCOTP_CFG3_SPEED_1P2GHZ)
229 if (opp_disable(cpu_dev, 1200000000))
230 pr_warn("failed to disable 1.2 GHz OPP\n");
231
232put_node:
233 of_node_put(np);
234}
235
Sudeep KarkadaNageshab494b482013-09-10 18:59:47 +0100236static void __init imx6q_opp_init(void)
Shawn Guo96574a62013-01-08 14:25:14 +0800237{
238 struct device_node *np;
Sudeep KarkadaNageshab494b482013-09-10 18:59:47 +0100239 struct device *cpu_dev = get_cpu_device(0);
Shawn Guo96574a62013-01-08 14:25:14 +0800240
Sudeep KarkadaNageshab494b482013-09-10 18:59:47 +0100241 if (!cpu_dev) {
242 pr_warn("failed to get cpu0 device\n");
243 return;
244 }
Sudeep KarkadaNageshacdc58d62013-06-17 14:58:48 +0100245 np = of_node_get(cpu_dev->of_node);
Shawn Guo96574a62013-01-08 14:25:14 +0800246 if (!np) {
247 pr_warn("failed to find cpu0 node\n");
248 return;
249 }
250
Shawn Guo96574a62013-01-08 14:25:14 +0800251 if (of_init_opp_table(cpu_dev)) {
252 pr_warn("failed to init OPP table\n");
253 goto put_node;
254 }
255
256 imx6q_opp_check_1p2ghz(cpu_dev);
257
258put_node:
259 of_node_put(np);
260}
261
Fabio Estevamf8c11b22013-03-25 09:20:44 -0300262static struct platform_device imx6q_cpufreq_pdev = {
Shawn Guo96574a62013-01-08 14:25:14 +0800263 .name = "imx6q-cpufreq",
264};
265
Robert Leeb9d18dc2012-05-21 17:50:30 -0500266static void __init imx6q_init_late(void)
267{
Shawn Guoe5f9dec2012-12-04 22:55:15 +0800268 /*
269 * WAIT mode is broken on TO 1.0 and 1.1, so there is no point
270 * to run cpuidle on them.
271 */
272 if (imx6q_revision() > IMX_CHIP_REVISION_1_1)
273 imx6q_cpuidle_init();
Shawn Guo96574a62013-01-08 14:25:14 +0800274
275 if (IS_ENABLED(CONFIG_ARM_IMX6Q_CPUFREQ)) {
Sudeep KarkadaNageshab494b482013-09-10 18:59:47 +0100276 imx6q_opp_init();
Shawn Guo96574a62013-01-08 14:25:14 +0800277 platform_device_register(&imx6q_cpufreq_pdev);
278 }
Robert Leeb9d18dc2012-05-21 17:50:30 -0500279}
280
Shawn Guo13eed982011-09-06 15:05:25 +0800281static void __init imx6q_map_io(void)
282{
Shawn Guo3e549a62013-01-17 16:37:42 +0800283 debug_ll_io_init();
Shawn Guo13eed982011-09-06 15:05:25 +0800284 imx_scu_map_io();
Shawn Guo13eed982011-09-06 15:05:25 +0800285}
286
Shawn Guo13eed982011-09-06 15:05:25 +0800287static void __init imx6q_init_irq(void)
288{
Shawn Guo3c03a2f2013-04-01 22:13:32 +0800289 imx6q_init_revision();
Shawn Guoe6a07562013-07-08 21:45:20 +0800290 imx_init_l2cache();
Shawn Guo13eed982011-09-06 15:05:25 +0800291 imx_src_init();
292 imx_gpc_init();
Rob Herring0529e3152012-11-05 16:18:28 -0600293 irqchip_init();
Shawn Guo13eed982011-09-06 15:05:25 +0800294}
295
296static void __init imx6q_timer_init(void)
297{
Shawn Guo53bb71d2013-05-21 09:58:51 +0800298 of_clk_init(NULL);
Rob Herringda4a6862013-02-06 21:17:47 -0600299 clocksource_of_init();
Shawn Guo3c03a2f2013-04-01 22:13:32 +0800300 imx_print_silicon_rev(cpu_is_imx6dl() ? "i.MX6DL" : "i.MX6Q",
301 imx6q_revision());
Shawn Guo13eed982011-09-06 15:05:25 +0800302}
303
Shawn Guo13eed982011-09-06 15:05:25 +0800304static const char *imx6q_dt_compat[] __initdata = {
Shawn Guo3c03a2f2013-04-01 22:13:32 +0800305 "fsl,imx6dl",
Sascha Hauer3f8976d2012-02-17 12:07:00 +0100306 "fsl,imx6q",
Shawn Guo13eed982011-09-06 15:05:25 +0800307 NULL,
308};
309
Shawn Guo3c03a2f2013-04-01 22:13:32 +0800310DT_MACHINE_START(IMX6Q, "Freescale i.MX6 Quad/DualLite (Device Tree)")
Marc Zyngiere4f2d972011-09-08 13:15:22 +0100311 .smp = smp_ops(imx_smp_ops),
Shawn Guo13eed982011-09-06 15:05:25 +0800312 .map_io = imx6q_map_io,
313 .init_irq = imx6q_init_irq,
Stephen Warren6bb27d72012-11-08 12:40:59 -0700314 .init_time = imx6q_timer_init,
Shawn Guo13eed982011-09-06 15:05:25 +0800315 .init_machine = imx6q_init_machine,
Robert Leeb9d18dc2012-05-21 17:50:30 -0500316 .init_late = imx6q_init_late,
Shawn Guo13eed982011-09-06 15:05:25 +0800317 .dt_compat = imx6q_dt_compat,
Shawn Guo0575fb72011-12-09 00:51:26 +0100318 .restart = imx6q_restart,
Shawn Guo13eed982011-09-06 15:05:25 +0800319MACHINE_END