blob: 57062f14acc93d1e9699712b49c0d24af58a584c [file] [log] [blame]
Alex Deucher0af62b02011-01-06 21:19:31 -05001/*
2 * Copyright 2010 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * Authors: Alex Deucher
23 */
24#ifndef NI_H
25#define NI_H
26
Alex Deucherfecf1d02011-03-02 20:07:29 -050027#define CAYMAN_MAX_SH_GPRS 256
28#define CAYMAN_MAX_TEMP_GPRS 16
29#define CAYMAN_MAX_SH_THREADS 256
30#define CAYMAN_MAX_SH_STACK_ENTRIES 4096
31#define CAYMAN_MAX_FRC_EOV_CNT 16384
32#define CAYMAN_MAX_BACKENDS 8
33#define CAYMAN_MAX_BACKENDS_MASK 0xFF
34#define CAYMAN_MAX_BACKENDS_PER_SE_MASK 0xF
35#define CAYMAN_MAX_SIMDS 16
36#define CAYMAN_MAX_SIMDS_MASK 0xFFFF
37#define CAYMAN_MAX_SIMDS_PER_SE_MASK 0xFFF
38#define CAYMAN_MAX_PIPES 8
39#define CAYMAN_MAX_PIPES_MASK 0xFF
40#define CAYMAN_MAX_LDS_NUM 0xFFFF
41#define CAYMAN_MAX_TCC 16
42#define CAYMAN_MAX_TCC_MASK 0xFF
43
44#define DMIF_ADDR_CONFIG 0xBD4
45
Alex Deucherfa8198e2011-03-02 20:07:30 -050046#define VM_CONTEXT0_REQUEST_RESPONSE 0x1470
47#define REQUEST_TYPE(x) (((x) & 0xf) << 0)
48#define RESPONSE_TYPE_MASK 0x000000F0
49#define RESPONSE_TYPE_SHIFT 4
50#define VM_L2_CNTL 0x1400
51#define ENABLE_L2_CACHE (1 << 0)
52#define ENABLE_L2_FRAGMENT_PROCESSING (1 << 1)
53#define ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE (1 << 9)
54#define ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE (1 << 10)
55#define EFFECTIVE_L2_QUEUE_SIZE(x) (((x) & 7) << 14)
56#define CONTEXT1_IDENTITY_ACCESS_MODE(x) (((x) & 3) << 18)
57/* CONTEXT1_IDENTITY_ACCESS_MODE
58 * 0 physical = logical
59 * 1 logical via context1 page table
60 * 2 inside identity aperture use translation, outside physical = logical
61 * 3 inside identity aperture physical = logical, outside use translation
62 */
63#define VM_L2_CNTL2 0x1404
64#define INVALIDATE_ALL_L1_TLBS (1 << 0)
65#define INVALIDATE_L2_CACHE (1 << 1)
66#define VM_L2_CNTL3 0x1408
67#define BANK_SELECT(x) ((x) << 0)
68#define CACHE_UPDATE_MODE(x) ((x) << 6)
69#define L2_CACHE_BIGK_ASSOCIATIVITY (1 << 20)
70#define L2_CACHE_BIGK_FRAGMENT_SIZE(x) ((x) << 15)
71#define VM_L2_STATUS 0x140C
72#define L2_BUSY (1 << 0)
73#define VM_CONTEXT0_CNTL 0x1410
74#define ENABLE_CONTEXT (1 << 0)
75#define PAGE_TABLE_DEPTH(x) (((x) & 3) << 1)
76#define RANGE_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 4)
77#define VM_CONTEXT1_CNTL 0x1414
78#define VM_CONTEXT0_CNTL2 0x1430
79#define VM_CONTEXT1_CNTL2 0x1434
80#define VM_INVALIDATE_REQUEST 0x1478
81#define VM_INVALIDATE_RESPONSE 0x147c
82#define VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR 0x1518
83#define VM_CONTEXT1_PROTECTION_FAULT_DEFAULT_ADDR 0x151c
84#define VM_CONTEXT0_PAGE_TABLE_BASE_ADDR 0x153C
85#define VM_CONTEXT0_PAGE_TABLE_START_ADDR 0x155C
86#define VM_CONTEXT0_PAGE_TABLE_END_ADDR 0x157C
87
Alex Deucherfecf1d02011-03-02 20:07:29 -050088#define MC_SHARED_CHMAP 0x2004
89#define NOOFCHAN_SHIFT 12
90#define NOOFCHAN_MASK 0x00003000
91#define MC_SHARED_CHREMAP 0x2008
Alex Deucherfa8198e2011-03-02 20:07:30 -050092
93#define MC_VM_SYSTEM_APERTURE_LOW_ADDR 0x2034
94#define MC_VM_SYSTEM_APERTURE_HIGH_ADDR 0x2038
95#define MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR 0x203C
96#define MC_VM_MX_L1_TLB_CNTL 0x2064
97#define ENABLE_L1_TLB (1 << 0)
98#define ENABLE_L1_FRAGMENT_PROCESSING (1 << 1)
99#define SYSTEM_ACCESS_MODE_PA_ONLY (0 << 3)
100#define SYSTEM_ACCESS_MODE_USE_SYS_MAP (1 << 3)
101#define SYSTEM_ACCESS_MODE_IN_SYS (2 << 3)
102#define SYSTEM_ACCESS_MODE_NOT_IN_SYS (3 << 3)
103#define SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU (0 << 5)
104#define ENABLE_ADVANCED_DRIVER_MODEL (1 << 6)
105
Alex Deucher0af62b02011-01-06 21:19:31 -0500106#define MC_SHARED_BLACKOUT_CNTL 0x20ac
Alex Deucherfecf1d02011-03-02 20:07:29 -0500107#define MC_ARB_RAMCFG 0x2760
108#define NOOFBANK_SHIFT 0
109#define NOOFBANK_MASK 0x00000003
110#define NOOFRANK_SHIFT 2
111#define NOOFRANK_MASK 0x00000004
112#define NOOFROWS_SHIFT 3
113#define NOOFROWS_MASK 0x00000038
114#define NOOFCOLS_SHIFT 6
115#define NOOFCOLS_MASK 0x000000C0
116#define CHANSIZE_SHIFT 8
117#define CHANSIZE_MASK 0x00000100
118#define BURSTLENGTH_SHIFT 9
119#define BURSTLENGTH_MASK 0x00000200
120#define CHANSIZE_OVERRIDE (1 << 11)
Alex Deucher0af62b02011-01-06 21:19:31 -0500121#define MC_SEQ_SUP_CNTL 0x28c8
122#define RUN_MASK (1 << 0)
123#define MC_SEQ_SUP_PGM 0x28cc
124#define MC_IO_PAD_CNTL_D0 0x29d0
125#define MEM_FALL_OUT_CMD (1 << 8)
126#define MC_SEQ_MISC0 0x2a00
127#define MC_SEQ_MISC0_GDDR5_SHIFT 28
128#define MC_SEQ_MISC0_GDDR5_MASK 0xf0000000
129#define MC_SEQ_MISC0_GDDR5_VALUE 5
130#define MC_SEQ_IO_DEBUG_INDEX 0x2a44
131#define MC_SEQ_IO_DEBUG_DATA 0x2a48
132
Alex Deucherfecf1d02011-03-02 20:07:29 -0500133#define HDP_HOST_PATH_CNTL 0x2C00
134#define HDP_NONSURFACE_BASE 0x2C04
135#define HDP_NONSURFACE_INFO 0x2C08
136#define HDP_NONSURFACE_SIZE 0x2C0C
137#define HDP_ADDR_CONFIG 0x2F48
138
139#define CC_SYS_RB_BACKEND_DISABLE 0x3F88
140#define GC_USER_SYS_RB_BACKEND_DISABLE 0x3F8C
141#define CGTS_SYS_TCC_DISABLE 0x3F90
142#define CGTS_USER_SYS_TCC_DISABLE 0x3F94
143
144#define CONFIG_MEMSIZE 0x5428
145
Alex Deucherfa8198e2011-03-02 20:07:30 -0500146#define HDP_MEM_COHERENCY_FLUSH_CNTL 0x5480
Alex Deucherfecf1d02011-03-02 20:07:29 -0500147#define HDP_REG_COHERENCY_FLUSH_CNTL 0x54A0
148
149#define GRBM_CNTL 0x8000
150#define GRBM_READ_TIMEOUT(x) ((x) << 0)
151#define GRBM_STATUS 0x8010
152#define CMDFIFO_AVAIL_MASK 0x0000000F
153#define RING2_RQ_PENDING (1 << 4)
154#define SRBM_RQ_PENDING (1 << 5)
155#define RING1_RQ_PENDING (1 << 6)
156#define CF_RQ_PENDING (1 << 7)
157#define PF_RQ_PENDING (1 << 8)
158#define GDS_DMA_RQ_PENDING (1 << 9)
159#define GRBM_EE_BUSY (1 << 10)
160#define SX_CLEAN (1 << 11)
161#define DB_CLEAN (1 << 12)
162#define CB_CLEAN (1 << 13)
163#define TA_BUSY (1 << 14)
164#define GDS_BUSY (1 << 15)
165#define VGT_BUSY_NO_DMA (1 << 16)
166#define VGT_BUSY (1 << 17)
167#define IA_BUSY_NO_DMA (1 << 18)
168#define IA_BUSY (1 << 19)
169#define SX_BUSY (1 << 20)
170#define SH_BUSY (1 << 21)
171#define SPI_BUSY (1 << 22)
172#define SC_BUSY (1 << 24)
173#define PA_BUSY (1 << 25)
174#define DB_BUSY (1 << 26)
175#define CP_COHERENCY_BUSY (1 << 28)
176#define CP_BUSY (1 << 29)
177#define CB_BUSY (1 << 30)
178#define GUI_ACTIVE (1 << 31)
179#define GRBM_STATUS_SE0 0x8014
180#define GRBM_STATUS_SE1 0x8018
181#define SE_SX_CLEAN (1 << 0)
182#define SE_DB_CLEAN (1 << 1)
183#define SE_CB_CLEAN (1 << 2)
184#define SE_VGT_BUSY (1 << 23)
185#define SE_PA_BUSY (1 << 24)
186#define SE_TA_BUSY (1 << 25)
187#define SE_SX_BUSY (1 << 26)
188#define SE_SPI_BUSY (1 << 27)
189#define SE_SH_BUSY (1 << 28)
190#define SE_SC_BUSY (1 << 29)
191#define SE_DB_BUSY (1 << 30)
192#define SE_CB_BUSY (1 << 31)
193#define GRBM_SOFT_RESET 0x8020
194#define SOFT_RESET_CP (1 << 0)
195#define SOFT_RESET_CB (1 << 1)
196#define SOFT_RESET_DB (1 << 3)
197#define SOFT_RESET_GDS (1 << 4)
198#define SOFT_RESET_PA (1 << 5)
199#define SOFT_RESET_SC (1 << 6)
200#define SOFT_RESET_SPI (1 << 8)
201#define SOFT_RESET_SH (1 << 9)
202#define SOFT_RESET_SX (1 << 10)
203#define SOFT_RESET_TC (1 << 11)
204#define SOFT_RESET_TA (1 << 12)
205#define SOFT_RESET_VGT (1 << 14)
206#define SOFT_RESET_IA (1 << 15)
207
Alex Deucher0c88a022011-03-02 20:07:31 -0500208#define SCRATCH_REG0 0x8500
209#define SCRATCH_REG1 0x8504
210#define SCRATCH_REG2 0x8508
211#define SCRATCH_REG3 0x850C
212#define SCRATCH_REG4 0x8510
213#define SCRATCH_REG5 0x8514
214#define SCRATCH_REG6 0x8518
215#define SCRATCH_REG7 0x851C
216#define SCRATCH_UMSK 0x8540
217#define SCRATCH_ADDR 0x8544
218#define CP_SEM_WAIT_TIMER 0x85BC
219#define CP_ME_CNTL 0x86D8
220#define CP_ME_HALT (1 << 28)
221#define CP_PFP_HALT (1 << 26)
222#define CP_RB2_RPTR 0x86f8
223#define CP_RB1_RPTR 0x86fc
224#define CP_RB0_RPTR 0x8700
225#define CP_RB_WPTR_DELAY 0x8704
Alex Deucherfecf1d02011-03-02 20:07:29 -0500226#define CP_MEQ_THRESHOLDS 0x8764
227#define MEQ1_START(x) ((x) << 0)
228#define MEQ2_START(x) ((x) << 8)
229#define CP_PERFMON_CNTL 0x87FC
230
231#define VGT_CACHE_INVALIDATION 0x88C4
232#define CACHE_INVALIDATION(x) ((x) << 0)
233#define VC_ONLY 0
234#define TC_ONLY 1
235#define VC_AND_TC 2
236#define AUTO_INVLD_EN(x) ((x) << 6)
237#define NO_AUTO 0
238#define ES_AUTO 1
239#define GS_AUTO 2
240#define ES_AND_GS_AUTO 3
241#define VGT_GS_VERTEX_REUSE 0x88D4
242
243#define CC_GC_SHADER_PIPE_CONFIG 0x8950
244#define GC_USER_SHADER_PIPE_CONFIG 0x8954
245#define INACTIVE_QD_PIPES(x) ((x) << 8)
246#define INACTIVE_QD_PIPES_MASK 0x0000FF00
247#define INACTIVE_QD_PIPES_SHIFT 8
248#define INACTIVE_SIMDS(x) ((x) << 16)
249#define INACTIVE_SIMDS_MASK 0xFFFF0000
250#define INACTIVE_SIMDS_SHIFT 16
251
252#define VGT_PRIMITIVE_TYPE 0x8958
253#define VGT_NUM_INSTANCES 0x8974
254#define VGT_TF_RING_SIZE 0x8988
255#define VGT_OFFCHIP_LDS_BASE 0x89b4
256
257#define PA_SC_LINE_STIPPLE_STATE 0x8B10
258#define PA_CL_ENHANCE 0x8A14
259#define CLIP_VTX_REORDER_ENA (1 << 0)
260#define NUM_CLIP_SEQ(x) ((x) << 1)
261#define PA_SC_FIFO_SIZE 0x8BCC
262#define SC_PRIM_FIFO_SIZE(x) ((x) << 0)
263#define SC_HIZ_TILE_FIFO_SIZE(x) ((x) << 12)
264#define SC_EARLYZ_TILE_FIFO_SIZE(x) ((x) << 20)
265#define PA_SC_FORCE_EOV_MAX_CNTS 0x8B24
266#define FORCE_EOV_MAX_CLK_CNT(x) ((x) << 0)
267#define FORCE_EOV_MAX_REZ_CNT(x) ((x) << 16)
268
269#define SQ_CONFIG 0x8C00
270#define VC_ENABLE (1 << 0)
271#define EXPORT_SRC_C (1 << 1)
272#define GFX_PRIO(x) ((x) << 2)
273#define CS1_PRIO(x) ((x) << 4)
274#define CS2_PRIO(x) ((x) << 6)
275#define SQ_GPR_RESOURCE_MGMT_1 0x8C04
276#define NUM_PS_GPRS(x) ((x) << 0)
277#define NUM_VS_GPRS(x) ((x) << 16)
278#define NUM_CLAUSE_TEMP_GPRS(x) ((x) << 28)
279#define SQ_ESGS_RING_SIZE 0x8c44
280#define SQ_GSVS_RING_SIZE 0x8c4c
281#define SQ_ESTMP_RING_BASE 0x8c50
282#define SQ_ESTMP_RING_SIZE 0x8c54
283#define SQ_GSTMP_RING_BASE 0x8c58
284#define SQ_GSTMP_RING_SIZE 0x8c5c
285#define SQ_VSTMP_RING_BASE 0x8c60
286#define SQ_VSTMP_RING_SIZE 0x8c64
287#define SQ_PSTMP_RING_BASE 0x8c68
288#define SQ_PSTMP_RING_SIZE 0x8c6c
289#define SQ_MS_FIFO_SIZES 0x8CF0
290#define CACHE_FIFO_SIZE(x) ((x) << 0)
291#define FETCH_FIFO_HIWATER(x) ((x) << 8)
292#define DONE_FIFO_HIWATER(x) ((x) << 16)
293#define ALU_UPDATE_FIFO_HIWATER(x) ((x) << 24)
294#define SQ_LSTMP_RING_BASE 0x8e10
295#define SQ_LSTMP_RING_SIZE 0x8e14
296#define SQ_HSTMP_RING_BASE 0x8e18
297#define SQ_HSTMP_RING_SIZE 0x8e1c
298#define SQ_DYN_GPR_CNTL_PS_FLUSH_REQ 0x8D8C
299#define DYN_GPR_ENABLE (1 << 8)
300#define SQ_CONST_MEM_BASE 0x8df8
301
302#define SX_EXPORT_BUFFER_SIZES 0x900C
303#define COLOR_BUFFER_SIZE(x) ((x) << 0)
304#define POSITION_BUFFER_SIZE(x) ((x) << 8)
305#define SMX_BUFFER_SIZE(x) ((x) << 16)
306#define SX_DEBUG_1 0x9058
307#define ENABLE_NEW_SMX_ADDRESS (1 << 16)
308
309#define SPI_CONFIG_CNTL 0x9100
310#define GPR_WRITE_PRIORITY(x) ((x) << 0)
311#define SPI_CONFIG_CNTL_1 0x913C
312#define VTX_DONE_DELAY(x) ((x) << 0)
313#define INTERP_ONE_PRIM_PER_ROW (1 << 4)
314#define CRC_SIMD_ID_WADDR_DISABLE (1 << 8)
315
316#define CGTS_TCC_DISABLE 0x9148
317#define CGTS_USER_TCC_DISABLE 0x914C
318#define TCC_DISABLE_MASK 0xFFFF0000
319#define TCC_DISABLE_SHIFT 16
320#define CGTS_SM_CTRL_REG 0x915C
321#define OVERRIDE (1 << 21)
322
323#define TA_CNTL_AUX 0x9508
324#define DISABLE_CUBE_WRAP (1 << 0)
325#define DISABLE_CUBE_ANISO (1 << 1)
326
327#define TCP_CHAN_STEER_LO 0x960c
328#define TCP_CHAN_STEER_HI 0x9610
329
330#define CC_RB_BACKEND_DISABLE 0x98F4
331#define BACKEND_DISABLE(x) ((x) << 16)
332#define GB_ADDR_CONFIG 0x98F8
333#define NUM_PIPES(x) ((x) << 0)
334#define NUM_PIPES_MASK 0x00000007
335#define NUM_PIPES_SHIFT 0
336#define PIPE_INTERLEAVE_SIZE(x) ((x) << 4)
337#define PIPE_INTERLEAVE_SIZE_MASK 0x00000070
338#define PIPE_INTERLEAVE_SIZE_SHIFT 4
339#define BANK_INTERLEAVE_SIZE(x) ((x) << 8)
340#define NUM_SHADER_ENGINES(x) ((x) << 12)
341#define NUM_SHADER_ENGINES_MASK 0x00003000
342#define NUM_SHADER_ENGINES_SHIFT 12
343#define SHADER_ENGINE_TILE_SIZE(x) ((x) << 16)
344#define SHADER_ENGINE_TILE_SIZE_MASK 0x00070000
345#define SHADER_ENGINE_TILE_SIZE_SHIFT 16
346#define NUM_GPUS(x) ((x) << 20)
347#define NUM_GPUS_MASK 0x00700000
348#define NUM_GPUS_SHIFT 20
349#define MULTI_GPU_TILE_SIZE(x) ((x) << 24)
350#define MULTI_GPU_TILE_SIZE_MASK 0x03000000
351#define MULTI_GPU_TILE_SIZE_SHIFT 24
352#define ROW_SIZE(x) ((x) << 28)
353#define ROW_SIZE_MASK 0x30000007
354#define ROW_SIZE_SHIFT 28
355#define NUM_LOWER_PIPES(x) ((x) << 30)
356#define NUM_LOWER_PIPES_MASK 0x40000000
357#define NUM_LOWER_PIPES_SHIFT 30
358#define GB_BACKEND_MAP 0x98FC
359
360#define CB_PERF_CTR0_SEL_0 0x9A20
361#define CB_PERF_CTR0_SEL_1 0x9A24
362#define CB_PERF_CTR1_SEL_0 0x9A28
363#define CB_PERF_CTR1_SEL_1 0x9A2C
364#define CB_PERF_CTR2_SEL_0 0x9A30
365#define CB_PERF_CTR2_SEL_1 0x9A34
366#define CB_PERF_CTR3_SEL_0 0x9A38
367#define CB_PERF_CTR3_SEL_1 0x9A3C
368
369#define GC_USER_RB_BACKEND_DISABLE 0x9B7C
370#define BACKEND_DISABLE_MASK 0x00FF0000
371#define BACKEND_DISABLE_SHIFT 16
372
373#define SMX_DC_CTL0 0xA020
374#define USE_HASH_FUNCTION (1 << 0)
375#define NUMBER_OF_SETS(x) ((x) << 1)
376#define FLUSH_ALL_ON_EVENT (1 << 10)
377#define STALL_ON_EVENT (1 << 11)
378#define SMX_EVENT_CTL 0xA02C
379#define ES_FLUSH_CTL(x) ((x) << 0)
380#define GS_FLUSH_CTL(x) ((x) << 3)
381#define ACK_FLUSH_CTL(x) ((x) << 6)
382#define SYNC_FLUSH_CTL (1 << 8)
383
Alex Deucher0c88a022011-03-02 20:07:31 -0500384#define CP_RB0_BASE 0xC100
385#define CP_RB0_CNTL 0xC104
386#define RB_BUFSZ(x) ((x) << 0)
387#define RB_BLKSZ(x) ((x) << 8)
388#define RB_NO_UPDATE (1 << 27)
389#define RB_RPTR_WR_ENA (1 << 31)
390#define BUF_SWAP_32BIT (2 << 16)
391#define CP_RB0_RPTR_ADDR 0xC10C
392#define CP_RB0_RPTR_ADDR_HI 0xC110
393#define CP_RB0_WPTR 0xC114
394#define CP_RB1_BASE 0xC180
395#define CP_RB1_CNTL 0xC184
396#define CP_RB1_RPTR_ADDR 0xC188
397#define CP_RB1_RPTR_ADDR_HI 0xC18C
398#define CP_RB1_WPTR 0xC190
399#define CP_RB2_BASE 0xC194
400#define CP_RB2_CNTL 0xC198
401#define CP_RB2_RPTR_ADDR 0xC19C
402#define CP_RB2_RPTR_ADDR_HI 0xC1A0
403#define CP_RB2_WPTR 0xC1A4
404#define CP_PFP_UCODE_ADDR 0xC150
405#define CP_PFP_UCODE_DATA 0xC154
406#define CP_ME_RAM_RADDR 0xC158
407#define CP_ME_RAM_WADDR 0xC15C
408#define CP_ME_RAM_DATA 0xC160
409#define CP_DEBUG 0xC1FC
410
411/*
412 * PM4
413 */
414#define PACKET_TYPE0 0
415#define PACKET_TYPE1 1
416#define PACKET_TYPE2 2
417#define PACKET_TYPE3 3
418
419#define CP_PACKET_GET_TYPE(h) (((h) >> 30) & 3)
420#define CP_PACKET_GET_COUNT(h) (((h) >> 16) & 0x3FFF)
421#define CP_PACKET0_GET_REG(h) (((h) & 0xFFFF) << 2)
422#define CP_PACKET3_GET_OPCODE(h) (((h) >> 8) & 0xFF)
423#define PACKET0(reg, n) ((PACKET_TYPE0 << 30) | \
424 (((reg) >> 2) & 0xFFFF) | \
425 ((n) & 0x3FFF) << 16)
426#define CP_PACKET2 0x80000000
427#define PACKET2_PAD_SHIFT 0
428#define PACKET2_PAD_MASK (0x3fffffff << 0)
429
430#define PACKET2(v) (CP_PACKET2 | REG_SET(PACKET2_PAD, (v)))
431
432#define PACKET3(op, n) ((PACKET_TYPE3 << 30) | \
433 (((op) & 0xFF) << 8) | \
434 ((n) & 0x3FFF) << 16)
435
436/* Packet 3 types */
437#define PACKET3_NOP 0x10
438#define PACKET3_SET_BASE 0x11
439#define PACKET3_CLEAR_STATE 0x12
440#define PACKET3_INDEX_BUFFER_SIZE 0x13
441#define PACKET3_DEALLOC_STATE 0x14
442#define PACKET3_DISPATCH_DIRECT 0x15
443#define PACKET3_DISPATCH_INDIRECT 0x16
444#define PACKET3_INDIRECT_BUFFER_END 0x17
445#define PACKET3_SET_PREDICATION 0x20
446#define PACKET3_REG_RMW 0x21
447#define PACKET3_COND_EXEC 0x22
448#define PACKET3_PRED_EXEC 0x23
449#define PACKET3_DRAW_INDIRECT 0x24
450#define PACKET3_DRAW_INDEX_INDIRECT 0x25
451#define PACKET3_INDEX_BASE 0x26
452#define PACKET3_DRAW_INDEX_2 0x27
453#define PACKET3_CONTEXT_CONTROL 0x28
454#define PACKET3_DRAW_INDEX_OFFSET 0x29
455#define PACKET3_INDEX_TYPE 0x2A
456#define PACKET3_DRAW_INDEX 0x2B
457#define PACKET3_DRAW_INDEX_AUTO 0x2D
458#define PACKET3_DRAW_INDEX_IMMD 0x2E
459#define PACKET3_NUM_INSTANCES 0x2F
460#define PACKET3_DRAW_INDEX_MULTI_AUTO 0x30
461#define PACKET3_INDIRECT_BUFFER 0x32
462#define PACKET3_STRMOUT_BUFFER_UPDATE 0x34
463#define PACKET3_DRAW_INDEX_OFFSET_2 0x35
464#define PACKET3_DRAW_INDEX_MULTI_ELEMENT 0x36
465#define PACKET3_WRITE_DATA 0x37
466#define PACKET3_MEM_SEMAPHORE 0x39
467#define PACKET3_MPEG_INDEX 0x3A
468#define PACKET3_WAIT_REG_MEM 0x3C
469#define PACKET3_MEM_WRITE 0x3D
470#define PACKET3_SURFACE_SYNC 0x43
471# define PACKET3_CB0_DEST_BASE_ENA (1 << 6)
472# define PACKET3_CB1_DEST_BASE_ENA (1 << 7)
473# define PACKET3_CB2_DEST_BASE_ENA (1 << 8)
474# define PACKET3_CB3_DEST_BASE_ENA (1 << 9)
475# define PACKET3_CB4_DEST_BASE_ENA (1 << 10)
476# define PACKET3_CB5_DEST_BASE_ENA (1 << 11)
477# define PACKET3_CB6_DEST_BASE_ENA (1 << 12)
478# define PACKET3_CB7_DEST_BASE_ENA (1 << 13)
479# define PACKET3_DB_DEST_BASE_ENA (1 << 14)
480# define PACKET3_CB8_DEST_BASE_ENA (1 << 15)
481# define PACKET3_CB9_DEST_BASE_ENA (1 << 16)
482# define PACKET3_CB10_DEST_BASE_ENA (1 << 17)
483# define PACKET3_CB11_DEST_BASE_ENA (1 << 18)
484# define PACKET3_FULL_CACHE_ENA (1 << 20)
485# define PACKET3_TC_ACTION_ENA (1 << 23)
486# define PACKET3_CB_ACTION_ENA (1 << 25)
487# define PACKET3_DB_ACTION_ENA (1 << 26)
488# define PACKET3_SH_ACTION_ENA (1 << 27)
489# define PACKET3_SX_ACTION_ENA (1 << 28)
490#define PACKET3_ME_INITIALIZE 0x44
491#define PACKET3_ME_INITIALIZE_DEVICE_ID(x) ((x) << 16)
492#define PACKET3_COND_WRITE 0x45
493#define PACKET3_EVENT_WRITE 0x46
494#define PACKET3_EVENT_WRITE_EOP 0x47
495#define PACKET3_EVENT_WRITE_EOS 0x48
496#define PACKET3_PREAMBLE_CNTL 0x4A
497# define PACKET3_PREAMBLE_BEGIN_CLEAR_STATE (2 << 28)
498# define PACKET3_PREAMBLE_END_CLEAR_STATE (3 << 28)
499#define PACKET3_ALU_PS_CONST_BUFFER_COPY 0x4C
500#define PACKET3_ALU_VS_CONST_BUFFER_COPY 0x4D
501#define PACKET3_ALU_PS_CONST_UPDATE 0x4E
502#define PACKET3_ALU_VS_CONST_UPDATE 0x4F
503#define PACKET3_ONE_REG_WRITE 0x57
504#define PACKET3_SET_CONFIG_REG 0x68
505#define PACKET3_SET_CONFIG_REG_START 0x00008000
506#define PACKET3_SET_CONFIG_REG_END 0x0000ac00
507#define PACKET3_SET_CONTEXT_REG 0x69
508#define PACKET3_SET_CONTEXT_REG_START 0x00028000
509#define PACKET3_SET_CONTEXT_REG_END 0x00029000
510#define PACKET3_SET_ALU_CONST 0x6A
511/* alu const buffers only; no reg file */
512#define PACKET3_SET_BOOL_CONST 0x6B
513#define PACKET3_SET_BOOL_CONST_START 0x0003a500
514#define PACKET3_SET_BOOL_CONST_END 0x0003a518
515#define PACKET3_SET_LOOP_CONST 0x6C
516#define PACKET3_SET_LOOP_CONST_START 0x0003a200
517#define PACKET3_SET_LOOP_CONST_END 0x0003a500
518#define PACKET3_SET_RESOURCE 0x6D
519#define PACKET3_SET_RESOURCE_START 0x00030000
520#define PACKET3_SET_RESOURCE_END 0x00038000
521#define PACKET3_SET_SAMPLER 0x6E
522#define PACKET3_SET_SAMPLER_START 0x0003c000
523#define PACKET3_SET_SAMPLER_END 0x0003c600
524#define PACKET3_SET_CTL_CONST 0x6F
525#define PACKET3_SET_CTL_CONST_START 0x0003cff0
526#define PACKET3_SET_CTL_CONST_END 0x0003ff0c
527#define PACKET3_SET_RESOURCE_OFFSET 0x70
528#define PACKET3_SET_ALU_CONST_VS 0x71
529#define PACKET3_SET_ALU_CONST_DI 0x72
530#define PACKET3_SET_CONTEXT_REG_INDIRECT 0x73
531#define PACKET3_SET_RESOURCE_INDIRECT 0x74
532#define PACKET3_SET_APPEND_CNT 0x75
533
Alex Deucher0af62b02011-01-06 21:19:31 -0500534#endif
535