blob: 2f64273d3f2bba63c8f930e66fad83fdf5750551 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Tzachi Perelsteina0832792007-11-12 19:38:51 +02002 * Driver for the i2c controller on the Marvell line of host bridges
3 * (e.g, gt642[46]0, mv643[46]0, mv644[46]0, and Orion SoC family).
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 *
5 * Author: Mark A. Greer <mgreer@mvista.com>
6 *
7 * 2005 (c) MontaVista, Software, Inc. This file is licensed under
8 * the terms of the GNU General Public License version 2. This program
9 * is licensed "as is" without any warranty of any kind, whether express
10 * or implied.
11 */
12#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090013#include <linux/slab.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070014#include <linux/module.h>
15#include <linux/spinlock.h>
16#include <linux/i2c.h>
17#include <linux/interrupt.h>
Tzachi Perelsteina0832792007-11-12 19:38:51 +020018#include <linux/mv643xx_i2c.h>
Russell Kingd052d1b2005-10-29 19:07:23 +010019#include <linux/platform_device.h>
Maxime Ripard370136b2014-03-04 17:28:37 +010020#include <linux/reset.h>
H Hartley Sweeten21782182010-05-21 18:41:01 +020021#include <linux/io.h>
Andrew Lunnb61d1572012-07-22 12:51:35 +020022#include <linux/of.h>
Maxime Ripard004e8ed2013-06-12 18:53:31 +020023#include <linux/of_device.h>
Andrew Lunnb61d1572012-07-22 12:51:35 +020024#include <linux/of_irq.h>
Andrew Lunnb61d1572012-07-22 12:51:35 +020025#include <linux/clk.h>
26#include <linux/err.h>
Gregory CLEMENTc1d15b62013-08-22 16:19:06 +020027#include <linux/delay.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Maxime Ripard683e69b2013-06-12 18:53:30 +020029#define MV64XXX_I2C_ADDR_ADDR(val) ((val & 0x7f) << 1)
30#define MV64XXX_I2C_BAUD_DIV_N(val) (val & 0x7)
31#define MV64XXX_I2C_BAUD_DIV_M(val) ((val & 0xf) << 3)
32
Linus Torvalds1da177e2005-04-16 15:20:36 -070033#define MV64XXX_I2C_REG_CONTROL_ACK 0x00000004
34#define MV64XXX_I2C_REG_CONTROL_IFLG 0x00000008
35#define MV64XXX_I2C_REG_CONTROL_STOP 0x00000010
36#define MV64XXX_I2C_REG_CONTROL_START 0x00000020
37#define MV64XXX_I2C_REG_CONTROL_TWSIEN 0x00000040
38#define MV64XXX_I2C_REG_CONTROL_INTEN 0x00000080
39
40/* Ctlr status values */
41#define MV64XXX_I2C_STATUS_BUS_ERR 0x00
42#define MV64XXX_I2C_STATUS_MAST_START 0x08
43#define MV64XXX_I2C_STATUS_MAST_REPEAT_START 0x10
44#define MV64XXX_I2C_STATUS_MAST_WR_ADDR_ACK 0x18
45#define MV64XXX_I2C_STATUS_MAST_WR_ADDR_NO_ACK 0x20
46#define MV64XXX_I2C_STATUS_MAST_WR_ACK 0x28
47#define MV64XXX_I2C_STATUS_MAST_WR_NO_ACK 0x30
48#define MV64XXX_I2C_STATUS_MAST_LOST_ARB 0x38
49#define MV64XXX_I2C_STATUS_MAST_RD_ADDR_ACK 0x40
50#define MV64XXX_I2C_STATUS_MAST_RD_ADDR_NO_ACK 0x48
51#define MV64XXX_I2C_STATUS_MAST_RD_DATA_ACK 0x50
52#define MV64XXX_I2C_STATUS_MAST_RD_DATA_NO_ACK 0x58
53#define MV64XXX_I2C_STATUS_MAST_WR_ADDR_2_ACK 0xd0
54#define MV64XXX_I2C_STATUS_MAST_WR_ADDR_2_NO_ACK 0xd8
55#define MV64XXX_I2C_STATUS_MAST_RD_ADDR_2_ACK 0xe0
56#define MV64XXX_I2C_STATUS_MAST_RD_ADDR_2_NO_ACK 0xe8
57#define MV64XXX_I2C_STATUS_NO_STATUS 0xf8
58
Gregory CLEMENT930ab3d2013-08-22 16:19:05 +020059/* Register defines (I2C bridge) */
60#define MV64XXX_I2C_REG_TX_DATA_LO 0xc0
61#define MV64XXX_I2C_REG_TX_DATA_HI 0xc4
62#define MV64XXX_I2C_REG_RX_DATA_LO 0xc8
63#define MV64XXX_I2C_REG_RX_DATA_HI 0xcc
64#define MV64XXX_I2C_REG_BRIDGE_CONTROL 0xd0
65#define MV64XXX_I2C_REG_BRIDGE_STATUS 0xd4
66#define MV64XXX_I2C_REG_BRIDGE_INTR_CAUSE 0xd8
67#define MV64XXX_I2C_REG_BRIDGE_INTR_MASK 0xdC
68#define MV64XXX_I2C_REG_BRIDGE_TIMING 0xe0
69
70/* Bridge Control values */
71#define MV64XXX_I2C_BRIDGE_CONTROL_WR 0x00000001
72#define MV64XXX_I2C_BRIDGE_CONTROL_RD 0x00000002
73#define MV64XXX_I2C_BRIDGE_CONTROL_ADDR_SHIFT 2
74#define MV64XXX_I2C_BRIDGE_CONTROL_ADDR_EXT 0x00001000
75#define MV64XXX_I2C_BRIDGE_CONTROL_TX_SIZE_SHIFT 13
76#define MV64XXX_I2C_BRIDGE_CONTROL_RX_SIZE_SHIFT 16
77#define MV64XXX_I2C_BRIDGE_CONTROL_ENABLE 0x00080000
78
79/* Bridge Status values */
80#define MV64XXX_I2C_BRIDGE_STATUS_ERROR 0x00000001
81#define MV64XXX_I2C_STATUS_OFFLOAD_ERROR 0xf0000001
82#define MV64XXX_I2C_STATUS_OFFLOAD_OK 0xf0000000
83
84
Linus Torvalds1da177e2005-04-16 15:20:36 -070085/* Driver states */
86enum {
87 MV64XXX_I2C_STATE_INVALID,
88 MV64XXX_I2C_STATE_IDLE,
89 MV64XXX_I2C_STATE_WAITING_FOR_START_COND,
Rodolfo Giomettieda6bee2010-11-26 17:06:56 +010090 MV64XXX_I2C_STATE_WAITING_FOR_RESTART,
Linus Torvalds1da177e2005-04-16 15:20:36 -070091 MV64XXX_I2C_STATE_WAITING_FOR_ADDR_1_ACK,
92 MV64XXX_I2C_STATE_WAITING_FOR_ADDR_2_ACK,
93 MV64XXX_I2C_STATE_WAITING_FOR_SLAVE_ACK,
94 MV64XXX_I2C_STATE_WAITING_FOR_SLAVE_DATA,
Linus Torvalds1da177e2005-04-16 15:20:36 -070095};
96
97/* Driver actions */
98enum {
99 MV64XXX_I2C_ACTION_INVALID,
100 MV64XXX_I2C_ACTION_CONTINUE,
Rodolfo Giomettieda6bee2010-11-26 17:06:56 +0100101 MV64XXX_I2C_ACTION_SEND_RESTART,
Gregory CLEMENT930ab3d2013-08-22 16:19:05 +0200102 MV64XXX_I2C_ACTION_OFFLOAD_RESTART,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700103 MV64XXX_I2C_ACTION_SEND_ADDR_1,
104 MV64XXX_I2C_ACTION_SEND_ADDR_2,
105 MV64XXX_I2C_ACTION_SEND_DATA,
106 MV64XXX_I2C_ACTION_RCV_DATA,
107 MV64XXX_I2C_ACTION_RCV_DATA_STOP,
108 MV64XXX_I2C_ACTION_SEND_STOP,
Gregory CLEMENT930ab3d2013-08-22 16:19:05 +0200109 MV64XXX_I2C_ACTION_OFFLOAD_SEND_STOP,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700110};
111
Maxime Ripard004e8ed2013-06-12 18:53:31 +0200112struct mv64xxx_i2c_regs {
113 u8 addr;
114 u8 ext_addr;
115 u8 data;
116 u8 control;
117 u8 status;
118 u8 clock;
119 u8 soft_reset;
120};
121
Linus Torvalds1da177e2005-04-16 15:20:36 -0700122struct mv64xxx_i2c_data {
Russell King4243fa02013-05-16 21:39:12 +0100123 struct i2c_msg *msgs;
124 int num_msgs;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700125 int irq;
126 u32 state;
127 u32 action;
Mark A. Greere91c0212005-12-18 17:22:01 +0100128 u32 aborting;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700129 u32 cntl_bits;
130 void __iomem *reg_base;
Maxime Ripard004e8ed2013-06-12 18:53:31 +0200131 struct mv64xxx_i2c_regs reg_offsets;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700132 u32 addr1;
133 u32 addr2;
134 u32 bytes_left;
135 u32 byte_posn;
Rodolfo Giomettieda6bee2010-11-26 17:06:56 +0100136 u32 send_stop;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700137 u32 block;
138 int rc;
139 u32 freq_m;
140 u32 freq_n;
Andrew Lunnb61d1572012-07-22 12:51:35 +0200141#if defined(CONFIG_HAVE_CLK)
142 struct clk *clk;
143#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700144 wait_queue_head_t waitq;
145 spinlock_t lock;
146 struct i2c_msg *msg;
147 struct i2c_adapter adapter;
Gregory CLEMENT930ab3d2013-08-22 16:19:05 +0200148 bool offload_enabled;
Gregory CLEMENTc1d15b62013-08-22 16:19:06 +0200149/* 5us delay in order to avoid repeated start timing violation */
150 bool errata_delay;
Maxime Ripard370136b2014-03-04 17:28:37 +0100151 struct reset_control *rstc;
Maxime Ripardc7dcb1f2014-03-04 17:28:38 +0100152 bool irq_clear_inverted;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700153};
154
Maxime Ripard004e8ed2013-06-12 18:53:31 +0200155static struct mv64xxx_i2c_regs mv64xxx_i2c_regs_mv64xxx = {
156 .addr = 0x00,
157 .ext_addr = 0x10,
158 .data = 0x04,
159 .control = 0x08,
160 .status = 0x0c,
161 .clock = 0x0c,
162 .soft_reset = 0x1c,
163};
164
Maxime Ripard3d66ac72013-06-12 18:53:32 +0200165static struct mv64xxx_i2c_regs mv64xxx_i2c_regs_sun4i = {
166 .addr = 0x00,
167 .ext_addr = 0x04,
168 .data = 0x08,
169 .control = 0x0c,
170 .status = 0x10,
171 .clock = 0x14,
172 .soft_reset = 0x18,
173};
174
Russell King3420afb2013-05-16 21:38:11 +0100175static void
176mv64xxx_i2c_prepare_for_io(struct mv64xxx_i2c_data *drv_data,
177 struct i2c_msg *msg)
178{
179 u32 dir = 0;
180
Russell King3420afb2013-05-16 21:38:11 +0100181 drv_data->cntl_bits = MV64XXX_I2C_REG_CONTROL_ACK |
182 MV64XXX_I2C_REG_CONTROL_INTEN | MV64XXX_I2C_REG_CONTROL_TWSIEN;
183
184 if (msg->flags & I2C_M_RD)
185 dir = 1;
186
187 if (msg->flags & I2C_M_TEN) {
188 drv_data->addr1 = 0xf0 | (((u32)msg->addr & 0x300) >> 7) | dir;
189 drv_data->addr2 = (u32)msg->addr & 0xff;
190 } else {
Maxime Ripard683e69b2013-06-12 18:53:30 +0200191 drv_data->addr1 = MV64XXX_I2C_ADDR_ADDR((u32)msg->addr) | dir;
Russell King3420afb2013-05-16 21:38:11 +0100192 drv_data->addr2 = 0;
193 }
194}
195
Gregory CLEMENT930ab3d2013-08-22 16:19:05 +0200196static int mv64xxx_i2c_offload_msg(struct mv64xxx_i2c_data *drv_data)
197{
198 unsigned long data_reg_hi = 0;
199 unsigned long data_reg_lo = 0;
200 unsigned long ctrl_reg;
201 struct i2c_msg *msg = drv_data->msgs;
202
Wolfram Sang79970db2014-02-13 21:36:29 +0100203 if (!drv_data->offload_enabled)
204 return -EOPNOTSUPP;
205
Gregory CLEMENT930ab3d2013-08-22 16:19:05 +0200206 /* Only regular transactions can be offloaded */
207 if ((msg->flags & ~(I2C_M_TEN | I2C_M_RD)) != 0)
208 return -EINVAL;
209
210 /* Only 1-8 byte transfers can be offloaded */
211 if (msg->len < 1 || msg->len > 8)
212 return -EINVAL;
213
214 /* Build transaction */
215 ctrl_reg = MV64XXX_I2C_BRIDGE_CONTROL_ENABLE |
216 (msg->addr << MV64XXX_I2C_BRIDGE_CONTROL_ADDR_SHIFT);
217
218 if ((msg->flags & I2C_M_TEN) != 0)
219 ctrl_reg |= MV64XXX_I2C_BRIDGE_CONTROL_ADDR_EXT;
220
221 if ((msg->flags & I2C_M_RD) == 0) {
222 u8 local_buf[8] = { 0 };
223
224 memcpy(local_buf, msg->buf, msg->len);
225 data_reg_lo = cpu_to_le32(*((u32 *)local_buf));
226 data_reg_hi = cpu_to_le32(*((u32 *)(local_buf+4)));
227
228 ctrl_reg |= MV64XXX_I2C_BRIDGE_CONTROL_WR |
229 (msg->len - 1) << MV64XXX_I2C_BRIDGE_CONTROL_TX_SIZE_SHIFT;
230
Thierry Reding85b3a932013-09-18 14:51:40 +0200231 writel(data_reg_lo,
Gregory CLEMENT930ab3d2013-08-22 16:19:05 +0200232 drv_data->reg_base + MV64XXX_I2C_REG_TX_DATA_LO);
Thierry Reding85b3a932013-09-18 14:51:40 +0200233 writel(data_reg_hi,
Gregory CLEMENT930ab3d2013-08-22 16:19:05 +0200234 drv_data->reg_base + MV64XXX_I2C_REG_TX_DATA_HI);
235
236 } else {
237 ctrl_reg |= MV64XXX_I2C_BRIDGE_CONTROL_RD |
238 (msg->len - 1) << MV64XXX_I2C_BRIDGE_CONTROL_RX_SIZE_SHIFT;
239 }
240
241 /* Execute transaction */
242 writel(ctrl_reg, drv_data->reg_base + MV64XXX_I2C_REG_BRIDGE_CONTROL);
243
244 return 0;
245}
246
247static void
248mv64xxx_i2c_update_offload_data(struct mv64xxx_i2c_data *drv_data)
249{
250 struct i2c_msg *msg = drv_data->msg;
251
252 if (msg->flags & I2C_M_RD) {
253 u32 data_reg_lo = readl(drv_data->reg_base +
254 MV64XXX_I2C_REG_RX_DATA_LO);
255 u32 data_reg_hi = readl(drv_data->reg_base +
256 MV64XXX_I2C_REG_RX_DATA_HI);
257 u8 local_buf[8] = { 0 };
258
259 *((u32 *)local_buf) = le32_to_cpu(data_reg_lo);
260 *((u32 *)(local_buf+4)) = le32_to_cpu(data_reg_hi);
261 memcpy(msg->buf, local_buf, msg->len);
262 }
263
264}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700265/*
266 *****************************************************************************
267 *
268 * Finite State Machine & Interrupt Routines
269 *
270 *****************************************************************************
271 */
Dale Farnswortha07ad1c2007-08-14 18:37:14 +0200272
273/* Reset hardware and initialize FSM */
274static void
275mv64xxx_i2c_hw_init(struct mv64xxx_i2c_data *drv_data)
276{
Gregory CLEMENT930ab3d2013-08-22 16:19:05 +0200277 if (drv_data->offload_enabled) {
278 writel(0, drv_data->reg_base + MV64XXX_I2C_REG_BRIDGE_CONTROL);
279 writel(0, drv_data->reg_base + MV64XXX_I2C_REG_BRIDGE_TIMING);
280 writel(0, drv_data->reg_base +
281 MV64XXX_I2C_REG_BRIDGE_INTR_CAUSE);
282 writel(0, drv_data->reg_base +
283 MV64XXX_I2C_REG_BRIDGE_INTR_MASK);
284 }
285
Maxime Ripard004e8ed2013-06-12 18:53:31 +0200286 writel(0, drv_data->reg_base + drv_data->reg_offsets.soft_reset);
Maxime Ripard683e69b2013-06-12 18:53:30 +0200287 writel(MV64XXX_I2C_BAUD_DIV_M(drv_data->freq_m) | MV64XXX_I2C_BAUD_DIV_N(drv_data->freq_n),
Maxime Ripard004e8ed2013-06-12 18:53:31 +0200288 drv_data->reg_base + drv_data->reg_offsets.clock);
289 writel(0, drv_data->reg_base + drv_data->reg_offsets.addr);
290 writel(0, drv_data->reg_base + drv_data->reg_offsets.ext_addr);
Dale Farnswortha07ad1c2007-08-14 18:37:14 +0200291 writel(MV64XXX_I2C_REG_CONTROL_TWSIEN | MV64XXX_I2C_REG_CONTROL_STOP,
Maxime Ripard004e8ed2013-06-12 18:53:31 +0200292 drv_data->reg_base + drv_data->reg_offsets.control);
Dale Farnswortha07ad1c2007-08-14 18:37:14 +0200293 drv_data->state = MV64XXX_I2C_STATE_IDLE;
294}
295
Linus Torvalds1da177e2005-04-16 15:20:36 -0700296static void
297mv64xxx_i2c_fsm(struct mv64xxx_i2c_data *drv_data, u32 status)
298{
299 /*
300 * If state is idle, then this is likely the remnants of an old
301 * operation that driver has given up on or the user has killed.
302 * If so, issue the stop condition and go to idle.
303 */
304 if (drv_data->state == MV64XXX_I2C_STATE_IDLE) {
305 drv_data->action = MV64XXX_I2C_ACTION_SEND_STOP;
306 return;
307 }
308
Linus Torvalds1da177e2005-04-16 15:20:36 -0700309 /* The status from the ctlr [mostly] tells us what to do next */
310 switch (status) {
311 /* Start condition interrupt */
312 case MV64XXX_I2C_STATUS_MAST_START: /* 0x08 */
313 case MV64XXX_I2C_STATUS_MAST_REPEAT_START: /* 0x10 */
314 drv_data->action = MV64XXX_I2C_ACTION_SEND_ADDR_1;
315 drv_data->state = MV64XXX_I2C_STATE_WAITING_FOR_ADDR_1_ACK;
316 break;
317
318 /* Performing a write */
319 case MV64XXX_I2C_STATUS_MAST_WR_ADDR_ACK: /* 0x18 */
320 if (drv_data->msg->flags & I2C_M_TEN) {
321 drv_data->action = MV64XXX_I2C_ACTION_SEND_ADDR_2;
322 drv_data->state =
323 MV64XXX_I2C_STATE_WAITING_FOR_ADDR_2_ACK;
324 break;
325 }
326 /* FALLTHRU */
327 case MV64XXX_I2C_STATUS_MAST_WR_ADDR_2_ACK: /* 0xd0 */
328 case MV64XXX_I2C_STATUS_MAST_WR_ACK: /* 0x28 */
Mark A. Greere91c0212005-12-18 17:22:01 +0100329 if ((drv_data->bytes_left == 0)
330 || (drv_data->aborting
331 && (drv_data->byte_posn != 0))) {
Russell King4243fa02013-05-16 21:39:12 +0100332 if (drv_data->send_stop || drv_data->aborting) {
Rodolfo Giomettieda6bee2010-11-26 17:06:56 +0100333 drv_data->action = MV64XXX_I2C_ACTION_SEND_STOP;
334 drv_data->state = MV64XXX_I2C_STATE_IDLE;
335 } else {
336 drv_data->action =
337 MV64XXX_I2C_ACTION_SEND_RESTART;
338 drv_data->state =
339 MV64XXX_I2C_STATE_WAITING_FOR_RESTART;
340 }
Mark A. Greere91c0212005-12-18 17:22:01 +0100341 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700342 drv_data->action = MV64XXX_I2C_ACTION_SEND_DATA;
343 drv_data->state =
344 MV64XXX_I2C_STATE_WAITING_FOR_SLAVE_ACK;
345 drv_data->bytes_left--;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700346 }
347 break;
348
349 /* Performing a read */
350 case MV64XXX_I2C_STATUS_MAST_RD_ADDR_ACK: /* 40 */
351 if (drv_data->msg->flags & I2C_M_TEN) {
352 drv_data->action = MV64XXX_I2C_ACTION_SEND_ADDR_2;
353 drv_data->state =
354 MV64XXX_I2C_STATE_WAITING_FOR_ADDR_2_ACK;
355 break;
356 }
357 /* FALLTHRU */
358 case MV64XXX_I2C_STATUS_MAST_RD_ADDR_2_ACK: /* 0xe0 */
359 if (drv_data->bytes_left == 0) {
360 drv_data->action = MV64XXX_I2C_ACTION_SEND_STOP;
361 drv_data->state = MV64XXX_I2C_STATE_IDLE;
362 break;
363 }
364 /* FALLTHRU */
365 case MV64XXX_I2C_STATUS_MAST_RD_DATA_ACK: /* 0x50 */
366 if (status != MV64XXX_I2C_STATUS_MAST_RD_DATA_ACK)
367 drv_data->action = MV64XXX_I2C_ACTION_CONTINUE;
368 else {
369 drv_data->action = MV64XXX_I2C_ACTION_RCV_DATA;
370 drv_data->bytes_left--;
371 }
372 drv_data->state = MV64XXX_I2C_STATE_WAITING_FOR_SLAVE_DATA;
373
Mark A. Greere91c0212005-12-18 17:22:01 +0100374 if ((drv_data->bytes_left == 1) || drv_data->aborting)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700375 drv_data->cntl_bits &= ~MV64XXX_I2C_REG_CONTROL_ACK;
376 break;
377
378 case MV64XXX_I2C_STATUS_MAST_RD_DATA_NO_ACK: /* 0x58 */
379 drv_data->action = MV64XXX_I2C_ACTION_RCV_DATA_STOP;
380 drv_data->state = MV64XXX_I2C_STATE_IDLE;
381 break;
382
383 case MV64XXX_I2C_STATUS_MAST_WR_ADDR_NO_ACK: /* 0x20 */
384 case MV64XXX_I2C_STATUS_MAST_WR_NO_ACK: /* 30 */
385 case MV64XXX_I2C_STATUS_MAST_RD_ADDR_NO_ACK: /* 48 */
386 /* Doesn't seem to be a device at other end */
387 drv_data->action = MV64XXX_I2C_ACTION_SEND_STOP;
388 drv_data->state = MV64XXX_I2C_STATE_IDLE;
Guenter Roeck6faa3532013-06-19 14:53:52 -0700389 drv_data->rc = -ENXIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700390 break;
391
Gregory CLEMENT930ab3d2013-08-22 16:19:05 +0200392 case MV64XXX_I2C_STATUS_OFFLOAD_OK:
393 if (drv_data->send_stop || drv_data->aborting) {
394 drv_data->action = MV64XXX_I2C_ACTION_OFFLOAD_SEND_STOP;
395 drv_data->state = MV64XXX_I2C_STATE_IDLE;
396 } else {
397 drv_data->action = MV64XXX_I2C_ACTION_OFFLOAD_RESTART;
398 drv_data->state = MV64XXX_I2C_STATE_WAITING_FOR_RESTART;
399 }
400 break;
401
Linus Torvalds1da177e2005-04-16 15:20:36 -0700402 default:
403 dev_err(&drv_data->adapter.dev,
404 "mv64xxx_i2c_fsm: Ctlr Error -- state: 0x%x, "
405 "status: 0x%x, addr: 0x%x, flags: 0x%x\n",
406 drv_data->state, status, drv_data->msg->addr,
407 drv_data->msg->flags);
408 drv_data->action = MV64XXX_I2C_ACTION_SEND_STOP;
Dale Farnswortha07ad1c2007-08-14 18:37:14 +0200409 mv64xxx_i2c_hw_init(drv_data);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700410 drv_data->rc = -EIO;
411 }
412}
413
Wolfram Sang4c5b38e2014-02-13 21:36:31 +0100414static void mv64xxx_i2c_send_start(struct mv64xxx_i2c_data *drv_data)
415{
Wolfram Sang485ecdf2014-02-13 21:36:33 +0100416 drv_data->msg = drv_data->msgs;
417 drv_data->byte_posn = 0;
418 drv_data->bytes_left = drv_data->msg->len;
419 drv_data->aborting = 0;
420 drv_data->rc = 0;
421
Wolfram Sang4c5b38e2014-02-13 21:36:31 +0100422 /* Can we offload this msg ? */
423 if (mv64xxx_i2c_offload_msg(drv_data) < 0) {
424 /* No, switch to standard path */
425 mv64xxx_i2c_prepare_for_io(drv_data, drv_data->msgs);
426 writel(drv_data->cntl_bits | MV64XXX_I2C_REG_CONTROL_START,
427 drv_data->reg_base + drv_data->reg_offsets.control);
428 }
429}
430
Linus Torvalds1da177e2005-04-16 15:20:36 -0700431static void
432mv64xxx_i2c_do_action(struct mv64xxx_i2c_data *drv_data)
433{
434 switch(drv_data->action) {
Gregory CLEMENT930ab3d2013-08-22 16:19:05 +0200435 case MV64XXX_I2C_ACTION_OFFLOAD_RESTART:
436 mv64xxx_i2c_update_offload_data(drv_data);
437 writel(0, drv_data->reg_base + MV64XXX_I2C_REG_BRIDGE_CONTROL);
438 writel(0, drv_data->reg_base +
439 MV64XXX_I2C_REG_BRIDGE_INTR_CAUSE);
440 /* FALLTHRU */
Rodolfo Giomettieda6bee2010-11-26 17:06:56 +0100441 case MV64XXX_I2C_ACTION_SEND_RESTART:
Russell King4243fa02013-05-16 21:39:12 +0100442 /* We should only get here if we have further messages */
443 BUG_ON(drv_data->num_msgs == 0);
444
Russell King4243fa02013-05-16 21:39:12 +0100445 drv_data->msgs++;
446 drv_data->num_msgs--;
Wolfram Sang4c5b38e2014-02-13 21:36:31 +0100447 mv64xxx_i2c_send_start(drv_data);
Russell King4243fa02013-05-16 21:39:12 +0100448
Gregory CLEMENTc1d15b62013-08-22 16:19:06 +0200449 if (drv_data->errata_delay)
450 udelay(5);
451
Russell King4243fa02013-05-16 21:39:12 +0100452 /*
453 * We're never at the start of the message here, and by this
454 * time it's already too late to do any protocol mangling.
455 * Thankfully, do not advertise support for that feature.
456 */
457 drv_data->send_stop = drv_data->num_msgs == 1;
Rodolfo Giomettieda6bee2010-11-26 17:06:56 +0100458 break;
459
Linus Torvalds1da177e2005-04-16 15:20:36 -0700460 case MV64XXX_I2C_ACTION_CONTINUE:
461 writel(drv_data->cntl_bits,
Maxime Ripard004e8ed2013-06-12 18:53:31 +0200462 drv_data->reg_base + drv_data->reg_offsets.control);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700463 break;
464
Linus Torvalds1da177e2005-04-16 15:20:36 -0700465 case MV64XXX_I2C_ACTION_SEND_ADDR_1:
466 writel(drv_data->addr1,
Maxime Ripard004e8ed2013-06-12 18:53:31 +0200467 drv_data->reg_base + drv_data->reg_offsets.data);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700468 writel(drv_data->cntl_bits,
Maxime Ripard004e8ed2013-06-12 18:53:31 +0200469 drv_data->reg_base + drv_data->reg_offsets.control);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700470 break;
471
472 case MV64XXX_I2C_ACTION_SEND_ADDR_2:
473 writel(drv_data->addr2,
Maxime Ripard004e8ed2013-06-12 18:53:31 +0200474 drv_data->reg_base + drv_data->reg_offsets.data);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700475 writel(drv_data->cntl_bits,
Maxime Ripard004e8ed2013-06-12 18:53:31 +0200476 drv_data->reg_base + drv_data->reg_offsets.control);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700477 break;
478
479 case MV64XXX_I2C_ACTION_SEND_DATA:
480 writel(drv_data->msg->buf[drv_data->byte_posn++],
Maxime Ripard004e8ed2013-06-12 18:53:31 +0200481 drv_data->reg_base + drv_data->reg_offsets.data);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700482 writel(drv_data->cntl_bits,
Maxime Ripard004e8ed2013-06-12 18:53:31 +0200483 drv_data->reg_base + drv_data->reg_offsets.control);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700484 break;
485
486 case MV64XXX_I2C_ACTION_RCV_DATA:
487 drv_data->msg->buf[drv_data->byte_posn++] =
Maxime Ripard004e8ed2013-06-12 18:53:31 +0200488 readl(drv_data->reg_base + drv_data->reg_offsets.data);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700489 writel(drv_data->cntl_bits,
Maxime Ripard004e8ed2013-06-12 18:53:31 +0200490 drv_data->reg_base + drv_data->reg_offsets.control);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700491 break;
492
493 case MV64XXX_I2C_ACTION_RCV_DATA_STOP:
494 drv_data->msg->buf[drv_data->byte_posn++] =
Maxime Ripard004e8ed2013-06-12 18:53:31 +0200495 readl(drv_data->reg_base + drv_data->reg_offsets.data);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700496 drv_data->cntl_bits &= ~MV64XXX_I2C_REG_CONTROL_INTEN;
497 writel(drv_data->cntl_bits | MV64XXX_I2C_REG_CONTROL_STOP,
Maxime Ripard004e8ed2013-06-12 18:53:31 +0200498 drv_data->reg_base + drv_data->reg_offsets.control);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700499 drv_data->block = 0;
Gregory CLEMENTc1d15b62013-08-22 16:19:06 +0200500 if (drv_data->errata_delay)
501 udelay(5);
502
Russell Kingd295a862013-05-16 10:30:59 +0000503 wake_up(&drv_data->waitq);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700504 break;
505
506 case MV64XXX_I2C_ACTION_INVALID:
507 default:
508 dev_err(&drv_data->adapter.dev,
509 "mv64xxx_i2c_do_action: Invalid action: %d\n",
510 drv_data->action);
511 drv_data->rc = -EIO;
Gregory CLEMENT930ab3d2013-08-22 16:19:05 +0200512
Linus Torvalds1da177e2005-04-16 15:20:36 -0700513 /* FALLTHRU */
514 case MV64XXX_I2C_ACTION_SEND_STOP:
515 drv_data->cntl_bits &= ~MV64XXX_I2C_REG_CONTROL_INTEN;
516 writel(drv_data->cntl_bits | MV64XXX_I2C_REG_CONTROL_STOP,
Maxime Ripard004e8ed2013-06-12 18:53:31 +0200517 drv_data->reg_base + drv_data->reg_offsets.control);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700518 drv_data->block = 0;
Russell Kingd295a862013-05-16 10:30:59 +0000519 wake_up(&drv_data->waitq);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700520 break;
Gregory CLEMENT930ab3d2013-08-22 16:19:05 +0200521
522 case MV64XXX_I2C_ACTION_OFFLOAD_SEND_STOP:
523 mv64xxx_i2c_update_offload_data(drv_data);
524 writel(0, drv_data->reg_base + MV64XXX_I2C_REG_BRIDGE_CONTROL);
525 writel(0, drv_data->reg_base +
526 MV64XXX_I2C_REG_BRIDGE_INTR_CAUSE);
527 drv_data->block = 0;
528 wake_up(&drv_data->waitq);
529 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700530 }
531}
532
Mikael Petterssonb0999cc2009-09-07 12:00:13 +0200533static irqreturn_t
David Howells7d12e782006-10-05 14:55:46 +0100534mv64xxx_i2c_intr(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700535{
536 struct mv64xxx_i2c_data *drv_data = dev_id;
537 unsigned long flags;
538 u32 status;
Mikael Petterssonb0999cc2009-09-07 12:00:13 +0200539 irqreturn_t rc = IRQ_NONE;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700540
541 spin_lock_irqsave(&drv_data->lock, flags);
Gregory CLEMENT930ab3d2013-08-22 16:19:05 +0200542
543 if (drv_data->offload_enabled) {
544 while (readl(drv_data->reg_base +
545 MV64XXX_I2C_REG_BRIDGE_INTR_CAUSE)) {
546 int reg_status = readl(drv_data->reg_base +
547 MV64XXX_I2C_REG_BRIDGE_STATUS);
548 if (reg_status & MV64XXX_I2C_BRIDGE_STATUS_ERROR)
549 status = MV64XXX_I2C_STATUS_OFFLOAD_ERROR;
550 else
551 status = MV64XXX_I2C_STATUS_OFFLOAD_OK;
552 mv64xxx_i2c_fsm(drv_data, status);
553 mv64xxx_i2c_do_action(drv_data);
554 rc = IRQ_HANDLED;
555 }
556 }
Maxime Ripard004e8ed2013-06-12 18:53:31 +0200557 while (readl(drv_data->reg_base + drv_data->reg_offsets.control) &
Linus Torvalds1da177e2005-04-16 15:20:36 -0700558 MV64XXX_I2C_REG_CONTROL_IFLG) {
Maxime Ripard004e8ed2013-06-12 18:53:31 +0200559 status = readl(drv_data->reg_base + drv_data->reg_offsets.status);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700560 mv64xxx_i2c_fsm(drv_data, status);
561 mv64xxx_i2c_do_action(drv_data);
Maxime Ripardc7dcb1f2014-03-04 17:28:38 +0100562
563 if (drv_data->irq_clear_inverted)
564 writel(drv_data->cntl_bits | MV64XXX_I2C_REG_CONTROL_IFLG,
565 drv_data->reg_base + drv_data->reg_offsets.control);
566
Linus Torvalds1da177e2005-04-16 15:20:36 -0700567 rc = IRQ_HANDLED;
568 }
569 spin_unlock_irqrestore(&drv_data->lock, flags);
570
571 return rc;
572}
573
574/*
575 *****************************************************************************
576 *
577 * I2C Msg Execution Routines
578 *
579 *****************************************************************************
580 */
581static void
Linus Torvalds1da177e2005-04-16 15:20:36 -0700582mv64xxx_i2c_wait_for_completion(struct mv64xxx_i2c_data *drv_data)
583{
584 long time_left;
585 unsigned long flags;
586 char abort = 0;
587
Russell Kingd295a862013-05-16 10:30:59 +0000588 time_left = wait_event_timeout(drv_data->waitq,
Jean Delvare8a52c6b2009-03-28 21:34:43 +0100589 !drv_data->block, drv_data->adapter.timeout);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700590
591 spin_lock_irqsave(&drv_data->lock, flags);
592 if (!time_left) { /* Timed out */
593 drv_data->rc = -ETIMEDOUT;
594 abort = 1;
595 } else if (time_left < 0) { /* Interrupted/Error */
596 drv_data->rc = time_left; /* errno value */
597 abort = 1;
598 }
599
600 if (abort && drv_data->block) {
Mark A. Greere91c0212005-12-18 17:22:01 +0100601 drv_data->aborting = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700602 spin_unlock_irqrestore(&drv_data->lock, flags);
603
604 time_left = wait_event_timeout(drv_data->waitq,
Jean Delvare8a52c6b2009-03-28 21:34:43 +0100605 !drv_data->block, drv_data->adapter.timeout);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700606
Mark A. Greere91c0212005-12-18 17:22:01 +0100607 if ((time_left <= 0) && drv_data->block) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700608 drv_data->state = MV64XXX_I2C_STATE_IDLE;
609 dev_err(&drv_data->adapter.dev,
Mark A. Greere91c0212005-12-18 17:22:01 +0100610 "mv64xxx: I2C bus locked, block: %d, "
611 "time_left: %d\n", drv_data->block,
612 (int)time_left);
Dale Farnswortha07ad1c2007-08-14 18:37:14 +0200613 mv64xxx_i2c_hw_init(drv_data);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700614 }
615 } else
616 spin_unlock_irqrestore(&drv_data->lock, flags);
617}
618
619static int
Rodolfo Giomettieda6bee2010-11-26 17:06:56 +0100620mv64xxx_i2c_execute_msg(struct mv64xxx_i2c_data *drv_data, struct i2c_msg *msg,
Russell King4243fa02013-05-16 21:39:12 +0100621 int is_last)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700622{
623 unsigned long flags;
624
625 spin_lock_irqsave(&drv_data->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700626
Wolfram Sang79970db2014-02-13 21:36:29 +0100627 drv_data->state = MV64XXX_I2C_STATE_WAITING_FOR_START_COND;
628
Rodolfo Giomettieda6bee2010-11-26 17:06:56 +0100629 drv_data->send_stop = is_last;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700630 drv_data->block = 1;
Wolfram Sangb0200ab2014-02-13 21:36:32 +0100631 mv64xxx_i2c_send_start(drv_data);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700632 spin_unlock_irqrestore(&drv_data->lock, flags);
633
634 mv64xxx_i2c_wait_for_completion(drv_data);
635 return drv_data->rc;
636}
637
638/*
639 *****************************************************************************
640 *
641 * I2C Core Support Routines (Interface to higher level I2C code)
642 *
643 *****************************************************************************
644 */
645static u32
646mv64xxx_i2c_functionality(struct i2c_adapter *adap)
647{
648 return I2C_FUNC_I2C | I2C_FUNC_10BIT_ADDR | I2C_FUNC_SMBUS_EMUL;
649}
650
651static int
652mv64xxx_i2c_xfer(struct i2c_adapter *adap, struct i2c_msg msgs[], int num)
653{
654 struct mv64xxx_i2c_data *drv_data = i2c_get_adapdata(adap);
Russell King4243fa02013-05-16 21:39:12 +0100655 int rc, ret = num;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700656
Russell King4243fa02013-05-16 21:39:12 +0100657 BUG_ON(drv_data->msgs != NULL);
658 drv_data->msgs = msgs;
659 drv_data->num_msgs = num;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700660
Russell King4243fa02013-05-16 21:39:12 +0100661 rc = mv64xxx_i2c_execute_msg(drv_data, &msgs[0], num == 1);
662 if (rc < 0)
663 ret = rc;
664
665 drv_data->num_msgs = 0;
666 drv_data->msgs = NULL;
667
668 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700669}
670
Jean Delvare8f9082c2006-09-03 22:39:46 +0200671static const struct i2c_algorithm mv64xxx_i2c_algo = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700672 .master_xfer = mv64xxx_i2c_xfer,
673 .functionality = mv64xxx_i2c_functionality,
674};
675
676/*
677 *****************************************************************************
678 *
679 * Driver Interface & Early Init Routines
680 *
681 *****************************************************************************
682 */
Maxime Ripard004e8ed2013-06-12 18:53:31 +0200683static const struct of_device_id mv64xxx_i2c_of_match_table[] = {
Maxime Ripard5ed9d922014-03-31 14:54:57 +0200684 { .compatible = "allwinner,sun4i-a10-i2c", .data = &mv64xxx_i2c_regs_sun4i},
Maxime Ripardc7dcb1f2014-03-04 17:28:38 +0100685 { .compatible = "allwinner,sun6i-a31-i2c", .data = &mv64xxx_i2c_regs_sun4i},
Maxime Ripard004e8ed2013-06-12 18:53:31 +0200686 { .compatible = "marvell,mv64xxx-i2c", .data = &mv64xxx_i2c_regs_mv64xxx},
Gregory CLEMENT930ab3d2013-08-22 16:19:05 +0200687 { .compatible = "marvell,mv78230-i2c", .data = &mv64xxx_i2c_regs_mv64xxx},
Gregory CLEMENT6cf70ae2013-12-31 16:59:33 +0100688 { .compatible = "marvell,mv78230-a0-i2c", .data = &mv64xxx_i2c_regs_mv64xxx},
Maxime Ripard004e8ed2013-06-12 18:53:31 +0200689 {}
690};
691MODULE_DEVICE_TABLE(of, mv64xxx_i2c_of_match_table);
692
Andrew Lunnb61d1572012-07-22 12:51:35 +0200693#ifdef CONFIG_OF
Thierry Redingc1a99462013-09-18 14:50:52 +0200694#ifdef CONFIG_HAVE_CLK
Bill Pemberton0b255e92012-11-27 15:59:38 -0500695static int
Andrew Lunnb61d1572012-07-22 12:51:35 +0200696mv64xxx_calc_freq(const int tclk, const int n, const int m)
697{
698 return tclk / (10 * (m + 1) * (2 << n));
699}
700
Bill Pemberton0b255e92012-11-27 15:59:38 -0500701static bool
Andrew Lunnb61d1572012-07-22 12:51:35 +0200702mv64xxx_find_baud_factors(const u32 req_freq, const u32 tclk, u32 *best_n,
703 u32 *best_m)
704{
705 int freq, delta, best_delta = INT_MAX;
706 int m, n;
707
708 for (n = 0; n <= 7; n++)
709 for (m = 0; m <= 15; m++) {
710 freq = mv64xxx_calc_freq(tclk, n, m);
711 delta = req_freq - freq;
712 if (delta >= 0 && delta < best_delta) {
713 *best_m = m;
714 *best_n = n;
715 best_delta = delta;
716 }
717 if (best_delta == 0)
718 return true;
719 }
720 if (best_delta == INT_MAX)
721 return false;
722 return true;
723}
Thierry Redingc1a99462013-09-18 14:50:52 +0200724#endif /* CONFIG_HAVE_CLK */
Andrew Lunnb61d1572012-07-22 12:51:35 +0200725
Bill Pemberton0b255e92012-11-27 15:59:38 -0500726static int
Andrew Lunnb61d1572012-07-22 12:51:35 +0200727mv64xxx_of_config(struct mv64xxx_i2c_data *drv_data,
Maxime Ripard004e8ed2013-06-12 18:53:31 +0200728 struct device *dev)
Andrew Lunnb61d1572012-07-22 12:51:35 +0200729{
Andrew Lunnb61d1572012-07-22 12:51:35 +0200730 /* CLK is mandatory when using DT to describe the i2c bus. We
731 * need to know tclk in order to calculate bus clock
732 * factors.
733 */
734#if !defined(CONFIG_HAVE_CLK)
735 /* Have OF but no CLK */
736 return -ENODEV;
737#else
Thierry Redingc1a99462013-09-18 14:50:52 +0200738 const struct of_device_id *device;
739 struct device_node *np = dev->of_node;
740 u32 bus_freq, tclk;
741 int rc = 0;
742
Andrew Lunnb61d1572012-07-22 12:51:35 +0200743 if (IS_ERR(drv_data->clk)) {
744 rc = -ENODEV;
745 goto out;
746 }
747 tclk = clk_get_rate(drv_data->clk);
Gregory CLEMENT4c730a02013-06-21 15:32:06 +0200748
Chen-Yu Tsai0ce4bc12014-09-01 22:28:13 +0800749 if (of_property_read_u32(np, "clock-frequency", &bus_freq))
Gregory CLEMENT4c730a02013-06-21 15:32:06 +0200750 bus_freq = 100000; /* 100kHz by default */
751
Andrew Lunnb61d1572012-07-22 12:51:35 +0200752 if (!mv64xxx_find_baud_factors(bus_freq, tclk,
753 &drv_data->freq_n, &drv_data->freq_m)) {
754 rc = -EINVAL;
755 goto out;
756 }
757 drv_data->irq = irq_of_parse_and_map(np, 0);
758
Maxime Ripardf2a67d02014-03-10 12:12:10 +0100759 drv_data->rstc = devm_reset_control_get_optional(dev, NULL);
Maxime Ripard370136b2014-03-04 17:28:37 +0100760 if (IS_ERR(drv_data->rstc)) {
761 if (PTR_ERR(drv_data->rstc) == -EPROBE_DEFER) {
762 rc = -EPROBE_DEFER;
763 goto out;
764 }
765 } else {
766 reset_control_deassert(drv_data->rstc);
767 }
768
Andrew Lunnb61d1572012-07-22 12:51:35 +0200769 /* Its not yet defined how timeouts will be specified in device tree.
770 * So hard code the value to 1 second.
771 */
772 drv_data->adapter.timeout = HZ;
Maxime Ripard004e8ed2013-06-12 18:53:31 +0200773
774 device = of_match_device(mv64xxx_i2c_of_match_table, dev);
775 if (!device)
776 return -ENODEV;
777
778 memcpy(&drv_data->reg_offsets, device->data, sizeof(drv_data->reg_offsets));
779
Gregory CLEMENT930ab3d2013-08-22 16:19:05 +0200780 /*
781 * For controllers embedded in new SoCs activate the
Gregory CLEMENTc1d15b62013-08-22 16:19:06 +0200782 * Transaction Generator support and the errata fix.
Gregory CLEMENT930ab3d2013-08-22 16:19:05 +0200783 */
Gregory CLEMENTc1d15b62013-08-22 16:19:06 +0200784 if (of_device_is_compatible(np, "marvell,mv78230-i2c")) {
Gregory CLEMENT930ab3d2013-08-22 16:19:05 +0200785 drv_data->offload_enabled = true;
Gregory CLEMENTc1d15b62013-08-22 16:19:06 +0200786 drv_data->errata_delay = true;
787 }
Gregory CLEMENT930ab3d2013-08-22 16:19:05 +0200788
Gregory CLEMENT6cf70ae2013-12-31 16:59:33 +0100789 if (of_device_is_compatible(np, "marvell,mv78230-a0-i2c")) {
790 drv_data->offload_enabled = false;
791 drv_data->errata_delay = true;
792 }
Maxime Ripardc7dcb1f2014-03-04 17:28:38 +0100793
794 if (of_device_is_compatible(np, "allwinner,sun6i-a31-i2c"))
795 drv_data->irq_clear_inverted = true;
796
Andrew Lunnb61d1572012-07-22 12:51:35 +0200797out:
798 return rc;
799#endif
800}
801#else /* CONFIG_OF */
Bill Pemberton0b255e92012-11-27 15:59:38 -0500802static int
Andrew Lunnb61d1572012-07-22 12:51:35 +0200803mv64xxx_of_config(struct mv64xxx_i2c_data *drv_data,
Maxime Ripard004e8ed2013-06-12 18:53:31 +0200804 struct device *dev)
Andrew Lunnb61d1572012-07-22 12:51:35 +0200805{
806 return -ENODEV;
807}
808#endif /* CONFIG_OF */
809
Bill Pemberton0b255e92012-11-27 15:59:38 -0500810static int
Russell King3ae5eae2005-11-09 22:32:44 +0000811mv64xxx_i2c_probe(struct platform_device *pd)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700812{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700813 struct mv64xxx_i2c_data *drv_data;
Jingoo Han6d4028c2013-07-30 16:59:33 +0900814 struct mv64xxx_i2c_pdata *pdata = dev_get_platdata(&pd->dev);
Russell King16874b02013-05-16 21:33:09 +0100815 struct resource *r;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700816 int rc;
817
Andrew Lunnb61d1572012-07-22 12:51:35 +0200818 if ((!pdata && !pd->dev.of_node))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700819 return -ENODEV;
820
Russell King2c911102013-05-16 21:35:10 +0100821 drv_data = devm_kzalloc(&pd->dev, sizeof(struct mv64xxx_i2c_data),
822 GFP_KERNEL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700823 if (!drv_data)
824 return -ENOMEM;
825
Russell King16874b02013-05-16 21:33:09 +0100826 r = platform_get_resource(pd, IORESOURCE_MEM, 0);
827 drv_data->reg_base = devm_ioremap_resource(&pd->dev, r);
Russell King2c911102013-05-16 21:35:10 +0100828 if (IS_ERR(drv_data->reg_base))
829 return PTR_ERR(drv_data->reg_base);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700830
Mark A. Greere91c0212005-12-18 17:22:01 +0100831 strlcpy(drv_data->adapter.name, MV64XXX_I2C_CTLR_NAME " adapter",
David Brownell2096b952007-05-01 23:26:28 +0200832 sizeof(drv_data->adapter.name));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700833
834 init_waitqueue_head(&drv_data->waitq);
835 spin_lock_init(&drv_data->lock);
836
Andrew Lunnb61d1572012-07-22 12:51:35 +0200837#if defined(CONFIG_HAVE_CLK)
838 /* Not all platforms have a clk */
Russell King4c5c95f2013-05-16 21:34:10 +0100839 drv_data->clk = devm_clk_get(&pd->dev, NULL);
Andrew Lunnb61d1572012-07-22 12:51:35 +0200840 if (!IS_ERR(drv_data->clk)) {
841 clk_prepare(drv_data->clk);
842 clk_enable(drv_data->clk);
843 }
844#endif
845 if (pdata) {
846 drv_data->freq_m = pdata->freq_m;
847 drv_data->freq_n = pdata->freq_n;
848 drv_data->irq = platform_get_irq(pd, 0);
849 drv_data->adapter.timeout = msecs_to_jiffies(pdata->timeout);
Gregory CLEMENT930ab3d2013-08-22 16:19:05 +0200850 drv_data->offload_enabled = false;
Maxime Ripard004e8ed2013-06-12 18:53:31 +0200851 memcpy(&drv_data->reg_offsets, &mv64xxx_i2c_regs_mv64xxx, sizeof(drv_data->reg_offsets));
Andrew Lunnb61d1572012-07-22 12:51:35 +0200852 } else if (pd->dev.of_node) {
Maxime Ripard004e8ed2013-06-12 18:53:31 +0200853 rc = mv64xxx_of_config(drv_data, &pd->dev);
Andrew Lunnb61d1572012-07-22 12:51:35 +0200854 if (rc)
Russell King2c911102013-05-16 21:35:10 +0100855 goto exit_clk;
Andrew Lunnb61d1572012-07-22 12:51:35 +0200856 }
David Vrabel48944732006-01-19 17:56:29 +0000857 if (drv_data->irq < 0) {
858 rc = -ENXIO;
Maxime Ripard370136b2014-03-04 17:28:37 +0100859 goto exit_reset;
David Vrabel48944732006-01-19 17:56:29 +0000860 }
Andrew Lunnb61d1572012-07-22 12:51:35 +0200861
Jean Delvare12a917f2007-02-13 22:09:03 +0100862 drv_data->adapter.dev.parent = &pd->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700863 drv_data->adapter.algo = &mv64xxx_i2c_algo;
864 drv_data->adapter.owner = THIS_MODULE;
Wolfram Sang8c490862014-07-10 13:46:27 +0200865 drv_data->adapter.class = I2C_CLASS_DEPRECATED;
Dale Farnsworth65b22ad2007-07-12 14:12:29 +0200866 drv_data->adapter.nr = pd->id;
Andrew Lunnb61d1572012-07-22 12:51:35 +0200867 drv_data->adapter.dev.of_node = pd->dev.of_node;
Russell King3ae5eae2005-11-09 22:32:44 +0000868 platform_set_drvdata(pd, drv_data);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700869 i2c_set_adapdata(&drv_data->adapter, drv_data);
870
Maxime Bizon3269bb62007-01-05 17:54:05 +0100871 mv64xxx_i2c_hw_init(drv_data);
872
Russell King0c195af2013-05-16 21:36:11 +0100873 rc = request_irq(drv_data->irq, mv64xxx_i2c_intr, 0,
874 MV64XXX_I2C_CTLR_NAME, drv_data);
875 if (rc) {
Mark A. Greerdfded4a2005-12-16 11:08:43 -0800876 dev_err(&drv_data->adapter.dev,
Russell King0c195af2013-05-16 21:36:11 +0100877 "mv64xxx: Can't register intr handler irq%d: %d\n",
878 drv_data->irq, rc);
Maxime Ripard370136b2014-03-04 17:28:37 +0100879 goto exit_reset;
Dale Farnsworth65b22ad2007-07-12 14:12:29 +0200880 } else if ((rc = i2c_add_numbered_adapter(&drv_data->adapter)) != 0) {
Mark A. Greerdfded4a2005-12-16 11:08:43 -0800881 dev_err(&drv_data->adapter.dev,
882 "mv64xxx: Can't add i2c adapter, rc: %d\n", -rc);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700883 goto exit_free_irq;
884 }
885
Linus Torvalds1da177e2005-04-16 15:20:36 -0700886 return 0;
887
Russell King2c911102013-05-16 21:35:10 +0100888exit_free_irq:
889 free_irq(drv_data->irq, drv_data);
Maxime Ripard370136b2014-03-04 17:28:37 +0100890exit_reset:
Maxime Ripardf2a67d02014-03-10 12:12:10 +0100891 if (!IS_ERR_OR_NULL(drv_data->rstc))
Maxime Ripard370136b2014-03-04 17:28:37 +0100892 reset_control_assert(drv_data->rstc);
Russell King2c911102013-05-16 21:35:10 +0100893exit_clk:
Andrew Lunnb61d1572012-07-22 12:51:35 +0200894#if defined(CONFIG_HAVE_CLK)
895 /* Not all platforms have a clk */
896 if (!IS_ERR(drv_data->clk)) {
897 clk_disable(drv_data->clk);
898 clk_unprepare(drv_data->clk);
899 }
900#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700901 return rc;
902}
903
Bill Pemberton0b255e92012-11-27 15:59:38 -0500904static int
Russell King3ae5eae2005-11-09 22:32:44 +0000905mv64xxx_i2c_remove(struct platform_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700906{
Russell King3ae5eae2005-11-09 22:32:44 +0000907 struct mv64xxx_i2c_data *drv_data = platform_get_drvdata(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700908
Lars-Peter Clausenbf51a8c2013-03-09 08:16:46 +0000909 i2c_del_adapter(&drv_data->adapter);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700910 free_irq(drv_data->irq, drv_data);
Maxime Ripardf2a67d02014-03-10 12:12:10 +0100911 if (!IS_ERR_OR_NULL(drv_data->rstc))
Maxime Ripard370136b2014-03-04 17:28:37 +0100912 reset_control_assert(drv_data->rstc);
Andrew Lunnb61d1572012-07-22 12:51:35 +0200913#if defined(CONFIG_HAVE_CLK)
914 /* Not all platforms have a clk */
915 if (!IS_ERR(drv_data->clk)) {
916 clk_disable(drv_data->clk);
917 clk_unprepare(drv_data->clk);
918 }
919#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700920
Lars-Peter Clausenbf51a8c2013-03-09 08:16:46 +0000921 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700922}
923
Russell King3ae5eae2005-11-09 22:32:44 +0000924static struct platform_driver mv64xxx_i2c_driver = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700925 .probe = mv64xxx_i2c_probe,
Bill Pemberton0b255e92012-11-27 15:59:38 -0500926 .remove = mv64xxx_i2c_remove,
Russell King3ae5eae2005-11-09 22:32:44 +0000927 .driver = {
928 .owner = THIS_MODULE,
929 .name = MV64XXX_I2C_CTLR_NAME,
Sachin Kamat4e905322013-09-30 09:04:25 +0530930 .of_match_table = mv64xxx_i2c_of_match_table,
Russell King3ae5eae2005-11-09 22:32:44 +0000931 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700932};
933
Axel Lina3664b52012-01-12 20:32:04 +0100934module_platform_driver(mv64xxx_i2c_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700935
936MODULE_AUTHOR("Mark A. Greer <mgreer@mvista.com>");
937MODULE_DESCRIPTION("Marvell mv64xxx host bridge i2c ctlr driver");
938MODULE_LICENSE("GPL");