blob: 628c14150d49fe7019fd9a1c0921427ebe9d523f [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * File: msi.c
3 * Purpose: PCI Message Signaled Interrupt (MSI)
4 *
5 * Copyright (C) 2003-2004 Intel
6 * Copyright (C) Tom Long Nguyen (tom.l.nguyen@intel.com)
7 */
8
Eric W. Biederman1ce03372006-10-04 02:16:41 -07009#include <linux/err.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070010#include <linux/mm.h>
11#include <linux/irq.h>
12#include <linux/interrupt.h>
13#include <linux/init.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070014#include <linux/ioport.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070015#include <linux/pci.h>
16#include <linux/proc_fs.h>
Eric W. Biederman3b7d1922006-10-04 02:16:59 -070017#include <linux/msi.h>
Dan Williams4fdadeb2007-04-26 18:21:38 -070018#include <linux/smp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070019
20#include <asm/errno.h>
21#include <asm/io.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070022
23#include "pci.h"
24#include "msi.h"
25
Linus Torvalds1da177e2005-04-16 15:20:36 -070026static int pci_msi_enable = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -070027
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010028/* Arch hooks */
29
Michael Ellerman11df1f02009-01-19 11:31:00 +110030#ifndef arch_msi_check_device
31int arch_msi_check_device(struct pci_dev *dev, int nvec, int type)
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010032{
33 return 0;
34}
Michael Ellerman11df1f02009-01-19 11:31:00 +110035#endif
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010036
Michael Ellerman11df1f02009-01-19 11:31:00 +110037#ifndef arch_setup_msi_irqs
38int arch_setup_msi_irqs(struct pci_dev *dev, int nvec, int type)
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010039{
40 struct msi_desc *entry;
41 int ret;
42
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -040043 /*
44 * If an architecture wants to support multiple MSI, it needs to
45 * override arch_setup_msi_irqs()
46 */
47 if (type == PCI_CAP_ID_MSI && nvec > 1)
48 return 1;
49
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010050 list_for_each_entry(entry, &dev->msi_list, list) {
51 ret = arch_setup_msi_irq(dev, entry);
Michael Ellermanb5fbf532009-02-11 22:27:02 +110052 if (ret < 0)
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010053 return ret;
Michael Ellermanb5fbf532009-02-11 22:27:02 +110054 if (ret > 0)
55 return -ENOSPC;
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010056 }
57
58 return 0;
59}
Michael Ellerman11df1f02009-01-19 11:31:00 +110060#endif
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010061
Michael Ellerman11df1f02009-01-19 11:31:00 +110062#ifndef arch_teardown_msi_irqs
63void arch_teardown_msi_irqs(struct pci_dev *dev)
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010064{
65 struct msi_desc *entry;
66
67 list_for_each_entry(entry, &dev->msi_list, list) {
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -040068 int i, nvec;
69 if (entry->irq == 0)
70 continue;
71 nvec = 1 << entry->msi_attrib.multiple;
72 for (i = 0; i < nvec; i++)
73 arch_teardown_msi_irq(entry->irq + i);
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010074 }
75}
Michael Ellerman11df1f02009-01-19 11:31:00 +110076#endif
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010077
Matthew Wilcox110828c2009-06-16 06:31:45 -060078static void msi_set_enable(struct pci_dev *dev, int pos, int enable)
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -080079{
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -080080 u16 control;
81
Matthew Wilcox110828c2009-06-16 06:31:45 -060082 BUG_ON(!pos);
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -080083
Matthew Wilcox110828c2009-06-16 06:31:45 -060084 pci_read_config_word(dev, pos + PCI_MSI_FLAGS, &control);
85 control &= ~PCI_MSI_FLAGS_ENABLE;
86 if (enable)
87 control |= PCI_MSI_FLAGS_ENABLE;
88 pci_write_config_word(dev, pos + PCI_MSI_FLAGS, control);
Hidetoshi Seto5ca5c022008-05-19 13:48:17 +090089}
90
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -080091static void msix_set_enable(struct pci_dev *dev, int enable)
92{
93 int pos;
94 u16 control;
95
96 pos = pci_find_capability(dev, PCI_CAP_ID_MSIX);
97 if (pos) {
98 pci_read_config_word(dev, pos + PCI_MSIX_FLAGS, &control);
99 control &= ~PCI_MSIX_FLAGS_ENABLE;
100 if (enable)
101 control |= PCI_MSIX_FLAGS_ENABLE;
102 pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control);
103 }
104}
105
Matthew Wilcoxbffac3c2009-01-21 19:19:19 -0500106static inline __attribute_const__ u32 msi_mask(unsigned x)
107{
Matthew Wilcox0b49ec32009-02-08 20:27:47 -0700108 /* Don't shift by >= width of type */
109 if (x >= 5)
110 return 0xffffffff;
111 return (1 << (1 << x)) - 1;
Matthew Wilcoxbffac3c2009-01-21 19:19:19 -0500112}
113
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400114static inline __attribute_const__ u32 msi_capable_mask(u16 control)
Mitch Williams988cbb12007-03-30 11:54:08 -0700115{
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400116 return msi_mask((control >> 1) & 7);
117}
Mitch Williams988cbb12007-03-30 11:54:08 -0700118
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400119static inline __attribute_const__ u32 msi_enabled_mask(u16 control)
120{
121 return msi_mask((control >> 4) & 7);
Mitch Williams988cbb12007-03-30 11:54:08 -0700122}
123
Matthew Wilcoxce6fce42008-07-25 15:42:58 -0600124/*
125 * PCI 2.3 does not specify mask bits for each MSI interrupt. Attempting to
126 * mask all MSI interrupts by clearing the MSI enable bit does not work
127 * reliably as devices without an INTx disable bit will then generate a
128 * level IRQ which will never be cleared.
Matthew Wilcoxce6fce42008-07-25 15:42:58 -0600129 */
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400130static void msi_mask_irq(struct msi_desc *desc, u32 mask, u32 flag)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700131{
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400132 u32 mask_bits = desc->masked;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700133
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400134 if (!desc->msi_attrib.maskbit)
135 return;
136
137 mask_bits &= ~mask;
138 mask_bits |= flag;
139 pci_write_config_dword(desc->dev, desc->mask_pos, mask_bits);
140 desc->masked = mask_bits;
141}
142
143/*
144 * This internal function does not flush PCI writes to the device.
145 * All users must ensure that they read from the device before either
146 * assuming that the device state is up to date, or returning out of this
147 * file. This saves a few milliseconds when initialising devices with lots
148 * of MSI-X interrupts.
149 */
150static void msix_mask_irq(struct msi_desc *desc, u32 flag)
151{
152 u32 mask_bits = desc->masked;
153 unsigned offset = desc->msi_attrib.entry_nr * PCI_MSIX_ENTRY_SIZE +
154 PCI_MSIX_ENTRY_VECTOR_CTRL_OFFSET;
155 mask_bits &= ~1;
156 mask_bits |= flag;
157 writel(mask_bits, desc->mask_base + offset);
158 desc->masked = mask_bits;
159}
160
161static void msi_set_mask_bit(unsigned irq, u32 flag)
162{
163 struct msi_desc *desc = get_irq_msi(irq);
164
165 if (desc->msi_attrib.is_msix) {
166 msix_mask_irq(desc, flag);
167 readl(desc->mask_base); /* Flush write to device */
Matthew Wilcox24d27552009-03-17 08:54:06 -0400168 } else {
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400169 unsigned offset = irq - desc->dev->irq;
170 msi_mask_irq(desc, 1 << offset, flag << offset);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700171 }
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400172}
173
174void mask_msi_irq(unsigned int irq)
175{
176 msi_set_mask_bit(irq, 1);
177}
178
179void unmask_msi_irq(unsigned int irq)
180{
181 msi_set_mask_bit(irq, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700182}
183
Yinghai Lu3145e942008-12-05 18:58:34 -0800184void read_msi_msg_desc(struct irq_desc *desc, struct msi_msg *msg)
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700185{
Yinghai Lu3145e942008-12-05 18:58:34 -0800186 struct msi_desc *entry = get_irq_desc_msi(desc);
Matthew Wilcox24d27552009-03-17 08:54:06 -0400187 if (entry->msi_attrib.is_msix) {
188 void __iomem *base = entry->mask_base +
189 entry->msi_attrib.entry_nr * PCI_MSIX_ENTRY_SIZE;
190
191 msg->address_lo = readl(base + PCI_MSIX_ENTRY_LOWER_ADDR_OFFSET);
192 msg->address_hi = readl(base + PCI_MSIX_ENTRY_UPPER_ADDR_OFFSET);
193 msg->data = readl(base + PCI_MSIX_ENTRY_DATA_OFFSET);
194 } else {
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700195 struct pci_dev *dev = entry->dev;
196 int pos = entry->msi_attrib.pos;
197 u16 data;
198
199 pci_read_config_dword(dev, msi_lower_address_reg(pos),
200 &msg->address_lo);
201 if (entry->msi_attrib.is_64) {
202 pci_read_config_dword(dev, msi_upper_address_reg(pos),
203 &msg->address_hi);
204 pci_read_config_word(dev, msi_data_reg(pos, 1), &data);
205 } else {
206 msg->address_hi = 0;
Roland Dreiercbf5d9e2007-10-03 11:15:11 -0700207 pci_read_config_word(dev, msi_data_reg(pos, 0), &data);
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700208 }
209 msg->data = data;
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700210 }
211}
212
Yinghai Lu3145e942008-12-05 18:58:34 -0800213void read_msi_msg(unsigned int irq, struct msi_msg *msg)
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700214{
Yinghai Lu3145e942008-12-05 18:58:34 -0800215 struct irq_desc *desc = irq_to_desc(irq);
216
217 read_msi_msg_desc(desc, msg);
218}
219
220void write_msi_msg_desc(struct irq_desc *desc, struct msi_msg *msg)
221{
222 struct msi_desc *entry = get_irq_desc_msi(desc);
Matthew Wilcox24d27552009-03-17 08:54:06 -0400223 if (entry->msi_attrib.is_msix) {
224 void __iomem *base;
225 base = entry->mask_base +
226 entry->msi_attrib.entry_nr * PCI_MSIX_ENTRY_SIZE;
227
228 writel(msg->address_lo,
229 base + PCI_MSIX_ENTRY_LOWER_ADDR_OFFSET);
230 writel(msg->address_hi,
231 base + PCI_MSIX_ENTRY_UPPER_ADDR_OFFSET);
232 writel(msg->data, base + PCI_MSIX_ENTRY_DATA_OFFSET);
233 } else {
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700234 struct pci_dev *dev = entry->dev;
235 int pos = entry->msi_attrib.pos;
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400236 u16 msgctl;
237
238 pci_read_config_word(dev, msi_control_reg(pos), &msgctl);
239 msgctl &= ~PCI_MSI_FLAGS_QSIZE;
240 msgctl |= entry->msi_attrib.multiple << 4;
241 pci_write_config_word(dev, msi_control_reg(pos), msgctl);
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700242
243 pci_write_config_dword(dev, msi_lower_address_reg(pos),
244 msg->address_lo);
245 if (entry->msi_attrib.is_64) {
246 pci_write_config_dword(dev, msi_upper_address_reg(pos),
247 msg->address_hi);
248 pci_write_config_word(dev, msi_data_reg(pos, 1),
249 msg->data);
250 } else {
251 pci_write_config_word(dev, msi_data_reg(pos, 0),
252 msg->data);
253 }
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700254 }
Eric W. Biederman392ee1e2007-03-08 13:04:57 -0700255 entry->msg = *msg;
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700256}
257
Yinghai Lu3145e942008-12-05 18:58:34 -0800258void write_msi_msg(unsigned int irq, struct msi_msg *msg)
259{
260 struct irq_desc *desc = irq_to_desc(irq);
261
262 write_msi_msg_desc(desc, msg);
263}
264
Michael Ellerman032de8e2007-04-18 19:39:22 +1000265static int msi_free_irqs(struct pci_dev* dev);
Satoru Takeuchic54c1872007-01-18 13:50:05 +0900266
Matthew Wilcox379f5322009-03-17 08:54:07 -0400267static struct msi_desc *alloc_msi_entry(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700268{
Matthew Wilcox379f5322009-03-17 08:54:07 -0400269 struct msi_desc *desc = kzalloc(sizeof(*desc), GFP_KERNEL);
270 if (!desc)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700271 return NULL;
272
Matthew Wilcox379f5322009-03-17 08:54:07 -0400273 INIT_LIST_HEAD(&desc->list);
274 desc->dev = dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700275
Matthew Wilcox379f5322009-03-17 08:54:07 -0400276 return desc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700277}
278
David Millerba698ad2007-10-25 01:16:30 -0700279static void pci_intx_for_msi(struct pci_dev *dev, int enable)
280{
281 if (!(dev->dev_flags & PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG))
282 pci_intx(dev, enable);
283}
284
Michael Ellerman8fed4b62007-01-25 19:34:08 +1100285static void __pci_restore_msi_state(struct pci_dev *dev)
Shaohua Li41017f02006-02-08 17:11:38 +0800286{
Eric W. Biederman392ee1e2007-03-08 13:04:57 -0700287 int pos;
Shaohua Li41017f02006-02-08 17:11:38 +0800288 u16 control;
Eric W. Biederman392ee1e2007-03-08 13:04:57 -0700289 struct msi_desc *entry;
Shaohua Li41017f02006-02-08 17:11:38 +0800290
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800291 if (!dev->msi_enabled)
292 return;
293
Eric W. Biederman392ee1e2007-03-08 13:04:57 -0700294 entry = get_irq_msi(dev->irq);
295 pos = entry->msi_attrib.pos;
Shaohua Li41017f02006-02-08 17:11:38 +0800296
David Millerba698ad2007-10-25 01:16:30 -0700297 pci_intx_for_msi(dev, 0);
Matthew Wilcox110828c2009-06-16 06:31:45 -0600298 msi_set_enable(dev, pos, 0);
Eric W. Biederman392ee1e2007-03-08 13:04:57 -0700299 write_msi_msg(dev->irq, &entry->msg);
Eric W. Biederman392ee1e2007-03-08 13:04:57 -0700300
301 pci_read_config_word(dev, pos + PCI_MSI_FLAGS, &control);
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400302 msi_mask_irq(entry, msi_capable_mask(control), entry->masked);
Jesse Barnesabad2ec2008-08-07 08:52:37 -0700303 control &= ~PCI_MSI_FLAGS_QSIZE;
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400304 control |= (entry->msi_attrib.multiple << 4) | PCI_MSI_FLAGS_ENABLE;
Shaohua Li41017f02006-02-08 17:11:38 +0800305 pci_write_config_word(dev, pos + PCI_MSI_FLAGS, control);
Michael Ellerman8fed4b62007-01-25 19:34:08 +1100306}
307
308static void __pci_restore_msix_state(struct pci_dev *dev)
Shaohua Li41017f02006-02-08 17:11:38 +0800309{
Shaohua Li41017f02006-02-08 17:11:38 +0800310 int pos;
Shaohua Li41017f02006-02-08 17:11:38 +0800311 struct msi_desc *entry;
Eric W. Biederman392ee1e2007-03-08 13:04:57 -0700312 u16 control;
Shaohua Li41017f02006-02-08 17:11:38 +0800313
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700314 if (!dev->msix_enabled)
315 return;
Matthew Wilcoxf5982822009-06-18 19:15:59 -0700316 BUG_ON(list_empty(&dev->msi_list));
317 entry = list_entry(dev->msi_list.next, struct msi_desc, list);
318 pos = entry->msi_attrib.pos;
319 pci_read_config_word(dev, pos + PCI_MSIX_FLAGS, &control);
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700320
Shaohua Li41017f02006-02-08 17:11:38 +0800321 /* route the table */
David Millerba698ad2007-10-25 01:16:30 -0700322 pci_intx_for_msi(dev, 0);
Matthew Wilcoxf5982822009-06-18 19:15:59 -0700323 control |= PCI_MSIX_FLAGS_ENABLE | PCI_MSIX_FLAGS_MASKALL;
324 pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control);
Shaohua Li41017f02006-02-08 17:11:38 +0800325
Michael Ellerman4aa9bc92007-04-05 17:19:10 +1000326 list_for_each_entry(entry, &dev->msi_list, list) {
327 write_msi_msg(entry->irq, &entry->msg);
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400328 msix_mask_irq(entry, entry->masked);
Shaohua Li41017f02006-02-08 17:11:38 +0800329 }
Shaohua Li41017f02006-02-08 17:11:38 +0800330
Eric W. Biederman392ee1e2007-03-08 13:04:57 -0700331 control &= ~PCI_MSIX_FLAGS_MASKALL;
Eric W. Biederman392ee1e2007-03-08 13:04:57 -0700332 pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control);
Shaohua Li41017f02006-02-08 17:11:38 +0800333}
Michael Ellerman8fed4b62007-01-25 19:34:08 +1100334
335void pci_restore_msi_state(struct pci_dev *dev)
336{
337 __pci_restore_msi_state(dev);
338 __pci_restore_msix_state(dev);
339}
Linas Vepstas94688cf2007-11-07 15:43:59 -0600340EXPORT_SYMBOL_GPL(pci_restore_msi_state);
Shaohua Li41017f02006-02-08 17:11:38 +0800341
Linus Torvalds1da177e2005-04-16 15:20:36 -0700342/**
343 * msi_capability_init - configure device's MSI capability structure
344 * @dev: pointer to the pci_dev data structure of MSI device function
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400345 * @nvec: number of interrupts to allocate
Linus Torvalds1da177e2005-04-16 15:20:36 -0700346 *
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400347 * Setup the MSI capability structure of the device with the requested
348 * number of interrupts. A return value of zero indicates the successful
349 * setup of an entry with the new MSI irq. A negative return value indicates
350 * an error, and a positive return value indicates the number of interrupts
351 * which could have been allocated.
352 */
353static int msi_capability_init(struct pci_dev *dev, int nvec)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700354{
355 struct msi_desc *entry;
Michael Ellerman7fe37302007-04-18 19:39:21 +1000356 int pos, ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700357 u16 control;
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400358 unsigned mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700359
360 pos = pci_find_capability(dev, PCI_CAP_ID_MSI);
Matthew Wilcox110828c2009-06-16 06:31:45 -0600361 msi_set_enable(dev, pos, 0); /* Disable MSI during set up */
362
Linus Torvalds1da177e2005-04-16 15:20:36 -0700363 pci_read_config_word(dev, msi_control_reg(pos), &control);
364 /* MSI Entry Initialization */
Matthew Wilcox379f5322009-03-17 08:54:07 -0400365 entry = alloc_msi_entry(dev);
Eric W. Biedermanf7feaca2007-01-28 12:56:37 -0700366 if (!entry)
367 return -ENOMEM;
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700368
Matthew Wilcox24d27552009-03-17 08:54:06 -0400369 entry->msi_attrib.is_msix = 0;
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700370 entry->msi_attrib.is_64 = is_64bit_address(control);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700371 entry->msi_attrib.entry_nr = 0;
372 entry->msi_attrib.maskbit = is_mask_bit_support(control);
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700373 entry->msi_attrib.default_irq = dev->irq; /* Save IOAPIC IRQ */
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700374 entry->msi_attrib.pos = pos;
Hidetoshi Seto0db29af2008-12-24 17:27:04 +0900375
Hidetoshi Seto67b5db62009-04-20 10:54:59 +0900376 entry->mask_pos = msi_mask_reg(pos, entry->msi_attrib.is_64);
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400377 /* All MSIs are unmasked by default, Mask them all */
378 if (entry->msi_attrib.maskbit)
379 pci_read_config_dword(dev, entry->mask_pos, &entry->masked);
380 mask = msi_capable_mask(control);
381 msi_mask_irq(entry, mask, mask);
382
Eric W. Biederman0dd11f92007-06-01 00:46:32 -0700383 list_add_tail(&entry->list, &dev->msi_list);
Michael Ellerman9c831332007-04-18 19:39:21 +1000384
Linus Torvalds1da177e2005-04-16 15:20:36 -0700385 /* Configure MSI capability structure */
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400386 ret = arch_setup_msi_irqs(dev, nvec, PCI_CAP_ID_MSI);
Michael Ellerman7fe37302007-04-18 19:39:21 +1000387 if (ret) {
Michael Ellerman032de8e2007-04-18 19:39:22 +1000388 msi_free_irqs(dev);
Michael Ellerman7fe37302007-04-18 19:39:21 +1000389 return ret;
Mark Maulefd58e552006-04-10 21:17:48 -0500390 }
Eric W. Biedermanf7feaca2007-01-28 12:56:37 -0700391
Linus Torvalds1da177e2005-04-16 15:20:36 -0700392 /* Set MSI enabled bits */
David Millerba698ad2007-10-25 01:16:30 -0700393 pci_intx_for_msi(dev, 0);
Matthew Wilcox110828c2009-06-16 06:31:45 -0600394 msi_set_enable(dev, pos, 1);
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800395 dev->msi_enabled = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700396
Michael Ellerman7fe37302007-04-18 19:39:21 +1000397 dev->irq = entry->irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700398 return 0;
399}
400
401/**
402 * msix_capability_init - configure device's MSI-X capability
403 * @dev: pointer to the pci_dev data structure of MSI-X device function
Randy Dunlap8f7020d2005-10-23 11:57:38 -0700404 * @entries: pointer to an array of struct msix_entry entries
405 * @nvec: number of @entries
Linus Torvalds1da177e2005-04-16 15:20:36 -0700406 *
Steven Coleeaae4b32005-05-03 18:38:30 -0600407 * Setup the MSI-X capability structure of device function with a
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700408 * single MSI-X irq. A return of zero indicates the successful setup of
409 * requested MSI-X entries with allocated irqs or non-zero for otherwise.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700410 **/
411static int msix_capability_init(struct pci_dev *dev,
412 struct msix_entry *entries, int nvec)
413{
Michael Ellerman4aa9bc92007-04-05 17:19:10 +1000414 struct msi_desc *entry;
Michael Ellerman9c831332007-04-18 19:39:21 +1000415 int pos, i, j, nr_entries, ret;
Grant Grundlera0454b42006-02-16 23:58:29 -0800416 unsigned long phys_addr;
417 u32 table_offset;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700418 u16 control;
419 u8 bir;
420 void __iomem *base;
421
422 pos = pci_find_capability(dev, PCI_CAP_ID_MSIX);
Matthew Wilcoxf5982822009-06-18 19:15:59 -0700423 pci_read_config_word(dev, pos + PCI_MSIX_FLAGS, &control);
424
425 /* Ensure MSI-X is disabled while it is set up */
426 control &= ~PCI_MSIX_FLAGS_ENABLE;
427 pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control);
428
Linus Torvalds1da177e2005-04-16 15:20:36 -0700429 /* Request & Map MSI-X table region */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700430 nr_entries = multi_msix_capable(control);
Grant Grundlera0454b42006-02-16 23:58:29 -0800431
432 pci_read_config_dword(dev, msix_table_offset_reg(pos), &table_offset);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700433 bir = (u8)(table_offset & PCI_MSIX_FLAGS_BIRMASK);
Grant Grundlera0454b42006-02-16 23:58:29 -0800434 table_offset &= ~PCI_MSIX_FLAGS_BIRMASK;
435 phys_addr = pci_resource_start (dev, bir) + table_offset;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700436 base = ioremap_nocache(phys_addr, nr_entries * PCI_MSIX_ENTRY_SIZE);
437 if (base == NULL)
438 return -ENOMEM;
439
Linus Torvalds1da177e2005-04-16 15:20:36 -0700440 for (i = 0; i < nvec; i++) {
Matthew Wilcox379f5322009-03-17 08:54:07 -0400441 entry = alloc_msi_entry(dev);
Hidetoshi Seto0d073482009-06-24 12:08:27 +0900442 if (!entry) {
443 if (!i)
444 iounmap(base);
445 else
446 msi_free_irqs(dev);
447 /* No enough memory. Don't try again */
448 return -ENOMEM;
449 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700450
451 j = entries[i].entry;
Matthew Wilcox24d27552009-03-17 08:54:06 -0400452 entry->msi_attrib.is_msix = 1;
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700453 entry->msi_attrib.is_64 = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700454 entry->msi_attrib.entry_nr = j;
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700455 entry->msi_attrib.default_irq = dev->irq;
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700456 entry->msi_attrib.pos = pos;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700457 entry->mask_base = base;
Eric W. Biedermanf7feaca2007-01-28 12:56:37 -0700458
Eric W. Biederman0dd11f92007-06-01 00:46:32 -0700459 list_add_tail(&entry->list, &dev->msi_list);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700460 }
Michael Ellerman9c831332007-04-18 19:39:21 +1000461
462 ret = arch_setup_msi_irqs(dev, nvec, PCI_CAP_ID_MSIX);
Michael Ellermanb5fbf532009-02-11 22:27:02 +1100463 if (ret < 0) {
464 /* If we had some success report the number of irqs
465 * we succeeded in setting up. */
Michael Ellerman9c831332007-04-18 19:39:21 +1000466 int avail = 0;
467 list_for_each_entry(entry, &dev->msi_list, list) {
468 if (entry->irq != 0) {
469 avail++;
Michael Ellerman9c831332007-04-18 19:39:21 +1000470 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700471 }
Michael Ellerman9c831332007-04-18 19:39:21 +1000472
Michael Ellermanb5fbf532009-02-11 22:27:02 +1100473 if (avail != 0)
474 ret = avail;
475 }
Michael Ellerman032de8e2007-04-18 19:39:22 +1000476
Michael Ellermanb5fbf532009-02-11 22:27:02 +1100477 if (ret) {
478 msi_free_irqs(dev);
479 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700480 }
Michael Ellerman9c831332007-04-18 19:39:21 +1000481
Matthew Wilcoxf5982822009-06-18 19:15:59 -0700482 /*
483 * Some devices require MSI-X to be enabled before we can touch the
484 * MSI-X registers. We need to mask all the vectors to prevent
485 * interrupts coming in before they're fully set up.
486 */
487 control |= PCI_MSIX_FLAGS_MASKALL | PCI_MSIX_FLAGS_ENABLE;
488 pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control);
489
Michael Ellerman9c831332007-04-18 19:39:21 +1000490 i = 0;
491 list_for_each_entry(entry, &dev->msi_list, list) {
492 entries[i].vector = entry->irq;
493 set_irq_msi(entry->irq, entry);
Matthew Wilcoxf5982822009-06-18 19:15:59 -0700494 j = entries[i].entry;
495 entry->masked = readl(base + j * PCI_MSIX_ENTRY_SIZE +
496 PCI_MSIX_ENTRY_VECTOR_CTRL_OFFSET);
497 msix_mask_irq(entry, 1);
Michael Ellerman9c831332007-04-18 19:39:21 +1000498 i++;
499 }
Matthew Wilcoxf5982822009-06-18 19:15:59 -0700500
501 /* Set MSI-X enabled bits and unmask the function */
David Millerba698ad2007-10-25 01:16:30 -0700502 pci_intx_for_msi(dev, 0);
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800503 dev->msix_enabled = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700504
Matthew Wilcoxf5982822009-06-18 19:15:59 -0700505 control &= ~PCI_MSIX_FLAGS_MASKALL;
506 pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control);
Matthew Wilcox8d181012009-05-08 07:13:33 -0600507
Linus Torvalds1da177e2005-04-16 15:20:36 -0700508 return 0;
509}
510
511/**
Michael Ellerman17bbc122007-04-05 17:19:07 +1000512 * pci_msi_check_device - check whether MSI may be enabled on a device
Brice Goglin24334a12006-08-31 01:55:07 -0400513 * @dev: pointer to the pci_dev data structure of MSI device function
Michael Ellermanc9953a72007-04-05 17:19:08 +1000514 * @nvec: how many MSIs have been requested ?
Michael Ellermanb1e23032007-03-22 21:51:39 +1100515 * @type: are we checking for MSI or MSI-X ?
Brice Goglin24334a12006-08-31 01:55:07 -0400516 *
Brice Goglin0306ebf2006-10-05 10:24:31 +0200517 * Look at global flags, the device itself, and its parent busses
Michael Ellerman17bbc122007-04-05 17:19:07 +1000518 * to determine if MSI/-X are supported for the device. If MSI/-X is
519 * supported return 0, else return an error code.
Brice Goglin24334a12006-08-31 01:55:07 -0400520 **/
Michael Ellermanc9953a72007-04-05 17:19:08 +1000521static int pci_msi_check_device(struct pci_dev* dev, int nvec, int type)
Brice Goglin24334a12006-08-31 01:55:07 -0400522{
523 struct pci_bus *bus;
Michael Ellermanc9953a72007-04-05 17:19:08 +1000524 int ret;
Brice Goglin24334a12006-08-31 01:55:07 -0400525
Brice Goglin0306ebf2006-10-05 10:24:31 +0200526 /* MSI must be globally enabled and supported by the device */
Brice Goglin24334a12006-08-31 01:55:07 -0400527 if (!pci_msi_enable || !dev || dev->no_msi)
528 return -EINVAL;
529
Michael Ellerman314e77b2007-04-05 17:19:12 +1000530 /*
531 * You can't ask to have 0 or less MSIs configured.
532 * a) it's stupid ..
533 * b) the list manipulation code assumes nvec >= 1.
534 */
535 if (nvec < 1)
536 return -ERANGE;
537
Brice Goglin0306ebf2006-10-05 10:24:31 +0200538 /* Any bridge which does NOT route MSI transactions from it's
539 * secondary bus to it's primary bus must set NO_MSI flag on
540 * the secondary pci_bus.
541 * We expect only arch-specific PCI host bus controller driver
542 * or quirks for specific PCI bridges to be setting NO_MSI.
543 */
Brice Goglin24334a12006-08-31 01:55:07 -0400544 for (bus = dev->bus; bus; bus = bus->parent)
545 if (bus->bus_flags & PCI_BUS_FLAGS_NO_MSI)
546 return -EINVAL;
547
Michael Ellermanc9953a72007-04-05 17:19:08 +1000548 ret = arch_msi_check_device(dev, nvec, type);
549 if (ret)
550 return ret;
551
Michael Ellermanb1e23032007-03-22 21:51:39 +1100552 if (!pci_find_capability(dev, type))
553 return -EINVAL;
554
Brice Goglin24334a12006-08-31 01:55:07 -0400555 return 0;
556}
557
558/**
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400559 * pci_enable_msi_block - configure device's MSI capability structure
560 * @dev: device to configure
561 * @nvec: number of interrupts to configure
Linus Torvalds1da177e2005-04-16 15:20:36 -0700562 *
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400563 * Allocate IRQs for a device with the MSI capability.
564 * This function returns a negative errno if an error occurs. If it
565 * is unable to allocate the number of interrupts requested, it returns
566 * the number of interrupts it might be able to allocate. If it successfully
567 * allocates at least the number of interrupts requested, it returns 0 and
568 * updates the @dev's irq member to the lowest new interrupt number; the
569 * other interrupt numbers allocated to this device are consecutive.
570 */
571int pci_enable_msi_block(struct pci_dev *dev, unsigned int nvec)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700572{
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400573 int status, pos, maxvec;
574 u16 msgctl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700575
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400576 pos = pci_find_capability(dev, PCI_CAP_ID_MSI);
577 if (!pos)
578 return -EINVAL;
579 pci_read_config_word(dev, pos + PCI_MSI_FLAGS, &msgctl);
580 maxvec = 1 << ((msgctl & PCI_MSI_FLAGS_QMASK) >> 1);
581 if (nvec > maxvec)
582 return maxvec;
583
584 status = pci_msi_check_device(dev, nvec, PCI_CAP_ID_MSI);
Michael Ellermanc9953a72007-04-05 17:19:08 +1000585 if (status)
586 return status;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700587
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700588 WARN_ON(!!dev->msi_enabled);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700589
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400590 /* Check whether driver already requested MSI-X irqs */
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800591 if (dev->msix_enabled) {
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600592 dev_info(&dev->dev, "can't enable MSI "
593 "(MSI-X already enabled)\n");
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800594 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700595 }
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400596
597 status = msi_capability_init(dev, nvec);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700598 return status;
599}
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400600EXPORT_SYMBOL(pci_enable_msi_block);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700601
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400602void pci_msi_shutdown(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700603{
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400604 struct msi_desc *desc;
605 u32 mask;
606 u16 ctrl;
Matthew Wilcox110828c2009-06-16 06:31:45 -0600607 unsigned pos;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700608
Michael Ellerman128bc5f2007-03-22 21:51:39 +1100609 if (!pci_msi_enable || !dev || !dev->msi_enabled)
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700610 return;
611
Matthew Wilcox110828c2009-06-16 06:31:45 -0600612 BUG_ON(list_empty(&dev->msi_list));
613 desc = list_first_entry(&dev->msi_list, struct msi_desc, list);
614 pos = desc->msi_attrib.pos;
615
616 msi_set_enable(dev, pos, 0);
David Millerba698ad2007-10-25 01:16:30 -0700617 pci_intx_for_msi(dev, 1);
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800618 dev->msi_enabled = 0;
Eric W. Biederman7bd007e2006-10-04 02:16:31 -0700619
Matthew Wilcox110828c2009-06-16 06:31:45 -0600620 pci_read_config_word(dev, pos + PCI_MSI_FLAGS, &ctrl);
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400621 mask = msi_capable_mask(ctrl);
622 msi_mask_irq(desc, mask, ~mask);
Michael Ellermane387b9e2007-03-22 21:51:27 +1100623
624 /* Restore dev->irq to its default pin-assertion irq */
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400625 dev->irq = desc->msi_attrib.default_irq;
Yinghai Lud52877c2008-04-23 14:58:09 -0700626}
Matthew Wilcox24d27552009-03-17 08:54:06 -0400627
Yinghai Lud52877c2008-04-23 14:58:09 -0700628void pci_disable_msi(struct pci_dev* dev)
629{
630 struct msi_desc *entry;
631
632 if (!pci_msi_enable || !dev || !dev->msi_enabled)
633 return;
634
635 pci_msi_shutdown(dev);
636
637 entry = list_entry(dev->msi_list.next, struct msi_desc, list);
Matthew Wilcox379f5322009-03-17 08:54:07 -0400638 if (entry->msi_attrib.is_msix)
Yinghai Lud52877c2008-04-23 14:58:09 -0700639 return;
640
641 msi_free_irqs(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700642}
Michael Ellerman4cc086f2007-03-22 21:51:34 +1100643EXPORT_SYMBOL(pci_disable_msi);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700644
Michael Ellerman032de8e2007-04-18 19:39:22 +1000645static int msi_free_irqs(struct pci_dev* dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700646{
Michael Ellerman032de8e2007-04-18 19:39:22 +1000647 struct msi_desc *entry, *tmp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700648
David Millerb3b7cc72007-05-11 13:26:44 -0700649 list_for_each_entry(entry, &dev->msi_list, list) {
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400650 int i, nvec;
651 if (!entry->irq)
652 continue;
653 nvec = 1 << entry->msi_attrib.multiple;
654 for (i = 0; i < nvec; i++)
655 BUG_ON(irq_has_action(entry->irq + i));
David Millerb3b7cc72007-05-11 13:26:44 -0700656 }
Michael Ellerman7ede9c12007-03-22 21:51:34 +1100657
Michael Ellerman032de8e2007-04-18 19:39:22 +1000658 arch_teardown_msi_irqs(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700659
Michael Ellerman032de8e2007-04-18 19:39:22 +1000660 list_for_each_entry_safe(entry, tmp, &dev->msi_list, list) {
Matthew Wilcox24d27552009-03-17 08:54:06 -0400661 if (entry->msi_attrib.is_msix) {
Hidetoshi Seto2af50662009-06-18 19:20:26 -0700662 msix_mask_irq(entry, 1);
Eric W. Biederman78b76112007-06-01 00:46:33 -0700663 if (list_is_last(&entry->list, &dev->msi_list))
664 iounmap(entry->mask_base);
Michael Ellerman032de8e2007-04-18 19:39:22 +1000665 }
666 list_del(&entry->list);
667 kfree(entry);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700668 }
669
670 return 0;
671}
672
Linus Torvalds1da177e2005-04-16 15:20:36 -0700673/**
Rafael J. Wysockia52e2e32009-01-24 00:21:14 +0100674 * pci_msix_table_size - return the number of device's MSI-X table entries
675 * @dev: pointer to the pci_dev data structure of MSI-X device function
676 */
677int pci_msix_table_size(struct pci_dev *dev)
678{
679 int pos;
680 u16 control;
681
682 pos = pci_find_capability(dev, PCI_CAP_ID_MSIX);
683 if (!pos)
684 return 0;
685
686 pci_read_config_word(dev, msi_control_reg(pos), &control);
687 return multi_msix_capable(control);
688}
689
690/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700691 * pci_enable_msix - configure device's MSI-X capability structure
692 * @dev: pointer to the pci_dev data structure of MSI-X device function
Greg Kroah-Hartman70549ad2005-06-06 23:07:46 -0700693 * @entries: pointer to an array of MSI-X entries
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700694 * @nvec: number of MSI-X irqs requested for allocation by device driver
Linus Torvalds1da177e2005-04-16 15:20:36 -0700695 *
696 * Setup the MSI-X capability structure of device function with the number
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700697 * of requested irqs upon its software driver call to request for
Linus Torvalds1da177e2005-04-16 15:20:36 -0700698 * MSI-X mode enabled on its hardware device function. A return of zero
699 * indicates the successful configuration of MSI-X capability structure
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700700 * with new allocated MSI-X irqs. A return of < 0 indicates a failure.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700701 * Or a return of > 0 indicates that driver request is exceeding the number
Michael S. Tsirkin57fbf522009-05-07 11:28:41 +0300702 * of irqs or MSI-X vectors available. Driver should use the returned value to
703 * re-send its request.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700704 **/
705int pci_enable_msix(struct pci_dev* dev, struct msix_entry *entries, int nvec)
706{
Rafael J. Wysockia52e2e32009-01-24 00:21:14 +0100707 int status, nr_entries;
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700708 int i, j;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700709
Michael Ellermanc9953a72007-04-05 17:19:08 +1000710 if (!entries)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700711 return -EINVAL;
712
Michael Ellermanc9953a72007-04-05 17:19:08 +1000713 status = pci_msi_check_device(dev, nvec, PCI_CAP_ID_MSIX);
714 if (status)
715 return status;
716
Rafael J. Wysockia52e2e32009-01-24 00:21:14 +0100717 nr_entries = pci_msix_table_size(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700718 if (nvec > nr_entries)
Michael S. Tsirkin57fbf522009-05-07 11:28:41 +0300719 return nr_entries;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700720
721 /* Check for any invalid entries */
722 for (i = 0; i < nvec; i++) {
723 if (entries[i].entry >= nr_entries)
724 return -EINVAL; /* invalid entry */
725 for (j = i + 1; j < nvec; j++) {
726 if (entries[i].entry == entries[j].entry)
727 return -EINVAL; /* duplicate entry */
728 }
729 }
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700730 WARN_ON(!!dev->msix_enabled);
Eric W. Biederman7bd007e2006-10-04 02:16:31 -0700731
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700732 /* Check whether driver already requested for MSI irq */
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800733 if (dev->msi_enabled) {
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600734 dev_info(&dev->dev, "can't enable MSI-X "
735 "(MSI IRQ already assigned)\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700736 return -EINVAL;
737 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700738 status = msix_capability_init(dev, entries, nvec);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700739 return status;
740}
Michael Ellerman4cc086f2007-03-22 21:51:34 +1100741EXPORT_SYMBOL(pci_enable_msix);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700742
Michael Ellermanfc4afc72007-03-22 21:51:33 +1100743static void msix_free_all_irqs(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700744{
Michael Ellerman032de8e2007-04-18 19:39:22 +1000745 msi_free_irqs(dev);
Michael Ellermanfc4afc72007-03-22 21:51:33 +1100746}
747
Yinghai Lud52877c2008-04-23 14:58:09 -0700748void pci_msix_shutdown(struct pci_dev* dev)
Michael Ellermanfc4afc72007-03-22 21:51:33 +1100749{
Michael Ellerman128bc5f2007-03-22 21:51:39 +1100750 if (!pci_msi_enable || !dev || !dev->msix_enabled)
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700751 return;
752
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800753 msix_set_enable(dev, 0);
David Millerba698ad2007-10-25 01:16:30 -0700754 pci_intx_for_msi(dev, 1);
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800755 dev->msix_enabled = 0;
Yinghai Lud52877c2008-04-23 14:58:09 -0700756}
757void pci_disable_msix(struct pci_dev* dev)
758{
759 if (!pci_msi_enable || !dev || !dev->msix_enabled)
760 return;
761
762 pci_msix_shutdown(dev);
Eric W. Biederman7bd007e2006-10-04 02:16:31 -0700763
Michael Ellermanfc4afc72007-03-22 21:51:33 +1100764 msix_free_all_irqs(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700765}
Michael Ellerman4cc086f2007-03-22 21:51:34 +1100766EXPORT_SYMBOL(pci_disable_msix);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700767
768/**
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700769 * msi_remove_pci_irq_vectors - reclaim MSI(X) irqs to unused state
Linus Torvalds1da177e2005-04-16 15:20:36 -0700770 * @dev: pointer to the pci_dev data structure of MSI(X) device function
771 *
Steven Coleeaae4b32005-05-03 18:38:30 -0600772 * Being called during hotplug remove, from which the device function
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700773 * is hot-removed. All previous assigned MSI/MSI-X irqs, if
Linus Torvalds1da177e2005-04-16 15:20:36 -0700774 * allocated for this device function, are reclaimed to unused state,
775 * which may be used later on.
776 **/
777void msi_remove_pci_irq_vectors(struct pci_dev* dev)
778{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700779 if (!pci_msi_enable || !dev)
780 return;
781
Michael Ellerman032de8e2007-04-18 19:39:22 +1000782 if (dev->msi_enabled)
783 msi_free_irqs(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700784
Michael Ellermanfc4afc72007-03-22 21:51:33 +1100785 if (dev->msix_enabled)
786 msix_free_all_irqs(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700787}
788
Matthew Wilcox309e57d2006-03-05 22:33:34 -0700789void pci_no_msi(void)
790{
791 pci_msi_enable = 0;
792}
Michael Ellermanc9953a72007-04-05 17:19:08 +1000793
Andrew Patterson07ae95f2008-11-10 15:31:05 -0700794/**
795 * pci_msi_enabled - is MSI enabled?
796 *
797 * Returns true if MSI has not been disabled by the command-line option
798 * pci=nomsi.
799 **/
800int pci_msi_enabled(void)
801{
802 return pci_msi_enable;
803}
804EXPORT_SYMBOL(pci_msi_enabled);
805
Michael Ellerman4aa9bc92007-04-05 17:19:10 +1000806void pci_msi_init_pci_dev(struct pci_dev *dev)
807{
808 INIT_LIST_HEAD(&dev->msi_list);
809}