blob: 11a51f8ed3b3b96ffa72820f195c6a7afa4bfa40 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * File: msi.c
3 * Purpose: PCI Message Signaled Interrupt (MSI)
4 *
5 * Copyright (C) 2003-2004 Intel
6 * Copyright (C) Tom Long Nguyen (tom.l.nguyen@intel.com)
7 */
8
Eric W. Biederman1ce03372006-10-04 02:16:41 -07009#include <linux/err.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070010#include <linux/mm.h>
11#include <linux/irq.h>
12#include <linux/interrupt.h>
13#include <linux/init.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070014#include <linux/ioport.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070015#include <linux/pci.h>
16#include <linux/proc_fs.h>
Eric W. Biederman3b7d1922006-10-04 02:16:59 -070017#include <linux/msi.h>
Dan Williams4fdadeb2007-04-26 18:21:38 -070018#include <linux/smp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070019
20#include <asm/errno.h>
21#include <asm/io.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070022
23#include "pci.h"
24#include "msi.h"
25
Linus Torvalds1da177e2005-04-16 15:20:36 -070026static int pci_msi_enable = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -070027
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010028/* Arch hooks */
29
30int __attribute__ ((weak))
31arch_msi_check_device(struct pci_dev *dev, int nvec, int type)
32{
33 return 0;
34}
35
36int __attribute__ ((weak))
37arch_setup_msi_irq(struct pci_dev *dev, struct msi_desc *entry)
38{
39 return 0;
40}
41
42int __attribute__ ((weak))
43arch_setup_msi_irqs(struct pci_dev *dev, int nvec, int type)
44{
45 struct msi_desc *entry;
46 int ret;
47
48 list_for_each_entry(entry, &dev->msi_list, list) {
49 ret = arch_setup_msi_irq(dev, entry);
50 if (ret)
51 return ret;
52 }
53
54 return 0;
55}
56
57void __attribute__ ((weak)) arch_teardown_msi_irq(unsigned int irq)
58{
59 return;
60}
61
62void __attribute__ ((weak))
63arch_teardown_msi_irqs(struct pci_dev *dev)
64{
65 struct msi_desc *entry;
66
67 list_for_each_entry(entry, &dev->msi_list, list) {
68 if (entry->irq != 0)
69 arch_teardown_msi_irq(entry->irq);
70 }
71}
72
Hidetoshi Seto5ca5c022008-05-19 13:48:17 +090073static void __msi_set_enable(struct pci_dev *dev, int pos, int enable)
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -080074{
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -080075 u16 control;
76
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -080077 if (pos) {
78 pci_read_config_word(dev, pos + PCI_MSI_FLAGS, &control);
79 control &= ~PCI_MSI_FLAGS_ENABLE;
80 if (enable)
81 control |= PCI_MSI_FLAGS_ENABLE;
82 pci_write_config_word(dev, pos + PCI_MSI_FLAGS, control);
83 }
84}
85
Hidetoshi Seto5ca5c022008-05-19 13:48:17 +090086static void msi_set_enable(struct pci_dev *dev, int enable)
87{
88 __msi_set_enable(dev, pci_find_capability(dev, PCI_CAP_ID_MSI), enable);
89}
90
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -080091static void msix_set_enable(struct pci_dev *dev, int enable)
92{
93 int pos;
94 u16 control;
95
96 pos = pci_find_capability(dev, PCI_CAP_ID_MSIX);
97 if (pos) {
98 pci_read_config_word(dev, pos + PCI_MSIX_FLAGS, &control);
99 control &= ~PCI_MSIX_FLAGS_ENABLE;
100 if (enable)
101 control |= PCI_MSIX_FLAGS_ENABLE;
102 pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control);
103 }
104}
105
Yinghai Lu3145e942008-12-05 18:58:34 -0800106static void msix_flush_writes(struct irq_desc *desc)
Mitch Williams988cbb12007-03-30 11:54:08 -0700107{
108 struct msi_desc *entry;
109
Yinghai Lu3145e942008-12-05 18:58:34 -0800110 entry = get_irq_desc_msi(desc);
Mitch Williams988cbb12007-03-30 11:54:08 -0700111 BUG_ON(!entry || !entry->dev);
112 switch (entry->msi_attrib.type) {
113 case PCI_CAP_ID_MSI:
114 /* nothing to do */
115 break;
116 case PCI_CAP_ID_MSIX:
117 {
118 int offset = entry->msi_attrib.entry_nr * PCI_MSIX_ENTRY_SIZE +
119 PCI_MSIX_ENTRY_VECTOR_CTRL_OFFSET;
120 readl(entry->mask_base + offset);
121 break;
122 }
123 default:
124 BUG();
125 break;
126 }
127}
128
Matthew Wilcoxce6fce42008-07-25 15:42:58 -0600129/*
130 * PCI 2.3 does not specify mask bits for each MSI interrupt. Attempting to
131 * mask all MSI interrupts by clearing the MSI enable bit does not work
132 * reliably as devices without an INTx disable bit will then generate a
133 * level IRQ which will never be cleared.
134 *
135 * Returns 1 if it succeeded in masking the interrupt and 0 if the device
136 * doesn't support MSI masking.
137 */
Yinghai Lu3145e942008-12-05 18:58:34 -0800138static int msi_set_mask_bits(struct irq_desc *desc, u32 mask, u32 flag)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700139{
140 struct msi_desc *entry;
141
Yinghai Lu3145e942008-12-05 18:58:34 -0800142 entry = get_irq_desc_msi(desc);
Eric W. Biederman277bc332006-10-04 02:16:57 -0700143 BUG_ON(!entry || !entry->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700144 switch (entry->msi_attrib.type) {
145 case PCI_CAP_ID_MSI:
Eric W. Biederman277bc332006-10-04 02:16:57 -0700146 if (entry->msi_attrib.maskbit) {
Satoru Takeuchic54c1872007-01-18 13:50:05 +0900147 int pos;
148 u32 mask_bits;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700149
Eric W. Biederman277bc332006-10-04 02:16:57 -0700150 pos = (long)entry->mask_base;
151 pci_read_config_dword(entry->dev, pos, &mask_bits);
Yinghai Lu8e149e02008-04-23 14:56:30 -0700152 mask_bits &= ~(mask);
153 mask_bits |= flag & mask;
Eric W. Biederman277bc332006-10-04 02:16:57 -0700154 pci_write_config_dword(entry->dev, pos, mask_bits);
Eric W. Biederman58e05432007-03-05 00:30:11 -0800155 } else {
Matthew Wilcoxce6fce42008-07-25 15:42:58 -0600156 return 0;
Eric W. Biederman277bc332006-10-04 02:16:57 -0700157 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700158 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700159 case PCI_CAP_ID_MSIX:
160 {
161 int offset = entry->msi_attrib.entry_nr * PCI_MSIX_ENTRY_SIZE +
162 PCI_MSIX_ENTRY_VECTOR_CTRL_OFFSET;
163 writel(flag, entry->mask_base + offset);
Eric W. Biederman348e3fd2007-04-03 01:41:49 -0600164 readl(entry->mask_base + offset);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700165 break;
166 }
167 default:
Eric W. Biederman277bc332006-10-04 02:16:57 -0700168 BUG();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700169 break;
170 }
Eric W. Biederman392ee1e2007-03-08 13:04:57 -0700171 entry->msi_attrib.masked = !!flag;
Matthew Wilcoxce6fce42008-07-25 15:42:58 -0600172 return 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700173}
174
Yinghai Lu3145e942008-12-05 18:58:34 -0800175void read_msi_msg_desc(struct irq_desc *desc, struct msi_msg *msg)
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700176{
Yinghai Lu3145e942008-12-05 18:58:34 -0800177 struct msi_desc *entry = get_irq_desc_msi(desc);
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700178 switch(entry->msi_attrib.type) {
179 case PCI_CAP_ID_MSI:
180 {
181 struct pci_dev *dev = entry->dev;
182 int pos = entry->msi_attrib.pos;
183 u16 data;
184
185 pci_read_config_dword(dev, msi_lower_address_reg(pos),
186 &msg->address_lo);
187 if (entry->msi_attrib.is_64) {
188 pci_read_config_dword(dev, msi_upper_address_reg(pos),
189 &msg->address_hi);
190 pci_read_config_word(dev, msi_data_reg(pos, 1), &data);
191 } else {
192 msg->address_hi = 0;
Roland Dreiercbf5d9e2007-10-03 11:15:11 -0700193 pci_read_config_word(dev, msi_data_reg(pos, 0), &data);
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700194 }
195 msg->data = data;
196 break;
197 }
198 case PCI_CAP_ID_MSIX:
199 {
200 void __iomem *base;
201 base = entry->mask_base +
202 entry->msi_attrib.entry_nr * PCI_MSIX_ENTRY_SIZE;
203
204 msg->address_lo = readl(base + PCI_MSIX_ENTRY_LOWER_ADDR_OFFSET);
205 msg->address_hi = readl(base + PCI_MSIX_ENTRY_UPPER_ADDR_OFFSET);
206 msg->data = readl(base + PCI_MSIX_ENTRY_DATA_OFFSET);
207 break;
208 }
209 default:
210 BUG();
211 }
212}
213
Yinghai Lu3145e942008-12-05 18:58:34 -0800214void read_msi_msg(unsigned int irq, struct msi_msg *msg)
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700215{
Yinghai Lu3145e942008-12-05 18:58:34 -0800216 struct irq_desc *desc = irq_to_desc(irq);
217
218 read_msi_msg_desc(desc, msg);
219}
220
221void write_msi_msg_desc(struct irq_desc *desc, struct msi_msg *msg)
222{
223 struct msi_desc *entry = get_irq_desc_msi(desc);
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700224 switch (entry->msi_attrib.type) {
225 case PCI_CAP_ID_MSI:
226 {
227 struct pci_dev *dev = entry->dev;
228 int pos = entry->msi_attrib.pos;
229
230 pci_write_config_dword(dev, msi_lower_address_reg(pos),
231 msg->address_lo);
232 if (entry->msi_attrib.is_64) {
233 pci_write_config_dword(dev, msi_upper_address_reg(pos),
234 msg->address_hi);
235 pci_write_config_word(dev, msi_data_reg(pos, 1),
236 msg->data);
237 } else {
238 pci_write_config_word(dev, msi_data_reg(pos, 0),
239 msg->data);
240 }
241 break;
242 }
243 case PCI_CAP_ID_MSIX:
244 {
245 void __iomem *base;
246 base = entry->mask_base +
247 entry->msi_attrib.entry_nr * PCI_MSIX_ENTRY_SIZE;
248
249 writel(msg->address_lo,
250 base + PCI_MSIX_ENTRY_LOWER_ADDR_OFFSET);
251 writel(msg->address_hi,
252 base + PCI_MSIX_ENTRY_UPPER_ADDR_OFFSET);
253 writel(msg->data, base + PCI_MSIX_ENTRY_DATA_OFFSET);
254 break;
255 }
256 default:
257 BUG();
258 }
Eric W. Biederman392ee1e2007-03-08 13:04:57 -0700259 entry->msg = *msg;
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700260}
261
Yinghai Lu3145e942008-12-05 18:58:34 -0800262void write_msi_msg(unsigned int irq, struct msi_msg *msg)
263{
264 struct irq_desc *desc = irq_to_desc(irq);
265
266 write_msi_msg_desc(desc, msg);
267}
268
Eric W. Biederman3b7d1922006-10-04 02:16:59 -0700269void mask_msi_irq(unsigned int irq)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700270{
Yinghai Lu3145e942008-12-05 18:58:34 -0800271 struct irq_desc *desc = irq_to_desc(irq);
272
273 msi_set_mask_bits(desc, 1, 1);
274 msix_flush_writes(desc);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700275}
276
Eric W. Biederman3b7d1922006-10-04 02:16:59 -0700277void unmask_msi_irq(unsigned int irq)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700278{
Yinghai Lu3145e942008-12-05 18:58:34 -0800279 struct irq_desc *desc = irq_to_desc(irq);
280
281 msi_set_mask_bits(desc, 1, 0);
282 msix_flush_writes(desc);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700283}
284
Michael Ellerman032de8e2007-04-18 19:39:22 +1000285static int msi_free_irqs(struct pci_dev* dev);
Satoru Takeuchic54c1872007-01-18 13:50:05 +0900286
Linus Torvalds1da177e2005-04-16 15:20:36 -0700287static struct msi_desc* alloc_msi_entry(void)
288{
289 struct msi_desc *entry;
290
Michael Ellerman3e916c02007-03-22 21:51:36 +1100291 entry = kzalloc(sizeof(struct msi_desc), GFP_KERNEL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700292 if (!entry)
293 return NULL;
294
Michael Ellerman4aa9bc92007-04-05 17:19:10 +1000295 INIT_LIST_HEAD(&entry->list);
296 entry->irq = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700297 entry->dev = NULL;
298
299 return entry;
300}
301
David Millerba698ad2007-10-25 01:16:30 -0700302static void pci_intx_for_msi(struct pci_dev *dev, int enable)
303{
304 if (!(dev->dev_flags & PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG))
305 pci_intx(dev, enable);
306}
307
Michael Ellerman8fed4b62007-01-25 19:34:08 +1100308static void __pci_restore_msi_state(struct pci_dev *dev)
Shaohua Li41017f02006-02-08 17:11:38 +0800309{
Eric W. Biederman392ee1e2007-03-08 13:04:57 -0700310 int pos;
Shaohua Li41017f02006-02-08 17:11:38 +0800311 u16 control;
Eric W. Biederman392ee1e2007-03-08 13:04:57 -0700312 struct msi_desc *entry;
Shaohua Li41017f02006-02-08 17:11:38 +0800313
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800314 if (!dev->msi_enabled)
315 return;
316
Eric W. Biederman392ee1e2007-03-08 13:04:57 -0700317 entry = get_irq_msi(dev->irq);
318 pos = entry->msi_attrib.pos;
Shaohua Li41017f02006-02-08 17:11:38 +0800319
David Millerba698ad2007-10-25 01:16:30 -0700320 pci_intx_for_msi(dev, 0);
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800321 msi_set_enable(dev, 0);
Eric W. Biederman392ee1e2007-03-08 13:04:57 -0700322 write_msi_msg(dev->irq, &entry->msg);
Yinghai Lu3145e942008-12-05 18:58:34 -0800323 if (entry->msi_attrib.maskbit) {
324 struct irq_desc *desc = irq_to_desc(dev->irq);
325 msi_set_mask_bits(desc, entry->msi_attrib.maskbits_mask,
Yinghai Lu8e149e02008-04-23 14:56:30 -0700326 entry->msi_attrib.masked);
Yinghai Lu3145e942008-12-05 18:58:34 -0800327 }
Eric W. Biederman392ee1e2007-03-08 13:04:57 -0700328
329 pci_read_config_word(dev, pos + PCI_MSI_FLAGS, &control);
Jesse Barnesabad2ec2008-08-07 08:52:37 -0700330 control &= ~PCI_MSI_FLAGS_QSIZE;
331 control |= PCI_MSI_FLAGS_ENABLE;
Shaohua Li41017f02006-02-08 17:11:38 +0800332 pci_write_config_word(dev, pos + PCI_MSI_FLAGS, control);
Michael Ellerman8fed4b62007-01-25 19:34:08 +1100333}
334
335static void __pci_restore_msix_state(struct pci_dev *dev)
Shaohua Li41017f02006-02-08 17:11:38 +0800336{
Shaohua Li41017f02006-02-08 17:11:38 +0800337 int pos;
Shaohua Li41017f02006-02-08 17:11:38 +0800338 struct msi_desc *entry;
Eric W. Biederman392ee1e2007-03-08 13:04:57 -0700339 u16 control;
Shaohua Li41017f02006-02-08 17:11:38 +0800340
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700341 if (!dev->msix_enabled)
342 return;
343
Shaohua Li41017f02006-02-08 17:11:38 +0800344 /* route the table */
David Millerba698ad2007-10-25 01:16:30 -0700345 pci_intx_for_msi(dev, 0);
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800346 msix_set_enable(dev, 0);
Shaohua Li41017f02006-02-08 17:11:38 +0800347
Michael Ellerman4aa9bc92007-04-05 17:19:10 +1000348 list_for_each_entry(entry, &dev->msi_list, list) {
Yinghai Lu3145e942008-12-05 18:58:34 -0800349 struct irq_desc *desc = irq_to_desc(entry->irq);
Michael Ellerman4aa9bc92007-04-05 17:19:10 +1000350 write_msi_msg(entry->irq, &entry->msg);
Yinghai Lu3145e942008-12-05 18:58:34 -0800351 msi_set_mask_bits(desc, 1, entry->msi_attrib.masked);
Shaohua Li41017f02006-02-08 17:11:38 +0800352 }
Shaohua Li41017f02006-02-08 17:11:38 +0800353
Michael Ellerman314e77b2007-04-05 17:19:12 +1000354 BUG_ON(list_empty(&dev->msi_list));
355 entry = list_entry(dev->msi_list.next, struct msi_desc, list);
Michael Ellerman4aa9bc92007-04-05 17:19:10 +1000356 pos = entry->msi_attrib.pos;
Eric W. Biederman392ee1e2007-03-08 13:04:57 -0700357 pci_read_config_word(dev, pos + PCI_MSIX_FLAGS, &control);
358 control &= ~PCI_MSIX_FLAGS_MASKALL;
359 control |= PCI_MSIX_FLAGS_ENABLE;
360 pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control);
Shaohua Li41017f02006-02-08 17:11:38 +0800361}
Michael Ellerman8fed4b62007-01-25 19:34:08 +1100362
363void pci_restore_msi_state(struct pci_dev *dev)
364{
365 __pci_restore_msi_state(dev);
366 __pci_restore_msix_state(dev);
367}
Linas Vepstas94688cf2007-11-07 15:43:59 -0600368EXPORT_SYMBOL_GPL(pci_restore_msi_state);
Shaohua Li41017f02006-02-08 17:11:38 +0800369
Linus Torvalds1da177e2005-04-16 15:20:36 -0700370/**
371 * msi_capability_init - configure device's MSI capability structure
372 * @dev: pointer to the pci_dev data structure of MSI device function
373 *
Steven Coleeaae4b32005-05-03 18:38:30 -0600374 * Setup the MSI capability structure of device function with a single
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700375 * MSI irq, regardless of device function is capable of handling
Linus Torvalds1da177e2005-04-16 15:20:36 -0700376 * multiple messages. A return of zero indicates the successful setup
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700377 * of an entry zero with the new MSI irq or non-zero for otherwise.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700378 **/
379static int msi_capability_init(struct pci_dev *dev)
380{
381 struct msi_desc *entry;
Michael Ellerman7fe37302007-04-18 19:39:21 +1000382 int pos, ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700383 u16 control;
384
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800385 msi_set_enable(dev, 0); /* Ensure msi is disabled as I set it up */
386
Linus Torvalds1da177e2005-04-16 15:20:36 -0700387 pos = pci_find_capability(dev, PCI_CAP_ID_MSI);
388 pci_read_config_word(dev, msi_control_reg(pos), &control);
389 /* MSI Entry Initialization */
Eric W. Biedermanf7feaca2007-01-28 12:56:37 -0700390 entry = alloc_msi_entry();
391 if (!entry)
392 return -ENOMEM;
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700393
Linus Torvalds1da177e2005-04-16 15:20:36 -0700394 entry->msi_attrib.type = PCI_CAP_ID_MSI;
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700395 entry->msi_attrib.is_64 = is_64bit_address(control);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700396 entry->msi_attrib.entry_nr = 0;
397 entry->msi_attrib.maskbit = is_mask_bit_support(control);
Eric W. Biederman392ee1e2007-03-08 13:04:57 -0700398 entry->msi_attrib.masked = 1;
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700399 entry->msi_attrib.default_irq = dev->irq; /* Save IOAPIC IRQ */
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700400 entry->msi_attrib.pos = pos;
Jike Song59937602008-09-09 23:42:03 +0800401 if (entry->msi_attrib.maskbit) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700402 entry->mask_base = (void __iomem *)(long)msi_mask_bits_reg(pos,
Jike Song59937602008-09-09 23:42:03 +0800403 entry->msi_attrib.is_64);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700404 }
Eric W. Biederman3b7d1922006-10-04 02:16:59 -0700405 entry->dev = dev;
406 if (entry->msi_attrib.maskbit) {
407 unsigned int maskbits, temp;
408 /* All MSIs are unmasked by default, Mask them all */
409 pci_read_config_dword(dev,
Jike Song59937602008-09-09 23:42:03 +0800410 msi_mask_bits_reg(pos, entry->msi_attrib.is_64),
Eric W. Biederman3b7d1922006-10-04 02:16:59 -0700411 &maskbits);
412 temp = (1 << multi_msi_capable(control));
413 temp = ((temp - 1) & ~temp);
414 maskbits |= temp;
Jike Song59937602008-09-09 23:42:03 +0800415 pci_write_config_dword(dev, entry->msi_attrib.is_64, maskbits);
Yinghai Lu8e149e02008-04-23 14:56:30 -0700416 entry->msi_attrib.maskbits_mask = temp;
Eric W. Biederman3b7d1922006-10-04 02:16:59 -0700417 }
Eric W. Biederman0dd11f92007-06-01 00:46:32 -0700418 list_add_tail(&entry->list, &dev->msi_list);
Michael Ellerman9c831332007-04-18 19:39:21 +1000419
Linus Torvalds1da177e2005-04-16 15:20:36 -0700420 /* Configure MSI capability structure */
Michael Ellerman9c831332007-04-18 19:39:21 +1000421 ret = arch_setup_msi_irqs(dev, 1, PCI_CAP_ID_MSI);
Michael Ellerman7fe37302007-04-18 19:39:21 +1000422 if (ret) {
Michael Ellerman032de8e2007-04-18 19:39:22 +1000423 msi_free_irqs(dev);
Michael Ellerman7fe37302007-04-18 19:39:21 +1000424 return ret;
Mark Maulefd58e552006-04-10 21:17:48 -0500425 }
Eric W. Biedermanf7feaca2007-01-28 12:56:37 -0700426
Linus Torvalds1da177e2005-04-16 15:20:36 -0700427 /* Set MSI enabled bits */
David Millerba698ad2007-10-25 01:16:30 -0700428 pci_intx_for_msi(dev, 0);
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800429 msi_set_enable(dev, 1);
430 dev->msi_enabled = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700431
Michael Ellerman7fe37302007-04-18 19:39:21 +1000432 dev->irq = entry->irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700433 return 0;
434}
435
436/**
437 * msix_capability_init - configure device's MSI-X capability
438 * @dev: pointer to the pci_dev data structure of MSI-X device function
Randy Dunlap8f7020d2005-10-23 11:57:38 -0700439 * @entries: pointer to an array of struct msix_entry entries
440 * @nvec: number of @entries
Linus Torvalds1da177e2005-04-16 15:20:36 -0700441 *
Steven Coleeaae4b32005-05-03 18:38:30 -0600442 * Setup the MSI-X capability structure of device function with a
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700443 * single MSI-X irq. A return of zero indicates the successful setup of
444 * requested MSI-X entries with allocated irqs or non-zero for otherwise.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700445 **/
446static int msix_capability_init(struct pci_dev *dev,
447 struct msix_entry *entries, int nvec)
448{
Michael Ellerman4aa9bc92007-04-05 17:19:10 +1000449 struct msi_desc *entry;
Michael Ellerman9c831332007-04-18 19:39:21 +1000450 int pos, i, j, nr_entries, ret;
Grant Grundlera0454b42006-02-16 23:58:29 -0800451 unsigned long phys_addr;
452 u32 table_offset;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700453 u16 control;
454 u8 bir;
455 void __iomem *base;
456
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800457 msix_set_enable(dev, 0);/* Ensure msix is disabled as I set it up */
458
Linus Torvalds1da177e2005-04-16 15:20:36 -0700459 pos = pci_find_capability(dev, PCI_CAP_ID_MSIX);
460 /* Request & Map MSI-X table region */
461 pci_read_config_word(dev, msi_control_reg(pos), &control);
462 nr_entries = multi_msix_capable(control);
Grant Grundlera0454b42006-02-16 23:58:29 -0800463
464 pci_read_config_dword(dev, msix_table_offset_reg(pos), &table_offset);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700465 bir = (u8)(table_offset & PCI_MSIX_FLAGS_BIRMASK);
Grant Grundlera0454b42006-02-16 23:58:29 -0800466 table_offset &= ~PCI_MSIX_FLAGS_BIRMASK;
467 phys_addr = pci_resource_start (dev, bir) + table_offset;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700468 base = ioremap_nocache(phys_addr, nr_entries * PCI_MSIX_ENTRY_SIZE);
469 if (base == NULL)
470 return -ENOMEM;
471
472 /* MSI-X Table Initialization */
473 for (i = 0; i < nvec; i++) {
Eric W. Biedermanf7feaca2007-01-28 12:56:37 -0700474 entry = alloc_msi_entry();
475 if (!entry)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700476 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700477
478 j = entries[i].entry;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700479 entry->msi_attrib.type = PCI_CAP_ID_MSIX;
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700480 entry->msi_attrib.is_64 = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700481 entry->msi_attrib.entry_nr = j;
482 entry->msi_attrib.maskbit = 1;
Eric W. Biederman392ee1e2007-03-08 13:04:57 -0700483 entry->msi_attrib.masked = 1;
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700484 entry->msi_attrib.default_irq = dev->irq;
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700485 entry->msi_attrib.pos = pos;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700486 entry->dev = dev;
487 entry->mask_base = base;
Eric W. Biedermanf7feaca2007-01-28 12:56:37 -0700488
Eric W. Biederman0dd11f92007-06-01 00:46:32 -0700489 list_add_tail(&entry->list, &dev->msi_list);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700490 }
Michael Ellerman9c831332007-04-18 19:39:21 +1000491
492 ret = arch_setup_msi_irqs(dev, nvec, PCI_CAP_ID_MSIX);
493 if (ret) {
494 int avail = 0;
495 list_for_each_entry(entry, &dev->msi_list, list) {
496 if (entry->irq != 0) {
497 avail++;
Michael Ellerman9c831332007-04-18 19:39:21 +1000498 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700499 }
Michael Ellerman9c831332007-04-18 19:39:21 +1000500
Michael Ellerman032de8e2007-04-18 19:39:22 +1000501 msi_free_irqs(dev);
502
Eric W. Biederman92db6d12006-10-04 02:16:35 -0700503 /* If we had some success report the number of irqs
504 * we succeeded in setting up.
505 */
Michael Ellerman9c831332007-04-18 19:39:21 +1000506 if (avail == 0)
507 avail = ret;
Eric W. Biederman92db6d12006-10-04 02:16:35 -0700508 return avail;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700509 }
Michael Ellerman9c831332007-04-18 19:39:21 +1000510
511 i = 0;
512 list_for_each_entry(entry, &dev->msi_list, list) {
513 entries[i].vector = entry->irq;
514 set_irq_msi(entry->irq, entry);
515 i++;
516 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700517 /* Set MSI-X enabled bits */
David Millerba698ad2007-10-25 01:16:30 -0700518 pci_intx_for_msi(dev, 0);
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800519 msix_set_enable(dev, 1);
520 dev->msix_enabled = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700521
522 return 0;
523}
524
525/**
Michael Ellerman17bbc122007-04-05 17:19:07 +1000526 * pci_msi_check_device - check whether MSI may be enabled on a device
Brice Goglin24334a12006-08-31 01:55:07 -0400527 * @dev: pointer to the pci_dev data structure of MSI device function
Michael Ellermanc9953a72007-04-05 17:19:08 +1000528 * @nvec: how many MSIs have been requested ?
Michael Ellermanb1e23032007-03-22 21:51:39 +1100529 * @type: are we checking for MSI or MSI-X ?
Brice Goglin24334a12006-08-31 01:55:07 -0400530 *
Brice Goglin0306ebf2006-10-05 10:24:31 +0200531 * Look at global flags, the device itself, and its parent busses
Michael Ellerman17bbc122007-04-05 17:19:07 +1000532 * to determine if MSI/-X are supported for the device. If MSI/-X is
533 * supported return 0, else return an error code.
Brice Goglin24334a12006-08-31 01:55:07 -0400534 **/
Michael Ellermanc9953a72007-04-05 17:19:08 +1000535static int pci_msi_check_device(struct pci_dev* dev, int nvec, int type)
Brice Goglin24334a12006-08-31 01:55:07 -0400536{
537 struct pci_bus *bus;
Michael Ellermanc9953a72007-04-05 17:19:08 +1000538 int ret;
Brice Goglin24334a12006-08-31 01:55:07 -0400539
Brice Goglin0306ebf2006-10-05 10:24:31 +0200540 /* MSI must be globally enabled and supported by the device */
Brice Goglin24334a12006-08-31 01:55:07 -0400541 if (!pci_msi_enable || !dev || dev->no_msi)
542 return -EINVAL;
543
Michael Ellerman314e77b2007-04-05 17:19:12 +1000544 /*
545 * You can't ask to have 0 or less MSIs configured.
546 * a) it's stupid ..
547 * b) the list manipulation code assumes nvec >= 1.
548 */
549 if (nvec < 1)
550 return -ERANGE;
551
Brice Goglin0306ebf2006-10-05 10:24:31 +0200552 /* Any bridge which does NOT route MSI transactions from it's
553 * secondary bus to it's primary bus must set NO_MSI flag on
554 * the secondary pci_bus.
555 * We expect only arch-specific PCI host bus controller driver
556 * or quirks for specific PCI bridges to be setting NO_MSI.
557 */
Brice Goglin24334a12006-08-31 01:55:07 -0400558 for (bus = dev->bus; bus; bus = bus->parent)
559 if (bus->bus_flags & PCI_BUS_FLAGS_NO_MSI)
560 return -EINVAL;
561
Michael Ellermanc9953a72007-04-05 17:19:08 +1000562 ret = arch_msi_check_device(dev, nvec, type);
563 if (ret)
564 return ret;
565
Michael Ellermanb1e23032007-03-22 21:51:39 +1100566 if (!pci_find_capability(dev, type))
567 return -EINVAL;
568
Brice Goglin24334a12006-08-31 01:55:07 -0400569 return 0;
570}
571
572/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700573 * pci_enable_msi - configure device's MSI capability structure
574 * @dev: pointer to the pci_dev data structure of MSI device function
575 *
576 * Setup the MSI capability structure of device function with
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700577 * a single MSI irq upon its software driver call to request for
Linus Torvalds1da177e2005-04-16 15:20:36 -0700578 * MSI mode enabled on its hardware device function. A return of zero
579 * indicates the successful setup of an entry zero with the new MSI
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700580 * irq or non-zero for otherwise.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700581 **/
582int pci_enable_msi(struct pci_dev* dev)
583{
Michael Ellermanb1e23032007-03-22 21:51:39 +1100584 int status;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700585
Michael Ellermanc9953a72007-04-05 17:19:08 +1000586 status = pci_msi_check_device(dev, 1, PCI_CAP_ID_MSI);
587 if (status)
588 return status;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700589
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700590 WARN_ON(!!dev->msi_enabled);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700591
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700592 /* Check whether driver already requested for MSI-X irqs */
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800593 if (dev->msix_enabled) {
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600594 dev_info(&dev->dev, "can't enable MSI "
595 "(MSI-X already enabled)\n");
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800596 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700597 }
598 status = msi_capability_init(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700599 return status;
600}
Michael Ellerman4cc086f2007-03-22 21:51:34 +1100601EXPORT_SYMBOL(pci_enable_msi);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700602
Yinghai Lud52877c2008-04-23 14:58:09 -0700603void pci_msi_shutdown(struct pci_dev* dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700604{
605 struct msi_desc *entry;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700606
Michael Ellerman128bc5f2007-03-22 21:51:39 +1100607 if (!pci_msi_enable || !dev || !dev->msi_enabled)
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700608 return;
609
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800610 msi_set_enable(dev, 0);
David Millerba698ad2007-10-25 01:16:30 -0700611 pci_intx_for_msi(dev, 1);
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800612 dev->msi_enabled = 0;
Eric W. Biederman7bd007e2006-10-04 02:16:31 -0700613
Michael Ellerman314e77b2007-04-05 17:19:12 +1000614 BUG_ON(list_empty(&dev->msi_list));
615 entry = list_entry(dev->msi_list.next, struct msi_desc, list);
Yinghai Lu8e149e02008-04-23 14:56:30 -0700616 /* Return the the pci reset with msi irqs unmasked */
617 if (entry->msi_attrib.maskbit) {
618 u32 mask = entry->msi_attrib.maskbits_mask;
Yinghai Lu3145e942008-12-05 18:58:34 -0800619 struct irq_desc *desc = irq_to_desc(dev->irq);
620 msi_set_mask_bits(desc, mask, ~mask);
Yinghai Lu8e149e02008-04-23 14:56:30 -0700621 }
Yinghai Lud52877c2008-04-23 14:58:09 -0700622 if (!entry->dev || entry->msi_attrib.type != PCI_CAP_ID_MSI)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700623 return;
Michael Ellermane387b9e2007-03-22 21:51:27 +1100624
625 /* Restore dev->irq to its default pin-assertion irq */
Yinghai Lud52877c2008-04-23 14:58:09 -0700626 dev->irq = entry->msi_attrib.default_irq;
627}
628void pci_disable_msi(struct pci_dev* dev)
629{
630 struct msi_desc *entry;
631
632 if (!pci_msi_enable || !dev || !dev->msi_enabled)
633 return;
634
635 pci_msi_shutdown(dev);
636
637 entry = list_entry(dev->msi_list.next, struct msi_desc, list);
638 if (!entry->dev || entry->msi_attrib.type != PCI_CAP_ID_MSI)
639 return;
640
641 msi_free_irqs(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700642}
Michael Ellerman4cc086f2007-03-22 21:51:34 +1100643EXPORT_SYMBOL(pci_disable_msi);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700644
Michael Ellerman032de8e2007-04-18 19:39:22 +1000645static int msi_free_irqs(struct pci_dev* dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700646{
Michael Ellerman032de8e2007-04-18 19:39:22 +1000647 struct msi_desc *entry, *tmp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700648
David Millerb3b7cc72007-05-11 13:26:44 -0700649 list_for_each_entry(entry, &dev->msi_list, list) {
650 if (entry->irq)
651 BUG_ON(irq_has_action(entry->irq));
652 }
Michael Ellerman7ede9c12007-03-22 21:51:34 +1100653
Michael Ellerman032de8e2007-04-18 19:39:22 +1000654 arch_teardown_msi_irqs(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700655
Michael Ellerman032de8e2007-04-18 19:39:22 +1000656 list_for_each_entry_safe(entry, tmp, &dev->msi_list, list) {
657 if (entry->msi_attrib.type == PCI_CAP_ID_MSIX) {
Michael Ellerman032de8e2007-04-18 19:39:22 +1000658 writel(1, entry->mask_base + entry->msi_attrib.entry_nr
659 * PCI_MSIX_ENTRY_SIZE
660 + PCI_MSIX_ENTRY_VECTOR_CTRL_OFFSET);
Eric W. Biederman78b76112007-06-01 00:46:33 -0700661
662 if (list_is_last(&entry->list, &dev->msi_list))
663 iounmap(entry->mask_base);
Michael Ellerman032de8e2007-04-18 19:39:22 +1000664 }
665 list_del(&entry->list);
666 kfree(entry);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700667 }
668
669 return 0;
670}
671
Linus Torvalds1da177e2005-04-16 15:20:36 -0700672/**
673 * pci_enable_msix - configure device's MSI-X capability structure
674 * @dev: pointer to the pci_dev data structure of MSI-X device function
Greg Kroah-Hartman70549ad2005-06-06 23:07:46 -0700675 * @entries: pointer to an array of MSI-X entries
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700676 * @nvec: number of MSI-X irqs requested for allocation by device driver
Linus Torvalds1da177e2005-04-16 15:20:36 -0700677 *
678 * Setup the MSI-X capability structure of device function with the number
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700679 * of requested irqs upon its software driver call to request for
Linus Torvalds1da177e2005-04-16 15:20:36 -0700680 * MSI-X mode enabled on its hardware device function. A return of zero
681 * indicates the successful configuration of MSI-X capability structure
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700682 * with new allocated MSI-X irqs. A return of < 0 indicates a failure.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700683 * Or a return of > 0 indicates that driver request is exceeding the number
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700684 * of irqs available. Driver should use the returned value to re-send
Linus Torvalds1da177e2005-04-16 15:20:36 -0700685 * its request.
686 **/
687int pci_enable_msix(struct pci_dev* dev, struct msix_entry *entries, int nvec)
688{
Eric W. Biederman92db6d12006-10-04 02:16:35 -0700689 int status, pos, nr_entries;
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700690 int i, j;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700691 u16 control;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700692
Michael Ellermanc9953a72007-04-05 17:19:08 +1000693 if (!entries)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700694 return -EINVAL;
695
Michael Ellermanc9953a72007-04-05 17:19:08 +1000696 status = pci_msi_check_device(dev, nvec, PCI_CAP_ID_MSIX);
697 if (status)
698 return status;
699
Grant Grundlerb64c05e2006-01-14 00:34:53 -0700700 pos = pci_find_capability(dev, PCI_CAP_ID_MSIX);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700701 pci_read_config_word(dev, msi_control_reg(pos), &control);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700702 nr_entries = multi_msix_capable(control);
703 if (nvec > nr_entries)
704 return -EINVAL;
705
706 /* Check for any invalid entries */
707 for (i = 0; i < nvec; i++) {
708 if (entries[i].entry >= nr_entries)
709 return -EINVAL; /* invalid entry */
710 for (j = i + 1; j < nvec; j++) {
711 if (entries[i].entry == entries[j].entry)
712 return -EINVAL; /* duplicate entry */
713 }
714 }
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700715 WARN_ON(!!dev->msix_enabled);
Eric W. Biederman7bd007e2006-10-04 02:16:31 -0700716
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700717 /* Check whether driver already requested for MSI irq */
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800718 if (dev->msi_enabled) {
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600719 dev_info(&dev->dev, "can't enable MSI-X "
720 "(MSI IRQ already assigned)\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700721 return -EINVAL;
722 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700723 status = msix_capability_init(dev, entries, nvec);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700724 return status;
725}
Michael Ellerman4cc086f2007-03-22 21:51:34 +1100726EXPORT_SYMBOL(pci_enable_msix);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700727
Michael Ellermanfc4afc72007-03-22 21:51:33 +1100728static void msix_free_all_irqs(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700729{
Michael Ellerman032de8e2007-04-18 19:39:22 +1000730 msi_free_irqs(dev);
Michael Ellermanfc4afc72007-03-22 21:51:33 +1100731}
732
Yinghai Lud52877c2008-04-23 14:58:09 -0700733void pci_msix_shutdown(struct pci_dev* dev)
Michael Ellermanfc4afc72007-03-22 21:51:33 +1100734{
Michael Ellerman128bc5f2007-03-22 21:51:39 +1100735 if (!pci_msi_enable || !dev || !dev->msix_enabled)
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700736 return;
737
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800738 msix_set_enable(dev, 0);
David Millerba698ad2007-10-25 01:16:30 -0700739 pci_intx_for_msi(dev, 1);
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800740 dev->msix_enabled = 0;
Yinghai Lud52877c2008-04-23 14:58:09 -0700741}
742void pci_disable_msix(struct pci_dev* dev)
743{
744 if (!pci_msi_enable || !dev || !dev->msix_enabled)
745 return;
746
747 pci_msix_shutdown(dev);
Eric W. Biederman7bd007e2006-10-04 02:16:31 -0700748
Michael Ellermanfc4afc72007-03-22 21:51:33 +1100749 msix_free_all_irqs(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700750}
Michael Ellerman4cc086f2007-03-22 21:51:34 +1100751EXPORT_SYMBOL(pci_disable_msix);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700752
753/**
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700754 * msi_remove_pci_irq_vectors - reclaim MSI(X) irqs to unused state
Linus Torvalds1da177e2005-04-16 15:20:36 -0700755 * @dev: pointer to the pci_dev data structure of MSI(X) device function
756 *
Steven Coleeaae4b32005-05-03 18:38:30 -0600757 * Being called during hotplug remove, from which the device function
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700758 * is hot-removed. All previous assigned MSI/MSI-X irqs, if
Linus Torvalds1da177e2005-04-16 15:20:36 -0700759 * allocated for this device function, are reclaimed to unused state,
760 * which may be used later on.
761 **/
762void msi_remove_pci_irq_vectors(struct pci_dev* dev)
763{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700764 if (!pci_msi_enable || !dev)
765 return;
766
Michael Ellerman032de8e2007-04-18 19:39:22 +1000767 if (dev->msi_enabled)
768 msi_free_irqs(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700769
Michael Ellermanfc4afc72007-03-22 21:51:33 +1100770 if (dev->msix_enabled)
771 msix_free_all_irqs(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700772}
773
Matthew Wilcox309e57d2006-03-05 22:33:34 -0700774void pci_no_msi(void)
775{
776 pci_msi_enable = 0;
777}
Michael Ellermanc9953a72007-04-05 17:19:08 +1000778
Michael Ellerman4aa9bc92007-04-05 17:19:10 +1000779void pci_msi_init_pci_dev(struct pci_dev *dev)
780{
781 INIT_LIST_HEAD(&dev->msi_list);
782}
Taku Izumid389fec2008-10-17 13:52:51 +0900783
784#ifdef CONFIG_ACPI
785#include <linux/acpi.h>
786#include <linux/pci-acpi.h>
787static void __devinit msi_acpi_init(void)
788{
789 if (acpi_pci_disabled)
790 return;
791 pci_osc_support_set(OSC_MSI_SUPPORT);
792 pcie_osc_support_set(OSC_MSI_SUPPORT);
793}
794#else
795static inline void msi_acpi_init(void) { }
796#endif /* CONFIG_ACPI */
797
798void __devinit msi_init(void)
799{
800 if (!pci_msi_enable)
801 return;
802 msi_acpi_init();
803}