blob: 745942299f41b448104b8dbaa9962544870f9440 [file] [log] [blame]
Jes Sorensen26f1fad2015-10-14 20:44:51 -04001/*
2 * RTL8XXXU mac80211 USB driver
3 *
4 * Copyright (c) 2014 - 2015 Jes Sorensen <Jes.Sorensen@redhat.com>
5 *
6 * Portions, notably calibration code:
7 * Copyright(c) 2007 - 2011 Realtek Corporation. All rights reserved.
8 *
9 * This driver was written as a replacement for the vendor provided
10 * rtl8723au driver. As the Realtek 8xxx chips are very similar in
11 * their programming interface, I have started adding support for
12 * additional 8xxx chips like the 8192cu, 8188cus, etc.
13 *
14 * This program is free software; you can redistribute it and/or modify it
15 * under the terms of version 2 of the GNU General Public License as
16 * published by the Free Software Foundation.
17 *
18 * This program is distributed in the hope that it will be useful, but WITHOUT
19 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
20 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
21 * more details.
22 */
23
24#include <linux/init.h>
25#include <linux/kernel.h>
26#include <linux/sched.h>
27#include <linux/errno.h>
28#include <linux/slab.h>
29#include <linux/module.h>
30#include <linux/spinlock.h>
31#include <linux/list.h>
32#include <linux/usb.h>
33#include <linux/netdevice.h>
34#include <linux/etherdevice.h>
35#include <linux/ethtool.h>
36#include <linux/wireless.h>
37#include <linux/firmware.h>
38#include <linux/moduleparam.h>
39#include <net/mac80211.h>
40#include "rtl8xxxu.h"
41#include "rtl8xxxu_regs.h"
42
43#define DRIVER_NAME "rtl8xxxu"
44
Jes Sorensen3307d842016-02-29 17:03:59 -050045static int rtl8xxxu_debug = RTL8XXXU_DEBUG_EFUSE;
Jes Sorensen26f1fad2015-10-14 20:44:51 -040046static bool rtl8xxxu_ht40_2g;
47
48MODULE_AUTHOR("Jes Sorensen <Jes.Sorensen@redhat.com>");
49MODULE_DESCRIPTION("RTL8XXXu USB mac80211 Wireless LAN Driver");
50MODULE_LICENSE("GPL");
51MODULE_FIRMWARE("rtlwifi/rtl8723aufw_A.bin");
52MODULE_FIRMWARE("rtlwifi/rtl8723aufw_B.bin");
53MODULE_FIRMWARE("rtlwifi/rtl8723aufw_B_NoBT.bin");
54MODULE_FIRMWARE("rtlwifi/rtl8192cufw_A.bin");
55MODULE_FIRMWARE("rtlwifi/rtl8192cufw_B.bin");
56MODULE_FIRMWARE("rtlwifi/rtl8192cufw_TMSC.bin");
57
58module_param_named(debug, rtl8xxxu_debug, int, 0600);
59MODULE_PARM_DESC(debug, "Set debug mask");
60module_param_named(ht40_2g, rtl8xxxu_ht40_2g, bool, 0600);
61MODULE_PARM_DESC(ht40_2g, "Enable HT40 support on the 2.4GHz band");
62
63#define USB_VENDOR_ID_REALTEK 0x0bda
64/* Minimum IEEE80211_MAX_FRAME_LEN */
65#define RTL_RX_BUFFER_SIZE IEEE80211_MAX_FRAME_LEN
66#define RTL8XXXU_RX_URBS 32
67#define RTL8XXXU_RX_URB_PENDING_WATER 8
68#define RTL8XXXU_TX_URBS 64
69#define RTL8XXXU_TX_URB_LOW_WATER 25
70#define RTL8XXXU_TX_URB_HIGH_WATER 32
71
72static int rtl8xxxu_submit_rx_urb(struct rtl8xxxu_priv *priv,
73 struct rtl8xxxu_rx_urb *rx_urb);
74
75static struct ieee80211_rate rtl8xxxu_rates[] = {
76 { .bitrate = 10, .hw_value = DESC_RATE_1M, .flags = 0 },
77 { .bitrate = 20, .hw_value = DESC_RATE_2M, .flags = 0 },
78 { .bitrate = 55, .hw_value = DESC_RATE_5_5M, .flags = 0 },
79 { .bitrate = 110, .hw_value = DESC_RATE_11M, .flags = 0 },
80 { .bitrate = 60, .hw_value = DESC_RATE_6M, .flags = 0 },
81 { .bitrate = 90, .hw_value = DESC_RATE_9M, .flags = 0 },
82 { .bitrate = 120, .hw_value = DESC_RATE_12M, .flags = 0 },
83 { .bitrate = 180, .hw_value = DESC_RATE_18M, .flags = 0 },
84 { .bitrate = 240, .hw_value = DESC_RATE_24M, .flags = 0 },
85 { .bitrate = 360, .hw_value = DESC_RATE_36M, .flags = 0 },
86 { .bitrate = 480, .hw_value = DESC_RATE_48M, .flags = 0 },
87 { .bitrate = 540, .hw_value = DESC_RATE_54M, .flags = 0 },
88};
89
90static struct ieee80211_channel rtl8xxxu_channels_2g[] = {
91 { .band = IEEE80211_BAND_2GHZ, .center_freq = 2412,
92 .hw_value = 1, .max_power = 30 },
93 { .band = IEEE80211_BAND_2GHZ, .center_freq = 2417,
94 .hw_value = 2, .max_power = 30 },
95 { .band = IEEE80211_BAND_2GHZ, .center_freq = 2422,
96 .hw_value = 3, .max_power = 30 },
97 { .band = IEEE80211_BAND_2GHZ, .center_freq = 2427,
98 .hw_value = 4, .max_power = 30 },
99 { .band = IEEE80211_BAND_2GHZ, .center_freq = 2432,
100 .hw_value = 5, .max_power = 30 },
101 { .band = IEEE80211_BAND_2GHZ, .center_freq = 2437,
102 .hw_value = 6, .max_power = 30 },
103 { .band = IEEE80211_BAND_2GHZ, .center_freq = 2442,
104 .hw_value = 7, .max_power = 30 },
105 { .band = IEEE80211_BAND_2GHZ, .center_freq = 2447,
106 .hw_value = 8, .max_power = 30 },
107 { .band = IEEE80211_BAND_2GHZ, .center_freq = 2452,
108 .hw_value = 9, .max_power = 30 },
109 { .band = IEEE80211_BAND_2GHZ, .center_freq = 2457,
110 .hw_value = 10, .max_power = 30 },
111 { .band = IEEE80211_BAND_2GHZ, .center_freq = 2462,
112 .hw_value = 11, .max_power = 30 },
113 { .band = IEEE80211_BAND_2GHZ, .center_freq = 2467,
114 .hw_value = 12, .max_power = 30 },
115 { .band = IEEE80211_BAND_2GHZ, .center_freq = 2472,
116 .hw_value = 13, .max_power = 30 },
117 { .band = IEEE80211_BAND_2GHZ, .center_freq = 2484,
118 .hw_value = 14, .max_power = 30 }
119};
120
121static struct ieee80211_supported_band rtl8xxxu_supported_band = {
122 .channels = rtl8xxxu_channels_2g,
123 .n_channels = ARRAY_SIZE(rtl8xxxu_channels_2g),
124 .bitrates = rtl8xxxu_rates,
125 .n_bitrates = ARRAY_SIZE(rtl8xxxu_rates),
126};
127
128static struct rtl8xxxu_reg8val rtl8723a_mac_init_table[] = {
129 {0x420, 0x80}, {0x423, 0x00}, {0x430, 0x00}, {0x431, 0x00},
130 {0x432, 0x00}, {0x433, 0x01}, {0x434, 0x04}, {0x435, 0x05},
131 {0x436, 0x06}, {0x437, 0x07}, {0x438, 0x00}, {0x439, 0x00},
132 {0x43a, 0x00}, {0x43b, 0x01}, {0x43c, 0x04}, {0x43d, 0x05},
133 {0x43e, 0x06}, {0x43f, 0x07}, {0x440, 0x5d}, {0x441, 0x01},
134 {0x442, 0x00}, {0x444, 0x15}, {0x445, 0xf0}, {0x446, 0x0f},
135 {0x447, 0x00}, {0x458, 0x41}, {0x459, 0xa8}, {0x45a, 0x72},
136 {0x45b, 0xb9}, {0x460, 0x66}, {0x461, 0x66}, {0x462, 0x08},
137 {0x463, 0x03}, {0x4c8, 0xff}, {0x4c9, 0x08}, {0x4cc, 0xff},
138 {0x4cd, 0xff}, {0x4ce, 0x01}, {0x500, 0x26}, {0x501, 0xa2},
139 {0x502, 0x2f}, {0x503, 0x00}, {0x504, 0x28}, {0x505, 0xa3},
140 {0x506, 0x5e}, {0x507, 0x00}, {0x508, 0x2b}, {0x509, 0xa4},
141 {0x50a, 0x5e}, {0x50b, 0x00}, {0x50c, 0x4f}, {0x50d, 0xa4},
142 {0x50e, 0x00}, {0x50f, 0x00}, {0x512, 0x1c}, {0x514, 0x0a},
143 {0x515, 0x10}, {0x516, 0x0a}, {0x517, 0x10}, {0x51a, 0x16},
144 {0x524, 0x0f}, {0x525, 0x4f}, {0x546, 0x40}, {0x547, 0x00},
145 {0x550, 0x10}, {0x551, 0x10}, {0x559, 0x02}, {0x55a, 0x02},
146 {0x55d, 0xff}, {0x605, 0x30}, {0x608, 0x0e}, {0x609, 0x2a},
147 {0x652, 0x20}, {0x63c, 0x0a}, {0x63d, 0x0a}, {0x63e, 0x0e},
148 {0x63f, 0x0e}, {0x66e, 0x05}, {0x700, 0x21}, {0x701, 0x43},
149 {0x702, 0x65}, {0x703, 0x87}, {0x708, 0x21}, {0x709, 0x43},
150 {0x70a, 0x65}, {0x70b, 0x87}, {0xffff, 0xff},
151};
152
153static struct rtl8xxxu_reg32val rtl8723a_phy_1t_init_table[] = {
154 {0x800, 0x80040000}, {0x804, 0x00000003},
155 {0x808, 0x0000fc00}, {0x80c, 0x0000000a},
156 {0x810, 0x10001331}, {0x814, 0x020c3d10},
157 {0x818, 0x02200385}, {0x81c, 0x00000000},
158 {0x820, 0x01000100}, {0x824, 0x00390004},
159 {0x828, 0x00000000}, {0x82c, 0x00000000},
160 {0x830, 0x00000000}, {0x834, 0x00000000},
161 {0x838, 0x00000000}, {0x83c, 0x00000000},
162 {0x840, 0x00010000}, {0x844, 0x00000000},
163 {0x848, 0x00000000}, {0x84c, 0x00000000},
164 {0x850, 0x00000000}, {0x854, 0x00000000},
165 {0x858, 0x569a569a}, {0x85c, 0x001b25a4},
166 {0x860, 0x66f60110}, {0x864, 0x061f0130},
167 {0x868, 0x00000000}, {0x86c, 0x32323200},
168 {0x870, 0x07000760}, {0x874, 0x22004000},
169 {0x878, 0x00000808}, {0x87c, 0x00000000},
170 {0x880, 0xc0083070}, {0x884, 0x000004d5},
171 {0x888, 0x00000000}, {0x88c, 0xccc000c0},
172 {0x890, 0x00000800}, {0x894, 0xfffffffe},
173 {0x898, 0x40302010}, {0x89c, 0x00706050},
174 {0x900, 0x00000000}, {0x904, 0x00000023},
175 {0x908, 0x00000000}, {0x90c, 0x81121111},
176 {0xa00, 0x00d047c8}, {0xa04, 0x80ff000c},
177 {0xa08, 0x8c838300}, {0xa0c, 0x2e68120f},
178 {0xa10, 0x9500bb78}, {0xa14, 0x11144028},
179 {0xa18, 0x00881117}, {0xa1c, 0x89140f00},
180 {0xa20, 0x1a1b0000}, {0xa24, 0x090e1317},
181 {0xa28, 0x00000204}, {0xa2c, 0x00d30000},
182 {0xa70, 0x101fbf00}, {0xa74, 0x00000007},
183 {0xa78, 0x00000900},
184 {0xc00, 0x48071d40}, {0xc04, 0x03a05611},
185 {0xc08, 0x000000e4}, {0xc0c, 0x6c6c6c6c},
186 {0xc10, 0x08800000}, {0xc14, 0x40000100},
187 {0xc18, 0x08800000}, {0xc1c, 0x40000100},
188 {0xc20, 0x00000000}, {0xc24, 0x00000000},
189 {0xc28, 0x00000000}, {0xc2c, 0x00000000},
190 {0xc30, 0x69e9ac44}, {0xc34, 0x469652af},
191 {0xc38, 0x49795994}, {0xc3c, 0x0a97971c},
192 {0xc40, 0x1f7c403f}, {0xc44, 0x000100b7},
193 {0xc48, 0xec020107}, {0xc4c, 0x007f037f},
194 {0xc50, 0x69543420}, {0xc54, 0x43bc0094},
195 {0xc58, 0x69543420}, {0xc5c, 0x433c0094},
196 {0xc60, 0x00000000}, {0xc64, 0x7112848b},
197 {0xc68, 0x47c00bff}, {0xc6c, 0x00000036},
198 {0xc70, 0x2c7f000d}, {0xc74, 0x018610db},
199 {0xc78, 0x0000001f}, {0xc7c, 0x00b91612},
200 {0xc80, 0x40000100}, {0xc84, 0x20f60000},
201 {0xc88, 0x40000100}, {0xc8c, 0x20200000},
202 {0xc90, 0x00121820}, {0xc94, 0x00000000},
203 {0xc98, 0x00121820}, {0xc9c, 0x00007f7f},
204 {0xca0, 0x00000000}, {0xca4, 0x00000080},
205 {0xca8, 0x00000000}, {0xcac, 0x00000000},
206 {0xcb0, 0x00000000}, {0xcb4, 0x00000000},
207 {0xcb8, 0x00000000}, {0xcbc, 0x28000000},
208 {0xcc0, 0x00000000}, {0xcc4, 0x00000000},
209 {0xcc8, 0x00000000}, {0xccc, 0x00000000},
210 {0xcd0, 0x00000000}, {0xcd4, 0x00000000},
211 {0xcd8, 0x64b22427}, {0xcdc, 0x00766932},
212 {0xce0, 0x00222222}, {0xce4, 0x00000000},
213 {0xce8, 0x37644302}, {0xcec, 0x2f97d40c},
214 {0xd00, 0x00080740}, {0xd04, 0x00020401},
215 {0xd08, 0x0000907f}, {0xd0c, 0x20010201},
216 {0xd10, 0xa0633333}, {0xd14, 0x3333bc43},
217 {0xd18, 0x7a8f5b6b}, {0xd2c, 0xcc979975},
218 {0xd30, 0x00000000}, {0xd34, 0x80608000},
219 {0xd38, 0x00000000}, {0xd3c, 0x00027293},
220 {0xd40, 0x00000000}, {0xd44, 0x00000000},
221 {0xd48, 0x00000000}, {0xd4c, 0x00000000},
222 {0xd50, 0x6437140a}, {0xd54, 0x00000000},
223 {0xd58, 0x00000000}, {0xd5c, 0x30032064},
224 {0xd60, 0x4653de68}, {0xd64, 0x04518a3c},
225 {0xd68, 0x00002101}, {0xd6c, 0x2a201c16},
226 {0xd70, 0x1812362e}, {0xd74, 0x322c2220},
227 {0xd78, 0x000e3c24}, {0xe00, 0x2a2a2a2a},
228 {0xe04, 0x2a2a2a2a}, {0xe08, 0x03902a2a},
229 {0xe10, 0x2a2a2a2a}, {0xe14, 0x2a2a2a2a},
230 {0xe18, 0x2a2a2a2a}, {0xe1c, 0x2a2a2a2a},
231 {0xe28, 0x00000000}, {0xe30, 0x1000dc1f},
232 {0xe34, 0x10008c1f}, {0xe38, 0x02140102},
233 {0xe3c, 0x681604c2}, {0xe40, 0x01007c00},
234 {0xe44, 0x01004800}, {0xe48, 0xfb000000},
235 {0xe4c, 0x000028d1}, {0xe50, 0x1000dc1f},
236 {0xe54, 0x10008c1f}, {0xe58, 0x02140102},
237 {0xe5c, 0x28160d05}, {0xe60, 0x00000008},
238 {0xe68, 0x001b25a4}, {0xe6c, 0x631b25a0},
239 {0xe70, 0x631b25a0}, {0xe74, 0x081b25a0},
240 {0xe78, 0x081b25a0}, {0xe7c, 0x081b25a0},
241 {0xe80, 0x081b25a0}, {0xe84, 0x631b25a0},
242 {0xe88, 0x081b25a0}, {0xe8c, 0x631b25a0},
243 {0xed0, 0x631b25a0}, {0xed4, 0x631b25a0},
244 {0xed8, 0x631b25a0}, {0xedc, 0x001b25a0},
245 {0xee0, 0x001b25a0}, {0xeec, 0x6b1b25a0},
246 {0xf14, 0x00000003}, {0xf4c, 0x00000000},
247 {0xf00, 0x00000300},
248 {0xffff, 0xffffffff},
249};
250
251static struct rtl8xxxu_reg32val rtl8192cu_phy_2t_init_table[] = {
252 {0x024, 0x0011800f}, {0x028, 0x00ffdb83},
253 {0x800, 0x80040002}, {0x804, 0x00000003},
254 {0x808, 0x0000fc00}, {0x80c, 0x0000000a},
255 {0x810, 0x10000330}, {0x814, 0x020c3d10},
256 {0x818, 0x02200385}, {0x81c, 0x00000000},
257 {0x820, 0x01000100}, {0x824, 0x00390004},
258 {0x828, 0x01000100}, {0x82c, 0x00390004},
259 {0x830, 0x27272727}, {0x834, 0x27272727},
260 {0x838, 0x27272727}, {0x83c, 0x27272727},
261 {0x840, 0x00010000}, {0x844, 0x00010000},
262 {0x848, 0x27272727}, {0x84c, 0x27272727},
263 {0x850, 0x00000000}, {0x854, 0x00000000},
264 {0x858, 0x569a569a}, {0x85c, 0x0c1b25a4},
265 {0x860, 0x66e60230}, {0x864, 0x061f0130},
266 {0x868, 0x27272727}, {0x86c, 0x2b2b2b27},
267 {0x870, 0x07000700}, {0x874, 0x22184000},
268 {0x878, 0x08080808}, {0x87c, 0x00000000},
269 {0x880, 0xc0083070}, {0x884, 0x000004d5},
270 {0x888, 0x00000000}, {0x88c, 0xcc0000c0},
271 {0x890, 0x00000800}, {0x894, 0xfffffffe},
272 {0x898, 0x40302010}, {0x89c, 0x00706050},
273 {0x900, 0x00000000}, {0x904, 0x00000023},
274 {0x908, 0x00000000}, {0x90c, 0x81121313},
275 {0xa00, 0x00d047c8}, {0xa04, 0x80ff000c},
276 {0xa08, 0x8c838300}, {0xa0c, 0x2e68120f},
277 {0xa10, 0x9500bb78}, {0xa14, 0x11144028},
278 {0xa18, 0x00881117}, {0xa1c, 0x89140f00},
279 {0xa20, 0x1a1b0000}, {0xa24, 0x090e1317},
280 {0xa28, 0x00000204}, {0xa2c, 0x00d30000},
281 {0xa70, 0x101fbf00}, {0xa74, 0x00000007},
282 {0xc00, 0x48071d40}, {0xc04, 0x03a05633},
283 {0xc08, 0x000000e4}, {0xc0c, 0x6c6c6c6c},
284 {0xc10, 0x08800000}, {0xc14, 0x40000100},
285 {0xc18, 0x08800000}, {0xc1c, 0x40000100},
286 {0xc20, 0x00000000}, {0xc24, 0x00000000},
287 {0xc28, 0x00000000}, {0xc2c, 0x00000000},
288 {0xc30, 0x69e9ac44}, {0xc34, 0x469652cf},
289 {0xc38, 0x49795994}, {0xc3c, 0x0a97971c},
290 {0xc40, 0x1f7c403f}, {0xc44, 0x000100b7},
291 {0xc48, 0xec020107}, {0xc4c, 0x007f037f},
292 {0xc50, 0x69543420}, {0xc54, 0x43bc0094},
293 {0xc58, 0x69543420}, {0xc5c, 0x433c0094},
294 {0xc60, 0x00000000}, {0xc64, 0x5116848b},
295 {0xc68, 0x47c00bff}, {0xc6c, 0x00000036},
296 {0xc70, 0x2c7f000d}, {0xc74, 0x2186115b},
297 {0xc78, 0x0000001f}, {0xc7c, 0x00b99612},
298 {0xc80, 0x40000100}, {0xc84, 0x20f60000},
299 {0xc88, 0x40000100}, {0xc8c, 0xa0e40000},
300 {0xc90, 0x00121820}, {0xc94, 0x00000000},
301 {0xc98, 0x00121820}, {0xc9c, 0x00007f7f},
302 {0xca0, 0x00000000}, {0xca4, 0x00000080},
303 {0xca8, 0x00000000}, {0xcac, 0x00000000},
304 {0xcb0, 0x00000000}, {0xcb4, 0x00000000},
305 {0xcb8, 0x00000000}, {0xcbc, 0x28000000},
306 {0xcc0, 0x00000000}, {0xcc4, 0x00000000},
307 {0xcc8, 0x00000000}, {0xccc, 0x00000000},
308 {0xcd0, 0x00000000}, {0xcd4, 0x00000000},
309 {0xcd8, 0x64b22427}, {0xcdc, 0x00766932},
310 {0xce0, 0x00222222}, {0xce4, 0x00000000},
311 {0xce8, 0x37644302}, {0xcec, 0x2f97d40c},
312 {0xd00, 0x00080740}, {0xd04, 0x00020403},
313 {0xd08, 0x0000907f}, {0xd0c, 0x20010201},
314 {0xd10, 0xa0633333}, {0xd14, 0x3333bc43},
315 {0xd18, 0x7a8f5b6b}, {0xd2c, 0xcc979975},
316 {0xd30, 0x00000000}, {0xd34, 0x80608000},
317 {0xd38, 0x00000000}, {0xd3c, 0x00027293},
318 {0xd40, 0x00000000}, {0xd44, 0x00000000},
319 {0xd48, 0x00000000}, {0xd4c, 0x00000000},
320 {0xd50, 0x6437140a}, {0xd54, 0x00000000},
321 {0xd58, 0x00000000}, {0xd5c, 0x30032064},
322 {0xd60, 0x4653de68}, {0xd64, 0x04518a3c},
323 {0xd68, 0x00002101}, {0xd6c, 0x2a201c16},
324 {0xd70, 0x1812362e}, {0xd74, 0x322c2220},
325 {0xd78, 0x000e3c24}, {0xe00, 0x2a2a2a2a},
326 {0xe04, 0x2a2a2a2a}, {0xe08, 0x03902a2a},
327 {0xe10, 0x2a2a2a2a}, {0xe14, 0x2a2a2a2a},
328 {0xe18, 0x2a2a2a2a}, {0xe1c, 0x2a2a2a2a},
329 {0xe28, 0x00000000}, {0xe30, 0x1000dc1f},
330 {0xe34, 0x10008c1f}, {0xe38, 0x02140102},
331 {0xe3c, 0x681604c2}, {0xe40, 0x01007c00},
332 {0xe44, 0x01004800}, {0xe48, 0xfb000000},
333 {0xe4c, 0x000028d1}, {0xe50, 0x1000dc1f},
334 {0xe54, 0x10008c1f}, {0xe58, 0x02140102},
335 {0xe5c, 0x28160d05}, {0xe60, 0x00000010},
336 {0xe68, 0x001b25a4}, {0xe6c, 0x63db25a4},
337 {0xe70, 0x63db25a4}, {0xe74, 0x0c1b25a4},
338 {0xe78, 0x0c1b25a4}, {0xe7c, 0x0c1b25a4},
339 {0xe80, 0x0c1b25a4}, {0xe84, 0x63db25a4},
340 {0xe88, 0x0c1b25a4}, {0xe8c, 0x63db25a4},
341 {0xed0, 0x63db25a4}, {0xed4, 0x63db25a4},
342 {0xed8, 0x63db25a4}, {0xedc, 0x001b25a4},
343 {0xee0, 0x001b25a4}, {0xeec, 0x6fdb25a4},
344 {0xf14, 0x00000003}, {0xf4c, 0x00000000},
345 {0xf00, 0x00000300},
346 {0xffff, 0xffffffff},
347};
348
349static struct rtl8xxxu_reg32val rtl8188ru_phy_1t_highpa_table[] = {
350 {0x024, 0x0011800f}, {0x028, 0x00ffdb83},
351 {0x040, 0x000c0004}, {0x800, 0x80040000},
352 {0x804, 0x00000001}, {0x808, 0x0000fc00},
353 {0x80c, 0x0000000a}, {0x810, 0x10005388},
354 {0x814, 0x020c3d10}, {0x818, 0x02200385},
355 {0x81c, 0x00000000}, {0x820, 0x01000100},
356 {0x824, 0x00390204}, {0x828, 0x00000000},
357 {0x82c, 0x00000000}, {0x830, 0x00000000},
358 {0x834, 0x00000000}, {0x838, 0x00000000},
359 {0x83c, 0x00000000}, {0x840, 0x00010000},
360 {0x844, 0x00000000}, {0x848, 0x00000000},
361 {0x84c, 0x00000000}, {0x850, 0x00000000},
362 {0x854, 0x00000000}, {0x858, 0x569a569a},
363 {0x85c, 0x001b25a4}, {0x860, 0x66e60230},
364 {0x864, 0x061f0130}, {0x868, 0x00000000},
365 {0x86c, 0x20202000}, {0x870, 0x03000300},
366 {0x874, 0x22004000}, {0x878, 0x00000808},
367 {0x87c, 0x00ffc3f1}, {0x880, 0xc0083070},
368 {0x884, 0x000004d5}, {0x888, 0x00000000},
369 {0x88c, 0xccc000c0}, {0x890, 0x00000800},
370 {0x894, 0xfffffffe}, {0x898, 0x40302010},
371 {0x89c, 0x00706050}, {0x900, 0x00000000},
372 {0x904, 0x00000023}, {0x908, 0x00000000},
373 {0x90c, 0x81121111}, {0xa00, 0x00d047c8},
374 {0xa04, 0x80ff000c}, {0xa08, 0x8c838300},
375 {0xa0c, 0x2e68120f}, {0xa10, 0x9500bb78},
376 {0xa14, 0x11144028}, {0xa18, 0x00881117},
377 {0xa1c, 0x89140f00}, {0xa20, 0x15160000},
378 {0xa24, 0x070b0f12}, {0xa28, 0x00000104},
379 {0xa2c, 0x00d30000}, {0xa70, 0x101fbf00},
380 {0xa74, 0x00000007}, {0xc00, 0x48071d40},
381 {0xc04, 0x03a05611}, {0xc08, 0x000000e4},
382 {0xc0c, 0x6c6c6c6c}, {0xc10, 0x08800000},
383 {0xc14, 0x40000100}, {0xc18, 0x08800000},
384 {0xc1c, 0x40000100}, {0xc20, 0x00000000},
385 {0xc24, 0x00000000}, {0xc28, 0x00000000},
386 {0xc2c, 0x00000000}, {0xc30, 0x69e9ac44},
387 {0xc34, 0x469652cf}, {0xc38, 0x49795994},
388 {0xc3c, 0x0a97971c}, {0xc40, 0x1f7c403f},
389 {0xc44, 0x000100b7}, {0xc48, 0xec020107},
390 {0xc4c, 0x007f037f}, {0xc50, 0x6954342e},
391 {0xc54, 0x43bc0094}, {0xc58, 0x6954342f},
392 {0xc5c, 0x433c0094}, {0xc60, 0x00000000},
393 {0xc64, 0x5116848b}, {0xc68, 0x47c00bff},
394 {0xc6c, 0x00000036}, {0xc70, 0x2c46000d},
395 {0xc74, 0x018610db}, {0xc78, 0x0000001f},
396 {0xc7c, 0x00b91612}, {0xc80, 0x24000090},
397 {0xc84, 0x20f60000}, {0xc88, 0x24000090},
398 {0xc8c, 0x20200000}, {0xc90, 0x00121820},
399 {0xc94, 0x00000000}, {0xc98, 0x00121820},
400 {0xc9c, 0x00007f7f}, {0xca0, 0x00000000},
401 {0xca4, 0x00000080}, {0xca8, 0x00000000},
402 {0xcac, 0x00000000}, {0xcb0, 0x00000000},
403 {0xcb4, 0x00000000}, {0xcb8, 0x00000000},
404 {0xcbc, 0x28000000}, {0xcc0, 0x00000000},
405 {0xcc4, 0x00000000}, {0xcc8, 0x00000000},
406 {0xccc, 0x00000000}, {0xcd0, 0x00000000},
407 {0xcd4, 0x00000000}, {0xcd8, 0x64b22427},
408 {0xcdc, 0x00766932}, {0xce0, 0x00222222},
409 {0xce4, 0x00000000}, {0xce8, 0x37644302},
410 {0xcec, 0x2f97d40c}, {0xd00, 0x00080740},
411 {0xd04, 0x00020401}, {0xd08, 0x0000907f},
412 {0xd0c, 0x20010201}, {0xd10, 0xa0633333},
413 {0xd14, 0x3333bc43}, {0xd18, 0x7a8f5b6b},
414 {0xd2c, 0xcc979975}, {0xd30, 0x00000000},
415 {0xd34, 0x80608000}, {0xd38, 0x00000000},
416 {0xd3c, 0x00027293}, {0xd40, 0x00000000},
417 {0xd44, 0x00000000}, {0xd48, 0x00000000},
418 {0xd4c, 0x00000000}, {0xd50, 0x6437140a},
419 {0xd54, 0x00000000}, {0xd58, 0x00000000},
420 {0xd5c, 0x30032064}, {0xd60, 0x4653de68},
421 {0xd64, 0x04518a3c}, {0xd68, 0x00002101},
422 {0xd6c, 0x2a201c16}, {0xd70, 0x1812362e},
423 {0xd74, 0x322c2220}, {0xd78, 0x000e3c24},
424 {0xe00, 0x24242424}, {0xe04, 0x24242424},
425 {0xe08, 0x03902024}, {0xe10, 0x24242424},
426 {0xe14, 0x24242424}, {0xe18, 0x24242424},
427 {0xe1c, 0x24242424}, {0xe28, 0x00000000},
428 {0xe30, 0x1000dc1f}, {0xe34, 0x10008c1f},
429 {0xe38, 0x02140102}, {0xe3c, 0x681604c2},
430 {0xe40, 0x01007c00}, {0xe44, 0x01004800},
431 {0xe48, 0xfb000000}, {0xe4c, 0x000028d1},
432 {0xe50, 0x1000dc1f}, {0xe54, 0x10008c1f},
433 {0xe58, 0x02140102}, {0xe5c, 0x28160d05},
434 {0xe60, 0x00000008}, {0xe68, 0x001b25a4},
435 {0xe6c, 0x631b25a0}, {0xe70, 0x631b25a0},
436 {0xe74, 0x081b25a0}, {0xe78, 0x081b25a0},
437 {0xe7c, 0x081b25a0}, {0xe80, 0x081b25a0},
438 {0xe84, 0x631b25a0}, {0xe88, 0x081b25a0},
439 {0xe8c, 0x631b25a0}, {0xed0, 0x631b25a0},
440 {0xed4, 0x631b25a0}, {0xed8, 0x631b25a0},
441 {0xedc, 0x001b25a0}, {0xee0, 0x001b25a0},
442 {0xeec, 0x6b1b25a0}, {0xee8, 0x31555448},
443 {0xf14, 0x00000003}, {0xf4c, 0x00000000},
444 {0xf00, 0x00000300},
445 {0xffff, 0xffffffff},
446};
447
448static struct rtl8xxxu_reg32val rtl8xxx_agc_standard_table[] = {
449 {0xc78, 0x7b000001}, {0xc78, 0x7b010001},
450 {0xc78, 0x7b020001}, {0xc78, 0x7b030001},
451 {0xc78, 0x7b040001}, {0xc78, 0x7b050001},
452 {0xc78, 0x7a060001}, {0xc78, 0x79070001},
453 {0xc78, 0x78080001}, {0xc78, 0x77090001},
454 {0xc78, 0x760a0001}, {0xc78, 0x750b0001},
455 {0xc78, 0x740c0001}, {0xc78, 0x730d0001},
456 {0xc78, 0x720e0001}, {0xc78, 0x710f0001},
457 {0xc78, 0x70100001}, {0xc78, 0x6f110001},
458 {0xc78, 0x6e120001}, {0xc78, 0x6d130001},
459 {0xc78, 0x6c140001}, {0xc78, 0x6b150001},
460 {0xc78, 0x6a160001}, {0xc78, 0x69170001},
461 {0xc78, 0x68180001}, {0xc78, 0x67190001},
462 {0xc78, 0x661a0001}, {0xc78, 0x651b0001},
463 {0xc78, 0x641c0001}, {0xc78, 0x631d0001},
464 {0xc78, 0x621e0001}, {0xc78, 0x611f0001},
465 {0xc78, 0x60200001}, {0xc78, 0x49210001},
466 {0xc78, 0x48220001}, {0xc78, 0x47230001},
467 {0xc78, 0x46240001}, {0xc78, 0x45250001},
468 {0xc78, 0x44260001}, {0xc78, 0x43270001},
469 {0xc78, 0x42280001}, {0xc78, 0x41290001},
470 {0xc78, 0x402a0001}, {0xc78, 0x262b0001},
471 {0xc78, 0x252c0001}, {0xc78, 0x242d0001},
472 {0xc78, 0x232e0001}, {0xc78, 0x222f0001},
473 {0xc78, 0x21300001}, {0xc78, 0x20310001},
474 {0xc78, 0x06320001}, {0xc78, 0x05330001},
475 {0xc78, 0x04340001}, {0xc78, 0x03350001},
476 {0xc78, 0x02360001}, {0xc78, 0x01370001},
477 {0xc78, 0x00380001}, {0xc78, 0x00390001},
478 {0xc78, 0x003a0001}, {0xc78, 0x003b0001},
479 {0xc78, 0x003c0001}, {0xc78, 0x003d0001},
480 {0xc78, 0x003e0001}, {0xc78, 0x003f0001},
481 {0xc78, 0x7b400001}, {0xc78, 0x7b410001},
482 {0xc78, 0x7b420001}, {0xc78, 0x7b430001},
483 {0xc78, 0x7b440001}, {0xc78, 0x7b450001},
484 {0xc78, 0x7a460001}, {0xc78, 0x79470001},
485 {0xc78, 0x78480001}, {0xc78, 0x77490001},
486 {0xc78, 0x764a0001}, {0xc78, 0x754b0001},
487 {0xc78, 0x744c0001}, {0xc78, 0x734d0001},
488 {0xc78, 0x724e0001}, {0xc78, 0x714f0001},
489 {0xc78, 0x70500001}, {0xc78, 0x6f510001},
490 {0xc78, 0x6e520001}, {0xc78, 0x6d530001},
491 {0xc78, 0x6c540001}, {0xc78, 0x6b550001},
492 {0xc78, 0x6a560001}, {0xc78, 0x69570001},
493 {0xc78, 0x68580001}, {0xc78, 0x67590001},
494 {0xc78, 0x665a0001}, {0xc78, 0x655b0001},
495 {0xc78, 0x645c0001}, {0xc78, 0x635d0001},
496 {0xc78, 0x625e0001}, {0xc78, 0x615f0001},
497 {0xc78, 0x60600001}, {0xc78, 0x49610001},
498 {0xc78, 0x48620001}, {0xc78, 0x47630001},
499 {0xc78, 0x46640001}, {0xc78, 0x45650001},
500 {0xc78, 0x44660001}, {0xc78, 0x43670001},
501 {0xc78, 0x42680001}, {0xc78, 0x41690001},
502 {0xc78, 0x406a0001}, {0xc78, 0x266b0001},
503 {0xc78, 0x256c0001}, {0xc78, 0x246d0001},
504 {0xc78, 0x236e0001}, {0xc78, 0x226f0001},
505 {0xc78, 0x21700001}, {0xc78, 0x20710001},
506 {0xc78, 0x06720001}, {0xc78, 0x05730001},
507 {0xc78, 0x04740001}, {0xc78, 0x03750001},
508 {0xc78, 0x02760001}, {0xc78, 0x01770001},
509 {0xc78, 0x00780001}, {0xc78, 0x00790001},
510 {0xc78, 0x007a0001}, {0xc78, 0x007b0001},
511 {0xc78, 0x007c0001}, {0xc78, 0x007d0001},
512 {0xc78, 0x007e0001}, {0xc78, 0x007f0001},
513 {0xc78, 0x3800001e}, {0xc78, 0x3801001e},
514 {0xc78, 0x3802001e}, {0xc78, 0x3803001e},
515 {0xc78, 0x3804001e}, {0xc78, 0x3805001e},
516 {0xc78, 0x3806001e}, {0xc78, 0x3807001e},
517 {0xc78, 0x3808001e}, {0xc78, 0x3c09001e},
518 {0xc78, 0x3e0a001e}, {0xc78, 0x400b001e},
519 {0xc78, 0x440c001e}, {0xc78, 0x480d001e},
520 {0xc78, 0x4c0e001e}, {0xc78, 0x500f001e},
521 {0xc78, 0x5210001e}, {0xc78, 0x5611001e},
522 {0xc78, 0x5a12001e}, {0xc78, 0x5e13001e},
523 {0xc78, 0x6014001e}, {0xc78, 0x6015001e},
524 {0xc78, 0x6016001e}, {0xc78, 0x6217001e},
525 {0xc78, 0x6218001e}, {0xc78, 0x6219001e},
526 {0xc78, 0x621a001e}, {0xc78, 0x621b001e},
527 {0xc78, 0x621c001e}, {0xc78, 0x621d001e},
528 {0xc78, 0x621e001e}, {0xc78, 0x621f001e},
529 {0xffff, 0xffffffff}
530};
531
532static struct rtl8xxxu_reg32val rtl8xxx_agc_highpa_table[] = {
533 {0xc78, 0x7b000001}, {0xc78, 0x7b010001},
534 {0xc78, 0x7b020001}, {0xc78, 0x7b030001},
535 {0xc78, 0x7b040001}, {0xc78, 0x7b050001},
536 {0xc78, 0x7b060001}, {0xc78, 0x7b070001},
537 {0xc78, 0x7b080001}, {0xc78, 0x7a090001},
538 {0xc78, 0x790a0001}, {0xc78, 0x780b0001},
539 {0xc78, 0x770c0001}, {0xc78, 0x760d0001},
540 {0xc78, 0x750e0001}, {0xc78, 0x740f0001},
541 {0xc78, 0x73100001}, {0xc78, 0x72110001},
542 {0xc78, 0x71120001}, {0xc78, 0x70130001},
543 {0xc78, 0x6f140001}, {0xc78, 0x6e150001},
544 {0xc78, 0x6d160001}, {0xc78, 0x6c170001},
545 {0xc78, 0x6b180001}, {0xc78, 0x6a190001},
546 {0xc78, 0x691a0001}, {0xc78, 0x681b0001},
547 {0xc78, 0x671c0001}, {0xc78, 0x661d0001},
548 {0xc78, 0x651e0001}, {0xc78, 0x641f0001},
549 {0xc78, 0x63200001}, {0xc78, 0x62210001},
550 {0xc78, 0x61220001}, {0xc78, 0x60230001},
551 {0xc78, 0x46240001}, {0xc78, 0x45250001},
552 {0xc78, 0x44260001}, {0xc78, 0x43270001},
553 {0xc78, 0x42280001}, {0xc78, 0x41290001},
554 {0xc78, 0x402a0001}, {0xc78, 0x262b0001},
555 {0xc78, 0x252c0001}, {0xc78, 0x242d0001},
556 {0xc78, 0x232e0001}, {0xc78, 0x222f0001},
557 {0xc78, 0x21300001}, {0xc78, 0x20310001},
558 {0xc78, 0x06320001}, {0xc78, 0x05330001},
559 {0xc78, 0x04340001}, {0xc78, 0x03350001},
560 {0xc78, 0x02360001}, {0xc78, 0x01370001},
561 {0xc78, 0x00380001}, {0xc78, 0x00390001},
562 {0xc78, 0x003a0001}, {0xc78, 0x003b0001},
563 {0xc78, 0x003c0001}, {0xc78, 0x003d0001},
564 {0xc78, 0x003e0001}, {0xc78, 0x003f0001},
565 {0xc78, 0x7b400001}, {0xc78, 0x7b410001},
566 {0xc78, 0x7b420001}, {0xc78, 0x7b430001},
567 {0xc78, 0x7b440001}, {0xc78, 0x7b450001},
568 {0xc78, 0x7b460001}, {0xc78, 0x7b470001},
569 {0xc78, 0x7b480001}, {0xc78, 0x7a490001},
570 {0xc78, 0x794a0001}, {0xc78, 0x784b0001},
571 {0xc78, 0x774c0001}, {0xc78, 0x764d0001},
572 {0xc78, 0x754e0001}, {0xc78, 0x744f0001},
573 {0xc78, 0x73500001}, {0xc78, 0x72510001},
574 {0xc78, 0x71520001}, {0xc78, 0x70530001},
575 {0xc78, 0x6f540001}, {0xc78, 0x6e550001},
576 {0xc78, 0x6d560001}, {0xc78, 0x6c570001},
577 {0xc78, 0x6b580001}, {0xc78, 0x6a590001},
578 {0xc78, 0x695a0001}, {0xc78, 0x685b0001},
579 {0xc78, 0x675c0001}, {0xc78, 0x665d0001},
580 {0xc78, 0x655e0001}, {0xc78, 0x645f0001},
581 {0xc78, 0x63600001}, {0xc78, 0x62610001},
582 {0xc78, 0x61620001}, {0xc78, 0x60630001},
583 {0xc78, 0x46640001}, {0xc78, 0x45650001},
584 {0xc78, 0x44660001}, {0xc78, 0x43670001},
585 {0xc78, 0x42680001}, {0xc78, 0x41690001},
586 {0xc78, 0x406a0001}, {0xc78, 0x266b0001},
587 {0xc78, 0x256c0001}, {0xc78, 0x246d0001},
588 {0xc78, 0x236e0001}, {0xc78, 0x226f0001},
589 {0xc78, 0x21700001}, {0xc78, 0x20710001},
590 {0xc78, 0x06720001}, {0xc78, 0x05730001},
591 {0xc78, 0x04740001}, {0xc78, 0x03750001},
592 {0xc78, 0x02760001}, {0xc78, 0x01770001},
593 {0xc78, 0x00780001}, {0xc78, 0x00790001},
594 {0xc78, 0x007a0001}, {0xc78, 0x007b0001},
595 {0xc78, 0x007c0001}, {0xc78, 0x007d0001},
596 {0xc78, 0x007e0001}, {0xc78, 0x007f0001},
597 {0xc78, 0x3800001e}, {0xc78, 0x3801001e},
598 {0xc78, 0x3802001e}, {0xc78, 0x3803001e},
599 {0xc78, 0x3804001e}, {0xc78, 0x3805001e},
600 {0xc78, 0x3806001e}, {0xc78, 0x3807001e},
601 {0xc78, 0x3808001e}, {0xc78, 0x3c09001e},
602 {0xc78, 0x3e0a001e}, {0xc78, 0x400b001e},
603 {0xc78, 0x440c001e}, {0xc78, 0x480d001e},
604 {0xc78, 0x4c0e001e}, {0xc78, 0x500f001e},
605 {0xc78, 0x5210001e}, {0xc78, 0x5611001e},
606 {0xc78, 0x5a12001e}, {0xc78, 0x5e13001e},
607 {0xc78, 0x6014001e}, {0xc78, 0x6015001e},
608 {0xc78, 0x6016001e}, {0xc78, 0x6217001e},
609 {0xc78, 0x6218001e}, {0xc78, 0x6219001e},
610 {0xc78, 0x621a001e}, {0xc78, 0x621b001e},
611 {0xc78, 0x621c001e}, {0xc78, 0x621d001e},
612 {0xc78, 0x621e001e}, {0xc78, 0x621f001e},
613 {0xffff, 0xffffffff}
614};
615
616static struct rtl8xxxu_rfregval rtl8723au_radioa_1t_init_table[] = {
617 {0x00, 0x00030159}, {0x01, 0x00031284},
618 {0x02, 0x00098000}, {0x03, 0x00039c63},
619 {0x04, 0x000210e7}, {0x09, 0x0002044f},
620 {0x0a, 0x0001a3f1}, {0x0b, 0x00014787},
621 {0x0c, 0x000896fe}, {0x0d, 0x0000e02c},
622 {0x0e, 0x00039ce7}, {0x0f, 0x00000451},
623 {0x19, 0x00000000}, {0x1a, 0x00030355},
624 {0x1b, 0x00060a00}, {0x1c, 0x000fc378},
625 {0x1d, 0x000a1250}, {0x1e, 0x0000024f},
626 {0x1f, 0x00000000}, {0x20, 0x0000b614},
627 {0x21, 0x0006c000}, {0x22, 0x00000000},
628 {0x23, 0x00001558}, {0x24, 0x00000060},
629 {0x25, 0x00000483}, {0x26, 0x0004f000},
630 {0x27, 0x000ec7d9}, {0x28, 0x00057730},
631 {0x29, 0x00004783}, {0x2a, 0x00000001},
632 {0x2b, 0x00021334}, {0x2a, 0x00000000},
633 {0x2b, 0x00000054}, {0x2a, 0x00000001},
634 {0x2b, 0x00000808}, {0x2b, 0x00053333},
635 {0x2c, 0x0000000c}, {0x2a, 0x00000002},
636 {0x2b, 0x00000808}, {0x2b, 0x0005b333},
637 {0x2c, 0x0000000d}, {0x2a, 0x00000003},
638 {0x2b, 0x00000808}, {0x2b, 0x00063333},
639 {0x2c, 0x0000000d}, {0x2a, 0x00000004},
640 {0x2b, 0x00000808}, {0x2b, 0x0006b333},
641 {0x2c, 0x0000000d}, {0x2a, 0x00000005},
642 {0x2b, 0x00000808}, {0x2b, 0x00073333},
643 {0x2c, 0x0000000d}, {0x2a, 0x00000006},
644 {0x2b, 0x00000709}, {0x2b, 0x0005b333},
645 {0x2c, 0x0000000d}, {0x2a, 0x00000007},
646 {0x2b, 0x00000709}, {0x2b, 0x00063333},
647 {0x2c, 0x0000000d}, {0x2a, 0x00000008},
648 {0x2b, 0x0000060a}, {0x2b, 0x0004b333},
649 {0x2c, 0x0000000d}, {0x2a, 0x00000009},
650 {0x2b, 0x0000060a}, {0x2b, 0x00053333},
651 {0x2c, 0x0000000d}, {0x2a, 0x0000000a},
652 {0x2b, 0x0000060a}, {0x2b, 0x0005b333},
653 {0x2c, 0x0000000d}, {0x2a, 0x0000000b},
654 {0x2b, 0x0000060a}, {0x2b, 0x00063333},
655 {0x2c, 0x0000000d}, {0x2a, 0x0000000c},
656 {0x2b, 0x0000060a}, {0x2b, 0x0006b333},
657 {0x2c, 0x0000000d}, {0x2a, 0x0000000d},
658 {0x2b, 0x0000060a}, {0x2b, 0x00073333},
659 {0x2c, 0x0000000d}, {0x2a, 0x0000000e},
660 {0x2b, 0x0000050b}, {0x2b, 0x00066666},
661 {0x2c, 0x0000001a}, {0x2a, 0x000e0000},
662 {0x10, 0x0004000f}, {0x11, 0x000e31fc},
663 {0x10, 0x0006000f}, {0x11, 0x000ff9f8},
664 {0x10, 0x0002000f}, {0x11, 0x000203f9},
665 {0x10, 0x0003000f}, {0x11, 0x000ff500},
666 {0x10, 0x00000000}, {0x11, 0x00000000},
667 {0x10, 0x0008000f}, {0x11, 0x0003f100},
668 {0x10, 0x0009000f}, {0x11, 0x00023100},
669 {0x12, 0x00032000}, {0x12, 0x00071000},
670 {0x12, 0x000b0000}, {0x12, 0x000fc000},
671 {0x13, 0x000287b3}, {0x13, 0x000244b7},
672 {0x13, 0x000204ab}, {0x13, 0x0001c49f},
673 {0x13, 0x00018493}, {0x13, 0x0001429b},
674 {0x13, 0x00010299}, {0x13, 0x0000c29c},
675 {0x13, 0x000081a0}, {0x13, 0x000040ac},
676 {0x13, 0x00000020}, {0x14, 0x0001944c},
677 {0x14, 0x00059444}, {0x14, 0x0009944c},
678 {0x14, 0x000d9444}, {0x15, 0x0000f474},
679 {0x15, 0x0004f477}, {0x15, 0x0008f455},
680 {0x15, 0x000cf455}, {0x16, 0x00000339},
681 {0x16, 0x00040339}, {0x16, 0x00080339},
682 {0x16, 0x000c0366}, {0x00, 0x00010159},
683 {0x18, 0x0000f401}, {0xfe, 0x00000000},
684 {0xfe, 0x00000000}, {0x1f, 0x00000003},
685 {0xfe, 0x00000000}, {0xfe, 0x00000000},
686 {0x1e, 0x00000247}, {0x1f, 0x00000000},
687 {0x00, 0x00030159},
688 {0xff, 0xffffffff}
689};
690
691static struct rtl8xxxu_rfregval rtl8192cu_radioa_2t_init_table[] = {
692 {0x00, 0x00030159}, {0x01, 0x00031284},
693 {0x02, 0x00098000}, {0x03, 0x00018c63},
694 {0x04, 0x000210e7}, {0x09, 0x0002044f},
695 {0x0a, 0x0001adb1}, {0x0b, 0x00054867},
696 {0x0c, 0x0008992e}, {0x0d, 0x0000e52c},
697 {0x0e, 0x00039ce7}, {0x0f, 0x00000451},
698 {0x19, 0x00000000}, {0x1a, 0x00010255},
699 {0x1b, 0x00060a00}, {0x1c, 0x000fc378},
700 {0x1d, 0x000a1250}, {0x1e, 0x0004445f},
701 {0x1f, 0x00080001}, {0x20, 0x0000b614},
702 {0x21, 0x0006c000}, {0x22, 0x00000000},
703 {0x23, 0x00001558}, {0x24, 0x00000060},
704 {0x25, 0x00000483}, {0x26, 0x0004f000},
705 {0x27, 0x000ec7d9}, {0x28, 0x000577c0},
706 {0x29, 0x00004783}, {0x2a, 0x00000001},
707 {0x2b, 0x00021334}, {0x2a, 0x00000000},
708 {0x2b, 0x00000054}, {0x2a, 0x00000001},
709 {0x2b, 0x00000808}, {0x2b, 0x00053333},
710 {0x2c, 0x0000000c}, {0x2a, 0x00000002},
711 {0x2b, 0x00000808}, {0x2b, 0x0005b333},
712 {0x2c, 0x0000000d}, {0x2a, 0x00000003},
713 {0x2b, 0x00000808}, {0x2b, 0x00063333},
714 {0x2c, 0x0000000d}, {0x2a, 0x00000004},
715 {0x2b, 0x00000808}, {0x2b, 0x0006b333},
716 {0x2c, 0x0000000d}, {0x2a, 0x00000005},
717 {0x2b, 0x00000808}, {0x2b, 0x00073333},
718 {0x2c, 0x0000000d}, {0x2a, 0x00000006},
719 {0x2b, 0x00000709}, {0x2b, 0x0005b333},
720 {0x2c, 0x0000000d}, {0x2a, 0x00000007},
721 {0x2b, 0x00000709}, {0x2b, 0x00063333},
722 {0x2c, 0x0000000d}, {0x2a, 0x00000008},
723 {0x2b, 0x0000060a}, {0x2b, 0x0004b333},
724 {0x2c, 0x0000000d}, {0x2a, 0x00000009},
725 {0x2b, 0x0000060a}, {0x2b, 0x00053333},
726 {0x2c, 0x0000000d}, {0x2a, 0x0000000a},
727 {0x2b, 0x0000060a}, {0x2b, 0x0005b333},
728 {0x2c, 0x0000000d}, {0x2a, 0x0000000b},
729 {0x2b, 0x0000060a}, {0x2b, 0x00063333},
730 {0x2c, 0x0000000d}, {0x2a, 0x0000000c},
731 {0x2b, 0x0000060a}, {0x2b, 0x0006b333},
732 {0x2c, 0x0000000d}, {0x2a, 0x0000000d},
733 {0x2b, 0x0000060a}, {0x2b, 0x00073333},
734 {0x2c, 0x0000000d}, {0x2a, 0x0000000e},
735 {0x2b, 0x0000050b}, {0x2b, 0x00066666},
736 {0x2c, 0x0000001a}, {0x2a, 0x000e0000},
737 {0x10, 0x0004000f}, {0x11, 0x000e31fc},
738 {0x10, 0x0006000f}, {0x11, 0x000ff9f8},
739 {0x10, 0x0002000f}, {0x11, 0x000203f9},
740 {0x10, 0x0003000f}, {0x11, 0x000ff500},
741 {0x10, 0x00000000}, {0x11, 0x00000000},
742 {0x10, 0x0008000f}, {0x11, 0x0003f100},
743 {0x10, 0x0009000f}, {0x11, 0x00023100},
744 {0x12, 0x00032000}, {0x12, 0x00071000},
745 {0x12, 0x000b0000}, {0x12, 0x000fc000},
746 {0x13, 0x000287b3}, {0x13, 0x000244b7},
747 {0x13, 0x000204ab}, {0x13, 0x0001c49f},
748 {0x13, 0x00018493}, {0x13, 0x0001429b},
749 {0x13, 0x00010299}, {0x13, 0x0000c29c},
750 {0x13, 0x000081a0}, {0x13, 0x000040ac},
751 {0x13, 0x00000020}, {0x14, 0x0001944c},
752 {0x14, 0x00059444}, {0x14, 0x0009944c},
753 {0x14, 0x000d9444}, {0x15, 0x0000f424},
754 {0x15, 0x0004f424}, {0x15, 0x0008f424},
755 {0x15, 0x000cf424}, {0x16, 0x000e0330},
756 {0x16, 0x000a0330}, {0x16, 0x00060330},
757 {0x16, 0x00020330}, {0x00, 0x00010159},
758 {0x18, 0x0000f401}, {0xfe, 0x00000000},
759 {0xfe, 0x00000000}, {0x1f, 0x00080003},
760 {0xfe, 0x00000000}, {0xfe, 0x00000000},
761 {0x1e, 0x00044457}, {0x1f, 0x00080000},
762 {0x00, 0x00030159},
763 {0xff, 0xffffffff}
764};
765
766static struct rtl8xxxu_rfregval rtl8192cu_radiob_2t_init_table[] = {
767 {0x00, 0x00030159}, {0x01, 0x00031284},
768 {0x02, 0x00098000}, {0x03, 0x00018c63},
769 {0x04, 0x000210e7}, {0x09, 0x0002044f},
770 {0x0a, 0x0001adb1}, {0x0b, 0x00054867},
771 {0x0c, 0x0008992e}, {0x0d, 0x0000e52c},
772 {0x0e, 0x00039ce7}, {0x0f, 0x00000451},
773 {0x12, 0x00032000}, {0x12, 0x00071000},
774 {0x12, 0x000b0000}, {0x12, 0x000fc000},
775 {0x13, 0x000287af}, {0x13, 0x000244b7},
776 {0x13, 0x000204ab}, {0x13, 0x0001c49f},
777 {0x13, 0x00018493}, {0x13, 0x00014297},
778 {0x13, 0x00010295}, {0x13, 0x0000c298},
779 {0x13, 0x0000819c}, {0x13, 0x000040a8},
780 {0x13, 0x0000001c}, {0x14, 0x0001944c},
781 {0x14, 0x00059444}, {0x14, 0x0009944c},
782 {0x14, 0x000d9444}, {0x15, 0x0000f424},
783 {0x15, 0x0004f424}, {0x15, 0x0008f424},
784 {0x15, 0x000cf424}, {0x16, 0x000e0330},
785 {0x16, 0x000a0330}, {0x16, 0x00060330},
786 {0x16, 0x00020330},
787 {0xff, 0xffffffff}
788};
789
790static struct rtl8xxxu_rfregval rtl8192cu_radioa_1t_init_table[] = {
791 {0x00, 0x00030159}, {0x01, 0x00031284},
792 {0x02, 0x00098000}, {0x03, 0x00018c63},
793 {0x04, 0x000210e7}, {0x09, 0x0002044f},
794 {0x0a, 0x0001adb1}, {0x0b, 0x00054867},
795 {0x0c, 0x0008992e}, {0x0d, 0x0000e52c},
796 {0x0e, 0x00039ce7}, {0x0f, 0x00000451},
797 {0x19, 0x00000000}, {0x1a, 0x00010255},
798 {0x1b, 0x00060a00}, {0x1c, 0x000fc378},
799 {0x1d, 0x000a1250}, {0x1e, 0x0004445f},
800 {0x1f, 0x00080001}, {0x20, 0x0000b614},
801 {0x21, 0x0006c000}, {0x22, 0x00000000},
802 {0x23, 0x00001558}, {0x24, 0x00000060},
803 {0x25, 0x00000483}, {0x26, 0x0004f000},
804 {0x27, 0x000ec7d9}, {0x28, 0x000577c0},
805 {0x29, 0x00004783}, {0x2a, 0x00000001},
806 {0x2b, 0x00021334}, {0x2a, 0x00000000},
807 {0x2b, 0x00000054}, {0x2a, 0x00000001},
808 {0x2b, 0x00000808}, {0x2b, 0x00053333},
809 {0x2c, 0x0000000c}, {0x2a, 0x00000002},
810 {0x2b, 0x00000808}, {0x2b, 0x0005b333},
811 {0x2c, 0x0000000d}, {0x2a, 0x00000003},
812 {0x2b, 0x00000808}, {0x2b, 0x00063333},
813 {0x2c, 0x0000000d}, {0x2a, 0x00000004},
814 {0x2b, 0x00000808}, {0x2b, 0x0006b333},
815 {0x2c, 0x0000000d}, {0x2a, 0x00000005},
816 {0x2b, 0x00000808}, {0x2b, 0x00073333},
817 {0x2c, 0x0000000d}, {0x2a, 0x00000006},
818 {0x2b, 0x00000709}, {0x2b, 0x0005b333},
819 {0x2c, 0x0000000d}, {0x2a, 0x00000007},
820 {0x2b, 0x00000709}, {0x2b, 0x00063333},
821 {0x2c, 0x0000000d}, {0x2a, 0x00000008},
822 {0x2b, 0x0000060a}, {0x2b, 0x0004b333},
823 {0x2c, 0x0000000d}, {0x2a, 0x00000009},
824 {0x2b, 0x0000060a}, {0x2b, 0x00053333},
825 {0x2c, 0x0000000d}, {0x2a, 0x0000000a},
826 {0x2b, 0x0000060a}, {0x2b, 0x0005b333},
827 {0x2c, 0x0000000d}, {0x2a, 0x0000000b},
828 {0x2b, 0x0000060a}, {0x2b, 0x00063333},
829 {0x2c, 0x0000000d}, {0x2a, 0x0000000c},
830 {0x2b, 0x0000060a}, {0x2b, 0x0006b333},
831 {0x2c, 0x0000000d}, {0x2a, 0x0000000d},
832 {0x2b, 0x0000060a}, {0x2b, 0x00073333},
833 {0x2c, 0x0000000d}, {0x2a, 0x0000000e},
834 {0x2b, 0x0000050b}, {0x2b, 0x00066666},
835 {0x2c, 0x0000001a}, {0x2a, 0x000e0000},
836 {0x10, 0x0004000f}, {0x11, 0x000e31fc},
837 {0x10, 0x0006000f}, {0x11, 0x000ff9f8},
838 {0x10, 0x0002000f}, {0x11, 0x000203f9},
839 {0x10, 0x0003000f}, {0x11, 0x000ff500},
840 {0x10, 0x00000000}, {0x11, 0x00000000},
841 {0x10, 0x0008000f}, {0x11, 0x0003f100},
842 {0x10, 0x0009000f}, {0x11, 0x00023100},
843 {0x12, 0x00032000}, {0x12, 0x00071000},
844 {0x12, 0x000b0000}, {0x12, 0x000fc000},
845 {0x13, 0x000287b3}, {0x13, 0x000244b7},
846 {0x13, 0x000204ab}, {0x13, 0x0001c49f},
847 {0x13, 0x00018493}, {0x13, 0x0001429b},
848 {0x13, 0x00010299}, {0x13, 0x0000c29c},
849 {0x13, 0x000081a0}, {0x13, 0x000040ac},
850 {0x13, 0x00000020}, {0x14, 0x0001944c},
851 {0x14, 0x00059444}, {0x14, 0x0009944c},
852 {0x14, 0x000d9444}, {0x15, 0x0000f405},
853 {0x15, 0x0004f405}, {0x15, 0x0008f405},
854 {0x15, 0x000cf405}, {0x16, 0x000e0330},
855 {0x16, 0x000a0330}, {0x16, 0x00060330},
856 {0x16, 0x00020330}, {0x00, 0x00010159},
857 {0x18, 0x0000f401}, {0xfe, 0x00000000},
858 {0xfe, 0x00000000}, {0x1f, 0x00080003},
859 {0xfe, 0x00000000}, {0xfe, 0x00000000},
860 {0x1e, 0x00044457}, {0x1f, 0x00080000},
861 {0x00, 0x00030159},
862 {0xff, 0xffffffff}
863};
864
865static struct rtl8xxxu_rfregval rtl8188ru_radioa_1t_highpa_table[] = {
866 {0x00, 0x00030159}, {0x01, 0x00031284},
867 {0x02, 0x00098000}, {0x03, 0x00018c63},
868 {0x04, 0x000210e7}, {0x09, 0x0002044f},
869 {0x0a, 0x0001adb0}, {0x0b, 0x00054867},
870 {0x0c, 0x0008992e}, {0x0d, 0x0000e529},
871 {0x0e, 0x00039ce7}, {0x0f, 0x00000451},
872 {0x19, 0x00000000}, {0x1a, 0x00000255},
873 {0x1b, 0x00060a00}, {0x1c, 0x000fc378},
874 {0x1d, 0x000a1250}, {0x1e, 0x0004445f},
875 {0x1f, 0x00080001}, {0x20, 0x0000b614},
876 {0x21, 0x0006c000}, {0x22, 0x0000083c},
877 {0x23, 0x00001558}, {0x24, 0x00000060},
878 {0x25, 0x00000483}, {0x26, 0x0004f000},
879 {0x27, 0x000ec7d9}, {0x28, 0x000977c0},
880 {0x29, 0x00004783}, {0x2a, 0x00000001},
881 {0x2b, 0x00021334}, {0x2a, 0x00000000},
882 {0x2b, 0x00000054}, {0x2a, 0x00000001},
883 {0x2b, 0x00000808}, {0x2b, 0x00053333},
884 {0x2c, 0x0000000c}, {0x2a, 0x00000002},
885 {0x2b, 0x00000808}, {0x2b, 0x0005b333},
886 {0x2c, 0x0000000d}, {0x2a, 0x00000003},
887 {0x2b, 0x00000808}, {0x2b, 0x00063333},
888 {0x2c, 0x0000000d}, {0x2a, 0x00000004},
889 {0x2b, 0x00000808}, {0x2b, 0x0006b333},
890 {0x2c, 0x0000000d}, {0x2a, 0x00000005},
891 {0x2b, 0x00000808}, {0x2b, 0x00073333},
892 {0x2c, 0x0000000d}, {0x2a, 0x00000006},
893 {0x2b, 0x00000709}, {0x2b, 0x0005b333},
894 {0x2c, 0x0000000d}, {0x2a, 0x00000007},
895 {0x2b, 0x00000709}, {0x2b, 0x00063333},
896 {0x2c, 0x0000000d}, {0x2a, 0x00000008},
897 {0x2b, 0x0000060a}, {0x2b, 0x0004b333},
898 {0x2c, 0x0000000d}, {0x2a, 0x00000009},
899 {0x2b, 0x0000060a}, {0x2b, 0x00053333},
900 {0x2c, 0x0000000d}, {0x2a, 0x0000000a},
901 {0x2b, 0x0000060a}, {0x2b, 0x0005b333},
902 {0x2c, 0x0000000d}, {0x2a, 0x0000000b},
903 {0x2b, 0x0000060a}, {0x2b, 0x00063333},
904 {0x2c, 0x0000000d}, {0x2a, 0x0000000c},
905 {0x2b, 0x0000060a}, {0x2b, 0x0006b333},
906 {0x2c, 0x0000000d}, {0x2a, 0x0000000d},
907 {0x2b, 0x0000060a}, {0x2b, 0x00073333},
908 {0x2c, 0x0000000d}, {0x2a, 0x0000000e},
909 {0x2b, 0x0000050b}, {0x2b, 0x00066666},
910 {0x2c, 0x0000001a}, {0x2a, 0x000e0000},
911 {0x10, 0x0004000f}, {0x11, 0x000e31fc},
912 {0x10, 0x0006000f}, {0x11, 0x000ff9f8},
913 {0x10, 0x0002000f}, {0x11, 0x000203f9},
914 {0x10, 0x0003000f}, {0x11, 0x000ff500},
915 {0x10, 0x00000000}, {0x11, 0x00000000},
916 {0x10, 0x0008000f}, {0x11, 0x0003f100},
917 {0x10, 0x0009000f}, {0x11, 0x00023100},
918 {0x12, 0x000d8000}, {0x12, 0x00090000},
919 {0x12, 0x00051000}, {0x12, 0x00012000},
920 {0x13, 0x00028fb4}, {0x13, 0x00024fa8},
921 {0x13, 0x000207a4}, {0x13, 0x0001c3b0},
922 {0x13, 0x000183a4}, {0x13, 0x00014398},
923 {0x13, 0x000101a4}, {0x13, 0x0000c198},
924 {0x13, 0x000080a4}, {0x13, 0x00004098},
925 {0x13, 0x00000000}, {0x14, 0x0001944c},
926 {0x14, 0x00059444}, {0x14, 0x0009944c},
927 {0x14, 0x000d9444}, {0x15, 0x0000f405},
928 {0x15, 0x0004f405}, {0x15, 0x0008f405},
929 {0x15, 0x000cf405}, {0x16, 0x000e0330},
930 {0x16, 0x000a0330}, {0x16, 0x00060330},
931 {0x16, 0x00020330}, {0x00, 0x00010159},
932 {0x18, 0x0000f401}, {0xfe, 0x00000000},
933 {0xfe, 0x00000000}, {0x1f, 0x00080003},
934 {0xfe, 0x00000000}, {0xfe, 0x00000000},
935 {0x1e, 0x00044457}, {0x1f, 0x00080000},
936 {0x00, 0x00030159},
937 {0xff, 0xffffffff}
938};
939
940static struct rtl8xxxu_rfregs rtl8xxxu_rfregs[] = {
941 { /* RF_A */
942 .hssiparm1 = REG_FPGA0_XA_HSSI_PARM1,
943 .hssiparm2 = REG_FPGA0_XA_HSSI_PARM2,
944 .lssiparm = REG_FPGA0_XA_LSSI_PARM,
945 .hspiread = REG_HSPI_XA_READBACK,
946 .lssiread = REG_FPGA0_XA_LSSI_READBACK,
947 .rf_sw_ctrl = REG_FPGA0_XA_RF_SW_CTRL,
948 },
949 { /* RF_B */
950 .hssiparm1 = REG_FPGA0_XB_HSSI_PARM1,
951 .hssiparm2 = REG_FPGA0_XB_HSSI_PARM2,
952 .lssiparm = REG_FPGA0_XB_LSSI_PARM,
953 .hspiread = REG_HSPI_XB_READBACK,
954 .lssiread = REG_FPGA0_XB_LSSI_READBACK,
955 .rf_sw_ctrl = REG_FPGA0_XB_RF_SW_CTRL,
956 },
957};
958
959static const u32 rtl8723au_iqk_phy_iq_bb_reg[RTL8XXXU_BB_REGS] = {
960 REG_OFDM0_XA_RX_IQ_IMBALANCE,
961 REG_OFDM0_XB_RX_IQ_IMBALANCE,
962 REG_OFDM0_ENERGY_CCA_THRES,
963 REG_OFDM0_AGCR_SSI_TABLE,
964 REG_OFDM0_XA_TX_IQ_IMBALANCE,
965 REG_OFDM0_XB_TX_IQ_IMBALANCE,
966 REG_OFDM0_XC_TX_AFE,
967 REG_OFDM0_XD_TX_AFE,
968 REG_OFDM0_RX_IQ_EXT_ANTA
969};
970
971static u8 rtl8xxxu_read8(struct rtl8xxxu_priv *priv, u16 addr)
972{
973 struct usb_device *udev = priv->udev;
974 int len;
975 u8 data;
976
977 mutex_lock(&priv->usb_buf_mutex);
978 len = usb_control_msg(udev, usb_rcvctrlpipe(udev, 0),
979 REALTEK_USB_CMD_REQ, REALTEK_USB_READ,
980 addr, 0, &priv->usb_buf.val8, sizeof(u8),
981 RTW_USB_CONTROL_MSG_TIMEOUT);
982 data = priv->usb_buf.val8;
983 mutex_unlock(&priv->usb_buf_mutex);
984
985 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_REG_READ)
986 dev_info(&udev->dev, "%s(%04x) = 0x%02x, len %i\n",
987 __func__, addr, data, len);
988 return data;
989}
990
991static u16 rtl8xxxu_read16(struct rtl8xxxu_priv *priv, u16 addr)
992{
993 struct usb_device *udev = priv->udev;
994 int len;
995 u16 data;
996
997 mutex_lock(&priv->usb_buf_mutex);
998 len = usb_control_msg(udev, usb_rcvctrlpipe(udev, 0),
999 REALTEK_USB_CMD_REQ, REALTEK_USB_READ,
1000 addr, 0, &priv->usb_buf.val16, sizeof(u16),
1001 RTW_USB_CONTROL_MSG_TIMEOUT);
1002 data = le16_to_cpu(priv->usb_buf.val16);
1003 mutex_unlock(&priv->usb_buf_mutex);
1004
1005 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_REG_READ)
1006 dev_info(&udev->dev, "%s(%04x) = 0x%04x, len %i\n",
1007 __func__, addr, data, len);
1008 return data;
1009}
1010
1011static u32 rtl8xxxu_read32(struct rtl8xxxu_priv *priv, u16 addr)
1012{
1013 struct usb_device *udev = priv->udev;
1014 int len;
1015 u32 data;
1016
1017 mutex_lock(&priv->usb_buf_mutex);
1018 len = usb_control_msg(udev, usb_rcvctrlpipe(udev, 0),
1019 REALTEK_USB_CMD_REQ, REALTEK_USB_READ,
1020 addr, 0, &priv->usb_buf.val32, sizeof(u32),
1021 RTW_USB_CONTROL_MSG_TIMEOUT);
1022 data = le32_to_cpu(priv->usb_buf.val32);
1023 mutex_unlock(&priv->usb_buf_mutex);
1024
1025 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_REG_READ)
1026 dev_info(&udev->dev, "%s(%04x) = 0x%08x, len %i\n",
1027 __func__, addr, data, len);
1028 return data;
1029}
1030
1031static int rtl8xxxu_write8(struct rtl8xxxu_priv *priv, u16 addr, u8 val)
1032{
1033 struct usb_device *udev = priv->udev;
1034 int ret;
1035
1036 mutex_lock(&priv->usb_buf_mutex);
1037 priv->usb_buf.val8 = val;
1038 ret = usb_control_msg(udev, usb_sndctrlpipe(udev, 0),
1039 REALTEK_USB_CMD_REQ, REALTEK_USB_WRITE,
1040 addr, 0, &priv->usb_buf.val8, sizeof(u8),
1041 RTW_USB_CONTROL_MSG_TIMEOUT);
1042
1043 mutex_unlock(&priv->usb_buf_mutex);
1044
1045 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_REG_WRITE)
1046 dev_info(&udev->dev, "%s(%04x) = 0x%02x\n",
1047 __func__, addr, val);
1048 return ret;
1049}
1050
1051static int rtl8xxxu_write16(struct rtl8xxxu_priv *priv, u16 addr, u16 val)
1052{
1053 struct usb_device *udev = priv->udev;
1054 int ret;
1055
1056 mutex_lock(&priv->usb_buf_mutex);
1057 priv->usb_buf.val16 = cpu_to_le16(val);
1058 ret = usb_control_msg(udev, usb_sndctrlpipe(udev, 0),
1059 REALTEK_USB_CMD_REQ, REALTEK_USB_WRITE,
1060 addr, 0, &priv->usb_buf.val16, sizeof(u16),
1061 RTW_USB_CONTROL_MSG_TIMEOUT);
1062 mutex_unlock(&priv->usb_buf_mutex);
1063
1064 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_REG_WRITE)
1065 dev_info(&udev->dev, "%s(%04x) = 0x%04x\n",
1066 __func__, addr, val);
1067 return ret;
1068}
1069
1070static int rtl8xxxu_write32(struct rtl8xxxu_priv *priv, u16 addr, u32 val)
1071{
1072 struct usb_device *udev = priv->udev;
1073 int ret;
1074
1075 mutex_lock(&priv->usb_buf_mutex);
1076 priv->usb_buf.val32 = cpu_to_le32(val);
1077 ret = usb_control_msg(udev, usb_sndctrlpipe(udev, 0),
1078 REALTEK_USB_CMD_REQ, REALTEK_USB_WRITE,
1079 addr, 0, &priv->usb_buf.val32, sizeof(u32),
1080 RTW_USB_CONTROL_MSG_TIMEOUT);
1081 mutex_unlock(&priv->usb_buf_mutex);
1082
1083 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_REG_WRITE)
1084 dev_info(&udev->dev, "%s(%04x) = 0x%08x\n",
1085 __func__, addr, val);
1086 return ret;
1087}
1088
1089static int
1090rtl8xxxu_writeN(struct rtl8xxxu_priv *priv, u16 addr, u8 *buf, u16 len)
1091{
1092 struct usb_device *udev = priv->udev;
1093 int blocksize = priv->fops->writeN_block_size;
1094 int ret, i, count, remainder;
1095
1096 count = len / blocksize;
1097 remainder = len % blocksize;
1098
1099 for (i = 0; i < count; i++) {
1100 ret = usb_control_msg(udev, usb_sndctrlpipe(udev, 0),
1101 REALTEK_USB_CMD_REQ, REALTEK_USB_WRITE,
1102 addr, 0, buf, blocksize,
1103 RTW_USB_CONTROL_MSG_TIMEOUT);
1104 if (ret != blocksize)
1105 goto write_error;
1106
1107 addr += blocksize;
1108 buf += blocksize;
1109 }
1110
1111 if (remainder) {
1112 ret = usb_control_msg(udev, usb_sndctrlpipe(udev, 0),
1113 REALTEK_USB_CMD_REQ, REALTEK_USB_WRITE,
1114 addr, 0, buf, remainder,
1115 RTW_USB_CONTROL_MSG_TIMEOUT);
1116 if (ret != remainder)
1117 goto write_error;
1118 }
1119
1120 return len;
1121
1122write_error:
1123 dev_info(&udev->dev,
1124 "%s: Failed to write block at addr: %04x size: %04x\n",
1125 __func__, addr, blocksize);
1126 return -EAGAIN;
1127}
1128
1129static u32 rtl8xxxu_read_rfreg(struct rtl8xxxu_priv *priv,
1130 enum rtl8xxxu_rfpath path, u8 reg)
1131{
1132 u32 hssia, val32, retval;
1133
1134 hssia = rtl8xxxu_read32(priv, REG_FPGA0_XA_HSSI_PARM2);
1135 if (path != RF_A)
1136 val32 = rtl8xxxu_read32(priv, rtl8xxxu_rfregs[path].hssiparm2);
1137 else
1138 val32 = hssia;
1139
1140 val32 &= ~FPGA0_HSSI_PARM2_ADDR_MASK;
1141 val32 |= (reg << FPGA0_HSSI_PARM2_ADDR_SHIFT);
1142 val32 |= FPGA0_HSSI_PARM2_EDGE_READ;
1143 hssia &= ~FPGA0_HSSI_PARM2_EDGE_READ;
1144 rtl8xxxu_write32(priv, REG_FPGA0_XA_HSSI_PARM2, hssia);
1145
1146 udelay(10);
1147
1148 rtl8xxxu_write32(priv, rtl8xxxu_rfregs[path].hssiparm2, val32);
1149 udelay(100);
1150
1151 hssia |= FPGA0_HSSI_PARM2_EDGE_READ;
1152 rtl8xxxu_write32(priv, REG_FPGA0_XA_HSSI_PARM2, hssia);
1153 udelay(10);
1154
1155 val32 = rtl8xxxu_read32(priv, rtl8xxxu_rfregs[path].hssiparm1);
1156 if (val32 & FPGA0_HSSI_PARM1_PI)
1157 retval = rtl8xxxu_read32(priv, rtl8xxxu_rfregs[path].hspiread);
1158 else
1159 retval = rtl8xxxu_read32(priv, rtl8xxxu_rfregs[path].lssiread);
1160
1161 retval &= 0xfffff;
1162
1163 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_RFREG_READ)
1164 dev_info(&priv->udev->dev, "%s(%02x) = 0x%06x\n",
1165 __func__, reg, retval);
1166 return retval;
1167}
1168
1169static int rtl8xxxu_write_rfreg(struct rtl8xxxu_priv *priv,
1170 enum rtl8xxxu_rfpath path, u8 reg, u32 data)
1171{
1172 int ret, retval;
1173 u32 dataaddr;
1174
1175 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_RFREG_WRITE)
1176 dev_info(&priv->udev->dev, "%s(%02x) = 0x%06x\n",
1177 __func__, reg, data);
1178
1179 data &= FPGA0_LSSI_PARM_DATA_MASK;
1180 dataaddr = (reg << FPGA0_LSSI_PARM_ADDR_SHIFT) | data;
1181
1182 /* Use XB for path B */
1183 ret = rtl8xxxu_write32(priv, rtl8xxxu_rfregs[path].lssiparm, dataaddr);
1184 if (ret != sizeof(dataaddr))
1185 retval = -EIO;
1186 else
1187 retval = 0;
1188
1189 udelay(1);
1190
1191 return retval;
1192}
1193
1194static int rtl8723a_h2c_cmd(struct rtl8xxxu_priv *priv, struct h2c_cmd *h2c)
1195{
1196 struct device *dev = &priv->udev->dev;
1197 int mbox_nr, retry, retval = 0;
1198 int mbox_reg, mbox_ext_reg;
1199 u8 val8;
1200
1201 mutex_lock(&priv->h2c_mutex);
1202
1203 mbox_nr = priv->next_mbox;
1204 mbox_reg = REG_HMBOX_0 + (mbox_nr * 4);
1205 mbox_ext_reg = REG_HMBOX_EXT_0 + (mbox_nr * 2);
1206
1207 /*
1208 * MBOX ready?
1209 */
1210 retry = 100;
1211 do {
1212 val8 = rtl8xxxu_read8(priv, REG_HMTFR);
1213 if (!(val8 & BIT(mbox_nr)))
1214 break;
1215 } while (retry--);
1216
1217 if (!retry) {
1218 dev_dbg(dev, "%s: Mailbox busy\n", __func__);
1219 retval = -EBUSY;
1220 goto error;
1221 }
1222
1223 /*
1224 * Need to swap as it's being swapped again by rtl8xxxu_write16/32()
1225 */
1226 if (h2c->cmd.cmd & H2C_EXT) {
1227 rtl8xxxu_write16(priv, mbox_ext_reg,
1228 le16_to_cpu(h2c->raw.ext));
1229 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_H2C)
1230 dev_info(dev, "H2C_EXT %04x\n",
1231 le16_to_cpu(h2c->raw.ext));
1232 }
1233 rtl8xxxu_write32(priv, mbox_reg, le32_to_cpu(h2c->raw.data));
1234 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_H2C)
1235 dev_info(dev, "H2C %08x\n", le32_to_cpu(h2c->raw.data));
1236
1237 priv->next_mbox = (mbox_nr + 1) % H2C_MAX_MBOX;
1238
1239error:
1240 mutex_unlock(&priv->h2c_mutex);
1241 return retval;
1242}
1243
1244static void rtl8723a_enable_rf(struct rtl8xxxu_priv *priv)
1245{
1246 u8 val8;
1247 u32 val32;
1248
1249 val8 = rtl8xxxu_read8(priv, REG_SPS0_CTRL);
1250 val8 |= BIT(0) | BIT(3);
1251 rtl8xxxu_write8(priv, REG_SPS0_CTRL, val8);
1252
1253 val32 = rtl8xxxu_read32(priv, REG_FPGA0_XAB_RF_PARM);
1254 val32 &= ~(BIT(4) | BIT(5));
1255 val32 |= BIT(3);
1256 if (priv->rf_paths == 2) {
1257 val32 &= ~(BIT(20) | BIT(21));
1258 val32 |= BIT(19);
1259 }
1260 rtl8xxxu_write32(priv, REG_FPGA0_XAB_RF_PARM, val32);
1261
1262 val32 = rtl8xxxu_read32(priv, REG_OFDM0_TRX_PATH_ENABLE);
1263 val32 &= ~OFDM_RF_PATH_TX_MASK;
1264 if (priv->tx_paths == 2)
1265 val32 |= OFDM_RF_PATH_TX_A | OFDM_RF_PATH_TX_B;
1266 else if (priv->rtlchip == 0x8192c || priv->rtlchip == 0x8191c)
1267 val32 |= OFDM_RF_PATH_TX_B;
1268 else
1269 val32 |= OFDM_RF_PATH_TX_A;
1270 rtl8xxxu_write32(priv, REG_OFDM0_TRX_PATH_ENABLE, val32);
1271
1272 val32 = rtl8xxxu_read32(priv, REG_FPGA0_RF_MODE);
1273 val32 &= ~FPGA_RF_MODE_JAPAN;
1274 rtl8xxxu_write32(priv, REG_FPGA0_RF_MODE, val32);
1275
1276 if (priv->rf_paths == 2)
1277 rtl8xxxu_write32(priv, REG_RX_WAIT_CCA, 0x63db25a0);
1278 else
1279 rtl8xxxu_write32(priv, REG_RX_WAIT_CCA, 0x631b25a0);
1280
1281 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_AC, 0x32d95);
1282 if (priv->rf_paths == 2)
1283 rtl8xxxu_write_rfreg(priv, RF_B, RF6052_REG_AC, 0x32d95);
1284
1285 rtl8xxxu_write8(priv, REG_TXPAUSE, 0x00);
1286}
1287
1288static void rtl8723a_disable_rf(struct rtl8xxxu_priv *priv)
1289{
1290 u8 sps0;
1291 u32 val32;
1292
1293 rtl8xxxu_write8(priv, REG_TXPAUSE, 0xff);
1294
1295 sps0 = rtl8xxxu_read8(priv, REG_SPS0_CTRL);
1296
1297 /* RF RX code for preamble power saving */
1298 val32 = rtl8xxxu_read32(priv, REG_FPGA0_XAB_RF_PARM);
1299 val32 &= ~(BIT(3) | BIT(4) | BIT(5));
1300 if (priv->rf_paths == 2)
1301 val32 &= ~(BIT(19) | BIT(20) | BIT(21));
1302 rtl8xxxu_write32(priv, REG_FPGA0_XAB_RF_PARM, val32);
1303
1304 /* Disable TX for four paths */
1305 val32 = rtl8xxxu_read32(priv, REG_OFDM0_TRX_PATH_ENABLE);
1306 val32 &= ~OFDM_RF_PATH_TX_MASK;
1307 rtl8xxxu_write32(priv, REG_OFDM0_TRX_PATH_ENABLE, val32);
1308
1309 /* Enable power saving */
1310 val32 = rtl8xxxu_read32(priv, REG_FPGA0_RF_MODE);
1311 val32 |= FPGA_RF_MODE_JAPAN;
1312 rtl8xxxu_write32(priv, REG_FPGA0_RF_MODE, val32);
1313
1314 /* AFE control register to power down bits [30:22] */
1315 if (priv->rf_paths == 2)
1316 rtl8xxxu_write32(priv, REG_RX_WAIT_CCA, 0x00db25a0);
1317 else
1318 rtl8xxxu_write32(priv, REG_RX_WAIT_CCA, 0x001b25a0);
1319
1320 /* Power down RF module */
1321 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_AC, 0);
1322 if (priv->rf_paths == 2)
1323 rtl8xxxu_write_rfreg(priv, RF_B, RF6052_REG_AC, 0);
1324
1325 sps0 &= ~(BIT(0) | BIT(3));
1326 rtl8xxxu_write8(priv, REG_SPS0_CTRL, sps0);
1327}
1328
1329
1330static void rtl8723a_stop_tx_beacon(struct rtl8xxxu_priv *priv)
1331{
1332 u8 val8;
1333
1334 val8 = rtl8xxxu_read8(priv, REG_FWHW_TXQ_CTRL + 2);
1335 val8 &= ~BIT(6);
1336 rtl8xxxu_write8(priv, REG_FWHW_TXQ_CTRL + 2, val8);
1337
1338 rtl8xxxu_write8(priv, REG_TBTT_PROHIBIT + 1, 0x64);
1339 val8 = rtl8xxxu_read8(priv, REG_TBTT_PROHIBIT + 2);
1340 val8 &= ~BIT(0);
1341 rtl8xxxu_write8(priv, REG_TBTT_PROHIBIT + 2, val8);
1342}
1343
1344
1345/*
1346 * The rtl8723a has 3 channel groups for it's efuse settings. It only
1347 * supports the 2.4GHz band, so channels 1 - 14:
1348 * group 0: channels 1 - 3
1349 * group 1: channels 4 - 9
1350 * group 2: channels 10 - 14
1351 *
1352 * Note: We index from 0 in the code
1353 */
1354static int rtl8723a_channel_to_group(int channel)
1355{
1356 int group;
1357
1358 if (channel < 4)
1359 group = 0;
1360 else if (channel < 10)
1361 group = 1;
1362 else
1363 group = 2;
1364
1365 return group;
1366}
1367
1368static void rtl8723au_config_channel(struct ieee80211_hw *hw)
1369{
1370 struct rtl8xxxu_priv *priv = hw->priv;
1371 u32 val32, rsr;
1372 u8 val8, opmode;
1373 bool ht = true;
1374 int sec_ch_above, channel;
1375 int i;
1376
1377 opmode = rtl8xxxu_read8(priv, REG_BW_OPMODE);
1378 rsr = rtl8xxxu_read32(priv, REG_RESPONSE_RATE_SET);
1379 channel = hw->conf.chandef.chan->hw_value;
1380
1381 switch (hw->conf.chandef.width) {
1382 case NL80211_CHAN_WIDTH_20_NOHT:
1383 ht = false;
1384 case NL80211_CHAN_WIDTH_20:
1385 opmode |= BW_OPMODE_20MHZ;
1386 rtl8xxxu_write8(priv, REG_BW_OPMODE, opmode);
1387
1388 val32 = rtl8xxxu_read32(priv, REG_FPGA0_RF_MODE);
1389 val32 &= ~FPGA_RF_MODE;
1390 rtl8xxxu_write32(priv, REG_FPGA0_RF_MODE, val32);
1391
1392 val32 = rtl8xxxu_read32(priv, REG_FPGA1_RF_MODE);
1393 val32 &= ~FPGA_RF_MODE;
1394 rtl8xxxu_write32(priv, REG_FPGA1_RF_MODE, val32);
1395
1396 val32 = rtl8xxxu_read32(priv, REG_FPGA0_ANALOG2);
1397 val32 |= FPGA0_ANALOG2_20MHZ;
1398 rtl8xxxu_write32(priv, REG_FPGA0_ANALOG2, val32);
1399 break;
1400 case NL80211_CHAN_WIDTH_40:
1401 if (hw->conf.chandef.center_freq1 >
1402 hw->conf.chandef.chan->center_freq) {
1403 sec_ch_above = 1;
1404 channel += 2;
1405 } else {
1406 sec_ch_above = 0;
1407 channel -= 2;
1408 }
1409
1410 opmode &= ~BW_OPMODE_20MHZ;
1411 rtl8xxxu_write8(priv, REG_BW_OPMODE, opmode);
1412 rsr &= ~RSR_RSC_BANDWIDTH_40M;
1413 if (sec_ch_above)
1414 rsr |= RSR_RSC_UPPER_SUB_CHANNEL;
1415 else
1416 rsr |= RSR_RSC_LOWER_SUB_CHANNEL;
1417 rtl8xxxu_write32(priv, REG_RESPONSE_RATE_SET, rsr);
1418
1419 val32 = rtl8xxxu_read32(priv, REG_FPGA0_RF_MODE);
1420 val32 |= FPGA_RF_MODE;
1421 rtl8xxxu_write32(priv, REG_FPGA0_RF_MODE, val32);
1422
1423 val32 = rtl8xxxu_read32(priv, REG_FPGA1_RF_MODE);
1424 val32 |= FPGA_RF_MODE;
1425 rtl8xxxu_write32(priv, REG_FPGA1_RF_MODE, val32);
1426
1427 /*
1428 * Set Control channel to upper or lower. These settings
1429 * are required only for 40MHz
1430 */
1431 val32 = rtl8xxxu_read32(priv, REG_CCK0_SYSTEM);
1432 val32 &= ~CCK0_SIDEBAND;
1433 if (!sec_ch_above)
1434 val32 |= CCK0_SIDEBAND;
1435 rtl8xxxu_write32(priv, REG_CCK0_SYSTEM, val32);
1436
1437 val32 = rtl8xxxu_read32(priv, REG_OFDM1_LSTF);
1438 val32 &= ~OFDM_LSTF_PRIME_CH_MASK; /* 0xc00 */
1439 if (sec_ch_above)
1440 val32 |= OFDM_LSTF_PRIME_CH_LOW;
1441 else
1442 val32 |= OFDM_LSTF_PRIME_CH_HIGH;
1443 rtl8xxxu_write32(priv, REG_OFDM1_LSTF, val32);
1444
1445 val32 = rtl8xxxu_read32(priv, REG_FPGA0_ANALOG2);
1446 val32 &= ~FPGA0_ANALOG2_20MHZ;
1447 rtl8xxxu_write32(priv, REG_FPGA0_ANALOG2, val32);
1448
1449 val32 = rtl8xxxu_read32(priv, REG_FPGA0_POWER_SAVE);
1450 val32 &= ~(FPGA0_PS_LOWER_CHANNEL | FPGA0_PS_UPPER_CHANNEL);
1451 if (sec_ch_above)
1452 val32 |= FPGA0_PS_UPPER_CHANNEL;
1453 else
1454 val32 |= FPGA0_PS_LOWER_CHANNEL;
1455 rtl8xxxu_write32(priv, REG_FPGA0_POWER_SAVE, val32);
1456 break;
1457
1458 default:
1459 break;
1460 }
1461
1462 for (i = RF_A; i < priv->rf_paths; i++) {
1463 val32 = rtl8xxxu_read_rfreg(priv, i, RF6052_REG_MODE_AG);
1464 val32 &= ~MODE_AG_CHANNEL_MASK;
1465 val32 |= channel;
1466 rtl8xxxu_write_rfreg(priv, i, RF6052_REG_MODE_AG, val32);
1467 }
1468
1469 if (ht)
1470 val8 = 0x0e;
1471 else
1472 val8 = 0x0a;
1473
1474 rtl8xxxu_write8(priv, REG_SIFS_CCK + 1, val8);
1475 rtl8xxxu_write8(priv, REG_SIFS_OFDM + 1, val8);
1476
1477 rtl8xxxu_write16(priv, REG_R2T_SIFS, 0x0808);
1478 rtl8xxxu_write16(priv, REG_T2T_SIFS, 0x0a0a);
1479
1480 for (i = RF_A; i < priv->rf_paths; i++) {
1481 val32 = rtl8xxxu_read_rfreg(priv, i, RF6052_REG_MODE_AG);
1482 if (hw->conf.chandef.width == NL80211_CHAN_WIDTH_40)
1483 val32 &= ~MODE_AG_CHANNEL_20MHZ;
1484 else
1485 val32 |= MODE_AG_CHANNEL_20MHZ;
1486 rtl8xxxu_write_rfreg(priv, i, RF6052_REG_MODE_AG, val32);
1487 }
1488}
1489
1490static void
1491rtl8723a_set_tx_power(struct rtl8xxxu_priv *priv, int channel, bool ht40)
1492{
1493 u8 cck[RTL8723A_MAX_RF_PATHS], ofdm[RTL8723A_MAX_RF_PATHS];
1494 u8 ofdmbase[RTL8723A_MAX_RF_PATHS], mcsbase[RTL8723A_MAX_RF_PATHS];
1495 u32 val32, ofdm_a, ofdm_b, mcs_a, mcs_b;
1496 u8 val8;
1497 int group, i;
1498
1499 group = rtl8723a_channel_to_group(channel);
1500
1501 cck[0] = priv->cck_tx_power_index_A[group];
1502 cck[1] = priv->cck_tx_power_index_B[group];
1503
1504 ofdm[0] = priv->ht40_1s_tx_power_index_A[group];
1505 ofdm[1] = priv->ht40_1s_tx_power_index_B[group];
1506
1507 ofdmbase[0] = ofdm[0] + priv->ofdm_tx_power_index_diff[group].a;
1508 ofdmbase[1] = ofdm[1] + priv->ofdm_tx_power_index_diff[group].b;
1509
1510 mcsbase[0] = ofdm[0];
1511 mcsbase[1] = ofdm[1];
1512 if (!ht40) {
1513 mcsbase[0] += priv->ht20_tx_power_index_diff[group].a;
1514 mcsbase[1] += priv->ht20_tx_power_index_diff[group].b;
1515 }
1516
1517 if (priv->tx_paths > 1) {
1518 if (ofdm[0] > priv->ht40_2s_tx_power_index_diff[group].a)
1519 ofdm[0] -= priv->ht40_2s_tx_power_index_diff[group].a;
1520 if (ofdm[1] > priv->ht40_2s_tx_power_index_diff[group].b)
1521 ofdm[1] -= priv->ht40_2s_tx_power_index_diff[group].b;
1522 }
1523
1524 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_CHANNEL)
1525 dev_info(&priv->udev->dev,
1526 "%s: Setting TX power CCK A: %02x, "
1527 "CCK B: %02x, OFDM A: %02x, OFDM B: %02x\n",
1528 __func__, cck[0], cck[1], ofdm[0], ofdm[1]);
1529
1530 for (i = 0; i < RTL8723A_MAX_RF_PATHS; i++) {
1531 if (cck[i] > RF6052_MAX_TX_PWR)
1532 cck[i] = RF6052_MAX_TX_PWR;
1533 if (ofdm[i] > RF6052_MAX_TX_PWR)
1534 ofdm[i] = RF6052_MAX_TX_PWR;
1535 }
1536
1537 val32 = rtl8xxxu_read32(priv, REG_TX_AGC_A_CCK1_MCS32);
1538 val32 &= 0xffff00ff;
1539 val32 |= (cck[0] << 8);
1540 rtl8xxxu_write32(priv, REG_TX_AGC_A_CCK1_MCS32, val32);
1541
1542 val32 = rtl8xxxu_read32(priv, REG_TX_AGC_B_CCK11_A_CCK2_11);
1543 val32 &= 0xff;
1544 val32 |= ((cck[0] << 8) | (cck[0] << 16) | (cck[0] << 24));
1545 rtl8xxxu_write32(priv, REG_TX_AGC_B_CCK11_A_CCK2_11, val32);
1546
1547 val32 = rtl8xxxu_read32(priv, REG_TX_AGC_B_CCK11_A_CCK2_11);
1548 val32 &= 0xffffff00;
1549 val32 |= cck[1];
1550 rtl8xxxu_write32(priv, REG_TX_AGC_B_CCK11_A_CCK2_11, val32);
1551
1552 val32 = rtl8xxxu_read32(priv, REG_TX_AGC_B_CCK1_55_MCS32);
1553 val32 &= 0xff;
1554 val32 |= ((cck[1] << 8) | (cck[1] << 16) | (cck[1] << 24));
1555 rtl8xxxu_write32(priv, REG_TX_AGC_B_CCK1_55_MCS32, val32);
1556
1557 ofdm_a = ofdmbase[0] | ofdmbase[0] << 8 |
1558 ofdmbase[0] << 16 | ofdmbase[0] << 24;
1559 ofdm_b = ofdmbase[1] | ofdmbase[1] << 8 |
1560 ofdmbase[1] << 16 | ofdmbase[1] << 24;
1561 rtl8xxxu_write32(priv, REG_TX_AGC_A_RATE18_06, ofdm_a);
1562 rtl8xxxu_write32(priv, REG_TX_AGC_B_RATE18_06, ofdm_b);
1563
1564 rtl8xxxu_write32(priv, REG_TX_AGC_A_RATE54_24, ofdm_a);
1565 rtl8xxxu_write32(priv, REG_TX_AGC_B_RATE54_24, ofdm_b);
1566
1567 mcs_a = mcsbase[0] | mcsbase[0] << 8 |
1568 mcsbase[0] << 16 | mcsbase[0] << 24;
1569 mcs_b = mcsbase[1] | mcsbase[1] << 8 |
1570 mcsbase[1] << 16 | mcsbase[1] << 24;
1571
1572 rtl8xxxu_write32(priv, REG_TX_AGC_A_MCS03_MCS00, mcs_a);
1573 rtl8xxxu_write32(priv, REG_TX_AGC_B_MCS03_MCS00, mcs_b);
1574
1575 rtl8xxxu_write32(priv, REG_TX_AGC_A_MCS07_MCS04, mcs_a);
1576 rtl8xxxu_write32(priv, REG_TX_AGC_B_MCS07_MCS04, mcs_b);
1577
1578 rtl8xxxu_write32(priv, REG_TX_AGC_A_MCS11_MCS08, mcs_a);
1579 rtl8xxxu_write32(priv, REG_TX_AGC_B_MCS11_MCS08, mcs_b);
1580
1581 rtl8xxxu_write32(priv, REG_TX_AGC_A_MCS15_MCS12, mcs_a);
1582 for (i = 0; i < 3; i++) {
1583 if (i != 2)
1584 val8 = (mcsbase[0] > 8) ? (mcsbase[0] - 8) : 0;
1585 else
1586 val8 = (mcsbase[0] > 6) ? (mcsbase[0] - 6) : 0;
1587 rtl8xxxu_write8(priv, REG_OFDM0_XC_TX_IQ_IMBALANCE + i, val8);
1588 }
1589 rtl8xxxu_write32(priv, REG_TX_AGC_B_MCS15_MCS12, mcs_b);
1590 for (i = 0; i < 3; i++) {
1591 if (i != 2)
1592 val8 = (mcsbase[1] > 8) ? (mcsbase[1] - 8) : 0;
1593 else
1594 val8 = (mcsbase[1] > 6) ? (mcsbase[1] - 6) : 0;
1595 rtl8xxxu_write8(priv, REG_OFDM0_XD_TX_IQ_IMBALANCE + i, val8);
1596 }
1597}
1598
1599static void rtl8xxxu_set_linktype(struct rtl8xxxu_priv *priv,
1600 enum nl80211_iftype linktype)
1601{
Jes Sorensena26703f2016-02-03 13:39:56 -05001602 u8 val8;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04001603
Jes Sorensena26703f2016-02-03 13:39:56 -05001604 val8 = rtl8xxxu_read8(priv, REG_MSR);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04001605 val8 &= ~MSR_LINKTYPE_MASK;
1606
1607 switch (linktype) {
1608 case NL80211_IFTYPE_UNSPECIFIED:
1609 val8 |= MSR_LINKTYPE_NONE;
1610 break;
1611 case NL80211_IFTYPE_ADHOC:
1612 val8 |= MSR_LINKTYPE_ADHOC;
1613 break;
1614 case NL80211_IFTYPE_STATION:
1615 val8 |= MSR_LINKTYPE_STATION;
1616 break;
1617 case NL80211_IFTYPE_AP:
1618 val8 |= MSR_LINKTYPE_AP;
1619 break;
1620 default:
1621 goto out;
1622 }
1623
1624 rtl8xxxu_write8(priv, REG_MSR, val8);
1625out:
1626 return;
1627}
1628
1629static void
1630rtl8xxxu_set_retry(struct rtl8xxxu_priv *priv, u16 short_retry, u16 long_retry)
1631{
1632 u16 val16;
1633
1634 val16 = ((short_retry << RETRY_LIMIT_SHORT_SHIFT) &
1635 RETRY_LIMIT_SHORT_MASK) |
1636 ((long_retry << RETRY_LIMIT_LONG_SHIFT) &
1637 RETRY_LIMIT_LONG_MASK);
1638
1639 rtl8xxxu_write16(priv, REG_RETRY_LIMIT, val16);
1640}
1641
1642static void
1643rtl8xxxu_set_spec_sifs(struct rtl8xxxu_priv *priv, u16 cck, u16 ofdm)
1644{
1645 u16 val16;
1646
1647 val16 = ((cck << SPEC_SIFS_CCK_SHIFT) & SPEC_SIFS_CCK_MASK) |
1648 ((ofdm << SPEC_SIFS_OFDM_SHIFT) & SPEC_SIFS_OFDM_MASK);
1649
1650 rtl8xxxu_write16(priv, REG_SPEC_SIFS, val16);
1651}
1652
1653static void rtl8xxxu_print_chipinfo(struct rtl8xxxu_priv *priv)
1654{
1655 struct device *dev = &priv->udev->dev;
1656 char *cut;
1657
1658 switch (priv->chip_cut) {
1659 case 0:
1660 cut = "A";
1661 break;
1662 case 1:
1663 cut = "B";
1664 break;
Jes Sorensen0e5d4352016-02-29 17:04:00 -05001665 case 2:
1666 cut = "C";
1667 break;
1668 case 3:
1669 cut = "D";
1670 break;
1671 case 4:
1672 cut = "E";
1673 break;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04001674 default:
1675 cut = "unknown";
1676 }
1677
1678 dev_info(dev,
1679 "RTL%s rev %s (%s) %iT%iR, TX queues %i, WiFi=%i, BT=%i, GPS=%i, HI PA=%i\n",
Jes Sorensen0e5d4352016-02-29 17:04:00 -05001680 priv->chip_name, cut, priv->chip_vendor, priv->tx_paths,
1681 priv->rx_paths, priv->ep_tx_count, priv->has_wifi,
1682 priv->has_bluetooth, priv->has_gps, priv->hi_pa);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04001683
1684 dev_info(dev, "RTL%s MAC: %pM\n", priv->chip_name, priv->mac_addr);
1685}
1686
1687static int rtl8xxxu_identify_chip(struct rtl8xxxu_priv *priv)
1688{
1689 struct device *dev = &priv->udev->dev;
1690 u32 val32, bonding;
1691 u16 val16;
1692
1693 val32 = rtl8xxxu_read32(priv, REG_SYS_CFG);
1694 priv->chip_cut = (val32 & SYS_CFG_CHIP_VERSION_MASK) >>
1695 SYS_CFG_CHIP_VERSION_SHIFT;
1696 if (val32 & SYS_CFG_TRP_VAUX_EN) {
1697 dev_info(dev, "Unsupported test chip\n");
1698 return -ENOTSUPP;
1699 }
1700
1701 if (val32 & SYS_CFG_BT_FUNC) {
1702 sprintf(priv->chip_name, "8723AU");
1703 priv->rf_paths = 1;
1704 priv->rx_paths = 1;
1705 priv->tx_paths = 1;
1706 priv->rtlchip = 0x8723a;
1707
1708 val32 = rtl8xxxu_read32(priv, REG_MULTI_FUNC_CTRL);
1709 if (val32 & MULTI_WIFI_FUNC_EN)
1710 priv->has_wifi = 1;
1711 if (val32 & MULTI_BT_FUNC_EN)
1712 priv->has_bluetooth = 1;
1713 if (val32 & MULTI_GPS_FUNC_EN)
1714 priv->has_gps = 1;
Jakub Sitnicki38451992016-02-03 13:39:49 -05001715 priv->is_multi_func = 1;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04001716 } else if (val32 & SYS_CFG_TYPE_ID) {
1717 bonding = rtl8xxxu_read32(priv, REG_HPON_FSM);
1718 bonding &= HPON_FSM_BONDING_MASK;
Jes Sorensen0e5d4352016-02-29 17:04:00 -05001719 if (priv->chip_cut >= 3) {
1720 if (bonding == HPON_FSM_BONDING_1T2R) {
1721 sprintf(priv->chip_name, "8191EU");
1722 priv->rf_paths = 2;
1723 priv->rx_paths = 2;
1724 priv->tx_paths = 1;
1725 priv->rtlchip = 0x8191e;
1726 } else {
1727 sprintf(priv->chip_name, "8192EU");
1728 priv->rf_paths = 2;
1729 priv->rx_paths = 2;
1730 priv->tx_paths = 2;
1731 priv->rtlchip = 0x8192e;
1732 }
1733 } else if (bonding == HPON_FSM_BONDING_1T2R) {
Jes Sorensen26f1fad2015-10-14 20:44:51 -04001734 sprintf(priv->chip_name, "8191CU");
1735 priv->rf_paths = 2;
1736 priv->rx_paths = 2;
1737 priv->tx_paths = 1;
1738 priv->rtlchip = 0x8191c;
1739 } else {
1740 sprintf(priv->chip_name, "8192CU");
1741 priv->rf_paths = 2;
1742 priv->rx_paths = 2;
1743 priv->tx_paths = 2;
1744 priv->rtlchip = 0x8192c;
1745 }
1746 priv->has_wifi = 1;
1747 } else {
1748 sprintf(priv->chip_name, "8188CU");
1749 priv->rf_paths = 1;
1750 priv->rx_paths = 1;
1751 priv->tx_paths = 1;
1752 priv->rtlchip = 0x8188c;
1753 priv->has_wifi = 1;
1754 }
1755
Jes Sorensen0e5d4352016-02-29 17:04:00 -05001756 switch (priv->rtlchip) {
1757 case 0x8188e:
1758 case 0x8192e:
1759 case 0x8723b:
1760 switch (val32 & SYS_CFG_VENDOR_EXT_MASK) {
1761 case SYS_CFG_VENDOR_ID_TSMC:
1762 sprintf(priv->chip_vendor, "TSMC");
1763 break;
1764 case SYS_CFG_VENDOR_ID_SMIC:
1765 sprintf(priv->chip_vendor, "SMIC");
1766 priv->vendor_smic = 1;
1767 break;
1768 case SYS_CFG_VENDOR_ID_UMC:
1769 sprintf(priv->chip_vendor, "UMC");
1770 priv->vendor_umc = 1;
1771 break;
1772 default:
1773 sprintf(priv->chip_vendor, "unknown");
1774 }
1775 break;
1776 default:
1777 if (val32 & SYS_CFG_VENDOR_ID) {
1778 sprintf(priv->chip_vendor, "UMC");
1779 priv->vendor_umc = 1;
1780 } else {
1781 sprintf(priv->chip_vendor, "TSMC");
1782 }
1783 }
Jes Sorensen26f1fad2015-10-14 20:44:51 -04001784
1785 val32 = rtl8xxxu_read32(priv, REG_GPIO_OUTSTS);
1786 priv->rom_rev = (val32 & GPIO_RF_RL_ID) >> 28;
1787
1788 val16 = rtl8xxxu_read16(priv, REG_NORMAL_SIE_EP_TX);
1789 if (val16 & NORMAL_SIE_EP_TX_HIGH_MASK) {
1790 priv->ep_tx_high_queue = 1;
1791 priv->ep_tx_count++;
1792 }
1793
1794 if (val16 & NORMAL_SIE_EP_TX_NORMAL_MASK) {
1795 priv->ep_tx_normal_queue = 1;
1796 priv->ep_tx_count++;
1797 }
1798
1799 if (val16 & NORMAL_SIE_EP_TX_LOW_MASK) {
1800 priv->ep_tx_low_queue = 1;
1801 priv->ep_tx_count++;
1802 }
1803
1804 /*
1805 * Fallback for devices that do not provide REG_NORMAL_SIE_EP_TX
1806 */
1807 if (!priv->ep_tx_count) {
1808 switch (priv->nr_out_eps) {
1809 case 3:
1810 priv->ep_tx_low_queue = 1;
1811 priv->ep_tx_count++;
1812 case 2:
1813 priv->ep_tx_normal_queue = 1;
1814 priv->ep_tx_count++;
1815 case 1:
1816 priv->ep_tx_high_queue = 1;
1817 priv->ep_tx_count++;
1818 break;
1819 default:
1820 dev_info(dev, "Unsupported USB TX end-points\n");
1821 return -ENOTSUPP;
1822 }
1823 }
1824
1825 return 0;
1826}
1827
1828static int rtl8723au_parse_efuse(struct rtl8xxxu_priv *priv)
1829{
1830 if (priv->efuse_wifi.efuse8723.rtl_id != cpu_to_le16(0x8129))
1831 return -EINVAL;
1832
1833 ether_addr_copy(priv->mac_addr, priv->efuse_wifi.efuse8723.mac_addr);
1834
1835 memcpy(priv->cck_tx_power_index_A,
1836 priv->efuse_wifi.efuse8723.cck_tx_power_index_A,
1837 sizeof(priv->cck_tx_power_index_A));
1838 memcpy(priv->cck_tx_power_index_B,
1839 priv->efuse_wifi.efuse8723.cck_tx_power_index_B,
1840 sizeof(priv->cck_tx_power_index_B));
1841
1842 memcpy(priv->ht40_1s_tx_power_index_A,
1843 priv->efuse_wifi.efuse8723.ht40_1s_tx_power_index_A,
1844 sizeof(priv->ht40_1s_tx_power_index_A));
1845 memcpy(priv->ht40_1s_tx_power_index_B,
1846 priv->efuse_wifi.efuse8723.ht40_1s_tx_power_index_B,
1847 sizeof(priv->ht40_1s_tx_power_index_B));
1848
1849 memcpy(priv->ht20_tx_power_index_diff,
1850 priv->efuse_wifi.efuse8723.ht20_tx_power_index_diff,
1851 sizeof(priv->ht20_tx_power_index_diff));
1852 memcpy(priv->ofdm_tx_power_index_diff,
1853 priv->efuse_wifi.efuse8723.ofdm_tx_power_index_diff,
1854 sizeof(priv->ofdm_tx_power_index_diff));
1855
1856 memcpy(priv->ht40_max_power_offset,
1857 priv->efuse_wifi.efuse8723.ht40_max_power_offset,
1858 sizeof(priv->ht40_max_power_offset));
1859 memcpy(priv->ht20_max_power_offset,
1860 priv->efuse_wifi.efuse8723.ht20_max_power_offset,
1861 sizeof(priv->ht20_max_power_offset));
1862
1863 dev_info(&priv->udev->dev, "Vendor: %.7s\n",
1864 priv->efuse_wifi.efuse8723.vendor_name);
1865 dev_info(&priv->udev->dev, "Product: %.41s\n",
1866 priv->efuse_wifi.efuse8723.device_name);
1867 return 0;
1868}
1869
Kalle Valoc0963772015-10-25 18:24:38 +02001870#ifdef CONFIG_RTL8XXXU_UNTESTED
1871
Jes Sorensen26f1fad2015-10-14 20:44:51 -04001872static int rtl8192cu_parse_efuse(struct rtl8xxxu_priv *priv)
1873{
1874 int i;
1875
1876 if (priv->efuse_wifi.efuse8192.rtl_id != cpu_to_le16(0x8129))
1877 return -EINVAL;
1878
1879 ether_addr_copy(priv->mac_addr, priv->efuse_wifi.efuse8192.mac_addr);
1880
1881 memcpy(priv->cck_tx_power_index_A,
1882 priv->efuse_wifi.efuse8192.cck_tx_power_index_A,
1883 sizeof(priv->cck_tx_power_index_A));
1884 memcpy(priv->cck_tx_power_index_B,
1885 priv->efuse_wifi.efuse8192.cck_tx_power_index_B,
1886 sizeof(priv->cck_tx_power_index_B));
1887
1888 memcpy(priv->ht40_1s_tx_power_index_A,
1889 priv->efuse_wifi.efuse8192.ht40_1s_tx_power_index_A,
1890 sizeof(priv->ht40_1s_tx_power_index_A));
1891 memcpy(priv->ht40_1s_tx_power_index_B,
1892 priv->efuse_wifi.efuse8192.ht40_1s_tx_power_index_B,
1893 sizeof(priv->ht40_1s_tx_power_index_B));
1894 memcpy(priv->ht40_2s_tx_power_index_diff,
1895 priv->efuse_wifi.efuse8192.ht40_2s_tx_power_index_diff,
1896 sizeof(priv->ht40_2s_tx_power_index_diff));
1897
1898 memcpy(priv->ht20_tx_power_index_diff,
1899 priv->efuse_wifi.efuse8192.ht20_tx_power_index_diff,
1900 sizeof(priv->ht20_tx_power_index_diff));
1901 memcpy(priv->ofdm_tx_power_index_diff,
1902 priv->efuse_wifi.efuse8192.ofdm_tx_power_index_diff,
1903 sizeof(priv->ofdm_tx_power_index_diff));
1904
1905 memcpy(priv->ht40_max_power_offset,
1906 priv->efuse_wifi.efuse8192.ht40_max_power_offset,
1907 sizeof(priv->ht40_max_power_offset));
1908 memcpy(priv->ht20_max_power_offset,
1909 priv->efuse_wifi.efuse8192.ht20_max_power_offset,
1910 sizeof(priv->ht20_max_power_offset));
1911
1912 dev_info(&priv->udev->dev, "Vendor: %.7s\n",
1913 priv->efuse_wifi.efuse8192.vendor_name);
1914 dev_info(&priv->udev->dev, "Product: %.20s\n",
1915 priv->efuse_wifi.efuse8192.device_name);
1916
1917 if (priv->efuse_wifi.efuse8192.rf_regulatory & 0x20) {
1918 sprintf(priv->chip_name, "8188RU");
1919 priv->hi_pa = 1;
1920 }
1921
1922 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_EFUSE) {
1923 unsigned char *raw = priv->efuse_wifi.raw;
1924
1925 dev_info(&priv->udev->dev,
1926 "%s: dumping efuse (0x%02zx bytes):\n",
1927 __func__, sizeof(struct rtl8192cu_efuse));
1928 for (i = 0; i < sizeof(struct rtl8192cu_efuse); i += 8) {
1929 dev_info(&priv->udev->dev, "%02x: "
1930 "%02x %02x %02x %02x %02x %02x %02x %02x\n", i,
1931 raw[i], raw[i + 1], raw[i + 2],
1932 raw[i + 3], raw[i + 4], raw[i + 5],
1933 raw[i + 6], raw[i + 7]);
1934 }
1935 }
1936 return 0;
1937}
1938
Kalle Valoc0963772015-10-25 18:24:38 +02001939#endif
1940
Jes Sorensen3307d842016-02-29 17:03:59 -05001941static int rtl8192eu_parse_efuse(struct rtl8xxxu_priv *priv)
1942{
1943 int i;
1944
1945 if (priv->efuse_wifi.efuse8192eu.rtl_id != cpu_to_le16(0x8129))
1946 return -EINVAL;
1947
1948 ether_addr_copy(priv->mac_addr, priv->efuse_wifi.efuse8192eu.mac_addr);
1949
1950 memcpy(priv->cck_tx_power_index_A,
1951 priv->efuse_wifi.efuse8192eu.cck_tx_power_index_A,
1952 sizeof(priv->cck_tx_power_index_A));
1953 memcpy(priv->cck_tx_power_index_B,
1954 priv->efuse_wifi.efuse8192eu.cck_tx_power_index_B,
1955 sizeof(priv->cck_tx_power_index_B));
1956
1957 memcpy(priv->ht40_1s_tx_power_index_A,
1958 priv->efuse_wifi.efuse8192eu.ht40_1s_tx_power_index_A,
1959 sizeof(priv->ht40_1s_tx_power_index_A));
1960 memcpy(priv->ht40_1s_tx_power_index_B,
1961 priv->efuse_wifi.efuse8192eu.ht40_1s_tx_power_index_B,
1962 sizeof(priv->ht40_1s_tx_power_index_B));
1963
1964 dev_info(&priv->udev->dev, "Vendor: %.7s\n",
1965 priv->efuse_wifi.efuse8192eu.vendor_name);
1966 dev_info(&priv->udev->dev, "Product: %.11s\n",
1967 priv->efuse_wifi.efuse8192eu.device_name);
1968 dev_info(&priv->udev->dev, "Serial: %.11s\n",
1969 priv->efuse_wifi.efuse8192eu.serial);
1970
1971 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_EFUSE) {
1972 unsigned char *raw = priv->efuse_wifi.raw;
1973
1974 dev_info(&priv->udev->dev,
1975 "%s: dumping efuse (0x%02zx bytes):\n",
1976 __func__, sizeof(struct rtl8192eu_efuse));
1977 for (i = 0; i < sizeof(struct rtl8192eu_efuse); i += 8) {
1978 dev_info(&priv->udev->dev, "%02x: "
1979 "%02x %02x %02x %02x %02x %02x %02x %02x\n", i,
1980 raw[i], raw[i + 1], raw[i + 2],
1981 raw[i + 3], raw[i + 4], raw[i + 5],
1982 raw[i + 6], raw[i + 7]);
1983 }
1984 }
Jes Sorensen0e5d4352016-02-29 17:04:00 -05001985 return 0;
Jes Sorensen3307d842016-02-29 17:03:59 -05001986}
1987
Jes Sorensen26f1fad2015-10-14 20:44:51 -04001988static int
1989rtl8xxxu_read_efuse8(struct rtl8xxxu_priv *priv, u16 offset, u8 *data)
1990{
1991 int i;
1992 u8 val8;
1993 u32 val32;
1994
1995 /* Write Address */
1996 rtl8xxxu_write8(priv, REG_EFUSE_CTRL + 1, offset & 0xff);
1997 val8 = rtl8xxxu_read8(priv, REG_EFUSE_CTRL + 2);
1998 val8 &= 0xfc;
1999 val8 |= (offset >> 8) & 0x03;
2000 rtl8xxxu_write8(priv, REG_EFUSE_CTRL + 2, val8);
2001
2002 val8 = rtl8xxxu_read8(priv, REG_EFUSE_CTRL + 3);
2003 rtl8xxxu_write8(priv, REG_EFUSE_CTRL + 3, val8 & 0x7f);
2004
2005 /* Poll for data read */
2006 val32 = rtl8xxxu_read32(priv, REG_EFUSE_CTRL);
2007 for (i = 0; i < RTL8XXXU_MAX_REG_POLL; i++) {
2008 val32 = rtl8xxxu_read32(priv, REG_EFUSE_CTRL);
2009 if (val32 & BIT(31))
2010 break;
2011 }
2012
2013 if (i == RTL8XXXU_MAX_REG_POLL)
2014 return -EIO;
2015
2016 udelay(50);
2017 val32 = rtl8xxxu_read32(priv, REG_EFUSE_CTRL);
2018
2019 *data = val32 & 0xff;
2020 return 0;
2021}
2022
2023static int rtl8xxxu_read_efuse(struct rtl8xxxu_priv *priv)
2024{
2025 struct device *dev = &priv->udev->dev;
2026 int i, ret = 0;
2027 u8 val8, word_mask, header, extheader;
2028 u16 val16, efuse_addr, offset;
2029 u32 val32;
2030
2031 val16 = rtl8xxxu_read16(priv, REG_9346CR);
2032 if (val16 & EEPROM_ENABLE)
2033 priv->has_eeprom = 1;
2034 if (val16 & EEPROM_BOOT)
2035 priv->boot_eeprom = 1;
2036
Jakub Sitnicki38451992016-02-03 13:39:49 -05002037 if (priv->is_multi_func) {
2038 val32 = rtl8xxxu_read32(priv, REG_EFUSE_TEST);
2039 val32 = (val32 & ~EFUSE_SELECT_MASK) | EFUSE_WIFI_SELECT;
2040 rtl8xxxu_write32(priv, REG_EFUSE_TEST, val32);
2041 }
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002042
2043 dev_dbg(dev, "Booting from %s\n",
2044 priv->boot_eeprom ? "EEPROM" : "EFUSE");
2045
2046 rtl8xxxu_write8(priv, REG_EFUSE_ACCESS, EFUSE_ACCESS_ENABLE);
2047
2048 /* 1.2V Power: From VDDON with Power Cut(0x0000[15]), default valid */
2049 val16 = rtl8xxxu_read16(priv, REG_SYS_ISO_CTRL);
2050 if (!(val16 & SYS_ISO_PWC_EV12V)) {
2051 val16 |= SYS_ISO_PWC_EV12V;
2052 rtl8xxxu_write16(priv, REG_SYS_ISO_CTRL, val16);
2053 }
2054 /* Reset: 0x0000[28], default valid */
2055 val16 = rtl8xxxu_read16(priv, REG_SYS_FUNC);
2056 if (!(val16 & SYS_FUNC_ELDR)) {
2057 val16 |= SYS_FUNC_ELDR;
2058 rtl8xxxu_write16(priv, REG_SYS_FUNC, val16);
2059 }
2060
2061 /*
2062 * Clock: Gated(0x0008[5]) 8M(0x0008[1]) clock from ANA, default valid
2063 */
2064 val16 = rtl8xxxu_read16(priv, REG_SYS_CLKR);
2065 if (!(val16 & SYS_CLK_LOADER_ENABLE) || !(val16 & SYS_CLK_ANA8M)) {
2066 val16 |= (SYS_CLK_LOADER_ENABLE | SYS_CLK_ANA8M);
2067 rtl8xxxu_write16(priv, REG_SYS_CLKR, val16);
2068 }
2069
2070 /* Default value is 0xff */
Jes Sorensen3307d842016-02-29 17:03:59 -05002071 memset(priv->efuse_wifi.raw, 0xff, EFUSE_MAP_LEN);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002072
2073 efuse_addr = 0;
2074 while (efuse_addr < EFUSE_REAL_CONTENT_LEN_8723A) {
2075 ret = rtl8xxxu_read_efuse8(priv, efuse_addr++, &header);
2076 if (ret || header == 0xff)
2077 goto exit;
2078
2079 if ((header & 0x1f) == 0x0f) { /* extended header */
2080 offset = (header & 0xe0) >> 5;
2081
2082 ret = rtl8xxxu_read_efuse8(priv, efuse_addr++,
2083 &extheader);
2084 if (ret)
2085 goto exit;
2086 /* All words disabled */
2087 if ((extheader & 0x0f) == 0x0f)
2088 continue;
2089
2090 offset |= ((extheader & 0xf0) >> 1);
2091 word_mask = extheader & 0x0f;
2092 } else {
2093 offset = (header >> 4) & 0x0f;
2094 word_mask = header & 0x0f;
2095 }
2096
2097 if (offset < EFUSE_MAX_SECTION_8723A) {
2098 u16 map_addr;
2099 /* Get word enable value from PG header */
2100
2101 /* We have 8 bits to indicate validity */
2102 map_addr = offset * 8;
Jes Sorensen3307d842016-02-29 17:03:59 -05002103 if (map_addr >= EFUSE_MAP_LEN) {
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002104 dev_warn(dev, "%s: Illegal map_addr (%04x), "
2105 "efuse corrupt!\n",
2106 __func__, map_addr);
2107 ret = -EINVAL;
2108 goto exit;
2109 }
2110 for (i = 0; i < EFUSE_MAX_WORD_UNIT; i++) {
2111 /* Check word enable condition in the section */
2112 if (!(word_mask & BIT(i))) {
2113 ret = rtl8xxxu_read_efuse8(priv,
2114 efuse_addr++,
2115 &val8);
2116 if (ret)
2117 goto exit;
2118 priv->efuse_wifi.raw[map_addr++] = val8;
2119
2120 ret = rtl8xxxu_read_efuse8(priv,
2121 efuse_addr++,
2122 &val8);
2123 if (ret)
2124 goto exit;
2125 priv->efuse_wifi.raw[map_addr++] = val8;
2126 } else
2127 map_addr += 2;
2128 }
2129 } else {
2130 dev_warn(dev,
2131 "%s: Illegal offset (%04x), efuse corrupt!\n",
2132 __func__, offset);
2133 ret = -EINVAL;
2134 goto exit;
2135 }
2136 }
2137
2138exit:
2139 rtl8xxxu_write8(priv, REG_EFUSE_ACCESS, EFUSE_ACCESS_DISABLE);
2140
2141 return ret;
2142}
2143
Jes Sorensend48fe602016-02-03 13:39:44 -05002144static void rtl8xxxu_reset_8051(struct rtl8xxxu_priv *priv)
2145{
2146 u8 val8;
2147 u16 sys_func;
2148
2149 val8 = rtl8xxxu_read8(priv, REG_RSV_CTRL + 1);
Jes Sorensen53b381c2016-02-03 13:39:57 -05002150 val8 &= ~BIT(0);
Jes Sorensend48fe602016-02-03 13:39:44 -05002151 rtl8xxxu_write8(priv, REG_RSV_CTRL + 1, val8);
2152 sys_func = rtl8xxxu_read16(priv, REG_SYS_FUNC);
2153 sys_func &= ~SYS_FUNC_CPU_ENABLE;
2154 rtl8xxxu_write16(priv, REG_SYS_FUNC, sys_func);
2155 val8 = rtl8xxxu_read8(priv, REG_RSV_CTRL + 1);
Jes Sorensen53b381c2016-02-03 13:39:57 -05002156 val8 |= BIT(0);
Jes Sorensend48fe602016-02-03 13:39:44 -05002157 rtl8xxxu_write8(priv, REG_RSV_CTRL + 1, val8);
2158 sys_func |= SYS_FUNC_CPU_ENABLE;
2159 rtl8xxxu_write16(priv, REG_SYS_FUNC, sys_func);
2160}
2161
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002162static int rtl8xxxu_start_firmware(struct rtl8xxxu_priv *priv)
2163{
2164 struct device *dev = &priv->udev->dev;
2165 int ret = 0, i;
2166 u32 val32;
2167
2168 /* Poll checksum report */
2169 for (i = 0; i < RTL8XXXU_FIRMWARE_POLL_MAX; i++) {
2170 val32 = rtl8xxxu_read32(priv, REG_MCU_FW_DL);
2171 if (val32 & MCU_FW_DL_CSUM_REPORT)
2172 break;
2173 }
2174
2175 if (i == RTL8XXXU_FIRMWARE_POLL_MAX) {
2176 dev_warn(dev, "Firmware checksum poll timed out\n");
2177 ret = -EAGAIN;
2178 goto exit;
2179 }
2180
2181 val32 = rtl8xxxu_read32(priv, REG_MCU_FW_DL);
2182 val32 |= MCU_FW_DL_READY;
2183 val32 &= ~MCU_WINT_INIT_READY;
2184 rtl8xxxu_write32(priv, REG_MCU_FW_DL, val32);
2185
Jes Sorensend48fe602016-02-03 13:39:44 -05002186 /*
2187 * Reset the 8051 in order for the firmware to start running,
2188 * otherwise it won't come up on the 8192eu
2189 */
2190 rtl8xxxu_reset_8051(priv);
2191
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002192 /* Wait for firmware to become ready */
2193 for (i = 0; i < RTL8XXXU_FIRMWARE_POLL_MAX; i++) {
2194 val32 = rtl8xxxu_read32(priv, REG_MCU_FW_DL);
2195 if (val32 & MCU_WINT_INIT_READY)
2196 break;
2197
2198 udelay(100);
2199 }
2200
2201 if (i == RTL8XXXU_FIRMWARE_POLL_MAX) {
2202 dev_warn(dev, "Firmware failed to start\n");
2203 ret = -EAGAIN;
2204 goto exit;
2205 }
2206
2207exit:
2208 return ret;
2209}
2210
2211static int rtl8xxxu_download_firmware(struct rtl8xxxu_priv *priv)
2212{
2213 int pages, remainder, i, ret;
Jes Sorensend48fe602016-02-03 13:39:44 -05002214 u8 val8;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002215 u16 val16;
2216 u32 val32;
2217 u8 *fwptr;
2218
2219 val8 = rtl8xxxu_read8(priv, REG_SYS_FUNC + 1);
2220 val8 |= 4;
2221 rtl8xxxu_write8(priv, REG_SYS_FUNC + 1, val8);
2222
2223 /* 8051 enable */
2224 val16 = rtl8xxxu_read16(priv, REG_SYS_FUNC);
Jes Sorensen43154f62016-02-03 13:39:35 -05002225 val16 |= SYS_FUNC_CPU_ENABLE;
2226 rtl8xxxu_write16(priv, REG_SYS_FUNC, val16);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002227
Jes Sorensen216202a2016-02-03 13:39:37 -05002228 val8 = rtl8xxxu_read8(priv, REG_MCU_FW_DL);
2229 if (val8 & MCU_FW_RAM_SEL) {
2230 pr_info("do the RAM reset\n");
2231 rtl8xxxu_write8(priv, REG_MCU_FW_DL, 0x00);
Jes Sorensend48fe602016-02-03 13:39:44 -05002232 rtl8xxxu_reset_8051(priv);
Jes Sorensen216202a2016-02-03 13:39:37 -05002233 }
2234
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002235 /* MCU firmware download enable */
2236 val8 = rtl8xxxu_read8(priv, REG_MCU_FW_DL);
Jes Sorensenef1c0492016-02-03 13:39:36 -05002237 val8 |= MCU_FW_DL_ENABLE;
2238 rtl8xxxu_write8(priv, REG_MCU_FW_DL, val8);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002239
2240 /* 8051 reset */
2241 val32 = rtl8xxxu_read32(priv, REG_MCU_FW_DL);
Jes Sorensenef1c0492016-02-03 13:39:36 -05002242 val32 &= ~BIT(19);
2243 rtl8xxxu_write32(priv, REG_MCU_FW_DL, val32);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002244
2245 /* Reset firmware download checksum */
2246 val8 = rtl8xxxu_read8(priv, REG_MCU_FW_DL);
Jes Sorensenef1c0492016-02-03 13:39:36 -05002247 val8 |= MCU_FW_DL_CSUM_REPORT;
2248 rtl8xxxu_write8(priv, REG_MCU_FW_DL, val8);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002249
2250 pages = priv->fw_size / RTL_FW_PAGE_SIZE;
2251 remainder = priv->fw_size % RTL_FW_PAGE_SIZE;
2252
2253 fwptr = priv->fw_data->data;
2254
2255 for (i = 0; i < pages; i++) {
2256 val8 = rtl8xxxu_read8(priv, REG_MCU_FW_DL + 2) & 0xF8;
Jes Sorensenef1c0492016-02-03 13:39:36 -05002257 val8 |= i;
2258 rtl8xxxu_write8(priv, REG_MCU_FW_DL + 2, val8);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002259
2260 ret = rtl8xxxu_writeN(priv, REG_FW_START_ADDRESS,
2261 fwptr, RTL_FW_PAGE_SIZE);
2262 if (ret != RTL_FW_PAGE_SIZE) {
2263 ret = -EAGAIN;
2264 goto fw_abort;
2265 }
2266
2267 fwptr += RTL_FW_PAGE_SIZE;
2268 }
2269
2270 if (remainder) {
2271 val8 = rtl8xxxu_read8(priv, REG_MCU_FW_DL + 2) & 0xF8;
Jes Sorensenef1c0492016-02-03 13:39:36 -05002272 val8 |= i;
2273 rtl8xxxu_write8(priv, REG_MCU_FW_DL + 2, val8);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002274 ret = rtl8xxxu_writeN(priv, REG_FW_START_ADDRESS,
2275 fwptr, remainder);
2276 if (ret != remainder) {
2277 ret = -EAGAIN;
2278 goto fw_abort;
2279 }
2280 }
2281
2282 ret = 0;
2283fw_abort:
2284 /* MCU firmware download disable */
2285 val16 = rtl8xxxu_read16(priv, REG_MCU_FW_DL);
Jes Sorensenef1c0492016-02-03 13:39:36 -05002286 val16 &= ~MCU_FW_DL_ENABLE;
2287 rtl8xxxu_write16(priv, REG_MCU_FW_DL, val16);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002288
2289 return ret;
2290}
2291
2292static int rtl8xxxu_load_firmware(struct rtl8xxxu_priv *priv, char *fw_name)
2293{
2294 struct device *dev = &priv->udev->dev;
2295 const struct firmware *fw;
2296 int ret = 0;
2297 u16 signature;
2298
2299 dev_info(dev, "%s: Loading firmware %s\n", DRIVER_NAME, fw_name);
2300 if (request_firmware(&fw, fw_name, &priv->udev->dev)) {
2301 dev_warn(dev, "request_firmware(%s) failed\n", fw_name);
2302 ret = -EAGAIN;
2303 goto exit;
2304 }
2305 if (!fw) {
2306 dev_warn(dev, "Firmware data not available\n");
2307 ret = -EINVAL;
2308 goto exit;
2309 }
2310
2311 priv->fw_data = kmemdup(fw->data, fw->size, GFP_KERNEL);
Tobias Klauser98e27cb2016-02-03 13:39:43 -05002312 if (!priv->fw_data) {
2313 ret = -ENOMEM;
2314 goto exit;
2315 }
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002316 priv->fw_size = fw->size - sizeof(struct rtl8xxxu_firmware_header);
2317
2318 signature = le16_to_cpu(priv->fw_data->signature);
2319 switch (signature & 0xfff0) {
Jes Sorensen0e5d4352016-02-29 17:04:00 -05002320 case 0x92e0:
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002321 case 0x92c0:
2322 case 0x88c0:
2323 case 0x2300:
2324 break;
2325 default:
2326 ret = -EINVAL;
2327 dev_warn(dev, "%s: Invalid firmware signature: 0x%04x\n",
2328 __func__, signature);
2329 }
2330
2331 dev_info(dev, "Firmware revision %i.%i (signature 0x%04x)\n",
2332 le16_to_cpu(priv->fw_data->major_version),
2333 priv->fw_data->minor_version, signature);
2334
2335exit:
2336 release_firmware(fw);
2337 return ret;
2338}
2339
2340static int rtl8723au_load_firmware(struct rtl8xxxu_priv *priv)
2341{
2342 char *fw_name;
2343 int ret;
2344
2345 switch (priv->chip_cut) {
2346 case 0:
2347 fw_name = "rtlwifi/rtl8723aufw_A.bin";
2348 break;
2349 case 1:
2350 if (priv->enable_bluetooth)
2351 fw_name = "rtlwifi/rtl8723aufw_B.bin";
2352 else
2353 fw_name = "rtlwifi/rtl8723aufw_B_NoBT.bin";
2354
2355 break;
2356 default:
2357 return -EINVAL;
2358 }
2359
2360 ret = rtl8xxxu_load_firmware(priv, fw_name);
2361 return ret;
2362}
2363
Kalle Valoc0963772015-10-25 18:24:38 +02002364#ifdef CONFIG_RTL8XXXU_UNTESTED
2365
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002366static int rtl8192cu_load_firmware(struct rtl8xxxu_priv *priv)
2367{
2368 char *fw_name;
2369 int ret;
2370
2371 if (!priv->vendor_umc)
2372 fw_name = "rtlwifi/rtl8192cufw_TMSC.bin";
2373 else if (priv->chip_cut || priv->rtlchip == 0x8192c)
2374 fw_name = "rtlwifi/rtl8192cufw_B.bin";
2375 else
2376 fw_name = "rtlwifi/rtl8192cufw_A.bin";
2377
2378 ret = rtl8xxxu_load_firmware(priv, fw_name);
2379
2380 return ret;
2381}
2382
Kalle Valoc0963772015-10-25 18:24:38 +02002383#endif
2384
Jes Sorensen3307d842016-02-29 17:03:59 -05002385static int rtl8192eu_load_firmware(struct rtl8xxxu_priv *priv)
2386{
2387 char *fw_name;
2388 int ret;
2389
Jes Sorensen0e5d4352016-02-29 17:04:00 -05002390 fw_name = "rtlwifi/rtl8192eu_nic.bin";
Jes Sorensen3307d842016-02-29 17:03:59 -05002391
2392 ret = rtl8xxxu_load_firmware(priv, fw_name);
2393
2394 return ret;
2395}
2396
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002397static void rtl8xxxu_firmware_self_reset(struct rtl8xxxu_priv *priv)
2398{
2399 u16 val16;
2400 int i = 100;
2401
2402 /* Inform 8051 to perform reset */
2403 rtl8xxxu_write8(priv, REG_HMTFR + 3, 0x20);
2404
2405 for (i = 100; i > 0; i--) {
2406 val16 = rtl8xxxu_read16(priv, REG_SYS_FUNC);
2407
2408 if (!(val16 & SYS_FUNC_CPU_ENABLE)) {
2409 dev_dbg(&priv->udev->dev,
2410 "%s: Firmware self reset success!\n", __func__);
2411 break;
2412 }
2413 udelay(50);
2414 }
2415
2416 if (!i) {
2417 /* Force firmware reset */
2418 val16 = rtl8xxxu_read16(priv, REG_SYS_FUNC);
2419 val16 &= ~SYS_FUNC_CPU_ENABLE;
2420 rtl8xxxu_write16(priv, REG_SYS_FUNC, val16);
2421 }
2422}
2423
2424static int
2425rtl8xxxu_init_mac(struct rtl8xxxu_priv *priv, struct rtl8xxxu_reg8val *array)
2426{
2427 int i, ret;
2428 u16 reg;
2429 u8 val;
2430
2431 for (i = 0; ; i++) {
2432 reg = array[i].reg;
2433 val = array[i].val;
2434
2435 if (reg == 0xffff && val == 0xff)
2436 break;
2437
2438 ret = rtl8xxxu_write8(priv, reg, val);
2439 if (ret != 1) {
2440 dev_warn(&priv->udev->dev,
2441 "Failed to initialize MAC\n");
2442 return -EAGAIN;
2443 }
2444 }
2445
2446 rtl8xxxu_write8(priv, REG_MAX_AGGR_NUM, 0x0a);
2447
2448 return 0;
2449}
2450
2451static int rtl8xxxu_init_phy_regs(struct rtl8xxxu_priv *priv,
2452 struct rtl8xxxu_reg32val *array)
2453{
2454 int i, ret;
2455 u16 reg;
2456 u32 val;
2457
2458 for (i = 0; ; i++) {
2459 reg = array[i].reg;
2460 val = array[i].val;
2461
2462 if (reg == 0xffff && val == 0xffffffff)
2463 break;
2464
2465 ret = rtl8xxxu_write32(priv, reg, val);
2466 if (ret != sizeof(val)) {
2467 dev_warn(&priv->udev->dev,
2468 "Failed to initialize PHY\n");
2469 return -EAGAIN;
2470 }
2471 udelay(1);
2472 }
2473
2474 return 0;
2475}
2476
2477/*
2478 * Most of this is black magic retrieved from the old rtl8723au driver
2479 */
2480static int rtl8xxxu_init_phy_bb(struct rtl8xxxu_priv *priv)
2481{
2482 u8 val8, ldoa15, ldov12d, lpldo, ldohci12;
2483 u32 val32;
2484
2485 /*
2486 * Todo: The vendor driver maintains a table of PHY register
2487 * addresses, which is initialized here. Do we need this?
2488 */
2489
2490 val8 = rtl8xxxu_read8(priv, REG_AFE_PLL_CTRL);
2491 udelay(2);
2492 val8 |= AFE_PLL_320_ENABLE;
2493 rtl8xxxu_write8(priv, REG_AFE_PLL_CTRL, val8);
2494 udelay(2);
2495
2496 rtl8xxxu_write8(priv, REG_AFE_PLL_CTRL + 1, 0xff);
2497 udelay(2);
2498
2499 val8 = rtl8xxxu_read8(priv, REG_SYS_FUNC);
2500 val8 |= SYS_FUNC_BB_GLB_RSTN | SYS_FUNC_BBRSTB;
2501 rtl8xxxu_write8(priv, REG_SYS_FUNC, val8);
2502
2503 /* AFE_XTAL_RF_GATE (bit 14) if addressing as 32 bit register */
2504 val32 = rtl8xxxu_read32(priv, REG_AFE_XTAL_CTRL);
2505 val32 &= ~AFE_XTAL_RF_GATE;
2506 if (priv->has_bluetooth)
2507 val32 &= ~AFE_XTAL_BT_GATE;
2508 rtl8xxxu_write32(priv, REG_AFE_XTAL_CTRL, val32);
2509
2510 /* 6. 0x1f[7:0] = 0x07 */
2511 val8 = RF_ENABLE | RF_RSTB | RF_SDMRSTB;
2512 rtl8xxxu_write8(priv, REG_RF_CTRL, val8);
2513
2514 if (priv->hi_pa)
2515 rtl8xxxu_init_phy_regs(priv, rtl8188ru_phy_1t_highpa_table);
2516 else if (priv->tx_paths == 2)
2517 rtl8xxxu_init_phy_regs(priv, rtl8192cu_phy_2t_init_table);
2518 else
2519 rtl8xxxu_init_phy_regs(priv, rtl8723a_phy_1t_init_table);
2520
2521
2522 if (priv->rtlchip == 0x8188c && priv->hi_pa &&
2523 priv->vendor_umc && priv->chip_cut == 1)
2524 rtl8xxxu_write8(priv, REG_OFDM0_AGC_PARM1 + 2, 0x50);
2525
2526 if (priv->tx_paths == 1 && priv->rx_paths == 2) {
2527 /*
2528 * For 1T2R boards, patch the registers.
2529 *
2530 * It looks like 8191/2 1T2R boards use path B for TX
2531 */
2532 val32 = rtl8xxxu_read32(priv, REG_FPGA0_TX_INFO);
2533 val32 &= ~(BIT(0) | BIT(1));
2534 val32 |= BIT(1);
2535 rtl8xxxu_write32(priv, REG_FPGA0_TX_INFO, val32);
2536
2537 val32 = rtl8xxxu_read32(priv, REG_FPGA1_TX_INFO);
2538 val32 &= ~0x300033;
2539 val32 |= 0x200022;
2540 rtl8xxxu_write32(priv, REG_FPGA1_TX_INFO, val32);
2541
2542 val32 = rtl8xxxu_read32(priv, REG_CCK0_AFE_SETTING);
2543 val32 &= 0xff000000;
2544 val32 |= 0x45000000;
2545 rtl8xxxu_write32(priv, REG_CCK0_AFE_SETTING, val32);
2546
2547 val32 = rtl8xxxu_read32(priv, REG_OFDM0_TRX_PATH_ENABLE);
2548 val32 &= ~(OFDM_RF_PATH_RX_MASK | OFDM_RF_PATH_TX_MASK);
2549 val32 |= (OFDM_RF_PATH_RX_A | OFDM_RF_PATH_RX_B |
2550 OFDM_RF_PATH_TX_B);
2551 rtl8xxxu_write32(priv, REG_OFDM0_TRX_PATH_ENABLE, val32);
2552
2553 val32 = rtl8xxxu_read32(priv, REG_OFDM0_AGC_PARM1);
2554 val32 &= ~(BIT(4) | BIT(5));
2555 val32 |= BIT(4);
2556 rtl8xxxu_write32(priv, REG_OFDM0_AGC_PARM1, val32);
2557
2558 val32 = rtl8xxxu_read32(priv, REG_TX_CCK_RFON);
2559 val32 &= ~(BIT(27) | BIT(26));
2560 val32 |= BIT(27);
2561 rtl8xxxu_write32(priv, REG_TX_CCK_RFON, val32);
2562
2563 val32 = rtl8xxxu_read32(priv, REG_TX_CCK_BBON);
2564 val32 &= ~(BIT(27) | BIT(26));
2565 val32 |= BIT(27);
2566 rtl8xxxu_write32(priv, REG_TX_CCK_BBON, val32);
2567
2568 val32 = rtl8xxxu_read32(priv, REG_TX_OFDM_RFON);
2569 val32 &= ~(BIT(27) | BIT(26));
2570 val32 |= BIT(27);
2571 rtl8xxxu_write32(priv, REG_TX_OFDM_RFON, val32);
2572
2573 val32 = rtl8xxxu_read32(priv, REG_TX_OFDM_BBON);
2574 val32 &= ~(BIT(27) | BIT(26));
2575 val32 |= BIT(27);
2576 rtl8xxxu_write32(priv, REG_TX_OFDM_BBON, val32);
2577
2578 val32 = rtl8xxxu_read32(priv, REG_TX_TO_TX);
2579 val32 &= ~(BIT(27) | BIT(26));
2580 val32 |= BIT(27);
2581 rtl8xxxu_write32(priv, REG_TX_TO_TX, val32);
2582 }
2583
2584 if (priv->hi_pa)
2585 rtl8xxxu_init_phy_regs(priv, rtl8xxx_agc_highpa_table);
2586 else
2587 rtl8xxxu_init_phy_regs(priv, rtl8xxx_agc_standard_table);
2588
2589 if (priv->rtlchip == 0x8723a &&
2590 priv->efuse_wifi.efuse8723.version >= 0x01) {
2591 val32 = rtl8xxxu_read32(priv, REG_MAC_PHY_CTRL);
2592
2593 val8 = priv->efuse_wifi.efuse8723.xtal_k & 0x3f;
2594 val32 &= 0xff000fff;
2595 val32 |= ((val8 | (val8 << 6)) << 12);
2596
2597 rtl8xxxu_write32(priv, REG_MAC_PHY_CTRL, val32);
2598 }
2599
2600 ldoa15 = LDOA15_ENABLE | LDOA15_OBUF;
2601 ldov12d = LDOV12D_ENABLE | BIT(2) | (2 << LDOV12D_VADJ_SHIFT);
2602 ldohci12 = 0x57;
2603 lpldo = 1;
2604 val32 = (lpldo << 24) | (ldohci12 << 16) | (ldov12d << 8) | ldoa15;
2605
2606 rtl8xxxu_write32(priv, REG_LDOA15_CTRL, val32);
2607
2608 return 0;
2609}
2610
2611static int rtl8xxxu_init_rf_regs(struct rtl8xxxu_priv *priv,
2612 struct rtl8xxxu_rfregval *array,
2613 enum rtl8xxxu_rfpath path)
2614{
2615 int i, ret;
2616 u8 reg;
2617 u32 val;
2618
2619 for (i = 0; ; i++) {
2620 reg = array[i].reg;
2621 val = array[i].val;
2622
2623 if (reg == 0xff && val == 0xffffffff)
2624 break;
2625
2626 switch (reg) {
2627 case 0xfe:
2628 msleep(50);
2629 continue;
2630 case 0xfd:
2631 mdelay(5);
2632 continue;
2633 case 0xfc:
2634 mdelay(1);
2635 continue;
2636 case 0xfb:
2637 udelay(50);
2638 continue;
2639 case 0xfa:
2640 udelay(5);
2641 continue;
2642 case 0xf9:
2643 udelay(1);
2644 continue;
2645 }
2646
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002647 ret = rtl8xxxu_write_rfreg(priv, path, reg, val);
2648 if (ret) {
2649 dev_warn(&priv->udev->dev,
2650 "Failed to initialize RF\n");
2651 return -EAGAIN;
2652 }
2653 udelay(1);
2654 }
2655
2656 return 0;
2657}
2658
2659static int rtl8xxxu_init_phy_rf(struct rtl8xxxu_priv *priv,
2660 struct rtl8xxxu_rfregval *table,
2661 enum rtl8xxxu_rfpath path)
2662{
2663 u32 val32;
2664 u16 val16, rfsi_rfenv;
2665 u16 reg_sw_ctrl, reg_int_oe, reg_hssi_parm2;
2666
2667 switch (path) {
2668 case RF_A:
2669 reg_sw_ctrl = REG_FPGA0_XA_RF_SW_CTRL;
2670 reg_int_oe = REG_FPGA0_XA_RF_INT_OE;
2671 reg_hssi_parm2 = REG_FPGA0_XA_HSSI_PARM2;
2672 break;
2673 case RF_B:
2674 reg_sw_ctrl = REG_FPGA0_XB_RF_SW_CTRL;
2675 reg_int_oe = REG_FPGA0_XB_RF_INT_OE;
2676 reg_hssi_parm2 = REG_FPGA0_XB_HSSI_PARM2;
2677 break;
2678 default:
2679 dev_err(&priv->udev->dev, "%s:Unsupported RF path %c\n",
2680 __func__, path + 'A');
2681 return -EINVAL;
2682 }
2683 /* For path B, use XB */
2684 rfsi_rfenv = rtl8xxxu_read16(priv, reg_sw_ctrl);
2685 rfsi_rfenv &= FPGA0_RF_RFENV;
2686
2687 /*
2688 * These two we might be able to optimize into one
2689 */
2690 val32 = rtl8xxxu_read32(priv, reg_int_oe);
2691 val32 |= BIT(20); /* 0x10 << 16 */
2692 rtl8xxxu_write32(priv, reg_int_oe, val32);
2693 udelay(1);
2694
2695 val32 = rtl8xxxu_read32(priv, reg_int_oe);
2696 val32 |= BIT(4);
2697 rtl8xxxu_write32(priv, reg_int_oe, val32);
2698 udelay(1);
2699
2700 /*
2701 * These two we might be able to optimize into one
2702 */
2703 val32 = rtl8xxxu_read32(priv, reg_hssi_parm2);
2704 val32 &= ~FPGA0_HSSI_3WIRE_ADDR_LEN;
2705 rtl8xxxu_write32(priv, reg_hssi_parm2, val32);
2706 udelay(1);
2707
2708 val32 = rtl8xxxu_read32(priv, reg_hssi_parm2);
2709 val32 &= ~FPGA0_HSSI_3WIRE_DATA_LEN;
2710 rtl8xxxu_write32(priv, reg_hssi_parm2, val32);
2711 udelay(1);
2712
2713 rtl8xxxu_init_rf_regs(priv, table, path);
2714
2715 /* For path B, use XB */
2716 val16 = rtl8xxxu_read16(priv, reg_sw_ctrl);
2717 val16 &= ~FPGA0_RF_RFENV;
2718 val16 |= rfsi_rfenv;
2719 rtl8xxxu_write16(priv, reg_sw_ctrl, val16);
2720
2721 return 0;
2722}
2723
2724static int rtl8xxxu_llt_write(struct rtl8xxxu_priv *priv, u8 address, u8 data)
2725{
2726 int ret = -EBUSY;
2727 int count = 0;
2728 u32 value;
2729
2730 value = LLT_OP_WRITE | address << 8 | data;
2731
2732 rtl8xxxu_write32(priv, REG_LLT_INIT, value);
2733
2734 do {
2735 value = rtl8xxxu_read32(priv, REG_LLT_INIT);
2736 if ((value & LLT_OP_MASK) == LLT_OP_INACTIVE) {
2737 ret = 0;
2738 break;
2739 }
2740 } while (count++ < 20);
2741
2742 return ret;
2743}
2744
2745static int rtl8xxxu_init_llt_table(struct rtl8xxxu_priv *priv, u8 last_tx_page)
2746{
2747 int ret;
2748 int i;
2749
2750 for (i = 0; i < last_tx_page; i++) {
2751 ret = rtl8xxxu_llt_write(priv, i, i + 1);
2752 if (ret)
2753 goto exit;
2754 }
2755
2756 ret = rtl8xxxu_llt_write(priv, last_tx_page, 0xff);
2757 if (ret)
2758 goto exit;
2759
2760 /* Mark remaining pages as a ring buffer */
2761 for (i = last_tx_page + 1; i < 0xff; i++) {
2762 ret = rtl8xxxu_llt_write(priv, i, (i + 1));
2763 if (ret)
2764 goto exit;
2765 }
2766
2767 /* Let last entry point to the start entry of ring buffer */
2768 ret = rtl8xxxu_llt_write(priv, 0xff, last_tx_page + 1);
2769 if (ret)
2770 goto exit;
2771
2772exit:
2773 return ret;
2774}
2775
2776static int rtl8xxxu_init_queue_priority(struct rtl8xxxu_priv *priv)
2777{
2778 u16 val16, hi, lo;
2779 u16 hiq, mgq, bkq, beq, viq, voq;
2780 int hip, mgp, bkp, bep, vip, vop;
2781 int ret = 0;
2782
2783 switch (priv->ep_tx_count) {
2784 case 1:
2785 if (priv->ep_tx_high_queue) {
2786 hi = TRXDMA_QUEUE_HIGH;
2787 } else if (priv->ep_tx_low_queue) {
2788 hi = TRXDMA_QUEUE_LOW;
2789 } else if (priv->ep_tx_normal_queue) {
2790 hi = TRXDMA_QUEUE_NORMAL;
2791 } else {
2792 hi = 0;
2793 ret = -EINVAL;
2794 }
2795
2796 hiq = hi;
2797 mgq = hi;
2798 bkq = hi;
2799 beq = hi;
2800 viq = hi;
2801 voq = hi;
2802
2803 hip = 0;
2804 mgp = 0;
2805 bkp = 0;
2806 bep = 0;
2807 vip = 0;
2808 vop = 0;
2809 break;
2810 case 2:
2811 if (priv->ep_tx_high_queue && priv->ep_tx_low_queue) {
2812 hi = TRXDMA_QUEUE_HIGH;
2813 lo = TRXDMA_QUEUE_LOW;
2814 } else if (priv->ep_tx_normal_queue && priv->ep_tx_low_queue) {
2815 hi = TRXDMA_QUEUE_NORMAL;
2816 lo = TRXDMA_QUEUE_LOW;
2817 } else if (priv->ep_tx_high_queue && priv->ep_tx_normal_queue) {
2818 hi = TRXDMA_QUEUE_HIGH;
2819 lo = TRXDMA_QUEUE_NORMAL;
2820 } else {
2821 ret = -EINVAL;
2822 hi = 0;
2823 lo = 0;
2824 }
2825
2826 hiq = hi;
2827 mgq = hi;
2828 bkq = lo;
2829 beq = lo;
2830 viq = hi;
2831 voq = hi;
2832
2833 hip = 0;
2834 mgp = 0;
2835 bkp = 1;
2836 bep = 1;
2837 vip = 0;
2838 vop = 0;
2839 break;
2840 case 3:
2841 beq = TRXDMA_QUEUE_LOW;
2842 bkq = TRXDMA_QUEUE_LOW;
2843 viq = TRXDMA_QUEUE_NORMAL;
2844 voq = TRXDMA_QUEUE_HIGH;
2845 mgq = TRXDMA_QUEUE_HIGH;
2846 hiq = TRXDMA_QUEUE_HIGH;
2847
2848 hip = hiq ^ 3;
2849 mgp = mgq ^ 3;
2850 bkp = bkq ^ 3;
2851 bep = beq ^ 3;
2852 vip = viq ^ 3;
2853 vop = viq ^ 3;
2854 break;
2855 default:
2856 ret = -EINVAL;
2857 }
2858
2859 /*
2860 * None of the vendor drivers are configuring the beacon
2861 * queue here .... why?
2862 */
2863 if (!ret) {
2864 val16 = rtl8xxxu_read16(priv, REG_TRXDMA_CTRL);
2865 val16 &= 0x7;
2866 val16 |= (voq << TRXDMA_CTRL_VOQ_SHIFT) |
2867 (viq << TRXDMA_CTRL_VIQ_SHIFT) |
2868 (beq << TRXDMA_CTRL_BEQ_SHIFT) |
2869 (bkq << TRXDMA_CTRL_BKQ_SHIFT) |
2870 (mgq << TRXDMA_CTRL_MGQ_SHIFT) |
2871 (hiq << TRXDMA_CTRL_HIQ_SHIFT);
2872 rtl8xxxu_write16(priv, REG_TRXDMA_CTRL, val16);
2873
2874 priv->pipe_out[TXDESC_QUEUE_VO] =
2875 usb_sndbulkpipe(priv->udev, priv->out_ep[vop]);
2876 priv->pipe_out[TXDESC_QUEUE_VI] =
2877 usb_sndbulkpipe(priv->udev, priv->out_ep[vip]);
2878 priv->pipe_out[TXDESC_QUEUE_BE] =
2879 usb_sndbulkpipe(priv->udev, priv->out_ep[bep]);
2880 priv->pipe_out[TXDESC_QUEUE_BK] =
2881 usb_sndbulkpipe(priv->udev, priv->out_ep[bkp]);
2882 priv->pipe_out[TXDESC_QUEUE_BEACON] =
2883 usb_sndbulkpipe(priv->udev, priv->out_ep[0]);
2884 priv->pipe_out[TXDESC_QUEUE_MGNT] =
2885 usb_sndbulkpipe(priv->udev, priv->out_ep[mgp]);
2886 priv->pipe_out[TXDESC_QUEUE_HIGH] =
2887 usb_sndbulkpipe(priv->udev, priv->out_ep[hip]);
2888 priv->pipe_out[TXDESC_QUEUE_CMD] =
2889 usb_sndbulkpipe(priv->udev, priv->out_ep[0]);
2890 }
2891
2892 return ret;
2893}
2894
2895static void rtl8xxxu_fill_iqk_matrix_a(struct rtl8xxxu_priv *priv,
2896 bool iqk_ok, int result[][8],
2897 int candidate, bool tx_only)
2898{
2899 u32 oldval, x, tx0_a, reg;
2900 int y, tx0_c;
2901 u32 val32;
2902
2903 if (!iqk_ok)
2904 return;
2905
2906 val32 = rtl8xxxu_read32(priv, REG_OFDM0_XA_TX_IQ_IMBALANCE);
2907 oldval = val32 >> 22;
2908
2909 x = result[candidate][0];
2910 if ((x & 0x00000200) != 0)
2911 x = x | 0xfffffc00;
2912 tx0_a = (x * oldval) >> 8;
2913
2914 val32 = rtl8xxxu_read32(priv, REG_OFDM0_XA_TX_IQ_IMBALANCE);
2915 val32 &= ~0x3ff;
2916 val32 |= tx0_a;
2917 rtl8xxxu_write32(priv, REG_OFDM0_XA_TX_IQ_IMBALANCE, val32);
2918
2919 val32 = rtl8xxxu_read32(priv, REG_OFDM0_ENERGY_CCA_THRES);
2920 val32 &= ~BIT(31);
2921 if ((x * oldval >> 7) & 0x1)
2922 val32 |= BIT(31);
2923 rtl8xxxu_write32(priv, REG_OFDM0_ENERGY_CCA_THRES, val32);
2924
2925 y = result[candidate][1];
2926 if ((y & 0x00000200) != 0)
2927 y = y | 0xfffffc00;
2928 tx0_c = (y * oldval) >> 8;
2929
2930 val32 = rtl8xxxu_read32(priv, REG_OFDM0_XC_TX_AFE);
2931 val32 &= ~0xf0000000;
2932 val32 |= (((tx0_c & 0x3c0) >> 6) << 28);
2933 rtl8xxxu_write32(priv, REG_OFDM0_XC_TX_AFE, val32);
2934
2935 val32 = rtl8xxxu_read32(priv, REG_OFDM0_XA_TX_IQ_IMBALANCE);
2936 val32 &= ~0x003f0000;
2937 val32 |= ((tx0_c & 0x3f) << 16);
2938 rtl8xxxu_write32(priv, REG_OFDM0_XA_TX_IQ_IMBALANCE, val32);
2939
2940 val32 = rtl8xxxu_read32(priv, REG_OFDM0_ENERGY_CCA_THRES);
2941 val32 &= ~BIT(29);
2942 if ((y * oldval >> 7) & 0x1)
2943 val32 |= BIT(29);
2944 rtl8xxxu_write32(priv, REG_OFDM0_ENERGY_CCA_THRES, val32);
2945
2946 if (tx_only) {
2947 dev_dbg(&priv->udev->dev, "%s: only TX\n", __func__);
2948 return;
2949 }
2950
2951 reg = result[candidate][2];
2952
2953 val32 = rtl8xxxu_read32(priv, REG_OFDM0_XA_RX_IQ_IMBALANCE);
2954 val32 &= ~0x3ff;
2955 val32 |= (reg & 0x3ff);
2956 rtl8xxxu_write32(priv, REG_OFDM0_XA_RX_IQ_IMBALANCE, val32);
2957
2958 reg = result[candidate][3] & 0x3F;
2959
2960 val32 = rtl8xxxu_read32(priv, REG_OFDM0_XA_RX_IQ_IMBALANCE);
2961 val32 &= ~0xfc00;
2962 val32 |= ((reg << 10) & 0xfc00);
2963 rtl8xxxu_write32(priv, REG_OFDM0_XA_RX_IQ_IMBALANCE, val32);
2964
2965 reg = (result[candidate][3] >> 6) & 0xF;
2966
2967 val32 = rtl8xxxu_read32(priv, REG_OFDM0_RX_IQ_EXT_ANTA);
2968 val32 &= ~0xf0000000;
2969 val32 |= (reg << 28);
2970 rtl8xxxu_write32(priv, REG_OFDM0_RX_IQ_EXT_ANTA, val32);
2971}
2972
2973static void rtl8xxxu_fill_iqk_matrix_b(struct rtl8xxxu_priv *priv,
2974 bool iqk_ok, int result[][8],
2975 int candidate, bool tx_only)
2976{
2977 u32 oldval, x, tx1_a, reg;
2978 int y, tx1_c;
2979 u32 val32;
2980
2981 if (!iqk_ok)
2982 return;
2983
2984 val32 = rtl8xxxu_read32(priv, REG_OFDM0_XB_TX_IQ_IMBALANCE);
2985 oldval = val32 >> 22;
2986
2987 x = result[candidate][4];
2988 if ((x & 0x00000200) != 0)
2989 x = x | 0xfffffc00;
2990 tx1_a = (x * oldval) >> 8;
2991
2992 val32 = rtl8xxxu_read32(priv, REG_OFDM0_XB_TX_IQ_IMBALANCE);
2993 val32 &= ~0x3ff;
2994 val32 |= tx1_a;
2995 rtl8xxxu_write32(priv, REG_OFDM0_XB_TX_IQ_IMBALANCE, val32);
2996
2997 val32 = rtl8xxxu_read32(priv, REG_OFDM0_ENERGY_CCA_THRES);
2998 val32 &= ~BIT(27);
2999 if ((x * oldval >> 7) & 0x1)
3000 val32 |= BIT(27);
3001 rtl8xxxu_write32(priv, REG_OFDM0_ENERGY_CCA_THRES, val32);
3002
3003 y = result[candidate][5];
3004 if ((y & 0x00000200) != 0)
3005 y = y | 0xfffffc00;
3006 tx1_c = (y * oldval) >> 8;
3007
3008 val32 = rtl8xxxu_read32(priv, REG_OFDM0_XD_TX_AFE);
3009 val32 &= ~0xf0000000;
3010 val32 |= (((tx1_c & 0x3c0) >> 6) << 28);
3011 rtl8xxxu_write32(priv, REG_OFDM0_XD_TX_AFE, val32);
3012
3013 val32 = rtl8xxxu_read32(priv, REG_OFDM0_XB_TX_IQ_IMBALANCE);
3014 val32 &= ~0x003f0000;
3015 val32 |= ((tx1_c & 0x3f) << 16);
3016 rtl8xxxu_write32(priv, REG_OFDM0_XB_TX_IQ_IMBALANCE, val32);
3017
3018 val32 = rtl8xxxu_read32(priv, REG_OFDM0_ENERGY_CCA_THRES);
3019 val32 &= ~BIT(25);
3020 if ((y * oldval >> 7) & 0x1)
3021 val32 |= BIT(25);
3022 rtl8xxxu_write32(priv, REG_OFDM0_ENERGY_CCA_THRES, val32);
3023
3024 if (tx_only) {
3025 dev_dbg(&priv->udev->dev, "%s: only TX\n", __func__);
3026 return;
3027 }
3028
3029 reg = result[candidate][6];
3030
3031 val32 = rtl8xxxu_read32(priv, REG_OFDM0_XB_RX_IQ_IMBALANCE);
3032 val32 &= ~0x3ff;
3033 val32 |= (reg & 0x3ff);
3034 rtl8xxxu_write32(priv, REG_OFDM0_XB_RX_IQ_IMBALANCE, val32);
3035
3036 reg = result[candidate][7] & 0x3f;
3037
3038 val32 = rtl8xxxu_read32(priv, REG_OFDM0_XB_RX_IQ_IMBALANCE);
3039 val32 &= ~0xfc00;
3040 val32 |= ((reg << 10) & 0xfc00);
3041 rtl8xxxu_write32(priv, REG_OFDM0_XB_RX_IQ_IMBALANCE, val32);
3042
3043 reg = (result[candidate][7] >> 6) & 0xf;
3044
3045 val32 = rtl8xxxu_read32(priv, REG_OFDM0_AGCR_SSI_TABLE);
3046 val32 &= ~0x0000f000;
3047 val32 |= (reg << 12);
3048 rtl8xxxu_write32(priv, REG_OFDM0_AGCR_SSI_TABLE, val32);
3049}
3050
3051#define MAX_TOLERANCE 5
3052
3053static bool rtl8xxxu_simularity_compare(struct rtl8xxxu_priv *priv,
3054 int result[][8], int c1, int c2)
3055{
3056 u32 i, j, diff, simubitmap, bound = 0;
3057 int candidate[2] = {-1, -1}; /* for path A and path B */
3058 bool retval = true;
3059
3060 if (priv->tx_paths > 1)
3061 bound = 8;
3062 else
3063 bound = 4;
3064
3065 simubitmap = 0;
3066
3067 for (i = 0; i < bound; i++) {
3068 diff = (result[c1][i] > result[c2][i]) ?
3069 (result[c1][i] - result[c2][i]) :
3070 (result[c2][i] - result[c1][i]);
3071 if (diff > MAX_TOLERANCE) {
3072 if ((i == 2 || i == 6) && !simubitmap) {
3073 if (result[c1][i] + result[c1][i + 1] == 0)
3074 candidate[(i / 4)] = c2;
3075 else if (result[c2][i] + result[c2][i + 1] == 0)
3076 candidate[(i / 4)] = c1;
3077 else
3078 simubitmap = simubitmap | (1 << i);
3079 } else {
3080 simubitmap = simubitmap | (1 << i);
3081 }
3082 }
3083 }
3084
3085 if (simubitmap == 0) {
3086 for (i = 0; i < (bound / 4); i++) {
3087 if (candidate[i] >= 0) {
3088 for (j = i * 4; j < (i + 1) * 4 - 2; j++)
3089 result[3][j] = result[candidate[i]][j];
3090 retval = false;
3091 }
3092 }
3093 return retval;
3094 } else if (!(simubitmap & 0x0f)) {
3095 /* path A OK */
3096 for (i = 0; i < 4; i++)
3097 result[3][i] = result[c1][i];
3098 } else if (!(simubitmap & 0xf0) && priv->tx_paths > 1) {
3099 /* path B OK */
3100 for (i = 4; i < 8; i++)
3101 result[3][i] = result[c1][i];
3102 }
3103
3104 return false;
3105}
3106
3107static void
3108rtl8xxxu_save_mac_regs(struct rtl8xxxu_priv *priv, const u32 *reg, u32 *backup)
3109{
3110 int i;
3111
3112 for (i = 0; i < (RTL8XXXU_MAC_REGS - 1); i++)
3113 backup[i] = rtl8xxxu_read8(priv, reg[i]);
3114
3115 backup[i] = rtl8xxxu_read32(priv, reg[i]);
3116}
3117
3118static void rtl8xxxu_restore_mac_regs(struct rtl8xxxu_priv *priv,
3119 const u32 *reg, u32 *backup)
3120{
3121 int i;
3122
3123 for (i = 0; i < (RTL8XXXU_MAC_REGS - 1); i++)
3124 rtl8xxxu_write8(priv, reg[i], backup[i]);
3125
3126 rtl8xxxu_write32(priv, reg[i], backup[i]);
3127}
3128
3129static void rtl8xxxu_save_regs(struct rtl8xxxu_priv *priv, const u32 *regs,
3130 u32 *backup, int count)
3131{
3132 int i;
3133
3134 for (i = 0; i < count; i++)
3135 backup[i] = rtl8xxxu_read32(priv, regs[i]);
3136}
3137
3138static void rtl8xxxu_restore_regs(struct rtl8xxxu_priv *priv, const u32 *regs,
3139 u32 *backup, int count)
3140{
3141 int i;
3142
3143 for (i = 0; i < count; i++)
3144 rtl8xxxu_write32(priv, regs[i], backup[i]);
3145}
3146
3147
3148static void rtl8xxxu_path_adda_on(struct rtl8xxxu_priv *priv, const u32 *regs,
3149 bool path_a_on)
3150{
3151 u32 path_on;
3152 int i;
3153
3154 path_on = path_a_on ? 0x04db25a4 : 0x0b1b25a4;
3155 if (priv->tx_paths == 1) {
3156 path_on = 0x0bdb25a0;
3157 rtl8xxxu_write32(priv, regs[0], 0x0b1b25a0);
3158 } else {
3159 rtl8xxxu_write32(priv, regs[0], path_on);
3160 }
3161
3162 for (i = 1 ; i < RTL8XXXU_ADDA_REGS ; i++)
3163 rtl8xxxu_write32(priv, regs[i], path_on);
3164}
3165
3166static void rtl8xxxu_mac_calibration(struct rtl8xxxu_priv *priv,
3167 const u32 *regs, u32 *backup)
3168{
3169 int i = 0;
3170
3171 rtl8xxxu_write8(priv, regs[i], 0x3f);
3172
3173 for (i = 1 ; i < (RTL8XXXU_MAC_REGS - 1); i++)
3174 rtl8xxxu_write8(priv, regs[i], (u8)(backup[i] & ~BIT(3)));
3175
3176 rtl8xxxu_write8(priv, regs[i], (u8)(backup[i] & ~BIT(5)));
3177}
3178
3179static int rtl8xxxu_iqk_path_a(struct rtl8xxxu_priv *priv)
3180{
3181 u32 reg_eac, reg_e94, reg_e9c, reg_ea4, val32;
3182 int result = 0;
3183
3184 /* path-A IQK setting */
3185 rtl8xxxu_write32(priv, REG_TX_IQK_TONE_A, 0x10008c1f);
3186 rtl8xxxu_write32(priv, REG_RX_IQK_TONE_A, 0x10008c1f);
3187 rtl8xxxu_write32(priv, REG_TX_IQK_PI_A, 0x82140102);
3188
3189 val32 = (priv->rf_paths > 1) ? 0x28160202 :
3190 /*IS_81xxC_VENDOR_UMC_B_CUT(pHalData->VersionID)?0x28160202: */
3191 0x28160502;
3192 rtl8xxxu_write32(priv, REG_RX_IQK_PI_A, val32);
3193
3194 /* path-B IQK setting */
3195 if (priv->rf_paths > 1) {
3196 rtl8xxxu_write32(priv, REG_TX_IQK_TONE_B, 0x10008c22);
3197 rtl8xxxu_write32(priv, REG_RX_IQK_TONE_B, 0x10008c22);
3198 rtl8xxxu_write32(priv, REG_TX_IQK_PI_B, 0x82140102);
3199 rtl8xxxu_write32(priv, REG_RX_IQK_PI_B, 0x28160202);
3200 }
3201
3202 /* LO calibration setting */
3203 rtl8xxxu_write32(priv, REG_IQK_AGC_RSP, 0x001028d1);
3204
3205 /* One shot, path A LOK & IQK */
3206 rtl8xxxu_write32(priv, REG_IQK_AGC_PTS, 0xf9000000);
3207 rtl8xxxu_write32(priv, REG_IQK_AGC_PTS, 0xf8000000);
3208
3209 mdelay(1);
3210
3211 /* Check failed */
3212 reg_eac = rtl8xxxu_read32(priv, REG_RX_POWER_AFTER_IQK_A_2);
3213 reg_e94 = rtl8xxxu_read32(priv, REG_TX_POWER_BEFORE_IQK_A);
3214 reg_e9c = rtl8xxxu_read32(priv, REG_TX_POWER_AFTER_IQK_A);
3215 reg_ea4 = rtl8xxxu_read32(priv, REG_RX_POWER_BEFORE_IQK_A_2);
3216
3217 if (!(reg_eac & BIT(28)) &&
3218 ((reg_e94 & 0x03ff0000) != 0x01420000) &&
3219 ((reg_e9c & 0x03ff0000) != 0x00420000))
3220 result |= 0x01;
3221 else /* If TX not OK, ignore RX */
3222 goto out;
3223
3224 /* If TX is OK, check whether RX is OK */
3225 if (!(reg_eac & BIT(27)) &&
3226 ((reg_ea4 & 0x03ff0000) != 0x01320000) &&
3227 ((reg_eac & 0x03ff0000) != 0x00360000))
3228 result |= 0x02;
3229 else
3230 dev_warn(&priv->udev->dev, "%s: Path A RX IQK failed!\n",
3231 __func__);
3232out:
3233 return result;
3234}
3235
3236static int rtl8xxxu_iqk_path_b(struct rtl8xxxu_priv *priv)
3237{
3238 u32 reg_eac, reg_eb4, reg_ebc, reg_ec4, reg_ecc;
3239 int result = 0;
3240
3241 /* One shot, path B LOK & IQK */
3242 rtl8xxxu_write32(priv, REG_IQK_AGC_CONT, 0x00000002);
3243 rtl8xxxu_write32(priv, REG_IQK_AGC_CONT, 0x00000000);
3244
3245 mdelay(1);
3246
3247 /* Check failed */
3248 reg_eac = rtl8xxxu_read32(priv, REG_RX_POWER_AFTER_IQK_A_2);
3249 reg_eb4 = rtl8xxxu_read32(priv, REG_TX_POWER_BEFORE_IQK_B);
3250 reg_ebc = rtl8xxxu_read32(priv, REG_TX_POWER_AFTER_IQK_B);
3251 reg_ec4 = rtl8xxxu_read32(priv, REG_RX_POWER_BEFORE_IQK_B_2);
3252 reg_ecc = rtl8xxxu_read32(priv, REG_RX_POWER_AFTER_IQK_B_2);
3253
3254 if (!(reg_eac & BIT(31)) &&
3255 ((reg_eb4 & 0x03ff0000) != 0x01420000) &&
3256 ((reg_ebc & 0x03ff0000) != 0x00420000))
3257 result |= 0x01;
3258 else
3259 goto out;
3260
3261 if (!(reg_eac & BIT(30)) &&
3262 (((reg_ec4 & 0x03ff0000) >> 16) != 0x132) &&
3263 (((reg_ecc & 0x03ff0000) >> 16) != 0x36))
3264 result |= 0x02;
3265 else
3266 dev_warn(&priv->udev->dev, "%s: Path B RX IQK failed!\n",
3267 __func__);
3268out:
3269 return result;
3270}
3271
3272static void rtl8xxxu_phy_iqcalibrate(struct rtl8xxxu_priv *priv,
3273 int result[][8], int t)
3274{
3275 struct device *dev = &priv->udev->dev;
3276 u32 i, val32;
3277 int path_a_ok, path_b_ok;
3278 int retry = 2;
3279 const u32 adda_regs[RTL8XXXU_ADDA_REGS] = {
3280 REG_FPGA0_XCD_SWITCH_CTRL, REG_BLUETOOTH,
3281 REG_RX_WAIT_CCA, REG_TX_CCK_RFON,
3282 REG_TX_CCK_BBON, REG_TX_OFDM_RFON,
3283 REG_TX_OFDM_BBON, REG_TX_TO_RX,
3284 REG_TX_TO_TX, REG_RX_CCK,
3285 REG_RX_OFDM, REG_RX_WAIT_RIFS,
3286 REG_RX_TO_RX, REG_STANDBY,
3287 REG_SLEEP, REG_PMPD_ANAEN
3288 };
3289 const u32 iqk_mac_regs[RTL8XXXU_MAC_REGS] = {
3290 REG_TXPAUSE, REG_BEACON_CTRL,
3291 REG_BEACON_CTRL_1, REG_GPIO_MUXCFG
3292 };
3293 const u32 iqk_bb_regs[RTL8XXXU_BB_REGS] = {
3294 REG_OFDM0_TRX_PATH_ENABLE, REG_OFDM0_TR_MUX_PAR,
3295 REG_FPGA0_XCD_RF_SW_CTRL, REG_CONFIG_ANT_A, REG_CONFIG_ANT_B,
3296 REG_FPGA0_XAB_RF_SW_CTRL, REG_FPGA0_XA_RF_INT_OE,
3297 REG_FPGA0_XB_RF_INT_OE, REG_FPGA0_RF_MODE
3298 };
3299
3300 /*
3301 * Note: IQ calibration must be performed after loading
3302 * PHY_REG.txt , and radio_a, radio_b.txt
3303 */
3304
3305 if (t == 0) {
3306 /* Save ADDA parameters, turn Path A ADDA on */
3307 rtl8xxxu_save_regs(priv, adda_regs, priv->adda_backup,
3308 RTL8XXXU_ADDA_REGS);
3309 rtl8xxxu_save_mac_regs(priv, iqk_mac_regs, priv->mac_backup);
3310 rtl8xxxu_save_regs(priv, iqk_bb_regs,
3311 priv->bb_backup, RTL8XXXU_BB_REGS);
3312 }
3313
3314 rtl8xxxu_path_adda_on(priv, adda_regs, true);
3315
3316 if (t == 0) {
3317 val32 = rtl8xxxu_read32(priv, REG_FPGA0_XA_HSSI_PARM1);
3318 if (val32 & FPGA0_HSSI_PARM1_PI)
3319 priv->pi_enabled = 1;
3320 }
3321
3322 if (!priv->pi_enabled) {
3323 /* Switch BB to PI mode to do IQ Calibration. */
3324 rtl8xxxu_write32(priv, REG_FPGA0_XA_HSSI_PARM1, 0x01000100);
3325 rtl8xxxu_write32(priv, REG_FPGA0_XB_HSSI_PARM1, 0x01000100);
3326 }
3327
3328 val32 = rtl8xxxu_read32(priv, REG_FPGA0_RF_MODE);
3329 val32 &= ~FPGA_RF_MODE_CCK;
3330 rtl8xxxu_write32(priv, REG_FPGA0_RF_MODE, val32);
3331
3332 rtl8xxxu_write32(priv, REG_OFDM0_TRX_PATH_ENABLE, 0x03a05600);
3333 rtl8xxxu_write32(priv, REG_OFDM0_TR_MUX_PAR, 0x000800e4);
3334 rtl8xxxu_write32(priv, REG_FPGA0_XCD_RF_SW_CTRL, 0x22204000);
3335
3336 val32 = rtl8xxxu_read32(priv, REG_FPGA0_XAB_RF_SW_CTRL);
3337 val32 |= (FPGA0_RF_PAPE | (FPGA0_RF_PAPE << FPGA0_RF_BD_CTRL_SHIFT));
3338 rtl8xxxu_write32(priv, REG_FPGA0_XAB_RF_SW_CTRL, val32);
3339
3340 val32 = rtl8xxxu_read32(priv, REG_FPGA0_XA_RF_INT_OE);
3341 val32 &= ~BIT(10);
3342 rtl8xxxu_write32(priv, REG_FPGA0_XA_RF_INT_OE, val32);
3343 val32 = rtl8xxxu_read32(priv, REG_FPGA0_XB_RF_INT_OE);
3344 val32 &= ~BIT(10);
3345 rtl8xxxu_write32(priv, REG_FPGA0_XB_RF_INT_OE, val32);
3346
3347 if (priv->tx_paths > 1) {
3348 rtl8xxxu_write32(priv, REG_FPGA0_XA_LSSI_PARM, 0x00010000);
3349 rtl8xxxu_write32(priv, REG_FPGA0_XB_LSSI_PARM, 0x00010000);
3350 }
3351
3352 /* MAC settings */
3353 rtl8xxxu_mac_calibration(priv, iqk_mac_regs, priv->mac_backup);
3354
3355 /* Page B init */
3356 rtl8xxxu_write32(priv, REG_CONFIG_ANT_A, 0x00080000);
3357
3358 if (priv->tx_paths > 1)
3359 rtl8xxxu_write32(priv, REG_CONFIG_ANT_B, 0x00080000);
3360
3361 /* IQ calibration setting */
3362 rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0x80800000);
3363 rtl8xxxu_write32(priv, REG_TX_IQK, 0x01007c00);
3364 rtl8xxxu_write32(priv, REG_RX_IQK, 0x01004800);
3365
3366 for (i = 0; i < retry; i++) {
3367 path_a_ok = rtl8xxxu_iqk_path_a(priv);
3368 if (path_a_ok == 0x03) {
3369 val32 = rtl8xxxu_read32(priv,
3370 REG_TX_POWER_BEFORE_IQK_A);
3371 result[t][0] = (val32 >> 16) & 0x3ff;
3372 val32 = rtl8xxxu_read32(priv,
3373 REG_TX_POWER_AFTER_IQK_A);
3374 result[t][1] = (val32 >> 16) & 0x3ff;
3375 val32 = rtl8xxxu_read32(priv,
3376 REG_RX_POWER_BEFORE_IQK_A_2);
3377 result[t][2] = (val32 >> 16) & 0x3ff;
3378 val32 = rtl8xxxu_read32(priv,
3379 REG_RX_POWER_AFTER_IQK_A_2);
3380 result[t][3] = (val32 >> 16) & 0x3ff;
3381 break;
3382 } else if (i == (retry - 1) && path_a_ok == 0x01) {
3383 /* TX IQK OK */
3384 dev_dbg(dev, "%s: Path A IQK Only Tx Success!!\n",
3385 __func__);
3386
3387 val32 = rtl8xxxu_read32(priv,
3388 REG_TX_POWER_BEFORE_IQK_A);
3389 result[t][0] = (val32 >> 16) & 0x3ff;
3390 val32 = rtl8xxxu_read32(priv,
3391 REG_TX_POWER_AFTER_IQK_A);
3392 result[t][1] = (val32 >> 16) & 0x3ff;
3393 }
3394 }
3395
3396 if (!path_a_ok)
3397 dev_dbg(dev, "%s: Path A IQK failed!\n", __func__);
3398
3399 if (priv->tx_paths > 1) {
3400 /*
3401 * Path A into standby
3402 */
3403 rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0x0);
3404 rtl8xxxu_write32(priv, REG_FPGA0_XA_LSSI_PARM, 0x00010000);
3405 rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0x80800000);
3406
3407 /* Turn Path B ADDA on */
3408 rtl8xxxu_path_adda_on(priv, adda_regs, false);
3409
3410 for (i = 0; i < retry; i++) {
3411 path_b_ok = rtl8xxxu_iqk_path_b(priv);
3412 if (path_b_ok == 0x03) {
3413 val32 = rtl8xxxu_read32(priv, REG_TX_POWER_BEFORE_IQK_B);
3414 result[t][4] = (val32 >> 16) & 0x3ff;
3415 val32 = rtl8xxxu_read32(priv, REG_TX_POWER_AFTER_IQK_B);
3416 result[t][5] = (val32 >> 16) & 0x3ff;
3417 val32 = rtl8xxxu_read32(priv, REG_RX_POWER_BEFORE_IQK_B_2);
3418 result[t][6] = (val32 >> 16) & 0x3ff;
3419 val32 = rtl8xxxu_read32(priv, REG_RX_POWER_AFTER_IQK_B_2);
3420 result[t][7] = (val32 >> 16) & 0x3ff;
3421 break;
3422 } else if (i == (retry - 1) && path_b_ok == 0x01) {
3423 /* TX IQK OK */
3424 val32 = rtl8xxxu_read32(priv, REG_TX_POWER_BEFORE_IQK_B);
3425 result[t][4] = (val32 >> 16) & 0x3ff;
3426 val32 = rtl8xxxu_read32(priv, REG_TX_POWER_AFTER_IQK_B);
3427 result[t][5] = (val32 >> 16) & 0x3ff;
3428 }
3429 }
3430
3431 if (!path_b_ok)
3432 dev_dbg(dev, "%s: Path B IQK failed!\n", __func__);
3433 }
3434
3435 /* Back to BB mode, load original value */
3436 rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0);
3437
3438 if (t) {
3439 if (!priv->pi_enabled) {
3440 /*
3441 * Switch back BB to SI mode after finishing
3442 * IQ Calibration
3443 */
3444 val32 = 0x01000000;
3445 rtl8xxxu_write32(priv, REG_FPGA0_XA_HSSI_PARM1, val32);
3446 rtl8xxxu_write32(priv, REG_FPGA0_XB_HSSI_PARM1, val32);
3447 }
3448
3449 /* Reload ADDA power saving parameters */
3450 rtl8xxxu_restore_regs(priv, adda_regs, priv->adda_backup,
3451 RTL8XXXU_ADDA_REGS);
3452
3453 /* Reload MAC parameters */
3454 rtl8xxxu_restore_mac_regs(priv, iqk_mac_regs, priv->mac_backup);
3455
3456 /* Reload BB parameters */
3457 rtl8xxxu_restore_regs(priv, iqk_bb_regs,
3458 priv->bb_backup, RTL8XXXU_BB_REGS);
3459
3460 /* Restore RX initial gain */
3461 rtl8xxxu_write32(priv, REG_FPGA0_XA_LSSI_PARM, 0x00032ed3);
3462
3463 if (priv->tx_paths > 1) {
3464 rtl8xxxu_write32(priv, REG_FPGA0_XB_LSSI_PARM,
3465 0x00032ed3);
3466 }
3467
3468 /* Load 0xe30 IQC default value */
3469 rtl8xxxu_write32(priv, REG_TX_IQK_TONE_A, 0x01008c00);
3470 rtl8xxxu_write32(priv, REG_RX_IQK_TONE_A, 0x01008c00);
3471 }
3472}
3473
3474static void rtl8723a_phy_iq_calibrate(struct rtl8xxxu_priv *priv)
3475{
3476 struct device *dev = &priv->udev->dev;
3477 int result[4][8]; /* last is final result */
3478 int i, candidate;
3479 bool path_a_ok, path_b_ok;
3480 u32 reg_e94, reg_e9c, reg_ea4, reg_eac;
3481 u32 reg_eb4, reg_ebc, reg_ec4, reg_ecc;
3482 s32 reg_tmp = 0;
3483 bool simu;
3484
3485 memset(result, 0, sizeof(result));
3486 candidate = -1;
3487
3488 path_a_ok = false;
3489 path_b_ok = false;
3490
3491 rtl8xxxu_read32(priv, REG_FPGA0_RF_MODE);
3492
3493 for (i = 0; i < 3; i++) {
3494 rtl8xxxu_phy_iqcalibrate(priv, result, i);
3495
3496 if (i == 1) {
3497 simu = rtl8xxxu_simularity_compare(priv, result, 0, 1);
3498 if (simu) {
3499 candidate = 0;
3500 break;
3501 }
3502 }
3503
3504 if (i == 2) {
3505 simu = rtl8xxxu_simularity_compare(priv, result, 0, 2);
3506 if (simu) {
3507 candidate = 0;
3508 break;
3509 }
3510
3511 simu = rtl8xxxu_simularity_compare(priv, result, 1, 2);
3512 if (simu) {
3513 candidate = 1;
3514 } else {
3515 for (i = 0; i < 8; i++)
3516 reg_tmp += result[3][i];
3517
3518 if (reg_tmp)
3519 candidate = 3;
3520 else
3521 candidate = -1;
3522 }
3523 }
3524 }
3525
3526 for (i = 0; i < 4; i++) {
3527 reg_e94 = result[i][0];
3528 reg_e9c = result[i][1];
3529 reg_ea4 = result[i][2];
3530 reg_eac = result[i][3];
3531 reg_eb4 = result[i][4];
3532 reg_ebc = result[i][5];
3533 reg_ec4 = result[i][6];
3534 reg_ecc = result[i][7];
3535 }
3536
3537 if (candidate >= 0) {
3538 reg_e94 = result[candidate][0];
3539 priv->rege94 = reg_e94;
3540 reg_e9c = result[candidate][1];
3541 priv->rege9c = reg_e9c;
3542 reg_ea4 = result[candidate][2];
3543 reg_eac = result[candidate][3];
3544 reg_eb4 = result[candidate][4];
3545 priv->regeb4 = reg_eb4;
3546 reg_ebc = result[candidate][5];
3547 priv->regebc = reg_ebc;
3548 reg_ec4 = result[candidate][6];
3549 reg_ecc = result[candidate][7];
3550 dev_dbg(dev, "%s: candidate is %x\n", __func__, candidate);
3551 dev_dbg(dev,
3552 "%s: e94 =%x e9c=%x ea4=%x eac=%x eb4=%x ebc=%x ec4=%x "
3553 "ecc=%x\n ", __func__, reg_e94, reg_e9c,
3554 reg_ea4, reg_eac, reg_eb4, reg_ebc, reg_ec4, reg_ecc);
3555 path_a_ok = true;
3556 path_b_ok = true;
3557 } else {
3558 reg_e94 = reg_eb4 = priv->rege94 = priv->regeb4 = 0x100;
3559 reg_e9c = reg_ebc = priv->rege9c = priv->regebc = 0x0;
3560 }
3561
3562 if (reg_e94 && candidate >= 0)
3563 rtl8xxxu_fill_iqk_matrix_a(priv, path_a_ok, result,
3564 candidate, (reg_ea4 == 0));
3565
3566 if (priv->tx_paths > 1 && reg_eb4)
3567 rtl8xxxu_fill_iqk_matrix_b(priv, path_b_ok, result,
3568 candidate, (reg_ec4 == 0));
3569
3570 rtl8xxxu_save_regs(priv, rtl8723au_iqk_phy_iq_bb_reg,
3571 priv->bb_recovery_backup, RTL8XXXU_BB_REGS);
3572}
3573
3574static void rtl8723a_phy_lc_calibrate(struct rtl8xxxu_priv *priv)
3575{
3576 u32 val32;
3577 u32 rf_amode, rf_bmode = 0, lstf;
3578
3579 /* Check continuous TX and Packet TX */
3580 lstf = rtl8xxxu_read32(priv, REG_OFDM1_LSTF);
3581
3582 if (lstf & OFDM_LSTF_MASK) {
3583 /* Disable all continuous TX */
3584 val32 = lstf & ~OFDM_LSTF_MASK;
3585 rtl8xxxu_write32(priv, REG_OFDM1_LSTF, val32);
3586
3587 /* Read original RF mode Path A */
3588 rf_amode = rtl8xxxu_read_rfreg(priv, RF_A, RF6052_REG_AC);
3589
3590 /* Set RF mode to standby Path A */
3591 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_AC,
3592 (rf_amode & 0x8ffff) | 0x10000);
3593
3594 /* Path-B */
3595 if (priv->tx_paths > 1) {
3596 rf_bmode = rtl8xxxu_read_rfreg(priv, RF_B,
3597 RF6052_REG_AC);
3598
3599 rtl8xxxu_write_rfreg(priv, RF_B, RF6052_REG_AC,
3600 (rf_bmode & 0x8ffff) | 0x10000);
3601 }
3602 } else {
3603 /* Deal with Packet TX case */
3604 /* block all queues */
3605 rtl8xxxu_write8(priv, REG_TXPAUSE, 0xff);
3606 }
3607
3608 /* Start LC calibration */
3609 val32 = rtl8xxxu_read_rfreg(priv, RF_A, RF6052_REG_MODE_AG);
3610 val32 |= 0x08000;
3611 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_MODE_AG, val32);
3612
3613 msleep(100);
3614
3615 /* Restore original parameters */
3616 if (lstf & OFDM_LSTF_MASK) {
3617 /* Path-A */
3618 rtl8xxxu_write32(priv, REG_OFDM1_LSTF, lstf);
3619 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_AC, rf_amode);
3620
3621 /* Path-B */
3622 if (priv->tx_paths > 1)
3623 rtl8xxxu_write_rfreg(priv, RF_B, RF6052_REG_AC,
3624 rf_bmode);
3625 } else /* Deal with Packet TX case */
3626 rtl8xxxu_write8(priv, REG_TXPAUSE, 0x00);
3627}
3628
3629static int rtl8xxxu_set_mac(struct rtl8xxxu_priv *priv)
3630{
3631 int i;
3632 u16 reg;
3633
3634 reg = REG_MACID;
3635
3636 for (i = 0; i < ETH_ALEN; i++)
3637 rtl8xxxu_write8(priv, reg + i, priv->mac_addr[i]);
3638
3639 return 0;
3640}
3641
3642static int rtl8xxxu_set_bssid(struct rtl8xxxu_priv *priv, const u8 *bssid)
3643{
3644 int i;
3645 u16 reg;
3646
3647 dev_dbg(&priv->udev->dev, "%s: (%pM)\n", __func__, bssid);
3648
3649 reg = REG_BSSID;
3650
3651 for (i = 0; i < ETH_ALEN; i++)
3652 rtl8xxxu_write8(priv, reg + i, bssid[i]);
3653
3654 return 0;
3655}
3656
3657static void
3658rtl8xxxu_set_ampdu_factor(struct rtl8xxxu_priv *priv, u8 ampdu_factor)
3659{
3660 u8 vals[4] = { 0x41, 0xa8, 0x72, 0xb9 };
3661 u8 max_agg = 0xf;
3662 int i;
3663
3664 ampdu_factor = 1 << (ampdu_factor + 2);
3665 if (ampdu_factor > max_agg)
3666 ampdu_factor = max_agg;
3667
3668 for (i = 0; i < 4; i++) {
3669 if ((vals[i] & 0xf0) > (ampdu_factor << 4))
3670 vals[i] = (vals[i] & 0x0f) | (ampdu_factor << 4);
3671
3672 if ((vals[i] & 0x0f) > ampdu_factor)
3673 vals[i] = (vals[i] & 0xf0) | ampdu_factor;
3674
3675 rtl8xxxu_write8(priv, REG_AGGLEN_LMT + i, vals[i]);
3676 }
3677}
3678
3679static void rtl8xxxu_set_ampdu_min_space(struct rtl8xxxu_priv *priv, u8 density)
3680{
3681 u8 val8;
3682
3683 val8 = rtl8xxxu_read8(priv, REG_AMPDU_MIN_SPACE);
3684 val8 &= 0xf8;
3685 val8 |= density;
3686 rtl8xxxu_write8(priv, REG_AMPDU_MIN_SPACE, val8);
3687}
3688
3689static int rtl8xxxu_active_to_emu(struct rtl8xxxu_priv *priv)
3690{
3691 u8 val8;
3692 int count, ret;
3693
3694 /* Start of rtl8723AU_card_enable_flow */
3695 /* Act to Cardemu sequence*/
3696 /* Turn off RF */
3697 rtl8xxxu_write8(priv, REG_RF_CTRL, 0);
3698
3699 /* 0x004E[7] = 0, switch DPDT_SEL_P output from register 0x0065[2] */
3700 val8 = rtl8xxxu_read8(priv, REG_LEDCFG2);
3701 val8 &= ~LEDCFG2_DPDT_SELECT;
3702 rtl8xxxu_write8(priv, REG_LEDCFG2, val8);
3703
3704 /* 0x0005[1] = 1 turn off MAC by HW state machine*/
3705 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 1);
3706 val8 |= BIT(1);
3707 rtl8xxxu_write8(priv, REG_APS_FSMCO + 1, val8);
3708
3709 for (count = RTL8XXXU_MAX_REG_POLL; count; count--) {
3710 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 1);
3711 if ((val8 & BIT(1)) == 0)
3712 break;
3713 udelay(10);
3714 }
3715
3716 if (!count) {
3717 dev_warn(&priv->udev->dev, "%s: Disabling MAC timed out\n",
3718 __func__);
3719 ret = -EBUSY;
3720 goto exit;
3721 }
3722
3723 /* 0x0000[5] = 1 analog Ips to digital, 1:isolation */
3724 val8 = rtl8xxxu_read8(priv, REG_SYS_ISO_CTRL);
3725 val8 |= SYS_ISO_ANALOG_IPS;
3726 rtl8xxxu_write8(priv, REG_SYS_ISO_CTRL, val8);
3727
3728 /* 0x0020[0] = 0 disable LDOA12 MACRO block*/
3729 val8 = rtl8xxxu_read8(priv, REG_LDOA15_CTRL);
3730 val8 &= ~LDOA15_ENABLE;
3731 rtl8xxxu_write8(priv, REG_LDOA15_CTRL, val8);
3732
3733exit:
3734 return ret;
3735}
3736
3737static int rtl8xxxu_active_to_lps(struct rtl8xxxu_priv *priv)
3738{
3739 u8 val8;
3740 u8 val32;
3741 int count, ret;
3742
3743 rtl8xxxu_write8(priv, REG_TXPAUSE, 0xff);
3744
3745 /*
3746 * Poll - wait for RX packet to complete
3747 */
3748 for (count = RTL8XXXU_MAX_REG_POLL; count; count--) {
3749 val32 = rtl8xxxu_read32(priv, 0x5f8);
3750 if (!val32)
3751 break;
3752 udelay(10);
3753 }
3754
3755 if (!count) {
3756 dev_warn(&priv->udev->dev,
3757 "%s: RX poll timed out (0x05f8)\n", __func__);
3758 ret = -EBUSY;
3759 goto exit;
3760 }
3761
3762 /* Disable CCK and OFDM, clock gated */
3763 val8 = rtl8xxxu_read8(priv, REG_SYS_FUNC);
3764 val8 &= ~SYS_FUNC_BBRSTB;
3765 rtl8xxxu_write8(priv, REG_SYS_FUNC, val8);
3766
3767 udelay(2);
3768
3769 /* Reset baseband */
3770 val8 = rtl8xxxu_read8(priv, REG_SYS_FUNC);
3771 val8 &= ~SYS_FUNC_BB_GLB_RSTN;
3772 rtl8xxxu_write8(priv, REG_SYS_FUNC, val8);
3773
3774 /* Reset MAC TRX */
3775 val8 = rtl8xxxu_read8(priv, REG_CR);
3776 val8 = CR_HCI_TXDMA_ENABLE | CR_HCI_RXDMA_ENABLE;
3777 rtl8xxxu_write8(priv, REG_CR, val8);
3778
3779 /* Reset MAC TRX */
3780 val8 = rtl8xxxu_read8(priv, REG_CR + 1);
3781 val8 &= ~BIT(1); /* CR_SECURITY_ENABLE */
3782 rtl8xxxu_write8(priv, REG_CR + 1, val8);
3783
3784 /* Respond TX OK to scheduler */
3785 val8 = rtl8xxxu_read8(priv, REG_DUAL_TSF_RST);
3786 val8 |= DUAL_TSF_TX_OK;
3787 rtl8xxxu_write8(priv, REG_DUAL_TSF_RST, val8);
3788
3789exit:
3790 return ret;
3791}
3792
3793static void rtl8xxxu_disabled_to_emu(struct rtl8xxxu_priv *priv)
3794{
3795 u8 val8;
3796
3797 /* Clear suspend enable and power down enable*/
3798 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 1);
3799 val8 &= ~(BIT(3) | BIT(7));
3800 rtl8xxxu_write8(priv, REG_APS_FSMCO + 1, val8);
3801
3802 /* 0x48[16] = 0 to disable GPIO9 as EXT WAKEUP*/
3803 val8 = rtl8xxxu_read8(priv, REG_GPIO_INTM + 2);
3804 val8 &= ~BIT(0);
3805 rtl8xxxu_write8(priv, REG_GPIO_INTM + 2, val8);
3806
3807 /* 0x04[12:11] = 11 enable WL suspend*/
3808 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 1);
3809 val8 &= ~(BIT(3) | BIT(4));
3810 rtl8xxxu_write8(priv, REG_APS_FSMCO + 1, val8);
3811}
3812
3813static int rtl8xxxu_emu_to_active(struct rtl8xxxu_priv *priv)
3814{
3815 u8 val8;
3816 u32 val32;
3817 int count, ret = 0;
3818
3819 /* 0x20[0] = 1 enable LDOA12 MACRO block for all interface*/
3820 val8 = rtl8xxxu_read8(priv, REG_LDOA15_CTRL);
3821 val8 |= LDOA15_ENABLE;
3822 rtl8xxxu_write8(priv, REG_LDOA15_CTRL, val8);
3823
3824 /* 0x67[0] = 0 to disable BT_GPS_SEL pins*/
3825 val8 = rtl8xxxu_read8(priv, 0x0067);
3826 val8 &= ~BIT(4);
3827 rtl8xxxu_write8(priv, 0x0067, val8);
3828
3829 mdelay(1);
3830
3831 /* 0x00[5] = 0 release analog Ips to digital, 1:isolation */
3832 val8 = rtl8xxxu_read8(priv, REG_SYS_ISO_CTRL);
3833 val8 &= ~SYS_ISO_ANALOG_IPS;
3834 rtl8xxxu_write8(priv, REG_SYS_ISO_CTRL, val8);
3835
3836 /* disable SW LPS 0x04[10]= 0 */
3837 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 1);
3838 val8 &= ~BIT(2);
3839 rtl8xxxu_write8(priv, REG_APS_FSMCO + 1, val8);
3840
3841 /* wait till 0x04[17] = 1 power ready*/
3842 for (count = RTL8XXXU_MAX_REG_POLL; count; count--) {
3843 val32 = rtl8xxxu_read32(priv, REG_APS_FSMCO);
3844 if (val32 & BIT(17))
3845 break;
3846
3847 udelay(10);
3848 }
3849
3850 if (!count) {
3851 ret = -EBUSY;
3852 goto exit;
3853 }
3854
3855 /* We should be able to optimize the following three entries into one */
3856
3857 /* release WLON reset 0x04[16]= 1*/
3858 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 2);
3859 val8 |= BIT(0);
3860 rtl8xxxu_write8(priv, REG_APS_FSMCO + 2, val8);
3861
3862 /* disable HWPDN 0x04[15]= 0*/
3863 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 1);
3864 val8 &= ~BIT(7);
3865 rtl8xxxu_write8(priv, REG_APS_FSMCO + 1, val8);
3866
3867 /* disable WL suspend*/
3868 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 1);
3869 val8 &= ~(BIT(3) | BIT(4));
3870 rtl8xxxu_write8(priv, REG_APS_FSMCO + 1, val8);
3871
3872 /* set, then poll until 0 */
3873 val32 = rtl8xxxu_read32(priv, REG_APS_FSMCO);
3874 val32 |= APS_FSMCO_MAC_ENABLE;
3875 rtl8xxxu_write32(priv, REG_APS_FSMCO, val32);
3876
3877 for (count = RTL8XXXU_MAX_REG_POLL; count; count--) {
3878 val32 = rtl8xxxu_read32(priv, REG_APS_FSMCO);
3879 if ((val32 & APS_FSMCO_MAC_ENABLE) == 0) {
3880 ret = 0;
3881 break;
3882 }
3883 udelay(10);
3884 }
3885
3886 if (!count) {
3887 ret = -EBUSY;
3888 goto exit;
3889 }
3890
3891 /* 0x4C[23] = 0x4E[7] = 1, switch DPDT_SEL_P output from WL BB */
3892 /*
3893 * Note: Vendor driver actually clears this bit, despite the
3894 * documentation claims it's being set!
3895 */
3896 val8 = rtl8xxxu_read8(priv, REG_LEDCFG2);
3897 val8 |= LEDCFG2_DPDT_SELECT;
3898 val8 &= ~LEDCFG2_DPDT_SELECT;
3899 rtl8xxxu_write8(priv, REG_LEDCFG2, val8);
3900
3901exit:
3902 return ret;
3903}
3904
3905static int rtl8xxxu_emu_to_disabled(struct rtl8xxxu_priv *priv)
3906{
3907 u8 val8;
3908
3909 /* 0x0007[7:0] = 0x20 SOP option to disable BG/MB */
3910 rtl8xxxu_write8(priv, REG_APS_FSMCO + 3, 0x20);
3911
3912 /* 0x04[12:11] = 01 enable WL suspend */
3913 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 1);
3914 val8 &= ~BIT(4);
3915 val8 |= BIT(3);
3916 rtl8xxxu_write8(priv, REG_APS_FSMCO + 1, val8);
3917
3918 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 1);
3919 val8 |= BIT(7);
3920 rtl8xxxu_write8(priv, REG_APS_FSMCO + 1, val8);
3921
3922 /* 0x48[16] = 1 to enable GPIO9 as EXT wakeup */
3923 val8 = rtl8xxxu_read8(priv, REG_GPIO_INTM + 2);
3924 val8 |= BIT(0);
3925 rtl8xxxu_write8(priv, REG_GPIO_INTM + 2, val8);
3926
3927 return 0;
3928}
3929
3930static int rtl8723au_power_on(struct rtl8xxxu_priv *priv)
3931{
3932 u8 val8;
3933 u16 val16;
3934 u32 val32;
3935 int ret;
3936
3937 /*
3938 * RSV_CTRL 0x001C[7:0] = 0x00, unlock ISO/CLK/Power control register
3939 */
3940 rtl8xxxu_write8(priv, REG_RSV_CTRL, 0x0);
3941
3942 rtl8xxxu_disabled_to_emu(priv);
3943
3944 ret = rtl8xxxu_emu_to_active(priv);
3945 if (ret)
3946 goto exit;
3947
3948 /*
3949 * 0x0004[19] = 1, reset 8051
3950 */
3951 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 2);
3952 val8 |= BIT(3);
3953 rtl8xxxu_write8(priv, REG_APS_FSMCO + 2, val8);
3954
3955 /*
3956 * Enable MAC DMA/WMAC/SCHEDULE/SEC block
3957 * Set CR bit10 to enable 32k calibration.
3958 */
3959 val16 = rtl8xxxu_read16(priv, REG_CR);
3960 val16 |= (CR_HCI_TXDMA_ENABLE | CR_HCI_RXDMA_ENABLE |
3961 CR_TXDMA_ENABLE | CR_RXDMA_ENABLE |
3962 CR_PROTOCOL_ENABLE | CR_SCHEDULE_ENABLE |
3963 CR_MAC_TX_ENABLE | CR_MAC_RX_ENABLE |
3964 CR_SECURITY_ENABLE | CR_CALTIMER_ENABLE);
3965 rtl8xxxu_write16(priv, REG_CR, val16);
3966
3967 /* For EFuse PG */
3968 val32 = rtl8xxxu_read32(priv, REG_EFUSE_CTRL);
3969 val32 &= ~(BIT(28) | BIT(29) | BIT(30));
3970 val32 |= (0x06 << 28);
3971 rtl8xxxu_write32(priv, REG_EFUSE_CTRL, val32);
3972exit:
3973 return ret;
3974}
3975
Kalle Valoc0963772015-10-25 18:24:38 +02003976#ifdef CONFIG_RTL8XXXU_UNTESTED
3977
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003978static int rtl8192cu_power_on(struct rtl8xxxu_priv *priv)
3979{
3980 u8 val8;
3981 u16 val16;
3982 u32 val32;
3983 int i;
3984
3985 for (i = 100; i; i--) {
3986 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO);
3987 if (val8 & APS_FSMCO_PFM_ALDN)
3988 break;
3989 }
3990
3991 if (!i) {
3992 pr_info("%s: Poll failed\n", __func__);
3993 return -ENODEV;
3994 }
3995
3996 /*
3997 * RSV_CTRL 0x001C[7:0] = 0x00, unlock ISO/CLK/Power control register
3998 */
3999 rtl8xxxu_write8(priv, REG_RSV_CTRL, 0x0);
4000 rtl8xxxu_write8(priv, REG_SPS0_CTRL, 0x2b);
4001 udelay(100);
4002
4003 val8 = rtl8xxxu_read8(priv, REG_LDOV12D_CTRL);
4004 if (!(val8 & LDOV12D_ENABLE)) {
4005 pr_info("%s: Enabling LDOV12D (%02x)\n", __func__, val8);
4006 val8 |= LDOV12D_ENABLE;
4007 rtl8xxxu_write8(priv, REG_LDOV12D_CTRL, val8);
4008
4009 udelay(100);
4010
4011 val8 = rtl8xxxu_read8(priv, REG_SYS_ISO_CTRL);
4012 val8 &= ~SYS_ISO_MD2PP;
4013 rtl8xxxu_write8(priv, REG_SYS_ISO_CTRL, val8);
4014 }
4015
4016 /*
4017 * Auto enable WLAN
4018 */
4019 val16 = rtl8xxxu_read16(priv, REG_APS_FSMCO);
4020 val16 |= APS_FSMCO_MAC_ENABLE;
4021 rtl8xxxu_write16(priv, REG_APS_FSMCO, val16);
4022
4023 for (i = 1000; i; i--) {
4024 val16 = rtl8xxxu_read16(priv, REG_APS_FSMCO);
4025 if (!(val16 & APS_FSMCO_MAC_ENABLE))
4026 break;
4027 }
4028 if (!i) {
4029 pr_info("%s: FSMCO_MAC_ENABLE poll failed\n", __func__);
4030 return -EBUSY;
4031 }
4032
4033 /*
4034 * Enable radio, GPIO, LED
4035 */
4036 val16 = APS_FSMCO_HW_SUSPEND | APS_FSMCO_ENABLE_POWERDOWN |
4037 APS_FSMCO_PFM_ALDN;
4038 rtl8xxxu_write16(priv, REG_APS_FSMCO, val16);
4039
4040 /*
4041 * Release RF digital isolation
4042 */
4043 val16 = rtl8xxxu_read16(priv, REG_SYS_ISO_CTRL);
4044 val16 &= ~SYS_ISO_DIOR;
4045 rtl8xxxu_write16(priv, REG_SYS_ISO_CTRL, val16);
4046
4047 val8 = rtl8xxxu_read8(priv, REG_APSD_CTRL);
4048 val8 &= ~APSD_CTRL_OFF;
4049 rtl8xxxu_write8(priv, REG_APSD_CTRL, val8);
4050 for (i = 200; i; i--) {
4051 val8 = rtl8xxxu_read8(priv, REG_APSD_CTRL);
4052 if (!(val8 & APSD_CTRL_OFF_STATUS))
4053 break;
4054 }
4055
4056 if (!i) {
4057 pr_info("%s: APSD_CTRL poll failed\n", __func__);
4058 return -EBUSY;
4059 }
4060
4061 /*
4062 * Enable MAC DMA/WMAC/SCHEDULE/SEC block
4063 */
4064 val16 = rtl8xxxu_read16(priv, REG_CR);
4065 val16 |= CR_HCI_TXDMA_ENABLE | CR_HCI_RXDMA_ENABLE |
4066 CR_TXDMA_ENABLE | CR_RXDMA_ENABLE | CR_PROTOCOL_ENABLE |
4067 CR_SCHEDULE_ENABLE | CR_MAC_TX_ENABLE | CR_MAC_RX_ENABLE;
4068 rtl8xxxu_write16(priv, REG_CR, val16);
4069
4070 /*
4071 * Workaround for 8188RU LNA power leakage problem.
4072 */
4073 if (priv->rtlchip == 0x8188c && priv->hi_pa) {
4074 val32 = rtl8xxxu_read32(priv, REG_FPGA0_XCD_RF_PARM);
4075 val32 &= ~BIT(1);
4076 rtl8xxxu_write32(priv, REG_FPGA0_XCD_RF_PARM, val32);
4077 }
4078 return 0;
4079}
4080
Kalle Valoc0963772015-10-25 18:24:38 +02004081#endif
4082
Jes Sorensen26f1fad2015-10-14 20:44:51 -04004083static void rtl8xxxu_power_off(struct rtl8xxxu_priv *priv)
4084{
4085 u8 val8;
4086 u16 val16;
4087 u32 val32;
4088
4089 /*
4090 * Workaround for 8188RU LNA power leakage problem.
4091 */
4092 if (priv->rtlchip == 0x8188c && priv->hi_pa) {
4093 val32 = rtl8xxxu_read32(priv, REG_FPGA0_XCD_RF_PARM);
4094 val32 |= BIT(1);
4095 rtl8xxxu_write32(priv, REG_FPGA0_XCD_RF_PARM, val32);
4096 }
4097
4098 rtl8xxxu_active_to_lps(priv);
4099
4100 /* Turn off RF */
4101 rtl8xxxu_write8(priv, REG_RF_CTRL, 0x00);
4102
4103 /* Reset Firmware if running in RAM */
4104 if (rtl8xxxu_read8(priv, REG_MCU_FW_DL) & MCU_FW_RAM_SEL)
4105 rtl8xxxu_firmware_self_reset(priv);
4106
4107 /* Reset MCU */
4108 val16 = rtl8xxxu_read16(priv, REG_SYS_FUNC);
4109 val16 &= ~SYS_FUNC_CPU_ENABLE;
4110 rtl8xxxu_write16(priv, REG_SYS_FUNC, val16);
4111
4112 /* Reset MCU ready status */
4113 rtl8xxxu_write8(priv, REG_MCU_FW_DL, 0x00);
4114
4115 rtl8xxxu_active_to_emu(priv);
4116 rtl8xxxu_emu_to_disabled(priv);
4117
4118 /* Reset MCU IO Wrapper */
4119 val8 = rtl8xxxu_read8(priv, REG_RSV_CTRL + 1);
4120 val8 &= ~BIT(0);
4121 rtl8xxxu_write8(priv, REG_RSV_CTRL + 1, val8);
4122
4123 val8 = rtl8xxxu_read8(priv, REG_RSV_CTRL + 1);
4124 val8 |= BIT(0);
4125 rtl8xxxu_write8(priv, REG_RSV_CTRL + 1, val8);
4126
4127 /* RSV_CTRL 0x1C[7:0] = 0x0e lock ISO/CLK/Power control register */
4128 rtl8xxxu_write8(priv, REG_RSV_CTRL, 0x0e);
4129}
4130
4131static void rtl8xxxu_init_bt(struct rtl8xxxu_priv *priv)
4132{
4133 if (!priv->has_bluetooth)
4134 return;
4135}
4136
4137static int rtl8xxxu_init_device(struct ieee80211_hw *hw)
4138{
4139 struct rtl8xxxu_priv *priv = hw->priv;
4140 struct device *dev = &priv->udev->dev;
4141 struct rtl8xxxu_rfregval *rftable;
4142 bool macpower;
4143 int ret;
4144 u8 val8;
4145 u16 val16;
4146 u32 val32;
4147
4148 /* Check if MAC is already powered on */
4149 val8 = rtl8xxxu_read8(priv, REG_CR);
4150
4151 /*
4152 * Fix 92DU-VC S3 hang with the reason is that secondary mac is not
4153 * initialized. First MAC returns 0xea, second MAC returns 0x00
4154 */
4155 if (val8 == 0xea)
4156 macpower = false;
4157 else
4158 macpower = true;
4159
4160 ret = priv->fops->power_on(priv);
4161 if (ret < 0) {
4162 dev_warn(dev, "%s: Failed power on\n", __func__);
4163 goto exit;
4164 }
4165
4166 dev_dbg(dev, "%s: macpower %i\n", __func__, macpower);
4167 if (!macpower) {
4168 ret = rtl8xxxu_init_llt_table(priv, TX_TOTAL_PAGE_NUM);
4169 if (ret) {
4170 dev_warn(dev, "%s: LLT table init failed\n", __func__);
4171 goto exit;
4172 }
4173 }
4174
4175 ret = rtl8xxxu_download_firmware(priv);
4176 dev_dbg(dev, "%s: download_fiwmare %i\n", __func__, ret);
4177 if (ret)
4178 goto exit;
4179 ret = rtl8xxxu_start_firmware(priv);
4180 dev_dbg(dev, "%s: start_fiwmare %i\n", __func__, ret);
4181 if (ret)
4182 goto exit;
4183
4184 ret = rtl8xxxu_init_mac(priv, rtl8723a_mac_init_table);
4185 dev_dbg(dev, "%s: init_mac %i\n", __func__, ret);
4186 if (ret)
4187 goto exit;
4188
4189 ret = rtl8xxxu_init_phy_bb(priv);
4190 dev_dbg(dev, "%s: init_phy_bb %i\n", __func__, ret);
4191 if (ret)
4192 goto exit;
4193
4194 switch(priv->rtlchip) {
4195 case 0x8723a:
4196 rftable = rtl8723au_radioa_1t_init_table;
4197 ret = rtl8xxxu_init_phy_rf(priv, rftable, RF_A);
4198 break;
4199 case 0x8188c:
4200 if (priv->hi_pa)
4201 rftable = rtl8188ru_radioa_1t_highpa_table;
4202 else
4203 rftable = rtl8192cu_radioa_1t_init_table;
4204 ret = rtl8xxxu_init_phy_rf(priv, rftable, RF_A);
4205 break;
4206 case 0x8191c:
4207 rftable = rtl8192cu_radioa_1t_init_table;
4208 ret = rtl8xxxu_init_phy_rf(priv, rftable, RF_A);
4209 break;
4210 case 0x8192c:
4211 rftable = rtl8192cu_radioa_2t_init_table;
4212 ret = rtl8xxxu_init_phy_rf(priv, rftable, RF_A);
4213 if (ret)
4214 break;
4215 rftable = rtl8192cu_radiob_2t_init_table;
4216 ret = rtl8xxxu_init_phy_rf(priv, rftable, RF_B);
4217 break;
4218 default:
4219 ret = -EINVAL;
4220 }
4221
4222 if (ret)
4223 goto exit;
4224
4225 /* Reduce 80M spur */
4226 rtl8xxxu_write32(priv, REG_AFE_XTAL_CTRL, 0x0381808d);
4227 rtl8xxxu_write32(priv, REG_AFE_PLL_CTRL, 0xf0ffff83);
4228 rtl8xxxu_write32(priv, REG_AFE_PLL_CTRL, 0xf0ffff82);
4229 rtl8xxxu_write32(priv, REG_AFE_PLL_CTRL, 0xf0ffff83);
4230
4231 /* RFSW Control - clear bit 14 ?? */
4232 rtl8xxxu_write32(priv, REG_FPGA0_TX_INFO, 0x00000003);
4233 /* 0x07000760 */
4234 val32 = FPGA0_RF_TRSW | FPGA0_RF_TRSWB | FPGA0_RF_ANTSW |
4235 FPGA0_RF_ANTSWB | FPGA0_RF_PAPE |
4236 ((FPGA0_RF_ANTSW | FPGA0_RF_ANTSWB | FPGA0_RF_PAPE) <<
4237 FPGA0_RF_BD_CTRL_SHIFT);
4238 rtl8xxxu_write32(priv, REG_FPGA0_XAB_RF_SW_CTRL, val32);
4239 /* 0x860[6:5]= 00 - why? - this sets antenna B */
4240 rtl8xxxu_write32(priv, REG_FPGA0_XA_RF_INT_OE, 0x66F60210);
4241
4242 priv->rf_mode_ag[0] = rtl8xxxu_read_rfreg(priv, RF_A,
4243 RF6052_REG_MODE_AG);
4244
4245 dev_dbg(dev, "%s: macpower %i\n", __func__, macpower);
4246 if (!macpower) {
4247 if (priv->ep_tx_normal_queue)
4248 val8 = TX_PAGE_NUM_NORM_PQ;
4249 else
4250 val8 = 0;
4251
4252 rtl8xxxu_write8(priv, REG_RQPN_NPQ, val8);
4253
4254 val32 = (TX_PAGE_NUM_PUBQ << RQPN_NORM_PQ_SHIFT) | RQPN_LOAD;
4255
4256 if (priv->ep_tx_high_queue)
4257 val32 |= (TX_PAGE_NUM_HI_PQ << RQPN_HI_PQ_SHIFT);
4258 if (priv->ep_tx_low_queue)
4259 val32 |= (TX_PAGE_NUM_LO_PQ << RQPN_LO_PQ_SHIFT);
4260
4261 rtl8xxxu_write32(priv, REG_RQPN, val32);
4262
4263 /*
4264 * Set TX buffer boundary
4265 */
4266 val8 = TX_TOTAL_PAGE_NUM + 1;
4267 rtl8xxxu_write8(priv, REG_TXPKTBUF_BCNQ_BDNY, val8);
4268 rtl8xxxu_write8(priv, REG_TXPKTBUF_MGQ_BDNY, val8);
4269 rtl8xxxu_write8(priv, REG_TXPKTBUF_WMAC_LBK_BF_HD, val8);
4270 rtl8xxxu_write8(priv, REG_TRXFF_BNDY, val8);
4271 rtl8xxxu_write8(priv, REG_TDECTRL + 1, val8);
4272 }
4273
4274 ret = rtl8xxxu_init_queue_priority(priv);
4275 dev_dbg(dev, "%s: init_queue_priority %i\n", __func__, ret);
4276 if (ret)
4277 goto exit;
4278
4279 /*
4280 * Set RX page boundary
4281 */
4282 rtl8xxxu_write16(priv, REG_TRXFF_BNDY + 2, 0x27ff);
4283 /*
4284 * Transfer page size is always 128
4285 */
4286 val8 = (PBP_PAGE_SIZE_128 << PBP_PAGE_SIZE_RX_SHIFT) |
4287 (PBP_PAGE_SIZE_128 << PBP_PAGE_SIZE_TX_SHIFT);
4288 rtl8xxxu_write8(priv, REG_PBP, val8);
4289
4290 /*
4291 * Unit in 8 bytes, not obvious what it is used for
4292 */
4293 rtl8xxxu_write8(priv, REG_RX_DRVINFO_SZ, 4);
4294
4295 /*
4296 * Enable all interrupts - not obvious USB needs to do this
4297 */
4298 rtl8xxxu_write32(priv, REG_HISR, 0xffffffff);
4299 rtl8xxxu_write32(priv, REG_HIMR, 0xffffffff);
4300
4301 rtl8xxxu_set_mac(priv);
4302 rtl8xxxu_set_linktype(priv, NL80211_IFTYPE_STATION);
4303
4304 /*
4305 * Configure initial WMAC settings
4306 */
4307 val32 = RCR_ACCEPT_PHYS_MATCH | RCR_ACCEPT_MCAST | RCR_ACCEPT_BCAST |
Jes Sorensen26f1fad2015-10-14 20:44:51 -04004308 RCR_ACCEPT_MGMT_FRAME | RCR_HTC_LOC_CTRL |
4309 RCR_APPEND_PHYSTAT | RCR_APPEND_ICV | RCR_APPEND_MIC;
4310 rtl8xxxu_write32(priv, REG_RCR, val32);
4311
4312 /*
4313 * Accept all multicast
4314 */
4315 rtl8xxxu_write32(priv, REG_MAR, 0xffffffff);
4316 rtl8xxxu_write32(priv, REG_MAR + 4, 0xffffffff);
4317
4318 /*
4319 * Init adaptive controls
4320 */
4321 val32 = rtl8xxxu_read32(priv, REG_RESPONSE_RATE_SET);
4322 val32 &= ~RESPONSE_RATE_BITMAP_ALL;
4323 val32 |= RESPONSE_RATE_RRSR_CCK_ONLY_1M;
4324 rtl8xxxu_write32(priv, REG_RESPONSE_RATE_SET, val32);
4325
4326 /* CCK = 0x0a, OFDM = 0x10 */
4327 rtl8xxxu_set_spec_sifs(priv, 0x10, 0x10);
4328 rtl8xxxu_set_retry(priv, 0x30, 0x30);
4329 rtl8xxxu_set_spec_sifs(priv, 0x0a, 0x10);
4330
4331 /*
4332 * Init EDCA
4333 */
4334 rtl8xxxu_write16(priv, REG_MAC_SPEC_SIFS, 0x100a);
4335
4336 /* Set CCK SIFS */
4337 rtl8xxxu_write16(priv, REG_SIFS_CCK, 0x100a);
4338
4339 /* Set OFDM SIFS */
4340 rtl8xxxu_write16(priv, REG_SIFS_OFDM, 0x100a);
4341
4342 /* TXOP */
4343 rtl8xxxu_write32(priv, REG_EDCA_BE_PARAM, 0x005ea42b);
4344 rtl8xxxu_write32(priv, REG_EDCA_BK_PARAM, 0x0000a44f);
4345 rtl8xxxu_write32(priv, REG_EDCA_VI_PARAM, 0x005ea324);
4346 rtl8xxxu_write32(priv, REG_EDCA_VO_PARAM, 0x002fa226);
4347
4348 /* Set data auto rate fallback retry count */
4349 rtl8xxxu_write32(priv, REG_DARFRC, 0x00000000);
4350 rtl8xxxu_write32(priv, REG_DARFRC + 4, 0x10080404);
4351 rtl8xxxu_write32(priv, REG_RARFRC, 0x04030201);
4352 rtl8xxxu_write32(priv, REG_RARFRC + 4, 0x08070605);
4353
4354 val8 = rtl8xxxu_read8(priv, REG_FWHW_TXQ_CTRL);
4355 val8 |= FWHW_TXQ_CTRL_AMPDU_RETRY;
4356 rtl8xxxu_write8(priv, REG_FWHW_TXQ_CTRL, val8);
4357
4358 /* Set ACK timeout */
4359 rtl8xxxu_write8(priv, REG_ACKTO, 0x40);
4360
4361 /*
4362 * Initialize beacon parameters
4363 */
4364 val16 = BEACON_DISABLE_TSF_UPDATE | (BEACON_DISABLE_TSF_UPDATE << 8);
4365 rtl8xxxu_write16(priv, REG_BEACON_CTRL, val16);
4366 rtl8xxxu_write16(priv, REG_TBTT_PROHIBIT, 0x6404);
4367 rtl8xxxu_write8(priv, REG_DRIVER_EARLY_INT, DRIVER_EARLY_INT_TIME);
4368 rtl8xxxu_write8(priv, REG_BEACON_DMA_TIME, BEACON_DMA_ATIME_INT_TIME);
4369 rtl8xxxu_write16(priv, REG_BEACON_TCFG, 0x660F);
4370
4371 /*
4372 * Enable CCK and OFDM block
4373 */
4374 val32 = rtl8xxxu_read32(priv, REG_FPGA0_RF_MODE);
4375 val32 |= (FPGA_RF_MODE_CCK | FPGA_RF_MODE_OFDM);
4376 rtl8xxxu_write32(priv, REG_FPGA0_RF_MODE, val32);
4377
4378 /*
4379 * Invalidate all CAM entries - bit 30 is undocumented
4380 */
4381 rtl8xxxu_write32(priv, REG_CAM_CMD, CAM_CMD_POLLING | BIT(30));
4382
4383 /*
4384 * Start out with default power levels for channel 6, 20MHz
4385 */
4386 rtl8723a_set_tx_power(priv, 1, false);
4387
4388 /* Let the 8051 take control of antenna setting */
4389 val8 = rtl8xxxu_read8(priv, REG_LEDCFG2);
4390 val8 |= LEDCFG2_DPDT_SELECT;
4391 rtl8xxxu_write8(priv, REG_LEDCFG2, val8);
4392
4393 rtl8xxxu_write8(priv, REG_HWSEQ_CTRL, 0xff);
4394
4395 /* Disable BAR - not sure if this has any effect on USB */
4396 rtl8xxxu_write32(priv, REG_BAR_MODE_CTRL, 0x0201ffff);
4397
4398 rtl8xxxu_write16(priv, REG_FAST_EDCA_CTRL, 0);
4399
Jes Sorensene5c447c2016-02-03 13:39:48 -05004400 rtl8723a_phy_iq_calibrate(priv);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04004401
4402 /*
4403 * This should enable thermal meter
4404 */
4405 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_T_METER, 0x60);
4406
4407 rtl8723a_phy_lc_calibrate(priv);
4408
4409 /* fix USB interface interference issue */
4410 rtl8xxxu_write8(priv, 0xfe40, 0xe0);
4411 rtl8xxxu_write8(priv, 0xfe41, 0x8d);
4412 rtl8xxxu_write8(priv, 0xfe42, 0x80);
4413 rtl8xxxu_write32(priv, REG_TXDMA_OFFSET_CHK, 0xfd0320);
4414
4415 /* Solve too many protocol error on USB bus */
4416 /* Can't do this for 8188/8192 UMC A cut parts */
4417 rtl8xxxu_write8(priv, 0xfe40, 0xe6);
4418 rtl8xxxu_write8(priv, 0xfe41, 0x94);
4419 rtl8xxxu_write8(priv, 0xfe42, 0x80);
4420
4421 rtl8xxxu_write8(priv, 0xfe40, 0xe0);
4422 rtl8xxxu_write8(priv, 0xfe41, 0x19);
4423 rtl8xxxu_write8(priv, 0xfe42, 0x80);
4424
4425 rtl8xxxu_write8(priv, 0xfe40, 0xe5);
4426 rtl8xxxu_write8(priv, 0xfe41, 0x91);
4427 rtl8xxxu_write8(priv, 0xfe42, 0x80);
4428
4429 rtl8xxxu_write8(priv, 0xfe40, 0xe2);
4430 rtl8xxxu_write8(priv, 0xfe41, 0x81);
4431 rtl8xxxu_write8(priv, 0xfe42, 0x80);
4432
4433 /* Init BT hw config. */
4434 rtl8xxxu_init_bt(priv);
4435
4436 /*
4437 * Not sure if we really need to save these parameters, but the
4438 * vendor driver does
4439 */
4440 val32 = rtl8xxxu_read32(priv, REG_FPGA0_XA_HSSI_PARM2);
4441 if (val32 & FPGA0_HSSI_PARM2_CCK_HIGH_PWR)
4442 priv->path_a_hi_power = 1;
4443
4444 val32 = rtl8xxxu_read32(priv, REG_OFDM0_TRX_PATH_ENABLE);
4445 priv->path_a_rf_paths = val32 & OFDM_RF_PATH_RX_MASK;
4446
4447 val32 = rtl8xxxu_read32(priv, REG_OFDM0_XA_AGC_CORE1);
4448 priv->path_a_ig_value = val32 & OFDM0_X_AGC_CORE1_IGI_MASK;
4449
4450 /* Set NAV_UPPER to 30000us */
4451 val8 = ((30000 + NAV_UPPER_UNIT - 1) / NAV_UPPER_UNIT);
4452 rtl8xxxu_write8(priv, REG_NAV_UPPER, val8);
4453
Jes Sorensen4042e612016-02-03 13:40:01 -05004454 if (priv->rtlchip == 0x8723a) {
4455 /*
4456 * 2011/03/09 MH debug only, UMC-B cut pass 2500 S5 test,
4457 * but we need to find root cause.
4458 * This is 8723au only.
4459 */
4460 val32 = rtl8xxxu_read32(priv, REG_FPGA0_RF_MODE);
4461 if ((val32 & 0xff000000) != 0x83000000) {
4462 val32 |= FPGA_RF_MODE_CCK;
4463 rtl8xxxu_write32(priv, REG_FPGA0_RF_MODE, val32);
4464 }
Jes Sorensen26f1fad2015-10-14 20:44:51 -04004465 }
4466
4467 val32 = rtl8xxxu_read32(priv, REG_FWHW_TXQ_CTRL);
4468 val32 |= FWHW_TXQ_CTRL_XMIT_MGMT_ACK;
4469 /* ack for xmit mgmt frames. */
4470 rtl8xxxu_write32(priv, REG_FWHW_TXQ_CTRL, val32);
4471
4472exit:
4473 return ret;
4474}
4475
4476static void rtl8xxxu_disable_device(struct ieee80211_hw *hw)
4477{
4478 struct rtl8xxxu_priv *priv = hw->priv;
4479
4480 rtl8xxxu_power_off(priv);
4481}
4482
4483static void rtl8xxxu_cam_write(struct rtl8xxxu_priv *priv,
4484 struct ieee80211_key_conf *key, const u8 *mac)
4485{
4486 u32 cmd, val32, addr, ctrl;
4487 int j, i, tmp_debug;
4488
4489 tmp_debug = rtl8xxxu_debug;
4490 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_KEY)
4491 rtl8xxxu_debug |= RTL8XXXU_DEBUG_REG_WRITE;
4492
4493 /*
4494 * This is a bit of a hack - the lower bits of the cipher
4495 * suite selector happens to match the cipher index in the CAM
4496 */
4497 addr = key->keyidx << CAM_CMD_KEY_SHIFT;
4498 ctrl = (key->cipher & 0x0f) << 2 | key->keyidx | CAM_WRITE_VALID;
4499
4500 for (j = 5; j >= 0; j--) {
4501 switch (j) {
4502 case 0:
4503 val32 = ctrl | (mac[0] << 16) | (mac[1] << 24);
4504 break;
4505 case 1:
4506 val32 = mac[2] | (mac[3] << 8) |
4507 (mac[4] << 16) | (mac[5] << 24);
4508 break;
4509 default:
4510 i = (j - 2) << 2;
4511 val32 = key->key[i] | (key->key[i + 1] << 8) |
4512 key->key[i + 2] << 16 | key->key[i + 3] << 24;
4513 break;
4514 }
4515
4516 rtl8xxxu_write32(priv, REG_CAM_WRITE, val32);
4517 cmd = CAM_CMD_POLLING | CAM_CMD_WRITE | (addr + j);
4518 rtl8xxxu_write32(priv, REG_CAM_CMD, cmd);
4519 udelay(100);
4520 }
4521
4522 rtl8xxxu_debug = tmp_debug;
4523}
4524
4525static void rtl8xxxu_sw_scan_start(struct ieee80211_hw *hw,
Jes Sorensen56e43742016-02-03 13:39:50 -05004526 struct ieee80211_vif *vif, const u8 *mac)
Jes Sorensen26f1fad2015-10-14 20:44:51 -04004527{
4528 struct rtl8xxxu_priv *priv = hw->priv;
4529 u8 val8;
4530
4531 val8 = rtl8xxxu_read8(priv, REG_BEACON_CTRL);
4532 val8 |= BEACON_DISABLE_TSF_UPDATE;
4533 rtl8xxxu_write8(priv, REG_BEACON_CTRL, val8);
4534}
4535
4536static void rtl8xxxu_sw_scan_complete(struct ieee80211_hw *hw,
4537 struct ieee80211_vif *vif)
4538{
4539 struct rtl8xxxu_priv *priv = hw->priv;
4540 u8 val8;
4541
4542 val8 = rtl8xxxu_read8(priv, REG_BEACON_CTRL);
4543 val8 &= ~BEACON_DISABLE_TSF_UPDATE;
4544 rtl8xxxu_write8(priv, REG_BEACON_CTRL, val8);
4545}
4546
4547static void rtl8xxxu_update_rate_mask(struct rtl8xxxu_priv *priv,
4548 u32 ramask, int sgi)
4549{
4550 struct h2c_cmd h2c;
4551
4552 h2c.ramask.cmd = H2C_SET_RATE_MASK;
4553 h2c.ramask.mask_lo = cpu_to_le16(ramask & 0xffff);
4554 h2c.ramask.mask_hi = cpu_to_le16(ramask >> 16);
4555
4556 h2c.ramask.arg = 0x80;
4557 if (sgi)
4558 h2c.ramask.arg |= 0x20;
4559
4560 dev_dbg(&priv->udev->dev, "%s: rate mask %08x, arg %02x\n", __func__,
4561 ramask, h2c.ramask.arg);
4562 rtl8723a_h2c_cmd(priv, &h2c);
4563}
4564
4565static void rtl8xxxu_set_basic_rates(struct rtl8xxxu_priv *priv, u32 rate_cfg)
4566{
4567 u32 val32;
4568 u8 rate_idx = 0;
4569
4570 rate_cfg &= RESPONSE_RATE_BITMAP_ALL;
4571
4572 val32 = rtl8xxxu_read32(priv, REG_RESPONSE_RATE_SET);
4573 val32 &= ~RESPONSE_RATE_BITMAP_ALL;
4574 val32 |= rate_cfg;
4575 rtl8xxxu_write32(priv, REG_RESPONSE_RATE_SET, val32);
4576
4577 dev_dbg(&priv->udev->dev, "%s: rates %08x\n", __func__, rate_cfg);
4578
4579 while (rate_cfg) {
4580 rate_cfg = (rate_cfg >> 1);
4581 rate_idx++;
4582 }
4583 rtl8xxxu_write8(priv, REG_INIRTS_RATE_SEL, rate_idx);
4584}
4585
4586static void
4587rtl8xxxu_bss_info_changed(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
4588 struct ieee80211_bss_conf *bss_conf, u32 changed)
4589{
4590 struct rtl8xxxu_priv *priv = hw->priv;
4591 struct device *dev = &priv->udev->dev;
4592 struct ieee80211_sta *sta;
4593 u32 val32;
4594 u8 val8;
4595
4596 if (changed & BSS_CHANGED_ASSOC) {
4597 struct h2c_cmd h2c;
4598
4599 dev_dbg(dev, "Changed ASSOC: %i!\n", bss_conf->assoc);
4600
4601 memset(&h2c, 0, sizeof(struct h2c_cmd));
4602 rtl8xxxu_set_linktype(priv, vif->type);
4603
4604 if (bss_conf->assoc) {
4605 u32 ramask;
4606 int sgi = 0;
4607
4608 rcu_read_lock();
4609 sta = ieee80211_find_sta(vif, bss_conf->bssid);
4610 if (!sta) {
4611 dev_info(dev, "%s: ASSOC no sta found\n",
4612 __func__);
4613 rcu_read_unlock();
4614 goto error;
4615 }
4616
4617 if (sta->ht_cap.ht_supported)
4618 dev_info(dev, "%s: HT supported\n", __func__);
4619 if (sta->vht_cap.vht_supported)
4620 dev_info(dev, "%s: VHT supported\n", __func__);
4621
4622 /* TODO: Set bits 28-31 for rate adaptive id */
4623 ramask = (sta->supp_rates[0] & 0xfff) |
4624 sta->ht_cap.mcs.rx_mask[0] << 12 |
4625 sta->ht_cap.mcs.rx_mask[1] << 20;
4626 if (sta->ht_cap.cap &
4627 (IEEE80211_HT_CAP_SGI_40 | IEEE80211_HT_CAP_SGI_20))
4628 sgi = 1;
4629 rcu_read_unlock();
4630
4631 rtl8xxxu_update_rate_mask(priv, ramask, sgi);
4632
Jes Sorensen26f1fad2015-10-14 20:44:51 -04004633 rtl8xxxu_write8(priv, REG_BCN_MAX_ERR, 0xff);
4634
4635 rtl8723a_stop_tx_beacon(priv);
4636
4637 /* joinbss sequence */
4638 rtl8xxxu_write16(priv, REG_BCN_PSR_RPT,
4639 0xc000 | bss_conf->aid);
4640
4641 h2c.joinbss.data = H2C_JOIN_BSS_CONNECT;
4642 } else {
Jes Sorensen26f1fad2015-10-14 20:44:51 -04004643 val8 = rtl8xxxu_read8(priv, REG_BEACON_CTRL);
4644 val8 |= BEACON_DISABLE_TSF_UPDATE;
4645 rtl8xxxu_write8(priv, REG_BEACON_CTRL, val8);
4646
Jes Sorensen26f1fad2015-10-14 20:44:51 -04004647 h2c.joinbss.data = H2C_JOIN_BSS_DISCONNECT;
4648 }
4649 h2c.joinbss.cmd = H2C_JOIN_BSS_REPORT;
4650 rtl8723a_h2c_cmd(priv, &h2c);
4651 }
4652
4653 if (changed & BSS_CHANGED_ERP_PREAMBLE) {
4654 dev_dbg(dev, "Changed ERP_PREAMBLE: Use short preamble %i\n",
4655 bss_conf->use_short_preamble);
4656 val32 = rtl8xxxu_read32(priv, REG_RESPONSE_RATE_SET);
4657 if (bss_conf->use_short_preamble)
4658 val32 |= RSR_ACK_SHORT_PREAMBLE;
4659 else
4660 val32 &= ~RSR_ACK_SHORT_PREAMBLE;
4661 rtl8xxxu_write32(priv, REG_RESPONSE_RATE_SET, val32);
4662 }
4663
4664 if (changed & BSS_CHANGED_ERP_SLOT) {
4665 dev_dbg(dev, "Changed ERP_SLOT: short_slot_time %i\n",
4666 bss_conf->use_short_slot);
4667
4668 if (bss_conf->use_short_slot)
4669 val8 = 9;
4670 else
4671 val8 = 20;
4672 rtl8xxxu_write8(priv, REG_SLOT, val8);
4673 }
4674
4675 if (changed & BSS_CHANGED_BSSID) {
4676 dev_dbg(dev, "Changed BSSID!\n");
4677 rtl8xxxu_set_bssid(priv, bss_conf->bssid);
4678 }
4679
4680 if (changed & BSS_CHANGED_BASIC_RATES) {
4681 dev_dbg(dev, "Changed BASIC_RATES!\n");
4682 rtl8xxxu_set_basic_rates(priv, bss_conf->basic_rates);
4683 }
4684error:
4685 return;
4686}
4687
4688static u32 rtl8xxxu_80211_to_rtl_queue(u32 queue)
4689{
4690 u32 rtlqueue;
4691
4692 switch (queue) {
4693 case IEEE80211_AC_VO:
4694 rtlqueue = TXDESC_QUEUE_VO;
4695 break;
4696 case IEEE80211_AC_VI:
4697 rtlqueue = TXDESC_QUEUE_VI;
4698 break;
4699 case IEEE80211_AC_BE:
4700 rtlqueue = TXDESC_QUEUE_BE;
4701 break;
4702 case IEEE80211_AC_BK:
4703 rtlqueue = TXDESC_QUEUE_BK;
4704 break;
4705 default:
4706 rtlqueue = TXDESC_QUEUE_BE;
4707 }
4708
4709 return rtlqueue;
4710}
4711
4712static u32 rtl8xxxu_queue_select(struct ieee80211_hw *hw, struct sk_buff *skb)
4713{
4714 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
4715 u32 queue;
4716
4717 if (ieee80211_is_mgmt(hdr->frame_control))
4718 queue = TXDESC_QUEUE_MGNT;
4719 else
4720 queue = rtl8xxxu_80211_to_rtl_queue(skb_get_queue_mapping(skb));
4721
4722 return queue;
4723}
4724
4725static void rtl8xxxu_calc_tx_desc_csum(struct rtl8xxxu_tx_desc *tx_desc)
4726{
4727 __le16 *ptr = (__le16 *)tx_desc;
4728 u16 csum = 0;
4729 int i;
4730
4731 /*
4732 * Clear csum field before calculation, as the csum field is
4733 * in the middle of the struct.
4734 */
4735 tx_desc->csum = cpu_to_le16(0);
4736
4737 for (i = 0; i < (sizeof(struct rtl8xxxu_tx_desc) / sizeof(u16)); i++)
4738 csum = csum ^ le16_to_cpu(ptr[i]);
4739
4740 tx_desc->csum |= cpu_to_le16(csum);
4741}
4742
4743static void rtl8xxxu_free_tx_resources(struct rtl8xxxu_priv *priv)
4744{
4745 struct rtl8xxxu_tx_urb *tx_urb, *tmp;
4746 unsigned long flags;
4747
4748 spin_lock_irqsave(&priv->tx_urb_lock, flags);
4749 list_for_each_entry_safe(tx_urb, tmp, &priv->tx_urb_free_list, list) {
4750 list_del(&tx_urb->list);
4751 priv->tx_urb_free_count--;
4752 usb_free_urb(&tx_urb->urb);
4753 }
4754 spin_unlock_irqrestore(&priv->tx_urb_lock, flags);
4755}
4756
4757static struct rtl8xxxu_tx_urb *
4758rtl8xxxu_alloc_tx_urb(struct rtl8xxxu_priv *priv)
4759{
4760 struct rtl8xxxu_tx_urb *tx_urb;
4761 unsigned long flags;
4762
4763 spin_lock_irqsave(&priv->tx_urb_lock, flags);
4764 tx_urb = list_first_entry_or_null(&priv->tx_urb_free_list,
4765 struct rtl8xxxu_tx_urb, list);
4766 if (tx_urb) {
4767 list_del(&tx_urb->list);
4768 priv->tx_urb_free_count--;
4769 if (priv->tx_urb_free_count < RTL8XXXU_TX_URB_LOW_WATER &&
4770 !priv->tx_stopped) {
4771 priv->tx_stopped = true;
4772 ieee80211_stop_queues(priv->hw);
4773 }
4774 }
4775
4776 spin_unlock_irqrestore(&priv->tx_urb_lock, flags);
4777
4778 return tx_urb;
4779}
4780
4781static void rtl8xxxu_free_tx_urb(struct rtl8xxxu_priv *priv,
4782 struct rtl8xxxu_tx_urb *tx_urb)
4783{
4784 unsigned long flags;
4785
4786 INIT_LIST_HEAD(&tx_urb->list);
4787
4788 spin_lock_irqsave(&priv->tx_urb_lock, flags);
4789
4790 list_add(&tx_urb->list, &priv->tx_urb_free_list);
4791 priv->tx_urb_free_count++;
4792 if (priv->tx_urb_free_count > RTL8XXXU_TX_URB_HIGH_WATER &&
4793 priv->tx_stopped) {
4794 priv->tx_stopped = false;
4795 ieee80211_wake_queues(priv->hw);
4796 }
4797
4798 spin_unlock_irqrestore(&priv->tx_urb_lock, flags);
4799}
4800
4801static void rtl8xxxu_tx_complete(struct urb *urb)
4802{
4803 struct sk_buff *skb = (struct sk_buff *)urb->context;
4804 struct ieee80211_tx_info *tx_info;
4805 struct ieee80211_hw *hw;
4806 struct rtl8xxxu_tx_urb *tx_urb =
4807 container_of(urb, struct rtl8xxxu_tx_urb, urb);
4808
4809 tx_info = IEEE80211_SKB_CB(skb);
4810 hw = tx_info->rate_driver_data[0];
4811
4812 skb_pull(skb, sizeof(struct rtl8xxxu_tx_desc));
4813
4814 ieee80211_tx_info_clear_status(tx_info);
4815 tx_info->status.rates[0].idx = -1;
4816 tx_info->status.rates[0].count = 0;
4817
4818 if (!urb->status)
4819 tx_info->flags |= IEEE80211_TX_STAT_ACK;
4820
4821 ieee80211_tx_status_irqsafe(hw, skb);
4822
4823 rtl8xxxu_free_tx_urb(hw->priv, tx_urb);
4824}
4825
4826static void rtl8xxxu_dump_action(struct device *dev,
4827 struct ieee80211_hdr *hdr)
4828{
4829 struct ieee80211_mgmt *mgmt = (struct ieee80211_mgmt *)hdr;
4830 u16 cap, timeout;
4831
4832 if (!(rtl8xxxu_debug & RTL8XXXU_DEBUG_ACTION))
4833 return;
4834
4835 switch (mgmt->u.action.u.addba_resp.action_code) {
4836 case WLAN_ACTION_ADDBA_RESP:
4837 cap = le16_to_cpu(mgmt->u.action.u.addba_resp.capab);
4838 timeout = le16_to_cpu(mgmt->u.action.u.addba_resp.timeout);
4839 dev_info(dev, "WLAN_ACTION_ADDBA_RESP: "
4840 "timeout %i, tid %02x, buf_size %02x, policy %02x, "
4841 "status %02x\n",
4842 timeout,
4843 (cap & IEEE80211_ADDBA_PARAM_TID_MASK) >> 2,
4844 (cap & IEEE80211_ADDBA_PARAM_BUF_SIZE_MASK) >> 6,
4845 (cap >> 1) & 0x1,
4846 le16_to_cpu(mgmt->u.action.u.addba_resp.status));
4847 break;
4848 case WLAN_ACTION_ADDBA_REQ:
4849 cap = le16_to_cpu(mgmt->u.action.u.addba_req.capab);
4850 timeout = le16_to_cpu(mgmt->u.action.u.addba_req.timeout);
4851 dev_info(dev, "WLAN_ACTION_ADDBA_REQ: "
4852 "timeout %i, tid %02x, buf_size %02x, policy %02x\n",
4853 timeout,
4854 (cap & IEEE80211_ADDBA_PARAM_TID_MASK) >> 2,
4855 (cap & IEEE80211_ADDBA_PARAM_BUF_SIZE_MASK) >> 6,
4856 (cap >> 1) & 0x1);
4857 break;
4858 default:
4859 dev_info(dev, "action frame %02x\n",
4860 mgmt->u.action.u.addba_resp.action_code);
4861 break;
4862 }
4863}
4864
4865static void rtl8xxxu_tx(struct ieee80211_hw *hw,
4866 struct ieee80211_tx_control *control,
4867 struct sk_buff *skb)
4868{
4869 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
4870 struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
4871 struct ieee80211_rate *tx_rate = ieee80211_get_tx_rate(hw, tx_info);
4872 struct rtl8xxxu_priv *priv = hw->priv;
4873 struct rtl8xxxu_tx_desc *tx_desc;
4874 struct rtl8xxxu_tx_urb *tx_urb;
4875 struct ieee80211_sta *sta = NULL;
4876 struct ieee80211_vif *vif = tx_info->control.vif;
4877 struct device *dev = &priv->udev->dev;
4878 u32 queue, rate;
4879 u16 pktlen = skb->len;
4880 u16 seq_number;
4881 u16 rate_flag = tx_info->control.rates[0].flags;
4882 int ret;
4883
4884 if (skb_headroom(skb) < sizeof(struct rtl8xxxu_tx_desc)) {
4885 dev_warn(dev,
4886 "%s: Not enough headroom (%i) for tx descriptor\n",
4887 __func__, skb_headroom(skb));
4888 goto error;
4889 }
4890
4891 if (unlikely(skb->len > (65535 - sizeof(struct rtl8xxxu_tx_desc)))) {
4892 dev_warn(dev, "%s: Trying to send over-sized skb (%i)\n",
4893 __func__, skb->len);
4894 goto error;
4895 }
4896
4897 tx_urb = rtl8xxxu_alloc_tx_urb(priv);
4898 if (!tx_urb) {
4899 dev_warn(dev, "%s: Unable to allocate tx urb\n", __func__);
4900 goto error;
4901 }
4902
4903 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_TX)
4904 dev_info(dev, "%s: TX rate: %d (%d), pkt size %d\n",
4905 __func__, tx_rate->bitrate, tx_rate->hw_value, pktlen);
4906
4907 if (ieee80211_is_action(hdr->frame_control))
4908 rtl8xxxu_dump_action(dev, hdr);
4909
4910 tx_info->rate_driver_data[0] = hw;
4911
4912 if (control && control->sta)
4913 sta = control->sta;
4914
4915 tx_desc = (struct rtl8xxxu_tx_desc *)
4916 skb_push(skb, sizeof(struct rtl8xxxu_tx_desc));
4917
4918 memset(tx_desc, 0, sizeof(struct rtl8xxxu_tx_desc));
4919 tx_desc->pkt_size = cpu_to_le16(pktlen);
4920 tx_desc->pkt_offset = sizeof(struct rtl8xxxu_tx_desc);
4921
4922 tx_desc->txdw0 =
4923 TXDESC_OWN | TXDESC_FIRST_SEGMENT | TXDESC_LAST_SEGMENT;
4924 if (is_multicast_ether_addr(ieee80211_get_DA(hdr)) ||
4925 is_broadcast_ether_addr(ieee80211_get_DA(hdr)))
4926 tx_desc->txdw0 |= TXDESC_BROADMULTICAST;
4927
4928 queue = rtl8xxxu_queue_select(hw, skb);
4929 tx_desc->txdw1 = cpu_to_le32(queue << TXDESC_QUEUE_SHIFT);
4930
4931 if (tx_info->control.hw_key) {
4932 switch (tx_info->control.hw_key->cipher) {
4933 case WLAN_CIPHER_SUITE_WEP40:
4934 case WLAN_CIPHER_SUITE_WEP104:
4935 case WLAN_CIPHER_SUITE_TKIP:
4936 tx_desc->txdw1 |= cpu_to_le32(TXDESC_SEC_RC4);
4937 break;
4938 case WLAN_CIPHER_SUITE_CCMP:
4939 tx_desc->txdw1 |= cpu_to_le32(TXDESC_SEC_AES);
4940 break;
4941 default:
4942 break;
4943 }
4944 }
4945
4946 seq_number = IEEE80211_SEQ_TO_SN(le16_to_cpu(hdr->seq_ctrl));
4947 tx_desc->txdw3 = cpu_to_le32((u32)seq_number << TXDESC_SEQ_SHIFT);
4948
4949 if (rate_flag & IEEE80211_TX_RC_MCS)
4950 rate = tx_info->control.rates[0].idx + DESC_RATE_MCS0;
4951 else
4952 rate = tx_rate->hw_value;
4953 tx_desc->txdw5 = cpu_to_le32(rate);
4954
4955 if (ieee80211_is_data(hdr->frame_control))
4956 tx_desc->txdw5 |= cpu_to_le32(0x0001ff00);
4957
4958 /* (tx_info->flags & IEEE80211_TX_CTL_AMPDU) && */
4959 if (ieee80211_is_data_qos(hdr->frame_control) && sta) {
4960 if (sta->ht_cap.ht_supported) {
4961 u32 ampdu, val32;
4962
4963 ampdu = (u32)sta->ht_cap.ampdu_density;
4964 val32 = ampdu << TXDESC_AMPDU_DENSITY_SHIFT;
4965 tx_desc->txdw2 |= cpu_to_le32(val32);
4966 tx_desc->txdw1 |= cpu_to_le32(TXDESC_AGG_ENABLE);
4967 } else
4968 tx_desc->txdw1 |= cpu_to_le32(TXDESC_BK);
4969 } else
4970 tx_desc->txdw1 |= cpu_to_le32(TXDESC_BK);
4971
4972 if (ieee80211_is_data_qos(hdr->frame_control))
4973 tx_desc->txdw4 |= cpu_to_le32(TXDESC_QOS);
4974 if (rate_flag & IEEE80211_TX_RC_USE_SHORT_PREAMBLE ||
4975 (sta && vif && vif->bss_conf.use_short_preamble))
4976 tx_desc->txdw4 |= cpu_to_le32(TXDESC_SHORT_PREAMBLE);
4977 if (rate_flag & IEEE80211_TX_RC_SHORT_GI ||
4978 (ieee80211_is_data_qos(hdr->frame_control) &&
4979 sta && sta->ht_cap.cap &
4980 (IEEE80211_HT_CAP_SGI_40 | IEEE80211_HT_CAP_SGI_20))) {
4981 tx_desc->txdw5 |= cpu_to_le32(TXDESC_SHORT_GI);
4982 }
4983 if (ieee80211_is_mgmt(hdr->frame_control)) {
4984 tx_desc->txdw5 = cpu_to_le32(tx_rate->hw_value);
4985 tx_desc->txdw4 |= cpu_to_le32(TXDESC_USE_DRIVER_RATE);
4986 tx_desc->txdw5 |= cpu_to_le32(6 << TXDESC_RETRY_LIMIT_SHIFT);
4987 tx_desc->txdw5 |= cpu_to_le32(TXDESC_RETRY_LIMIT_ENABLE);
4988 }
4989
4990 if (rate_flag & IEEE80211_TX_RC_USE_RTS_CTS) {
4991 /* Use RTS rate 24M - does the mac80211 tell us which to use? */
4992 tx_desc->txdw4 |= cpu_to_le32(DESC_RATE_24M);
4993 tx_desc->txdw4 |= cpu_to_le32(TXDESC_RTS_CTS_ENABLE);
4994 tx_desc->txdw4 |= cpu_to_le32(TXDESC_HW_RTS_ENABLE);
4995 }
4996
4997 rtl8xxxu_calc_tx_desc_csum(tx_desc);
4998
4999 usb_fill_bulk_urb(&tx_urb->urb, priv->udev, priv->pipe_out[queue],
5000 skb->data, skb->len, rtl8xxxu_tx_complete, skb);
5001
5002 usb_anchor_urb(&tx_urb->urb, &priv->tx_anchor);
5003 ret = usb_submit_urb(&tx_urb->urb, GFP_ATOMIC);
5004 if (ret) {
5005 usb_unanchor_urb(&tx_urb->urb);
5006 rtl8xxxu_free_tx_urb(priv, tx_urb);
5007 goto error;
5008 }
5009 return;
5010error:
5011 dev_kfree_skb(skb);
5012}
5013
5014static void rtl8xxxu_rx_parse_phystats(struct rtl8xxxu_priv *priv,
5015 struct ieee80211_rx_status *rx_status,
5016 struct rtl8xxxu_rx_desc *rx_desc,
5017 struct rtl8723au_phy_stats *phy_stats)
5018{
5019 if (phy_stats->sgi_en)
5020 rx_status->flag |= RX_FLAG_SHORT_GI;
5021
5022 if (rx_desc->rxmcs < DESC_RATE_6M) {
5023 /*
5024 * Handle PHY stats for CCK rates
5025 */
5026 u8 cck_agc_rpt = phy_stats->cck_agc_rpt_ofdm_cfosho_a;
5027
5028 switch (cck_agc_rpt & 0xc0) {
5029 case 0xc0:
5030 rx_status->signal = -46 - (cck_agc_rpt & 0x3e);
5031 break;
5032 case 0x80:
5033 rx_status->signal = -26 - (cck_agc_rpt & 0x3e);
5034 break;
5035 case 0x40:
5036 rx_status->signal = -12 - (cck_agc_rpt & 0x3e);
5037 break;
5038 case 0x00:
5039 rx_status->signal = 16 - (cck_agc_rpt & 0x3e);
5040 break;
5041 }
5042 } else {
5043 rx_status->signal =
5044 (phy_stats->cck_sig_qual_ofdm_pwdb_all >> 1) - 110;
5045 }
5046}
5047
5048static void rtl8xxxu_free_rx_resources(struct rtl8xxxu_priv *priv)
5049{
5050 struct rtl8xxxu_rx_urb *rx_urb, *tmp;
5051 unsigned long flags;
5052
5053 spin_lock_irqsave(&priv->rx_urb_lock, flags);
5054
5055 list_for_each_entry_safe(rx_urb, tmp,
5056 &priv->rx_urb_pending_list, list) {
5057 list_del(&rx_urb->list);
5058 priv->rx_urb_pending_count--;
5059 usb_free_urb(&rx_urb->urb);
5060 }
5061
5062 spin_unlock_irqrestore(&priv->rx_urb_lock, flags);
5063}
5064
5065static void rtl8xxxu_queue_rx_urb(struct rtl8xxxu_priv *priv,
5066 struct rtl8xxxu_rx_urb *rx_urb)
5067{
5068 struct sk_buff *skb;
5069 unsigned long flags;
5070 int pending = 0;
5071
5072 spin_lock_irqsave(&priv->rx_urb_lock, flags);
5073
5074 if (!priv->shutdown) {
5075 list_add_tail(&rx_urb->list, &priv->rx_urb_pending_list);
5076 priv->rx_urb_pending_count++;
5077 pending = priv->rx_urb_pending_count;
5078 } else {
5079 skb = (struct sk_buff *)rx_urb->urb.context;
5080 dev_kfree_skb(skb);
5081 usb_free_urb(&rx_urb->urb);
5082 }
5083
5084 spin_unlock_irqrestore(&priv->rx_urb_lock, flags);
5085
5086 if (pending > RTL8XXXU_RX_URB_PENDING_WATER)
5087 schedule_work(&priv->rx_urb_wq);
5088}
5089
5090static void rtl8xxxu_rx_urb_work(struct work_struct *work)
5091{
5092 struct rtl8xxxu_priv *priv;
5093 struct rtl8xxxu_rx_urb *rx_urb, *tmp;
5094 struct list_head local;
5095 struct sk_buff *skb;
5096 unsigned long flags;
5097 int ret;
5098
5099 priv = container_of(work, struct rtl8xxxu_priv, rx_urb_wq);
5100 INIT_LIST_HEAD(&local);
5101
5102 spin_lock_irqsave(&priv->rx_urb_lock, flags);
5103
5104 list_splice_init(&priv->rx_urb_pending_list, &local);
5105 priv->rx_urb_pending_count = 0;
5106
5107 spin_unlock_irqrestore(&priv->rx_urb_lock, flags);
5108
5109 list_for_each_entry_safe(rx_urb, tmp, &local, list) {
5110 list_del_init(&rx_urb->list);
5111 ret = rtl8xxxu_submit_rx_urb(priv, rx_urb);
5112 /*
5113 * If out of memory or temporary error, put it back on the
5114 * queue and try again. Otherwise the device is dead/gone
5115 * and we should drop it.
5116 */
5117 switch (ret) {
5118 case 0:
5119 break;
5120 case -ENOMEM:
5121 case -EAGAIN:
5122 rtl8xxxu_queue_rx_urb(priv, rx_urb);
5123 break;
5124 default:
5125 pr_info("failed to requeue urb %i\n", ret);
5126 skb = (struct sk_buff *)rx_urb->urb.context;
5127 dev_kfree_skb(skb);
5128 usb_free_urb(&rx_urb->urb);
5129 }
5130 }
5131}
5132
5133static void rtl8xxxu_rx_complete(struct urb *urb)
5134{
5135 struct rtl8xxxu_rx_urb *rx_urb =
5136 container_of(urb, struct rtl8xxxu_rx_urb, urb);
5137 struct ieee80211_hw *hw = rx_urb->hw;
5138 struct rtl8xxxu_priv *priv = hw->priv;
5139 struct sk_buff *skb = (struct sk_buff *)urb->context;
5140 struct rtl8xxxu_rx_desc *rx_desc = (struct rtl8xxxu_rx_desc *)skb->data;
5141 struct rtl8723au_phy_stats *phy_stats;
5142 struct ieee80211_rx_status *rx_status = IEEE80211_SKB_RXCB(skb);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04005143 struct device *dev = &priv->udev->dev;
5144 __le32 *_rx_desc_le = (__le32 *)skb->data;
5145 u32 *_rx_desc = (u32 *)skb->data;
Jes Sorensena9ffa612016-02-03 13:39:59 -05005146 int drvinfo_sz, desc_shift, i;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04005147
5148 for (i = 0; i < (sizeof(struct rtl8xxxu_rx_desc) / sizeof(u32)); i++)
5149 _rx_desc[i] = le32_to_cpu(_rx_desc_le[i]);
5150
Jes Sorensen26f1fad2015-10-14 20:44:51 -04005151 drvinfo_sz = rx_desc->drvinfo_sz * 8;
5152 desc_shift = rx_desc->shift;
5153 skb_put(skb, urb->actual_length);
5154
5155 if (urb->status == 0) {
5156 skb_pull(skb, sizeof(struct rtl8xxxu_rx_desc));
5157 phy_stats = (struct rtl8723au_phy_stats *)skb->data;
5158
5159 skb_pull(skb, drvinfo_sz + desc_shift);
5160
Jes Sorensen26f1fad2015-10-14 20:44:51 -04005161 memset(rx_status, 0, sizeof(struct ieee80211_rx_status));
5162
5163 if (rx_desc->phy_stats)
5164 rtl8xxxu_rx_parse_phystats(priv, rx_status,
5165 rx_desc, phy_stats);
5166
5167 rx_status->freq = hw->conf.chandef.chan->center_freq;
5168 rx_status->band = hw->conf.chandef.chan->band;
5169
5170 rx_status->mactime = le32_to_cpu(rx_desc->tsfl);
5171 rx_status->flag |= RX_FLAG_MACTIME_START;
5172
5173 if (!rx_desc->swdec)
5174 rx_status->flag |= RX_FLAG_DECRYPTED;
5175 if (rx_desc->crc32)
5176 rx_status->flag |= RX_FLAG_FAILED_FCS_CRC;
5177 if (rx_desc->bw)
5178 rx_status->flag |= RX_FLAG_40MHZ;
5179
5180 if (rx_desc->rxht) {
5181 rx_status->flag |= RX_FLAG_HT;
5182 rx_status->rate_idx = rx_desc->rxmcs - DESC_RATE_MCS0;
5183 } else {
5184 rx_status->rate_idx = rx_desc->rxmcs;
5185 }
5186
5187 ieee80211_rx_irqsafe(hw, skb);
5188 skb = NULL;
5189 rx_urb->urb.context = NULL;
5190 rtl8xxxu_queue_rx_urb(priv, rx_urb);
5191 } else {
5192 dev_dbg(dev, "%s: status %i\n", __func__, urb->status);
5193 goto cleanup;
5194 }
5195 return;
5196
5197cleanup:
5198 usb_free_urb(urb);
5199 dev_kfree_skb(skb);
5200 return;
5201}
5202
5203static int rtl8xxxu_submit_rx_urb(struct rtl8xxxu_priv *priv,
5204 struct rtl8xxxu_rx_urb *rx_urb)
5205{
5206 struct sk_buff *skb;
5207 int skb_size;
5208 int ret;
5209
5210 skb_size = sizeof(struct rtl8xxxu_rx_desc) + RTL_RX_BUFFER_SIZE;
5211 skb = __netdev_alloc_skb(NULL, skb_size, GFP_KERNEL);
5212 if (!skb)
5213 return -ENOMEM;
5214
5215 memset(skb->data, 0, sizeof(struct rtl8xxxu_rx_desc));
5216 usb_fill_bulk_urb(&rx_urb->urb, priv->udev, priv->pipe_in, skb->data,
5217 skb_size, rtl8xxxu_rx_complete, skb);
5218 usb_anchor_urb(&rx_urb->urb, &priv->rx_anchor);
5219 ret = usb_submit_urb(&rx_urb->urb, GFP_ATOMIC);
5220 if (ret)
5221 usb_unanchor_urb(&rx_urb->urb);
5222 return ret;
5223}
5224
5225static void rtl8xxxu_int_complete(struct urb *urb)
5226{
5227 struct rtl8xxxu_priv *priv = (struct rtl8xxxu_priv *)urb->context;
5228 struct device *dev = &priv->udev->dev;
5229 int ret;
5230
5231 dev_dbg(dev, "%s: status %i\n", __func__, urb->status);
5232 if (urb->status == 0) {
5233 usb_anchor_urb(urb, &priv->int_anchor);
5234 ret = usb_submit_urb(urb, GFP_ATOMIC);
5235 if (ret)
5236 usb_unanchor_urb(urb);
5237 } else {
5238 dev_info(dev, "%s: Error %i\n", __func__, urb->status);
5239 }
5240}
5241
5242
5243static int rtl8xxxu_submit_int_urb(struct ieee80211_hw *hw)
5244{
5245 struct rtl8xxxu_priv *priv = hw->priv;
5246 struct urb *urb;
5247 u32 val32;
5248 int ret;
5249
5250 urb = usb_alloc_urb(0, GFP_KERNEL);
5251 if (!urb)
5252 return -ENOMEM;
5253
5254 usb_fill_int_urb(urb, priv->udev, priv->pipe_interrupt,
5255 priv->int_buf, USB_INTR_CONTENT_LENGTH,
5256 rtl8xxxu_int_complete, priv, 1);
5257 usb_anchor_urb(urb, &priv->int_anchor);
5258 ret = usb_submit_urb(urb, GFP_KERNEL);
5259 if (ret) {
5260 usb_unanchor_urb(urb);
5261 goto error;
5262 }
5263
5264 val32 = rtl8xxxu_read32(priv, REG_USB_HIMR);
5265 val32 |= USB_HIMR_CPWM;
5266 rtl8xxxu_write32(priv, REG_USB_HIMR, val32);
5267
5268error:
5269 return ret;
5270}
5271
5272static int rtl8xxxu_add_interface(struct ieee80211_hw *hw,
5273 struct ieee80211_vif *vif)
5274{
5275 struct rtl8xxxu_priv *priv = hw->priv;
5276 int ret;
5277 u8 val8;
5278
5279 switch (vif->type) {
5280 case NL80211_IFTYPE_STATION:
5281 rtl8723a_stop_tx_beacon(priv);
5282
5283 val8 = rtl8xxxu_read8(priv, REG_BEACON_CTRL);
5284 val8 |= BEACON_ATIM | BEACON_FUNCTION_ENABLE |
5285 BEACON_DISABLE_TSF_UPDATE;
5286 rtl8xxxu_write8(priv, REG_BEACON_CTRL, val8);
5287 ret = 0;
5288 break;
5289 default:
5290 ret = -EOPNOTSUPP;
5291 }
5292
5293 rtl8xxxu_set_linktype(priv, vif->type);
5294
5295 return ret;
5296}
5297
5298static void rtl8xxxu_remove_interface(struct ieee80211_hw *hw,
5299 struct ieee80211_vif *vif)
5300{
5301 struct rtl8xxxu_priv *priv = hw->priv;
5302
5303 dev_dbg(&priv->udev->dev, "%s\n", __func__);
5304}
5305
5306static int rtl8xxxu_config(struct ieee80211_hw *hw, u32 changed)
5307{
5308 struct rtl8xxxu_priv *priv = hw->priv;
5309 struct device *dev = &priv->udev->dev;
5310 u16 val16;
5311 int ret = 0, channel;
5312 bool ht40;
5313
5314 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_CHANNEL)
5315 dev_info(dev,
5316 "%s: channel: %i (changed %08x chandef.width %02x)\n",
5317 __func__, hw->conf.chandef.chan->hw_value,
5318 changed, hw->conf.chandef.width);
5319
5320 if (changed & IEEE80211_CONF_CHANGE_RETRY_LIMITS) {
5321 val16 = ((hw->conf.long_frame_max_tx_count <<
5322 RETRY_LIMIT_LONG_SHIFT) & RETRY_LIMIT_LONG_MASK) |
5323 ((hw->conf.short_frame_max_tx_count <<
5324 RETRY_LIMIT_SHORT_SHIFT) & RETRY_LIMIT_SHORT_MASK);
5325 rtl8xxxu_write16(priv, REG_RETRY_LIMIT, val16);
5326 }
5327
5328 if (changed & IEEE80211_CONF_CHANGE_CHANNEL) {
5329 switch (hw->conf.chandef.width) {
5330 case NL80211_CHAN_WIDTH_20_NOHT:
5331 case NL80211_CHAN_WIDTH_20:
5332 ht40 = false;
5333 break;
5334 case NL80211_CHAN_WIDTH_40:
5335 ht40 = true;
5336 break;
5337 default:
5338 ret = -ENOTSUPP;
5339 goto exit;
5340 }
5341
5342 channel = hw->conf.chandef.chan->hw_value;
5343
5344 rtl8723a_set_tx_power(priv, channel, ht40);
5345
5346 rtl8723au_config_channel(hw);
5347 }
5348
5349exit:
5350 return ret;
5351}
5352
5353static int rtl8xxxu_conf_tx(struct ieee80211_hw *hw,
5354 struct ieee80211_vif *vif, u16 queue,
5355 const struct ieee80211_tx_queue_params *param)
5356{
5357 struct rtl8xxxu_priv *priv = hw->priv;
5358 struct device *dev = &priv->udev->dev;
5359 u32 val32;
5360 u8 aifs, acm_ctrl, acm_bit;
5361
5362 aifs = param->aifs;
5363
5364 val32 = aifs |
5365 fls(param->cw_min) << EDCA_PARAM_ECW_MIN_SHIFT |
5366 fls(param->cw_max) << EDCA_PARAM_ECW_MAX_SHIFT |
5367 (u32)param->txop << EDCA_PARAM_TXOP_SHIFT;
5368
5369 acm_ctrl = rtl8xxxu_read8(priv, REG_ACM_HW_CTRL);
5370 dev_dbg(dev,
5371 "%s: IEEE80211 queue %02x val %08x, acm %i, acm_ctrl %02x\n",
5372 __func__, queue, val32, param->acm, acm_ctrl);
5373
5374 switch (queue) {
5375 case IEEE80211_AC_VO:
5376 acm_bit = ACM_HW_CTRL_VO;
5377 rtl8xxxu_write32(priv, REG_EDCA_VO_PARAM, val32);
5378 break;
5379 case IEEE80211_AC_VI:
5380 acm_bit = ACM_HW_CTRL_VI;
5381 rtl8xxxu_write32(priv, REG_EDCA_VI_PARAM, val32);
5382 break;
5383 case IEEE80211_AC_BE:
5384 acm_bit = ACM_HW_CTRL_BE;
5385 rtl8xxxu_write32(priv, REG_EDCA_BE_PARAM, val32);
5386 break;
5387 case IEEE80211_AC_BK:
5388 acm_bit = ACM_HW_CTRL_BK;
5389 rtl8xxxu_write32(priv, REG_EDCA_BK_PARAM, val32);
5390 break;
5391 default:
5392 acm_bit = 0;
5393 break;
5394 }
5395
5396 if (param->acm)
5397 acm_ctrl |= acm_bit;
5398 else
5399 acm_ctrl &= ~acm_bit;
5400 rtl8xxxu_write8(priv, REG_ACM_HW_CTRL, acm_ctrl);
5401
5402 return 0;
5403}
5404
5405static void rtl8xxxu_configure_filter(struct ieee80211_hw *hw,
5406 unsigned int changed_flags,
5407 unsigned int *total_flags, u64 multicast)
5408{
5409 struct rtl8xxxu_priv *priv = hw->priv;
Bruno Randolf3bed4bf2016-02-03 13:39:51 -05005410 u32 rcr = rtl8xxxu_read32(priv, REG_RCR);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04005411
5412 dev_dbg(&priv->udev->dev, "%s: changed_flags %08x, total_flags %08x\n",
5413 __func__, changed_flags, *total_flags);
5414
Bruno Randolf3bed4bf2016-02-03 13:39:51 -05005415 /*
5416 * FIF_ALLMULTI ignored as all multicast frames are accepted (REG_MAR)
5417 */
5418
5419 if (*total_flags & FIF_FCSFAIL)
5420 rcr |= RCR_ACCEPT_CRC32;
5421 else
5422 rcr &= ~RCR_ACCEPT_CRC32;
5423
5424 /*
5425 * FIF_PLCPFAIL not supported?
5426 */
5427
5428 if (*total_flags & FIF_BCN_PRBRESP_PROMISC)
5429 rcr &= ~RCR_CHECK_BSSID_BEACON;
5430 else
5431 rcr |= RCR_CHECK_BSSID_BEACON;
5432
5433 if (*total_flags & FIF_CONTROL)
5434 rcr |= RCR_ACCEPT_CTRL_FRAME;
5435 else
5436 rcr &= ~RCR_ACCEPT_CTRL_FRAME;
5437
5438 if (*total_flags & FIF_OTHER_BSS) {
5439 rcr |= RCR_ACCEPT_AP;
5440 rcr &= ~RCR_CHECK_BSSID_MATCH;
5441 } else {
5442 rcr &= ~RCR_ACCEPT_AP;
5443 rcr |= RCR_CHECK_BSSID_MATCH;
5444 }
5445
5446 if (*total_flags & FIF_PSPOLL)
5447 rcr |= RCR_ACCEPT_PM;
5448 else
5449 rcr &= ~RCR_ACCEPT_PM;
5450
5451 /*
5452 * FIF_PROBE_REQ ignored as probe requests always seem to be accepted
5453 */
5454
5455 rtl8xxxu_write32(priv, REG_RCR, rcr);
5456
Jes Sorensen755bda12016-02-03 13:39:54 -05005457 *total_flags &= (FIF_ALLMULTI | FIF_FCSFAIL | FIF_BCN_PRBRESP_PROMISC |
5458 FIF_CONTROL | FIF_OTHER_BSS | FIF_PSPOLL |
5459 FIF_PROBE_REQ);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04005460}
5461
5462static int rtl8xxxu_set_rts_threshold(struct ieee80211_hw *hw, u32 rts)
5463{
5464 if (rts > 2347)
5465 return -EINVAL;
5466
5467 return 0;
5468}
5469
5470static int rtl8xxxu_set_key(struct ieee80211_hw *hw, enum set_key_cmd cmd,
5471 struct ieee80211_vif *vif,
5472 struct ieee80211_sta *sta,
5473 struct ieee80211_key_conf *key)
5474{
5475 struct rtl8xxxu_priv *priv = hw->priv;
5476 struct device *dev = &priv->udev->dev;
5477 u8 mac_addr[ETH_ALEN];
5478 u8 val8;
5479 u16 val16;
5480 u32 val32;
5481 int retval = -EOPNOTSUPP;
5482
5483 dev_dbg(dev, "%s: cmd %02x, cipher %08x, index %i\n",
5484 __func__, cmd, key->cipher, key->keyidx);
5485
5486 if (vif->type != NL80211_IFTYPE_STATION)
5487 return -EOPNOTSUPP;
5488
5489 if (key->keyidx > 3)
5490 return -EOPNOTSUPP;
5491
5492 switch (key->cipher) {
5493 case WLAN_CIPHER_SUITE_WEP40:
5494 case WLAN_CIPHER_SUITE_WEP104:
5495
5496 break;
5497 case WLAN_CIPHER_SUITE_CCMP:
5498 key->flags |= IEEE80211_KEY_FLAG_SW_MGMT_TX;
5499 break;
5500 case WLAN_CIPHER_SUITE_TKIP:
5501 key->flags |= IEEE80211_KEY_FLAG_GENERATE_MMIC;
5502 default:
5503 return -EOPNOTSUPP;
5504 }
5505
5506 if (key->flags & IEEE80211_KEY_FLAG_PAIRWISE) {
5507 dev_dbg(dev, "%s: pairwise key\n", __func__);
5508 ether_addr_copy(mac_addr, sta->addr);
5509 } else {
5510 dev_dbg(dev, "%s: group key\n", __func__);
5511 eth_broadcast_addr(mac_addr);
5512 }
5513
5514 val16 = rtl8xxxu_read16(priv, REG_CR);
5515 val16 |= CR_SECURITY_ENABLE;
5516 rtl8xxxu_write16(priv, REG_CR, val16);
5517
5518 val8 = SEC_CFG_TX_SEC_ENABLE | SEC_CFG_TXBC_USE_DEFKEY |
5519 SEC_CFG_RX_SEC_ENABLE | SEC_CFG_RXBC_USE_DEFKEY;
5520 val8 |= SEC_CFG_TX_USE_DEFKEY | SEC_CFG_RX_USE_DEFKEY;
5521 rtl8xxxu_write8(priv, REG_SECURITY_CFG, val8);
5522
5523 switch (cmd) {
5524 case SET_KEY:
5525 key->hw_key_idx = key->keyidx;
5526 key->flags |= IEEE80211_KEY_FLAG_GENERATE_IV;
5527 rtl8xxxu_cam_write(priv, key, mac_addr);
5528 retval = 0;
5529 break;
5530 case DISABLE_KEY:
5531 rtl8xxxu_write32(priv, REG_CAM_WRITE, 0x00000000);
5532 val32 = CAM_CMD_POLLING | CAM_CMD_WRITE |
5533 key->keyidx << CAM_CMD_KEY_SHIFT;
5534 rtl8xxxu_write32(priv, REG_CAM_CMD, val32);
5535 retval = 0;
5536 break;
5537 default:
5538 dev_warn(dev, "%s: Unsupported command %02x\n", __func__, cmd);
5539 }
5540
5541 return retval;
5542}
5543
5544static int
5545rtl8xxxu_ampdu_action(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
Sara Sharon50ea05e2015-12-30 16:06:04 +02005546 struct ieee80211_ampdu_params *params)
Jes Sorensen26f1fad2015-10-14 20:44:51 -04005547{
5548 struct rtl8xxxu_priv *priv = hw->priv;
5549 struct device *dev = &priv->udev->dev;
5550 u8 ampdu_factor, ampdu_density;
Sara Sharon50ea05e2015-12-30 16:06:04 +02005551 struct ieee80211_sta *sta = params->sta;
5552 enum ieee80211_ampdu_mlme_action action = params->action;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04005553
5554 switch (action) {
5555 case IEEE80211_AMPDU_TX_START:
5556 dev_info(dev, "%s: IEEE80211_AMPDU_TX_START\n", __func__);
5557 ampdu_factor = sta->ht_cap.ampdu_factor;
5558 ampdu_density = sta->ht_cap.ampdu_density;
5559 rtl8xxxu_set_ampdu_factor(priv, ampdu_factor);
5560 rtl8xxxu_set_ampdu_min_space(priv, ampdu_density);
5561 dev_dbg(dev,
5562 "Changed HT: ampdu_factor %02x, ampdu_density %02x\n",
5563 ampdu_factor, ampdu_density);
5564 break;
5565 case IEEE80211_AMPDU_TX_STOP_FLUSH:
5566 dev_info(dev, "%s: IEEE80211_AMPDU_TX_STOP_FLUSH\n", __func__);
5567 rtl8xxxu_set_ampdu_factor(priv, 0);
5568 rtl8xxxu_set_ampdu_min_space(priv, 0);
5569 break;
5570 case IEEE80211_AMPDU_TX_STOP_FLUSH_CONT:
5571 dev_info(dev, "%s: IEEE80211_AMPDU_TX_STOP_FLUSH_CONT\n",
5572 __func__);
5573 rtl8xxxu_set_ampdu_factor(priv, 0);
5574 rtl8xxxu_set_ampdu_min_space(priv, 0);
5575 break;
5576 case IEEE80211_AMPDU_RX_START:
5577 dev_info(dev, "%s: IEEE80211_AMPDU_RX_START\n", __func__);
5578 break;
5579 case IEEE80211_AMPDU_RX_STOP:
5580 dev_info(dev, "%s: IEEE80211_AMPDU_RX_STOP\n", __func__);
5581 break;
5582 default:
5583 break;
5584 }
5585 return 0;
5586}
5587
5588static int rtl8xxxu_start(struct ieee80211_hw *hw)
5589{
5590 struct rtl8xxxu_priv *priv = hw->priv;
5591 struct rtl8xxxu_rx_urb *rx_urb;
5592 struct rtl8xxxu_tx_urb *tx_urb;
5593 unsigned long flags;
5594 int ret, i;
5595
5596 ret = 0;
5597
5598 init_usb_anchor(&priv->rx_anchor);
5599 init_usb_anchor(&priv->tx_anchor);
5600 init_usb_anchor(&priv->int_anchor);
5601
5602 rtl8723a_enable_rf(priv);
5603 ret = rtl8xxxu_submit_int_urb(hw);
5604 if (ret)
5605 goto exit;
5606
5607 for (i = 0; i < RTL8XXXU_TX_URBS; i++) {
5608 tx_urb = kmalloc(sizeof(struct rtl8xxxu_tx_urb), GFP_KERNEL);
5609 if (!tx_urb) {
5610 if (!i)
5611 ret = -ENOMEM;
5612
5613 goto error_out;
5614 }
5615 usb_init_urb(&tx_urb->urb);
5616 INIT_LIST_HEAD(&tx_urb->list);
5617 tx_urb->hw = hw;
5618 list_add(&tx_urb->list, &priv->tx_urb_free_list);
5619 priv->tx_urb_free_count++;
5620 }
5621
5622 priv->tx_stopped = false;
5623
5624 spin_lock_irqsave(&priv->rx_urb_lock, flags);
5625 priv->shutdown = false;
5626 spin_unlock_irqrestore(&priv->rx_urb_lock, flags);
5627
5628 for (i = 0; i < RTL8XXXU_RX_URBS; i++) {
5629 rx_urb = kmalloc(sizeof(struct rtl8xxxu_rx_urb), GFP_KERNEL);
5630 if (!rx_urb) {
5631 if (!i)
5632 ret = -ENOMEM;
5633
5634 goto error_out;
5635 }
5636 usb_init_urb(&rx_urb->urb);
5637 INIT_LIST_HEAD(&rx_urb->list);
5638 rx_urb->hw = hw;
5639
5640 ret = rtl8xxxu_submit_rx_urb(priv, rx_urb);
5641 }
5642exit:
5643 /*
Bruno Randolfc85ea112016-02-03 13:39:55 -05005644 * Accept all data and mgmt frames
Jes Sorensen26f1fad2015-10-14 20:44:51 -04005645 */
Bruno Randolfc85ea112016-02-03 13:39:55 -05005646 rtl8xxxu_write16(priv, REG_RXFLTMAP2, 0xffff);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04005647 rtl8xxxu_write16(priv, REG_RXFLTMAP0, 0xffff);
5648
5649 rtl8xxxu_write32(priv, REG_OFDM0_XA_AGC_CORE1, 0x6954341e);
5650
5651 return ret;
5652
5653error_out:
5654 rtl8xxxu_free_tx_resources(priv);
5655 /*
5656 * Disable all data and mgmt frames
5657 */
5658 rtl8xxxu_write16(priv, REG_RXFLTMAP2, 0x0000);
5659 rtl8xxxu_write16(priv, REG_RXFLTMAP0, 0x0000);
5660
5661 return ret;
5662}
5663
5664static void rtl8xxxu_stop(struct ieee80211_hw *hw)
5665{
5666 struct rtl8xxxu_priv *priv = hw->priv;
5667 unsigned long flags;
5668
5669 rtl8xxxu_write8(priv, REG_TXPAUSE, 0xff);
5670
5671 rtl8xxxu_write16(priv, REG_RXFLTMAP0, 0x0000);
5672 rtl8xxxu_write16(priv, REG_RXFLTMAP2, 0x0000);
5673
5674 spin_lock_irqsave(&priv->rx_urb_lock, flags);
5675 priv->shutdown = true;
5676 spin_unlock_irqrestore(&priv->rx_urb_lock, flags);
5677
5678 usb_kill_anchored_urbs(&priv->rx_anchor);
5679 usb_kill_anchored_urbs(&priv->tx_anchor);
5680 usb_kill_anchored_urbs(&priv->int_anchor);
5681
5682 rtl8723a_disable_rf(priv);
5683
5684 /*
5685 * Disable interrupts
5686 */
5687 rtl8xxxu_write32(priv, REG_USB_HIMR, 0);
5688
5689 rtl8xxxu_free_rx_resources(priv);
5690 rtl8xxxu_free_tx_resources(priv);
5691}
5692
5693static const struct ieee80211_ops rtl8xxxu_ops = {
5694 .tx = rtl8xxxu_tx,
5695 .add_interface = rtl8xxxu_add_interface,
5696 .remove_interface = rtl8xxxu_remove_interface,
5697 .config = rtl8xxxu_config,
5698 .conf_tx = rtl8xxxu_conf_tx,
5699 .bss_info_changed = rtl8xxxu_bss_info_changed,
5700 .configure_filter = rtl8xxxu_configure_filter,
5701 .set_rts_threshold = rtl8xxxu_set_rts_threshold,
5702 .start = rtl8xxxu_start,
5703 .stop = rtl8xxxu_stop,
5704 .sw_scan_start = rtl8xxxu_sw_scan_start,
5705 .sw_scan_complete = rtl8xxxu_sw_scan_complete,
5706 .set_key = rtl8xxxu_set_key,
5707 .ampdu_action = rtl8xxxu_ampdu_action,
5708};
5709
5710static int rtl8xxxu_parse_usb(struct rtl8xxxu_priv *priv,
5711 struct usb_interface *interface)
5712{
5713 struct usb_interface_descriptor *interface_desc;
5714 struct usb_host_interface *host_interface;
5715 struct usb_endpoint_descriptor *endpoint;
5716 struct device *dev = &priv->udev->dev;
5717 int i, j = 0, endpoints;
5718 u8 dir, xtype, num;
5719 int ret = 0;
5720
5721 host_interface = &interface->altsetting[0];
5722 interface_desc = &host_interface->desc;
5723 endpoints = interface_desc->bNumEndpoints;
5724
5725 for (i = 0; i < endpoints; i++) {
5726 endpoint = &host_interface->endpoint[i].desc;
5727
5728 dir = endpoint->bEndpointAddress & USB_ENDPOINT_DIR_MASK;
5729 num = usb_endpoint_num(endpoint);
5730 xtype = usb_endpoint_type(endpoint);
5731 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_USB)
5732 dev_dbg(dev,
5733 "%s: endpoint: dir %02x, # %02x, type %02x\n",
5734 __func__, dir, num, xtype);
5735 if (usb_endpoint_dir_in(endpoint) &&
5736 usb_endpoint_xfer_bulk(endpoint)) {
5737 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_USB)
5738 dev_dbg(dev, "%s: in endpoint num %i\n",
5739 __func__, num);
5740
5741 if (priv->pipe_in) {
5742 dev_warn(dev,
5743 "%s: Too many IN pipes\n", __func__);
5744 ret = -EINVAL;
5745 goto exit;
5746 }
5747
5748 priv->pipe_in = usb_rcvbulkpipe(priv->udev, num);
5749 }
5750
5751 if (usb_endpoint_dir_in(endpoint) &&
5752 usb_endpoint_xfer_int(endpoint)) {
5753 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_USB)
5754 dev_dbg(dev, "%s: interrupt endpoint num %i\n",
5755 __func__, num);
5756
5757 if (priv->pipe_interrupt) {
5758 dev_warn(dev, "%s: Too many INTERRUPT pipes\n",
5759 __func__);
5760 ret = -EINVAL;
5761 goto exit;
5762 }
5763
5764 priv->pipe_interrupt = usb_rcvintpipe(priv->udev, num);
5765 }
5766
5767 if (usb_endpoint_dir_out(endpoint) &&
5768 usb_endpoint_xfer_bulk(endpoint)) {
5769 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_USB)
5770 dev_dbg(dev, "%s: out endpoint num %i\n",
5771 __func__, num);
5772 if (j >= RTL8XXXU_OUT_ENDPOINTS) {
5773 dev_warn(dev,
5774 "%s: Too many OUT pipes\n", __func__);
5775 ret = -EINVAL;
5776 goto exit;
5777 }
5778 priv->out_ep[j++] = num;
5779 }
5780 }
5781exit:
5782 priv->nr_out_eps = j;
5783 return ret;
5784}
5785
5786static int rtl8xxxu_probe(struct usb_interface *interface,
5787 const struct usb_device_id *id)
5788{
5789 struct rtl8xxxu_priv *priv;
5790 struct ieee80211_hw *hw;
5791 struct usb_device *udev;
5792 struct ieee80211_supported_band *sband;
5793 int ret = 0;
5794 int untested = 1;
5795
5796 udev = usb_get_dev(interface_to_usbdev(interface));
5797
5798 switch (id->idVendor) {
5799 case USB_VENDOR_ID_REALTEK:
5800 switch(id->idProduct) {
5801 case 0x1724:
5802 case 0x8176:
5803 case 0x8178:
5804 case 0x817f:
5805 untested = 0;
5806 break;
5807 }
5808 break;
5809 case 0x7392:
5810 if (id->idProduct == 0x7811)
5811 untested = 0;
5812 break;
5813 default:
5814 break;
5815 }
5816
5817 if (untested) {
5818 rtl8xxxu_debug = RTL8XXXU_DEBUG_EFUSE;
5819 dev_info(&udev->dev,
5820 "This Realtek USB WiFi dongle (0x%04x:0x%04x) is untested!\n",
5821 id->idVendor, id->idProduct);
5822 dev_info(&udev->dev,
5823 "Please report results to Jes.Sorensen@gmail.com\n");
5824 }
5825
5826 hw = ieee80211_alloc_hw(sizeof(struct rtl8xxxu_priv), &rtl8xxxu_ops);
5827 if (!hw) {
5828 ret = -ENOMEM;
5829 goto exit;
5830 }
5831
5832 priv = hw->priv;
5833 priv->hw = hw;
5834 priv->udev = udev;
5835 priv->fops = (struct rtl8xxxu_fileops *)id->driver_info;
5836 mutex_init(&priv->usb_buf_mutex);
5837 mutex_init(&priv->h2c_mutex);
5838 INIT_LIST_HEAD(&priv->tx_urb_free_list);
5839 spin_lock_init(&priv->tx_urb_lock);
5840 INIT_LIST_HEAD(&priv->rx_urb_pending_list);
5841 spin_lock_init(&priv->rx_urb_lock);
5842 INIT_WORK(&priv->rx_urb_wq, rtl8xxxu_rx_urb_work);
5843
5844 usb_set_intfdata(interface, hw);
5845
5846 ret = rtl8xxxu_parse_usb(priv, interface);
5847 if (ret)
5848 goto exit;
5849
5850 ret = rtl8xxxu_identify_chip(priv);
5851 if (ret) {
5852 dev_err(&udev->dev, "Fatal - failed to identify chip\n");
5853 goto exit;
5854 }
5855
5856 ret = rtl8xxxu_read_efuse(priv);
5857 if (ret) {
5858 dev_err(&udev->dev, "Fatal - failed to read EFuse\n");
5859 goto exit;
5860 }
5861
5862 ret = priv->fops->parse_efuse(priv);
5863 if (ret) {
5864 dev_err(&udev->dev, "Fatal - failed to parse EFuse\n");
5865 goto exit;
5866 }
5867
5868 rtl8xxxu_print_chipinfo(priv);
5869
5870 ret = priv->fops->load_firmware(priv);
5871 if (ret) {
5872 dev_err(&udev->dev, "Fatal - failed to load firmware\n");
5873 goto exit;
5874 }
5875
5876 ret = rtl8xxxu_init_device(hw);
5877
5878 hw->wiphy->max_scan_ssids = 1;
5879 hw->wiphy->max_scan_ie_len = IEEE80211_MAX_DATA_LEN;
5880 hw->wiphy->interface_modes = BIT(NL80211_IFTYPE_STATION);
5881 hw->queues = 4;
5882
5883 sband = &rtl8xxxu_supported_band;
5884 sband->ht_cap.ht_supported = true;
5885 sband->ht_cap.ampdu_factor = IEEE80211_HT_MAX_AMPDU_64K;
5886 sband->ht_cap.ampdu_density = IEEE80211_HT_MPDU_DENSITY_16;
5887 sband->ht_cap.cap = IEEE80211_HT_CAP_SGI_20 | IEEE80211_HT_CAP_SGI_40;
5888 memset(&sband->ht_cap.mcs, 0, sizeof(sband->ht_cap.mcs));
5889 sband->ht_cap.mcs.rx_mask[0] = 0xff;
5890 sband->ht_cap.mcs.rx_mask[4] = 0x01;
5891 if (priv->rf_paths > 1) {
5892 sband->ht_cap.mcs.rx_mask[1] = 0xff;
5893 sband->ht_cap.cap |= IEEE80211_HT_CAP_SGI_40;
5894 }
5895 sband->ht_cap.mcs.tx_params = IEEE80211_HT_MCS_TX_DEFINED;
5896 /*
5897 * Some APs will negotiate HT20_40 in a noisy environment leading
5898 * to miserable performance. Rather than defaulting to this, only
5899 * enable it if explicitly requested at module load time.
5900 */
5901 if (rtl8xxxu_ht40_2g) {
5902 dev_info(&udev->dev, "Enabling HT_20_40 on the 2.4GHz band\n");
5903 sband->ht_cap.cap |= IEEE80211_HT_CAP_SUP_WIDTH_20_40;
5904 }
5905 hw->wiphy->bands[IEEE80211_BAND_2GHZ] = sband;
5906
5907 hw->wiphy->rts_threshold = 2347;
5908
5909 SET_IEEE80211_DEV(priv->hw, &interface->dev);
5910 SET_IEEE80211_PERM_ADDR(hw, priv->mac_addr);
5911
5912 hw->extra_tx_headroom = sizeof(struct rtl8xxxu_tx_desc);
5913 ieee80211_hw_set(hw, SIGNAL_DBM);
5914 /*
5915 * The firmware handles rate control
5916 */
5917 ieee80211_hw_set(hw, HAS_RATE_CONTROL);
5918 ieee80211_hw_set(hw, AMPDU_AGGREGATION);
5919
5920 ret = ieee80211_register_hw(priv->hw);
5921 if (ret) {
5922 dev_err(&udev->dev, "%s: Failed to register: %i\n",
5923 __func__, ret);
5924 goto exit;
5925 }
5926
5927exit:
5928 if (ret < 0)
5929 usb_put_dev(udev);
5930 return ret;
5931}
5932
5933static void rtl8xxxu_disconnect(struct usb_interface *interface)
5934{
5935 struct rtl8xxxu_priv *priv;
5936 struct ieee80211_hw *hw;
5937
5938 hw = usb_get_intfdata(interface);
5939 priv = hw->priv;
5940
5941 rtl8xxxu_disable_device(hw);
5942 usb_set_intfdata(interface, NULL);
5943
5944 dev_info(&priv->udev->dev, "disconnecting\n");
5945
5946 ieee80211_unregister_hw(hw);
5947
5948 kfree(priv->fw_data);
5949 mutex_destroy(&priv->usb_buf_mutex);
5950 mutex_destroy(&priv->h2c_mutex);
5951
5952 usb_put_dev(priv->udev);
5953 ieee80211_free_hw(hw);
5954}
5955
5956static struct rtl8xxxu_fileops rtl8723au_fops = {
5957 .parse_efuse = rtl8723au_parse_efuse,
5958 .load_firmware = rtl8723au_load_firmware,
5959 .power_on = rtl8723au_power_on,
5960 .writeN_block_size = 1024,
5961};
5962
Kalle Valoc0963772015-10-25 18:24:38 +02005963#ifdef CONFIG_RTL8XXXU_UNTESTED
5964
Jes Sorensen26f1fad2015-10-14 20:44:51 -04005965static struct rtl8xxxu_fileops rtl8192cu_fops = {
5966 .parse_efuse = rtl8192cu_parse_efuse,
5967 .load_firmware = rtl8192cu_load_firmware,
5968 .power_on = rtl8192cu_power_on,
5969 .writeN_block_size = 128,
5970};
5971
Kalle Valoc0963772015-10-25 18:24:38 +02005972#endif
5973
Jes Sorensen3307d842016-02-29 17:03:59 -05005974static struct rtl8xxxu_fileops rtl8192eu_fops = {
5975 .parse_efuse = rtl8192eu_parse_efuse,
5976 .load_firmware = rtl8192eu_load_firmware,
5977 .power_on = rtl8192cu_power_on,
5978 .writeN_block_size = 128,
5979};
5980
Jes Sorensen26f1fad2015-10-14 20:44:51 -04005981static struct usb_device_id dev_table[] = {
5982{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x8724, 0xff, 0xff, 0xff),
5983 .driver_info = (unsigned long)&rtl8723au_fops},
5984{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x1724, 0xff, 0xff, 0xff),
5985 .driver_info = (unsigned long)&rtl8723au_fops},
5986{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x0724, 0xff, 0xff, 0xff),
5987 .driver_info = (unsigned long)&rtl8723au_fops},
Jes Sorensen3307d842016-02-29 17:03:59 -05005988{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x818b, 0xff, 0xff, 0xff),
5989 .driver_info = (unsigned long)&rtl8192eu_fops},
Kalle Valo033695b2015-10-23 20:27:58 +03005990#ifdef CONFIG_RTL8XXXU_UNTESTED
5991/* Still supported by rtlwifi */
Jes Sorensen26f1fad2015-10-14 20:44:51 -04005992{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x8176, 0xff, 0xff, 0xff),
5993 .driver_info = (unsigned long)&rtl8192cu_fops},
5994{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x8178, 0xff, 0xff, 0xff),
5995 .driver_info = (unsigned long)&rtl8192cu_fops},
5996{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x817f, 0xff, 0xff, 0xff),
5997 .driver_info = (unsigned long)&rtl8192cu_fops},
5998/* Tested by Larry Finger */
5999{USB_DEVICE_AND_INTERFACE_INFO(0x7392, 0x7811, 0xff, 0xff, 0xff),
6000 .driver_info = (unsigned long)&rtl8192cu_fops},
Jes Sorensen26f1fad2015-10-14 20:44:51 -04006001/* Currently untested 8188 series devices */
6002{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x8191, 0xff, 0xff, 0xff),
6003 .driver_info = (unsigned long)&rtl8192cu_fops},
6004{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x8170, 0xff, 0xff, 0xff),
6005 .driver_info = (unsigned long)&rtl8192cu_fops},
6006{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x8177, 0xff, 0xff, 0xff),
6007 .driver_info = (unsigned long)&rtl8192cu_fops},
6008{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x817a, 0xff, 0xff, 0xff),
6009 .driver_info = (unsigned long)&rtl8192cu_fops},
6010{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x817b, 0xff, 0xff, 0xff),
6011 .driver_info = (unsigned long)&rtl8192cu_fops},
6012{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x817d, 0xff, 0xff, 0xff),
6013 .driver_info = (unsigned long)&rtl8192cu_fops},
6014{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x817e, 0xff, 0xff, 0xff),
6015 .driver_info = (unsigned long)&rtl8192cu_fops},
6016{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x818a, 0xff, 0xff, 0xff),
6017 .driver_info = (unsigned long)&rtl8192cu_fops},
6018{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x317f, 0xff, 0xff, 0xff),
6019 .driver_info = (unsigned long)&rtl8192cu_fops},
6020{USB_DEVICE_AND_INTERFACE_INFO(0x1058, 0x0631, 0xff, 0xff, 0xff),
6021 .driver_info = (unsigned long)&rtl8192cu_fops},
6022{USB_DEVICE_AND_INTERFACE_INFO(0x04bb, 0x094c, 0xff, 0xff, 0xff),
6023 .driver_info = (unsigned long)&rtl8192cu_fops},
6024{USB_DEVICE_AND_INTERFACE_INFO(0x050d, 0x1102, 0xff, 0xff, 0xff),
6025 .driver_info = (unsigned long)&rtl8192cu_fops},
6026{USB_DEVICE_AND_INTERFACE_INFO(0x06f8, 0xe033, 0xff, 0xff, 0xff),
6027 .driver_info = (unsigned long)&rtl8192cu_fops},
6028{USB_DEVICE_AND_INTERFACE_INFO(0x07b8, 0x8189, 0xff, 0xff, 0xff),
6029 .driver_info = (unsigned long)&rtl8192cu_fops},
6030{USB_DEVICE_AND_INTERFACE_INFO(0x0846, 0x9041, 0xff, 0xff, 0xff),
6031 .driver_info = (unsigned long)&rtl8192cu_fops},
6032{USB_DEVICE_AND_INTERFACE_INFO(0x0b05, 0x17ba, 0xff, 0xff, 0xff),
6033 .driver_info = (unsigned long)&rtl8192cu_fops},
6034{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x1e1e, 0xff, 0xff, 0xff),
6035 .driver_info = (unsigned long)&rtl8192cu_fops},
6036{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x5088, 0xff, 0xff, 0xff),
6037 .driver_info = (unsigned long)&rtl8192cu_fops},
6038{USB_DEVICE_AND_INTERFACE_INFO(0x0df6, 0x0052, 0xff, 0xff, 0xff),
6039 .driver_info = (unsigned long)&rtl8192cu_fops},
6040{USB_DEVICE_AND_INTERFACE_INFO(0x0df6, 0x005c, 0xff, 0xff, 0xff),
6041 .driver_info = (unsigned long)&rtl8192cu_fops},
6042{USB_DEVICE_AND_INTERFACE_INFO(0x0eb0, 0x9071, 0xff, 0xff, 0xff),
6043 .driver_info = (unsigned long)&rtl8192cu_fops},
6044{USB_DEVICE_AND_INTERFACE_INFO(0x103c, 0x1629, 0xff, 0xff, 0xff),
6045 .driver_info = (unsigned long)&rtl8192cu_fops},
6046{USB_DEVICE_AND_INTERFACE_INFO(0x13d3, 0x3357, 0xff, 0xff, 0xff),
6047 .driver_info = (unsigned long)&rtl8192cu_fops},
6048{USB_DEVICE_AND_INTERFACE_INFO(0x2001, 0x3308, 0xff, 0xff, 0xff),
6049 .driver_info = (unsigned long)&rtl8192cu_fops},
6050{USB_DEVICE_AND_INTERFACE_INFO(0x2001, 0x330b, 0xff, 0xff, 0xff),
6051 .driver_info = (unsigned long)&rtl8192cu_fops},
6052{USB_DEVICE_AND_INTERFACE_INFO(0x2019, 0x4902, 0xff, 0xff, 0xff),
6053 .driver_info = (unsigned long)&rtl8192cu_fops},
6054{USB_DEVICE_AND_INTERFACE_INFO(0x2019, 0xab2a, 0xff, 0xff, 0xff),
6055 .driver_info = (unsigned long)&rtl8192cu_fops},
6056{USB_DEVICE_AND_INTERFACE_INFO(0x2019, 0xab2e, 0xff, 0xff, 0xff),
6057 .driver_info = (unsigned long)&rtl8192cu_fops},
6058{USB_DEVICE_AND_INTERFACE_INFO(0x2019, 0xed17, 0xff, 0xff, 0xff),
6059 .driver_info = (unsigned long)&rtl8192cu_fops},
6060{USB_DEVICE_AND_INTERFACE_INFO(0x20f4, 0x648b, 0xff, 0xff, 0xff),
6061 .driver_info = (unsigned long)&rtl8192cu_fops},
6062{USB_DEVICE_AND_INTERFACE_INFO(0x4855, 0x0090, 0xff, 0xff, 0xff),
6063 .driver_info = (unsigned long)&rtl8192cu_fops},
6064{USB_DEVICE_AND_INTERFACE_INFO(0x4856, 0x0091, 0xff, 0xff, 0xff),
6065 .driver_info = (unsigned long)&rtl8192cu_fops},
6066{USB_DEVICE_AND_INTERFACE_INFO(0xcdab, 0x8010, 0xff, 0xff, 0xff),
6067 .driver_info = (unsigned long)&rtl8192cu_fops},
Jes Sorensen26f1fad2015-10-14 20:44:51 -04006068{USB_DEVICE_AND_INTERFACE_INFO(0x04f2, 0xaff7, 0xff, 0xff, 0xff),
6069 .driver_info = (unsigned long)&rtl8192cu_fops},
6070{USB_DEVICE_AND_INTERFACE_INFO(0x04f2, 0xaff9, 0xff, 0xff, 0xff),
6071 .driver_info = (unsigned long)&rtl8192cu_fops},
6072{USB_DEVICE_AND_INTERFACE_INFO(0x04f2, 0xaffa, 0xff, 0xff, 0xff),
6073 .driver_info = (unsigned long)&rtl8192cu_fops},
6074{USB_DEVICE_AND_INTERFACE_INFO(0x04f2, 0xaff8, 0xff, 0xff, 0xff),
6075 .driver_info = (unsigned long)&rtl8192cu_fops},
6076{USB_DEVICE_AND_INTERFACE_INFO(0x04f2, 0xaffb, 0xff, 0xff, 0xff),
6077 .driver_info = (unsigned long)&rtl8192cu_fops},
6078{USB_DEVICE_AND_INTERFACE_INFO(0x04f2, 0xaffc, 0xff, 0xff, 0xff),
6079 .driver_info = (unsigned long)&rtl8192cu_fops},
6080{USB_DEVICE_AND_INTERFACE_INFO(0x2019, 0x1201, 0xff, 0xff, 0xff),
6081 .driver_info = (unsigned long)&rtl8192cu_fops},
6082/* Currently untested 8192 series devices */
6083{USB_DEVICE_AND_INTERFACE_INFO(0x04bb, 0x0950, 0xff, 0xff, 0xff),
6084 .driver_info = (unsigned long)&rtl8192cu_fops},
6085{USB_DEVICE_AND_INTERFACE_INFO(0x050d, 0x1004, 0xff, 0xff, 0xff),
6086 .driver_info = (unsigned long)&rtl8192cu_fops},
6087{USB_DEVICE_AND_INTERFACE_INFO(0x050d, 0x2102, 0xff, 0xff, 0xff),
6088 .driver_info = (unsigned long)&rtl8192cu_fops},
6089{USB_DEVICE_AND_INTERFACE_INFO(0x050d, 0x2103, 0xff, 0xff, 0xff),
6090 .driver_info = (unsigned long)&rtl8192cu_fops},
6091{USB_DEVICE_AND_INTERFACE_INFO(0x0586, 0x341f, 0xff, 0xff, 0xff),
6092 .driver_info = (unsigned long)&rtl8192cu_fops},
6093{USB_DEVICE_AND_INTERFACE_INFO(0x06f8, 0xe035, 0xff, 0xff, 0xff),
6094 .driver_info = (unsigned long)&rtl8192cu_fops},
6095{USB_DEVICE_AND_INTERFACE_INFO(0x0b05, 0x17ab, 0xff, 0xff, 0xff),
6096 .driver_info = (unsigned long)&rtl8192cu_fops},
6097{USB_DEVICE_AND_INTERFACE_INFO(0x0df6, 0x0061, 0xff, 0xff, 0xff),
6098 .driver_info = (unsigned long)&rtl8192cu_fops},
6099{USB_DEVICE_AND_INTERFACE_INFO(0x0df6, 0x0070, 0xff, 0xff, 0xff),
6100 .driver_info = (unsigned long)&rtl8192cu_fops},
6101{USB_DEVICE_AND_INTERFACE_INFO(0x0789, 0x016d, 0xff, 0xff, 0xff),
6102 .driver_info = (unsigned long)&rtl8192cu_fops},
6103{USB_DEVICE_AND_INTERFACE_INFO(0x07aa, 0x0056, 0xff, 0xff, 0xff),
6104 .driver_info = (unsigned long)&rtl8192cu_fops},
6105{USB_DEVICE_AND_INTERFACE_INFO(0x07b8, 0x8178, 0xff, 0xff, 0xff),
6106 .driver_info = (unsigned long)&rtl8192cu_fops},
6107{USB_DEVICE_AND_INTERFACE_INFO(0x0846, 0x9021, 0xff, 0xff, 0xff),
6108 .driver_info = (unsigned long)&rtl8192cu_fops},
6109{USB_DEVICE_AND_INTERFACE_INFO(0x0846, 0xf001, 0xff, 0xff, 0xff),
6110 .driver_info = (unsigned long)&rtl8192cu_fops},
6111{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x2e2e, 0xff, 0xff, 0xff),
6112 .driver_info = (unsigned long)&rtl8192cu_fops},
6113{USB_DEVICE_AND_INTERFACE_INFO(0x0e66, 0x0019, 0xff, 0xff, 0xff),
6114 .driver_info = (unsigned long)&rtl8192cu_fops},
6115{USB_DEVICE_AND_INTERFACE_INFO(0x0e66, 0x0020, 0xff, 0xff, 0xff),
6116 .driver_info = (unsigned long)&rtl8192cu_fops},
6117{USB_DEVICE_AND_INTERFACE_INFO(0x2001, 0x3307, 0xff, 0xff, 0xff),
6118 .driver_info = (unsigned long)&rtl8192cu_fops},
6119{USB_DEVICE_AND_INTERFACE_INFO(0x2001, 0x3309, 0xff, 0xff, 0xff),
6120 .driver_info = (unsigned long)&rtl8192cu_fops},
6121{USB_DEVICE_AND_INTERFACE_INFO(0x2001, 0x330a, 0xff, 0xff, 0xff),
6122 .driver_info = (unsigned long)&rtl8192cu_fops},
6123{USB_DEVICE_AND_INTERFACE_INFO(0x2019, 0xab2b, 0xff, 0xff, 0xff),
6124 .driver_info = (unsigned long)&rtl8192cu_fops},
6125{USB_DEVICE_AND_INTERFACE_INFO(0x20f4, 0x624d, 0xff, 0xff, 0xff),
6126 .driver_info = (unsigned long)&rtl8192cu_fops},
6127{USB_DEVICE_AND_INTERFACE_INFO(0x2357, 0x0100, 0xff, 0xff, 0xff),
6128 .driver_info = (unsigned long)&rtl8192cu_fops},
6129{USB_DEVICE_AND_INTERFACE_INFO(0x4855, 0x0091, 0xff, 0xff, 0xff),
6130 .driver_info = (unsigned long)&rtl8192cu_fops},
6131{USB_DEVICE_AND_INTERFACE_INFO(0x7392, 0x7822, 0xff, 0xff, 0xff),
6132 .driver_info = (unsigned long)&rtl8192cu_fops},
6133#endif
6134{ }
6135};
6136
6137static struct usb_driver rtl8xxxu_driver = {
6138 .name = DRIVER_NAME,
6139 .probe = rtl8xxxu_probe,
6140 .disconnect = rtl8xxxu_disconnect,
6141 .id_table = dev_table,
6142 .disable_hub_initiated_lpm = 1,
6143};
6144
6145static int __init rtl8xxxu_module_init(void)
6146{
6147 int res;
6148
6149 res = usb_register(&rtl8xxxu_driver);
6150 if (res < 0)
6151 pr_err(DRIVER_NAME ": usb_register() failed (%i)\n", res);
6152
6153 return res;
6154}
6155
6156static void __exit rtl8xxxu_module_exit(void)
6157{
6158 usb_deregister(&rtl8xxxu_driver);
6159}
6160
6161
6162MODULE_DEVICE_TABLE(usb, dev_table);
6163
6164module_init(rtl8xxxu_module_init);
6165module_exit(rtl8xxxu_module_exit);