blob: 1404a4c4377072e76b3bf991e18ab86b7d6f313e [file] [log] [blame]
Kukjin Kim0c1945d2010-02-24 16:40:36 +09001/* linux/arch/arm/mach-s5pv210/clock.c
2 *
3 * Copyright (c) 2010 Samsung Electronics Co., Ltd.
4 * http://www.samsung.com/
5 *
6 * S5PV210 - Clock support
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11*/
12
13#include <linux/init.h>
14#include <linux/module.h>
15#include <linux/kernel.h>
16#include <linux/list.h>
17#include <linux/errno.h>
18#include <linux/err.h>
19#include <linux/clk.h>
20#include <linux/sysdev.h>
21#include <linux/io.h>
22
23#include <mach/map.h>
24
25#include <plat/cpu-freq.h>
26#include <mach/regs-clock.h>
27#include <plat/clock.h>
28#include <plat/cpu.h>
29#include <plat/pll.h>
30#include <plat/s5p-clock.h>
31#include <plat/clock-clksrc.h>
32#include <plat/s5pv210.h>
33
Jaecheol Lee88695842010-10-12 09:19:26 +090034static unsigned long xtal;
35
Thomas Abraham59cda522010-05-17 09:38:01 +090036static struct clksrc_clk clk_mout_apll = {
37 .clk = {
38 .name = "mout_apll",
Thomas Abraham59cda522010-05-17 09:38:01 +090039 },
40 .sources = &clk_src_apll,
41 .reg_src = { .reg = S5P_CLK_SRC0, .shift = 0, .size = 1 },
42};
43
44static struct clksrc_clk clk_mout_epll = {
45 .clk = {
46 .name = "mout_epll",
Thomas Abraham59cda522010-05-17 09:38:01 +090047 },
48 .sources = &clk_src_epll,
49 .reg_src = { .reg = S5P_CLK_SRC0, .shift = 8, .size = 1 },
50};
51
52static struct clksrc_clk clk_mout_mpll = {
53 .clk = {
54 .name = "mout_mpll",
Thomas Abraham59cda522010-05-17 09:38:01 +090055 },
56 .sources = &clk_src_mpll,
57 .reg_src = { .reg = S5P_CLK_SRC0, .shift = 4, .size = 1 },
58};
59
Thomas Abraham374e0bf2010-05-17 09:38:31 +090060static struct clk *clkset_armclk_list[] = {
61 [0] = &clk_mout_apll.clk,
62 [1] = &clk_mout_mpll.clk,
63};
64
65static struct clksrc_sources clkset_armclk = {
66 .sources = clkset_armclk_list,
67 .nr_sources = ARRAY_SIZE(clkset_armclk_list),
68};
69
70static struct clksrc_clk clk_armclk = {
71 .clk = {
72 .name = "armclk",
Thomas Abraham374e0bf2010-05-17 09:38:31 +090073 },
74 .sources = &clkset_armclk,
75 .reg_src = { .reg = S5P_CLK_SRC0, .shift = 16, .size = 1 },
76 .reg_div = { .reg = S5P_CLK_DIV0, .shift = 0, .size = 3 },
77};
78
Thomas Abrahamaf76a202010-05-17 09:38:34 +090079static struct clksrc_clk clk_hclk_msys = {
80 .clk = {
81 .name = "hclk_msys",
Thomas Abrahamaf76a202010-05-17 09:38:34 +090082 .parent = &clk_armclk.clk,
83 },
84 .reg_div = { .reg = S5P_CLK_DIV0, .shift = 8, .size = 3 },
85};
86
Thomas Abraham6ed91a22010-05-17 09:38:42 +090087static struct clksrc_clk clk_pclk_msys = {
88 .clk = {
89 .name = "pclk_msys",
Thomas Abraham6ed91a22010-05-17 09:38:42 +090090 .parent = &clk_hclk_msys.clk,
91 },
92 .reg_div = { .reg = S5P_CLK_DIV0, .shift = 12, .size = 3 },
93};
94
Thomas Abraham0fe967a2010-05-17 09:38:37 +090095static struct clksrc_clk clk_sclk_a2m = {
96 .clk = {
97 .name = "sclk_a2m",
Thomas Abraham0fe967a2010-05-17 09:38:37 +090098 .parent = &clk_mout_apll.clk,
99 },
100 .reg_div = { .reg = S5P_CLK_DIV0, .shift = 4, .size = 3 },
101};
102
103static struct clk *clkset_hclk_sys_list[] = {
104 [0] = &clk_mout_mpll.clk,
105 [1] = &clk_sclk_a2m.clk,
106};
107
108static struct clksrc_sources clkset_hclk_sys = {
109 .sources = clkset_hclk_sys_list,
110 .nr_sources = ARRAY_SIZE(clkset_hclk_sys_list),
111};
112
113static struct clksrc_clk clk_hclk_dsys = {
114 .clk = {
115 .name = "hclk_dsys",
Thomas Abraham0fe967a2010-05-17 09:38:37 +0900116 },
117 .sources = &clkset_hclk_sys,
118 .reg_src = { .reg = S5P_CLK_SRC0, .shift = 20, .size = 1 },
119 .reg_div = { .reg = S5P_CLK_DIV0, .shift = 16, .size = 4 },
120};
121
Thomas Abraham58772cd2010-05-17 09:38:48 +0900122static struct clksrc_clk clk_pclk_dsys = {
123 .clk = {
124 .name = "pclk_dsys",
Thomas Abraham58772cd2010-05-17 09:38:48 +0900125 .parent = &clk_hclk_dsys.clk,
126 },
127 .reg_div = { .reg = S5P_CLK_DIV0, .shift = 20, .size = 3 },
128};
129
Thomas Abrahamacfa2452010-05-17 09:38:40 +0900130static struct clksrc_clk clk_hclk_psys = {
131 .clk = {
132 .name = "hclk_psys",
Thomas Abrahamacfa2452010-05-17 09:38:40 +0900133 },
134 .sources = &clkset_hclk_sys,
135 .reg_src = { .reg = S5P_CLK_SRC0, .shift = 24, .size = 1 },
136 .reg_div = { .reg = S5P_CLK_DIV0, .shift = 24, .size = 4 },
137};
138
Thomas Abrahamf44cf782010-05-17 09:38:50 +0900139static struct clksrc_clk clk_pclk_psys = {
140 .clk = {
141 .name = "pclk_psys",
Thomas Abrahamf44cf782010-05-17 09:38:50 +0900142 .parent = &clk_hclk_psys.clk,
143 },
144 .reg_div = { .reg = S5P_CLK_DIV0, .shift = 28, .size = 3 },
145};
146
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900147static int s5pv210_clk_ip0_ctrl(struct clk *clk, int enable)
148{
149 return s5p_gatectrl(S5P_CLKGATE_IP0, clk, enable);
150}
151
152static int s5pv210_clk_ip1_ctrl(struct clk *clk, int enable)
153{
154 return s5p_gatectrl(S5P_CLKGATE_IP1, clk, enable);
155}
156
157static int s5pv210_clk_ip2_ctrl(struct clk *clk, int enable)
158{
159 return s5p_gatectrl(S5P_CLKGATE_IP2, clk, enable);
160}
161
162static int s5pv210_clk_ip3_ctrl(struct clk *clk, int enable)
163{
164 return s5p_gatectrl(S5P_CLKGATE_IP3, clk, enable);
165}
166
Thomas Abrahamf445dbd2010-05-17 09:38:52 +0900167static int s5pv210_clk_mask0_ctrl(struct clk *clk, int enable)
168{
169 return s5p_gatectrl(S5P_CLK_SRC_MASK0, clk, enable);
170}
171
MyungJoo Ham154d62e2010-06-26 17:21:50 +0900172static int s5pv210_clk_mask1_ctrl(struct clk *clk, int enable)
173{
174 return s5p_gatectrl(S5P_CLK_SRC_MASK1, clk, enable);
175}
176
Thomas Abrahamf445dbd2010-05-17 09:38:52 +0900177static struct clk clk_sclk_hdmi27m = {
178 .name = "sclk_hdmi27m",
Thomas Abrahamf445dbd2010-05-17 09:38:52 +0900179 .rate = 27000000,
180};
181
Thomas Abraham2cf4c2e2010-05-17 09:38:55 +0900182static struct clk clk_sclk_hdmiphy = {
183 .name = "sclk_hdmiphy",
Thomas Abraham2cf4c2e2010-05-17 09:38:55 +0900184};
185
186static struct clk clk_sclk_usbphy0 = {
187 .name = "sclk_usbphy0",
Thomas Abraham2cf4c2e2010-05-17 09:38:55 +0900188};
189
190static struct clk clk_sclk_usbphy1 = {
191 .name = "sclk_usbphy1",
Thomas Abraham2cf4c2e2010-05-17 09:38:55 +0900192};
193
Thomas Abraham45834872010-05-17 09:39:00 +0900194static struct clk clk_pcmcdclk0 = {
195 .name = "pcmcdclk",
Thomas Abraham45834872010-05-17 09:39:00 +0900196};
197
198static struct clk clk_pcmcdclk1 = {
199 .name = "pcmcdclk",
Thomas Abraham45834872010-05-17 09:39:00 +0900200};
201
202static struct clk clk_pcmcdclk2 = {
203 .name = "pcmcdclk",
Thomas Abraham45834872010-05-17 09:39:00 +0900204};
205
Thomas Abrahamf445dbd2010-05-17 09:38:52 +0900206static struct clk *clkset_vpllsrc_list[] = {
207 [0] = &clk_fin_vpll,
208 [1] = &clk_sclk_hdmi27m,
209};
210
211static struct clksrc_sources clkset_vpllsrc = {
212 .sources = clkset_vpllsrc_list,
213 .nr_sources = ARRAY_SIZE(clkset_vpllsrc_list),
214};
215
216static struct clksrc_clk clk_vpllsrc = {
217 .clk = {
218 .name = "vpll_src",
Thomas Abrahamf445dbd2010-05-17 09:38:52 +0900219 .enable = s5pv210_clk_mask0_ctrl,
220 .ctrlbit = (1 << 7),
221 },
222 .sources = &clkset_vpllsrc,
223 .reg_src = { .reg = S5P_CLK_SRC1, .shift = 28, .size = 1 },
224};
225
226static struct clk *clkset_sclk_vpll_list[] = {
227 [0] = &clk_vpllsrc.clk,
228 [1] = &clk_fout_vpll,
229};
230
231static struct clksrc_sources clkset_sclk_vpll = {
232 .sources = clkset_sclk_vpll_list,
233 .nr_sources = ARRAY_SIZE(clkset_sclk_vpll_list),
234};
235
236static struct clksrc_clk clk_sclk_vpll = {
237 .clk = {
238 .name = "sclk_vpll",
Thomas Abrahamf445dbd2010-05-17 09:38:52 +0900239 },
240 .sources = &clkset_sclk_vpll,
241 .reg_src = { .reg = S5P_CLK_SRC0, .shift = 12, .size = 1 },
242};
243
Jaecheol Lee08f49d12010-10-12 09:19:30 +0900244static struct clk *clkset_moutdmc0src_list[] = {
245 [0] = &clk_sclk_a2m.clk,
246 [1] = &clk_mout_mpll.clk,
247 [2] = NULL,
248 [3] = NULL,
249};
250
251static struct clksrc_sources clkset_moutdmc0src = {
252 .sources = clkset_moutdmc0src_list,
253 .nr_sources = ARRAY_SIZE(clkset_moutdmc0src_list),
254};
255
256static struct clksrc_clk clk_mout_dmc0 = {
257 .clk = {
258 .name = "mout_dmc0",
Jaecheol Lee08f49d12010-10-12 09:19:30 +0900259 },
260 .sources = &clkset_moutdmc0src,
261 .reg_src = { .reg = S5P_CLK_SRC6, .shift = 24, .size = 2 },
262};
263
264static struct clksrc_clk clk_sclk_dmc0 = {
265 .clk = {
266 .name = "sclk_dmc0",
Jaecheol Lee08f49d12010-10-12 09:19:30 +0900267 .parent = &clk_mout_dmc0.clk,
268 },
269 .reg_div = { .reg = S5P_CLK_DIV6, .shift = 28, .size = 4 },
270};
271
Thomas Abraham664f5b22010-05-17 09:38:44 +0900272static unsigned long s5pv210_clk_imem_get_rate(struct clk *clk)
273{
274 return clk_get_rate(clk->parent) / 2;
275}
276
277static struct clk_ops clk_hclk_imem_ops = {
278 .get_rate = s5pv210_clk_imem_get_rate,
279};
280
Jaecheol Lee88695842010-10-12 09:19:26 +0900281static unsigned long s5pv210_clk_fout_apll_get_rate(struct clk *clk)
282{
283 return s5p_get_pll45xx(xtal, __raw_readl(S5P_APLL_CON), pll_4508);
284}
285
286static struct clk_ops clk_fout_apll_ops = {
287 .get_rate = s5pv210_clk_fout_apll_get_rate,
288};
289
Kukjin Kim3c0fa642011-01-04 17:51:30 +0900290static struct clk init_clocks_off[] = {
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900291 {
Seungwhan Youn313068f2010-10-19 18:10:53 +0900292 .name = "pdma",
Thomas Abrahamb2a9dd42011-06-14 19:12:27 +0900293 .devname = "s3c-pl330.0",
Seungwhan Youn313068f2010-10-19 18:10:53 +0900294 .parent = &clk_hclk_psys.clk,
295 .enable = s5pv210_clk_ip0_ctrl,
296 .ctrlbit = (1 << 3),
297 }, {
298 .name = "pdma",
Thomas Abrahamb2a9dd42011-06-14 19:12:27 +0900299 .devname = "s3c-pl330.1",
Seungwhan Youn313068f2010-10-19 18:10:53 +0900300 .parent = &clk_hclk_psys.clk,
301 .enable = s5pv210_clk_ip0_ctrl,
302 .ctrlbit = (1 << 4),
303 }, {
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900304 .name = "rot",
Thomas Abraham0fe967a2010-05-17 09:38:37 +0900305 .parent = &clk_hclk_dsys.clk,
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900306 .enable = s5pv210_clk_ip0_ctrl,
307 .ctrlbit = (1<<29),
308 }, {
Marek Szyprowskida01c2f2010-09-10 19:43:12 +0900309 .name = "fimc",
Thomas Abrahamb2a9dd42011-06-14 19:12:27 +0900310 .devname = "s5pv210-fimc.0",
Marek Szyprowskida01c2f2010-09-10 19:43:12 +0900311 .parent = &clk_hclk_dsys.clk,
312 .enable = s5pv210_clk_ip0_ctrl,
313 .ctrlbit = (1 << 24),
314 }, {
315 .name = "fimc",
Thomas Abrahamb2a9dd42011-06-14 19:12:27 +0900316 .devname = "s5pv210-fimc.1",
Marek Szyprowskida01c2f2010-09-10 19:43:12 +0900317 .parent = &clk_hclk_dsys.clk,
318 .enable = s5pv210_clk_ip0_ctrl,
319 .ctrlbit = (1 << 25),
320 }, {
321 .name = "fimc",
Thomas Abrahamb2a9dd42011-06-14 19:12:27 +0900322 .devname = "s5pv210-fimc.2",
Marek Szyprowskida01c2f2010-09-10 19:43:12 +0900323 .parent = &clk_hclk_dsys.clk,
324 .enable = s5pv210_clk_ip0_ctrl,
325 .ctrlbit = (1 << 26),
326 }, {
Kamil Debski0f75a962011-07-21 16:42:30 +0900327 .name = "mfc",
328 .devname = "s5p-mfc",
329 .parent = &clk_pclk_psys.clk,
330 .enable = s5pv210_clk_ip0_ctrl,
331 .ctrlbit = (1 << 16),
332 }, {
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900333 .name = "otg",
Thomas Abrahamacfa2452010-05-17 09:38:40 +0900334 .parent = &clk_hclk_psys.clk,
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900335 .enable = s5pv210_clk_ip1_ctrl,
336 .ctrlbit = (1<<16),
337 }, {
338 .name = "usb-host",
Thomas Abrahamacfa2452010-05-17 09:38:40 +0900339 .parent = &clk_hclk_psys.clk,
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900340 .enable = s5pv210_clk_ip1_ctrl,
341 .ctrlbit = (1<<17),
342 }, {
343 .name = "lcd",
Thomas Abraham0fe967a2010-05-17 09:38:37 +0900344 .parent = &clk_hclk_dsys.clk,
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900345 .enable = s5pv210_clk_ip1_ctrl,
346 .ctrlbit = (1<<0),
347 }, {
348 .name = "cfcon",
Thomas Abrahamacfa2452010-05-17 09:38:40 +0900349 .parent = &clk_hclk_psys.clk,
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900350 .enable = s5pv210_clk_ip1_ctrl,
351 .ctrlbit = (1<<25),
352 }, {
353 .name = "hsmmc",
Thomas Abrahamb2a9dd42011-06-14 19:12:27 +0900354 .devname = "s3c-sdhci.0",
Thomas Abrahamacfa2452010-05-17 09:38:40 +0900355 .parent = &clk_hclk_psys.clk,
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900356 .enable = s5pv210_clk_ip2_ctrl,
357 .ctrlbit = (1<<16),
358 }, {
359 .name = "hsmmc",
Thomas Abrahamb2a9dd42011-06-14 19:12:27 +0900360 .devname = "s3c-sdhci.1",
Thomas Abrahamacfa2452010-05-17 09:38:40 +0900361 .parent = &clk_hclk_psys.clk,
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900362 .enable = s5pv210_clk_ip2_ctrl,
363 .ctrlbit = (1<<17),
364 }, {
365 .name = "hsmmc",
Thomas Abrahamb2a9dd42011-06-14 19:12:27 +0900366 .devname = "s3c-sdhci.2",
Thomas Abrahamacfa2452010-05-17 09:38:40 +0900367 .parent = &clk_hclk_psys.clk,
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900368 .enable = s5pv210_clk_ip2_ctrl,
369 .ctrlbit = (1<<18),
370 }, {
371 .name = "hsmmc",
Thomas Abrahamb2a9dd42011-06-14 19:12:27 +0900372 .devname = "s3c-sdhci.3",
Thomas Abrahamacfa2452010-05-17 09:38:40 +0900373 .parent = &clk_hclk_psys.clk,
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900374 .enable = s5pv210_clk_ip2_ctrl,
375 .ctrlbit = (1<<19),
376 }, {
377 .name = "systimer",
Thomas Abrahamf44cf782010-05-17 09:38:50 +0900378 .parent = &clk_pclk_psys.clk,
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900379 .enable = s5pv210_clk_ip3_ctrl,
380 .ctrlbit = (1<<16),
381 }, {
382 .name = "watchdog",
Thomas Abrahamf44cf782010-05-17 09:38:50 +0900383 .parent = &clk_pclk_psys.clk,
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900384 .enable = s5pv210_clk_ip3_ctrl,
385 .ctrlbit = (1<<22),
386 }, {
387 .name = "rtc",
Thomas Abrahamf44cf782010-05-17 09:38:50 +0900388 .parent = &clk_pclk_psys.clk,
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900389 .enable = s5pv210_clk_ip3_ctrl,
390 .ctrlbit = (1<<15),
391 }, {
392 .name = "i2c",
Thomas Abrahamb2a9dd42011-06-14 19:12:27 +0900393 .devname = "s3c2440-i2c.0",
Thomas Abrahamf44cf782010-05-17 09:38:50 +0900394 .parent = &clk_pclk_psys.clk,
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900395 .enable = s5pv210_clk_ip3_ctrl,
396 .ctrlbit = (1<<7),
397 }, {
398 .name = "i2c",
Thomas Abrahamb2a9dd42011-06-14 19:12:27 +0900399 .devname = "s3c2440-i2c.1",
Thomas Abrahamf44cf782010-05-17 09:38:50 +0900400 .parent = &clk_pclk_psys.clk,
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900401 .enable = s5pv210_clk_ip3_ctrl,
MyungJoo Hamf1c894d2010-08-21 09:18:19 +0900402 .ctrlbit = (1 << 10),
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900403 }, {
404 .name = "i2c",
Thomas Abrahamb2a9dd42011-06-14 19:12:27 +0900405 .devname = "s3c2440-i2c.2",
Thomas Abrahamf44cf782010-05-17 09:38:50 +0900406 .parent = &clk_pclk_psys.clk,
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900407 .enable = s5pv210_clk_ip3_ctrl,
408 .ctrlbit = (1<<9),
409 }, {
410 .name = "spi",
Thomas Abrahamb2a9dd42011-06-14 19:12:27 +0900411 .devname = "s3c64xx-spi.0",
Thomas Abrahamf44cf782010-05-17 09:38:50 +0900412 .parent = &clk_pclk_psys.clk,
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900413 .enable = s5pv210_clk_ip3_ctrl,
414 .ctrlbit = (1<<12),
415 }, {
416 .name = "spi",
Thomas Abrahamb2a9dd42011-06-14 19:12:27 +0900417 .devname = "s3c64xx-spi.1",
Thomas Abrahamf44cf782010-05-17 09:38:50 +0900418 .parent = &clk_pclk_psys.clk,
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900419 .enable = s5pv210_clk_ip3_ctrl,
420 .ctrlbit = (1<<13),
421 }, {
422 .name = "spi",
Thomas Abrahamb2a9dd42011-06-14 19:12:27 +0900423 .devname = "s3c64xx-spi.2",
Thomas Abrahamf44cf782010-05-17 09:38:50 +0900424 .parent = &clk_pclk_psys.clk,
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900425 .enable = s5pv210_clk_ip3_ctrl,
426 .ctrlbit = (1<<14),
427 }, {
428 .name = "timers",
Thomas Abrahamf44cf782010-05-17 09:38:50 +0900429 .parent = &clk_pclk_psys.clk,
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900430 .enable = s5pv210_clk_ip3_ctrl,
431 .ctrlbit = (1<<23),
432 }, {
433 .name = "adc",
Thomas Abrahamf44cf782010-05-17 09:38:50 +0900434 .parent = &clk_pclk_psys.clk,
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900435 .enable = s5pv210_clk_ip3_ctrl,
436 .ctrlbit = (1<<24),
437 }, {
438 .name = "keypad",
Thomas Abrahamf44cf782010-05-17 09:38:50 +0900439 .parent = &clk_pclk_psys.clk,
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900440 .enable = s5pv210_clk_ip3_ctrl,
441 .ctrlbit = (1<<21),
442 }, {
Jassi Brar9aa25702010-11-19 08:49:44 +0900443 .name = "iis",
Thomas Abrahamb2a9dd42011-06-14 19:12:27 +0900444 .devname = "samsung-i2s.0",
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900445 .parent = &clk_p,
446 .enable = s5pv210_clk_ip3_ctrl,
447 .ctrlbit = (1<<4),
448 }, {
Jassi Brar9aa25702010-11-19 08:49:44 +0900449 .name = "iis",
Thomas Abrahamb2a9dd42011-06-14 19:12:27 +0900450 .devname = "samsung-i2s.1",
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900451 .parent = &clk_p,
452 .enable = s5pv210_clk_ip3_ctrl,
MyungJoo Ham154d62e2010-06-26 17:21:50 +0900453 .ctrlbit = (1 << 5),
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900454 }, {
Jassi Brar9aa25702010-11-19 08:49:44 +0900455 .name = "iis",
Thomas Abrahamb2a9dd42011-06-14 19:12:27 +0900456 .devname = "samsung-i2s.2",
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900457 .parent = &clk_p,
458 .enable = s5pv210_clk_ip3_ctrl,
MyungJoo Ham154d62e2010-06-26 17:21:50 +0900459 .ctrlbit = (1 << 6),
Seungwhan Younaa21ae32010-10-14 10:35:24 +0900460 }, {
461 .name = "spdif",
Seungwhan Younaa21ae32010-10-14 10:35:24 +0900462 .parent = &clk_p,
463 .enable = s5pv210_clk_ip3_ctrl,
464 .ctrlbit = (1 << 0),
MyungJoo Ham154d62e2010-06-26 17:21:50 +0900465 },
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900466};
467
468static struct clk init_clocks[] = {
469 {
Thomas Abraham664f5b22010-05-17 09:38:44 +0900470 .name = "hclk_imem",
Thomas Abraham664f5b22010-05-17 09:38:44 +0900471 .parent = &clk_hclk_msys.clk,
472 .ctrlbit = (1 << 5),
473 .enable = s5pv210_clk_ip0_ctrl,
474 .ops = &clk_hclk_imem_ops,
475 }, {
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900476 .name = "uart",
Thomas Abrahamb2a9dd42011-06-14 19:12:27 +0900477 .devname = "s5pv210-uart.0",
Thomas Abrahamf44cf782010-05-17 09:38:50 +0900478 .parent = &clk_pclk_psys.clk,
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900479 .enable = s5pv210_clk_ip3_ctrl,
MyungJoo Ham154d62e2010-06-26 17:21:50 +0900480 .ctrlbit = (1 << 17),
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900481 }, {
482 .name = "uart",
Thomas Abrahamb2a9dd42011-06-14 19:12:27 +0900483 .devname = "s5pv210-uart.1",
Thomas Abrahamf44cf782010-05-17 09:38:50 +0900484 .parent = &clk_pclk_psys.clk,
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900485 .enable = s5pv210_clk_ip3_ctrl,
MyungJoo Ham154d62e2010-06-26 17:21:50 +0900486 .ctrlbit = (1 << 18),
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900487 }, {
488 .name = "uart",
Thomas Abrahamb2a9dd42011-06-14 19:12:27 +0900489 .devname = "s5pv210-uart.2",
Thomas Abrahamf44cf782010-05-17 09:38:50 +0900490 .parent = &clk_pclk_psys.clk,
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900491 .enable = s5pv210_clk_ip3_ctrl,
MyungJoo Ham154d62e2010-06-26 17:21:50 +0900492 .ctrlbit = (1 << 19),
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900493 }, {
494 .name = "uart",
Thomas Abrahamb2a9dd42011-06-14 19:12:27 +0900495 .devname = "s5pv210-uart.3",
Thomas Abrahamf44cf782010-05-17 09:38:50 +0900496 .parent = &clk_pclk_psys.clk,
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900497 .enable = s5pv210_clk_ip3_ctrl,
MyungJoo Ham154d62e2010-06-26 17:21:50 +0900498 .ctrlbit = (1 << 20),
Thomas Abraham81f9bec2010-12-01 18:12:48 +0530499 }, {
500 .name = "sromc",
Thomas Abraham81f9bec2010-12-01 18:12:48 +0530501 .parent = &clk_hclk_psys.clk,
502 .enable = s5pv210_clk_ip1_ctrl,
503 .ctrlbit = (1 << 26),
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900504 },
505};
506
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900507static struct clk *clkset_uart_list[] = {
508 [6] = &clk_mout_mpll.clk,
509 [7] = &clk_mout_epll.clk,
510};
511
512static struct clksrc_sources clkset_uart = {
513 .sources = clkset_uart_list,
514 .nr_sources = ARRAY_SIZE(clkset_uart_list),
515};
516
Thomas Abraham2cf4c2e2010-05-17 09:38:55 +0900517static struct clk *clkset_group1_list[] = {
518 [0] = &clk_sclk_a2m.clk,
519 [1] = &clk_mout_mpll.clk,
520 [2] = &clk_mout_epll.clk,
521 [3] = &clk_sclk_vpll.clk,
522};
523
524static struct clksrc_sources clkset_group1 = {
525 .sources = clkset_group1_list,
526 .nr_sources = ARRAY_SIZE(clkset_group1_list),
527};
528
529static struct clk *clkset_sclk_onenand_list[] = {
530 [0] = &clk_hclk_psys.clk,
531 [1] = &clk_hclk_dsys.clk,
532};
533
534static struct clksrc_sources clkset_sclk_onenand = {
535 .sources = clkset_sclk_onenand_list,
536 .nr_sources = ARRAY_SIZE(clkset_sclk_onenand_list),
537};
538
Thomas Abraham9e206142010-05-17 09:38:57 +0900539static struct clk *clkset_sclk_dac_list[] = {
540 [0] = &clk_sclk_vpll.clk,
541 [1] = &clk_sclk_hdmiphy,
542};
543
544static struct clksrc_sources clkset_sclk_dac = {
545 .sources = clkset_sclk_dac_list,
546 .nr_sources = ARRAY_SIZE(clkset_sclk_dac_list),
547};
548
549static struct clksrc_clk clk_sclk_dac = {
550 .clk = {
551 .name = "sclk_dac",
MyungJoo Ham154d62e2010-06-26 17:21:50 +0900552 .enable = s5pv210_clk_mask0_ctrl,
553 .ctrlbit = (1 << 2),
Thomas Abraham9e206142010-05-17 09:38:57 +0900554 },
555 .sources = &clkset_sclk_dac,
556 .reg_src = { .reg = S5P_CLK_SRC1, .shift = 8, .size = 1 },
557};
558
559static struct clksrc_clk clk_sclk_pixel = {
560 .clk = {
561 .name = "sclk_pixel",
Thomas Abraham9e206142010-05-17 09:38:57 +0900562 .parent = &clk_sclk_vpll.clk,
563 },
564 .reg_div = { .reg = S5P_CLK_DIV1, .shift = 0, .size = 4},
565};
566
567static struct clk *clkset_sclk_hdmi_list[] = {
568 [0] = &clk_sclk_pixel.clk,
569 [1] = &clk_sclk_hdmiphy,
570};
571
572static struct clksrc_sources clkset_sclk_hdmi = {
573 .sources = clkset_sclk_hdmi_list,
574 .nr_sources = ARRAY_SIZE(clkset_sclk_hdmi_list),
575};
576
577static struct clksrc_clk clk_sclk_hdmi = {
578 .clk = {
579 .name = "sclk_hdmi",
MyungJoo Ham154d62e2010-06-26 17:21:50 +0900580 .enable = s5pv210_clk_mask0_ctrl,
581 .ctrlbit = (1 << 0),
Thomas Abraham9e206142010-05-17 09:38:57 +0900582 },
583 .sources = &clkset_sclk_hdmi,
584 .reg_src = { .reg = S5P_CLK_SRC1, .shift = 0, .size = 1 },
585};
586
587static struct clk *clkset_sclk_mixer_list[] = {
588 [0] = &clk_sclk_dac.clk,
589 [1] = &clk_sclk_hdmi.clk,
590};
591
592static struct clksrc_sources clkset_sclk_mixer = {
593 .sources = clkset_sclk_mixer_list,
594 .nr_sources = ARRAY_SIZE(clkset_sclk_mixer_list),
595};
596
Thomas Abraham45834872010-05-17 09:39:00 +0900597static struct clk *clkset_sclk_audio0_list[] = {
598 [0] = &clk_ext_xtal_mux,
599 [1] = &clk_pcmcdclk0,
600 [2] = &clk_sclk_hdmi27m,
601 [3] = &clk_sclk_usbphy0,
602 [4] = &clk_sclk_usbphy1,
603 [5] = &clk_sclk_hdmiphy,
604 [6] = &clk_mout_mpll.clk,
605 [7] = &clk_mout_epll.clk,
606 [8] = &clk_sclk_vpll.clk,
607};
608
609static struct clksrc_sources clkset_sclk_audio0 = {
610 .sources = clkset_sclk_audio0_list,
611 .nr_sources = ARRAY_SIZE(clkset_sclk_audio0_list),
612};
613
614static struct clksrc_clk clk_sclk_audio0 = {
615 .clk = {
616 .name = "sclk_audio",
Thomas Abrahamb2a9dd42011-06-14 19:12:27 +0900617 .devname = "soc-audio.0",
MyungJoo Ham154d62e2010-06-26 17:21:50 +0900618 .enable = s5pv210_clk_mask0_ctrl,
619 .ctrlbit = (1 << 24),
Thomas Abraham45834872010-05-17 09:39:00 +0900620 },
621 .sources = &clkset_sclk_audio0,
622 .reg_src = { .reg = S5P_CLK_SRC6, .shift = 0, .size = 4 },
623 .reg_div = { .reg = S5P_CLK_DIV6, .shift = 0, .size = 4 },
624};
625
626static struct clk *clkset_sclk_audio1_list[] = {
627 [0] = &clk_ext_xtal_mux,
628 [1] = &clk_pcmcdclk1,
629 [2] = &clk_sclk_hdmi27m,
630 [3] = &clk_sclk_usbphy0,
631 [4] = &clk_sclk_usbphy1,
632 [5] = &clk_sclk_hdmiphy,
633 [6] = &clk_mout_mpll.clk,
634 [7] = &clk_mout_epll.clk,
635 [8] = &clk_sclk_vpll.clk,
636};
637
638static struct clksrc_sources clkset_sclk_audio1 = {
639 .sources = clkset_sclk_audio1_list,
640 .nr_sources = ARRAY_SIZE(clkset_sclk_audio1_list),
641};
642
643static struct clksrc_clk clk_sclk_audio1 = {
644 .clk = {
645 .name = "sclk_audio",
Thomas Abrahamb2a9dd42011-06-14 19:12:27 +0900646 .devname = "soc-audio.1",
MyungJoo Ham154d62e2010-06-26 17:21:50 +0900647 .enable = s5pv210_clk_mask0_ctrl,
648 .ctrlbit = (1 << 25),
Thomas Abraham45834872010-05-17 09:39:00 +0900649 },
650 .sources = &clkset_sclk_audio1,
651 .reg_src = { .reg = S5P_CLK_SRC6, .shift = 4, .size = 4 },
652 .reg_div = { .reg = S5P_CLK_DIV6, .shift = 4, .size = 4 },
653};
654
655static struct clk *clkset_sclk_audio2_list[] = {
656 [0] = &clk_ext_xtal_mux,
657 [1] = &clk_pcmcdclk0,
658 [2] = &clk_sclk_hdmi27m,
659 [3] = &clk_sclk_usbphy0,
660 [4] = &clk_sclk_usbphy1,
661 [5] = &clk_sclk_hdmiphy,
662 [6] = &clk_mout_mpll.clk,
663 [7] = &clk_mout_epll.clk,
664 [8] = &clk_sclk_vpll.clk,
665};
666
667static struct clksrc_sources clkset_sclk_audio2 = {
668 .sources = clkset_sclk_audio2_list,
669 .nr_sources = ARRAY_SIZE(clkset_sclk_audio2_list),
670};
671
672static struct clksrc_clk clk_sclk_audio2 = {
673 .clk = {
674 .name = "sclk_audio",
Thomas Abrahamb2a9dd42011-06-14 19:12:27 +0900675 .devname = "soc-audio.2",
MyungJoo Ham154d62e2010-06-26 17:21:50 +0900676 .enable = s5pv210_clk_mask0_ctrl,
677 .ctrlbit = (1 << 26),
Thomas Abraham45834872010-05-17 09:39:00 +0900678 },
679 .sources = &clkset_sclk_audio2,
680 .reg_src = { .reg = S5P_CLK_SRC6, .shift = 8, .size = 4 },
681 .reg_div = { .reg = S5P_CLK_DIV6, .shift = 8, .size = 4 },
682};
683
684static struct clk *clkset_sclk_spdif_list[] = {
685 [0] = &clk_sclk_audio0.clk,
686 [1] = &clk_sclk_audio1.clk,
687 [2] = &clk_sclk_audio2.clk,
688};
689
690static struct clksrc_sources clkset_sclk_spdif = {
691 .sources = clkset_sclk_spdif_list,
692 .nr_sources = ARRAY_SIZE(clkset_sclk_spdif_list),
693};
694
Seungwhan Younaa21ae32010-10-14 10:35:24 +0900695static int s5pv210_spdif_set_rate(struct clk *clk, unsigned long rate)
696{
697 struct clk *pclk;
698 int ret;
699
700 pclk = clk_get_parent(clk);
701 if (IS_ERR(pclk))
702 return -EINVAL;
703
704 ret = pclk->ops->set_rate(pclk, rate);
705 clk_put(pclk);
706
707 return ret;
708}
709
710static unsigned long s5pv210_spdif_get_rate(struct clk *clk)
711{
712 struct clk *pclk;
713 int rate;
714
715 pclk = clk_get_parent(clk);
716 if (IS_ERR(pclk))
717 return -EINVAL;
718
719 rate = pclk->ops->get_rate(clk);
720 clk_put(pclk);
721
722 return rate;
723}
724
725static struct clk_ops s5pv210_sclk_spdif_ops = {
726 .set_rate = s5pv210_spdif_set_rate,
727 .get_rate = s5pv210_spdif_get_rate,
728};
729
730static struct clksrc_clk clk_sclk_spdif = {
731 .clk = {
732 .name = "sclk_spdif",
Seungwhan Younaa21ae32010-10-14 10:35:24 +0900733 .enable = s5pv210_clk_mask0_ctrl,
734 .ctrlbit = (1 << 27),
735 .ops = &s5pv210_sclk_spdif_ops,
736 },
737 .sources = &clkset_sclk_spdif,
738 .reg_src = { .reg = S5P_CLK_SRC6, .shift = 12, .size = 2 },
739};
740
Thomas Abrahamf64cacc2010-05-17 09:39:03 +0900741static struct clk *clkset_group2_list[] = {
742 [0] = &clk_ext_xtal_mux,
743 [1] = &clk_xusbxti,
744 [2] = &clk_sclk_hdmi27m,
745 [3] = &clk_sclk_usbphy0,
746 [4] = &clk_sclk_usbphy1,
747 [5] = &clk_sclk_hdmiphy,
748 [6] = &clk_mout_mpll.clk,
749 [7] = &clk_mout_epll.clk,
750 [8] = &clk_sclk_vpll.clk,
751};
752
753static struct clksrc_sources clkset_group2 = {
754 .sources = clkset_group2_list,
755 .nr_sources = ARRAY_SIZE(clkset_group2_list),
756};
757
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900758static struct clksrc_clk clksrcs[] = {
759 {
760 .clk = {
Thomas Abraham2cf4c2e2010-05-17 09:38:55 +0900761 .name = "sclk_dmc",
Thomas Abraham2cf4c2e2010-05-17 09:38:55 +0900762 },
763 .sources = &clkset_group1,
764 .reg_src = { .reg = S5P_CLK_SRC6, .shift = 24, .size = 2 },
765 .reg_div = { .reg = S5P_CLK_DIV6, .shift = 28, .size = 4 },
766 }, {
767 .clk = {
768 .name = "sclk_onenand",
Thomas Abraham2cf4c2e2010-05-17 09:38:55 +0900769 },
770 .sources = &clkset_sclk_onenand,
771 .reg_src = { .reg = S5P_CLK_SRC0, .shift = 28, .size = 1 },
772 .reg_div = { .reg = S5P_CLK_DIV6, .shift = 12, .size = 3 },
773 }, {
774 .clk = {
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900775 .name = "uclk1",
Thomas Abrahamb2a9dd42011-06-14 19:12:27 +0900776 .devname = "s5pv210-uart.0",
MyungJoo Ham154d62e2010-06-26 17:21:50 +0900777 .enable = s5pv210_clk_mask0_ctrl,
778 .ctrlbit = (1 << 12),
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900779 },
780 .sources = &clkset_uart,
781 .reg_src = { .reg = S5P_CLK_SRC4, .shift = 16, .size = 4 },
782 .reg_div = { .reg = S5P_CLK_DIV4, .shift = 16, .size = 4 },
Thomas Abraham9e206142010-05-17 09:38:57 +0900783 }, {
Thomas Abrahamf64cacc2010-05-17 09:39:03 +0900784 .clk = {
785 .name = "uclk1",
Thomas Abrahamb2a9dd42011-06-14 19:12:27 +0900786 .devname = "s5pv210-uart.1",
MyungJoo Ham154d62e2010-06-26 17:21:50 +0900787 .enable = s5pv210_clk_mask0_ctrl,
788 .ctrlbit = (1 << 13),
Thomas Abrahamf64cacc2010-05-17 09:39:03 +0900789 },
790 .sources = &clkset_uart,
791 .reg_src = { .reg = S5P_CLK_SRC4, .shift = 20, .size = 4 },
792 .reg_div = { .reg = S5P_CLK_DIV4, .shift = 20, .size = 4 },
793 }, {
794 .clk = {
795 .name = "uclk1",
Thomas Abrahamb2a9dd42011-06-14 19:12:27 +0900796 .devname = "s5pv210-uart.2",
MyungJoo Ham154d62e2010-06-26 17:21:50 +0900797 .enable = s5pv210_clk_mask0_ctrl,
798 .ctrlbit = (1 << 14),
Thomas Abrahamf64cacc2010-05-17 09:39:03 +0900799 },
800 .sources = &clkset_uart,
801 .reg_src = { .reg = S5P_CLK_SRC4, .shift = 24, .size = 4 },
802 .reg_div = { .reg = S5P_CLK_DIV4, .shift = 24, .size = 4 },
803 }, {
804 .clk = {
805 .name = "uclk1",
Thomas Abrahamb2a9dd42011-06-14 19:12:27 +0900806 .devname = "s5pv210-uart.3",
MyungJoo Ham154d62e2010-06-26 17:21:50 +0900807 .enable = s5pv210_clk_mask0_ctrl,
808 .ctrlbit = (1 << 15),
Thomas Abrahamf64cacc2010-05-17 09:39:03 +0900809 },
810 .sources = &clkset_uart,
811 .reg_src = { .reg = S5P_CLK_SRC4, .shift = 28, .size = 4 },
812 .reg_div = { .reg = S5P_CLK_DIV4, .shift = 28, .size = 4 },
813 }, {
Thomas Abraham9e206142010-05-17 09:38:57 +0900814 .clk = {
815 .name = "sclk_mixer",
MyungJoo Ham154d62e2010-06-26 17:21:50 +0900816 .enable = s5pv210_clk_mask0_ctrl,
817 .ctrlbit = (1 << 1),
Thomas Abraham9e206142010-05-17 09:38:57 +0900818 },
819 .sources = &clkset_sclk_mixer,
820 .reg_src = { .reg = S5P_CLK_SRC1, .shift = 4, .size = 1 },
Thomas Abraham45834872010-05-17 09:39:00 +0900821 }, {
Thomas Abrahamf64cacc2010-05-17 09:39:03 +0900822 .clk = {
823 .name = "sclk_fimc",
Thomas Abrahamb2a9dd42011-06-14 19:12:27 +0900824 .devname = "s5pv210-fimc.0",
MyungJoo Ham154d62e2010-06-26 17:21:50 +0900825 .enable = s5pv210_clk_mask1_ctrl,
826 .ctrlbit = (1 << 2),
Thomas Abrahamf64cacc2010-05-17 09:39:03 +0900827 },
828 .sources = &clkset_group2,
829 .reg_src = { .reg = S5P_CLK_SRC3, .shift = 12, .size = 4 },
830 .reg_div = { .reg = S5P_CLK_DIV3, .shift = 12, .size = 4 },
831 }, {
832 .clk = {
833 .name = "sclk_fimc",
Thomas Abrahamb2a9dd42011-06-14 19:12:27 +0900834 .devname = "s5pv210-fimc.1",
MyungJoo Ham154d62e2010-06-26 17:21:50 +0900835 .enable = s5pv210_clk_mask1_ctrl,
836 .ctrlbit = (1 << 3),
Thomas Abrahamf64cacc2010-05-17 09:39:03 +0900837 },
838 .sources = &clkset_group2,
839 .reg_src = { .reg = S5P_CLK_SRC3, .shift = 16, .size = 4 },
840 .reg_div = { .reg = S5P_CLK_DIV3, .shift = 16, .size = 4 },
841 }, {
842 .clk = {
843 .name = "sclk_fimc",
Thomas Abrahamb2a9dd42011-06-14 19:12:27 +0900844 .devname = "s5pv210-fimc.2",
MyungJoo Ham154d62e2010-06-26 17:21:50 +0900845 .enable = s5pv210_clk_mask1_ctrl,
846 .ctrlbit = (1 << 4),
Thomas Abrahamf64cacc2010-05-17 09:39:03 +0900847 },
848 .sources = &clkset_group2,
849 .reg_src = { .reg = S5P_CLK_SRC3, .shift = 20, .size = 4 },
850 .reg_div = { .reg = S5P_CLK_DIV3, .shift = 20, .size = 4 },
851 }, {
852 .clk = {
853 .name = "sclk_cam",
Thomas Abrahamb2a9dd42011-06-14 19:12:27 +0900854 .devname = "s5pv210-fimc.0",
MyungJoo Ham154d62e2010-06-26 17:21:50 +0900855 .enable = s5pv210_clk_mask0_ctrl,
856 .ctrlbit = (1 << 3),
Thomas Abrahamf64cacc2010-05-17 09:39:03 +0900857 },
858 .sources = &clkset_group2,
859 .reg_src = { .reg = S5P_CLK_SRC1, .shift = 12, .size = 4 },
860 .reg_div = { .reg = S5P_CLK_DIV1, .shift = 12, .size = 4 },
861 }, {
862 .clk = {
863 .name = "sclk_cam",
Thomas Abrahamb2a9dd42011-06-14 19:12:27 +0900864 .devname = "s5pv210-fimc.1",
MyungJoo Ham154d62e2010-06-26 17:21:50 +0900865 .enable = s5pv210_clk_mask0_ctrl,
866 .ctrlbit = (1 << 4),
Thomas Abrahamf64cacc2010-05-17 09:39:03 +0900867 },
868 .sources = &clkset_group2,
869 .reg_src = { .reg = S5P_CLK_SRC1, .shift = 16, .size = 4 },
870 .reg_div = { .reg = S5P_CLK_DIV1, .shift = 16, .size = 4 },
871 }, {
872 .clk = {
873 .name = "sclk_fimd",
MyungJoo Ham154d62e2010-06-26 17:21:50 +0900874 .enable = s5pv210_clk_mask0_ctrl,
875 .ctrlbit = (1 << 5),
Thomas Abrahamf64cacc2010-05-17 09:39:03 +0900876 },
877 .sources = &clkset_group2,
878 .reg_src = { .reg = S5P_CLK_SRC1, .shift = 20, .size = 4 },
879 .reg_div = { .reg = S5P_CLK_DIV1, .shift = 20, .size = 4 },
880 }, {
881 .clk = {
882 .name = "sclk_mmc",
Thomas Abrahamb2a9dd42011-06-14 19:12:27 +0900883 .devname = "s3c-sdhci.0",
MyungJoo Ham154d62e2010-06-26 17:21:50 +0900884 .enable = s5pv210_clk_mask0_ctrl,
885 .ctrlbit = (1 << 8),
Thomas Abrahamf64cacc2010-05-17 09:39:03 +0900886 },
887 .sources = &clkset_group2,
888 .reg_src = { .reg = S5P_CLK_SRC4, .shift = 0, .size = 4 },
889 .reg_div = { .reg = S5P_CLK_DIV4, .shift = 0, .size = 4 },
890 }, {
891 .clk = {
892 .name = "sclk_mmc",
Thomas Abrahamb2a9dd42011-06-14 19:12:27 +0900893 .devname = "s3c-sdhci.1",
MyungJoo Ham154d62e2010-06-26 17:21:50 +0900894 .enable = s5pv210_clk_mask0_ctrl,
895 .ctrlbit = (1 << 9),
Thomas Abrahamf64cacc2010-05-17 09:39:03 +0900896 },
897 .sources = &clkset_group2,
898 .reg_src = { .reg = S5P_CLK_SRC4, .shift = 4, .size = 4 },
899 .reg_div = { .reg = S5P_CLK_DIV4, .shift = 4, .size = 4 },
900 }, {
901 .clk = {
902 .name = "sclk_mmc",
Thomas Abrahamb2a9dd42011-06-14 19:12:27 +0900903 .devname = "s3c-sdhci.2",
MyungJoo Ham154d62e2010-06-26 17:21:50 +0900904 .enable = s5pv210_clk_mask0_ctrl,
905 .ctrlbit = (1 << 10),
Thomas Abrahamf64cacc2010-05-17 09:39:03 +0900906 },
907 .sources = &clkset_group2,
908 .reg_src = { .reg = S5P_CLK_SRC4, .shift = 8, .size = 4 },
909 .reg_div = { .reg = S5P_CLK_DIV4, .shift = 8, .size = 4 },
910 }, {
911 .clk = {
912 .name = "sclk_mmc",
Thomas Abrahamb2a9dd42011-06-14 19:12:27 +0900913 .devname = "s3c-sdhci.3",
MyungJoo Ham154d62e2010-06-26 17:21:50 +0900914 .enable = s5pv210_clk_mask0_ctrl,
915 .ctrlbit = (1 << 11),
Thomas Abrahamf64cacc2010-05-17 09:39:03 +0900916 },
917 .sources = &clkset_group2,
918 .reg_src = { .reg = S5P_CLK_SRC4, .shift = 12, .size = 4 },
919 .reg_div = { .reg = S5P_CLK_DIV4, .shift = 12, .size = 4 },
920 }, {
921 .clk = {
922 .name = "sclk_mfc",
Kamil Debski0f75a962011-07-21 16:42:30 +0900923 .devname = "s5p-mfc",
Thomas Abrahamf64cacc2010-05-17 09:39:03 +0900924 .enable = s5pv210_clk_ip0_ctrl,
925 .ctrlbit = (1 << 16),
926 },
927 .sources = &clkset_group1,
928 .reg_src = { .reg = S5P_CLK_SRC2, .shift = 4, .size = 2 },
929 .reg_div = { .reg = S5P_CLK_DIV2, .shift = 4, .size = 4 },
930 }, {
931 .clk = {
932 .name = "sclk_g2d",
Thomas Abrahamf64cacc2010-05-17 09:39:03 +0900933 .enable = s5pv210_clk_ip0_ctrl,
934 .ctrlbit = (1 << 12),
935 },
936 .sources = &clkset_group1,
937 .reg_src = { .reg = S5P_CLK_SRC2, .shift = 8, .size = 2 },
938 .reg_div = { .reg = S5P_CLK_DIV2, .shift = 8, .size = 4 },
939 }, {
940 .clk = {
941 .name = "sclk_g3d",
Thomas Abrahamf64cacc2010-05-17 09:39:03 +0900942 .enable = s5pv210_clk_ip0_ctrl,
943 .ctrlbit = (1 << 8),
944 },
945 .sources = &clkset_group1,
946 .reg_src = { .reg = S5P_CLK_SRC2, .shift = 0, .size = 2 },
947 .reg_div = { .reg = S5P_CLK_DIV2, .shift = 0, .size = 4 },
948 }, {
949 .clk = {
950 .name = "sclk_csis",
MyungJoo Ham154d62e2010-06-26 17:21:50 +0900951 .enable = s5pv210_clk_mask0_ctrl,
952 .ctrlbit = (1 << 6),
Thomas Abrahamf64cacc2010-05-17 09:39:03 +0900953 },
954 .sources = &clkset_group2,
955 .reg_src = { .reg = S5P_CLK_SRC1, .shift = 24, .size = 4 },
956 .reg_div = { .reg = S5P_CLK_DIV1, .shift = 28, .size = 4 },
957 }, {
958 .clk = {
959 .name = "sclk_spi",
Thomas Abrahamb2a9dd42011-06-14 19:12:27 +0900960 .devname = "s3c64xx-spi.0",
MyungJoo Ham154d62e2010-06-26 17:21:50 +0900961 .enable = s5pv210_clk_mask0_ctrl,
962 .ctrlbit = (1 << 16),
Thomas Abrahamf64cacc2010-05-17 09:39:03 +0900963 },
964 .sources = &clkset_group2,
965 .reg_src = { .reg = S5P_CLK_SRC5, .shift = 0, .size = 4 },
966 .reg_div = { .reg = S5P_CLK_DIV5, .shift = 0, .size = 4 },
967 }, {
968 .clk = {
969 .name = "sclk_spi",
Thomas Abrahamb2a9dd42011-06-14 19:12:27 +0900970 .devname = "s3c64xx-spi.1",
MyungJoo Ham154d62e2010-06-26 17:21:50 +0900971 .enable = s5pv210_clk_mask0_ctrl,
972 .ctrlbit = (1 << 17),
Thomas Abrahamf64cacc2010-05-17 09:39:03 +0900973 },
974 .sources = &clkset_group2,
975 .reg_src = { .reg = S5P_CLK_SRC5, .shift = 4, .size = 4 },
976 .reg_div = { .reg = S5P_CLK_DIV5, .shift = 4, .size = 4 },
977 }, {
978 .clk = {
979 .name = "sclk_pwi",
MyungJoo Ham154d62e2010-06-26 17:21:50 +0900980 .enable = s5pv210_clk_mask0_ctrl,
981 .ctrlbit = (1 << 29),
Thomas Abrahamf64cacc2010-05-17 09:39:03 +0900982 },
983 .sources = &clkset_group2,
984 .reg_src = { .reg = S5P_CLK_SRC6, .shift = 20, .size = 4 },
985 .reg_div = { .reg = S5P_CLK_DIV6, .shift = 24, .size = 4 },
986 }, {
987 .clk = {
988 .name = "sclk_pwm",
MyungJoo Ham154d62e2010-06-26 17:21:50 +0900989 .enable = s5pv210_clk_mask0_ctrl,
990 .ctrlbit = (1 << 19),
Thomas Abrahamf64cacc2010-05-17 09:39:03 +0900991 },
992 .sources = &clkset_group2,
993 .reg_src = { .reg = S5P_CLK_SRC5, .shift = 12, .size = 4 },
994 .reg_div = { .reg = S5P_CLK_DIV5, .shift = 12, .size = 4 },
Thomas Abraham9e206142010-05-17 09:38:57 +0900995 },
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900996};
997
998/* Clock initialisation code */
Thomas Abrahameb1ef1e2010-05-17 09:38:12 +0900999static struct clksrc_clk *sysclks[] = {
Kukjin Kim0c1945d2010-02-24 16:40:36 +09001000 &clk_mout_apll,
1001 &clk_mout_epll,
1002 &clk_mout_mpll,
Thomas Abraham374e0bf2010-05-17 09:38:31 +09001003 &clk_armclk,
Thomas Abrahamaf76a202010-05-17 09:38:34 +09001004 &clk_hclk_msys,
Thomas Abraham0fe967a2010-05-17 09:38:37 +09001005 &clk_sclk_a2m,
1006 &clk_hclk_dsys,
Thomas Abrahamacfa2452010-05-17 09:38:40 +09001007 &clk_hclk_psys,
Thomas Abraham6ed91a22010-05-17 09:38:42 +09001008 &clk_pclk_msys,
Thomas Abraham58772cd2010-05-17 09:38:48 +09001009 &clk_pclk_dsys,
Thomas Abrahamf44cf782010-05-17 09:38:50 +09001010 &clk_pclk_psys,
Thomas Abrahamf445dbd2010-05-17 09:38:52 +09001011 &clk_vpllsrc,
1012 &clk_sclk_vpll,
Thomas Abraham9e206142010-05-17 09:38:57 +09001013 &clk_sclk_dac,
1014 &clk_sclk_pixel,
1015 &clk_sclk_hdmi,
Jaecheol Lee08f49d12010-10-12 09:19:30 +09001016 &clk_mout_dmc0,
1017 &clk_sclk_dmc0,
Seungwhan Youn900fa012010-10-14 10:35:24 +09001018 &clk_sclk_audio0,
1019 &clk_sclk_audio1,
1020 &clk_sclk_audio2,
1021 &clk_sclk_spdif,
Kukjin Kim0c1945d2010-02-24 16:40:36 +09001022};
1023
Seungwhan Younc9fa7a02010-10-14 10:39:28 +09001024static u32 epll_div[][6] = {
1025 { 48000000, 0, 48, 3, 3, 0 },
1026 { 96000000, 0, 48, 3, 2, 0 },
1027 { 144000000, 1, 72, 3, 2, 0 },
1028 { 192000000, 0, 48, 3, 1, 0 },
1029 { 288000000, 1, 72, 3, 1, 0 },
1030 { 32750000, 1, 65, 3, 4, 35127 },
1031 { 32768000, 1, 65, 3, 4, 35127 },
1032 { 45158400, 0, 45, 3, 3, 10355 },
1033 { 45000000, 0, 45, 3, 3, 10355 },
1034 { 45158000, 0, 45, 3, 3, 10355 },
1035 { 49125000, 0, 49, 3, 3, 9961 },
1036 { 49152000, 0, 49, 3, 3, 9961 },
1037 { 67737600, 1, 67, 3, 3, 48366 },
1038 { 67738000, 1, 67, 3, 3, 48366 },
1039 { 73800000, 1, 73, 3, 3, 47710 },
1040 { 73728000, 1, 73, 3, 3, 47710 },
1041 { 36000000, 1, 32, 3, 4, 0 },
1042 { 60000000, 1, 60, 3, 3, 0 },
1043 { 72000000, 1, 72, 3, 3, 0 },
1044 { 80000000, 1, 80, 3, 3, 0 },
1045 { 84000000, 0, 42, 3, 2, 0 },
1046 { 50000000, 0, 50, 3, 3, 0 },
1047};
1048
1049static int s5pv210_epll_set_rate(struct clk *clk, unsigned long rate)
1050{
1051 unsigned int epll_con, epll_con_k;
1052 unsigned int i;
1053
1054 /* Return if nothing changed */
1055 if (clk->rate == rate)
1056 return 0;
1057
1058 epll_con = __raw_readl(S5P_EPLL_CON);
1059 epll_con_k = __raw_readl(S5P_EPLL_CON1);
1060
1061 epll_con_k &= ~PLL46XX_KDIV_MASK;
1062 epll_con &= ~(1 << 27 |
1063 PLL46XX_MDIV_MASK << PLL46XX_MDIV_SHIFT |
1064 PLL46XX_PDIV_MASK << PLL46XX_PDIV_SHIFT |
1065 PLL46XX_SDIV_MASK << PLL46XX_SDIV_SHIFT);
1066
1067 for (i = 0; i < ARRAY_SIZE(epll_div); i++) {
1068 if (epll_div[i][0] == rate) {
1069 epll_con_k |= epll_div[i][5] << 0;
1070 epll_con |= (epll_div[i][1] << 27 |
1071 epll_div[i][2] << PLL46XX_MDIV_SHIFT |
1072 epll_div[i][3] << PLL46XX_PDIV_SHIFT |
1073 epll_div[i][4] << PLL46XX_SDIV_SHIFT);
1074 break;
1075 }
1076 }
1077
1078 if (i == ARRAY_SIZE(epll_div)) {
1079 printk(KERN_ERR "%s: Invalid Clock EPLL Frequency\n",
1080 __func__);
1081 return -EINVAL;
1082 }
1083
1084 __raw_writel(epll_con, S5P_EPLL_CON);
1085 __raw_writel(epll_con_k, S5P_EPLL_CON1);
1086
Seungwhan Youn96166742010-10-14 10:39:33 +09001087 printk(KERN_WARNING "EPLL Rate changes from %lu to %lu\n",
1088 clk->rate, rate);
1089
Seungwhan Younc9fa7a02010-10-14 10:39:28 +09001090 clk->rate = rate;
1091
1092 return 0;
1093}
1094
1095static struct clk_ops s5pv210_epll_ops = {
1096 .set_rate = s5pv210_epll_set_rate,
1097 .get_rate = s5p_epll_get_rate,
1098};
1099
Kukjin Kim0c1945d2010-02-24 16:40:36 +09001100void __init_or_cpufreq s5pv210_setup_clocks(void)
1101{
1102 struct clk *xtal_clk;
Thomas Abrahamf445dbd2010-05-17 09:38:52 +09001103 unsigned long vpllsrc;
Kukjin Kim0c1945d2010-02-24 16:40:36 +09001104 unsigned long armclk;
Thomas Abrahamaf76a202010-05-17 09:38:34 +09001105 unsigned long hclk_msys;
Thomas Abraham0fe967a2010-05-17 09:38:37 +09001106 unsigned long hclk_dsys;
Thomas Abrahamacfa2452010-05-17 09:38:40 +09001107 unsigned long hclk_psys;
Thomas Abraham6ed91a22010-05-17 09:38:42 +09001108 unsigned long pclk_msys;
Thomas Abraham58772cd2010-05-17 09:38:48 +09001109 unsigned long pclk_dsys;
Thomas Abrahamf44cf782010-05-17 09:38:50 +09001110 unsigned long pclk_psys;
Kukjin Kim0c1945d2010-02-24 16:40:36 +09001111 unsigned long apll;
1112 unsigned long mpll;
1113 unsigned long epll;
Thomas Abrahamf445dbd2010-05-17 09:38:52 +09001114 unsigned long vpll;
Kukjin Kim0c1945d2010-02-24 16:40:36 +09001115 unsigned int ptr;
1116 u32 clkdiv0, clkdiv1;
1117
Seungwhan Younc9fa7a02010-10-14 10:39:28 +09001118 /* Set functions for clk_fout_epll */
1119 clk_fout_epll.enable = s5p_epll_enable;
1120 clk_fout_epll.ops = &s5pv210_epll_ops;
1121
Kukjin Kim0c1945d2010-02-24 16:40:36 +09001122 printk(KERN_DEBUG "%s: registering clocks\n", __func__);
1123
1124 clkdiv0 = __raw_readl(S5P_CLK_DIV0);
1125 clkdiv1 = __raw_readl(S5P_CLK_DIV1);
1126
1127 printk(KERN_DEBUG "%s: clkdiv0 = %08x, clkdiv1 = %08x\n",
1128 __func__, clkdiv0, clkdiv1);
1129
1130 xtal_clk = clk_get(NULL, "xtal");
1131 BUG_ON(IS_ERR(xtal_clk));
1132
1133 xtal = clk_get_rate(xtal_clk);
1134 clk_put(xtal_clk);
1135
1136 printk(KERN_DEBUG "%s: xtal is %ld\n", __func__, xtal);
1137
1138 apll = s5p_get_pll45xx(xtal, __raw_readl(S5P_APLL_CON), pll_4508);
1139 mpll = s5p_get_pll45xx(xtal, __raw_readl(S5P_MPLL_CON), pll_4502);
Seungwhan Youn42a6e202010-10-14 10:39:15 +09001140 epll = s5p_get_pll46xx(xtal, __raw_readl(S5P_EPLL_CON),
1141 __raw_readl(S5P_EPLL_CON1), pll_4600);
Thomas Abrahamf445dbd2010-05-17 09:38:52 +09001142 vpllsrc = clk_get_rate(&clk_vpllsrc.clk);
1143 vpll = s5p_get_pll45xx(vpllsrc, __raw_readl(S5P_VPLL_CON), pll_4502);
Kukjin Kim0c1945d2010-02-24 16:40:36 +09001144
Jaecheol Lee88695842010-10-12 09:19:26 +09001145 clk_fout_apll.ops = &clk_fout_apll_ops;
Thomas Abrahamc62ec6a2010-05-17 09:38:28 +09001146 clk_fout_mpll.rate = mpll;
1147 clk_fout_epll.rate = epll;
Thomas Abrahamf445dbd2010-05-17 09:38:52 +09001148 clk_fout_vpll.rate = vpll;
Thomas Abrahamc62ec6a2010-05-17 09:38:28 +09001149
Thomas Abrahamf445dbd2010-05-17 09:38:52 +09001150 printk(KERN_INFO "S5PV210: PLL settings, A=%ld, M=%ld, E=%ld V=%ld",
1151 apll, mpll, epll, vpll);
Kukjin Kim0c1945d2010-02-24 16:40:36 +09001152
Thomas Abraham374e0bf2010-05-17 09:38:31 +09001153 armclk = clk_get_rate(&clk_armclk.clk);
Thomas Abrahamaf76a202010-05-17 09:38:34 +09001154 hclk_msys = clk_get_rate(&clk_hclk_msys.clk);
Thomas Abraham0fe967a2010-05-17 09:38:37 +09001155 hclk_dsys = clk_get_rate(&clk_hclk_dsys.clk);
Thomas Abrahamacfa2452010-05-17 09:38:40 +09001156 hclk_psys = clk_get_rate(&clk_hclk_psys.clk);
Thomas Abraham6ed91a22010-05-17 09:38:42 +09001157 pclk_msys = clk_get_rate(&clk_pclk_msys.clk);
Thomas Abraham58772cd2010-05-17 09:38:48 +09001158 pclk_dsys = clk_get_rate(&clk_pclk_dsys.clk);
Thomas Abrahamf44cf782010-05-17 09:38:50 +09001159 pclk_psys = clk_get_rate(&clk_pclk_psys.clk);
Kukjin Kim0c1945d2010-02-24 16:40:36 +09001160
Thomas Abrahamacfa2452010-05-17 09:38:40 +09001161 printk(KERN_INFO "S5PV210: ARMCLK=%ld, HCLKM=%ld, HCLKD=%ld\n"
1162 "HCLKP=%ld, PCLKM=%ld, PCLKD=%ld, PCLKP=%ld\n",
1163 armclk, hclk_msys, hclk_dsys, hclk_psys,
Thomas Abrahamf44cf782010-05-17 09:38:50 +09001164 pclk_msys, pclk_dsys, pclk_psys);
Kukjin Kim0c1945d2010-02-24 16:40:36 +09001165
Kukjin Kim0c1945d2010-02-24 16:40:36 +09001166 clk_f.rate = armclk;
Thomas Abrahamacfa2452010-05-17 09:38:40 +09001167 clk_h.rate = hclk_psys;
Thomas Abrahamf44cf782010-05-17 09:38:50 +09001168 clk_p.rate = pclk_psys;
Kukjin Kim0c1945d2010-02-24 16:40:36 +09001169
Kukjin Kim0c1945d2010-02-24 16:40:36 +09001170 for (ptr = 0; ptr < ARRAY_SIZE(clksrcs); ptr++)
1171 s3c_set_clksrc(&clksrcs[ptr], true);
1172}
1173
1174static struct clk *clks[] __initdata = {
Thomas Abrahamf445dbd2010-05-17 09:38:52 +09001175 &clk_sclk_hdmi27m,
Thomas Abraham2cf4c2e2010-05-17 09:38:55 +09001176 &clk_sclk_hdmiphy,
1177 &clk_sclk_usbphy0,
1178 &clk_sclk_usbphy1,
Thomas Abraham45834872010-05-17 09:39:00 +09001179 &clk_pcmcdclk0,
1180 &clk_pcmcdclk1,
1181 &clk_pcmcdclk2,
Kukjin Kim0c1945d2010-02-24 16:40:36 +09001182};
1183
1184void __init s5pv210_register_clocks(void)
1185{
Kukjin Kim0c1945d2010-02-24 16:40:36 +09001186 int ptr;
1187
Kukjin Kim3c0fa642011-01-04 17:51:30 +09001188 s3c24xx_register_clocks(clks, ARRAY_SIZE(clks));
Kukjin Kim0c1945d2010-02-24 16:40:36 +09001189
Thomas Abrahameb1ef1e2010-05-17 09:38:12 +09001190 for (ptr = 0; ptr < ARRAY_SIZE(sysclks); ptr++)
1191 s3c_register_clksrc(sysclks[ptr], 1);
1192
Kukjin Kim0c1945d2010-02-24 16:40:36 +09001193 s3c_register_clksrc(clksrcs, ARRAY_SIZE(clksrcs));
1194 s3c_register_clocks(init_clocks, ARRAY_SIZE(init_clocks));
1195
Kukjin Kim3c0fa642011-01-04 17:51:30 +09001196 s3c_register_clocks(init_clocks_off, ARRAY_SIZE(init_clocks_off));
1197 s3c_disable_clocks(init_clocks_off, ARRAY_SIZE(init_clocks_off));
Kukjin Kim0c1945d2010-02-24 16:40:36 +09001198
1199 s3c_pwmclk_init();
1200}