blob: bb32480c2d713d57a52747f2f6e119a70286dc07 [file] [log] [blame]
Ingo Molnar9f4c8152008-01-30 13:33:41 +01001/*
2 * Copyright 2002 Andi Kleen, SuSE Labs.
Linus Torvalds1da177e2005-04-16 15:20:36 -07003 * Thanks to Ben LaHaise for precious feedback.
Ingo Molnar9f4c8152008-01-30 13:33:41 +01004 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07005#include <linux/highmem.h>
Ingo Molnar81922062008-01-30 13:34:04 +01006#include <linux/bootmem.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -07007#include <linux/module.h>
Ingo Molnar9f4c8152008-01-30 13:33:41 +01008#include <linux/sched.h>
Ingo Molnar9f4c8152008-01-30 13:33:41 +01009#include <linux/mm.h>
Thomas Gleixner76ebd052008-02-09 23:24:09 +010010#include <linux/interrupt.h>
Thomas Gleixneree7ae7a2008-04-17 17:40:45 +020011#include <linux/seq_file.h>
12#include <linux/debugfs.h>
Tejun Heoe59a1bb2009-06-22 11:56:24 +090013#include <linux/pfn.h>
Tejun Heo8c4bfc62009-07-04 08:10:59 +090014#include <linux/percpu.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090015#include <linux/gfp.h>
Matthieu Castet5bd5a452010-11-16 22:31:26 +010016#include <linux/pci.h>
Ingo Molnar9f4c8152008-01-30 13:33:41 +010017
Thomas Gleixner950f9d92008-01-30 13:34:06 +010018#include <asm/e820.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070019#include <asm/processor.h>
20#include <asm/tlbflush.h>
Dave Jonesf8af0952006-01-06 00:12:10 -080021#include <asm/sections.h>
Jeremy Fitzhardinge93dbda72009-02-26 17:35:44 -080022#include <asm/setup.h>
Ingo Molnar9f4c8152008-01-30 13:33:41 +010023#include <asm/uaccess.h>
24#include <asm/pgalloc.h>
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +010025#include <asm/proto.h>
venkatesh.pallipadi@intel.com12193332008-03-18 17:00:18 -070026#include <asm/pat.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070027
Ingo Molnar9df84992008-02-04 16:48:09 +010028/*
29 * The current flushing context - we pass it instead of 5 arguments:
30 */
Thomas Gleixner72e458d2008-02-04 16:48:07 +010031struct cpa_data {
Shaohua Lid75586a2008-08-21 10:46:06 +080032 unsigned long *vaddr;
Thomas Gleixner72e458d2008-02-04 16:48:07 +010033 pgprot_t mask_set;
34 pgprot_t mask_clr;
Thomas Gleixner65e074d2008-02-04 16:48:07 +010035 int numpages;
Shaohua Lid75586a2008-08-21 10:46:06 +080036 int flags;
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +010037 unsigned long pfn;
Andi Kleenc9caa022008-03-12 03:53:29 +010038 unsigned force_split : 1;
Shaohua Lid75586a2008-08-21 10:46:06 +080039 int curpage;
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -070040 struct page **pages;
Thomas Gleixner72e458d2008-02-04 16:48:07 +010041};
42
Suresh Siddhaad5ca552008-09-23 14:00:42 -070043/*
44 * Serialize cpa() (for !DEBUG_PAGEALLOC which uses large identity mappings)
45 * using cpa_lock. So that we don't allow any other cpu, with stale large tlb
46 * entries change the page attribute in parallel to some other cpu
47 * splitting a large page entry along with changing the attribute.
48 */
49static DEFINE_SPINLOCK(cpa_lock);
50
Shaohua Lid75586a2008-08-21 10:46:06 +080051#define CPA_FLUSHTLB 1
52#define CPA_ARRAY 2
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -070053#define CPA_PAGES_ARRAY 4
Shaohua Lid75586a2008-08-21 10:46:06 +080054
Thomas Gleixner65280e62008-05-05 16:35:21 +020055#ifdef CONFIG_PROC_FS
Andi Kleence0c0e52008-05-02 11:46:49 +020056static unsigned long direct_pages_count[PG_LEVEL_NUM];
57
Thomas Gleixner65280e62008-05-05 16:35:21 +020058void update_page_count(int level, unsigned long pages)
Andi Kleence0c0e52008-05-02 11:46:49 +020059{
Andi Kleence0c0e52008-05-02 11:46:49 +020060 /* Protect against CPA */
Andrea Arcangelia79e53d2011-02-16 15:45:22 -080061 spin_lock(&pgd_lock);
Andi Kleence0c0e52008-05-02 11:46:49 +020062 direct_pages_count[level] += pages;
Andrea Arcangelia79e53d2011-02-16 15:45:22 -080063 spin_unlock(&pgd_lock);
Andi Kleence0c0e52008-05-02 11:46:49 +020064}
65
Thomas Gleixner65280e62008-05-05 16:35:21 +020066static void split_page_count(int level)
67{
68 direct_pages_count[level]--;
69 direct_pages_count[level - 1] += PTRS_PER_PTE;
70}
71
Alexey Dobriyane1759c22008-10-15 23:50:22 +040072void arch_report_meminfo(struct seq_file *m)
Thomas Gleixner65280e62008-05-05 16:35:21 +020073{
Hugh Dickinsb9c3bfc2008-11-06 12:05:40 +000074 seq_printf(m, "DirectMap4k: %8lu kB\n",
Hugh Dickinsa06de632008-08-15 13:58:32 +010075 direct_pages_count[PG_LEVEL_4K] << 2);
76#if defined(CONFIG_X86_64) || defined(CONFIG_X86_PAE)
Hugh Dickinsb9c3bfc2008-11-06 12:05:40 +000077 seq_printf(m, "DirectMap2M: %8lu kB\n",
Hugh Dickinsa06de632008-08-15 13:58:32 +010078 direct_pages_count[PG_LEVEL_2M] << 11);
79#else
Hugh Dickinsb9c3bfc2008-11-06 12:05:40 +000080 seq_printf(m, "DirectMap4M: %8lu kB\n",
Hugh Dickinsa06de632008-08-15 13:58:32 +010081 direct_pages_count[PG_LEVEL_2M] << 12);
82#endif
Thomas Gleixner65280e62008-05-05 16:35:21 +020083#ifdef CONFIG_X86_64
Hugh Dickinsa06de632008-08-15 13:58:32 +010084 if (direct_gbpages)
Hugh Dickinsb9c3bfc2008-11-06 12:05:40 +000085 seq_printf(m, "DirectMap1G: %8lu kB\n",
Hugh Dickinsa06de632008-08-15 13:58:32 +010086 direct_pages_count[PG_LEVEL_1G] << 20);
Thomas Gleixner65280e62008-05-05 16:35:21 +020087#endif
Thomas Gleixner65280e62008-05-05 16:35:21 +020088}
89#else
90static inline void split_page_count(int level) { }
91#endif
92
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +010093#ifdef CONFIG_X86_64
94
95static inline unsigned long highmap_start_pfn(void)
96{
Alexander Duyckfc8d7822012-11-16 13:57:13 -080097 return __pa_symbol(_text) >> PAGE_SHIFT;
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +010098}
99
100static inline unsigned long highmap_end_pfn(void)
101{
Alexander Duyckfc8d7822012-11-16 13:57:13 -0800102 return __pa_symbol(roundup(_brk_end, PMD_SIZE)) >> PAGE_SHIFT;
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100103}
104
105#endif
106
Ingo Molnar92cb54a2008-02-13 14:37:52 +0100107#ifdef CONFIG_DEBUG_PAGEALLOC
108# define debug_pagealloc 1
109#else
110# define debug_pagealloc 0
111#endif
112
Arjan van de Vened724be2008-01-30 13:34:04 +0100113static inline int
114within(unsigned long addr, unsigned long start, unsigned long end)
Ingo Molnar687c4822008-01-30 13:34:04 +0100115{
Arjan van de Vened724be2008-01-30 13:34:04 +0100116 return addr >= start && addr < end;
117}
118
119/*
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100120 * Flushing functions
121 */
Thomas Gleixnercd8ddf12008-01-30 13:34:08 +0100122
Thomas Gleixnercd8ddf12008-01-30 13:34:08 +0100123/**
124 * clflush_cache_range - flush a cache range with clflush
Wanpeng Li9efc31b2012-06-10 10:50:52 +0800125 * @vaddr: virtual start address
Thomas Gleixnercd8ddf12008-01-30 13:34:08 +0100126 * @size: number of bytes to flush
127 *
128 * clflush is an unordered instruction which needs fencing with mfence
129 * to avoid ordering issues.
130 */
Ingo Molnar4c61afc2008-01-30 13:34:09 +0100131void clflush_cache_range(void *vaddr, unsigned int size)
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100132{
Ingo Molnar4c61afc2008-01-30 13:34:09 +0100133 void *vend = vaddr + size - 1;
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100134
Thomas Gleixnercd8ddf12008-01-30 13:34:08 +0100135 mb();
Ingo Molnar4c61afc2008-01-30 13:34:09 +0100136
137 for (; vaddr < vend; vaddr += boot_cpu_data.x86_clflush_size)
138 clflush(vaddr);
139 /*
140 * Flush any possible final partial cacheline:
141 */
142 clflush(vend);
143
Thomas Gleixnercd8ddf12008-01-30 13:34:08 +0100144 mb();
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100145}
Eric Anholte517a5e2009-09-10 17:48:48 -0700146EXPORT_SYMBOL_GPL(clflush_cache_range);
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100147
Thomas Gleixneraf1e6842008-01-30 13:34:08 +0100148static void __cpa_flush_all(void *arg)
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100149{
Andi Kleen6bb83832008-02-04 16:48:06 +0100150 unsigned long cache = (unsigned long)arg;
151
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100152 /*
153 * Flush all to work around Errata in early athlons regarding
154 * large page flushing.
155 */
156 __flush_tlb_all();
157
venkatesh.pallipadi@intel.com0b827532009-05-22 13:23:37 -0700158 if (cache && boot_cpu_data.x86 >= 4)
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100159 wbinvd();
160}
161
Andi Kleen6bb83832008-02-04 16:48:06 +0100162static void cpa_flush_all(unsigned long cache)
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100163{
164 BUG_ON(irqs_disabled());
165
Jens Axboe15c8b6c2008-05-09 09:39:44 +0200166 on_each_cpu(__cpa_flush_all, (void *) cache, 1);
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100167}
168
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100169static void __cpa_flush_range(void *arg)
170{
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100171 /*
172 * We could optimize that further and do individual per page
173 * tlb invalidates for a low number of pages. Caveat: we must
174 * flush the high aliases on 64bit as well.
175 */
176 __flush_tlb_all();
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100177}
178
Andi Kleen6bb83832008-02-04 16:48:06 +0100179static void cpa_flush_range(unsigned long start, int numpages, int cache)
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100180{
Ingo Molnar4c61afc2008-01-30 13:34:09 +0100181 unsigned int i, level;
182 unsigned long addr;
183
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100184 BUG_ON(irqs_disabled());
Ingo Molnar4c61afc2008-01-30 13:34:09 +0100185 WARN_ON(PAGE_ALIGN(start) != start);
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100186
Jens Axboe15c8b6c2008-05-09 09:39:44 +0200187 on_each_cpu(__cpa_flush_range, NULL, 1);
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100188
Andi Kleen6bb83832008-02-04 16:48:06 +0100189 if (!cache)
190 return;
191
Thomas Gleixner3b233e52008-01-30 13:34:08 +0100192 /*
193 * We only need to flush on one CPU,
194 * clflush is a MESI-coherent instruction that
195 * will cause all other CPUs to flush the same
196 * cachelines:
197 */
Ingo Molnar4c61afc2008-01-30 13:34:09 +0100198 for (i = 0, addr = start; i < numpages; i++, addr += PAGE_SIZE) {
199 pte_t *pte = lookup_address(addr, &level);
200
201 /*
202 * Only flush present addresses:
203 */
Thomas Gleixner7bfb72e2008-02-04 16:48:08 +0100204 if (pte && (pte_val(*pte) & _PAGE_PRESENT))
Ingo Molnar4c61afc2008-01-30 13:34:09 +0100205 clflush_cache_range((void *) addr, PAGE_SIZE);
206 }
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100207}
208
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -0700209static void cpa_flush_array(unsigned long *start, int numpages, int cache,
210 int in_flags, struct page **pages)
Shaohua Lid75586a2008-08-21 10:46:06 +0800211{
212 unsigned int i, level;
Pallipadi, Venkatesh21717872009-05-26 10:33:35 -0700213 unsigned long do_wbinvd = cache && numpages >= 1024; /* 4M threshold */
Shaohua Lid75586a2008-08-21 10:46:06 +0800214
215 BUG_ON(irqs_disabled());
216
Pallipadi, Venkatesh21717872009-05-26 10:33:35 -0700217 on_each_cpu(__cpa_flush_all, (void *) do_wbinvd, 1);
Shaohua Lid75586a2008-08-21 10:46:06 +0800218
Pallipadi, Venkatesh21717872009-05-26 10:33:35 -0700219 if (!cache || do_wbinvd)
Shaohua Lid75586a2008-08-21 10:46:06 +0800220 return;
221
Shaohua Lid75586a2008-08-21 10:46:06 +0800222 /*
223 * We only need to flush on one CPU,
224 * clflush is a MESI-coherent instruction that
225 * will cause all other CPUs to flush the same
226 * cachelines:
227 */
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -0700228 for (i = 0; i < numpages; i++) {
229 unsigned long addr;
230 pte_t *pte;
231
232 if (in_flags & CPA_PAGES_ARRAY)
233 addr = (unsigned long)page_address(pages[i]);
234 else
235 addr = start[i];
236
237 pte = lookup_address(addr, &level);
Shaohua Lid75586a2008-08-21 10:46:06 +0800238
239 /*
240 * Only flush present addresses:
241 */
242 if (pte && (pte_val(*pte) & _PAGE_PRESENT))
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -0700243 clflush_cache_range((void *)addr, PAGE_SIZE);
Shaohua Lid75586a2008-08-21 10:46:06 +0800244 }
245}
246
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100247/*
Arjan van de Vened724be2008-01-30 13:34:04 +0100248 * Certain areas of memory on x86 require very specific protection flags,
249 * for example the BIOS area or kernel text. Callers don't always get this
250 * right (again, ioremap() on BIOS memory is not uncommon) so this function
251 * checks and fixes these known static required protection bits.
252 */
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100253static inline pgprot_t static_protections(pgprot_t prot, unsigned long address,
254 unsigned long pfn)
Arjan van de Vened724be2008-01-30 13:34:04 +0100255{
256 pgprot_t forbidden = __pgprot(0);
257
Ingo Molnar687c4822008-01-30 13:34:04 +0100258 /*
Arjan van de Vened724be2008-01-30 13:34:04 +0100259 * The BIOS area between 640k and 1Mb needs to be executable for
260 * PCI BIOS based config access (CONFIG_PCI_GOBIOS) support.
Ingo Molnar687c4822008-01-30 13:34:04 +0100261 */
Matthieu Castet5bd5a452010-11-16 22:31:26 +0100262#ifdef CONFIG_PCI_BIOS
263 if (pcibios_enabled && within(pfn, BIOS_BEGIN >> PAGE_SHIFT, BIOS_END >> PAGE_SHIFT))
Arjan van de Vened724be2008-01-30 13:34:04 +0100264 pgprot_val(forbidden) |= _PAGE_NX;
Matthieu Castet5bd5a452010-11-16 22:31:26 +0100265#endif
Arjan van de Vened724be2008-01-30 13:34:04 +0100266
267 /*
268 * The kernel text needs to be executable for obvious reasons
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100269 * Does not cover __inittext since that is gone later on. On
270 * 64bit we do not enforce !NX on the low mapping
Arjan van de Vened724be2008-01-30 13:34:04 +0100271 */
272 if (within(address, (unsigned long)_text, (unsigned long)_etext))
273 pgprot_val(forbidden) |= _PAGE_NX;
Arjan van de Vencc0f21b2008-02-04 16:48:05 +0100274
Arjan van de Vencc0f21b2008-02-04 16:48:05 +0100275 /*
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100276 * The .rodata section needs to be read-only. Using the pfn
277 * catches all aliases.
Arjan van de Vencc0f21b2008-02-04 16:48:05 +0100278 */
Alexander Duyckfc8d7822012-11-16 13:57:13 -0800279 if (within(pfn, __pa_symbol(__start_rodata) >> PAGE_SHIFT,
280 __pa_symbol(__end_rodata) >> PAGE_SHIFT))
Arjan van de Vencc0f21b2008-02-04 16:48:05 +0100281 pgprot_val(forbidden) |= _PAGE_RW;
Arjan van de Vened724be2008-01-30 13:34:04 +0100282
Suresh Siddha55ca3cc2009-10-28 18:46:57 -0800283#if defined(CONFIG_X86_64) && defined(CONFIG_DEBUG_RODATA)
Suresh Siddha74e08172009-10-14 14:46:56 -0700284 /*
Suresh Siddha502f6602009-10-28 18:46:56 -0800285 * Once the kernel maps the text as RO (kernel_set_to_readonly is set),
286 * kernel text mappings for the large page aligned text, rodata sections
287 * will be always read-only. For the kernel identity mappings covering
288 * the holes caused by this alignment can be anything that user asks.
Suresh Siddha74e08172009-10-14 14:46:56 -0700289 *
290 * This will preserve the large page mappings for kernel text/data
291 * at no extra cost.
292 */
Suresh Siddha502f6602009-10-28 18:46:56 -0800293 if (kernel_set_to_readonly &&
294 within(address, (unsigned long)_text,
Suresh Siddha281ff332010-02-18 11:51:40 -0800295 (unsigned long)__end_rodata_hpage_align)) {
296 unsigned int level;
297
298 /*
299 * Don't enforce the !RW mapping for the kernel text mapping,
300 * if the current mapping is already using small page mapping.
301 * No need to work hard to preserve large page mappings in this
302 * case.
303 *
304 * This also fixes the Linux Xen paravirt guest boot failure
305 * (because of unexpected read-only mappings for kernel identity
306 * mappings). In this paravirt guest case, the kernel text
307 * mapping and the kernel identity mapping share the same
308 * page-table pages. Thus we can't really use different
309 * protections for the kernel text and identity mappings. Also,
310 * these shared mappings are made of small page mappings.
311 * Thus this don't enforce !RW mapping for small page kernel
312 * text mapping logic will help Linux Xen parvirt guest boot
Lucas De Marchi0d2eb442011-03-17 16:24:16 -0300313 * as well.
Suresh Siddha281ff332010-02-18 11:51:40 -0800314 */
315 if (lookup_address(address, &level) && (level != PG_LEVEL_4K))
316 pgprot_val(forbidden) |= _PAGE_RW;
317 }
Suresh Siddha74e08172009-10-14 14:46:56 -0700318#endif
319
Arjan van de Vened724be2008-01-30 13:34:04 +0100320 prot = __pgprot(pgprot_val(prot) & ~pgprot_val(forbidden));
Ingo Molnar687c4822008-01-30 13:34:04 +0100321
322 return prot;
323}
324
Thomas Gleixner9a14aef2008-02-04 16:48:07 +0100325/*
326 * Lookup the page table entry for a virtual address. Return a pointer
327 * to the entry and the level of the mapping.
328 *
329 * Note: We return pud and pmd either when the entry is marked large
330 * or when the present bit is not set. Otherwise we would return a
331 * pointer to a nonexisting mapping.
332 */
Harvey Harrisonda7bfc52008-02-09 23:24:08 +0100333pte_t *lookup_address(unsigned long address, unsigned int *level)
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100334{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700335 pgd_t *pgd = pgd_offset_k(address);
336 pud_t *pud;
337 pmd_t *pmd;
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100338
Thomas Gleixner30551bb2008-01-30 13:34:04 +0100339 *level = PG_LEVEL_NONE;
340
Linus Torvalds1da177e2005-04-16 15:20:36 -0700341 if (pgd_none(*pgd))
342 return NULL;
Ingo Molnar9df84992008-02-04 16:48:09 +0100343
Linus Torvalds1da177e2005-04-16 15:20:36 -0700344 pud = pud_offset(pgd, address);
345 if (pud_none(*pud))
346 return NULL;
Andi Kleenc2f71ee2008-02-04 16:48:09 +0100347
348 *level = PG_LEVEL_1G;
349 if (pud_large(*pud) || !pud_present(*pud))
350 return (pte_t *)pud;
351
Linus Torvalds1da177e2005-04-16 15:20:36 -0700352 pmd = pmd_offset(pud, address);
353 if (pmd_none(*pmd))
354 return NULL;
Thomas Gleixner30551bb2008-01-30 13:34:04 +0100355
356 *level = PG_LEVEL_2M;
Thomas Gleixner9a14aef2008-02-04 16:48:07 +0100357 if (pmd_large(*pmd) || !pmd_present(*pmd))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700358 return (pte_t *)pmd;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700359
Thomas Gleixner30551bb2008-01-30 13:34:04 +0100360 *level = PG_LEVEL_4K;
Ingo Molnar9df84992008-02-04 16:48:09 +0100361
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100362 return pte_offset_kernel(pmd, address);
363}
Pekka Paalanen75bb8832008-05-12 21:20:56 +0200364EXPORT_SYMBOL_GPL(lookup_address);
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100365
Ingo Molnar9df84992008-02-04 16:48:09 +0100366/*
Dave Hansend7656532013-01-22 13:24:33 -0800367 * This is necessary because __pa() does not work on some
368 * kinds of memory, like vmalloc() or the alloc_remap()
369 * areas on 32-bit NUMA systems. The percpu areas can
370 * end up in this kind of memory, for instance.
371 *
372 * This could be optimized, but it is only intended to be
373 * used at inititalization time, and keeping it
374 * unoptimized should increase the testing coverage for
375 * the more obscure platforms.
376 */
377phys_addr_t slow_virt_to_phys(void *__virt_addr)
378{
379 unsigned long virt_addr = (unsigned long)__virt_addr;
380 phys_addr_t phys_addr;
381 unsigned long offset;
382 enum pg_level level;
383 unsigned long psize;
384 unsigned long pmask;
385 pte_t *pte;
386
387 pte = lookup_address(virt_addr, &level);
388 BUG_ON(!pte);
389 psize = page_level_size(level);
390 pmask = page_level_mask(level);
391 offset = virt_addr & ~pmask;
392 phys_addr = pte_pfn(*pte) << PAGE_SHIFT;
393 return (phys_addr | offset);
394}
395EXPORT_SYMBOL_GPL(slow_virt_to_phys);
396
397/*
Ingo Molnar9df84992008-02-04 16:48:09 +0100398 * Set the new pmd in all the pgds we know about:
399 */
Ingo Molnar9a3dc782008-01-30 13:33:57 +0100400static void __set_pmd_pte(pte_t *kpte, unsigned long address, pte_t pte)
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100401{
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100402 /* change init_mm */
403 set_pte_atomic(kpte, pte);
Ingo Molnar44af6c42008-01-30 13:34:03 +0100404#ifdef CONFIG_X86_32
Ingo Molnare4b71dc2008-01-30 13:34:04 +0100405 if (!SHARED_KERNEL_PMD) {
Ingo Molnar44af6c42008-01-30 13:34:03 +0100406 struct page *page;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700407
Jeremy Fitzhardingee3ed9102008-01-30 13:34:11 +0100408 list_for_each_entry(page, &pgd_list, lru) {
Ingo Molnar44af6c42008-01-30 13:34:03 +0100409 pgd_t *pgd;
410 pud_t *pud;
411 pmd_t *pmd;
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100412
Ingo Molnar44af6c42008-01-30 13:34:03 +0100413 pgd = (pgd_t *)page_address(page) + pgd_index(address);
414 pud = pud_offset(pgd, address);
415 pmd = pmd_offset(pud, address);
416 set_pte_atomic((pte_t *)pmd, pte);
417 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700418 }
Ingo Molnar44af6c42008-01-30 13:34:03 +0100419#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700420}
421
Ingo Molnar9df84992008-02-04 16:48:09 +0100422static int
423try_preserve_large_page(pte_t *kpte, unsigned long address,
424 struct cpa_data *cpa)
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100425{
Andrea Arcangelia79e53d2011-02-16 15:45:22 -0800426 unsigned long nextpage_addr, numpages, pmask, psize, addr, pfn;
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100427 pte_t new_pte, old_pte, *tmp;
matthieu castet64edc8e2010-11-16 22:30:27 +0100428 pgprot_t old_prot, new_prot, req_prot;
Thomas Gleixnerfac84932008-02-09 23:24:09 +0100429 int i, do_split = 1;
Dave Hansenf3c4fbb2013-01-22 13:24:32 -0800430 enum pg_level level;
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100431
Andi Kleenc9caa022008-03-12 03:53:29 +0100432 if (cpa->force_split)
433 return 1;
434
Andrea Arcangelia79e53d2011-02-16 15:45:22 -0800435 spin_lock(&pgd_lock);
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100436 /*
437 * Check for races, another CPU might have split this page
438 * up already:
439 */
440 tmp = lookup_address(address, &level);
441 if (tmp != kpte)
442 goto out_unlock;
443
444 switch (level) {
445 case PG_LEVEL_2M:
Andi Kleenf07333f2008-02-04 16:48:09 +0100446#ifdef CONFIG_X86_64
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100447 case PG_LEVEL_1G:
Andi Kleenf07333f2008-02-04 16:48:09 +0100448#endif
Dave Hansenf3c4fbb2013-01-22 13:24:32 -0800449 psize = page_level_size(level);
450 pmask = page_level_mask(level);
451 break;
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100452 default:
Ingo Molnarbeaff632008-02-04 16:48:09 +0100453 do_split = -EINVAL;
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100454 goto out_unlock;
455 }
456
457 /*
458 * Calculate the number of pages, which fit into this large
459 * page starting at address:
460 */
461 nextpage_addr = (address + psize) & pmask;
462 numpages = (nextpage_addr - address) >> PAGE_SHIFT;
Rafael J. Wysocki9b5cf482008-03-03 01:17:37 +0100463 if (numpages < cpa->numpages)
464 cpa->numpages = numpages;
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100465
466 /*
467 * We are safe now. Check whether the new pgprot is the same:
468 */
469 old_pte = *kpte;
Andrea Arcangelif76cfa32013-04-10 15:28:25 +0200470 old_prot = req_prot = pte_pgprot(old_pte);
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100471
matthieu castet64edc8e2010-11-16 22:30:27 +0100472 pgprot_val(req_prot) &= ~pgprot_val(cpa->mask_clr);
473 pgprot_val(req_prot) |= pgprot_val(cpa->mask_set);
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100474
475 /*
Andrea Arcangelia8aed3e2013-02-22 15:11:51 -0800476 * Set the PSE and GLOBAL flags only if the PRESENT flag is
477 * set otherwise pmd_present/pmd_huge will return true even on
478 * a non present pmd. The canon_pgprot will clear _PAGE_GLOBAL
479 * for the ancient hardware that doesn't support it.
480 */
Andrea Arcangelif76cfa32013-04-10 15:28:25 +0200481 if (pgprot_val(req_prot) & _PAGE_PRESENT)
482 pgprot_val(req_prot) |= _PAGE_PSE | _PAGE_GLOBAL;
Andrea Arcangelia8aed3e2013-02-22 15:11:51 -0800483 else
Andrea Arcangelif76cfa32013-04-10 15:28:25 +0200484 pgprot_val(req_prot) &= ~(_PAGE_PSE | _PAGE_GLOBAL);
Andrea Arcangelia8aed3e2013-02-22 15:11:51 -0800485
Andrea Arcangelif76cfa32013-04-10 15:28:25 +0200486 req_prot = canon_pgprot(req_prot);
Andrea Arcangelia8aed3e2013-02-22 15:11:51 -0800487
488 /*
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100489 * old_pte points to the large page base address. So we need
490 * to add the offset of the virtual address:
491 */
492 pfn = pte_pfn(old_pte) + ((address & (psize - 1)) >> PAGE_SHIFT);
493 cpa->pfn = pfn;
494
matthieu castet64edc8e2010-11-16 22:30:27 +0100495 new_prot = static_protections(req_prot, address, pfn);
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100496
497 /*
Thomas Gleixnerfac84932008-02-09 23:24:09 +0100498 * We need to check the full range, whether
499 * static_protection() requires a different pgprot for one of
500 * the pages in the range we try to preserve:
501 */
matthieu castet64edc8e2010-11-16 22:30:27 +0100502 addr = address & pmask;
503 pfn = pte_pfn(old_pte);
504 for (i = 0; i < (psize >> PAGE_SHIFT); i++, addr += PAGE_SIZE, pfn++) {
505 pgprot_t chk_prot = static_protections(req_prot, addr, pfn);
Thomas Gleixnerfac84932008-02-09 23:24:09 +0100506
507 if (pgprot_val(chk_prot) != pgprot_val(new_prot))
508 goto out_unlock;
509 }
510
511 /*
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100512 * If there are no changes, return. maxpages has been updated
513 * above:
514 */
515 if (pgprot_val(new_prot) == pgprot_val(old_prot)) {
Ingo Molnarbeaff632008-02-04 16:48:09 +0100516 do_split = 0;
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100517 goto out_unlock;
518 }
519
520 /*
521 * We need to change the attributes. Check, whether we can
522 * change the large page in one go. We request a split, when
523 * the address is not aligned and the number of pages is
524 * smaller than the number of pages in the large page. Note
525 * that we limited the number of possible pages already to
526 * the number of pages in the large page.
527 */
matthieu castet64edc8e2010-11-16 22:30:27 +0100528 if (address == (address & pmask) && cpa->numpages == (psize >> PAGE_SHIFT)) {
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100529 /*
530 * The address is aligned and the number of pages
531 * covers the full page.
532 */
Andrea Arcangelia8aed3e2013-02-22 15:11:51 -0800533 new_pte = pfn_pte(pte_pfn(old_pte), new_prot);
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100534 __set_pmd_pte(kpte, address, new_pte);
Shaohua Lid75586a2008-08-21 10:46:06 +0800535 cpa->flags |= CPA_FLUSHTLB;
Ingo Molnarbeaff632008-02-04 16:48:09 +0100536 do_split = 0;
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100537 }
538
539out_unlock:
Andrea Arcangelia79e53d2011-02-16 15:45:22 -0800540 spin_unlock(&pgd_lock);
Ingo Molnar9df84992008-02-04 16:48:09 +0100541
Ingo Molnarbeaff632008-02-04 16:48:09 +0100542 return do_split;
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100543}
544
Borislav Petkov59528862013-03-21 18:16:57 +0100545static int
546__split_large_page(pte_t *kpte, unsigned long address, struct page *base)
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100547{
Borislav Petkov59528862013-03-21 18:16:57 +0100548 pte_t *pbase = (pte_t *)page_address(base);
Andrea Arcangelia79e53d2011-02-16 15:45:22 -0800549 unsigned long pfn, pfninc = 1;
Ingo Molnar86f03982008-01-30 13:34:09 +0100550 unsigned int i, level;
Wen Congyangae9aae92013-02-22 16:33:04 -0800551 pte_t *tmp;
Ingo Molnar9df84992008-02-04 16:48:09 +0100552 pgprot_t ref_prot;
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100553
Andrea Arcangelia79e53d2011-02-16 15:45:22 -0800554 spin_lock(&pgd_lock);
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100555 /*
556 * Check for races, another CPU might have split this page
557 * up for us already:
558 */
559 tmp = lookup_address(address, &level);
Wen Congyangae9aae92013-02-22 16:33:04 -0800560 if (tmp != kpte) {
561 spin_unlock(&pgd_lock);
562 return 1;
563 }
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100564
Jeremy Fitzhardinge6944a9c2008-03-17 16:37:01 -0700565 paravirt_alloc_pte(&init_mm, page_to_pfn(base));
Thomas Gleixner07cf89c2008-02-04 16:48:08 +0100566 ref_prot = pte_pgprot(pte_clrhuge(*kpte));
Ingo Molnar7a5714e2009-02-20 17:44:21 +0100567 /*
568 * If we ever want to utilize the PAT bit, we need to
569 * update this function to make sure it's converted from
570 * bit 12 to bit 7 when we cross from the 2MB level to
571 * the 4K level:
572 */
573 WARN_ON_ONCE(pgprot_val(ref_prot) & _PAGE_PAT_LARGE);
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100574
Andi Kleenf07333f2008-02-04 16:48:09 +0100575#ifdef CONFIG_X86_64
576 if (level == PG_LEVEL_1G) {
577 pfninc = PMD_PAGE_SIZE >> PAGE_SHIFT;
Andrea Arcangelia8aed3e2013-02-22 15:11:51 -0800578 /*
579 * Set the PSE flags only if the PRESENT flag is set
580 * otherwise pmd_present/pmd_huge will return true
581 * even on a non present pmd.
582 */
583 if (pgprot_val(ref_prot) & _PAGE_PRESENT)
584 pgprot_val(ref_prot) |= _PAGE_PSE;
585 else
586 pgprot_val(ref_prot) &= ~_PAGE_PSE;
Andi Kleenf07333f2008-02-04 16:48:09 +0100587 }
588#endif
589
Thomas Gleixner63c1dcf2008-02-04 16:48:05 +0100590 /*
Andrea Arcangelia8aed3e2013-02-22 15:11:51 -0800591 * Set the GLOBAL flags only if the PRESENT flag is set
592 * otherwise pmd/pte_present will return true even on a non
593 * present pmd/pte. The canon_pgprot will clear _PAGE_GLOBAL
594 * for the ancient hardware that doesn't support it.
595 */
596 if (pgprot_val(ref_prot) & _PAGE_PRESENT)
597 pgprot_val(ref_prot) |= _PAGE_GLOBAL;
598 else
599 pgprot_val(ref_prot) &= ~_PAGE_GLOBAL;
600
601 /*
Thomas Gleixner63c1dcf2008-02-04 16:48:05 +0100602 * Get the target pfn from the original entry:
603 */
604 pfn = pte_pfn(*kpte);
Andi Kleenf07333f2008-02-04 16:48:09 +0100605 for (i = 0; i < PTRS_PER_PTE; i++, pfn += pfninc)
Andrea Arcangelia8aed3e2013-02-22 15:11:51 -0800606 set_pte(&pbase[i], pfn_pte(pfn, canon_pgprot(ref_prot)));
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100607
Yinghai Lu8eb57792012-11-16 19:38:49 -0800608 if (pfn_range_is_mapped(PFN_DOWN(__pa(address)),
609 PFN_DOWN(__pa(address)) + 1))
Yinghai Luf361a452008-07-10 20:38:26 -0700610 split_page_count(level);
611
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100612 /*
Ingo Molnar07a66d72009-02-20 08:04:13 +0100613 * Install the new, split up pagetable.
Huang, Ying4c881ca2008-01-30 13:34:04 +0100614 *
Ingo Molnar07a66d72009-02-20 08:04:13 +0100615 * We use the standard kernel pagetable protections for the new
616 * pagetable protections, the actual ptes set above control the
617 * primary protection behavior:
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100618 */
Ingo Molnar07a66d72009-02-20 08:04:13 +0100619 __set_pmd_pte(kpte, address, mk_pte(base, __pgprot(_KERNPG_TABLE)));
Ingo Molnar211b3d02009-03-10 22:31:03 +0100620
621 /*
622 * Intel Atom errata AAH41 workaround.
623 *
624 * The real fix should be in hw or in a microcode update, but
625 * we also probabilistically try to reduce the window of having
626 * a large TLB mixed with 4K TLBs while instruction fetches are
627 * going on.
628 */
629 __flush_tlb_all();
Andrea Arcangelia79e53d2011-02-16 15:45:22 -0800630 spin_unlock(&pgd_lock);
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100631
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100632 return 0;
633}
634
Wen Congyangae9aae92013-02-22 16:33:04 -0800635static int split_large_page(pte_t *kpte, unsigned long address)
636{
Wen Congyangae9aae92013-02-22 16:33:04 -0800637 struct page *base;
638
639 if (!debug_pagealloc)
640 spin_unlock(&cpa_lock);
641 base = alloc_pages(GFP_KERNEL | __GFP_NOTRACK, 0);
642 if (!debug_pagealloc)
643 spin_lock(&cpa_lock);
644 if (!base)
645 return -ENOMEM;
646
Borislav Petkov59528862013-03-21 18:16:57 +0100647 if (__split_large_page(kpte, address, base))
Wen Congyangae9aae92013-02-22 16:33:04 -0800648 __free_page(base);
649
650 return 0;
651}
652
Suresh Siddhaa1e46212009-01-20 14:20:21 -0800653static int __cpa_process_fault(struct cpa_data *cpa, unsigned long vaddr,
654 int primary)
655{
656 /*
657 * Ignore all non primary paths.
658 */
659 if (!primary)
660 return 0;
661
662 /*
663 * Ignore the NULL PTE for kernel identity mapping, as it is expected
664 * to have holes.
665 * Also set numpages to '1' indicating that we processed cpa req for
666 * one virtual address page and its pfn. TBD: numpages can be set based
667 * on the initial value and the level returned by lookup_address().
668 */
669 if (within(vaddr, PAGE_OFFSET,
670 PAGE_OFFSET + (max_pfn_mapped << PAGE_SHIFT))) {
671 cpa->numpages = 1;
672 cpa->pfn = __pa(vaddr) >> PAGE_SHIFT;
673 return 0;
674 } else {
675 WARN(1, KERN_WARNING "CPA: called for zero pte. "
676 "vaddr = %lx cpa->vaddr = %lx\n", vaddr,
677 *cpa->vaddr);
678
679 return -EFAULT;
680 }
681}
682
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100683static int __change_page_attr(struct cpa_data *cpa, int primary)
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100684{
Shaohua Lid75586a2008-08-21 10:46:06 +0800685 unsigned long address;
Harvey Harrisonda7bfc52008-02-09 23:24:08 +0100686 int do_split, err;
687 unsigned int level;
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100688 pte_t *kpte, old_pte;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700689
Thomas Hellstrom8523acf2009-08-03 09:25:45 +0200690 if (cpa->flags & CPA_PAGES_ARRAY) {
691 struct page *page = cpa->pages[cpa->curpage];
692 if (unlikely(PageHighMem(page)))
693 return 0;
694 address = (unsigned long)page_address(page);
695 } else if (cpa->flags & CPA_ARRAY)
Shaohua Lid75586a2008-08-21 10:46:06 +0800696 address = cpa->vaddr[cpa->curpage];
697 else
698 address = *cpa->vaddr;
Ingo Molnar97f99fe2008-01-30 13:33:55 +0100699repeat:
Ingo Molnarf0646e42008-01-30 13:33:43 +0100700 kpte = lookup_address(address, &level);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700701 if (!kpte)
Suresh Siddhaa1e46212009-01-20 14:20:21 -0800702 return __cpa_process_fault(cpa, address, primary);
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100703
704 old_pte = *kpte;
Suresh Siddhaa1e46212009-01-20 14:20:21 -0800705 if (!pte_val(old_pte))
706 return __cpa_process_fault(cpa, address, primary);
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100707
Thomas Gleixner30551bb2008-01-30 13:34:04 +0100708 if (level == PG_LEVEL_4K) {
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100709 pte_t new_pte;
Arjan van de Ven626c2c92008-02-04 16:48:05 +0100710 pgprot_t new_prot = pte_pgprot(old_pte);
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100711 unsigned long pfn = pte_pfn(old_pte);
Thomas Gleixnera72a08a2008-01-30 13:34:07 +0100712
Thomas Gleixner72e458d2008-02-04 16:48:07 +0100713 pgprot_val(new_prot) &= ~pgprot_val(cpa->mask_clr);
714 pgprot_val(new_prot) |= pgprot_val(cpa->mask_set);
Ingo Molnar86f03982008-01-30 13:34:09 +0100715
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100716 new_prot = static_protections(new_prot, address, pfn);
Ingo Molnar86f03982008-01-30 13:34:09 +0100717
Arjan van de Ven626c2c92008-02-04 16:48:05 +0100718 /*
Andrea Arcangelia8aed3e2013-02-22 15:11:51 -0800719 * Set the GLOBAL flags only if the PRESENT flag is
720 * set otherwise pte_present will return true even on
721 * a non present pte. The canon_pgprot will clear
722 * _PAGE_GLOBAL for the ancient hardware that doesn't
723 * support it.
724 */
725 if (pgprot_val(new_prot) & _PAGE_PRESENT)
726 pgprot_val(new_prot) |= _PAGE_GLOBAL;
727 else
728 pgprot_val(new_prot) &= ~_PAGE_GLOBAL;
729
730 /*
Arjan van de Ven626c2c92008-02-04 16:48:05 +0100731 * We need to keep the pfn from the existing PTE,
732 * after all we're only going to change it's attributes
733 * not the memory it points to
734 */
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100735 new_pte = pfn_pte(pfn, canon_pgprot(new_prot));
736 cpa->pfn = pfn;
Thomas Gleixnerf4ae5da2008-02-04 16:48:07 +0100737 /*
738 * Do we really change anything ?
739 */
740 if (pte_val(old_pte) != pte_val(new_pte)) {
741 set_pte_atomic(kpte, new_pte);
Shaohua Lid75586a2008-08-21 10:46:06 +0800742 cpa->flags |= CPA_FLUSHTLB;
Thomas Gleixnerf4ae5da2008-02-04 16:48:07 +0100743 }
Rafael J. Wysocki9b5cf482008-03-03 01:17:37 +0100744 cpa->numpages = 1;
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100745 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700746 }
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100747
748 /*
749 * Check, whether we can keep the large page intact
750 * and just change the pte:
751 */
Ingo Molnarbeaff632008-02-04 16:48:09 +0100752 do_split = try_preserve_large_page(kpte, address, cpa);
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100753 /*
754 * When the range fits into the existing large page,
Rafael J. Wysocki9b5cf482008-03-03 01:17:37 +0100755 * return. cp->numpages and cpa->tlbflush have been updated in
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100756 * try_large_page:
757 */
Ingo Molnar87f7f8f2008-02-04 16:48:10 +0100758 if (do_split <= 0)
759 return do_split;
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100760
761 /*
762 * We have to split the large page:
763 */
Ingo Molnar87f7f8f2008-02-04 16:48:10 +0100764 err = split_large_page(kpte, address);
765 if (!err) {
Suresh Siddhaad5ca552008-09-23 14:00:42 -0700766 /*
767 * Do a global flush tlb after splitting the large page
768 * and before we do the actual change page attribute in the PTE.
769 *
770 * With out this, we violate the TLB application note, that says
771 * "The TLBs may contain both ordinary and large-page
772 * translations for a 4-KByte range of linear addresses. This
773 * may occur if software modifies the paging structures so that
774 * the page size used for the address range changes. If the two
775 * translations differ with respect to page frame or attributes
776 * (e.g., permissions), processor behavior is undefined and may
777 * be implementation-specific."
778 *
779 * We do this global tlb flush inside the cpa_lock, so that we
780 * don't allow any other cpu, with stale tlb entries change the
781 * page attribute in parallel, that also falls into the
782 * just split large page entry.
783 */
784 flush_tlb_all();
Ingo Molnar87f7f8f2008-02-04 16:48:10 +0100785 goto repeat;
786 }
Ingo Molnarbeaff632008-02-04 16:48:09 +0100787
Ingo Molnar87f7f8f2008-02-04 16:48:10 +0100788 return err;
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100789}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700790
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100791static int __change_page_attr_set_clr(struct cpa_data *cpa, int checkalias);
792
793static int cpa_process_alias(struct cpa_data *cpa)
Ingo Molnar44af6c42008-01-30 13:34:03 +0100794{
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100795 struct cpa_data alias_cpa;
Tejun Heo992f4c12009-06-22 11:56:24 +0900796 unsigned long laddr = (unsigned long)__va(cpa->pfn << PAGE_SHIFT);
Tejun Heoe933a732009-08-14 15:00:53 +0900797 unsigned long vaddr;
Tejun Heo992f4c12009-06-22 11:56:24 +0900798 int ret;
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100799
Yinghai Lu8eb57792012-11-16 19:38:49 -0800800 if (!pfn_range_is_mapped(cpa->pfn, cpa->pfn + 1))
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100801 return 0;
802
Thomas Gleixnerf34b4392008-02-15 22:17:57 +0100803 /*
804 * No need to redo, when the primary call touched the direct
805 * mapping already:
806 */
Thomas Hellstrom8523acf2009-08-03 09:25:45 +0200807 if (cpa->flags & CPA_PAGES_ARRAY) {
808 struct page *page = cpa->pages[cpa->curpage];
809 if (unlikely(PageHighMem(page)))
810 return 0;
811 vaddr = (unsigned long)page_address(page);
812 } else if (cpa->flags & CPA_ARRAY)
Shaohua Lid75586a2008-08-21 10:46:06 +0800813 vaddr = cpa->vaddr[cpa->curpage];
814 else
815 vaddr = *cpa->vaddr;
816
817 if (!(within(vaddr, PAGE_OFFSET,
Suresh Siddhaa1e46212009-01-20 14:20:21 -0800818 PAGE_OFFSET + (max_pfn_mapped << PAGE_SHIFT)))) {
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100819
Thomas Gleixnerf34b4392008-02-15 22:17:57 +0100820 alias_cpa = *cpa;
Tejun Heo992f4c12009-06-22 11:56:24 +0900821 alias_cpa.vaddr = &laddr;
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -0700822 alias_cpa.flags &= ~(CPA_PAGES_ARRAY | CPA_ARRAY);
Shaohua Lid75586a2008-08-21 10:46:06 +0800823
Thomas Gleixnerf34b4392008-02-15 22:17:57 +0100824 ret = __change_page_attr_set_clr(&alias_cpa, 0);
Tejun Heo992f4c12009-06-22 11:56:24 +0900825 if (ret)
826 return ret;
Thomas Gleixnerf34b4392008-02-15 22:17:57 +0100827 }
Ingo Molnar44af6c42008-01-30 13:34:03 +0100828
Arjan van de Ven488fd992008-01-30 13:34:07 +0100829#ifdef CONFIG_X86_64
Thomas Gleixner08797502008-01-30 13:34:09 +0100830 /*
Tejun Heo992f4c12009-06-22 11:56:24 +0900831 * If the primary call didn't touch the high mapping already
832 * and the physical address is inside the kernel map, we need
Thomas Gleixner08797502008-01-30 13:34:09 +0100833 * to touch the high mapped kernel as well:
834 */
Tejun Heo992f4c12009-06-22 11:56:24 +0900835 if (!within(vaddr, (unsigned long)_text, _brk_end) &&
836 within(cpa->pfn, highmap_start_pfn(), highmap_end_pfn())) {
837 unsigned long temp_cpa_vaddr = (cpa->pfn << PAGE_SHIFT) +
838 __START_KERNEL_map - phys_base;
839 alias_cpa = *cpa;
840 alias_cpa.vaddr = &temp_cpa_vaddr;
841 alias_cpa.flags &= ~(CPA_PAGES_ARRAY | CPA_ARRAY);
Thomas Gleixner08797502008-01-30 13:34:09 +0100842
Tejun Heo992f4c12009-06-22 11:56:24 +0900843 /*
844 * The high mapping range is imprecise, so ignore the
845 * return value.
846 */
847 __change_page_attr_set_clr(&alias_cpa, 0);
848 }
Thomas Gleixner08797502008-01-30 13:34:09 +0100849#endif
Tejun Heo992f4c12009-06-22 11:56:24 +0900850
851 return 0;
Ingo Molnar44af6c42008-01-30 13:34:03 +0100852}
853
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100854static int __change_page_attr_set_clr(struct cpa_data *cpa, int checkalias)
Thomas Gleixnerff314522008-01-30 13:34:08 +0100855{
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100856 int ret, numpages = cpa->numpages;
Thomas Gleixnerff314522008-01-30 13:34:08 +0100857
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100858 while (numpages) {
859 /*
860 * Store the remaining nr of pages for the large page
861 * preservation check.
862 */
Rafael J. Wysocki9b5cf482008-03-03 01:17:37 +0100863 cpa->numpages = numpages;
Shaohua Lid75586a2008-08-21 10:46:06 +0800864 /* for array changes, we can't use large page */
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -0700865 if (cpa->flags & (CPA_ARRAY | CPA_PAGES_ARRAY))
Shaohua Lid75586a2008-08-21 10:46:06 +0800866 cpa->numpages = 1;
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100867
Suresh Siddhaad5ca552008-09-23 14:00:42 -0700868 if (!debug_pagealloc)
869 spin_lock(&cpa_lock);
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100870 ret = __change_page_attr(cpa, checkalias);
Suresh Siddhaad5ca552008-09-23 14:00:42 -0700871 if (!debug_pagealloc)
872 spin_unlock(&cpa_lock);
Thomas Gleixnerff314522008-01-30 13:34:08 +0100873 if (ret)
874 return ret;
Thomas Gleixnerff314522008-01-30 13:34:08 +0100875
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100876 if (checkalias) {
877 ret = cpa_process_alias(cpa);
878 if (ret)
879 return ret;
880 }
881
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100882 /*
883 * Adjust the number of pages with the result of the
884 * CPA operation. Either a large page has been
885 * preserved or a single page update happened.
886 */
Rafael J. Wysocki9b5cf482008-03-03 01:17:37 +0100887 BUG_ON(cpa->numpages > numpages);
888 numpages -= cpa->numpages;
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -0700889 if (cpa->flags & (CPA_PAGES_ARRAY | CPA_ARRAY))
Shaohua Lid75586a2008-08-21 10:46:06 +0800890 cpa->curpage++;
891 else
892 *cpa->vaddr += cpa->numpages * PAGE_SIZE;
893
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100894 }
Thomas Gleixnerff314522008-01-30 13:34:08 +0100895 return 0;
896}
897
Andi Kleen6bb83832008-02-04 16:48:06 +0100898static inline int cache_attr(pgprot_t attr)
899{
900 return pgprot_val(attr) &
901 (_PAGE_PAT | _PAGE_PAT_LARGE | _PAGE_PWT | _PAGE_PCD);
902}
903
Shaohua Lid75586a2008-08-21 10:46:06 +0800904static int change_page_attr_set_clr(unsigned long *addr, int numpages,
Andi Kleenc9caa022008-03-12 03:53:29 +0100905 pgprot_t mask_set, pgprot_t mask_clr,
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -0700906 int force_split, int in_flag,
907 struct page **pages)
Thomas Gleixnerff314522008-01-30 13:34:08 +0100908{
Thomas Gleixner72e458d2008-02-04 16:48:07 +0100909 struct cpa_data cpa;
Ingo Molnarcacf8902008-08-21 13:46:33 +0200910 int ret, cache, checkalias;
Jack Steinerfa526d02009-09-03 12:56:02 -0500911 unsigned long baddr = 0;
Thomas Gleixner331e4062008-02-04 16:48:06 +0100912
913 /*
914 * Check, if we are requested to change a not supported
915 * feature:
916 */
917 mask_set = canon_pgprot(mask_set);
918 mask_clr = canon_pgprot(mask_clr);
Andi Kleenc9caa022008-03-12 03:53:29 +0100919 if (!pgprot_val(mask_set) && !pgprot_val(mask_clr) && !force_split)
Thomas Gleixner331e4062008-02-04 16:48:06 +0100920 return 0;
921
Thomas Gleixner69b14152008-02-13 11:04:50 +0100922 /* Ensure we are PAGE_SIZE aligned */
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -0700923 if (in_flag & CPA_ARRAY) {
Shaohua Lid75586a2008-08-21 10:46:06 +0800924 int i;
925 for (i = 0; i < numpages; i++) {
926 if (addr[i] & ~PAGE_MASK) {
927 addr[i] &= PAGE_MASK;
928 WARN_ON_ONCE(1);
929 }
930 }
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -0700931 } else if (!(in_flag & CPA_PAGES_ARRAY)) {
932 /*
933 * in_flag of CPA_PAGES_ARRAY implies it is aligned.
934 * No need to cehck in that case
935 */
936 if (*addr & ~PAGE_MASK) {
937 *addr &= PAGE_MASK;
938 /*
939 * People should not be passing in unaligned addresses:
940 */
941 WARN_ON_ONCE(1);
942 }
Jack Steinerfa526d02009-09-03 12:56:02 -0500943 /*
944 * Save address for cache flush. *addr is modified in the call
945 * to __change_page_attr_set_clr() below.
946 */
947 baddr = *addr;
Thomas Gleixner69b14152008-02-13 11:04:50 +0100948 }
949
Nick Piggin5843d9a2008-08-01 03:15:21 +0200950 /* Must avoid aliasing mappings in the highmem code */
951 kmap_flush_unused();
952
Nick Piggindb64fe02008-10-18 20:27:03 -0700953 vm_unmap_aliases();
954
Thomas Gleixner72e458d2008-02-04 16:48:07 +0100955 cpa.vaddr = addr;
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -0700956 cpa.pages = pages;
Thomas Gleixner72e458d2008-02-04 16:48:07 +0100957 cpa.numpages = numpages;
958 cpa.mask_set = mask_set;
959 cpa.mask_clr = mask_clr;
Shaohua Lid75586a2008-08-21 10:46:06 +0800960 cpa.flags = 0;
961 cpa.curpage = 0;
Andi Kleenc9caa022008-03-12 03:53:29 +0100962 cpa.force_split = force_split;
Thomas Gleixner72e458d2008-02-04 16:48:07 +0100963
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -0700964 if (in_flag & (CPA_ARRAY | CPA_PAGES_ARRAY))
965 cpa.flags |= in_flag;
Shaohua Lid75586a2008-08-21 10:46:06 +0800966
Thomas Gleixneraf96e442008-02-15 21:49:46 +0100967 /* No alias checking for _NX bit modifications */
968 checkalias = (pgprot_val(mask_set) | pgprot_val(mask_clr)) != _PAGE_NX;
969
970 ret = __change_page_attr_set_clr(&cpa, checkalias);
Thomas Gleixnerff314522008-01-30 13:34:08 +0100971
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100972 /*
Thomas Gleixnerf4ae5da2008-02-04 16:48:07 +0100973 * Check whether we really changed something:
974 */
Shaohua Lid75586a2008-08-21 10:46:06 +0800975 if (!(cpa.flags & CPA_FLUSHTLB))
Shaohua Li1ac2f7d2008-08-04 14:51:24 +0800976 goto out;
Ingo Molnarcacf8902008-08-21 13:46:33 +0200977
Thomas Gleixnerf4ae5da2008-02-04 16:48:07 +0100978 /*
Andi Kleen6bb83832008-02-04 16:48:06 +0100979 * No need to flush, when we did not set any of the caching
980 * attributes:
981 */
982 cache = cache_attr(mask_set);
983
984 /*
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100985 * On success we use clflush, when the CPU supports it to
H. Peter Anvinf026cfa2012-08-14 09:53:38 -0700986 * avoid the wbindv. If the CPU does not support it and in the
987 * error case we fall back to cpa_flush_all (which uses
988 * wbindv):
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100989 */
H. Peter Anvinf026cfa2012-08-14 09:53:38 -0700990 if (!ret && cpu_has_clflush) {
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -0700991 if (cpa.flags & (CPA_PAGES_ARRAY | CPA_ARRAY)) {
992 cpa_flush_array(addr, numpages, cache,
993 cpa.flags, pages);
994 } else
Jack Steinerfa526d02009-09-03 12:56:02 -0500995 cpa_flush_range(baddr, numpages, cache);
Shaohua Lid75586a2008-08-21 10:46:06 +0800996 } else
Andi Kleen6bb83832008-02-04 16:48:06 +0100997 cpa_flush_all(cache);
Ingo Molnarcacf8902008-08-21 13:46:33 +0200998
Thomas Gleixner76ebd052008-02-09 23:24:09 +0100999out:
Thomas Gleixnerff314522008-01-30 13:34:08 +01001000 return ret;
1001}
1002
Shaohua Lid75586a2008-08-21 10:46:06 +08001003static inline int change_page_attr_set(unsigned long *addr, int numpages,
1004 pgprot_t mask, int array)
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001005{
Shaohua Lid75586a2008-08-21 10:46:06 +08001006 return change_page_attr_set_clr(addr, numpages, mask, __pgprot(0), 0,
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -07001007 (array ? CPA_ARRAY : 0), NULL);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001008}
1009
Shaohua Lid75586a2008-08-21 10:46:06 +08001010static inline int change_page_attr_clear(unsigned long *addr, int numpages,
1011 pgprot_t mask, int array)
Thomas Gleixner72932c72008-01-30 13:34:08 +01001012{
Shaohua Lid75586a2008-08-21 10:46:06 +08001013 return change_page_attr_set_clr(addr, numpages, __pgprot(0), mask, 0,
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -07001014 (array ? CPA_ARRAY : 0), NULL);
Thomas Gleixner72932c72008-01-30 13:34:08 +01001015}
1016
venkatesh.pallipadi@intel.com0f350752009-03-19 14:51:15 -07001017static inline int cpa_set_pages_array(struct page **pages, int numpages,
1018 pgprot_t mask)
1019{
1020 return change_page_attr_set_clr(NULL, numpages, mask, __pgprot(0), 0,
1021 CPA_PAGES_ARRAY, pages);
1022}
1023
1024static inline int cpa_clear_pages_array(struct page **pages, int numpages,
1025 pgprot_t mask)
1026{
1027 return change_page_attr_set_clr(NULL, numpages, __pgprot(0), mask, 0,
1028 CPA_PAGES_ARRAY, pages);
1029}
1030
venkatesh.pallipadi@intel.com12193332008-03-18 17:00:18 -07001031int _set_memory_uc(unsigned long addr, int numpages)
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001032{
Suresh Siddhade33c442008-04-25 17:07:22 -07001033 /*
1034 * for now UC MINUS. see comments in ioremap_nocache()
1035 */
Shaohua Lid75586a2008-08-21 10:46:06 +08001036 return change_page_attr_set(&addr, numpages,
1037 __pgprot(_PAGE_CACHE_UC_MINUS), 0);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001038}
venkatesh.pallipadi@intel.com12193332008-03-18 17:00:18 -07001039
1040int set_memory_uc(unsigned long addr, int numpages)
1041{
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001042 int ret;
1043
Suresh Siddhade33c442008-04-25 17:07:22 -07001044 /*
1045 * for now UC MINUS. see comments in ioremap_nocache()
1046 */
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001047 ret = reserve_memtype(__pa(addr), __pa(addr) + numpages * PAGE_SIZE,
1048 _PAGE_CACHE_UC_MINUS, NULL);
1049 if (ret)
1050 goto out_err;
venkatesh.pallipadi@intel.com12193332008-03-18 17:00:18 -07001051
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001052 ret = _set_memory_uc(addr, numpages);
1053 if (ret)
1054 goto out_free;
1055
1056 return 0;
1057
1058out_free:
1059 free_memtype(__pa(addr), __pa(addr) + numpages * PAGE_SIZE);
1060out_err:
1061 return ret;
venkatesh.pallipadi@intel.com12193332008-03-18 17:00:18 -07001062}
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001063EXPORT_SYMBOL(set_memory_uc);
1064
H Hartley Sweeten2d070ef2011-11-15 14:49:00 -08001065static int _set_memory_array(unsigned long *addr, int addrinarray,
Pauli Nieminen4f646252010-04-01 12:45:01 +00001066 unsigned long new_type)
Shaohua Lid75586a2008-08-21 10:46:06 +08001067{
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001068 int i, j;
1069 int ret;
1070
Shaohua Lid75586a2008-08-21 10:46:06 +08001071 /*
1072 * for now UC MINUS. see comments in ioremap_nocache()
1073 */
1074 for (i = 0; i < addrinarray; i++) {
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001075 ret = reserve_memtype(__pa(addr[i]), __pa(addr[i]) + PAGE_SIZE,
Pauli Nieminen4f646252010-04-01 12:45:01 +00001076 new_type, NULL);
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001077 if (ret)
1078 goto out_free;
Shaohua Lid75586a2008-08-21 10:46:06 +08001079 }
1080
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001081 ret = change_page_attr_set(addr, addrinarray,
Shaohua Lid75586a2008-08-21 10:46:06 +08001082 __pgprot(_PAGE_CACHE_UC_MINUS), 1);
Pauli Nieminen4f646252010-04-01 12:45:01 +00001083
1084 if (!ret && new_type == _PAGE_CACHE_WC)
1085 ret = change_page_attr_set_clr(addr, addrinarray,
1086 __pgprot(_PAGE_CACHE_WC),
1087 __pgprot(_PAGE_CACHE_MASK),
1088 0, CPA_ARRAY, NULL);
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001089 if (ret)
1090 goto out_free;
Rene Hermanc5e147c2008-08-22 01:02:20 +02001091
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001092 return 0;
1093
1094out_free:
1095 for (j = 0; j < i; j++)
1096 free_memtype(__pa(addr[j]), __pa(addr[j]) + PAGE_SIZE);
1097
1098 return ret;
Shaohua Lid75586a2008-08-21 10:46:06 +08001099}
Pauli Nieminen4f646252010-04-01 12:45:01 +00001100
1101int set_memory_array_uc(unsigned long *addr, int addrinarray)
1102{
1103 return _set_memory_array(addr, addrinarray, _PAGE_CACHE_UC_MINUS);
1104}
Shaohua Lid75586a2008-08-21 10:46:06 +08001105EXPORT_SYMBOL(set_memory_array_uc);
1106
Pauli Nieminen4f646252010-04-01 12:45:01 +00001107int set_memory_array_wc(unsigned long *addr, int addrinarray)
1108{
1109 return _set_memory_array(addr, addrinarray, _PAGE_CACHE_WC);
1110}
1111EXPORT_SYMBOL(set_memory_array_wc);
1112
venkatesh.pallipadi@intel.comef354af2008-03-18 17:00:23 -07001113int _set_memory_wc(unsigned long addr, int numpages)
1114{
venkatesh.pallipadi@intel.com3869c4a2009-04-09 14:26:50 -07001115 int ret;
Pallipadi, Venkateshbdc63402009-07-30 14:43:19 -07001116 unsigned long addr_copy = addr;
1117
venkatesh.pallipadi@intel.com3869c4a2009-04-09 14:26:50 -07001118 ret = change_page_attr_set(&addr, numpages,
1119 __pgprot(_PAGE_CACHE_UC_MINUS), 0);
venkatesh.pallipadi@intel.com3869c4a2009-04-09 14:26:50 -07001120 if (!ret) {
Pallipadi, Venkateshbdc63402009-07-30 14:43:19 -07001121 ret = change_page_attr_set_clr(&addr_copy, numpages,
1122 __pgprot(_PAGE_CACHE_WC),
1123 __pgprot(_PAGE_CACHE_MASK),
1124 0, 0, NULL);
venkatesh.pallipadi@intel.com3869c4a2009-04-09 14:26:50 -07001125 }
1126 return ret;
venkatesh.pallipadi@intel.comef354af2008-03-18 17:00:23 -07001127}
1128
1129int set_memory_wc(unsigned long addr, int numpages)
1130{
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001131 int ret;
1132
Andreas Herrmann499f8f82008-06-10 16:06:21 +02001133 if (!pat_enabled)
venkatesh.pallipadi@intel.comef354af2008-03-18 17:00:23 -07001134 return set_memory_uc(addr, numpages);
1135
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001136 ret = reserve_memtype(__pa(addr), __pa(addr) + numpages * PAGE_SIZE,
1137 _PAGE_CACHE_WC, NULL);
1138 if (ret)
1139 goto out_err;
venkatesh.pallipadi@intel.comef354af2008-03-18 17:00:23 -07001140
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001141 ret = _set_memory_wc(addr, numpages);
1142 if (ret)
1143 goto out_free;
1144
1145 return 0;
1146
1147out_free:
1148 free_memtype(__pa(addr), __pa(addr) + numpages * PAGE_SIZE);
1149out_err:
1150 return ret;
venkatesh.pallipadi@intel.comef354af2008-03-18 17:00:23 -07001151}
1152EXPORT_SYMBOL(set_memory_wc);
1153
venkatesh.pallipadi@intel.com12193332008-03-18 17:00:18 -07001154int _set_memory_wb(unsigned long addr, int numpages)
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001155{
Shaohua Lid75586a2008-08-21 10:46:06 +08001156 return change_page_attr_clear(&addr, numpages,
1157 __pgprot(_PAGE_CACHE_MASK), 0);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001158}
venkatesh.pallipadi@intel.com12193332008-03-18 17:00:18 -07001159
1160int set_memory_wb(unsigned long addr, int numpages)
1161{
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001162 int ret;
1163
1164 ret = _set_memory_wb(addr, numpages);
1165 if (ret)
1166 return ret;
1167
venkatesh.pallipadi@intel.comc15238d2008-08-20 16:45:51 -07001168 free_memtype(__pa(addr), __pa(addr) + numpages * PAGE_SIZE);
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001169 return 0;
venkatesh.pallipadi@intel.com12193332008-03-18 17:00:18 -07001170}
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001171EXPORT_SYMBOL(set_memory_wb);
1172
Shaohua Lid75586a2008-08-21 10:46:06 +08001173int set_memory_array_wb(unsigned long *addr, int addrinarray)
1174{
1175 int i;
venkatesh.pallipadi@intel.coma5593e02009-04-09 14:26:48 -07001176 int ret;
1177
1178 ret = change_page_attr_clear(addr, addrinarray,
1179 __pgprot(_PAGE_CACHE_MASK), 1);
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001180 if (ret)
1181 return ret;
Shaohua Lid75586a2008-08-21 10:46:06 +08001182
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001183 for (i = 0; i < addrinarray; i++)
1184 free_memtype(__pa(addr[i]), __pa(addr[i]) + PAGE_SIZE);
Rene Hermanc5e147c2008-08-22 01:02:20 +02001185
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001186 return 0;
Shaohua Lid75586a2008-08-21 10:46:06 +08001187}
1188EXPORT_SYMBOL(set_memory_array_wb);
1189
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001190int set_memory_x(unsigned long addr, int numpages)
1191{
H. Peter Anvin583140a2009-11-13 15:28:15 -08001192 if (!(__supported_pte_mask & _PAGE_NX))
1193 return 0;
1194
Shaohua Lid75586a2008-08-21 10:46:06 +08001195 return change_page_attr_clear(&addr, numpages, __pgprot(_PAGE_NX), 0);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001196}
1197EXPORT_SYMBOL(set_memory_x);
1198
1199int set_memory_nx(unsigned long addr, int numpages)
1200{
H. Peter Anvin583140a2009-11-13 15:28:15 -08001201 if (!(__supported_pte_mask & _PAGE_NX))
1202 return 0;
1203
Shaohua Lid75586a2008-08-21 10:46:06 +08001204 return change_page_attr_set(&addr, numpages, __pgprot(_PAGE_NX), 0);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001205}
1206EXPORT_SYMBOL(set_memory_nx);
1207
1208int set_memory_ro(unsigned long addr, int numpages)
1209{
Shaohua Lid75586a2008-08-21 10:46:06 +08001210 return change_page_attr_clear(&addr, numpages, __pgprot(_PAGE_RW), 0);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001211}
Bruce Allana03352d2008-09-29 20:19:22 -07001212EXPORT_SYMBOL_GPL(set_memory_ro);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001213
1214int set_memory_rw(unsigned long addr, int numpages)
1215{
Shaohua Lid75586a2008-08-21 10:46:06 +08001216 return change_page_attr_set(&addr, numpages, __pgprot(_PAGE_RW), 0);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001217}
Bruce Allana03352d2008-09-29 20:19:22 -07001218EXPORT_SYMBOL_GPL(set_memory_rw);
Ingo Molnarf62d0f02008-01-30 13:34:07 +01001219
1220int set_memory_np(unsigned long addr, int numpages)
1221{
Shaohua Lid75586a2008-08-21 10:46:06 +08001222 return change_page_attr_clear(&addr, numpages, __pgprot(_PAGE_PRESENT), 0);
Ingo Molnarf62d0f02008-01-30 13:34:07 +01001223}
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001224
Andi Kleenc9caa022008-03-12 03:53:29 +01001225int set_memory_4k(unsigned long addr, int numpages)
1226{
Shaohua Lid75586a2008-08-21 10:46:06 +08001227 return change_page_attr_set_clr(&addr, numpages, __pgprot(0),
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -07001228 __pgprot(0), 1, 0, NULL);
Andi Kleenc9caa022008-03-12 03:53:29 +01001229}
1230
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001231int set_pages_uc(struct page *page, int numpages)
1232{
1233 unsigned long addr = (unsigned long)page_address(page);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001234
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +01001235 return set_memory_uc(addr, numpages);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001236}
1237EXPORT_SYMBOL(set_pages_uc);
1238
Pauli Nieminen4f646252010-04-01 12:45:01 +00001239static int _set_pages_array(struct page **pages, int addrinarray,
1240 unsigned long new_type)
venkatesh.pallipadi@intel.com0f350752009-03-19 14:51:15 -07001241{
1242 unsigned long start;
1243 unsigned long end;
1244 int i;
1245 int free_idx;
Pauli Nieminen4f646252010-04-01 12:45:01 +00001246 int ret;
venkatesh.pallipadi@intel.com0f350752009-03-19 14:51:15 -07001247
1248 for (i = 0; i < addrinarray; i++) {
Thomas Hellstrom8523acf2009-08-03 09:25:45 +02001249 if (PageHighMem(pages[i]))
1250 continue;
1251 start = page_to_pfn(pages[i]) << PAGE_SHIFT;
venkatesh.pallipadi@intel.com0f350752009-03-19 14:51:15 -07001252 end = start + PAGE_SIZE;
Pauli Nieminen4f646252010-04-01 12:45:01 +00001253 if (reserve_memtype(start, end, new_type, NULL))
venkatesh.pallipadi@intel.com0f350752009-03-19 14:51:15 -07001254 goto err_out;
1255 }
1256
Pauli Nieminen4f646252010-04-01 12:45:01 +00001257 ret = cpa_set_pages_array(pages, addrinarray,
1258 __pgprot(_PAGE_CACHE_UC_MINUS));
1259 if (!ret && new_type == _PAGE_CACHE_WC)
1260 ret = change_page_attr_set_clr(NULL, addrinarray,
1261 __pgprot(_PAGE_CACHE_WC),
1262 __pgprot(_PAGE_CACHE_MASK),
1263 0, CPA_PAGES_ARRAY, pages);
1264 if (ret)
1265 goto err_out;
1266 return 0; /* Success */
venkatesh.pallipadi@intel.com0f350752009-03-19 14:51:15 -07001267err_out:
1268 free_idx = i;
1269 for (i = 0; i < free_idx; i++) {
Thomas Hellstrom8523acf2009-08-03 09:25:45 +02001270 if (PageHighMem(pages[i]))
1271 continue;
1272 start = page_to_pfn(pages[i]) << PAGE_SHIFT;
venkatesh.pallipadi@intel.com0f350752009-03-19 14:51:15 -07001273 end = start + PAGE_SIZE;
1274 free_memtype(start, end);
1275 }
1276 return -EINVAL;
1277}
Pauli Nieminen4f646252010-04-01 12:45:01 +00001278
1279int set_pages_array_uc(struct page **pages, int addrinarray)
1280{
1281 return _set_pages_array(pages, addrinarray, _PAGE_CACHE_UC_MINUS);
1282}
venkatesh.pallipadi@intel.com0f350752009-03-19 14:51:15 -07001283EXPORT_SYMBOL(set_pages_array_uc);
1284
Pauli Nieminen4f646252010-04-01 12:45:01 +00001285int set_pages_array_wc(struct page **pages, int addrinarray)
1286{
1287 return _set_pages_array(pages, addrinarray, _PAGE_CACHE_WC);
1288}
1289EXPORT_SYMBOL(set_pages_array_wc);
1290
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001291int set_pages_wb(struct page *page, int numpages)
1292{
1293 unsigned long addr = (unsigned long)page_address(page);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001294
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +01001295 return set_memory_wb(addr, numpages);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001296}
1297EXPORT_SYMBOL(set_pages_wb);
1298
venkatesh.pallipadi@intel.com0f350752009-03-19 14:51:15 -07001299int set_pages_array_wb(struct page **pages, int addrinarray)
1300{
1301 int retval;
1302 unsigned long start;
1303 unsigned long end;
1304 int i;
1305
1306 retval = cpa_clear_pages_array(pages, addrinarray,
1307 __pgprot(_PAGE_CACHE_MASK));
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001308 if (retval)
1309 return retval;
venkatesh.pallipadi@intel.com0f350752009-03-19 14:51:15 -07001310
1311 for (i = 0; i < addrinarray; i++) {
Thomas Hellstrom8523acf2009-08-03 09:25:45 +02001312 if (PageHighMem(pages[i]))
1313 continue;
1314 start = page_to_pfn(pages[i]) << PAGE_SHIFT;
venkatesh.pallipadi@intel.com0f350752009-03-19 14:51:15 -07001315 end = start + PAGE_SIZE;
1316 free_memtype(start, end);
1317 }
1318
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001319 return 0;
venkatesh.pallipadi@intel.com0f350752009-03-19 14:51:15 -07001320}
1321EXPORT_SYMBOL(set_pages_array_wb);
1322
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001323int set_pages_x(struct page *page, int numpages)
1324{
1325 unsigned long addr = (unsigned long)page_address(page);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001326
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +01001327 return set_memory_x(addr, numpages);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001328}
1329EXPORT_SYMBOL(set_pages_x);
1330
1331int set_pages_nx(struct page *page, int numpages)
1332{
1333 unsigned long addr = (unsigned long)page_address(page);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001334
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +01001335 return set_memory_nx(addr, numpages);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001336}
1337EXPORT_SYMBOL(set_pages_nx);
1338
1339int set_pages_ro(struct page *page, int numpages)
1340{
1341 unsigned long addr = (unsigned long)page_address(page);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001342
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +01001343 return set_memory_ro(addr, numpages);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001344}
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001345
1346int set_pages_rw(struct page *page, int numpages)
1347{
1348 unsigned long addr = (unsigned long)page_address(page);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001349
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +01001350 return set_memory_rw(addr, numpages);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001351}
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001352
Linus Torvalds1da177e2005-04-16 15:20:36 -07001353#ifdef CONFIG_DEBUG_PAGEALLOC
Ingo Molnarf62d0f02008-01-30 13:34:07 +01001354
1355static int __set_pages_p(struct page *page, int numpages)
1356{
Shaohua Lid75586a2008-08-21 10:46:06 +08001357 unsigned long tempaddr = (unsigned long) page_address(page);
1358 struct cpa_data cpa = { .vaddr = &tempaddr,
Thomas Gleixner72e458d2008-02-04 16:48:07 +01001359 .numpages = numpages,
1360 .mask_set = __pgprot(_PAGE_PRESENT | _PAGE_RW),
Shaohua Lid75586a2008-08-21 10:46:06 +08001361 .mask_clr = __pgprot(0),
1362 .flags = 0};
Thomas Gleixner72932c72008-01-30 13:34:08 +01001363
Suresh Siddha55121b42008-09-23 14:00:40 -07001364 /*
1365 * No alias checking needed for setting present flag. otherwise,
1366 * we may need to break large pages for 64-bit kernel text
1367 * mappings (this adds to complexity if we want to do this from
1368 * atomic context especially). Let's keep it simple!
1369 */
1370 return __change_page_attr_set_clr(&cpa, 0);
Ingo Molnarf62d0f02008-01-30 13:34:07 +01001371}
1372
1373static int __set_pages_np(struct page *page, int numpages)
1374{
Shaohua Lid75586a2008-08-21 10:46:06 +08001375 unsigned long tempaddr = (unsigned long) page_address(page);
1376 struct cpa_data cpa = { .vaddr = &tempaddr,
Thomas Gleixner72e458d2008-02-04 16:48:07 +01001377 .numpages = numpages,
1378 .mask_set = __pgprot(0),
Shaohua Lid75586a2008-08-21 10:46:06 +08001379 .mask_clr = __pgprot(_PAGE_PRESENT | _PAGE_RW),
1380 .flags = 0};
Thomas Gleixner72932c72008-01-30 13:34:08 +01001381
Suresh Siddha55121b42008-09-23 14:00:40 -07001382 /*
1383 * No alias checking needed for setting not present flag. otherwise,
1384 * we may need to break large pages for 64-bit kernel text
1385 * mappings (this adds to complexity if we want to do this from
1386 * atomic context especially). Let's keep it simple!
1387 */
1388 return __change_page_attr_set_clr(&cpa, 0);
Ingo Molnarf62d0f02008-01-30 13:34:07 +01001389}
1390
Linus Torvalds1da177e2005-04-16 15:20:36 -07001391void kernel_map_pages(struct page *page, int numpages, int enable)
1392{
1393 if (PageHighMem(page))
1394 return;
Ingo Molnar9f4c8152008-01-30 13:33:41 +01001395 if (!enable) {
Ingo Molnarf9b84042006-06-27 02:54:49 -07001396 debug_check_no_locks_freed(page_address(page),
1397 numpages * PAGE_SIZE);
Ingo Molnar9f4c8152008-01-30 13:33:41 +01001398 }
Ingo Molnarde5097c2006-01-09 15:59:21 -08001399
Ingo Molnar9f4c8152008-01-30 13:33:41 +01001400 /*
Ingo Molnarf8d84062008-02-13 14:09:53 +01001401 * The return value is ignored as the calls cannot fail.
Suresh Siddha55121b42008-09-23 14:00:40 -07001402 * Large pages for identity mappings are not used at boot time
1403 * and hence no memory allocations during large page split.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001404 */
Ingo Molnarf62d0f02008-01-30 13:34:07 +01001405 if (enable)
1406 __set_pages_p(page, numpages);
1407 else
1408 __set_pages_np(page, numpages);
Ingo Molnar9f4c8152008-01-30 13:33:41 +01001409
1410 /*
Ingo Molnare4b71dc2008-01-30 13:34:04 +01001411 * We should perform an IPI and flush all tlbs,
1412 * but that can deadlock->flush only current cpu:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001413 */
1414 __flush_tlb_all();
Boris Ostrovsky26564602013-04-11 13:59:52 -04001415
1416 arch_flush_lazy_mmu_mode();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001417}
Rafael J. Wysocki8a235ef2008-02-20 01:47:44 +01001418
1419#ifdef CONFIG_HIBERNATION
1420
1421bool kernel_page_present(struct page *page)
1422{
1423 unsigned int level;
1424 pte_t *pte;
1425
1426 if (PageHighMem(page))
1427 return false;
1428
1429 pte = lookup_address((unsigned long)page_address(page), &level);
1430 return (pte_val(*pte) & _PAGE_PRESENT);
1431}
1432
1433#endif /* CONFIG_HIBERNATION */
1434
1435#endif /* CONFIG_DEBUG_PAGEALLOC */
Arjan van de Vend1028a12008-01-30 13:34:07 +01001436
1437/*
1438 * The testcases use internal knowledge of the implementation that shouldn't
1439 * be exposed to the rest of the kernel. Include these directly here.
1440 */
1441#ifdef CONFIG_CPA_DEBUG
1442#include "pageattr-test.c"
1443#endif