blob: 1d4eb93d333c125d5d33682f46ac62263bbd82ff [file] [log] [blame]
Ingo Molnar9f4c8152008-01-30 13:33:41 +01001/*
2 * Copyright 2002 Andi Kleen, SuSE Labs.
Linus Torvalds1da177e2005-04-16 15:20:36 -07003 * Thanks to Ben LaHaise for precious feedback.
Ingo Molnar9f4c8152008-01-30 13:33:41 +01004 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07005#include <linux/highmem.h>
Ingo Molnar81922062008-01-30 13:34:04 +01006#include <linux/bootmem.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -07007#include <linux/module.h>
Ingo Molnar9f4c8152008-01-30 13:33:41 +01008#include <linux/sched.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -07009#include <linux/slab.h>
Ingo Molnar9f4c8152008-01-30 13:33:41 +010010#include <linux/mm.h>
Thomas Gleixner76ebd052008-02-09 23:24:09 +010011#include <linux/interrupt.h>
Thomas Gleixneree7ae7a2008-04-17 17:40:45 +020012#include <linux/seq_file.h>
13#include <linux/debugfs.h>
Tejun Heoe59a1bb2009-06-22 11:56:24 +090014#include <linux/pfn.h>
Tejun Heo8c4bfc62009-07-04 08:10:59 +090015#include <linux/percpu.h>
Ingo Molnar9f4c8152008-01-30 13:33:41 +010016
Thomas Gleixner950f9d92008-01-30 13:34:06 +010017#include <asm/e820.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070018#include <asm/processor.h>
19#include <asm/tlbflush.h>
Dave Jonesf8af0952006-01-06 00:12:10 -080020#include <asm/sections.h>
Jeremy Fitzhardinge93dbda72009-02-26 17:35:44 -080021#include <asm/setup.h>
Ingo Molnar9f4c8152008-01-30 13:33:41 +010022#include <asm/uaccess.h>
23#include <asm/pgalloc.h>
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +010024#include <asm/proto.h>
venkatesh.pallipadi@intel.com12193332008-03-18 17:00:18 -070025#include <asm/pat.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070026
Ingo Molnar9df84992008-02-04 16:48:09 +010027/*
28 * The current flushing context - we pass it instead of 5 arguments:
29 */
Thomas Gleixner72e458d2008-02-04 16:48:07 +010030struct cpa_data {
Shaohua Lid75586a2008-08-21 10:46:06 +080031 unsigned long *vaddr;
Thomas Gleixner72e458d2008-02-04 16:48:07 +010032 pgprot_t mask_set;
33 pgprot_t mask_clr;
Thomas Gleixner65e074d2008-02-04 16:48:07 +010034 int numpages;
Shaohua Lid75586a2008-08-21 10:46:06 +080035 int flags;
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +010036 unsigned long pfn;
Andi Kleenc9caa022008-03-12 03:53:29 +010037 unsigned force_split : 1;
Shaohua Lid75586a2008-08-21 10:46:06 +080038 int curpage;
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -070039 struct page **pages;
Thomas Gleixner72e458d2008-02-04 16:48:07 +010040};
41
Suresh Siddhaad5ca552008-09-23 14:00:42 -070042/*
43 * Serialize cpa() (for !DEBUG_PAGEALLOC which uses large identity mappings)
44 * using cpa_lock. So that we don't allow any other cpu, with stale large tlb
45 * entries change the page attribute in parallel to some other cpu
46 * splitting a large page entry along with changing the attribute.
47 */
48static DEFINE_SPINLOCK(cpa_lock);
49
Shaohua Lid75586a2008-08-21 10:46:06 +080050#define CPA_FLUSHTLB 1
51#define CPA_ARRAY 2
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -070052#define CPA_PAGES_ARRAY 4
Shaohua Lid75586a2008-08-21 10:46:06 +080053
Thomas Gleixner65280e62008-05-05 16:35:21 +020054#ifdef CONFIG_PROC_FS
Andi Kleence0c0e52008-05-02 11:46:49 +020055static unsigned long direct_pages_count[PG_LEVEL_NUM];
56
Thomas Gleixner65280e62008-05-05 16:35:21 +020057void update_page_count(int level, unsigned long pages)
Andi Kleence0c0e52008-05-02 11:46:49 +020058{
Andi Kleence0c0e52008-05-02 11:46:49 +020059 unsigned long flags;
Thomas Gleixner65280e62008-05-05 16:35:21 +020060
Andi Kleence0c0e52008-05-02 11:46:49 +020061 /* Protect against CPA */
62 spin_lock_irqsave(&pgd_lock, flags);
63 direct_pages_count[level] += pages;
64 spin_unlock_irqrestore(&pgd_lock, flags);
Andi Kleence0c0e52008-05-02 11:46:49 +020065}
66
Thomas Gleixner65280e62008-05-05 16:35:21 +020067static void split_page_count(int level)
68{
69 direct_pages_count[level]--;
70 direct_pages_count[level - 1] += PTRS_PER_PTE;
71}
72
Alexey Dobriyane1759c22008-10-15 23:50:22 +040073void arch_report_meminfo(struct seq_file *m)
Thomas Gleixner65280e62008-05-05 16:35:21 +020074{
Hugh Dickinsb9c3bfc2008-11-06 12:05:40 +000075 seq_printf(m, "DirectMap4k: %8lu kB\n",
Hugh Dickinsa06de632008-08-15 13:58:32 +010076 direct_pages_count[PG_LEVEL_4K] << 2);
77#if defined(CONFIG_X86_64) || defined(CONFIG_X86_PAE)
Hugh Dickinsb9c3bfc2008-11-06 12:05:40 +000078 seq_printf(m, "DirectMap2M: %8lu kB\n",
Hugh Dickinsa06de632008-08-15 13:58:32 +010079 direct_pages_count[PG_LEVEL_2M] << 11);
80#else
Hugh Dickinsb9c3bfc2008-11-06 12:05:40 +000081 seq_printf(m, "DirectMap4M: %8lu kB\n",
Hugh Dickinsa06de632008-08-15 13:58:32 +010082 direct_pages_count[PG_LEVEL_2M] << 12);
83#endif
Thomas Gleixner65280e62008-05-05 16:35:21 +020084#ifdef CONFIG_X86_64
Hugh Dickinsa06de632008-08-15 13:58:32 +010085 if (direct_gbpages)
Hugh Dickinsb9c3bfc2008-11-06 12:05:40 +000086 seq_printf(m, "DirectMap1G: %8lu kB\n",
Hugh Dickinsa06de632008-08-15 13:58:32 +010087 direct_pages_count[PG_LEVEL_1G] << 20);
Thomas Gleixner65280e62008-05-05 16:35:21 +020088#endif
Thomas Gleixner65280e62008-05-05 16:35:21 +020089}
90#else
91static inline void split_page_count(int level) { }
92#endif
93
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +010094#ifdef CONFIG_X86_64
95
96static inline unsigned long highmap_start_pfn(void)
97{
98 return __pa(_text) >> PAGE_SHIFT;
99}
100
101static inline unsigned long highmap_end_pfn(void)
102{
Jeremy Fitzhardinge93dbda72009-02-26 17:35:44 -0800103 return __pa(roundup(_brk_end, PMD_SIZE)) >> PAGE_SHIFT;
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100104}
105
106#endif
107
Ingo Molnar92cb54a2008-02-13 14:37:52 +0100108#ifdef CONFIG_DEBUG_PAGEALLOC
109# define debug_pagealloc 1
110#else
111# define debug_pagealloc 0
112#endif
113
Arjan van de Vened724be2008-01-30 13:34:04 +0100114static inline int
115within(unsigned long addr, unsigned long start, unsigned long end)
Ingo Molnar687c4822008-01-30 13:34:04 +0100116{
Arjan van de Vened724be2008-01-30 13:34:04 +0100117 return addr >= start && addr < end;
118}
119
120/*
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100121 * Flushing functions
122 */
Thomas Gleixnercd8ddf12008-01-30 13:34:08 +0100123
Thomas Gleixnercd8ddf12008-01-30 13:34:08 +0100124/**
125 * clflush_cache_range - flush a cache range with clflush
126 * @addr: virtual start address
127 * @size: number of bytes to flush
128 *
129 * clflush is an unordered instruction which needs fencing with mfence
130 * to avoid ordering issues.
131 */
Ingo Molnar4c61afc2008-01-30 13:34:09 +0100132void clflush_cache_range(void *vaddr, unsigned int size)
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100133{
Ingo Molnar4c61afc2008-01-30 13:34:09 +0100134 void *vend = vaddr + size - 1;
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100135
Thomas Gleixnercd8ddf12008-01-30 13:34:08 +0100136 mb();
Ingo Molnar4c61afc2008-01-30 13:34:09 +0100137
138 for (; vaddr < vend; vaddr += boot_cpu_data.x86_clflush_size)
139 clflush(vaddr);
140 /*
141 * Flush any possible final partial cacheline:
142 */
143 clflush(vend);
144
Thomas Gleixnercd8ddf12008-01-30 13:34:08 +0100145 mb();
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100146}
Eric Anholte517a5e2009-09-10 17:48:48 -0700147EXPORT_SYMBOL_GPL(clflush_cache_range);
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100148
Thomas Gleixneraf1e6842008-01-30 13:34:08 +0100149static void __cpa_flush_all(void *arg)
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100150{
Andi Kleen6bb83832008-02-04 16:48:06 +0100151 unsigned long cache = (unsigned long)arg;
152
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100153 /*
154 * Flush all to work around Errata in early athlons regarding
155 * large page flushing.
156 */
157 __flush_tlb_all();
158
venkatesh.pallipadi@intel.com0b827532009-05-22 13:23:37 -0700159 if (cache && boot_cpu_data.x86 >= 4)
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100160 wbinvd();
161}
162
Andi Kleen6bb83832008-02-04 16:48:06 +0100163static void cpa_flush_all(unsigned long cache)
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100164{
165 BUG_ON(irqs_disabled());
166
Jens Axboe15c8b6c2008-05-09 09:39:44 +0200167 on_each_cpu(__cpa_flush_all, (void *) cache, 1);
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100168}
169
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100170static void __cpa_flush_range(void *arg)
171{
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100172 /*
173 * We could optimize that further and do individual per page
174 * tlb invalidates for a low number of pages. Caveat: we must
175 * flush the high aliases on 64bit as well.
176 */
177 __flush_tlb_all();
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100178}
179
Andi Kleen6bb83832008-02-04 16:48:06 +0100180static void cpa_flush_range(unsigned long start, int numpages, int cache)
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100181{
Ingo Molnar4c61afc2008-01-30 13:34:09 +0100182 unsigned int i, level;
183 unsigned long addr;
184
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100185 BUG_ON(irqs_disabled());
Ingo Molnar4c61afc2008-01-30 13:34:09 +0100186 WARN_ON(PAGE_ALIGN(start) != start);
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100187
Jens Axboe15c8b6c2008-05-09 09:39:44 +0200188 on_each_cpu(__cpa_flush_range, NULL, 1);
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100189
Andi Kleen6bb83832008-02-04 16:48:06 +0100190 if (!cache)
191 return;
192
Thomas Gleixner3b233e52008-01-30 13:34:08 +0100193 /*
194 * We only need to flush on one CPU,
195 * clflush is a MESI-coherent instruction that
196 * will cause all other CPUs to flush the same
197 * cachelines:
198 */
Ingo Molnar4c61afc2008-01-30 13:34:09 +0100199 for (i = 0, addr = start; i < numpages; i++, addr += PAGE_SIZE) {
200 pte_t *pte = lookup_address(addr, &level);
201
202 /*
203 * Only flush present addresses:
204 */
Thomas Gleixner7bfb72e2008-02-04 16:48:08 +0100205 if (pte && (pte_val(*pte) & _PAGE_PRESENT))
Ingo Molnar4c61afc2008-01-30 13:34:09 +0100206 clflush_cache_range((void *) addr, PAGE_SIZE);
207 }
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100208}
209
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -0700210static void cpa_flush_array(unsigned long *start, int numpages, int cache,
211 int in_flags, struct page **pages)
Shaohua Lid75586a2008-08-21 10:46:06 +0800212{
213 unsigned int i, level;
Pallipadi, Venkatesh21717872009-05-26 10:33:35 -0700214 unsigned long do_wbinvd = cache && numpages >= 1024; /* 4M threshold */
Shaohua Lid75586a2008-08-21 10:46:06 +0800215
216 BUG_ON(irqs_disabled());
217
Pallipadi, Venkatesh21717872009-05-26 10:33:35 -0700218 on_each_cpu(__cpa_flush_all, (void *) do_wbinvd, 1);
Shaohua Lid75586a2008-08-21 10:46:06 +0800219
Pallipadi, Venkatesh21717872009-05-26 10:33:35 -0700220 if (!cache || do_wbinvd)
Shaohua Lid75586a2008-08-21 10:46:06 +0800221 return;
222
Shaohua Lid75586a2008-08-21 10:46:06 +0800223 /*
224 * We only need to flush on one CPU,
225 * clflush is a MESI-coherent instruction that
226 * will cause all other CPUs to flush the same
227 * cachelines:
228 */
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -0700229 for (i = 0; i < numpages; i++) {
230 unsigned long addr;
231 pte_t *pte;
232
233 if (in_flags & CPA_PAGES_ARRAY)
234 addr = (unsigned long)page_address(pages[i]);
235 else
236 addr = start[i];
237
238 pte = lookup_address(addr, &level);
Shaohua Lid75586a2008-08-21 10:46:06 +0800239
240 /*
241 * Only flush present addresses:
242 */
243 if (pte && (pte_val(*pte) & _PAGE_PRESENT))
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -0700244 clflush_cache_range((void *)addr, PAGE_SIZE);
Shaohua Lid75586a2008-08-21 10:46:06 +0800245 }
246}
247
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100248/*
Arjan van de Vened724be2008-01-30 13:34:04 +0100249 * Certain areas of memory on x86 require very specific protection flags,
250 * for example the BIOS area or kernel text. Callers don't always get this
251 * right (again, ioremap() on BIOS memory is not uncommon) so this function
252 * checks and fixes these known static required protection bits.
253 */
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100254static inline pgprot_t static_protections(pgprot_t prot, unsigned long address,
255 unsigned long pfn)
Arjan van de Vened724be2008-01-30 13:34:04 +0100256{
257 pgprot_t forbidden = __pgprot(0);
258
Ingo Molnar687c4822008-01-30 13:34:04 +0100259 /*
Arjan van de Vened724be2008-01-30 13:34:04 +0100260 * The BIOS area between 640k and 1Mb needs to be executable for
261 * PCI BIOS based config access (CONFIG_PCI_GOBIOS) support.
Ingo Molnar687c4822008-01-30 13:34:04 +0100262 */
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100263 if (within(pfn, BIOS_BEGIN >> PAGE_SHIFT, BIOS_END >> PAGE_SHIFT))
Arjan van de Vened724be2008-01-30 13:34:04 +0100264 pgprot_val(forbidden) |= _PAGE_NX;
265
266 /*
267 * The kernel text needs to be executable for obvious reasons
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100268 * Does not cover __inittext since that is gone later on. On
269 * 64bit we do not enforce !NX on the low mapping
Arjan van de Vened724be2008-01-30 13:34:04 +0100270 */
271 if (within(address, (unsigned long)_text, (unsigned long)_etext))
272 pgprot_val(forbidden) |= _PAGE_NX;
Arjan van de Vencc0f21b2008-02-04 16:48:05 +0100273
Arjan van de Vencc0f21b2008-02-04 16:48:05 +0100274 /*
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100275 * The .rodata section needs to be read-only. Using the pfn
276 * catches all aliases.
Arjan van de Vencc0f21b2008-02-04 16:48:05 +0100277 */
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100278 if (within(pfn, __pa((unsigned long)__start_rodata) >> PAGE_SHIFT,
279 __pa((unsigned long)__end_rodata) >> PAGE_SHIFT))
Arjan van de Vencc0f21b2008-02-04 16:48:05 +0100280 pgprot_val(forbidden) |= _PAGE_RW;
Arjan van de Vened724be2008-01-30 13:34:04 +0100281
Suresh Siddha55ca3cc2009-10-28 18:46:57 -0800282#if defined(CONFIG_X86_64) && defined(CONFIG_DEBUG_RODATA)
Suresh Siddha74e08172009-10-14 14:46:56 -0700283 /*
Suresh Siddha502f6602009-10-28 18:46:56 -0800284 * Once the kernel maps the text as RO (kernel_set_to_readonly is set),
285 * kernel text mappings for the large page aligned text, rodata sections
286 * will be always read-only. For the kernel identity mappings covering
287 * the holes caused by this alignment can be anything that user asks.
Suresh Siddha74e08172009-10-14 14:46:56 -0700288 *
289 * This will preserve the large page mappings for kernel text/data
290 * at no extra cost.
291 */
Suresh Siddha502f6602009-10-28 18:46:56 -0800292 if (kernel_set_to_readonly &&
293 within(address, (unsigned long)_text,
Suresh Siddha74e08172009-10-14 14:46:56 -0700294 (unsigned long)__end_rodata_hpage_align))
295 pgprot_val(forbidden) |= _PAGE_RW;
296#endif
297
Arjan van de Vened724be2008-01-30 13:34:04 +0100298 prot = __pgprot(pgprot_val(prot) & ~pgprot_val(forbidden));
Ingo Molnar687c4822008-01-30 13:34:04 +0100299
300 return prot;
301}
302
Thomas Gleixner9a14aef2008-02-04 16:48:07 +0100303/*
304 * Lookup the page table entry for a virtual address. Return a pointer
305 * to the entry and the level of the mapping.
306 *
307 * Note: We return pud and pmd either when the entry is marked large
308 * or when the present bit is not set. Otherwise we would return a
309 * pointer to a nonexisting mapping.
310 */
Harvey Harrisonda7bfc52008-02-09 23:24:08 +0100311pte_t *lookup_address(unsigned long address, unsigned int *level)
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100312{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700313 pgd_t *pgd = pgd_offset_k(address);
314 pud_t *pud;
315 pmd_t *pmd;
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100316
Thomas Gleixner30551bb2008-01-30 13:34:04 +0100317 *level = PG_LEVEL_NONE;
318
Linus Torvalds1da177e2005-04-16 15:20:36 -0700319 if (pgd_none(*pgd))
320 return NULL;
Ingo Molnar9df84992008-02-04 16:48:09 +0100321
Linus Torvalds1da177e2005-04-16 15:20:36 -0700322 pud = pud_offset(pgd, address);
323 if (pud_none(*pud))
324 return NULL;
Andi Kleenc2f71ee2008-02-04 16:48:09 +0100325
326 *level = PG_LEVEL_1G;
327 if (pud_large(*pud) || !pud_present(*pud))
328 return (pte_t *)pud;
329
Linus Torvalds1da177e2005-04-16 15:20:36 -0700330 pmd = pmd_offset(pud, address);
331 if (pmd_none(*pmd))
332 return NULL;
Thomas Gleixner30551bb2008-01-30 13:34:04 +0100333
334 *level = PG_LEVEL_2M;
Thomas Gleixner9a14aef2008-02-04 16:48:07 +0100335 if (pmd_large(*pmd) || !pmd_present(*pmd))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700336 return (pte_t *)pmd;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700337
Thomas Gleixner30551bb2008-01-30 13:34:04 +0100338 *level = PG_LEVEL_4K;
Ingo Molnar9df84992008-02-04 16:48:09 +0100339
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100340 return pte_offset_kernel(pmd, address);
341}
Pekka Paalanen75bb8832008-05-12 21:20:56 +0200342EXPORT_SYMBOL_GPL(lookup_address);
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100343
Ingo Molnar9df84992008-02-04 16:48:09 +0100344/*
345 * Set the new pmd in all the pgds we know about:
346 */
Ingo Molnar9a3dc782008-01-30 13:33:57 +0100347static void __set_pmd_pte(pte_t *kpte, unsigned long address, pte_t pte)
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100348{
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100349 /* change init_mm */
350 set_pte_atomic(kpte, pte);
Ingo Molnar44af6c42008-01-30 13:34:03 +0100351#ifdef CONFIG_X86_32
Ingo Molnare4b71dc2008-01-30 13:34:04 +0100352 if (!SHARED_KERNEL_PMD) {
Ingo Molnar44af6c42008-01-30 13:34:03 +0100353 struct page *page;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700354
Jeremy Fitzhardingee3ed9102008-01-30 13:34:11 +0100355 list_for_each_entry(page, &pgd_list, lru) {
Ingo Molnar44af6c42008-01-30 13:34:03 +0100356 pgd_t *pgd;
357 pud_t *pud;
358 pmd_t *pmd;
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100359
Ingo Molnar44af6c42008-01-30 13:34:03 +0100360 pgd = (pgd_t *)page_address(page) + pgd_index(address);
361 pud = pud_offset(pgd, address);
362 pmd = pmd_offset(pud, address);
363 set_pte_atomic((pte_t *)pmd, pte);
364 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700365 }
Ingo Molnar44af6c42008-01-30 13:34:03 +0100366#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700367}
368
Ingo Molnar9df84992008-02-04 16:48:09 +0100369static int
370try_preserve_large_page(pte_t *kpte, unsigned long address,
371 struct cpa_data *cpa)
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100372{
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100373 unsigned long nextpage_addr, numpages, pmask, psize, flags, addr, pfn;
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100374 pte_t new_pte, old_pte, *tmp;
375 pgprot_t old_prot, new_prot;
Thomas Gleixnerfac84932008-02-09 23:24:09 +0100376 int i, do_split = 1;
Harvey Harrisonda7bfc52008-02-09 23:24:08 +0100377 unsigned int level;
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100378
Andi Kleenc9caa022008-03-12 03:53:29 +0100379 if (cpa->force_split)
380 return 1;
381
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100382 spin_lock_irqsave(&pgd_lock, flags);
383 /*
384 * Check for races, another CPU might have split this page
385 * up already:
386 */
387 tmp = lookup_address(address, &level);
388 if (tmp != kpte)
389 goto out_unlock;
390
391 switch (level) {
392 case PG_LEVEL_2M:
Andi Kleen31422c52008-02-04 16:48:08 +0100393 psize = PMD_PAGE_SIZE;
394 pmask = PMD_PAGE_MASK;
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100395 break;
Andi Kleenf07333f2008-02-04 16:48:09 +0100396#ifdef CONFIG_X86_64
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100397 case PG_LEVEL_1G:
Andi Kleen5d3c8b22008-02-13 16:20:35 +0100398 psize = PUD_PAGE_SIZE;
399 pmask = PUD_PAGE_MASK;
Andi Kleenf07333f2008-02-04 16:48:09 +0100400 break;
401#endif
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100402 default:
Ingo Molnarbeaff632008-02-04 16:48:09 +0100403 do_split = -EINVAL;
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100404 goto out_unlock;
405 }
406
407 /*
408 * Calculate the number of pages, which fit into this large
409 * page starting at address:
410 */
411 nextpage_addr = (address + psize) & pmask;
412 numpages = (nextpage_addr - address) >> PAGE_SHIFT;
Rafael J. Wysocki9b5cf482008-03-03 01:17:37 +0100413 if (numpages < cpa->numpages)
414 cpa->numpages = numpages;
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100415
416 /*
417 * We are safe now. Check whether the new pgprot is the same:
418 */
419 old_pte = *kpte;
420 old_prot = new_prot = pte_pgprot(old_pte);
421
422 pgprot_val(new_prot) &= ~pgprot_val(cpa->mask_clr);
423 pgprot_val(new_prot) |= pgprot_val(cpa->mask_set);
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100424
425 /*
426 * old_pte points to the large page base address. So we need
427 * to add the offset of the virtual address:
428 */
429 pfn = pte_pfn(old_pte) + ((address & (psize - 1)) >> PAGE_SHIFT);
430 cpa->pfn = pfn;
431
432 new_prot = static_protections(new_prot, address, pfn);
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100433
434 /*
Thomas Gleixnerfac84932008-02-09 23:24:09 +0100435 * We need to check the full range, whether
436 * static_protection() requires a different pgprot for one of
437 * the pages in the range we try to preserve:
438 */
439 addr = address + PAGE_SIZE;
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100440 pfn++;
Rafael J. Wysocki9b5cf482008-03-03 01:17:37 +0100441 for (i = 1; i < cpa->numpages; i++, addr += PAGE_SIZE, pfn++) {
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100442 pgprot_t chk_prot = static_protections(new_prot, addr, pfn);
Thomas Gleixnerfac84932008-02-09 23:24:09 +0100443
444 if (pgprot_val(chk_prot) != pgprot_val(new_prot))
445 goto out_unlock;
446 }
447
448 /*
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100449 * If there are no changes, return. maxpages has been updated
450 * above:
451 */
452 if (pgprot_val(new_prot) == pgprot_val(old_prot)) {
Ingo Molnarbeaff632008-02-04 16:48:09 +0100453 do_split = 0;
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100454 goto out_unlock;
455 }
456
457 /*
458 * We need to change the attributes. Check, whether we can
459 * change the large page in one go. We request a split, when
460 * the address is not aligned and the number of pages is
461 * smaller than the number of pages in the large page. Note
462 * that we limited the number of possible pages already to
463 * the number of pages in the large page.
464 */
Rafael J. Wysocki9b5cf482008-03-03 01:17:37 +0100465 if (address == (nextpage_addr - psize) && cpa->numpages == numpages) {
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100466 /*
467 * The address is aligned and the number of pages
468 * covers the full page.
469 */
470 new_pte = pfn_pte(pte_pfn(old_pte), canon_pgprot(new_prot));
471 __set_pmd_pte(kpte, address, new_pte);
Shaohua Lid75586a2008-08-21 10:46:06 +0800472 cpa->flags |= CPA_FLUSHTLB;
Ingo Molnarbeaff632008-02-04 16:48:09 +0100473 do_split = 0;
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100474 }
475
476out_unlock:
477 spin_unlock_irqrestore(&pgd_lock, flags);
Ingo Molnar9df84992008-02-04 16:48:09 +0100478
Ingo Molnarbeaff632008-02-04 16:48:09 +0100479 return do_split;
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100480}
481
Ingo Molnar7afe15b2008-01-30 13:33:57 +0100482static int split_large_page(pte_t *kpte, unsigned long address)
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100483{
Thomas Gleixner7b610ee2008-02-04 16:48:10 +0100484 unsigned long flags, pfn, pfninc = 1;
Ingo Molnar86f03982008-01-30 13:34:09 +0100485 unsigned int i, level;
Ingo Molnar9df84992008-02-04 16:48:09 +0100486 pte_t *pbase, *tmp;
487 pgprot_t ref_prot;
Suresh Siddhaad5ca552008-09-23 14:00:42 -0700488 struct page *base;
489
490 if (!debug_pagealloc)
491 spin_unlock(&cpa_lock);
Vegard Nossum9e730232009-02-22 11:28:25 +0100492 base = alloc_pages(GFP_KERNEL | __GFP_NOTRACK, 0);
Suresh Siddhaad5ca552008-09-23 14:00:42 -0700493 if (!debug_pagealloc)
494 spin_lock(&cpa_lock);
Suresh Siddha8311eb82008-09-23 14:00:41 -0700495 if (!base)
496 return -ENOMEM;
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100497
Ingo Molnar9a3dc782008-01-30 13:33:57 +0100498 spin_lock_irqsave(&pgd_lock, flags);
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100499 /*
500 * Check for races, another CPU might have split this page
501 * up for us already:
502 */
503 tmp = lookup_address(address, &level);
Ingo Molnar6ce9fc12008-02-04 16:48:08 +0100504 if (tmp != kpte)
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100505 goto out_unlock;
506
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100507 pbase = (pte_t *)page_address(base);
Jeremy Fitzhardinge6944a9c2008-03-17 16:37:01 -0700508 paravirt_alloc_pte(&init_mm, page_to_pfn(base));
Thomas Gleixner07cf89c2008-02-04 16:48:08 +0100509 ref_prot = pte_pgprot(pte_clrhuge(*kpte));
Ingo Molnar7a5714e2009-02-20 17:44:21 +0100510 /*
511 * If we ever want to utilize the PAT bit, we need to
512 * update this function to make sure it's converted from
513 * bit 12 to bit 7 when we cross from the 2MB level to
514 * the 4K level:
515 */
516 WARN_ON_ONCE(pgprot_val(ref_prot) & _PAGE_PAT_LARGE);
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100517
Andi Kleenf07333f2008-02-04 16:48:09 +0100518#ifdef CONFIG_X86_64
519 if (level == PG_LEVEL_1G) {
520 pfninc = PMD_PAGE_SIZE >> PAGE_SHIFT;
521 pgprot_val(ref_prot) |= _PAGE_PSE;
Andi Kleenf07333f2008-02-04 16:48:09 +0100522 }
523#endif
524
Thomas Gleixner63c1dcf2008-02-04 16:48:05 +0100525 /*
526 * Get the target pfn from the original entry:
527 */
528 pfn = pte_pfn(*kpte);
Andi Kleenf07333f2008-02-04 16:48:09 +0100529 for (i = 0; i < PTRS_PER_PTE; i++, pfn += pfninc)
Thomas Gleixner63c1dcf2008-02-04 16:48:05 +0100530 set_pte(&pbase[i], pfn_pte(pfn, ref_prot));
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100531
Andi Kleence0c0e52008-05-02 11:46:49 +0200532 if (address >= (unsigned long)__va(0) &&
Yinghai Luf361a452008-07-10 20:38:26 -0700533 address < (unsigned long)__va(max_low_pfn_mapped << PAGE_SHIFT))
534 split_page_count(level);
535
536#ifdef CONFIG_X86_64
537 if (address >= (unsigned long)__va(1UL<<32) &&
Thomas Gleixner65280e62008-05-05 16:35:21 +0200538 address < (unsigned long)__va(max_pfn_mapped << PAGE_SHIFT))
539 split_page_count(level);
Yinghai Luf361a452008-07-10 20:38:26 -0700540#endif
Andi Kleence0c0e52008-05-02 11:46:49 +0200541
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100542 /*
Ingo Molnar07a66d72009-02-20 08:04:13 +0100543 * Install the new, split up pagetable.
Huang, Ying4c881ca2008-01-30 13:34:04 +0100544 *
Ingo Molnar07a66d72009-02-20 08:04:13 +0100545 * We use the standard kernel pagetable protections for the new
546 * pagetable protections, the actual ptes set above control the
547 * primary protection behavior:
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100548 */
Ingo Molnar07a66d72009-02-20 08:04:13 +0100549 __set_pmd_pte(kpte, address, mk_pte(base, __pgprot(_KERNPG_TABLE)));
Ingo Molnar211b3d02009-03-10 22:31:03 +0100550
551 /*
552 * Intel Atom errata AAH41 workaround.
553 *
554 * The real fix should be in hw or in a microcode update, but
555 * we also probabilistically try to reduce the window of having
556 * a large TLB mixed with 4K TLBs while instruction fetches are
557 * going on.
558 */
559 __flush_tlb_all();
560
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100561 base = NULL;
562
563out_unlock:
Thomas Gleixnereb5b5f02008-02-09 23:24:09 +0100564 /*
565 * If we dropped out via the lookup_address check under
566 * pgd_lock then stick the page back into the pool:
567 */
Suresh Siddha8311eb82008-09-23 14:00:41 -0700568 if (base)
569 __free_page(base);
Ingo Molnar9a3dc782008-01-30 13:33:57 +0100570 spin_unlock_irqrestore(&pgd_lock, flags);
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100571
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100572 return 0;
573}
574
Suresh Siddhaa1e46212009-01-20 14:20:21 -0800575static int __cpa_process_fault(struct cpa_data *cpa, unsigned long vaddr,
576 int primary)
577{
578 /*
579 * Ignore all non primary paths.
580 */
581 if (!primary)
582 return 0;
583
584 /*
585 * Ignore the NULL PTE for kernel identity mapping, as it is expected
586 * to have holes.
587 * Also set numpages to '1' indicating that we processed cpa req for
588 * one virtual address page and its pfn. TBD: numpages can be set based
589 * on the initial value and the level returned by lookup_address().
590 */
591 if (within(vaddr, PAGE_OFFSET,
592 PAGE_OFFSET + (max_pfn_mapped << PAGE_SHIFT))) {
593 cpa->numpages = 1;
594 cpa->pfn = __pa(vaddr) >> PAGE_SHIFT;
595 return 0;
596 } else {
597 WARN(1, KERN_WARNING "CPA: called for zero pte. "
598 "vaddr = %lx cpa->vaddr = %lx\n", vaddr,
599 *cpa->vaddr);
600
601 return -EFAULT;
602 }
603}
604
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100605static int __change_page_attr(struct cpa_data *cpa, int primary)
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100606{
Shaohua Lid75586a2008-08-21 10:46:06 +0800607 unsigned long address;
Harvey Harrisonda7bfc52008-02-09 23:24:08 +0100608 int do_split, err;
609 unsigned int level;
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100610 pte_t *kpte, old_pte;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700611
Thomas Hellstrom8523acf2009-08-03 09:25:45 +0200612 if (cpa->flags & CPA_PAGES_ARRAY) {
613 struct page *page = cpa->pages[cpa->curpage];
614 if (unlikely(PageHighMem(page)))
615 return 0;
616 address = (unsigned long)page_address(page);
617 } else if (cpa->flags & CPA_ARRAY)
Shaohua Lid75586a2008-08-21 10:46:06 +0800618 address = cpa->vaddr[cpa->curpage];
619 else
620 address = *cpa->vaddr;
Ingo Molnar97f99fe2008-01-30 13:33:55 +0100621repeat:
Ingo Molnarf0646e42008-01-30 13:33:43 +0100622 kpte = lookup_address(address, &level);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700623 if (!kpte)
Suresh Siddhaa1e46212009-01-20 14:20:21 -0800624 return __cpa_process_fault(cpa, address, primary);
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100625
626 old_pte = *kpte;
Suresh Siddhaa1e46212009-01-20 14:20:21 -0800627 if (!pte_val(old_pte))
628 return __cpa_process_fault(cpa, address, primary);
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100629
Thomas Gleixner30551bb2008-01-30 13:34:04 +0100630 if (level == PG_LEVEL_4K) {
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100631 pte_t new_pte;
Arjan van de Ven626c2c92008-02-04 16:48:05 +0100632 pgprot_t new_prot = pte_pgprot(old_pte);
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100633 unsigned long pfn = pte_pfn(old_pte);
Thomas Gleixnera72a08a2008-01-30 13:34:07 +0100634
Thomas Gleixner72e458d2008-02-04 16:48:07 +0100635 pgprot_val(new_prot) &= ~pgprot_val(cpa->mask_clr);
636 pgprot_val(new_prot) |= pgprot_val(cpa->mask_set);
Ingo Molnar86f03982008-01-30 13:34:09 +0100637
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100638 new_prot = static_protections(new_prot, address, pfn);
Ingo Molnar86f03982008-01-30 13:34:09 +0100639
Arjan van de Ven626c2c92008-02-04 16:48:05 +0100640 /*
641 * We need to keep the pfn from the existing PTE,
642 * after all we're only going to change it's attributes
643 * not the memory it points to
644 */
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100645 new_pte = pfn_pte(pfn, canon_pgprot(new_prot));
646 cpa->pfn = pfn;
Thomas Gleixnerf4ae5da2008-02-04 16:48:07 +0100647 /*
648 * Do we really change anything ?
649 */
650 if (pte_val(old_pte) != pte_val(new_pte)) {
651 set_pte_atomic(kpte, new_pte);
Shaohua Lid75586a2008-08-21 10:46:06 +0800652 cpa->flags |= CPA_FLUSHTLB;
Thomas Gleixnerf4ae5da2008-02-04 16:48:07 +0100653 }
Rafael J. Wysocki9b5cf482008-03-03 01:17:37 +0100654 cpa->numpages = 1;
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100655 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700656 }
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100657
658 /*
659 * Check, whether we can keep the large page intact
660 * and just change the pte:
661 */
Ingo Molnarbeaff632008-02-04 16:48:09 +0100662 do_split = try_preserve_large_page(kpte, address, cpa);
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100663 /*
664 * When the range fits into the existing large page,
Rafael J. Wysocki9b5cf482008-03-03 01:17:37 +0100665 * return. cp->numpages and cpa->tlbflush have been updated in
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100666 * try_large_page:
667 */
Ingo Molnar87f7f8f2008-02-04 16:48:10 +0100668 if (do_split <= 0)
669 return do_split;
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100670
671 /*
672 * We have to split the large page:
673 */
Ingo Molnar87f7f8f2008-02-04 16:48:10 +0100674 err = split_large_page(kpte, address);
675 if (!err) {
Suresh Siddhaad5ca552008-09-23 14:00:42 -0700676 /*
677 * Do a global flush tlb after splitting the large page
678 * and before we do the actual change page attribute in the PTE.
679 *
680 * With out this, we violate the TLB application note, that says
681 * "The TLBs may contain both ordinary and large-page
682 * translations for a 4-KByte range of linear addresses. This
683 * may occur if software modifies the paging structures so that
684 * the page size used for the address range changes. If the two
685 * translations differ with respect to page frame or attributes
686 * (e.g., permissions), processor behavior is undefined and may
687 * be implementation-specific."
688 *
689 * We do this global tlb flush inside the cpa_lock, so that we
690 * don't allow any other cpu, with stale tlb entries change the
691 * page attribute in parallel, that also falls into the
692 * just split large page entry.
693 */
694 flush_tlb_all();
Ingo Molnar87f7f8f2008-02-04 16:48:10 +0100695 goto repeat;
696 }
Ingo Molnarbeaff632008-02-04 16:48:09 +0100697
Ingo Molnar87f7f8f2008-02-04 16:48:10 +0100698 return err;
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100699}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700700
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100701static int __change_page_attr_set_clr(struct cpa_data *cpa, int checkalias);
702
703static int cpa_process_alias(struct cpa_data *cpa)
Ingo Molnar44af6c42008-01-30 13:34:03 +0100704{
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100705 struct cpa_data alias_cpa;
Tejun Heo992f4c12009-06-22 11:56:24 +0900706 unsigned long laddr = (unsigned long)__va(cpa->pfn << PAGE_SHIFT);
Tejun Heoe933a732009-08-14 15:00:53 +0900707 unsigned long vaddr;
Tejun Heo992f4c12009-06-22 11:56:24 +0900708 int ret;
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100709
Yinghai Lu965194c2008-07-12 14:31:28 -0700710 if (cpa->pfn >= max_pfn_mapped)
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100711 return 0;
712
Yinghai Luf361a452008-07-10 20:38:26 -0700713#ifdef CONFIG_X86_64
Yinghai Lu965194c2008-07-12 14:31:28 -0700714 if (cpa->pfn >= max_low_pfn_mapped && cpa->pfn < (1UL<<(32-PAGE_SHIFT)))
Yinghai Luf361a452008-07-10 20:38:26 -0700715 return 0;
716#endif
Thomas Gleixnerf34b4392008-02-15 22:17:57 +0100717 /*
718 * No need to redo, when the primary call touched the direct
719 * mapping already:
720 */
Thomas Hellstrom8523acf2009-08-03 09:25:45 +0200721 if (cpa->flags & CPA_PAGES_ARRAY) {
722 struct page *page = cpa->pages[cpa->curpage];
723 if (unlikely(PageHighMem(page)))
724 return 0;
725 vaddr = (unsigned long)page_address(page);
726 } else if (cpa->flags & CPA_ARRAY)
Shaohua Lid75586a2008-08-21 10:46:06 +0800727 vaddr = cpa->vaddr[cpa->curpage];
728 else
729 vaddr = *cpa->vaddr;
730
731 if (!(within(vaddr, PAGE_OFFSET,
Suresh Siddhaa1e46212009-01-20 14:20:21 -0800732 PAGE_OFFSET + (max_pfn_mapped << PAGE_SHIFT)))) {
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100733
Thomas Gleixnerf34b4392008-02-15 22:17:57 +0100734 alias_cpa = *cpa;
Tejun Heo992f4c12009-06-22 11:56:24 +0900735 alias_cpa.vaddr = &laddr;
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -0700736 alias_cpa.flags &= ~(CPA_PAGES_ARRAY | CPA_ARRAY);
Shaohua Lid75586a2008-08-21 10:46:06 +0800737
Thomas Gleixnerf34b4392008-02-15 22:17:57 +0100738 ret = __change_page_attr_set_clr(&alias_cpa, 0);
Tejun Heo992f4c12009-06-22 11:56:24 +0900739 if (ret)
740 return ret;
Thomas Gleixnerf34b4392008-02-15 22:17:57 +0100741 }
Ingo Molnar44af6c42008-01-30 13:34:03 +0100742
Arjan van de Ven488fd992008-01-30 13:34:07 +0100743#ifdef CONFIG_X86_64
Thomas Gleixner08797502008-01-30 13:34:09 +0100744 /*
Tejun Heo992f4c12009-06-22 11:56:24 +0900745 * If the primary call didn't touch the high mapping already
746 * and the physical address is inside the kernel map, we need
Thomas Gleixner08797502008-01-30 13:34:09 +0100747 * to touch the high mapped kernel as well:
748 */
Tejun Heo992f4c12009-06-22 11:56:24 +0900749 if (!within(vaddr, (unsigned long)_text, _brk_end) &&
750 within(cpa->pfn, highmap_start_pfn(), highmap_end_pfn())) {
751 unsigned long temp_cpa_vaddr = (cpa->pfn << PAGE_SHIFT) +
752 __START_KERNEL_map - phys_base;
753 alias_cpa = *cpa;
754 alias_cpa.vaddr = &temp_cpa_vaddr;
755 alias_cpa.flags &= ~(CPA_PAGES_ARRAY | CPA_ARRAY);
Thomas Gleixner08797502008-01-30 13:34:09 +0100756
Tejun Heo992f4c12009-06-22 11:56:24 +0900757 /*
758 * The high mapping range is imprecise, so ignore the
759 * return value.
760 */
761 __change_page_attr_set_clr(&alias_cpa, 0);
762 }
Thomas Gleixner08797502008-01-30 13:34:09 +0100763#endif
Tejun Heo992f4c12009-06-22 11:56:24 +0900764
765 return 0;
Ingo Molnar44af6c42008-01-30 13:34:03 +0100766}
767
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100768static int __change_page_attr_set_clr(struct cpa_data *cpa, int checkalias)
Thomas Gleixnerff314522008-01-30 13:34:08 +0100769{
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100770 int ret, numpages = cpa->numpages;
Thomas Gleixnerff314522008-01-30 13:34:08 +0100771
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100772 while (numpages) {
773 /*
774 * Store the remaining nr of pages for the large page
775 * preservation check.
776 */
Rafael J. Wysocki9b5cf482008-03-03 01:17:37 +0100777 cpa->numpages = numpages;
Shaohua Lid75586a2008-08-21 10:46:06 +0800778 /* for array changes, we can't use large page */
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -0700779 if (cpa->flags & (CPA_ARRAY | CPA_PAGES_ARRAY))
Shaohua Lid75586a2008-08-21 10:46:06 +0800780 cpa->numpages = 1;
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100781
Suresh Siddhaad5ca552008-09-23 14:00:42 -0700782 if (!debug_pagealloc)
783 spin_lock(&cpa_lock);
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100784 ret = __change_page_attr(cpa, checkalias);
Suresh Siddhaad5ca552008-09-23 14:00:42 -0700785 if (!debug_pagealloc)
786 spin_unlock(&cpa_lock);
Thomas Gleixnerff314522008-01-30 13:34:08 +0100787 if (ret)
788 return ret;
Thomas Gleixnerff314522008-01-30 13:34:08 +0100789
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100790 if (checkalias) {
791 ret = cpa_process_alias(cpa);
792 if (ret)
793 return ret;
794 }
795
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100796 /*
797 * Adjust the number of pages with the result of the
798 * CPA operation. Either a large page has been
799 * preserved or a single page update happened.
800 */
Rafael J. Wysocki9b5cf482008-03-03 01:17:37 +0100801 BUG_ON(cpa->numpages > numpages);
802 numpages -= cpa->numpages;
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -0700803 if (cpa->flags & (CPA_PAGES_ARRAY | CPA_ARRAY))
Shaohua Lid75586a2008-08-21 10:46:06 +0800804 cpa->curpage++;
805 else
806 *cpa->vaddr += cpa->numpages * PAGE_SIZE;
807
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100808 }
Thomas Gleixnerff314522008-01-30 13:34:08 +0100809 return 0;
810}
811
Andi Kleen6bb83832008-02-04 16:48:06 +0100812static inline int cache_attr(pgprot_t attr)
813{
814 return pgprot_val(attr) &
815 (_PAGE_PAT | _PAGE_PAT_LARGE | _PAGE_PWT | _PAGE_PCD);
816}
817
Shaohua Lid75586a2008-08-21 10:46:06 +0800818static int change_page_attr_set_clr(unsigned long *addr, int numpages,
Andi Kleenc9caa022008-03-12 03:53:29 +0100819 pgprot_t mask_set, pgprot_t mask_clr,
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -0700820 int force_split, int in_flag,
821 struct page **pages)
Thomas Gleixnerff314522008-01-30 13:34:08 +0100822{
Thomas Gleixner72e458d2008-02-04 16:48:07 +0100823 struct cpa_data cpa;
Ingo Molnarcacf8902008-08-21 13:46:33 +0200824 int ret, cache, checkalias;
Jack Steinerfa526d02009-09-03 12:56:02 -0500825 unsigned long baddr = 0;
Thomas Gleixner331e4062008-02-04 16:48:06 +0100826
827 /*
828 * Check, if we are requested to change a not supported
829 * feature:
830 */
831 mask_set = canon_pgprot(mask_set);
832 mask_clr = canon_pgprot(mask_clr);
Andi Kleenc9caa022008-03-12 03:53:29 +0100833 if (!pgprot_val(mask_set) && !pgprot_val(mask_clr) && !force_split)
Thomas Gleixner331e4062008-02-04 16:48:06 +0100834 return 0;
835
Thomas Gleixner69b14152008-02-13 11:04:50 +0100836 /* Ensure we are PAGE_SIZE aligned */
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -0700837 if (in_flag & CPA_ARRAY) {
Shaohua Lid75586a2008-08-21 10:46:06 +0800838 int i;
839 for (i = 0; i < numpages; i++) {
840 if (addr[i] & ~PAGE_MASK) {
841 addr[i] &= PAGE_MASK;
842 WARN_ON_ONCE(1);
843 }
844 }
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -0700845 } else if (!(in_flag & CPA_PAGES_ARRAY)) {
846 /*
847 * in_flag of CPA_PAGES_ARRAY implies it is aligned.
848 * No need to cehck in that case
849 */
850 if (*addr & ~PAGE_MASK) {
851 *addr &= PAGE_MASK;
852 /*
853 * People should not be passing in unaligned addresses:
854 */
855 WARN_ON_ONCE(1);
856 }
Jack Steinerfa526d02009-09-03 12:56:02 -0500857 /*
858 * Save address for cache flush. *addr is modified in the call
859 * to __change_page_attr_set_clr() below.
860 */
861 baddr = *addr;
Thomas Gleixner69b14152008-02-13 11:04:50 +0100862 }
863
Nick Piggin5843d9a2008-08-01 03:15:21 +0200864 /* Must avoid aliasing mappings in the highmem code */
865 kmap_flush_unused();
866
Nick Piggindb64fe02008-10-18 20:27:03 -0700867 vm_unmap_aliases();
868
Thomas Gleixner72e458d2008-02-04 16:48:07 +0100869 cpa.vaddr = addr;
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -0700870 cpa.pages = pages;
Thomas Gleixner72e458d2008-02-04 16:48:07 +0100871 cpa.numpages = numpages;
872 cpa.mask_set = mask_set;
873 cpa.mask_clr = mask_clr;
Shaohua Lid75586a2008-08-21 10:46:06 +0800874 cpa.flags = 0;
875 cpa.curpage = 0;
Andi Kleenc9caa022008-03-12 03:53:29 +0100876 cpa.force_split = force_split;
Thomas Gleixner72e458d2008-02-04 16:48:07 +0100877
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -0700878 if (in_flag & (CPA_ARRAY | CPA_PAGES_ARRAY))
879 cpa.flags |= in_flag;
Shaohua Lid75586a2008-08-21 10:46:06 +0800880
Thomas Gleixneraf96e442008-02-15 21:49:46 +0100881 /* No alias checking for _NX bit modifications */
882 checkalias = (pgprot_val(mask_set) | pgprot_val(mask_clr)) != _PAGE_NX;
883
884 ret = __change_page_attr_set_clr(&cpa, checkalias);
Thomas Gleixnerff314522008-01-30 13:34:08 +0100885
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100886 /*
Thomas Gleixnerf4ae5da2008-02-04 16:48:07 +0100887 * Check whether we really changed something:
888 */
Shaohua Lid75586a2008-08-21 10:46:06 +0800889 if (!(cpa.flags & CPA_FLUSHTLB))
Shaohua Li1ac2f7d2008-08-04 14:51:24 +0800890 goto out;
Ingo Molnarcacf8902008-08-21 13:46:33 +0200891
Thomas Gleixnerf4ae5da2008-02-04 16:48:07 +0100892 /*
Andi Kleen6bb83832008-02-04 16:48:06 +0100893 * No need to flush, when we did not set any of the caching
894 * attributes:
895 */
896 cache = cache_attr(mask_set);
897
898 /*
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100899 * On success we use clflush, when the CPU supports it to
900 * avoid the wbindv. If the CPU does not support it and in the
Thomas Gleixneraf1e6842008-01-30 13:34:08 +0100901 * error case we fall back to cpa_flush_all (which uses
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100902 * wbindv):
903 */
Shaohua Lid75586a2008-08-21 10:46:06 +0800904 if (!ret && cpu_has_clflush) {
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -0700905 if (cpa.flags & (CPA_PAGES_ARRAY | CPA_ARRAY)) {
906 cpa_flush_array(addr, numpages, cache,
907 cpa.flags, pages);
908 } else
Jack Steinerfa526d02009-09-03 12:56:02 -0500909 cpa_flush_range(baddr, numpages, cache);
Shaohua Lid75586a2008-08-21 10:46:06 +0800910 } else
Andi Kleen6bb83832008-02-04 16:48:06 +0100911 cpa_flush_all(cache);
Ingo Molnarcacf8902008-08-21 13:46:33 +0200912
Thomas Gleixner76ebd052008-02-09 23:24:09 +0100913out:
Thomas Gleixnerff314522008-01-30 13:34:08 +0100914 return ret;
915}
916
Shaohua Lid75586a2008-08-21 10:46:06 +0800917static inline int change_page_attr_set(unsigned long *addr, int numpages,
918 pgprot_t mask, int array)
Arjan van de Ven75cbade2008-01-30 13:34:06 +0100919{
Shaohua Lid75586a2008-08-21 10:46:06 +0800920 return change_page_attr_set_clr(addr, numpages, mask, __pgprot(0), 0,
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -0700921 (array ? CPA_ARRAY : 0), NULL);
Arjan van de Ven75cbade2008-01-30 13:34:06 +0100922}
923
Shaohua Lid75586a2008-08-21 10:46:06 +0800924static inline int change_page_attr_clear(unsigned long *addr, int numpages,
925 pgprot_t mask, int array)
Thomas Gleixner72932c72008-01-30 13:34:08 +0100926{
Shaohua Lid75586a2008-08-21 10:46:06 +0800927 return change_page_attr_set_clr(addr, numpages, __pgprot(0), mask, 0,
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -0700928 (array ? CPA_ARRAY : 0), NULL);
Thomas Gleixner72932c72008-01-30 13:34:08 +0100929}
930
venkatesh.pallipadi@intel.com0f350752009-03-19 14:51:15 -0700931static inline int cpa_set_pages_array(struct page **pages, int numpages,
932 pgprot_t mask)
933{
934 return change_page_attr_set_clr(NULL, numpages, mask, __pgprot(0), 0,
935 CPA_PAGES_ARRAY, pages);
936}
937
938static inline int cpa_clear_pages_array(struct page **pages, int numpages,
939 pgprot_t mask)
940{
941 return change_page_attr_set_clr(NULL, numpages, __pgprot(0), mask, 0,
942 CPA_PAGES_ARRAY, pages);
943}
944
venkatesh.pallipadi@intel.com12193332008-03-18 17:00:18 -0700945int _set_memory_uc(unsigned long addr, int numpages)
Arjan van de Ven75cbade2008-01-30 13:34:06 +0100946{
Suresh Siddhade33c442008-04-25 17:07:22 -0700947 /*
948 * for now UC MINUS. see comments in ioremap_nocache()
949 */
Shaohua Lid75586a2008-08-21 10:46:06 +0800950 return change_page_attr_set(&addr, numpages,
951 __pgprot(_PAGE_CACHE_UC_MINUS), 0);
Arjan van de Ven75cbade2008-01-30 13:34:06 +0100952}
venkatesh.pallipadi@intel.com12193332008-03-18 17:00:18 -0700953
954int set_memory_uc(unsigned long addr, int numpages)
955{
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -0700956 int ret;
957
Suresh Siddhade33c442008-04-25 17:07:22 -0700958 /*
959 * for now UC MINUS. see comments in ioremap_nocache()
960 */
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -0700961 ret = reserve_memtype(__pa(addr), __pa(addr) + numpages * PAGE_SIZE,
962 _PAGE_CACHE_UC_MINUS, NULL);
963 if (ret)
964 goto out_err;
venkatesh.pallipadi@intel.com12193332008-03-18 17:00:18 -0700965
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -0700966 ret = _set_memory_uc(addr, numpages);
967 if (ret)
968 goto out_free;
969
970 return 0;
971
972out_free:
973 free_memtype(__pa(addr), __pa(addr) + numpages * PAGE_SIZE);
974out_err:
975 return ret;
venkatesh.pallipadi@intel.com12193332008-03-18 17:00:18 -0700976}
Arjan van de Ven75cbade2008-01-30 13:34:06 +0100977EXPORT_SYMBOL(set_memory_uc);
978
Shaohua Lid75586a2008-08-21 10:46:06 +0800979int set_memory_array_uc(unsigned long *addr, int addrinarray)
980{
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -0700981 int i, j;
982 int ret;
983
Shaohua Lid75586a2008-08-21 10:46:06 +0800984 /*
985 * for now UC MINUS. see comments in ioremap_nocache()
986 */
987 for (i = 0; i < addrinarray; i++) {
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -0700988 ret = reserve_memtype(__pa(addr[i]), __pa(addr[i]) + PAGE_SIZE,
989 _PAGE_CACHE_UC_MINUS, NULL);
990 if (ret)
991 goto out_free;
Shaohua Lid75586a2008-08-21 10:46:06 +0800992 }
993
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -0700994 ret = change_page_attr_set(addr, addrinarray,
Shaohua Lid75586a2008-08-21 10:46:06 +0800995 __pgprot(_PAGE_CACHE_UC_MINUS), 1);
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -0700996 if (ret)
997 goto out_free;
Rene Hermanc5e147c2008-08-22 01:02:20 +0200998
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -0700999 return 0;
1000
1001out_free:
1002 for (j = 0; j < i; j++)
1003 free_memtype(__pa(addr[j]), __pa(addr[j]) + PAGE_SIZE);
1004
1005 return ret;
Shaohua Lid75586a2008-08-21 10:46:06 +08001006}
1007EXPORT_SYMBOL(set_memory_array_uc);
1008
venkatesh.pallipadi@intel.comef354af2008-03-18 17:00:23 -07001009int _set_memory_wc(unsigned long addr, int numpages)
1010{
venkatesh.pallipadi@intel.com3869c4a2009-04-09 14:26:50 -07001011 int ret;
Pallipadi, Venkateshbdc63402009-07-30 14:43:19 -07001012 unsigned long addr_copy = addr;
1013
venkatesh.pallipadi@intel.com3869c4a2009-04-09 14:26:50 -07001014 ret = change_page_attr_set(&addr, numpages,
1015 __pgprot(_PAGE_CACHE_UC_MINUS), 0);
venkatesh.pallipadi@intel.com3869c4a2009-04-09 14:26:50 -07001016 if (!ret) {
Pallipadi, Venkateshbdc63402009-07-30 14:43:19 -07001017 ret = change_page_attr_set_clr(&addr_copy, numpages,
1018 __pgprot(_PAGE_CACHE_WC),
1019 __pgprot(_PAGE_CACHE_MASK),
1020 0, 0, NULL);
venkatesh.pallipadi@intel.com3869c4a2009-04-09 14:26:50 -07001021 }
1022 return ret;
venkatesh.pallipadi@intel.comef354af2008-03-18 17:00:23 -07001023}
1024
1025int set_memory_wc(unsigned long addr, int numpages)
1026{
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001027 int ret;
1028
Andreas Herrmann499f8f82008-06-10 16:06:21 +02001029 if (!pat_enabled)
venkatesh.pallipadi@intel.comef354af2008-03-18 17:00:23 -07001030 return set_memory_uc(addr, numpages);
1031
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001032 ret = reserve_memtype(__pa(addr), __pa(addr) + numpages * PAGE_SIZE,
1033 _PAGE_CACHE_WC, NULL);
1034 if (ret)
1035 goto out_err;
venkatesh.pallipadi@intel.comef354af2008-03-18 17:00:23 -07001036
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001037 ret = _set_memory_wc(addr, numpages);
1038 if (ret)
1039 goto out_free;
1040
1041 return 0;
1042
1043out_free:
1044 free_memtype(__pa(addr), __pa(addr) + numpages * PAGE_SIZE);
1045out_err:
1046 return ret;
venkatesh.pallipadi@intel.comef354af2008-03-18 17:00:23 -07001047}
1048EXPORT_SYMBOL(set_memory_wc);
1049
venkatesh.pallipadi@intel.com12193332008-03-18 17:00:18 -07001050int _set_memory_wb(unsigned long addr, int numpages)
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001051{
Shaohua Lid75586a2008-08-21 10:46:06 +08001052 return change_page_attr_clear(&addr, numpages,
1053 __pgprot(_PAGE_CACHE_MASK), 0);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001054}
venkatesh.pallipadi@intel.com12193332008-03-18 17:00:18 -07001055
1056int set_memory_wb(unsigned long addr, int numpages)
1057{
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001058 int ret;
1059
1060 ret = _set_memory_wb(addr, numpages);
1061 if (ret)
1062 return ret;
1063
venkatesh.pallipadi@intel.comc15238d2008-08-20 16:45:51 -07001064 free_memtype(__pa(addr), __pa(addr) + numpages * PAGE_SIZE);
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001065 return 0;
venkatesh.pallipadi@intel.com12193332008-03-18 17:00:18 -07001066}
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001067EXPORT_SYMBOL(set_memory_wb);
1068
Shaohua Lid75586a2008-08-21 10:46:06 +08001069int set_memory_array_wb(unsigned long *addr, int addrinarray)
1070{
1071 int i;
venkatesh.pallipadi@intel.coma5593e02009-04-09 14:26:48 -07001072 int ret;
1073
1074 ret = change_page_attr_clear(addr, addrinarray,
1075 __pgprot(_PAGE_CACHE_MASK), 1);
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001076 if (ret)
1077 return ret;
Shaohua Lid75586a2008-08-21 10:46:06 +08001078
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001079 for (i = 0; i < addrinarray; i++)
1080 free_memtype(__pa(addr[i]), __pa(addr[i]) + PAGE_SIZE);
Rene Hermanc5e147c2008-08-22 01:02:20 +02001081
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001082 return 0;
Shaohua Lid75586a2008-08-21 10:46:06 +08001083}
1084EXPORT_SYMBOL(set_memory_array_wb);
1085
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001086int set_memory_x(unsigned long addr, int numpages)
1087{
H. Peter Anvin583140a2009-11-13 15:28:15 -08001088 if (!(__supported_pte_mask & _PAGE_NX))
1089 return 0;
1090
Shaohua Lid75586a2008-08-21 10:46:06 +08001091 return change_page_attr_clear(&addr, numpages, __pgprot(_PAGE_NX), 0);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001092}
1093EXPORT_SYMBOL(set_memory_x);
1094
1095int set_memory_nx(unsigned long addr, int numpages)
1096{
H. Peter Anvin583140a2009-11-13 15:28:15 -08001097 if (!(__supported_pte_mask & _PAGE_NX))
1098 return 0;
1099
Shaohua Lid75586a2008-08-21 10:46:06 +08001100 return change_page_attr_set(&addr, numpages, __pgprot(_PAGE_NX), 0);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001101}
1102EXPORT_SYMBOL(set_memory_nx);
1103
1104int set_memory_ro(unsigned long addr, int numpages)
1105{
Shaohua Lid75586a2008-08-21 10:46:06 +08001106 return change_page_attr_clear(&addr, numpages, __pgprot(_PAGE_RW), 0);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001107}
Bruce Allana03352d2008-09-29 20:19:22 -07001108EXPORT_SYMBOL_GPL(set_memory_ro);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001109
1110int set_memory_rw(unsigned long addr, int numpages)
1111{
Shaohua Lid75586a2008-08-21 10:46:06 +08001112 return change_page_attr_set(&addr, numpages, __pgprot(_PAGE_RW), 0);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001113}
Bruce Allana03352d2008-09-29 20:19:22 -07001114EXPORT_SYMBOL_GPL(set_memory_rw);
Ingo Molnarf62d0f02008-01-30 13:34:07 +01001115
1116int set_memory_np(unsigned long addr, int numpages)
1117{
Shaohua Lid75586a2008-08-21 10:46:06 +08001118 return change_page_attr_clear(&addr, numpages, __pgprot(_PAGE_PRESENT), 0);
Ingo Molnarf62d0f02008-01-30 13:34:07 +01001119}
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001120
Andi Kleenc9caa022008-03-12 03:53:29 +01001121int set_memory_4k(unsigned long addr, int numpages)
1122{
Shaohua Lid75586a2008-08-21 10:46:06 +08001123 return change_page_attr_set_clr(&addr, numpages, __pgprot(0),
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -07001124 __pgprot(0), 1, 0, NULL);
Andi Kleenc9caa022008-03-12 03:53:29 +01001125}
1126
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001127int set_pages_uc(struct page *page, int numpages)
1128{
1129 unsigned long addr = (unsigned long)page_address(page);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001130
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +01001131 return set_memory_uc(addr, numpages);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001132}
1133EXPORT_SYMBOL(set_pages_uc);
1134
venkatesh.pallipadi@intel.com0f350752009-03-19 14:51:15 -07001135int set_pages_array_uc(struct page **pages, int addrinarray)
1136{
1137 unsigned long start;
1138 unsigned long end;
1139 int i;
1140 int free_idx;
1141
1142 for (i = 0; i < addrinarray; i++) {
Thomas Hellstrom8523acf2009-08-03 09:25:45 +02001143 if (PageHighMem(pages[i]))
1144 continue;
1145 start = page_to_pfn(pages[i]) << PAGE_SHIFT;
venkatesh.pallipadi@intel.com0f350752009-03-19 14:51:15 -07001146 end = start + PAGE_SIZE;
1147 if (reserve_memtype(start, end, _PAGE_CACHE_UC_MINUS, NULL))
1148 goto err_out;
1149 }
1150
1151 if (cpa_set_pages_array(pages, addrinarray,
1152 __pgprot(_PAGE_CACHE_UC_MINUS)) == 0) {
1153 return 0; /* Success */
1154 }
1155err_out:
1156 free_idx = i;
1157 for (i = 0; i < free_idx; i++) {
Thomas Hellstrom8523acf2009-08-03 09:25:45 +02001158 if (PageHighMem(pages[i]))
1159 continue;
1160 start = page_to_pfn(pages[i]) << PAGE_SHIFT;
venkatesh.pallipadi@intel.com0f350752009-03-19 14:51:15 -07001161 end = start + PAGE_SIZE;
1162 free_memtype(start, end);
1163 }
1164 return -EINVAL;
1165}
1166EXPORT_SYMBOL(set_pages_array_uc);
1167
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001168int set_pages_wb(struct page *page, int numpages)
1169{
1170 unsigned long addr = (unsigned long)page_address(page);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001171
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +01001172 return set_memory_wb(addr, numpages);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001173}
1174EXPORT_SYMBOL(set_pages_wb);
1175
venkatesh.pallipadi@intel.com0f350752009-03-19 14:51:15 -07001176int set_pages_array_wb(struct page **pages, int addrinarray)
1177{
1178 int retval;
1179 unsigned long start;
1180 unsigned long end;
1181 int i;
1182
1183 retval = cpa_clear_pages_array(pages, addrinarray,
1184 __pgprot(_PAGE_CACHE_MASK));
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001185 if (retval)
1186 return retval;
venkatesh.pallipadi@intel.com0f350752009-03-19 14:51:15 -07001187
1188 for (i = 0; i < addrinarray; i++) {
Thomas Hellstrom8523acf2009-08-03 09:25:45 +02001189 if (PageHighMem(pages[i]))
1190 continue;
1191 start = page_to_pfn(pages[i]) << PAGE_SHIFT;
venkatesh.pallipadi@intel.com0f350752009-03-19 14:51:15 -07001192 end = start + PAGE_SIZE;
1193 free_memtype(start, end);
1194 }
1195
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001196 return 0;
venkatesh.pallipadi@intel.com0f350752009-03-19 14:51:15 -07001197}
1198EXPORT_SYMBOL(set_pages_array_wb);
1199
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001200int set_pages_x(struct page *page, int numpages)
1201{
1202 unsigned long addr = (unsigned long)page_address(page);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001203
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +01001204 return set_memory_x(addr, numpages);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001205}
1206EXPORT_SYMBOL(set_pages_x);
1207
1208int set_pages_nx(struct page *page, int numpages)
1209{
1210 unsigned long addr = (unsigned long)page_address(page);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001211
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +01001212 return set_memory_nx(addr, numpages);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001213}
1214EXPORT_SYMBOL(set_pages_nx);
1215
1216int set_pages_ro(struct page *page, int numpages)
1217{
1218 unsigned long addr = (unsigned long)page_address(page);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001219
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +01001220 return set_memory_ro(addr, numpages);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001221}
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001222
1223int set_pages_rw(struct page *page, int numpages)
1224{
1225 unsigned long addr = (unsigned long)page_address(page);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001226
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +01001227 return set_memory_rw(addr, numpages);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001228}
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001229
Linus Torvalds1da177e2005-04-16 15:20:36 -07001230#ifdef CONFIG_DEBUG_PAGEALLOC
Ingo Molnarf62d0f02008-01-30 13:34:07 +01001231
1232static int __set_pages_p(struct page *page, int numpages)
1233{
Shaohua Lid75586a2008-08-21 10:46:06 +08001234 unsigned long tempaddr = (unsigned long) page_address(page);
1235 struct cpa_data cpa = { .vaddr = &tempaddr,
Thomas Gleixner72e458d2008-02-04 16:48:07 +01001236 .numpages = numpages,
1237 .mask_set = __pgprot(_PAGE_PRESENT | _PAGE_RW),
Shaohua Lid75586a2008-08-21 10:46:06 +08001238 .mask_clr = __pgprot(0),
1239 .flags = 0};
Thomas Gleixner72932c72008-01-30 13:34:08 +01001240
Suresh Siddha55121b42008-09-23 14:00:40 -07001241 /*
1242 * No alias checking needed for setting present flag. otherwise,
1243 * we may need to break large pages for 64-bit kernel text
1244 * mappings (this adds to complexity if we want to do this from
1245 * atomic context especially). Let's keep it simple!
1246 */
1247 return __change_page_attr_set_clr(&cpa, 0);
Ingo Molnarf62d0f02008-01-30 13:34:07 +01001248}
1249
1250static int __set_pages_np(struct page *page, int numpages)
1251{
Shaohua Lid75586a2008-08-21 10:46:06 +08001252 unsigned long tempaddr = (unsigned long) page_address(page);
1253 struct cpa_data cpa = { .vaddr = &tempaddr,
Thomas Gleixner72e458d2008-02-04 16:48:07 +01001254 .numpages = numpages,
1255 .mask_set = __pgprot(0),
Shaohua Lid75586a2008-08-21 10:46:06 +08001256 .mask_clr = __pgprot(_PAGE_PRESENT | _PAGE_RW),
1257 .flags = 0};
Thomas Gleixner72932c72008-01-30 13:34:08 +01001258
Suresh Siddha55121b42008-09-23 14:00:40 -07001259 /*
1260 * No alias checking needed for setting not present flag. otherwise,
1261 * we may need to break large pages for 64-bit kernel text
1262 * mappings (this adds to complexity if we want to do this from
1263 * atomic context especially). Let's keep it simple!
1264 */
1265 return __change_page_attr_set_clr(&cpa, 0);
Ingo Molnarf62d0f02008-01-30 13:34:07 +01001266}
1267
Linus Torvalds1da177e2005-04-16 15:20:36 -07001268void kernel_map_pages(struct page *page, int numpages, int enable)
1269{
1270 if (PageHighMem(page))
1271 return;
Ingo Molnar9f4c8152008-01-30 13:33:41 +01001272 if (!enable) {
Ingo Molnarf9b84042006-06-27 02:54:49 -07001273 debug_check_no_locks_freed(page_address(page),
1274 numpages * PAGE_SIZE);
Ingo Molnar9f4c8152008-01-30 13:33:41 +01001275 }
Ingo Molnarde5097c2006-01-09 15:59:21 -08001276
Ingo Molnar9f4c8152008-01-30 13:33:41 +01001277 /*
Ingo Molnar12d6f212008-01-30 13:33:58 +01001278 * If page allocator is not up yet then do not call c_p_a():
1279 */
1280 if (!debug_pagealloc_enabled)
1281 return;
1282
1283 /*
Ingo Molnarf8d84062008-02-13 14:09:53 +01001284 * The return value is ignored as the calls cannot fail.
Suresh Siddha55121b42008-09-23 14:00:40 -07001285 * Large pages for identity mappings are not used at boot time
1286 * and hence no memory allocations during large page split.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001287 */
Ingo Molnarf62d0f02008-01-30 13:34:07 +01001288 if (enable)
1289 __set_pages_p(page, numpages);
1290 else
1291 __set_pages_np(page, numpages);
Ingo Molnar9f4c8152008-01-30 13:33:41 +01001292
1293 /*
Ingo Molnare4b71dc2008-01-30 13:34:04 +01001294 * We should perform an IPI and flush all tlbs,
1295 * but that can deadlock->flush only current cpu:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001296 */
1297 __flush_tlb_all();
1298}
Rafael J. Wysocki8a235ef2008-02-20 01:47:44 +01001299
1300#ifdef CONFIG_HIBERNATION
1301
1302bool kernel_page_present(struct page *page)
1303{
1304 unsigned int level;
1305 pte_t *pte;
1306
1307 if (PageHighMem(page))
1308 return false;
1309
1310 pte = lookup_address((unsigned long)page_address(page), &level);
1311 return (pte_val(*pte) & _PAGE_PRESENT);
1312}
1313
1314#endif /* CONFIG_HIBERNATION */
1315
1316#endif /* CONFIG_DEBUG_PAGEALLOC */
Arjan van de Vend1028a12008-01-30 13:34:07 +01001317
1318/*
1319 * The testcases use internal knowledge of the implementation that shouldn't
1320 * be exposed to the rest of the kernel. Include these directly here.
1321 */
1322#ifdef CONFIG_CPA_DEBUG
1323#include "pageattr-test.c"
1324#endif