blob: 5e095ac5076901fac3a3c63139afe579c94d0588 [file] [log] [blame]
Ron Rindjunsky1053d352008-05-05 10:22:43 +08001/******************************************************************************
2 *
Wey-Yi Guy4e318262011-12-27 11:21:32 -08003 * Copyright(c) 2003 - 2012 Intel Corporation. All rights reserved.
Ron Rindjunsky1053d352008-05-05 10:22:43 +08004 *
5 * Portions of this file are derived from the ipw3945 project, as well
6 * as portions of the ieee80211 subsystem header files.
7 *
8 * This program is free software; you can redistribute it and/or modify it
9 * under the terms of version 2 of the GNU General Public License as
10 * published by the Free Software Foundation.
11 *
12 * This program is distributed in the hope that it will be useful, but WITHOUT
13 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
14 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
15 * more details.
16 *
17 * You should have received a copy of the GNU General Public License along with
18 * this program; if not, write to the Free Software Foundation, Inc.,
19 * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
20 *
21 * The full GNU General Public License is included in this distribution in the
22 * file called LICENSE.
23 *
24 * Contact Information:
Winkler, Tomas759ef892008-12-09 11:28:58 -080025 * Intel Linux Wireless <ilw@linux.intel.com>
Ron Rindjunsky1053d352008-05-05 10:22:43 +080026 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
27 *
28 *****************************************************************************/
Tomas Winklerfd4abac2008-05-15 13:54:07 +080029#include <linux/etherdevice.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090030#include <linux/slab.h>
Emmanuel Grumbach253a6342011-07-11 07:39:46 -070031#include <linux/sched.h>
Emmanuel Grumbach253a6342011-07-11 07:39:46 -070032
Emmanuel Grumbach522376d2011-09-06 09:31:19 -070033#include "iwl-debug.h"
34#include "iwl-csr.h"
35#include "iwl-prph.h"
Ron Rindjunsky1053d352008-05-05 10:22:43 +080036#include "iwl-io.h"
Emmanuel Grumbach522376d2011-09-06 09:31:19 -070037#include "iwl-agn-hw.h"
Johannes Bergc17d0682011-09-15 11:46:42 -070038#include "iwl-trans-pcie-int.h"
Ron Rindjunsky1053d352008-05-05 10:22:43 +080039
Emmanuel Grumbach522376d2011-09-06 09:31:19 -070040#define IWL_TX_CRC_SIZE 4
41#define IWL_TX_DELIMITER_SIZE 4
42
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +030043/**
44 * iwl_trans_txq_update_byte_cnt_tbl - Set up entry in Tx byte-count array
45 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -070046void iwl_trans_txq_update_byte_cnt_tbl(struct iwl_trans *trans,
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +030047 struct iwl_tx_queue *txq,
48 u16 byte_cnt)
49{
Emmanuel Grumbach105183b2011-08-25 23:11:02 -070050 struct iwlagn_scd_bc_tbl *scd_bc_tbl;
Emmanuel Grumbach105183b2011-08-25 23:11:02 -070051 struct iwl_trans_pcie *trans_pcie =
52 IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +030053 int write_ptr = txq->q.write_ptr;
54 int txq_id = txq->q.id;
55 u8 sec_ctl = 0;
56 u8 sta_id = 0;
57 u16 len = byte_cnt + IWL_TX_CRC_SIZE + IWL_TX_DELIMITER_SIZE;
58 __le16 bc_ent;
Emmanuel Grumbach132f98c2011-09-20 15:37:24 -070059 struct iwl_tx_cmd *tx_cmd =
60 (struct iwl_tx_cmd *) txq->cmd[txq->q.write_ptr]->payload;
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +030061
Emmanuel Grumbach105183b2011-08-25 23:11:02 -070062 scd_bc_tbl = trans_pcie->scd_bc_tbls.addr;
63
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +030064 WARN_ON(len > 0xFFF || write_ptr >= TFD_QUEUE_SIZE_MAX);
65
Emmanuel Grumbach132f98c2011-09-20 15:37:24 -070066 sta_id = tx_cmd->sta_id;
67 sec_ctl = tx_cmd->sec_ctl;
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +030068
69 switch (sec_ctl & TX_CMD_SEC_MSK) {
70 case TX_CMD_SEC_CCM:
71 len += CCMP_MIC_LEN;
72 break;
73 case TX_CMD_SEC_TKIP:
74 len += TKIP_ICV_LEN;
75 break;
76 case TX_CMD_SEC_WEP:
77 len += WEP_IV_LEN + WEP_ICV_LEN;
78 break;
79 }
80
81 bc_ent = cpu_to_le16((len & 0xFFF) | (sta_id << 12));
82
83 scd_bc_tbl[txq_id].tfd_offset[write_ptr] = bc_ent;
84
85 if (write_ptr < TFD_QUEUE_SIZE_BC_DUP)
86 scd_bc_tbl[txq_id].
87 tfd_offset[TFD_QUEUE_SIZE_MAX + write_ptr] = bc_ent;
88}
89
Tomas Winklerfd4abac2008-05-15 13:54:07 +080090/**
91 * iwl_txq_update_write_ptr - Send new write index to hardware
92 */
Emmanuel Grumbachfd656932011-08-25 23:11:19 -070093void iwl_txq_update_write_ptr(struct iwl_trans *trans, struct iwl_tx_queue *txq)
Tomas Winklerfd4abac2008-05-15 13:54:07 +080094{
95 u32 reg = 0;
Tomas Winklerfd4abac2008-05-15 13:54:07 +080096 int txq_id = txq->q.id;
97
98 if (txq->need_update == 0)
Abhijeet Kolekar7bfedc52010-02-03 13:47:56 -080099 return;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800100
Emmanuel Grumbachfd656932011-08-25 23:11:19 -0700101 if (hw_params(trans).shadow_reg_enable) {
Wey-Yi Guyf81c1f42010-11-10 09:56:50 -0800102 /* shadow register enabled */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200103 iwl_write32(trans, HBUS_TARG_WRPTR,
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800104 txq->q.write_ptr | (txq_id << 8));
Wey-Yi Guyf81c1f42010-11-10 09:56:50 -0800105 } else {
106 /* if we're trying to save power */
Emmanuel Grumbachfd656932011-08-25 23:11:19 -0700107 if (test_bit(STATUS_POWER_PMI, &trans->shrd->status)) {
Wey-Yi Guyf81c1f42010-11-10 09:56:50 -0800108 /* wake up nic if it's powered down ...
109 * uCode will wake up, and interrupt us again, so next
110 * time we'll skip this part. */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200111 reg = iwl_read32(trans, CSR_UCODE_DRV_GP1);
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800112
Wey-Yi Guyf81c1f42010-11-10 09:56:50 -0800113 if (reg & CSR_UCODE_DRV_GP1_BIT_MAC_SLEEP) {
Emmanuel Grumbachfd656932011-08-25 23:11:19 -0700114 IWL_DEBUG_INFO(trans,
Wey-Yi Guyf81c1f42010-11-10 09:56:50 -0800115 "Tx queue %d requesting wakeup,"
116 " GP1 = 0x%x\n", txq_id, reg);
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200117 iwl_set_bit(trans, CSR_GP_CNTRL,
Wey-Yi Guyf81c1f42010-11-10 09:56:50 -0800118 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
119 return;
120 }
121
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200122 iwl_write_direct32(trans, HBUS_TARG_WRPTR,
Wey-Yi Guyf81c1f42010-11-10 09:56:50 -0800123 txq->q.write_ptr | (txq_id << 8));
124
125 /*
126 * else not in power-save mode,
127 * uCode will never sleep when we're
128 * trying to tx (during RFKILL, we're not trying to tx).
129 */
130 } else
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200131 iwl_write32(trans, HBUS_TARG_WRPTR,
Wey-Yi Guyf81c1f42010-11-10 09:56:50 -0800132 txq->q.write_ptr | (txq_id << 8));
133 }
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800134 txq->need_update = 0;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800135}
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800136
Johannes Berg214d14d2011-05-04 07:50:44 -0700137static inline dma_addr_t iwl_tfd_tb_get_addr(struct iwl_tfd *tfd, u8 idx)
138{
139 struct iwl_tfd_tb *tb = &tfd->tbs[idx];
140
141 dma_addr_t addr = get_unaligned_le32(&tb->lo);
142 if (sizeof(dma_addr_t) > sizeof(u32))
143 addr |=
144 ((dma_addr_t)(le16_to_cpu(tb->hi_n_len) & 0xF) << 16) << 16;
145
146 return addr;
147}
148
149static inline u16 iwl_tfd_tb_get_len(struct iwl_tfd *tfd, u8 idx)
150{
151 struct iwl_tfd_tb *tb = &tfd->tbs[idx];
152
153 return le16_to_cpu(tb->hi_n_len) >> 4;
154}
155
156static inline void iwl_tfd_set_tb(struct iwl_tfd *tfd, u8 idx,
157 dma_addr_t addr, u16 len)
158{
159 struct iwl_tfd_tb *tb = &tfd->tbs[idx];
160 u16 hi_n_len = len << 4;
161
162 put_unaligned_le32(addr, &tb->lo);
163 if (sizeof(dma_addr_t) > sizeof(u32))
164 hi_n_len |= ((addr >> 16) >> 16) & 0xF;
165
166 tb->hi_n_len = cpu_to_le16(hi_n_len);
167
168 tfd->num_tbs = idx + 1;
169}
170
171static inline u8 iwl_tfd_get_num_tbs(struct iwl_tfd *tfd)
172{
173 return tfd->num_tbs & 0x1f;
174}
175
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700176static void iwlagn_unmap_tfd(struct iwl_trans *trans, struct iwl_cmd_meta *meta,
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700177 struct iwl_tfd *tfd, enum dma_data_direction dma_dir)
Johannes Berg214d14d2011-05-04 07:50:44 -0700178{
Johannes Berg214d14d2011-05-04 07:50:44 -0700179 int i;
180 int num_tbs;
181
Johannes Berg214d14d2011-05-04 07:50:44 -0700182 /* Sanity check on number of chunks */
183 num_tbs = iwl_tfd_get_num_tbs(tfd);
184
185 if (num_tbs >= IWL_NUM_OF_TBS) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700186 IWL_ERR(trans, "Too many chunks: %i\n", num_tbs);
Johannes Berg214d14d2011-05-04 07:50:44 -0700187 /* @todo issue fatal error, it is quite serious situation */
188 return;
189 }
190
191 /* Unmap tx_cmd */
192 if (num_tbs)
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200193 dma_unmap_single(trans->dev,
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700194 dma_unmap_addr(meta, mapping),
195 dma_unmap_len(meta, len),
Emmanuel Grumbach795414d2011-06-18 08:12:57 -0700196 DMA_BIDIRECTIONAL);
Johannes Berg214d14d2011-05-04 07:50:44 -0700197
198 /* Unmap chunks, if any. */
199 for (i = 1; i < num_tbs; i++)
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200200 dma_unmap_single(trans->dev, iwl_tfd_tb_get_addr(tfd, i),
Johannes Berge8154072011-06-27 07:54:49 -0700201 iwl_tfd_tb_get_len(tfd, i), dma_dir);
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700202}
203
204/**
205 * iwlagn_txq_free_tfd - Free all chunks referenced by TFD [txq->q.read_ptr]
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700206 * @trans - transport private data
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700207 * @txq - tx queue
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700208 * @index - the index of the TFD to be freed
Emmanuel Grumbach39644e92011-09-15 11:46:29 -0700209 *@dma_dir - the direction of the DMA mapping
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700210 *
211 * Does NOT advance any TFD circular buffer read/write indexes
212 * Does NOT free the TFD itself (which is within circular buffer)
213 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700214void iwlagn_txq_free_tfd(struct iwl_trans *trans, struct iwl_tx_queue *txq,
Emmanuel Grumbach39644e92011-09-15 11:46:29 -0700215 int index, enum dma_data_direction dma_dir)
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700216{
217 struct iwl_tfd *tfd_tmp = txq->tfds;
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700218
Emmanuel Grumbach39644e92011-09-15 11:46:29 -0700219 iwlagn_unmap_tfd(trans, &txq->meta[index], &tfd_tmp[index], dma_dir);
Johannes Berg214d14d2011-05-04 07:50:44 -0700220
221 /* free SKB */
Emmanuel Grumbach2c452292011-08-25 23:11:21 -0700222 if (txq->skbs) {
Johannes Berg214d14d2011-05-04 07:50:44 -0700223 struct sk_buff *skb;
224
Emmanuel Grumbach2c452292011-08-25 23:11:21 -0700225 skb = txq->skbs[index];
Johannes Berg214d14d2011-05-04 07:50:44 -0700226
Emmanuel Grumbach909e9b22011-09-15 11:46:30 -0700227 /* Can be called from irqs-disabled context
228 * If skb is not NULL, it means that the whole queue is being
229 * freed and that the queue is not empty - free the skb
230 */
Johannes Berg214d14d2011-05-04 07:50:44 -0700231 if (skb) {
Emmanuel Grumbach909e9b22011-09-15 11:46:30 -0700232 iwl_free_skb(priv(trans), skb);
Emmanuel Grumbach2c452292011-08-25 23:11:21 -0700233 txq->skbs[index] = NULL;
Johannes Berg214d14d2011-05-04 07:50:44 -0700234 }
235 }
236}
237
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700238int iwlagn_txq_attach_buf_to_tfd(struct iwl_trans *trans,
Johannes Berg214d14d2011-05-04 07:50:44 -0700239 struct iwl_tx_queue *txq,
240 dma_addr_t addr, u16 len,
Johannes Berg4c42db02011-05-04 07:50:48 -0700241 u8 reset)
Johannes Berg214d14d2011-05-04 07:50:44 -0700242{
243 struct iwl_queue *q;
244 struct iwl_tfd *tfd, *tfd_tmp;
245 u32 num_tbs;
246
247 q = &txq->q;
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700248 tfd_tmp = txq->tfds;
Johannes Berg214d14d2011-05-04 07:50:44 -0700249 tfd = &tfd_tmp[q->write_ptr];
250
251 if (reset)
252 memset(tfd, 0, sizeof(*tfd));
253
254 num_tbs = iwl_tfd_get_num_tbs(tfd);
255
256 /* Each TFD can point to a maximum 20 Tx buffers */
257 if (num_tbs >= IWL_NUM_OF_TBS) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700258 IWL_ERR(trans, "Error can not send more than %d chunks\n",
Johannes Berg214d14d2011-05-04 07:50:44 -0700259 IWL_NUM_OF_TBS);
260 return -EINVAL;
261 }
262
263 if (WARN_ON(addr & ~DMA_BIT_MASK(36)))
264 return -EINVAL;
265
266 if (unlikely(addr & ~IWL_TX_DMA_MASK))
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700267 IWL_ERR(trans, "Unaligned address = %llx\n",
Johannes Berg214d14d2011-05-04 07:50:44 -0700268 (unsigned long long)addr);
269
270 iwl_tfd_set_tb(tfd, num_tbs, addr, len);
271
272 return 0;
273}
274
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800275/*************** DMA-QUEUE-GENERAL-FUNCTIONS *****
276 * DMA services
277 *
278 * Theory of operation
279 *
280 * A Tx or Rx queue resides in host DRAM, and is comprised of a circular buffer
281 * of buffer descriptors, each of which points to one or more data buffers for
282 * the device to read from or fill. Driver and device exchange status of each
283 * queue via "read" and "write" pointers. Driver keeps minimum of 2 empty
284 * entries in each circular buffer, to protect against confusing empty and full
285 * queue states.
286 *
287 * The device reads or writes the data in the queues via the device's several
288 * DMA/FIFO channels. Each queue is mapped to a single DMA channel.
289 *
290 * For Tx queue, there are low mark and high mark limits. If, after queuing
291 * the packet for Tx, free space become < low mark, Tx queue stopped. When
292 * reclaiming packets (on 'tx done IRQ), if free space become > high mark,
293 * Tx queue resumed.
294 *
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800295 ***************************************************/
296
297int iwl_queue_space(const struct iwl_queue *q)
298{
299 int s = q->read_ptr - q->write_ptr;
300
301 if (q->read_ptr > q->write_ptr)
302 s -= q->n_bd;
303
304 if (s <= 0)
305 s += q->n_window;
306 /* keep some reserve to not confuse empty and full situations */
307 s -= 2;
308 if (s < 0)
309 s = 0;
310 return s;
311}
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800312
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800313/**
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800314 * iwl_queue_init - Initialize queue's high/low-water and read/write indexes
315 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700316int iwl_queue_init(struct iwl_queue *q, int count, int slots_num, u32 id)
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800317{
318 q->n_bd = count;
319 q->n_window = slots_num;
320 q->id = id;
321
322 /* count must be power-of-two size, otherwise iwl_queue_inc_wrap
323 * and iwl_queue_dec_wrap are broken. */
Johannes Berg3e41ace2011-04-18 09:12:37 -0700324 if (WARN_ON(!is_power_of_2(count)))
325 return -EINVAL;
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800326
327 /* slots_num must be power-of-two size, otherwise
328 * get_cmd_index is broken. */
Johannes Berg3e41ace2011-04-18 09:12:37 -0700329 if (WARN_ON(!is_power_of_2(slots_num)))
330 return -EINVAL;
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800331
332 q->low_mark = q->n_window / 4;
333 if (q->low_mark < 4)
334 q->low_mark = 4;
335
336 q->high_mark = q->n_window / 8;
337 if (q->high_mark < 2)
338 q->high_mark = 2;
339
340 q->write_ptr = q->read_ptr = 0;
341
342 return 0;
343}
344
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700345static void iwlagn_txq_inval_byte_cnt_tbl(struct iwl_trans *trans,
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300346 struct iwl_tx_queue *txq)
347{
Emmanuel Grumbach105183b2011-08-25 23:11:02 -0700348 struct iwl_trans_pcie *trans_pcie =
349 IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700350 struct iwlagn_scd_bc_tbl *scd_bc_tbl = trans_pcie->scd_bc_tbls.addr;
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300351 int txq_id = txq->q.id;
352 int read_ptr = txq->q.read_ptr;
353 u8 sta_id = 0;
354 __le16 bc_ent;
Emmanuel Grumbach132f98c2011-09-20 15:37:24 -0700355 struct iwl_tx_cmd *tx_cmd =
356 (struct iwl_tx_cmd *) txq->cmd[txq->q.read_ptr]->payload;
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300357
358 WARN_ON(read_ptr >= TFD_QUEUE_SIZE_MAX);
359
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700360 if (txq_id != trans->shrd->cmd_queue)
Emmanuel Grumbach132f98c2011-09-20 15:37:24 -0700361 sta_id = tx_cmd->sta_id;
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300362
363 bc_ent = cpu_to_le16(1 | (sta_id << 12));
364 scd_bc_tbl[txq_id].tfd_offset[read_ptr] = bc_ent;
365
366 if (read_ptr < TFD_QUEUE_SIZE_BC_DUP)
367 scd_bc_tbl[txq_id].
368 tfd_offset[TFD_QUEUE_SIZE_MAX + read_ptr] = bc_ent;
369}
370
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700371static int iwlagn_tx_queue_set_q2ratid(struct iwl_trans *trans, u16 ra_tid,
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300372 u16 txq_id)
373{
374 u32 tbl_dw_addr;
375 u32 tbl_dw;
376 u16 scd_q2ratid;
377
Emmanuel Grumbach105183b2011-08-25 23:11:02 -0700378 struct iwl_trans_pcie *trans_pcie =
379 IWL_TRANS_GET_PCIE_TRANS(trans);
380
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300381 scd_q2ratid = ra_tid & SCD_QUEUE_RA_TID_MAP_RATID_MSK;
382
Emmanuel Grumbach105183b2011-08-25 23:11:02 -0700383 tbl_dw_addr = trans_pcie->scd_base_addr +
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300384 SCD_TRANS_TBL_OFFSET_QUEUE(txq_id);
385
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200386 tbl_dw = iwl_read_targ_mem(trans, tbl_dw_addr);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300387
388 if (txq_id & 0x1)
389 tbl_dw = (scd_q2ratid << 16) | (tbl_dw & 0x0000FFFF);
390 else
391 tbl_dw = scd_q2ratid | (tbl_dw & 0xFFFF0000);
392
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200393 iwl_write_targ_mem(trans, tbl_dw_addr, tbl_dw);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300394
395 return 0;
396}
397
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700398static void iwlagn_tx_queue_stop_scheduler(struct iwl_trans *trans, u16 txq_id)
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300399{
400 /* Simply stop the queue, but don't change any configuration;
401 * the SCD_ACT_EN bit is the write-enable mask for the ACTIVE bit. */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200402 iwl_write_prph(trans,
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300403 SCD_QUEUE_STATUS_BITS(txq_id),
404 (0 << SCD_QUEUE_STTS_REG_POS_ACTIVE)|
405 (1 << SCD_QUEUE_STTS_REG_POS_SCD_ACT_EN));
406}
407
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700408void iwl_trans_set_wr_ptrs(struct iwl_trans *trans,
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300409 int txq_id, u32 index)
410{
Emmanuel Grumbach631b84c2011-12-07 09:30:21 +0200411 IWL_DEBUG_TX_QUEUES(trans, "Q %d WrPtr: %d", txq_id, index & 0xff);
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200412 iwl_write_direct32(trans, HBUS_TARG_WRPTR,
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300413 (index & 0xff) | (txq_id << 8));
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200414 iwl_write_prph(trans, SCD_QUEUE_RDPTR(txq_id), index);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300415}
416
Emmanuel Grumbachc91bd122011-08-25 23:11:28 -0700417void iwl_trans_tx_queue_set_status(struct iwl_trans *trans,
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300418 struct iwl_tx_queue *txq,
419 int tx_fifo_id, int scd_retry)
420{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700421 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300422 int txq_id = txq->q.id;
Emmanuel Grumbachc91bd122011-08-25 23:11:28 -0700423 int active =
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700424 test_bit(txq_id, &trans_pcie->txq_ctx_active_msk) ? 1 : 0;
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300425
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200426 iwl_write_prph(trans, SCD_QUEUE_STATUS_BITS(txq_id),
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300427 (active << SCD_QUEUE_STTS_REG_POS_ACTIVE) |
428 (tx_fifo_id << SCD_QUEUE_STTS_REG_POS_TXF) |
429 (1 << SCD_QUEUE_STTS_REG_POS_WSL) |
430 SCD_QUEUE_STTS_REG_MSK);
431
432 txq->sched_retry = scd_retry;
433
Emmanuel Grumbach81a3de12011-11-10 06:55:24 -0800434 IWL_DEBUG_TX_QUEUES(trans, "%s %s Queue %d on FIFO %d\n",
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300435 active ? "Activate" : "Deactivate",
436 scd_retry ? "BA" : "AC/CMD", txq_id, tx_fifo_id);
437}
438
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -0700439static inline int get_fifo_from_tid(struct iwl_trans_pcie *trans_pcie,
440 u8 ctx, u16 tid)
Emmanuel Grumbachba562f72011-08-25 23:11:22 -0700441{
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -0700442 const u8 *ac_to_fifo = trans_pcie->ac_to_fifo[ctx];
Emmanuel Grumbachba562f72011-08-25 23:11:22 -0700443 if (likely(tid < ARRAY_SIZE(tid_to_ac)))
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -0700444 return ac_to_fifo[tid_to_ac[tid]];
Emmanuel Grumbachba562f72011-08-25 23:11:22 -0700445
446 /* no support for TIDs 8-15 yet */
447 return -EINVAL;
448}
449
Emmanuel Grumbach76bc10f2011-11-21 13:25:31 +0200450static inline bool is_agg_txqid_valid(struct iwl_trans *trans, int txq_id)
451{
452 if (txq_id < IWLAGN_FIRST_AMPDU_QUEUE)
453 return false;
454 return txq_id < (IWLAGN_FIRST_AMPDU_QUEUE +
455 hw_params(trans).num_ampdu_queues);
456}
457
Emmanuel Grumbachc91bd122011-08-25 23:11:28 -0700458void iwl_trans_pcie_tx_agg_setup(struct iwl_trans *trans,
459 enum iwl_rxon_context_id ctx, int sta_id,
Emmanuel Grumbach822e8b22011-11-21 13:25:31 +0200460 int tid, int frame_limit, u16 ssn)
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300461{
Emmanuel Grumbach822e8b22011-11-21 13:25:31 +0200462 int tx_fifo, txq_id;
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300463 u16 ra_tid;
464 unsigned long flags;
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300465
Emmanuel Grumbach105183b2011-08-25 23:11:02 -0700466 struct iwl_trans_pcie *trans_pcie =
467 IWL_TRANS_GET_PCIE_TRANS(trans);
468
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300469 if (WARN_ON(sta_id == IWL_INVALID_STATION))
470 return;
Emmanuel Grumbach5f85a782011-08-25 23:11:18 -0700471 if (WARN_ON(tid >= IWL_MAX_TID_COUNT))
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300472 return;
473
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -0700474 tx_fifo = get_fifo_from_tid(trans_pcie, ctx, tid);
Emmanuel Grumbachba562f72011-08-25 23:11:22 -0700475 if (WARN_ON(tx_fifo < 0)) {
476 IWL_ERR(trans, "txq_agg_setup, bad fifo: %d\n", tx_fifo);
477 return;
478 }
479
Emmanuel Grumbach76bc10f2011-11-21 13:25:31 +0200480 txq_id = trans_pcie->agg_txq[sta_id][tid];
481 if (WARN_ON_ONCE(is_agg_txqid_valid(trans, txq_id) == false)) {
482 IWL_ERR(trans,
483 "queue number out of range: %d, must be %d to %d\n",
484 txq_id, IWLAGN_FIRST_AMPDU_QUEUE,
485 IWLAGN_FIRST_AMPDU_QUEUE +
486 hw_params(trans).num_ampdu_queues - 1);
487 return;
488 }
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300489
490 ra_tid = BUILD_RAxTID(sta_id, tid);
491
Emmanuel Grumbachc91bd122011-08-25 23:11:28 -0700492 spin_lock_irqsave(&trans->shrd->lock, flags);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300493
494 /* Stop this Tx queue before configuring it */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700495 iwlagn_tx_queue_stop_scheduler(trans, txq_id);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300496
497 /* Map receiver-address / traffic-ID to this queue */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700498 iwlagn_tx_queue_set_q2ratid(trans, ra_tid, txq_id);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300499
500 /* Set this queue as a chain-building queue */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200501 iwl_set_bits_prph(trans, SCD_QUEUECHAIN_SEL, (1<<txq_id));
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300502
503 /* enable aggregations for the queue */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200504 iwl_set_bits_prph(trans, SCD_AGGR_SEL, (1<<txq_id));
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300505
506 /* Place first TFD at index corresponding to start sequence number.
507 * Assumes that ssn_idx is valid (!= 0xFFF) */
Emmanuel Grumbach822e8b22011-11-21 13:25:31 +0200508 trans_pcie->txq[txq_id].q.read_ptr = (ssn & 0xff);
509 trans_pcie->txq[txq_id].q.write_ptr = (ssn & 0xff);
510 iwl_trans_set_wr_ptrs(trans, txq_id, ssn);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300511
512 /* Set up Tx window size and frame limit for this queue */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200513 iwl_write_targ_mem(trans, trans_pcie->scd_base_addr +
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300514 SCD_CONTEXT_QUEUE_OFFSET(txq_id) +
515 sizeof(u32),
516 ((frame_limit <<
517 SCD_QUEUE_CTX_REG2_WIN_SIZE_POS) &
518 SCD_QUEUE_CTX_REG2_WIN_SIZE_MSK) |
519 ((frame_limit <<
520 SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS) &
521 SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK));
522
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200523 iwl_set_bits_prph(trans, SCD_INTERRUPT_MASK, (1 << txq_id));
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300524
525 /* Set up Status area in SRAM, map to Tx DMA/FIFO, activate the queue */
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700526 iwl_trans_tx_queue_set_status(trans, &trans_pcie->txq[txq_id],
Emmanuel Grumbachc91bd122011-08-25 23:11:28 -0700527 tx_fifo, 1);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300528
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700529 trans_pcie->txq[txq_id].sta_id = sta_id;
530 trans_pcie->txq[txq_id].tid = tid;
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -0700531
Emmanuel Grumbachc91bd122011-08-25 23:11:28 -0700532 spin_unlock_irqrestore(&trans->shrd->lock, flags);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300533}
534
Emmanuel Grumbach288712a2011-08-25 23:11:25 -0700535/*
536 * Find first available (lowest unused) Tx Queue, mark it "active".
537 * Called only when finding queue for aggregation.
538 * Should never return anything < 7, because they should already
539 * be in use as EDCA AC (0-3), Command (4), reserved (5, 6)
540 */
541static int iwlagn_txq_ctx_activate_free(struct iwl_trans *trans)
542{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700543 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach288712a2011-08-25 23:11:25 -0700544 int txq_id;
545
546 for (txq_id = 0; txq_id < hw_params(trans).max_txq_num; txq_id++)
547 if (!test_and_set_bit(txq_id,
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700548 &trans_pcie->txq_ctx_active_msk))
Emmanuel Grumbach288712a2011-08-25 23:11:25 -0700549 return txq_id;
550 return -1;
551}
552
553int iwl_trans_pcie_tx_agg_alloc(struct iwl_trans *trans,
Emmanuel Grumbach3c69b592011-11-21 13:25:31 +0200554 int sta_id, int tid)
Emmanuel Grumbach288712a2011-08-25 23:11:25 -0700555{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700556 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Wey-Yi Guy143bb152011-09-15 11:46:54 -0700557 int txq_id;
Emmanuel Grumbach288712a2011-08-25 23:11:25 -0700558
559 txq_id = iwlagn_txq_ctx_activate_free(trans);
560 if (txq_id == -1) {
561 IWL_ERR(trans, "No free aggregation queue available\n");
562 return -ENXIO;
563 }
564
Emmanuel Grumbach76bc10f2011-11-21 13:25:31 +0200565 trans_pcie->agg_txq[sta_id][tid] = txq_id;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700566 iwl_set_swq_id(&trans_pcie->txq[txq_id], get_ac_from_tid(tid), txq_id);
Emmanuel Grumbach288712a2011-08-25 23:11:25 -0700567
Emmanuel Grumbach288712a2011-08-25 23:11:25 -0700568 return 0;
569}
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300570
Emmanuel Grumbachbc237732011-11-21 13:25:31 +0200571int iwl_trans_pcie_tx_agg_disable(struct iwl_trans *trans, int sta_id, int tid)
Emmanuel Grumbach7f01d562011-08-25 23:11:27 -0700572{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700573 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach76bc10f2011-11-21 13:25:31 +0200574 u8 txq_id = trans_pcie->agg_txq[sta_id][tid];
Emmanuel Grumbachbc237732011-11-21 13:25:31 +0200575
Emmanuel Grumbach76bc10f2011-11-21 13:25:31 +0200576 if (WARN_ON_ONCE(is_agg_txqid_valid(trans, txq_id) == false)) {
Emmanuel Grumbachbc237732011-11-21 13:25:31 +0200577 IWL_ERR(trans,
578 "queue number out of range: %d, must be %d to %d\n",
579 txq_id, IWLAGN_FIRST_AMPDU_QUEUE,
580 IWLAGN_FIRST_AMPDU_QUEUE +
581 hw_params(trans).num_ampdu_queues - 1);
582 return -EINVAL;
583 }
584
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700585 iwlagn_tx_queue_stop_scheduler(trans, txq_id);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300586
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200587 iwl_clear_bits_prph(trans, SCD_AGGR_SEL, (1 << txq_id));
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300588
Emmanuel Grumbach76bc10f2011-11-21 13:25:31 +0200589 trans_pcie->agg_txq[sta_id][tid] = 0;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700590 trans_pcie->txq[txq_id].q.read_ptr = 0;
591 trans_pcie->txq[txq_id].q.write_ptr = 0;
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300592 /* supposes that ssn_idx is valid (!= 0xFFF) */
Emmanuel Grumbachba562f72011-08-25 23:11:22 -0700593 iwl_trans_set_wr_ptrs(trans, txq_id, 0);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300594
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200595 iwl_clear_bits_prph(trans, SCD_INTERRUPT_MASK, (1 << txq_id));
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700596 iwl_txq_ctx_deactivate(trans_pcie, txq_id);
597 iwl_trans_tx_queue_set_status(trans, &trans_pcie->txq[txq_id], 0, 0);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300598 return 0;
599}
600
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800601/*************** HOST COMMAND QUEUE FUNCTIONS *****/
602
603/**
604 * iwl_enqueue_hcmd - enqueue a uCode command
605 * @priv: device private data point
606 * @cmd: a point to the ucode command structure
607 *
608 * The function returns < 0 values to indicate the operation is
609 * failed. On success, it turns the index (> 0) of command in the
610 * command queue.
611 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700612static int iwl_enqueue_hcmd(struct iwl_trans *trans, struct iwl_host_cmd *cmd)
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800613{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700614 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
615 struct iwl_tx_queue *txq = &trans_pcie->txq[trans->shrd->cmd_queue];
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800616 struct iwl_queue *q = &txq->q;
Johannes Bergc2acea82009-07-24 11:13:05 -0700617 struct iwl_device_cmd *out_cmd;
618 struct iwl_cmd_meta *out_meta;
Tomas Winklerf3674222008-08-04 16:00:44 +0800619 dma_addr_t phys_addr;
620 unsigned long flags;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800621 u32 idx;
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700622 u16 copy_size, cmd_size;
Wey-Yi Guy0975cc82010-07-31 08:34:07 -0700623 bool is_ct_kill = false;
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700624 bool had_nocopy = false;
625 int i;
626 u8 *cmd_dest;
627#ifdef CONFIG_IWLWIFI_DEVICE_TRACING
628 const void *trace_bufs[IWL_MAX_CMD_TFDS + 1] = {};
629 int trace_lens[IWL_MAX_CMD_TFDS + 1] = {};
630 int trace_idx;
631#endif
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800632
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700633 if (test_bit(STATUS_FW_ERROR, &trans->shrd->status)) {
634 IWL_WARN(trans, "fw recovery, no hcmd send\n");
Wey-Yi Guy3083d032011-05-06 17:06:44 -0700635 return -EIO;
636 }
637
Emmanuel Grumbachfd656932011-08-25 23:11:19 -0700638 if ((trans->shrd->ucode_owner == IWL_OWNERSHIP_TM) &&
Wey-Yi Guyeedb6e32011-07-08 08:46:27 -0700639 !(cmd->flags & CMD_ON_DEMAND)) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700640 IWL_DEBUG_HC(trans, "tm own the uCode, no regular hcmd send\n");
Wey-Yi Guyeedb6e32011-07-08 08:46:27 -0700641 return -EIO;
642 }
643
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700644 copy_size = sizeof(out_cmd->hdr);
645 cmd_size = sizeof(out_cmd->hdr);
646
647 /* need one for the header if the first is NOCOPY */
648 BUILD_BUG_ON(IWL_MAX_CMD_TFDS > IWL_NUM_OF_TBS - 1);
649
650 for (i = 0; i < IWL_MAX_CMD_TFDS; i++) {
651 if (!cmd->len[i])
652 continue;
653 if (cmd->dataflags[i] & IWL_HCMD_DFL_NOCOPY) {
654 had_nocopy = true;
655 } else {
656 /* NOCOPY must not be followed by normal! */
657 if (WARN_ON(had_nocopy))
658 return -EINVAL;
659 copy_size += cmd->len[i];
660 }
661 cmd_size += cmd->len[i];
662 }
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800663
Johannes Berg3e41ace2011-04-18 09:12:37 -0700664 /*
665 * If any of the command structures end up being larger than
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700666 * the TFD_MAX_PAYLOAD_SIZE and they aren't dynamically
667 * allocated into separate TFDs, then we will need to
668 * increase the size of the buffers.
Johannes Berg3e41ace2011-04-18 09:12:37 -0700669 */
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700670 if (WARN_ON(copy_size > TFD_MAX_PAYLOAD_SIZE))
Johannes Berg3e41ace2011-04-18 09:12:37 -0700671 return -EINVAL;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800672
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700673 if (iwl_is_rfkill(trans->shrd) || iwl_is_ctkill(trans->shrd)) {
674 IWL_WARN(trans, "Not sending command - %s KILL\n",
675 iwl_is_rfkill(trans->shrd) ? "RF" : "CT");
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800676 return -EIO;
677 }
678
Emmanuel Grumbach72012472011-08-25 23:11:07 -0700679 spin_lock_irqsave(&trans->hcmd_lock, flags);
Stanislaw Gruszka3598e172011-03-31 17:36:26 +0200680
Johannes Bergc2acea82009-07-24 11:13:05 -0700681 if (iwl_queue_space(q) < ((cmd->flags & CMD_ASYNC) ? 2 : 1)) {
Emmanuel Grumbach72012472011-08-25 23:11:07 -0700682 spin_unlock_irqrestore(&trans->hcmd_lock, flags);
Stanislaw Gruszka3598e172011-03-31 17:36:26 +0200683
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700684 IWL_ERR(trans, "No space in command queue\n");
Emmanuel Grumbachfd656932011-08-25 23:11:19 -0700685 is_ct_kill = iwl_check_for_ct_kill(priv(trans));
Wey-Yi Guy0975cc82010-07-31 08:34:07 -0700686 if (!is_ct_kill) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700687 IWL_ERR(trans, "Restarting adapter queue is full\n");
Emmanuel Grumbachfd656932011-08-25 23:11:19 -0700688 iwlagn_fw_error(priv(trans), false);
Wey-Yi Guy7812b162009-10-02 13:43:58 -0700689 }
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800690 return -ENOSPC;
691 }
692
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700693 idx = get_cmd_index(q, q->write_ptr);
Gregory Greenmanda99c4b2008-08-04 16:00:40 +0800694 out_cmd = txq->cmd[idx];
Johannes Bergc2acea82009-07-24 11:13:05 -0700695 out_meta = &txq->meta[idx];
696
Daniel C Halperin8ce73f32009-07-31 14:28:06 -0700697 memset(out_meta, 0, sizeof(*out_meta)); /* re-initialize to NULL */
Johannes Bergc2acea82009-07-24 11:13:05 -0700698 if (cmd->flags & CMD_WANT_SKB)
699 out_meta->source = cmd;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800700
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700701 /* set up the header */
702
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800703 out_cmd->hdr.cmd = cmd->id;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800704 out_cmd->hdr.flags = 0;
Emmanuel Grumbachcefeaa52011-08-25 23:10:40 -0700705 out_cmd->hdr.sequence =
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700706 cpu_to_le16(QUEUE_TO_SEQ(trans->shrd->cmd_queue) |
Emmanuel Grumbachcefeaa52011-08-25 23:10:40 -0700707 INDEX_TO_SEQ(q->write_ptr));
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800708
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700709 /* and copy the data that needs to be copied */
710
Emmanuel Grumbach132f98c2011-09-20 15:37:24 -0700711 cmd_dest = out_cmd->payload;
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700712 for (i = 0; i < IWL_MAX_CMD_TFDS; i++) {
713 if (!cmd->len[i])
714 continue;
715 if (cmd->dataflags[i] & IWL_HCMD_DFL_NOCOPY)
716 break;
717 memcpy(cmd_dest, cmd->data[i], cmd->len[i]);
718 cmd_dest += cmd->len[i];
Esti Kummerded2ae72008-08-04 16:00:45 +0800719 }
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700720
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700721 IWL_DEBUG_HC(trans, "Sending command %s (#%x), seq: 0x%04X, "
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700722 "%d bytes at %d[%d]:%d\n",
723 get_cmd_string(out_cmd->hdr.cmd),
724 out_cmd->hdr.cmd,
725 le16_to_cpu(out_cmd->hdr.sequence), cmd_size,
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700726 q->write_ptr, idx, trans->shrd->cmd_queue);
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700727
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200728 phys_addr = dma_map_single(trans->dev, &out_cmd->hdr, copy_size,
Emmanuel Grumbach795414d2011-06-18 08:12:57 -0700729 DMA_BIDIRECTIONAL);
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200730 if (unlikely(dma_mapping_error(trans->dev, phys_addr))) {
Johannes Berg2c46f722011-04-28 07:27:10 -0700731 idx = -ENOMEM;
732 goto out;
733 }
734
FUJITA Tomonori2e724442010-06-03 14:19:20 +0900735 dma_unmap_addr_set(out_meta, mapping, phys_addr);
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700736 dma_unmap_len_set(out_meta, len, copy_size);
737
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700738 iwlagn_txq_attach_buf_to_tfd(trans, txq,
739 phys_addr, copy_size, 1);
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700740#ifdef CONFIG_IWLWIFI_DEVICE_TRACING
741 trace_bufs[0] = &out_cmd->hdr;
742 trace_lens[0] = copy_size;
743 trace_idx = 1;
744#endif
745
746 for (i = 0; i < IWL_MAX_CMD_TFDS; i++) {
747 if (!cmd->len[i])
748 continue;
749 if (!(cmd->dataflags[i] & IWL_HCMD_DFL_NOCOPY))
750 continue;
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200751 phys_addr = dma_map_single(trans->dev,
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700752 (void *)cmd->data[i],
John W. Linville3be3fdb2011-06-28 13:53:32 -0400753 cmd->len[i], DMA_BIDIRECTIONAL);
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200754 if (dma_mapping_error(trans->dev, phys_addr)) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700755 iwlagn_unmap_tfd(trans, out_meta,
Johannes Berge8154072011-06-27 07:54:49 -0700756 &txq->tfds[q->write_ptr],
John W. Linville3be3fdb2011-06-28 13:53:32 -0400757 DMA_BIDIRECTIONAL);
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700758 idx = -ENOMEM;
759 goto out;
760 }
761
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700762 iwlagn_txq_attach_buf_to_tfd(trans, txq, phys_addr,
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700763 cmd->len[i], 0);
764#ifdef CONFIG_IWLWIFI_DEVICE_TRACING
765 trace_bufs[trace_idx] = cmd->data[i];
766 trace_lens[trace_idx] = cmd->len[i];
767 trace_idx++;
768#endif
769 }
Reinette Chatredf833b12009-04-21 10:55:48 -0700770
Emmanuel Grumbachafaf6b52011-07-08 08:46:09 -0700771 out_meta->flags = cmd->flags;
Johannes Berg2c46f722011-04-28 07:27:10 -0700772
773 txq->need_update = 1;
774
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700775 /* check that tracing gets all possible blocks */
776 BUILD_BUG_ON(IWL_MAX_CMD_TFDS + 1 != 3);
777#ifdef CONFIG_IWLWIFI_DEVICE_TRACING
Emmanuel Grumbachfd656932011-08-25 23:11:19 -0700778 trace_iwlwifi_dev_hcmd(priv(trans), cmd->flags,
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700779 trace_bufs[0], trace_lens[0],
780 trace_bufs[1], trace_lens[1],
781 trace_bufs[2], trace_lens[2]);
782#endif
Reinette Chatredf833b12009-04-21 10:55:48 -0700783
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800784 /* Increment and update queue's write index */
785 q->write_ptr = iwl_queue_inc_wrap(q->write_ptr, q->n_bd);
Emmanuel Grumbachfd656932011-08-25 23:11:19 -0700786 iwl_txq_update_write_ptr(trans, txq);
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800787
Johannes Berg2c46f722011-04-28 07:27:10 -0700788 out:
Emmanuel Grumbach72012472011-08-25 23:11:07 -0700789 spin_unlock_irqrestore(&trans->hcmd_lock, flags);
Abhijeet Kolekar7bfedc52010-02-03 13:47:56 -0800790 return idx;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800791}
792
Tomas Winkler17b88922008-05-29 16:35:12 +0800793/**
794 * iwl_hcmd_queue_reclaim - Reclaim TX command queue entries already Tx'd
795 *
796 * When FW advances 'R' index, all entries between old and new 'R' index
797 * need to be reclaimed. As result, some free space forms. If there is
798 * enough free space (> low mark), wake the stack that feeds us.
799 */
Emmanuel Grumbach3e10cae2011-09-06 09:31:18 -0700800static void iwl_hcmd_queue_reclaim(struct iwl_trans *trans, int txq_id,
801 int idx)
Tomas Winkler17b88922008-05-29 16:35:12 +0800802{
Emmanuel Grumbach3e10cae2011-09-06 09:31:18 -0700803 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700804 struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id];
Tomas Winkler17b88922008-05-29 16:35:12 +0800805 struct iwl_queue *q = &txq->q;
806 int nfreed = 0;
807
Tomas Winkler499b1882008-10-14 12:32:48 -0700808 if ((idx >= q->n_bd) || (iwl_queue_used(q, idx) == 0)) {
Emmanuel Grumbach3e10cae2011-09-06 09:31:18 -0700809 IWL_ERR(trans, "%s: Read index for DMA queue txq id (%d), "
Daniel Halperin2e5d04d2011-05-27 08:40:28 -0700810 "index %d is out of range [0-%d] %d %d.\n", __func__,
811 txq_id, idx, q->n_bd, q->write_ptr, q->read_ptr);
Tomas Winkler17b88922008-05-29 16:35:12 +0800812 return;
813 }
814
Tomas Winkler499b1882008-10-14 12:32:48 -0700815 for (idx = iwl_queue_inc_wrap(idx, q->n_bd); q->read_ptr != idx;
816 q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd)) {
817
818 if (nfreed++ > 0) {
Emmanuel Grumbach3e10cae2011-09-06 09:31:18 -0700819 IWL_ERR(trans, "HCMD skipped: index (%d) %d %d\n", idx,
Tomas Winkler17b88922008-05-29 16:35:12 +0800820 q->write_ptr, q->read_ptr);
Emmanuel Grumbach3e10cae2011-09-06 09:31:18 -0700821 iwlagn_fw_error(priv(trans), false);
Tomas Winkler17b88922008-05-29 16:35:12 +0800822 }
Gregory Greenmanda99c4b2008-08-04 16:00:40 +0800823
Tomas Winkler17b88922008-05-29 16:35:12 +0800824 }
825}
826
827/**
828 * iwl_tx_cmd_complete - Pull unused buffers off the queue and reclaim them
829 * @rxb: Rx buffer to reclaim
Emmanuel Grumbach247c61d2011-09-20 15:37:23 -0700830 * @handler_status: return value of the handler of the command
831 * (put in setup_rx_handlers)
Tomas Winkler17b88922008-05-29 16:35:12 +0800832 *
833 * If an Rx buffer has an async callback associated with it the callback
834 * will be executed. The attached skb (if present) will only be freed
835 * if the callback returns 1
836 */
Emmanuel Grumbach247c61d2011-09-20 15:37:23 -0700837void iwl_tx_cmd_complete(struct iwl_trans *trans, struct iwl_rx_mem_buffer *rxb,
838 int handler_status)
Tomas Winkler17b88922008-05-29 16:35:12 +0800839{
Zhu Yi2f301222009-10-09 17:19:45 +0800840 struct iwl_rx_packet *pkt = rxb_addr(rxb);
Tomas Winkler17b88922008-05-29 16:35:12 +0800841 u16 sequence = le16_to_cpu(pkt->hdr.sequence);
842 int txq_id = SEQ_TO_QUEUE(sequence);
843 int index = SEQ_TO_INDEX(sequence);
Tomas Winkler17b88922008-05-29 16:35:12 +0800844 int cmd_index;
Johannes Bergc2acea82009-07-24 11:13:05 -0700845 struct iwl_device_cmd *cmd;
846 struct iwl_cmd_meta *meta;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700847 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
848 struct iwl_tx_queue *txq = &trans_pcie->txq[trans->shrd->cmd_queue];
Stanislaw Gruszka3598e172011-03-31 17:36:26 +0200849 unsigned long flags;
Tomas Winkler17b88922008-05-29 16:35:12 +0800850
851 /* If a Tx command is being handled and it isn't in the actual
852 * command queue then there a command routing bug has been introduced
853 * in the queue management code. */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700854 if (WARN(txq_id != trans->shrd->cmd_queue,
Johannes Berg13bb9482010-08-23 10:46:33 +0200855 "wrong command queue %d (should be %d), sequence 0x%X readp=%d writep=%d\n",
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700856 txq_id, trans->shrd->cmd_queue, sequence,
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700857 trans_pcie->txq[trans->shrd->cmd_queue].q.read_ptr,
858 trans_pcie->txq[trans->shrd->cmd_queue].q.write_ptr)) {
Emmanuel Grumbach3e10cae2011-09-06 09:31:18 -0700859 iwl_print_hex_error(trans, pkt, 32);
Johannes Berg55d6a3c2008-09-23 19:18:43 +0200860 return;
Winkler, Tomas01ef93232008-11-07 09:58:45 -0800861 }
Tomas Winkler17b88922008-05-29 16:35:12 +0800862
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700863 cmd_index = get_cmd_index(&txq->q, index);
Zhu Yidd487442010-03-22 02:28:41 -0700864 cmd = txq->cmd[cmd_index];
865 meta = &txq->meta[cmd_index];
Tomas Winkler17b88922008-05-29 16:35:12 +0800866
John W. Linville4d8b6142011-09-20 14:11:55 -0400867 txq->time_stamp = jiffies;
868
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700869 iwlagn_unmap_tfd(trans, meta, &txq->tfds[index],
870 DMA_BIDIRECTIONAL);
Reinette Chatrec33de622009-10-30 14:36:10 -0700871
Tomas Winkler17b88922008-05-29 16:35:12 +0800872 /* Input error checking is done when commands are added to queue. */
Johannes Bergc2acea82009-07-24 11:13:05 -0700873 if (meta->flags & CMD_WANT_SKB) {
Zhu Yi2f301222009-10-09 17:19:45 +0800874 meta->source->reply_page = (unsigned long)rxb_addr(rxb);
Emmanuel Grumbach247c61d2011-09-20 15:37:23 -0700875 meta->source->handler_status = handler_status;
Zhu Yi2f301222009-10-09 17:19:45 +0800876 rxb->page = NULL;
Emmanuel Grumbach247c61d2011-09-20 15:37:23 -0700877 }
Stanislaw Gruszka2624e962011-04-20 16:02:58 +0200878
Emmanuel Grumbach72012472011-08-25 23:11:07 -0700879 spin_lock_irqsave(&trans->hcmd_lock, flags);
Tomas Winkler17b88922008-05-29 16:35:12 +0800880
Emmanuel Grumbach3e10cae2011-09-06 09:31:18 -0700881 iwl_hcmd_queue_reclaim(trans, txq_id, index);
Tomas Winkler17b88922008-05-29 16:35:12 +0800882
Johannes Bergc2acea82009-07-24 11:13:05 -0700883 if (!(meta->flags & CMD_ASYNC)) {
Wey-Yi Guy05c89b92011-10-10 07:26:48 -0700884 if (!test_bit(STATUS_HCMD_ACTIVE, &trans->shrd->status)) {
885 IWL_WARN(trans,
886 "HCMD_ACTIVE already clear for command %s\n",
887 get_cmd_string(cmd->hdr.cmd));
888 }
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700889 clear_bit(STATUS_HCMD_ACTIVE, &trans->shrd->status);
890 IWL_DEBUG_INFO(trans, "Clearing HCMD_ACTIVE for command %s\n",
Reinette Chatred2dfe6d2010-02-18 22:03:04 -0800891 get_cmd_string(cmd->hdr.cmd));
Johannes Bergeffd4d92011-09-15 11:46:52 -0700892 wake_up(&trans->shrd->wait_command_queue);
Tomas Winkler17b88922008-05-29 16:35:12 +0800893 }
Stanislaw Gruszka3598e172011-03-31 17:36:26 +0200894
Zhu Yidd487442010-03-22 02:28:41 -0700895 meta->flags = 0;
Stanislaw Gruszka3598e172011-03-31 17:36:26 +0200896
Emmanuel Grumbach72012472011-08-25 23:11:07 -0700897 spin_unlock_irqrestore(&trans->hcmd_lock, flags);
Tomas Winkler17b88922008-05-29 16:35:12 +0800898}
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700899
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700900#define HOST_COMPLETE_TIMEOUT (2 * HZ)
901
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700902static int iwl_send_cmd_async(struct iwl_trans *trans, struct iwl_host_cmd *cmd)
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700903{
904 int ret;
905
906 /* An asynchronous command can not expect an SKB to be set. */
907 if (WARN_ON(cmd->flags & CMD_WANT_SKB))
908 return -EINVAL;
909
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700910
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700911 if (test_bit(STATUS_EXIT_PENDING, &trans->shrd->status))
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700912 return -EBUSY;
913
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700914 ret = iwl_enqueue_hcmd(trans, cmd);
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700915 if (ret < 0) {
Todd Previteb36b1102011-11-10 06:55:02 -0800916 IWL_DEBUG_QUIET_RFKILL(trans,
917 "Error sending %s: enqueue_hcmd failed: %d\n",
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700918 get_cmd_string(cmd->id), ret);
919 return ret;
920 }
921 return 0;
922}
923
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700924static int iwl_send_cmd_sync(struct iwl_trans *trans, struct iwl_host_cmd *cmd)
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700925{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700926 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700927 int cmd_idx;
928 int ret;
929
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700930 lockdep_assert_held(&trans->shrd->mutex);
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700931
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700932 IWL_DEBUG_INFO(trans, "Attempting to send sync command %s\n",
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700933 get_cmd_string(cmd->id));
934
Wey-Yi Guy94b3c452011-11-10 06:55:19 -0800935 if (test_bit(STATUS_EXIT_PENDING, &trans->shrd->status))
936 return -EBUSY;
937
938
939 if (test_bit(STATUS_RF_KILL_HW, &trans->shrd->status)) {
940 IWL_ERR(trans, "Command %s aborted: RF KILL Switch\n",
941 get_cmd_string(cmd->id));
942 return -ECANCELED;
943 }
944 if (test_bit(STATUS_FW_ERROR, &trans->shrd->status)) {
945 IWL_ERR(trans, "Command %s failed: FW Error\n",
946 get_cmd_string(cmd->id));
947 return -EIO;
948 }
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700949 set_bit(STATUS_HCMD_ACTIVE, &trans->shrd->status);
950 IWL_DEBUG_INFO(trans, "Setting HCMD_ACTIVE for command %s\n",
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700951 get_cmd_string(cmd->id));
952
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700953 cmd_idx = iwl_enqueue_hcmd(trans, cmd);
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700954 if (cmd_idx < 0) {
955 ret = cmd_idx;
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700956 clear_bit(STATUS_HCMD_ACTIVE, &trans->shrd->status);
Todd Previteb36b1102011-11-10 06:55:02 -0800957 IWL_DEBUG_QUIET_RFKILL(trans,
958 "Error sending %s: enqueue_hcmd failed: %d\n",
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700959 get_cmd_string(cmd->id), ret);
960 return ret;
961 }
962
Johannes Bergeffd4d92011-09-15 11:46:52 -0700963 ret = wait_event_timeout(trans->shrd->wait_command_queue,
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700964 !test_bit(STATUS_HCMD_ACTIVE, &trans->shrd->status),
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700965 HOST_COMPLETE_TIMEOUT);
966 if (!ret) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700967 if (test_bit(STATUS_HCMD_ACTIVE, &trans->shrd->status)) {
Wey-Yi Guyd10630a2011-10-10 07:26:46 -0700968 struct iwl_tx_queue *txq =
Emmanuel Grumbach397ede32011-10-10 07:27:18 -0700969 &trans_pcie->txq[trans->shrd->cmd_queue];
Wey-Yi Guyd10630a2011-10-10 07:26:46 -0700970 struct iwl_queue *q = &txq->q;
971
Todd Previteb36b1102011-11-10 06:55:02 -0800972 IWL_DEBUG_QUIET_RFKILL(trans,
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700973 "Error sending %s: time out after %dms.\n",
974 get_cmd_string(cmd->id),
975 jiffies_to_msecs(HOST_COMPLETE_TIMEOUT));
976
Todd Previteb36b1102011-11-10 06:55:02 -0800977 IWL_DEBUG_QUIET_RFKILL(trans,
Wey-Yi Guyd10630a2011-10-10 07:26:46 -0700978 "Current CMD queue read_ptr %d write_ptr %d\n",
979 q->read_ptr, q->write_ptr);
980
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700981 clear_bit(STATUS_HCMD_ACTIVE, &trans->shrd->status);
982 IWL_DEBUG_INFO(trans, "Clearing HCMD_ACTIVE for command"
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700983 "%s\n", get_cmd_string(cmd->id));
984 ret = -ETIMEDOUT;
985 goto cancel;
986 }
987 }
988
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700989 if ((cmd->flags & CMD_WANT_SKB) && !cmd->reply_page) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700990 IWL_ERR(trans, "Error: Response NULL in '%s'\n",
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700991 get_cmd_string(cmd->id));
992 ret = -EIO;
993 goto cancel;
994 }
995
996 return 0;
997
998cancel:
999 if (cmd->flags & CMD_WANT_SKB) {
1000 /*
1001 * Cancel the CMD_WANT_SKB flag for the cmd in the
1002 * TX cmd queue. Otherwise in case the cmd comes
1003 * in later, it will possibly set an invalid
1004 * address (cmd->meta.source).
1005 */
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001006 trans_pcie->txq[trans->shrd->cmd_queue].meta[cmd_idx].flags &=
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001007 ~CMD_WANT_SKB;
1008 }
Emmanuel Grumbach9cac4942011-11-10 06:55:20 -08001009
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001010 if (cmd->reply_page) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001011 iwl_free_pages(trans->shrd, cmd->reply_page);
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001012 cmd->reply_page = 0;
1013 }
1014
1015 return ret;
1016}
1017
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001018int iwl_trans_pcie_send_cmd(struct iwl_trans *trans, struct iwl_host_cmd *cmd)
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001019{
1020 if (cmd->flags & CMD_ASYNC)
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001021 return iwl_send_cmd_async(trans, cmd);
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001022
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001023 return iwl_send_cmd_sync(trans, cmd);
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001024}
1025
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001026/* Frees buffers until index _not_ inclusive */
Emmanuel Grumbach464021f2011-08-25 23:11:26 -07001027int iwl_tx_queue_reclaim(struct iwl_trans *trans, int txq_id, int index,
1028 struct sk_buff_head *skbs)
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001029{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001030 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1031 struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id];
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001032 struct iwl_queue *q = &txq->q;
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001033 int last_to_free;
Emmanuel Grumbach464021f2011-08-25 23:11:26 -07001034 int freed = 0;
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001035
Emmanuel Grumbach39644e92011-09-15 11:46:29 -07001036 /* This function is not meant to release cmd queue*/
1037 if (WARN_ON(txq_id == trans->shrd->cmd_queue))
1038 return 0;
1039
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001040 /*Since we free until index _not_ inclusive, the one before index is
1041 * the last we will free. This one must be used */
1042 last_to_free = iwl_queue_dec_wrap(index, q->n_bd);
1043
1044 if ((index >= q->n_bd) ||
1045 (iwl_queue_used(q, last_to_free) == 0)) {
1046 IWL_ERR(trans, "%s: Read index for DMA queue txq id (%d), "
1047 "last_to_free %d is out of range [0-%d] %d %d.\n",
1048 __func__, txq_id, last_to_free, q->n_bd,
1049 q->write_ptr, q->read_ptr);
Emmanuel Grumbach464021f2011-08-25 23:11:26 -07001050 return 0;
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001051 }
1052
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001053 if (WARN_ON(!skb_queue_empty(skbs)))
Emmanuel Grumbach464021f2011-08-25 23:11:26 -07001054 return 0;
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001055
1056 for (;
1057 q->read_ptr != index;
1058 q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd)) {
1059
Emmanuel Grumbach2c452292011-08-25 23:11:21 -07001060 if (WARN_ON_ONCE(txq->skbs[txq->q.read_ptr] == NULL))
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001061 continue;
1062
Emmanuel Grumbach2c452292011-08-25 23:11:21 -07001063 __skb_queue_tail(skbs, txq->skbs[txq->q.read_ptr]);
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001064
Emmanuel Grumbach2c452292011-08-25 23:11:21 -07001065 txq->skbs[txq->q.read_ptr] = NULL;
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001066
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001067 iwlagn_txq_inval_byte_cnt_tbl(trans, txq);
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001068
Emmanuel Grumbach39644e92011-09-15 11:46:29 -07001069 iwlagn_txq_free_tfd(trans, txq, txq->q.read_ptr, DMA_TO_DEVICE);
Emmanuel Grumbach464021f2011-08-25 23:11:26 -07001070 freed++;
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001071 }
Emmanuel Grumbach464021f2011-08-25 23:11:26 -07001072 return freed;
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001073}