blob: 461e1ae38e5ac576d6567ce650b48a01f033425b [file] [log] [blame]
Ron Rindjunsky1053d352008-05-05 10:22:43 +08001/******************************************************************************
2 *
Wey-Yi Guy901069c2011-04-05 09:42:00 -07003 * Copyright(c) 2003 - 2011 Intel Corporation. All rights reserved.
Ron Rindjunsky1053d352008-05-05 10:22:43 +08004 *
5 * Portions of this file are derived from the ipw3945 project, as well
6 * as portions of the ieee80211 subsystem header files.
7 *
8 * This program is free software; you can redistribute it and/or modify it
9 * under the terms of version 2 of the GNU General Public License as
10 * published by the Free Software Foundation.
11 *
12 * This program is distributed in the hope that it will be useful, but WITHOUT
13 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
14 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
15 * more details.
16 *
17 * You should have received a copy of the GNU General Public License along with
18 * this program; if not, write to the Free Software Foundation, Inc.,
19 * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
20 *
21 * The full GNU General Public License is included in this distribution in the
22 * file called LICENSE.
23 *
24 * Contact Information:
Winkler, Tomas759ef892008-12-09 11:28:58 -080025 * Intel Linux Wireless <ilw@linux.intel.com>
Ron Rindjunsky1053d352008-05-05 10:22:43 +080026 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
27 *
28 *****************************************************************************/
Tomas Winklerfd4abac2008-05-15 13:54:07 +080029#include <linux/etherdevice.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090030#include <linux/slab.h>
Emmanuel Grumbach253a6342011-07-11 07:39:46 -070031#include <linux/sched.h>
Emmanuel Grumbach253a6342011-07-11 07:39:46 -070032
Emmanuel Grumbach522376d2011-09-06 09:31:19 -070033#include "iwl-debug.h"
34#include "iwl-csr.h"
35#include "iwl-prph.h"
Ron Rindjunsky1053d352008-05-05 10:22:43 +080036#include "iwl-io.h"
Emmanuel Grumbach522376d2011-09-06 09:31:19 -070037#include "iwl-agn-hw.h"
Johannes Bergc17d0682011-09-15 11:46:42 -070038#include "iwl-trans-pcie-int.h"
Ron Rindjunsky1053d352008-05-05 10:22:43 +080039
Emmanuel Grumbach522376d2011-09-06 09:31:19 -070040#define IWL_TX_CRC_SIZE 4
41#define IWL_TX_DELIMITER_SIZE 4
42
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +030043/**
44 * iwl_trans_txq_update_byte_cnt_tbl - Set up entry in Tx byte-count array
45 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -070046void iwl_trans_txq_update_byte_cnt_tbl(struct iwl_trans *trans,
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +030047 struct iwl_tx_queue *txq,
48 u16 byte_cnt)
49{
Emmanuel Grumbach105183b2011-08-25 23:11:02 -070050 struct iwlagn_scd_bc_tbl *scd_bc_tbl;
Emmanuel Grumbach105183b2011-08-25 23:11:02 -070051 struct iwl_trans_pcie *trans_pcie =
52 IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +030053 int write_ptr = txq->q.write_ptr;
54 int txq_id = txq->q.id;
55 u8 sec_ctl = 0;
56 u8 sta_id = 0;
57 u16 len = byte_cnt + IWL_TX_CRC_SIZE + IWL_TX_DELIMITER_SIZE;
58 __le16 bc_ent;
Emmanuel Grumbach132f98c2011-09-20 15:37:24 -070059 struct iwl_tx_cmd *tx_cmd =
60 (struct iwl_tx_cmd *) txq->cmd[txq->q.write_ptr]->payload;
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +030061
Emmanuel Grumbach105183b2011-08-25 23:11:02 -070062 scd_bc_tbl = trans_pcie->scd_bc_tbls.addr;
63
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +030064 WARN_ON(len > 0xFFF || write_ptr >= TFD_QUEUE_SIZE_MAX);
65
Emmanuel Grumbach132f98c2011-09-20 15:37:24 -070066 sta_id = tx_cmd->sta_id;
67 sec_ctl = tx_cmd->sec_ctl;
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +030068
69 switch (sec_ctl & TX_CMD_SEC_MSK) {
70 case TX_CMD_SEC_CCM:
71 len += CCMP_MIC_LEN;
72 break;
73 case TX_CMD_SEC_TKIP:
74 len += TKIP_ICV_LEN;
75 break;
76 case TX_CMD_SEC_WEP:
77 len += WEP_IV_LEN + WEP_ICV_LEN;
78 break;
79 }
80
81 bc_ent = cpu_to_le16((len & 0xFFF) | (sta_id << 12));
82
83 scd_bc_tbl[txq_id].tfd_offset[write_ptr] = bc_ent;
84
85 if (write_ptr < TFD_QUEUE_SIZE_BC_DUP)
86 scd_bc_tbl[txq_id].
87 tfd_offset[TFD_QUEUE_SIZE_MAX + write_ptr] = bc_ent;
88}
89
Tomas Winklerfd4abac2008-05-15 13:54:07 +080090/**
91 * iwl_txq_update_write_ptr - Send new write index to hardware
92 */
Emmanuel Grumbachfd656932011-08-25 23:11:19 -070093void iwl_txq_update_write_ptr(struct iwl_trans *trans, struct iwl_tx_queue *txq)
Tomas Winklerfd4abac2008-05-15 13:54:07 +080094{
95 u32 reg = 0;
Tomas Winklerfd4abac2008-05-15 13:54:07 +080096 int txq_id = txq->q.id;
97
98 if (txq->need_update == 0)
Abhijeet Kolekar7bfedc52010-02-03 13:47:56 -080099 return;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800100
Emmanuel Grumbachfd656932011-08-25 23:11:19 -0700101 if (hw_params(trans).shadow_reg_enable) {
Wey-Yi Guyf81c1f42010-11-10 09:56:50 -0800102 /* shadow register enabled */
Emmanuel Grumbachfd656932011-08-25 23:11:19 -0700103 iwl_write32(bus(trans), HBUS_TARG_WRPTR,
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800104 txq->q.write_ptr | (txq_id << 8));
Wey-Yi Guyf81c1f42010-11-10 09:56:50 -0800105 } else {
106 /* if we're trying to save power */
Emmanuel Grumbachfd656932011-08-25 23:11:19 -0700107 if (test_bit(STATUS_POWER_PMI, &trans->shrd->status)) {
Wey-Yi Guyf81c1f42010-11-10 09:56:50 -0800108 /* wake up nic if it's powered down ...
109 * uCode will wake up, and interrupt us again, so next
110 * time we'll skip this part. */
Emmanuel Grumbachfd656932011-08-25 23:11:19 -0700111 reg = iwl_read32(bus(trans), CSR_UCODE_DRV_GP1);
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800112
Wey-Yi Guyf81c1f42010-11-10 09:56:50 -0800113 if (reg & CSR_UCODE_DRV_GP1_BIT_MAC_SLEEP) {
Emmanuel Grumbachfd656932011-08-25 23:11:19 -0700114 IWL_DEBUG_INFO(trans,
Wey-Yi Guyf81c1f42010-11-10 09:56:50 -0800115 "Tx queue %d requesting wakeup,"
116 " GP1 = 0x%x\n", txq_id, reg);
Emmanuel Grumbachfd656932011-08-25 23:11:19 -0700117 iwl_set_bit(bus(trans), CSR_GP_CNTRL,
Wey-Yi Guyf81c1f42010-11-10 09:56:50 -0800118 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
119 return;
120 }
121
Emmanuel Grumbachfd656932011-08-25 23:11:19 -0700122 iwl_write_direct32(bus(trans), HBUS_TARG_WRPTR,
Wey-Yi Guyf81c1f42010-11-10 09:56:50 -0800123 txq->q.write_ptr | (txq_id << 8));
124
125 /*
126 * else not in power-save mode,
127 * uCode will never sleep when we're
128 * trying to tx (during RFKILL, we're not trying to tx).
129 */
130 } else
Emmanuel Grumbachfd656932011-08-25 23:11:19 -0700131 iwl_write32(bus(trans), HBUS_TARG_WRPTR,
Wey-Yi Guyf81c1f42010-11-10 09:56:50 -0800132 txq->q.write_ptr | (txq_id << 8));
133 }
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800134 txq->need_update = 0;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800135}
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800136
Johannes Berg214d14d2011-05-04 07:50:44 -0700137static inline dma_addr_t iwl_tfd_tb_get_addr(struct iwl_tfd *tfd, u8 idx)
138{
139 struct iwl_tfd_tb *tb = &tfd->tbs[idx];
140
141 dma_addr_t addr = get_unaligned_le32(&tb->lo);
142 if (sizeof(dma_addr_t) > sizeof(u32))
143 addr |=
144 ((dma_addr_t)(le16_to_cpu(tb->hi_n_len) & 0xF) << 16) << 16;
145
146 return addr;
147}
148
149static inline u16 iwl_tfd_tb_get_len(struct iwl_tfd *tfd, u8 idx)
150{
151 struct iwl_tfd_tb *tb = &tfd->tbs[idx];
152
153 return le16_to_cpu(tb->hi_n_len) >> 4;
154}
155
156static inline void iwl_tfd_set_tb(struct iwl_tfd *tfd, u8 idx,
157 dma_addr_t addr, u16 len)
158{
159 struct iwl_tfd_tb *tb = &tfd->tbs[idx];
160 u16 hi_n_len = len << 4;
161
162 put_unaligned_le32(addr, &tb->lo);
163 if (sizeof(dma_addr_t) > sizeof(u32))
164 hi_n_len |= ((addr >> 16) >> 16) & 0xF;
165
166 tb->hi_n_len = cpu_to_le16(hi_n_len);
167
168 tfd->num_tbs = idx + 1;
169}
170
171static inline u8 iwl_tfd_get_num_tbs(struct iwl_tfd *tfd)
172{
173 return tfd->num_tbs & 0x1f;
174}
175
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700176static void iwlagn_unmap_tfd(struct iwl_trans *trans, struct iwl_cmd_meta *meta,
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700177 struct iwl_tfd *tfd, enum dma_data_direction dma_dir)
Johannes Berg214d14d2011-05-04 07:50:44 -0700178{
Johannes Berg214d14d2011-05-04 07:50:44 -0700179 int i;
180 int num_tbs;
181
Johannes Berg214d14d2011-05-04 07:50:44 -0700182 /* Sanity check on number of chunks */
183 num_tbs = iwl_tfd_get_num_tbs(tfd);
184
185 if (num_tbs >= IWL_NUM_OF_TBS) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700186 IWL_ERR(trans, "Too many chunks: %i\n", num_tbs);
Johannes Berg214d14d2011-05-04 07:50:44 -0700187 /* @todo issue fatal error, it is quite serious situation */
188 return;
189 }
190
191 /* Unmap tx_cmd */
192 if (num_tbs)
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700193 dma_unmap_single(bus(trans)->dev,
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700194 dma_unmap_addr(meta, mapping),
195 dma_unmap_len(meta, len),
Emmanuel Grumbach795414d2011-06-18 08:12:57 -0700196 DMA_BIDIRECTIONAL);
Johannes Berg214d14d2011-05-04 07:50:44 -0700197
198 /* Unmap chunks, if any. */
199 for (i = 1; i < num_tbs; i++)
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700200 dma_unmap_single(bus(trans)->dev, iwl_tfd_tb_get_addr(tfd, i),
Johannes Berge8154072011-06-27 07:54:49 -0700201 iwl_tfd_tb_get_len(tfd, i), dma_dir);
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700202}
203
204/**
205 * iwlagn_txq_free_tfd - Free all chunks referenced by TFD [txq->q.read_ptr]
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700206 * @trans - transport private data
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700207 * @txq - tx queue
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700208 * @index - the index of the TFD to be freed
Emmanuel Grumbach39644e92011-09-15 11:46:29 -0700209 *@dma_dir - the direction of the DMA mapping
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700210 *
211 * Does NOT advance any TFD circular buffer read/write indexes
212 * Does NOT free the TFD itself (which is within circular buffer)
213 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700214void iwlagn_txq_free_tfd(struct iwl_trans *trans, struct iwl_tx_queue *txq,
Emmanuel Grumbach39644e92011-09-15 11:46:29 -0700215 int index, enum dma_data_direction dma_dir)
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700216{
217 struct iwl_tfd *tfd_tmp = txq->tfds;
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700218
Emmanuel Grumbach39644e92011-09-15 11:46:29 -0700219 iwlagn_unmap_tfd(trans, &txq->meta[index], &tfd_tmp[index], dma_dir);
Johannes Berg214d14d2011-05-04 07:50:44 -0700220
221 /* free SKB */
Emmanuel Grumbach2c452292011-08-25 23:11:21 -0700222 if (txq->skbs) {
Johannes Berg214d14d2011-05-04 07:50:44 -0700223 struct sk_buff *skb;
224
Emmanuel Grumbach2c452292011-08-25 23:11:21 -0700225 skb = txq->skbs[index];
Johannes Berg214d14d2011-05-04 07:50:44 -0700226
Emmanuel Grumbach909e9b22011-09-15 11:46:30 -0700227 /* Can be called from irqs-disabled context
228 * If skb is not NULL, it means that the whole queue is being
229 * freed and that the queue is not empty - free the skb
230 */
Johannes Berg214d14d2011-05-04 07:50:44 -0700231 if (skb) {
Emmanuel Grumbach909e9b22011-09-15 11:46:30 -0700232 iwl_free_skb(priv(trans), skb);
Emmanuel Grumbach2c452292011-08-25 23:11:21 -0700233 txq->skbs[index] = NULL;
Johannes Berg214d14d2011-05-04 07:50:44 -0700234 }
235 }
236}
237
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700238int iwlagn_txq_attach_buf_to_tfd(struct iwl_trans *trans,
Johannes Berg214d14d2011-05-04 07:50:44 -0700239 struct iwl_tx_queue *txq,
240 dma_addr_t addr, u16 len,
Johannes Berg4c42db02011-05-04 07:50:48 -0700241 u8 reset)
Johannes Berg214d14d2011-05-04 07:50:44 -0700242{
243 struct iwl_queue *q;
244 struct iwl_tfd *tfd, *tfd_tmp;
245 u32 num_tbs;
246
247 q = &txq->q;
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700248 tfd_tmp = txq->tfds;
Johannes Berg214d14d2011-05-04 07:50:44 -0700249 tfd = &tfd_tmp[q->write_ptr];
250
251 if (reset)
252 memset(tfd, 0, sizeof(*tfd));
253
254 num_tbs = iwl_tfd_get_num_tbs(tfd);
255
256 /* Each TFD can point to a maximum 20 Tx buffers */
257 if (num_tbs >= IWL_NUM_OF_TBS) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700258 IWL_ERR(trans, "Error can not send more than %d chunks\n",
Johannes Berg214d14d2011-05-04 07:50:44 -0700259 IWL_NUM_OF_TBS);
260 return -EINVAL;
261 }
262
263 if (WARN_ON(addr & ~DMA_BIT_MASK(36)))
264 return -EINVAL;
265
266 if (unlikely(addr & ~IWL_TX_DMA_MASK))
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700267 IWL_ERR(trans, "Unaligned address = %llx\n",
Johannes Berg214d14d2011-05-04 07:50:44 -0700268 (unsigned long long)addr);
269
270 iwl_tfd_set_tb(tfd, num_tbs, addr, len);
271
272 return 0;
273}
274
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800275/*************** DMA-QUEUE-GENERAL-FUNCTIONS *****
276 * DMA services
277 *
278 * Theory of operation
279 *
280 * A Tx or Rx queue resides in host DRAM, and is comprised of a circular buffer
281 * of buffer descriptors, each of which points to one or more data buffers for
282 * the device to read from or fill. Driver and device exchange status of each
283 * queue via "read" and "write" pointers. Driver keeps minimum of 2 empty
284 * entries in each circular buffer, to protect against confusing empty and full
285 * queue states.
286 *
287 * The device reads or writes the data in the queues via the device's several
288 * DMA/FIFO channels. Each queue is mapped to a single DMA channel.
289 *
290 * For Tx queue, there are low mark and high mark limits. If, after queuing
291 * the packet for Tx, free space become < low mark, Tx queue stopped. When
292 * reclaiming packets (on 'tx done IRQ), if free space become > high mark,
293 * Tx queue resumed.
294 *
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800295 ***************************************************/
296
297int iwl_queue_space(const struct iwl_queue *q)
298{
299 int s = q->read_ptr - q->write_ptr;
300
301 if (q->read_ptr > q->write_ptr)
302 s -= q->n_bd;
303
304 if (s <= 0)
305 s += q->n_window;
306 /* keep some reserve to not confuse empty and full situations */
307 s -= 2;
308 if (s < 0)
309 s = 0;
310 return s;
311}
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800312
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800313/**
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800314 * iwl_queue_init - Initialize queue's high/low-water and read/write indexes
315 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700316int iwl_queue_init(struct iwl_queue *q, int count, int slots_num, u32 id)
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800317{
318 q->n_bd = count;
319 q->n_window = slots_num;
320 q->id = id;
321
322 /* count must be power-of-two size, otherwise iwl_queue_inc_wrap
323 * and iwl_queue_dec_wrap are broken. */
Johannes Berg3e41ace2011-04-18 09:12:37 -0700324 if (WARN_ON(!is_power_of_2(count)))
325 return -EINVAL;
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800326
327 /* slots_num must be power-of-two size, otherwise
328 * get_cmd_index is broken. */
Johannes Berg3e41ace2011-04-18 09:12:37 -0700329 if (WARN_ON(!is_power_of_2(slots_num)))
330 return -EINVAL;
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800331
332 q->low_mark = q->n_window / 4;
333 if (q->low_mark < 4)
334 q->low_mark = 4;
335
336 q->high_mark = q->n_window / 8;
337 if (q->high_mark < 2)
338 q->high_mark = 2;
339
340 q->write_ptr = q->read_ptr = 0;
341
342 return 0;
343}
344
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700345static void iwlagn_txq_inval_byte_cnt_tbl(struct iwl_trans *trans,
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300346 struct iwl_tx_queue *txq)
347{
Emmanuel Grumbach105183b2011-08-25 23:11:02 -0700348 struct iwl_trans_pcie *trans_pcie =
349 IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700350 struct iwlagn_scd_bc_tbl *scd_bc_tbl = trans_pcie->scd_bc_tbls.addr;
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300351 int txq_id = txq->q.id;
352 int read_ptr = txq->q.read_ptr;
353 u8 sta_id = 0;
354 __le16 bc_ent;
Emmanuel Grumbach132f98c2011-09-20 15:37:24 -0700355 struct iwl_tx_cmd *tx_cmd =
356 (struct iwl_tx_cmd *) txq->cmd[txq->q.read_ptr]->payload;
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300357
358 WARN_ON(read_ptr >= TFD_QUEUE_SIZE_MAX);
359
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700360 if (txq_id != trans->shrd->cmd_queue)
Emmanuel Grumbach132f98c2011-09-20 15:37:24 -0700361 sta_id = tx_cmd->sta_id;
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300362
363 bc_ent = cpu_to_le16(1 | (sta_id << 12));
364 scd_bc_tbl[txq_id].tfd_offset[read_ptr] = bc_ent;
365
366 if (read_ptr < TFD_QUEUE_SIZE_BC_DUP)
367 scd_bc_tbl[txq_id].
368 tfd_offset[TFD_QUEUE_SIZE_MAX + read_ptr] = bc_ent;
369}
370
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700371static int iwlagn_tx_queue_set_q2ratid(struct iwl_trans *trans, u16 ra_tid,
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300372 u16 txq_id)
373{
374 u32 tbl_dw_addr;
375 u32 tbl_dw;
376 u16 scd_q2ratid;
377
Emmanuel Grumbach105183b2011-08-25 23:11:02 -0700378 struct iwl_trans_pcie *trans_pcie =
379 IWL_TRANS_GET_PCIE_TRANS(trans);
380
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300381 scd_q2ratid = ra_tid & SCD_QUEUE_RA_TID_MAP_RATID_MSK;
382
Emmanuel Grumbach105183b2011-08-25 23:11:02 -0700383 tbl_dw_addr = trans_pcie->scd_base_addr +
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300384 SCD_TRANS_TBL_OFFSET_QUEUE(txq_id);
385
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700386 tbl_dw = iwl_read_targ_mem(bus(trans), tbl_dw_addr);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300387
388 if (txq_id & 0x1)
389 tbl_dw = (scd_q2ratid << 16) | (tbl_dw & 0x0000FFFF);
390 else
391 tbl_dw = scd_q2ratid | (tbl_dw & 0xFFFF0000);
392
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700393 iwl_write_targ_mem(bus(trans), tbl_dw_addr, tbl_dw);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300394
395 return 0;
396}
397
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700398static void iwlagn_tx_queue_stop_scheduler(struct iwl_trans *trans, u16 txq_id)
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300399{
400 /* Simply stop the queue, but don't change any configuration;
401 * the SCD_ACT_EN bit is the write-enable mask for the ACTIVE bit. */
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700402 iwl_write_prph(bus(trans),
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300403 SCD_QUEUE_STATUS_BITS(txq_id),
404 (0 << SCD_QUEUE_STTS_REG_POS_ACTIVE)|
405 (1 << SCD_QUEUE_STTS_REG_POS_SCD_ACT_EN));
406}
407
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700408void iwl_trans_set_wr_ptrs(struct iwl_trans *trans,
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300409 int txq_id, u32 index)
410{
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700411 iwl_write_direct32(bus(trans), HBUS_TARG_WRPTR,
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300412 (index & 0xff) | (txq_id << 8));
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700413 iwl_write_prph(bus(trans), SCD_QUEUE_RDPTR(txq_id), index);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300414}
415
Emmanuel Grumbachc91bd122011-08-25 23:11:28 -0700416void iwl_trans_tx_queue_set_status(struct iwl_trans *trans,
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300417 struct iwl_tx_queue *txq,
418 int tx_fifo_id, int scd_retry)
419{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700420 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300421 int txq_id = txq->q.id;
Emmanuel Grumbachc91bd122011-08-25 23:11:28 -0700422 int active =
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700423 test_bit(txq_id, &trans_pcie->txq_ctx_active_msk) ? 1 : 0;
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300424
Emmanuel Grumbachc91bd122011-08-25 23:11:28 -0700425 iwl_write_prph(bus(trans), SCD_QUEUE_STATUS_BITS(txq_id),
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300426 (active << SCD_QUEUE_STTS_REG_POS_ACTIVE) |
427 (tx_fifo_id << SCD_QUEUE_STTS_REG_POS_TXF) |
428 (1 << SCD_QUEUE_STTS_REG_POS_WSL) |
429 SCD_QUEUE_STTS_REG_MSK);
430
431 txq->sched_retry = scd_retry;
432
Emmanuel Grumbachc91bd122011-08-25 23:11:28 -0700433 IWL_DEBUG_INFO(trans, "%s %s Queue %d on FIFO %d\n",
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300434 active ? "Activate" : "Deactivate",
435 scd_retry ? "BA" : "AC/CMD", txq_id, tx_fifo_id);
436}
437
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -0700438static inline int get_fifo_from_tid(struct iwl_trans_pcie *trans_pcie,
439 u8 ctx, u16 tid)
Emmanuel Grumbachba562f72011-08-25 23:11:22 -0700440{
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -0700441 const u8 *ac_to_fifo = trans_pcie->ac_to_fifo[ctx];
Emmanuel Grumbachba562f72011-08-25 23:11:22 -0700442 if (likely(tid < ARRAY_SIZE(tid_to_ac)))
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -0700443 return ac_to_fifo[tid_to_ac[tid]];
Emmanuel Grumbachba562f72011-08-25 23:11:22 -0700444
445 /* no support for TIDs 8-15 yet */
446 return -EINVAL;
447}
448
Emmanuel Grumbachc91bd122011-08-25 23:11:28 -0700449void iwl_trans_pcie_tx_agg_setup(struct iwl_trans *trans,
450 enum iwl_rxon_context_id ctx, int sta_id,
451 int tid, int frame_limit)
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300452{
453 int tx_fifo, txq_id, ssn_idx;
454 u16 ra_tid;
455 unsigned long flags;
456 struct iwl_tid_data *tid_data;
457
Emmanuel Grumbach105183b2011-08-25 23:11:02 -0700458 struct iwl_trans_pcie *trans_pcie =
459 IWL_TRANS_GET_PCIE_TRANS(trans);
460
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300461 if (WARN_ON(sta_id == IWL_INVALID_STATION))
462 return;
Emmanuel Grumbach5f85a782011-08-25 23:11:18 -0700463 if (WARN_ON(tid >= IWL_MAX_TID_COUNT))
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300464 return;
465
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -0700466 tx_fifo = get_fifo_from_tid(trans_pcie, ctx, tid);
Emmanuel Grumbachba562f72011-08-25 23:11:22 -0700467 if (WARN_ON(tx_fifo < 0)) {
468 IWL_ERR(trans, "txq_agg_setup, bad fifo: %d\n", tx_fifo);
469 return;
470 }
471
Emmanuel Grumbachc91bd122011-08-25 23:11:28 -0700472 spin_lock_irqsave(&trans->shrd->sta_lock, flags);
473 tid_data = &trans->shrd->tid_data[sta_id][tid];
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300474 ssn_idx = SEQ_TO_SN(tid_data->seq_number);
475 txq_id = tid_data->agg.txq_id;
Emmanuel Grumbachc91bd122011-08-25 23:11:28 -0700476 spin_unlock_irqrestore(&trans->shrd->sta_lock, flags);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300477
478 ra_tid = BUILD_RAxTID(sta_id, tid);
479
Emmanuel Grumbachc91bd122011-08-25 23:11:28 -0700480 spin_lock_irqsave(&trans->shrd->lock, flags);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300481
482 /* Stop this Tx queue before configuring it */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700483 iwlagn_tx_queue_stop_scheduler(trans, txq_id);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300484
485 /* Map receiver-address / traffic-ID to this queue */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700486 iwlagn_tx_queue_set_q2ratid(trans, ra_tid, txq_id);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300487
488 /* Set this queue as a chain-building queue */
Emmanuel Grumbachc91bd122011-08-25 23:11:28 -0700489 iwl_set_bits_prph(bus(trans), SCD_QUEUECHAIN_SEL, (1<<txq_id));
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300490
491 /* enable aggregations for the queue */
Emmanuel Grumbachc91bd122011-08-25 23:11:28 -0700492 iwl_set_bits_prph(bus(trans), SCD_AGGR_SEL, (1<<txq_id));
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300493
494 /* Place first TFD at index corresponding to start sequence number.
495 * Assumes that ssn_idx is valid (!= 0xFFF) */
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700496 trans_pcie->txq[txq_id].q.read_ptr = (ssn_idx & 0xff);
497 trans_pcie->txq[txq_id].q.write_ptr = (ssn_idx & 0xff);
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700498 iwl_trans_set_wr_ptrs(trans, txq_id, ssn_idx);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300499
500 /* Set up Tx window size and frame limit for this queue */
Emmanuel Grumbachc91bd122011-08-25 23:11:28 -0700501 iwl_write_targ_mem(bus(trans), trans_pcie->scd_base_addr +
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300502 SCD_CONTEXT_QUEUE_OFFSET(txq_id) +
503 sizeof(u32),
504 ((frame_limit <<
505 SCD_QUEUE_CTX_REG2_WIN_SIZE_POS) &
506 SCD_QUEUE_CTX_REG2_WIN_SIZE_MSK) |
507 ((frame_limit <<
508 SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS) &
509 SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK));
510
Emmanuel Grumbachc91bd122011-08-25 23:11:28 -0700511 iwl_set_bits_prph(bus(trans), SCD_INTERRUPT_MASK, (1 << txq_id));
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300512
513 /* Set up Status area in SRAM, map to Tx DMA/FIFO, activate the queue */
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700514 iwl_trans_tx_queue_set_status(trans, &trans_pcie->txq[txq_id],
Emmanuel Grumbachc91bd122011-08-25 23:11:28 -0700515 tx_fifo, 1);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300516
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700517 trans_pcie->txq[txq_id].sta_id = sta_id;
518 trans_pcie->txq[txq_id].tid = tid;
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -0700519
Emmanuel Grumbachc91bd122011-08-25 23:11:28 -0700520 spin_unlock_irqrestore(&trans->shrd->lock, flags);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300521}
522
Emmanuel Grumbach288712a2011-08-25 23:11:25 -0700523/*
524 * Find first available (lowest unused) Tx Queue, mark it "active".
525 * Called only when finding queue for aggregation.
526 * Should never return anything < 7, because they should already
527 * be in use as EDCA AC (0-3), Command (4), reserved (5, 6)
528 */
529static int iwlagn_txq_ctx_activate_free(struct iwl_trans *trans)
530{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700531 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach288712a2011-08-25 23:11:25 -0700532 int txq_id;
533
534 for (txq_id = 0; txq_id < hw_params(trans).max_txq_num; txq_id++)
535 if (!test_and_set_bit(txq_id,
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700536 &trans_pcie->txq_ctx_active_msk))
Emmanuel Grumbach288712a2011-08-25 23:11:25 -0700537 return txq_id;
538 return -1;
539}
540
541int iwl_trans_pcie_tx_agg_alloc(struct iwl_trans *trans,
542 enum iwl_rxon_context_id ctx, int sta_id,
543 int tid, u16 *ssn)
544{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700545 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach288712a2011-08-25 23:11:25 -0700546 struct iwl_tid_data *tid_data;
547 unsigned long flags;
Wey-Yi Guy143bb152011-09-15 11:46:54 -0700548 int txq_id;
Emmanuel Grumbach288712a2011-08-25 23:11:25 -0700549
550 txq_id = iwlagn_txq_ctx_activate_free(trans);
551 if (txq_id == -1) {
552 IWL_ERR(trans, "No free aggregation queue available\n");
553 return -ENXIO;
554 }
555
556 spin_lock_irqsave(&trans->shrd->sta_lock, flags);
557 tid_data = &trans->shrd->tid_data[sta_id][tid];
558 *ssn = SEQ_TO_SN(tid_data->seq_number);
559 tid_data->agg.txq_id = txq_id;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700560 iwl_set_swq_id(&trans_pcie->txq[txq_id], get_ac_from_tid(tid), txq_id);
Emmanuel Grumbach288712a2011-08-25 23:11:25 -0700561
562 tid_data = &trans->shrd->tid_data[sta_id][tid];
563 if (tid_data->tfds_in_queue == 0) {
564 IWL_DEBUG_HT(trans, "HW queue is empty\n");
565 tid_data->agg.state = IWL_AGG_ON;
566 iwl_start_tx_ba_trans_ready(priv(trans), ctx, sta_id, tid);
567 } else {
568 IWL_DEBUG_HT(trans, "HW queue is NOT empty: %d packets in HW"
569 "queue\n", tid_data->tfds_in_queue);
570 tid_data->agg.state = IWL_EMPTYING_HW_QUEUE_ADDBA;
571 }
Emmanuel Grumbach3e10cae2011-09-06 09:31:18 -0700572 spin_unlock_irqrestore(&trans->shrd->sta_lock, flags);
Emmanuel Grumbach288712a2011-08-25 23:11:25 -0700573
574 return 0;
575}
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300576
Emmanuel Grumbach7f01d562011-08-25 23:11:27 -0700577void iwl_trans_pcie_txq_agg_disable(struct iwl_trans *trans, int txq_id)
578{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700579 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700580 iwlagn_tx_queue_stop_scheduler(trans, txq_id);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300581
Emmanuel Grumbach7f01d562011-08-25 23:11:27 -0700582 iwl_clear_bits_prph(bus(trans), SCD_AGGR_SEL, (1 << txq_id));
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300583
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700584 trans_pcie->txq[txq_id].q.read_ptr = 0;
585 trans_pcie->txq[txq_id].q.write_ptr = 0;
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300586 /* supposes that ssn_idx is valid (!= 0xFFF) */
Emmanuel Grumbachba562f72011-08-25 23:11:22 -0700587 iwl_trans_set_wr_ptrs(trans, txq_id, 0);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300588
Emmanuel Grumbach7f01d562011-08-25 23:11:27 -0700589 iwl_clear_bits_prph(bus(trans), SCD_INTERRUPT_MASK, (1 << txq_id));
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700590 iwl_txq_ctx_deactivate(trans_pcie, txq_id);
591 iwl_trans_tx_queue_set_status(trans, &trans_pcie->txq[txq_id], 0, 0);
Emmanuel Grumbach7f01d562011-08-25 23:11:27 -0700592}
593
594int iwl_trans_pcie_tx_agg_disable(struct iwl_trans *trans,
595 enum iwl_rxon_context_id ctx, int sta_id,
596 int tid)
597{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700598 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach7f01d562011-08-25 23:11:27 -0700599 unsigned long flags;
600 int read_ptr, write_ptr;
601 struct iwl_tid_data *tid_data;
602 int txq_id;
603
604 spin_lock_irqsave(&trans->shrd->sta_lock, flags);
605
606 tid_data = &trans->shrd->tid_data[sta_id][tid];
607 txq_id = tid_data->agg.txq_id;
608
609 if ((IWLAGN_FIRST_AMPDU_QUEUE > txq_id) ||
610 (IWLAGN_FIRST_AMPDU_QUEUE +
611 hw_params(trans).num_ampdu_queues <= txq_id)) {
612 IWL_ERR(trans,
613 "queue number out of range: %d, must be %d to %d\n",
614 txq_id, IWLAGN_FIRST_AMPDU_QUEUE,
615 IWLAGN_FIRST_AMPDU_QUEUE +
616 hw_params(trans).num_ampdu_queues - 1);
617 spin_unlock_irqrestore(&trans->shrd->sta_lock, flags);
618 return -EINVAL;
619 }
620
621 switch (trans->shrd->tid_data[sta_id][tid].agg.state) {
622 case IWL_EMPTYING_HW_QUEUE_ADDBA:
623 /*
624 * This can happen if the peer stops aggregation
625 * again before we've had a chance to drain the
626 * queue we selected previously, i.e. before the
627 * session was really started completely.
628 */
629 IWL_DEBUG_HT(trans, "AGG stop before setup done\n");
630 goto turn_off;
631 case IWL_AGG_ON:
632 break;
633 default:
Wey-Yi Guy8921d4c2011-10-10 07:27:08 -0700634 IWL_WARN(trans, "Stopping AGG while state not ON "
635 "or starting for %d on %d (%d)\n", sta_id, tid,
636 trans->shrd->tid_data[sta_id][tid].agg.state);
Wey-Yi Guy281e27c2011-10-10 07:27:05 -0700637 spin_unlock_irqrestore(&trans->shrd->sta_lock, flags);
638 return 0;
Emmanuel Grumbach7f01d562011-08-25 23:11:27 -0700639 }
640
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700641 write_ptr = trans_pcie->txq[txq_id].q.write_ptr;
642 read_ptr = trans_pcie->txq[txq_id].q.read_ptr;
Emmanuel Grumbach7f01d562011-08-25 23:11:27 -0700643
644 /* The queue is not empty */
645 if (write_ptr != read_ptr) {
646 IWL_DEBUG_HT(trans, "Stopping a non empty AGG HW QUEUE\n");
647 trans->shrd->tid_data[sta_id][tid].agg.state =
648 IWL_EMPTYING_HW_QUEUE_DELBA;
649 spin_unlock_irqrestore(&trans->shrd->sta_lock, flags);
650 return 0;
651 }
652
653 IWL_DEBUG_HT(trans, "HW queue is empty\n");
654turn_off:
655 trans->shrd->tid_data[sta_id][tid].agg.state = IWL_AGG_OFF;
656
657 /* do not restore/save irqs */
658 spin_unlock(&trans->shrd->sta_lock);
659 spin_lock(&trans->shrd->lock);
660
661 iwl_trans_pcie_txq_agg_disable(trans, txq_id);
662
663 spin_unlock_irqrestore(&trans->shrd->lock, flags);
664
665 iwl_stop_tx_ba_trans_ready(priv(trans), ctx, sta_id, tid);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300666
667 return 0;
668}
669
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800670/*************** HOST COMMAND QUEUE FUNCTIONS *****/
671
672/**
673 * iwl_enqueue_hcmd - enqueue a uCode command
674 * @priv: device private data point
675 * @cmd: a point to the ucode command structure
676 *
677 * The function returns < 0 values to indicate the operation is
678 * failed. On success, it turns the index (> 0) of command in the
679 * command queue.
680 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700681static int iwl_enqueue_hcmd(struct iwl_trans *trans, struct iwl_host_cmd *cmd)
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800682{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700683 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
684 struct iwl_tx_queue *txq = &trans_pcie->txq[trans->shrd->cmd_queue];
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800685 struct iwl_queue *q = &txq->q;
Johannes Bergc2acea82009-07-24 11:13:05 -0700686 struct iwl_device_cmd *out_cmd;
687 struct iwl_cmd_meta *out_meta;
Tomas Winklerf3674222008-08-04 16:00:44 +0800688 dma_addr_t phys_addr;
689 unsigned long flags;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800690 u32 idx;
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700691 u16 copy_size, cmd_size;
Wey-Yi Guy0975cc82010-07-31 08:34:07 -0700692 bool is_ct_kill = false;
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700693 bool had_nocopy = false;
694 int i;
695 u8 *cmd_dest;
696#ifdef CONFIG_IWLWIFI_DEVICE_TRACING
697 const void *trace_bufs[IWL_MAX_CMD_TFDS + 1] = {};
698 int trace_lens[IWL_MAX_CMD_TFDS + 1] = {};
699 int trace_idx;
700#endif
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800701
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700702 if (test_bit(STATUS_FW_ERROR, &trans->shrd->status)) {
703 IWL_WARN(trans, "fw recovery, no hcmd send\n");
Wey-Yi Guy3083d032011-05-06 17:06:44 -0700704 return -EIO;
705 }
706
Emmanuel Grumbachfd656932011-08-25 23:11:19 -0700707 if ((trans->shrd->ucode_owner == IWL_OWNERSHIP_TM) &&
Wey-Yi Guyeedb6e32011-07-08 08:46:27 -0700708 !(cmd->flags & CMD_ON_DEMAND)) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700709 IWL_DEBUG_HC(trans, "tm own the uCode, no regular hcmd send\n");
Wey-Yi Guyeedb6e32011-07-08 08:46:27 -0700710 return -EIO;
711 }
712
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700713 copy_size = sizeof(out_cmd->hdr);
714 cmd_size = sizeof(out_cmd->hdr);
715
716 /* need one for the header if the first is NOCOPY */
717 BUILD_BUG_ON(IWL_MAX_CMD_TFDS > IWL_NUM_OF_TBS - 1);
718
719 for (i = 0; i < IWL_MAX_CMD_TFDS; i++) {
720 if (!cmd->len[i])
721 continue;
722 if (cmd->dataflags[i] & IWL_HCMD_DFL_NOCOPY) {
723 had_nocopy = true;
724 } else {
725 /* NOCOPY must not be followed by normal! */
726 if (WARN_ON(had_nocopy))
727 return -EINVAL;
728 copy_size += cmd->len[i];
729 }
730 cmd_size += cmd->len[i];
731 }
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800732
Johannes Berg3e41ace2011-04-18 09:12:37 -0700733 /*
734 * If any of the command structures end up being larger than
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700735 * the TFD_MAX_PAYLOAD_SIZE and they aren't dynamically
736 * allocated into separate TFDs, then we will need to
737 * increase the size of the buffers.
Johannes Berg3e41ace2011-04-18 09:12:37 -0700738 */
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700739 if (WARN_ON(copy_size > TFD_MAX_PAYLOAD_SIZE))
Johannes Berg3e41ace2011-04-18 09:12:37 -0700740 return -EINVAL;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800741
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700742 if (iwl_is_rfkill(trans->shrd) || iwl_is_ctkill(trans->shrd)) {
743 IWL_WARN(trans, "Not sending command - %s KILL\n",
744 iwl_is_rfkill(trans->shrd) ? "RF" : "CT");
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800745 return -EIO;
746 }
747
Emmanuel Grumbach72012472011-08-25 23:11:07 -0700748 spin_lock_irqsave(&trans->hcmd_lock, flags);
Stanislaw Gruszka3598e172011-03-31 17:36:26 +0200749
Johannes Bergc2acea82009-07-24 11:13:05 -0700750 if (iwl_queue_space(q) < ((cmd->flags & CMD_ASYNC) ? 2 : 1)) {
Emmanuel Grumbach72012472011-08-25 23:11:07 -0700751 spin_unlock_irqrestore(&trans->hcmd_lock, flags);
Stanislaw Gruszka3598e172011-03-31 17:36:26 +0200752
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700753 IWL_ERR(trans, "No space in command queue\n");
Emmanuel Grumbachfd656932011-08-25 23:11:19 -0700754 is_ct_kill = iwl_check_for_ct_kill(priv(trans));
Wey-Yi Guy0975cc82010-07-31 08:34:07 -0700755 if (!is_ct_kill) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700756 IWL_ERR(trans, "Restarting adapter queue is full\n");
Emmanuel Grumbachfd656932011-08-25 23:11:19 -0700757 iwlagn_fw_error(priv(trans), false);
Wey-Yi Guy7812b162009-10-02 13:43:58 -0700758 }
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800759 return -ENOSPC;
760 }
761
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700762 idx = get_cmd_index(q, q->write_ptr);
Gregory Greenmanda99c4b2008-08-04 16:00:40 +0800763 out_cmd = txq->cmd[idx];
Johannes Bergc2acea82009-07-24 11:13:05 -0700764 out_meta = &txq->meta[idx];
765
Daniel C Halperin8ce73f32009-07-31 14:28:06 -0700766 memset(out_meta, 0, sizeof(*out_meta)); /* re-initialize to NULL */
Johannes Bergc2acea82009-07-24 11:13:05 -0700767 if (cmd->flags & CMD_WANT_SKB)
768 out_meta->source = cmd;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800769
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700770 /* set up the header */
771
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800772 out_cmd->hdr.cmd = cmd->id;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800773 out_cmd->hdr.flags = 0;
Emmanuel Grumbachcefeaa52011-08-25 23:10:40 -0700774 out_cmd->hdr.sequence =
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700775 cpu_to_le16(QUEUE_TO_SEQ(trans->shrd->cmd_queue) |
Emmanuel Grumbachcefeaa52011-08-25 23:10:40 -0700776 INDEX_TO_SEQ(q->write_ptr));
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800777
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700778 /* and copy the data that needs to be copied */
779
Emmanuel Grumbach132f98c2011-09-20 15:37:24 -0700780 cmd_dest = out_cmd->payload;
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700781 for (i = 0; i < IWL_MAX_CMD_TFDS; i++) {
782 if (!cmd->len[i])
783 continue;
784 if (cmd->dataflags[i] & IWL_HCMD_DFL_NOCOPY)
785 break;
786 memcpy(cmd_dest, cmd->data[i], cmd->len[i]);
787 cmd_dest += cmd->len[i];
Esti Kummerded2ae72008-08-04 16:00:45 +0800788 }
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700789
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700790 IWL_DEBUG_HC(trans, "Sending command %s (#%x), seq: 0x%04X, "
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700791 "%d bytes at %d[%d]:%d\n",
792 get_cmd_string(out_cmd->hdr.cmd),
793 out_cmd->hdr.cmd,
794 le16_to_cpu(out_cmd->hdr.sequence), cmd_size,
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700795 q->write_ptr, idx, trans->shrd->cmd_queue);
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700796
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700797 phys_addr = dma_map_single(bus(trans)->dev, &out_cmd->hdr, copy_size,
Emmanuel Grumbach795414d2011-06-18 08:12:57 -0700798 DMA_BIDIRECTIONAL);
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700799 if (unlikely(dma_mapping_error(bus(trans)->dev, phys_addr))) {
Johannes Berg2c46f722011-04-28 07:27:10 -0700800 idx = -ENOMEM;
801 goto out;
802 }
803
FUJITA Tomonori2e724442010-06-03 14:19:20 +0900804 dma_unmap_addr_set(out_meta, mapping, phys_addr);
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700805 dma_unmap_len_set(out_meta, len, copy_size);
806
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700807 iwlagn_txq_attach_buf_to_tfd(trans, txq,
808 phys_addr, copy_size, 1);
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700809#ifdef CONFIG_IWLWIFI_DEVICE_TRACING
810 trace_bufs[0] = &out_cmd->hdr;
811 trace_lens[0] = copy_size;
812 trace_idx = 1;
813#endif
814
815 for (i = 0; i < IWL_MAX_CMD_TFDS; i++) {
816 if (!cmd->len[i])
817 continue;
818 if (!(cmd->dataflags[i] & IWL_HCMD_DFL_NOCOPY))
819 continue;
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700820 phys_addr = dma_map_single(bus(trans)->dev,
821 (void *)cmd->data[i],
John W. Linville3be3fdb2011-06-28 13:53:32 -0400822 cmd->len[i], DMA_BIDIRECTIONAL);
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700823 if (dma_mapping_error(bus(trans)->dev, phys_addr)) {
824 iwlagn_unmap_tfd(trans, out_meta,
Johannes Berge8154072011-06-27 07:54:49 -0700825 &txq->tfds[q->write_ptr],
John W. Linville3be3fdb2011-06-28 13:53:32 -0400826 DMA_BIDIRECTIONAL);
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700827 idx = -ENOMEM;
828 goto out;
829 }
830
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700831 iwlagn_txq_attach_buf_to_tfd(trans, txq, phys_addr,
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700832 cmd->len[i], 0);
833#ifdef CONFIG_IWLWIFI_DEVICE_TRACING
834 trace_bufs[trace_idx] = cmd->data[i];
835 trace_lens[trace_idx] = cmd->len[i];
836 trace_idx++;
837#endif
838 }
Reinette Chatredf833b12009-04-21 10:55:48 -0700839
Emmanuel Grumbachafaf6b52011-07-08 08:46:09 -0700840 out_meta->flags = cmd->flags;
Johannes Berg2c46f722011-04-28 07:27:10 -0700841
842 txq->need_update = 1;
843
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700844 /* check that tracing gets all possible blocks */
845 BUILD_BUG_ON(IWL_MAX_CMD_TFDS + 1 != 3);
846#ifdef CONFIG_IWLWIFI_DEVICE_TRACING
Emmanuel Grumbachfd656932011-08-25 23:11:19 -0700847 trace_iwlwifi_dev_hcmd(priv(trans), cmd->flags,
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700848 trace_bufs[0], trace_lens[0],
849 trace_bufs[1], trace_lens[1],
850 trace_bufs[2], trace_lens[2]);
851#endif
Reinette Chatredf833b12009-04-21 10:55:48 -0700852
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800853 /* Increment and update queue's write index */
854 q->write_ptr = iwl_queue_inc_wrap(q->write_ptr, q->n_bd);
Emmanuel Grumbachfd656932011-08-25 23:11:19 -0700855 iwl_txq_update_write_ptr(trans, txq);
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800856
Johannes Berg2c46f722011-04-28 07:27:10 -0700857 out:
Emmanuel Grumbach72012472011-08-25 23:11:07 -0700858 spin_unlock_irqrestore(&trans->hcmd_lock, flags);
Abhijeet Kolekar7bfedc52010-02-03 13:47:56 -0800859 return idx;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800860}
861
Tomas Winkler17b88922008-05-29 16:35:12 +0800862/**
863 * iwl_hcmd_queue_reclaim - Reclaim TX command queue entries already Tx'd
864 *
865 * When FW advances 'R' index, all entries between old and new 'R' index
866 * need to be reclaimed. As result, some free space forms. If there is
867 * enough free space (> low mark), wake the stack that feeds us.
868 */
Emmanuel Grumbach3e10cae2011-09-06 09:31:18 -0700869static void iwl_hcmd_queue_reclaim(struct iwl_trans *trans, int txq_id,
870 int idx)
Tomas Winkler17b88922008-05-29 16:35:12 +0800871{
Emmanuel Grumbach3e10cae2011-09-06 09:31:18 -0700872 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700873 struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id];
Tomas Winkler17b88922008-05-29 16:35:12 +0800874 struct iwl_queue *q = &txq->q;
875 int nfreed = 0;
876
Tomas Winkler499b1882008-10-14 12:32:48 -0700877 if ((idx >= q->n_bd) || (iwl_queue_used(q, idx) == 0)) {
Emmanuel Grumbach3e10cae2011-09-06 09:31:18 -0700878 IWL_ERR(trans, "%s: Read index for DMA queue txq id (%d), "
Daniel Halperin2e5d04d2011-05-27 08:40:28 -0700879 "index %d is out of range [0-%d] %d %d.\n", __func__,
880 txq_id, idx, q->n_bd, q->write_ptr, q->read_ptr);
Tomas Winkler17b88922008-05-29 16:35:12 +0800881 return;
882 }
883
Tomas Winkler499b1882008-10-14 12:32:48 -0700884 for (idx = iwl_queue_inc_wrap(idx, q->n_bd); q->read_ptr != idx;
885 q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd)) {
886
887 if (nfreed++ > 0) {
Emmanuel Grumbach3e10cae2011-09-06 09:31:18 -0700888 IWL_ERR(trans, "HCMD skipped: index (%d) %d %d\n", idx,
Tomas Winkler17b88922008-05-29 16:35:12 +0800889 q->write_ptr, q->read_ptr);
Emmanuel Grumbach3e10cae2011-09-06 09:31:18 -0700890 iwlagn_fw_error(priv(trans), false);
Tomas Winkler17b88922008-05-29 16:35:12 +0800891 }
Gregory Greenmanda99c4b2008-08-04 16:00:40 +0800892
Tomas Winkler17b88922008-05-29 16:35:12 +0800893 }
894}
895
896/**
897 * iwl_tx_cmd_complete - Pull unused buffers off the queue and reclaim them
898 * @rxb: Rx buffer to reclaim
Emmanuel Grumbach247c61d2011-09-20 15:37:23 -0700899 * @handler_status: return value of the handler of the command
900 * (put in setup_rx_handlers)
Tomas Winkler17b88922008-05-29 16:35:12 +0800901 *
902 * If an Rx buffer has an async callback associated with it the callback
903 * will be executed. The attached skb (if present) will only be freed
904 * if the callback returns 1
905 */
Emmanuel Grumbach247c61d2011-09-20 15:37:23 -0700906void iwl_tx_cmd_complete(struct iwl_trans *trans, struct iwl_rx_mem_buffer *rxb,
907 int handler_status)
Tomas Winkler17b88922008-05-29 16:35:12 +0800908{
Zhu Yi2f301222009-10-09 17:19:45 +0800909 struct iwl_rx_packet *pkt = rxb_addr(rxb);
Tomas Winkler17b88922008-05-29 16:35:12 +0800910 u16 sequence = le16_to_cpu(pkt->hdr.sequence);
911 int txq_id = SEQ_TO_QUEUE(sequence);
912 int index = SEQ_TO_INDEX(sequence);
Tomas Winkler17b88922008-05-29 16:35:12 +0800913 int cmd_index;
Johannes Bergc2acea82009-07-24 11:13:05 -0700914 struct iwl_device_cmd *cmd;
915 struct iwl_cmd_meta *meta;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700916 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
917 struct iwl_tx_queue *txq = &trans_pcie->txq[trans->shrd->cmd_queue];
Stanislaw Gruszka3598e172011-03-31 17:36:26 +0200918 unsigned long flags;
Tomas Winkler17b88922008-05-29 16:35:12 +0800919
920 /* If a Tx command is being handled and it isn't in the actual
921 * command queue then there a command routing bug has been introduced
922 * in the queue management code. */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700923 if (WARN(txq_id != trans->shrd->cmd_queue,
Johannes Berg13bb9482010-08-23 10:46:33 +0200924 "wrong command queue %d (should be %d), sequence 0x%X readp=%d writep=%d\n",
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700925 txq_id, trans->shrd->cmd_queue, sequence,
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700926 trans_pcie->txq[trans->shrd->cmd_queue].q.read_ptr,
927 trans_pcie->txq[trans->shrd->cmd_queue].q.write_ptr)) {
Emmanuel Grumbach3e10cae2011-09-06 09:31:18 -0700928 iwl_print_hex_error(trans, pkt, 32);
Johannes Berg55d6a3c2008-09-23 19:18:43 +0200929 return;
Winkler, Tomas01ef93232008-11-07 09:58:45 -0800930 }
Tomas Winkler17b88922008-05-29 16:35:12 +0800931
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700932 cmd_index = get_cmd_index(&txq->q, index);
Zhu Yidd487442010-03-22 02:28:41 -0700933 cmd = txq->cmd[cmd_index];
934 meta = &txq->meta[cmd_index];
Tomas Winkler17b88922008-05-29 16:35:12 +0800935
John W. Linville4d8b6142011-09-20 14:11:55 -0400936 txq->time_stamp = jiffies;
937
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700938 iwlagn_unmap_tfd(trans, meta, &txq->tfds[index],
939 DMA_BIDIRECTIONAL);
Reinette Chatrec33de622009-10-30 14:36:10 -0700940
Tomas Winkler17b88922008-05-29 16:35:12 +0800941 /* Input error checking is done when commands are added to queue. */
Johannes Bergc2acea82009-07-24 11:13:05 -0700942 if (meta->flags & CMD_WANT_SKB) {
Zhu Yi2f301222009-10-09 17:19:45 +0800943 meta->source->reply_page = (unsigned long)rxb_addr(rxb);
Emmanuel Grumbach247c61d2011-09-20 15:37:23 -0700944 meta->source->handler_status = handler_status;
Zhu Yi2f301222009-10-09 17:19:45 +0800945 rxb->page = NULL;
Emmanuel Grumbach247c61d2011-09-20 15:37:23 -0700946 }
Stanislaw Gruszka2624e962011-04-20 16:02:58 +0200947
Emmanuel Grumbach72012472011-08-25 23:11:07 -0700948 spin_lock_irqsave(&trans->hcmd_lock, flags);
Tomas Winkler17b88922008-05-29 16:35:12 +0800949
Emmanuel Grumbach3e10cae2011-09-06 09:31:18 -0700950 iwl_hcmd_queue_reclaim(trans, txq_id, index);
Tomas Winkler17b88922008-05-29 16:35:12 +0800951
Johannes Bergc2acea82009-07-24 11:13:05 -0700952 if (!(meta->flags & CMD_ASYNC)) {
Wey-Yi Guy05c89b92011-10-10 07:26:48 -0700953 if (!test_bit(STATUS_HCMD_ACTIVE, &trans->shrd->status)) {
954 IWL_WARN(trans,
955 "HCMD_ACTIVE already clear for command %s\n",
956 get_cmd_string(cmd->hdr.cmd));
957 }
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700958 clear_bit(STATUS_HCMD_ACTIVE, &trans->shrd->status);
959 IWL_DEBUG_INFO(trans, "Clearing HCMD_ACTIVE for command %s\n",
Reinette Chatred2dfe6d2010-02-18 22:03:04 -0800960 get_cmd_string(cmd->hdr.cmd));
Johannes Bergeffd4d92011-09-15 11:46:52 -0700961 wake_up(&trans->shrd->wait_command_queue);
Tomas Winkler17b88922008-05-29 16:35:12 +0800962 }
Stanislaw Gruszka3598e172011-03-31 17:36:26 +0200963
Zhu Yidd487442010-03-22 02:28:41 -0700964 meta->flags = 0;
Stanislaw Gruszka3598e172011-03-31 17:36:26 +0200965
Emmanuel Grumbach72012472011-08-25 23:11:07 -0700966 spin_unlock_irqrestore(&trans->hcmd_lock, flags);
Tomas Winkler17b88922008-05-29 16:35:12 +0800967}
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700968
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700969#define HOST_COMPLETE_TIMEOUT (2 * HZ)
970
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700971static int iwl_send_cmd_async(struct iwl_trans *trans, struct iwl_host_cmd *cmd)
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700972{
973 int ret;
974
975 /* An asynchronous command can not expect an SKB to be set. */
976 if (WARN_ON(cmd->flags & CMD_WANT_SKB))
977 return -EINVAL;
978
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700979
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700980 if (test_bit(STATUS_EXIT_PENDING, &trans->shrd->status))
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700981 return -EBUSY;
982
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700983 ret = iwl_enqueue_hcmd(trans, cmd);
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700984 if (ret < 0) {
Todd Previteb36b1102011-11-10 06:55:02 -0800985 IWL_DEBUG_QUIET_RFKILL(trans,
986 "Error sending %s: enqueue_hcmd failed: %d\n",
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700987 get_cmd_string(cmd->id), ret);
988 return ret;
989 }
990 return 0;
991}
992
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700993static int iwl_send_cmd_sync(struct iwl_trans *trans, struct iwl_host_cmd *cmd)
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700994{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700995 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700996 int cmd_idx;
997 int ret;
998
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700999 lockdep_assert_held(&trans->shrd->mutex);
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001000
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001001 IWL_DEBUG_INFO(trans, "Attempting to send sync command %s\n",
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001002 get_cmd_string(cmd->id));
1003
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001004 set_bit(STATUS_HCMD_ACTIVE, &trans->shrd->status);
1005 IWL_DEBUG_INFO(trans, "Setting HCMD_ACTIVE for command %s\n",
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001006 get_cmd_string(cmd->id));
1007
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001008 cmd_idx = iwl_enqueue_hcmd(trans, cmd);
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001009 if (cmd_idx < 0) {
1010 ret = cmd_idx;
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001011 clear_bit(STATUS_HCMD_ACTIVE, &trans->shrd->status);
Todd Previteb36b1102011-11-10 06:55:02 -08001012 IWL_DEBUG_QUIET_RFKILL(trans,
1013 "Error sending %s: enqueue_hcmd failed: %d\n",
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001014 get_cmd_string(cmd->id), ret);
1015 return ret;
1016 }
1017
Johannes Bergeffd4d92011-09-15 11:46:52 -07001018 ret = wait_event_timeout(trans->shrd->wait_command_queue,
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001019 !test_bit(STATUS_HCMD_ACTIVE, &trans->shrd->status),
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001020 HOST_COMPLETE_TIMEOUT);
1021 if (!ret) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001022 if (test_bit(STATUS_HCMD_ACTIVE, &trans->shrd->status)) {
Wey-Yi Guyd10630a2011-10-10 07:26:46 -07001023 struct iwl_tx_queue *txq =
Emmanuel Grumbach397ede32011-10-10 07:27:18 -07001024 &trans_pcie->txq[trans->shrd->cmd_queue];
Wey-Yi Guyd10630a2011-10-10 07:26:46 -07001025 struct iwl_queue *q = &txq->q;
1026
Todd Previteb36b1102011-11-10 06:55:02 -08001027 IWL_DEBUG_QUIET_RFKILL(trans,
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001028 "Error sending %s: time out after %dms.\n",
1029 get_cmd_string(cmd->id),
1030 jiffies_to_msecs(HOST_COMPLETE_TIMEOUT));
1031
Todd Previteb36b1102011-11-10 06:55:02 -08001032 IWL_DEBUG_QUIET_RFKILL(trans,
Wey-Yi Guyd10630a2011-10-10 07:26:46 -07001033 "Current CMD queue read_ptr %d write_ptr %d\n",
1034 q->read_ptr, q->write_ptr);
1035
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001036 clear_bit(STATUS_HCMD_ACTIVE, &trans->shrd->status);
1037 IWL_DEBUG_INFO(trans, "Clearing HCMD_ACTIVE for command"
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001038 "%s\n", get_cmd_string(cmd->id));
1039 ret = -ETIMEDOUT;
1040 goto cancel;
1041 }
1042 }
1043
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001044 if (test_bit(STATUS_RF_KILL_HW, &trans->shrd->status)) {
1045 IWL_ERR(trans, "Command %s aborted: RF KILL Switch\n",
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001046 get_cmd_string(cmd->id));
1047 ret = -ECANCELED;
1048 goto fail;
1049 }
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001050 if (test_bit(STATUS_FW_ERROR, &trans->shrd->status)) {
1051 IWL_ERR(trans, "Command %s failed: FW Error\n",
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001052 get_cmd_string(cmd->id));
1053 ret = -EIO;
1054 goto fail;
1055 }
1056 if ((cmd->flags & CMD_WANT_SKB) && !cmd->reply_page) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001057 IWL_ERR(trans, "Error: Response NULL in '%s'\n",
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001058 get_cmd_string(cmd->id));
1059 ret = -EIO;
1060 goto cancel;
1061 }
1062
1063 return 0;
1064
1065cancel:
1066 if (cmd->flags & CMD_WANT_SKB) {
1067 /*
1068 * Cancel the CMD_WANT_SKB flag for the cmd in the
1069 * TX cmd queue. Otherwise in case the cmd comes
1070 * in later, it will possibly set an invalid
1071 * address (cmd->meta.source).
1072 */
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001073 trans_pcie->txq[trans->shrd->cmd_queue].meta[cmd_idx].flags &=
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001074 ~CMD_WANT_SKB;
1075 }
1076fail:
1077 if (cmd->reply_page) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001078 iwl_free_pages(trans->shrd, cmd->reply_page);
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001079 cmd->reply_page = 0;
1080 }
1081
1082 return ret;
1083}
1084
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001085int iwl_trans_pcie_send_cmd(struct iwl_trans *trans, struct iwl_host_cmd *cmd)
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001086{
1087 if (cmd->flags & CMD_ASYNC)
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001088 return iwl_send_cmd_async(trans, cmd);
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001089
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001090 return iwl_send_cmd_sync(trans, cmd);
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001091}
1092
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001093/* Frees buffers until index _not_ inclusive */
Emmanuel Grumbach464021f2011-08-25 23:11:26 -07001094int iwl_tx_queue_reclaim(struct iwl_trans *trans, int txq_id, int index,
1095 struct sk_buff_head *skbs)
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001096{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001097 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1098 struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id];
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001099 struct iwl_queue *q = &txq->q;
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001100 int last_to_free;
Emmanuel Grumbach464021f2011-08-25 23:11:26 -07001101 int freed = 0;
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001102
Emmanuel Grumbach39644e92011-09-15 11:46:29 -07001103 /* This function is not meant to release cmd queue*/
1104 if (WARN_ON(txq_id == trans->shrd->cmd_queue))
1105 return 0;
1106
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001107 /*Since we free until index _not_ inclusive, the one before index is
1108 * the last we will free. This one must be used */
1109 last_to_free = iwl_queue_dec_wrap(index, q->n_bd);
1110
1111 if ((index >= q->n_bd) ||
1112 (iwl_queue_used(q, last_to_free) == 0)) {
1113 IWL_ERR(trans, "%s: Read index for DMA queue txq id (%d), "
1114 "last_to_free %d is out of range [0-%d] %d %d.\n",
1115 __func__, txq_id, last_to_free, q->n_bd,
1116 q->write_ptr, q->read_ptr);
Emmanuel Grumbach464021f2011-08-25 23:11:26 -07001117 return 0;
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001118 }
1119
1120 IWL_DEBUG_TX_REPLY(trans, "reclaim: [%d, %d, %d]\n", txq_id,
1121 q->read_ptr, index);
1122
1123 if (WARN_ON(!skb_queue_empty(skbs)))
Emmanuel Grumbach464021f2011-08-25 23:11:26 -07001124 return 0;
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001125
1126 for (;
1127 q->read_ptr != index;
1128 q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd)) {
1129
Emmanuel Grumbach2c452292011-08-25 23:11:21 -07001130 if (WARN_ON_ONCE(txq->skbs[txq->q.read_ptr] == NULL))
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001131 continue;
1132
Emmanuel Grumbach2c452292011-08-25 23:11:21 -07001133 __skb_queue_tail(skbs, txq->skbs[txq->q.read_ptr]);
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001134
Emmanuel Grumbach2c452292011-08-25 23:11:21 -07001135 txq->skbs[txq->q.read_ptr] = NULL;
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001136
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001137 iwlagn_txq_inval_byte_cnt_tbl(trans, txq);
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001138
Emmanuel Grumbach39644e92011-09-15 11:46:29 -07001139 iwlagn_txq_free_tfd(trans, txq, txq->q.read_ptr, DMA_TO_DEVICE);
Emmanuel Grumbach464021f2011-08-25 23:11:26 -07001140 freed++;
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001141 }
Emmanuel Grumbach464021f2011-08-25 23:11:26 -07001142 return freed;
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001143}