blob: 69b7be33b3a24768a460843a13c17a88c96a8024 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * File: msi.c
3 * Purpose: PCI Message Signaled Interrupt (MSI)
4 *
5 * Copyright (C) 2003-2004 Intel
6 * Copyright (C) Tom Long Nguyen (tom.l.nguyen@intel.com)
7 */
8
Eric W. Biederman1ce03372006-10-04 02:16:41 -07009#include <linux/err.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070010#include <linux/mm.h>
11#include <linux/irq.h>
12#include <linux/interrupt.h>
13#include <linux/init.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070014#include <linux/ioport.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070015#include <linux/pci.h>
16#include <linux/proc_fs.h>
Eric W. Biederman3b7d1922006-10-04 02:16:59 -070017#include <linux/msi.h>
Dan Williams4fdadeb2007-04-26 18:21:38 -070018#include <linux/smp.h>
Hidetoshi Seto500559a2009-08-10 10:14:15 +090019#include <linux/errno.h>
20#include <linux/io.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090021#include <linux/slab.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070022
23#include "pci.h"
24#include "msi.h"
25
Linus Torvalds1da177e2005-04-16 15:20:36 -070026static int pci_msi_enable = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -070027
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010028/* Arch hooks */
29
Michael Ellerman11df1f02009-01-19 11:31:00 +110030#ifndef arch_msi_check_device
31int arch_msi_check_device(struct pci_dev *dev, int nvec, int type)
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010032{
33 return 0;
34}
Michael Ellerman11df1f02009-01-19 11:31:00 +110035#endif
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010036
Michael Ellerman11df1f02009-01-19 11:31:00 +110037#ifndef arch_setup_msi_irqs
38int arch_setup_msi_irqs(struct pci_dev *dev, int nvec, int type)
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010039{
40 struct msi_desc *entry;
41 int ret;
42
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -040043 /*
44 * If an architecture wants to support multiple MSI, it needs to
45 * override arch_setup_msi_irqs()
46 */
47 if (type == PCI_CAP_ID_MSI && nvec > 1)
48 return 1;
49
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010050 list_for_each_entry(entry, &dev->msi_list, list) {
51 ret = arch_setup_msi_irq(dev, entry);
Michael Ellermanb5fbf532009-02-11 22:27:02 +110052 if (ret < 0)
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010053 return ret;
Michael Ellermanb5fbf532009-02-11 22:27:02 +110054 if (ret > 0)
55 return -ENOSPC;
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010056 }
57
58 return 0;
59}
Michael Ellerman11df1f02009-01-19 11:31:00 +110060#endif
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010061
Michael Ellerman11df1f02009-01-19 11:31:00 +110062#ifndef arch_teardown_msi_irqs
63void arch_teardown_msi_irqs(struct pci_dev *dev)
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010064{
65 struct msi_desc *entry;
66
67 list_for_each_entry(entry, &dev->msi_list, list) {
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -040068 int i, nvec;
69 if (entry->irq == 0)
70 continue;
71 nvec = 1 << entry->msi_attrib.multiple;
72 for (i = 0; i < nvec; i++)
73 arch_teardown_msi_irq(entry->irq + i);
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010074 }
75}
Michael Ellerman11df1f02009-01-19 11:31:00 +110076#endif
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010077
Matthew Wilcox110828c2009-06-16 06:31:45 -060078static void msi_set_enable(struct pci_dev *dev, int pos, int enable)
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -080079{
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -080080 u16 control;
81
Matthew Wilcox110828c2009-06-16 06:31:45 -060082 BUG_ON(!pos);
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -080083
Matthew Wilcox110828c2009-06-16 06:31:45 -060084 pci_read_config_word(dev, pos + PCI_MSI_FLAGS, &control);
85 control &= ~PCI_MSI_FLAGS_ENABLE;
86 if (enable)
87 control |= PCI_MSI_FLAGS_ENABLE;
88 pci_write_config_word(dev, pos + PCI_MSI_FLAGS, control);
Hidetoshi Seto5ca5c022008-05-19 13:48:17 +090089}
90
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -080091static void msix_set_enable(struct pci_dev *dev, int enable)
92{
93 int pos;
94 u16 control;
95
96 pos = pci_find_capability(dev, PCI_CAP_ID_MSIX);
97 if (pos) {
98 pci_read_config_word(dev, pos + PCI_MSIX_FLAGS, &control);
99 control &= ~PCI_MSIX_FLAGS_ENABLE;
100 if (enable)
101 control |= PCI_MSIX_FLAGS_ENABLE;
102 pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control);
103 }
104}
105
Matthew Wilcoxbffac3c2009-01-21 19:19:19 -0500106static inline __attribute_const__ u32 msi_mask(unsigned x)
107{
Matthew Wilcox0b49ec32009-02-08 20:27:47 -0700108 /* Don't shift by >= width of type */
109 if (x >= 5)
110 return 0xffffffff;
111 return (1 << (1 << x)) - 1;
Matthew Wilcoxbffac3c2009-01-21 19:19:19 -0500112}
113
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400114static inline __attribute_const__ u32 msi_capable_mask(u16 control)
Mitch Williams988cbb12007-03-30 11:54:08 -0700115{
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400116 return msi_mask((control >> 1) & 7);
117}
Mitch Williams988cbb12007-03-30 11:54:08 -0700118
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400119static inline __attribute_const__ u32 msi_enabled_mask(u16 control)
120{
121 return msi_mask((control >> 4) & 7);
Mitch Williams988cbb12007-03-30 11:54:08 -0700122}
123
Matthew Wilcoxce6fce42008-07-25 15:42:58 -0600124/*
125 * PCI 2.3 does not specify mask bits for each MSI interrupt. Attempting to
126 * mask all MSI interrupts by clearing the MSI enable bit does not work
127 * reliably as devices without an INTx disable bit will then generate a
128 * level IRQ which will never be cleared.
Matthew Wilcoxce6fce42008-07-25 15:42:58 -0600129 */
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900130static u32 __msi_mask_irq(struct msi_desc *desc, u32 mask, u32 flag)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700131{
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400132 u32 mask_bits = desc->masked;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700133
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400134 if (!desc->msi_attrib.maskbit)
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900135 return 0;
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400136
137 mask_bits &= ~mask;
138 mask_bits |= flag;
139 pci_write_config_dword(desc->dev, desc->mask_pos, mask_bits);
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900140
141 return mask_bits;
142}
143
144static void msi_mask_irq(struct msi_desc *desc, u32 mask, u32 flag)
145{
146 desc->masked = __msi_mask_irq(desc, mask, flag);
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400147}
148
149/*
150 * This internal function does not flush PCI writes to the device.
151 * All users must ensure that they read from the device before either
152 * assuming that the device state is up to date, or returning out of this
153 * file. This saves a few milliseconds when initialising devices with lots
154 * of MSI-X interrupts.
155 */
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900156static u32 __msix_mask_irq(struct msi_desc *desc, u32 flag)
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400157{
158 u32 mask_bits = desc->masked;
159 unsigned offset = desc->msi_attrib.entry_nr * PCI_MSIX_ENTRY_SIZE +
Hidetoshi Seto2c21fd42009-06-23 17:40:04 +0900160 PCI_MSIX_ENTRY_VECTOR_CTRL;
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400161 mask_bits &= ~1;
162 mask_bits |= flag;
163 writel(mask_bits, desc->mask_base + offset);
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900164
165 return mask_bits;
166}
167
168static void msix_mask_irq(struct msi_desc *desc, u32 flag)
169{
170 desc->masked = __msix_mask_irq(desc, flag);
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400171}
172
173static void msi_set_mask_bit(unsigned irq, u32 flag)
174{
175 struct msi_desc *desc = get_irq_msi(irq);
176
177 if (desc->msi_attrib.is_msix) {
178 msix_mask_irq(desc, flag);
179 readl(desc->mask_base); /* Flush write to device */
Matthew Wilcox24d27552009-03-17 08:54:06 -0400180 } else {
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400181 unsigned offset = irq - desc->dev->irq;
182 msi_mask_irq(desc, 1 << offset, flag << offset);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700183 }
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400184}
185
186void mask_msi_irq(unsigned int irq)
187{
188 msi_set_mask_bit(irq, 1);
189}
190
191void unmask_msi_irq(unsigned int irq)
192{
193 msi_set_mask_bit(irq, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700194}
195
Yinghai Lu3145e942008-12-05 18:58:34 -0800196void read_msi_msg_desc(struct irq_desc *desc, struct msi_msg *msg)
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700197{
Yinghai Lu3145e942008-12-05 18:58:34 -0800198 struct msi_desc *entry = get_irq_desc_msi(desc);
Matthew Wilcox24d27552009-03-17 08:54:06 -0400199
Ben Hutchings30da5522010-07-23 14:56:28 +0100200 BUG_ON(entry->dev->current_state != PCI_D0);
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700201
Ben Hutchings30da5522010-07-23 14:56:28 +0100202 if (entry->msi_attrib.is_msix) {
203 void __iomem *base = entry->mask_base +
204 entry->msi_attrib.entry_nr * PCI_MSIX_ENTRY_SIZE;
205
206 msg->address_lo = readl(base + PCI_MSIX_ENTRY_LOWER_ADDR);
207 msg->address_hi = readl(base + PCI_MSIX_ENTRY_UPPER_ADDR);
208 msg->data = readl(base + PCI_MSIX_ENTRY_DATA);
209 } else {
210 struct pci_dev *dev = entry->dev;
211 int pos = entry->msi_attrib.pos;
212 u16 data;
213
214 pci_read_config_dword(dev, msi_lower_address_reg(pos),
215 &msg->address_lo);
216 if (entry->msi_attrib.is_64) {
217 pci_read_config_dword(dev, msi_upper_address_reg(pos),
218 &msg->address_hi);
219 pci_read_config_word(dev, msi_data_reg(pos, 1), &data);
220 } else {
221 msg->address_hi = 0;
222 pci_read_config_word(dev, msi_data_reg(pos, 0), &data);
223 }
224 msg->data = data;
225 }
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700226}
227
Yinghai Lu3145e942008-12-05 18:58:34 -0800228void read_msi_msg(unsigned int irq, struct msi_msg *msg)
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700229{
Yinghai Lu3145e942008-12-05 18:58:34 -0800230 struct irq_desc *desc = irq_to_desc(irq);
231
232 read_msi_msg_desc(desc, msg);
233}
234
Ben Hutchings30da5522010-07-23 14:56:28 +0100235void get_cached_msi_msg_desc(struct irq_desc *desc, struct msi_msg *msg)
236{
237 struct msi_desc *entry = get_irq_desc_msi(desc);
238
239 /* Assert that the cache is valid, assuming that
240 * valid messages are not all-zeroes. */
241 BUG_ON(!(entry->msg.address_hi | entry->msg.address_lo |
242 entry->msg.data));
243
244 *msg = entry->msg;
245}
246
247void get_cached_msi_msg(unsigned int irq, struct msi_msg *msg)
248{
249 struct irq_desc *desc = irq_to_desc(irq);
250
251 get_cached_msi_msg_desc(desc, msg);
252}
253
Yinghai Lu3145e942008-12-05 18:58:34 -0800254void write_msi_msg_desc(struct irq_desc *desc, struct msi_msg *msg)
255{
256 struct msi_desc *entry = get_irq_desc_msi(desc);
Ben Hutchingsfcd097f2010-06-17 20:16:36 +0100257
258 if (entry->dev->current_state != PCI_D0) {
259 /* Don't touch the hardware now */
260 } else if (entry->msi_attrib.is_msix) {
Matthew Wilcox24d27552009-03-17 08:54:06 -0400261 void __iomem *base;
262 base = entry->mask_base +
263 entry->msi_attrib.entry_nr * PCI_MSIX_ENTRY_SIZE;
264
Hidetoshi Seto2c21fd42009-06-23 17:40:04 +0900265 writel(msg->address_lo, base + PCI_MSIX_ENTRY_LOWER_ADDR);
266 writel(msg->address_hi, base + PCI_MSIX_ENTRY_UPPER_ADDR);
267 writel(msg->data, base + PCI_MSIX_ENTRY_DATA);
Matthew Wilcox24d27552009-03-17 08:54:06 -0400268 } else {
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700269 struct pci_dev *dev = entry->dev;
270 int pos = entry->msi_attrib.pos;
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400271 u16 msgctl;
272
273 pci_read_config_word(dev, msi_control_reg(pos), &msgctl);
274 msgctl &= ~PCI_MSI_FLAGS_QSIZE;
275 msgctl |= entry->msi_attrib.multiple << 4;
276 pci_write_config_word(dev, msi_control_reg(pos), msgctl);
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700277
278 pci_write_config_dword(dev, msi_lower_address_reg(pos),
279 msg->address_lo);
280 if (entry->msi_attrib.is_64) {
281 pci_write_config_dword(dev, msi_upper_address_reg(pos),
282 msg->address_hi);
283 pci_write_config_word(dev, msi_data_reg(pos, 1),
284 msg->data);
285 } else {
286 pci_write_config_word(dev, msi_data_reg(pos, 0),
287 msg->data);
288 }
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700289 }
Eric W. Biederman392ee1e2007-03-08 13:04:57 -0700290 entry->msg = *msg;
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700291}
292
Yinghai Lu3145e942008-12-05 18:58:34 -0800293void write_msi_msg(unsigned int irq, struct msi_msg *msg)
294{
295 struct irq_desc *desc = irq_to_desc(irq);
296
297 write_msi_msg_desc(desc, msg);
298}
299
Hidetoshi Setof56e4482009-08-06 11:32:51 +0900300static void free_msi_irqs(struct pci_dev *dev)
301{
302 struct msi_desc *entry, *tmp;
303
304 list_for_each_entry(entry, &dev->msi_list, list) {
305 int i, nvec;
306 if (!entry->irq)
307 continue;
308 nvec = 1 << entry->msi_attrib.multiple;
309 for (i = 0; i < nvec; i++)
310 BUG_ON(irq_has_action(entry->irq + i));
311 }
312
313 arch_teardown_msi_irqs(dev);
314
315 list_for_each_entry_safe(entry, tmp, &dev->msi_list, list) {
316 if (entry->msi_attrib.is_msix) {
317 if (list_is_last(&entry->list, &dev->msi_list))
318 iounmap(entry->mask_base);
319 }
320 list_del(&entry->list);
321 kfree(entry);
322 }
323}
Satoru Takeuchic54c1872007-01-18 13:50:05 +0900324
Matthew Wilcox379f5322009-03-17 08:54:07 -0400325static struct msi_desc *alloc_msi_entry(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700326{
Matthew Wilcox379f5322009-03-17 08:54:07 -0400327 struct msi_desc *desc = kzalloc(sizeof(*desc), GFP_KERNEL);
328 if (!desc)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700329 return NULL;
330
Matthew Wilcox379f5322009-03-17 08:54:07 -0400331 INIT_LIST_HEAD(&desc->list);
332 desc->dev = dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700333
Matthew Wilcox379f5322009-03-17 08:54:07 -0400334 return desc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700335}
336
David Millerba698ad2007-10-25 01:16:30 -0700337static void pci_intx_for_msi(struct pci_dev *dev, int enable)
338{
339 if (!(dev->dev_flags & PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG))
340 pci_intx(dev, enable);
341}
342
Michael Ellerman8fed4b62007-01-25 19:34:08 +1100343static void __pci_restore_msi_state(struct pci_dev *dev)
Shaohua Li41017f02006-02-08 17:11:38 +0800344{
Eric W. Biederman392ee1e2007-03-08 13:04:57 -0700345 int pos;
Shaohua Li41017f02006-02-08 17:11:38 +0800346 u16 control;
Eric W. Biederman392ee1e2007-03-08 13:04:57 -0700347 struct msi_desc *entry;
Shaohua Li41017f02006-02-08 17:11:38 +0800348
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800349 if (!dev->msi_enabled)
350 return;
351
Eric W. Biederman392ee1e2007-03-08 13:04:57 -0700352 entry = get_irq_msi(dev->irq);
353 pos = entry->msi_attrib.pos;
Shaohua Li41017f02006-02-08 17:11:38 +0800354
David Millerba698ad2007-10-25 01:16:30 -0700355 pci_intx_for_msi(dev, 0);
Matthew Wilcox110828c2009-06-16 06:31:45 -0600356 msi_set_enable(dev, pos, 0);
Eric W. Biederman392ee1e2007-03-08 13:04:57 -0700357 write_msi_msg(dev->irq, &entry->msg);
Eric W. Biederman392ee1e2007-03-08 13:04:57 -0700358
359 pci_read_config_word(dev, pos + PCI_MSI_FLAGS, &control);
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400360 msi_mask_irq(entry, msi_capable_mask(control), entry->masked);
Jesse Barnesabad2ec2008-08-07 08:52:37 -0700361 control &= ~PCI_MSI_FLAGS_QSIZE;
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400362 control |= (entry->msi_attrib.multiple << 4) | PCI_MSI_FLAGS_ENABLE;
Shaohua Li41017f02006-02-08 17:11:38 +0800363 pci_write_config_word(dev, pos + PCI_MSI_FLAGS, control);
Michael Ellerman8fed4b62007-01-25 19:34:08 +1100364}
365
366static void __pci_restore_msix_state(struct pci_dev *dev)
Shaohua Li41017f02006-02-08 17:11:38 +0800367{
Shaohua Li41017f02006-02-08 17:11:38 +0800368 int pos;
Shaohua Li41017f02006-02-08 17:11:38 +0800369 struct msi_desc *entry;
Eric W. Biederman392ee1e2007-03-08 13:04:57 -0700370 u16 control;
Shaohua Li41017f02006-02-08 17:11:38 +0800371
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700372 if (!dev->msix_enabled)
373 return;
Matthew Wilcoxf5982822009-06-18 19:15:59 -0700374 BUG_ON(list_empty(&dev->msi_list));
Hidetoshi Seto9cc8d542009-08-06 11:32:04 +0900375 entry = list_first_entry(&dev->msi_list, struct msi_desc, list);
Matthew Wilcoxf5982822009-06-18 19:15:59 -0700376 pos = entry->msi_attrib.pos;
377 pci_read_config_word(dev, pos + PCI_MSIX_FLAGS, &control);
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700378
Shaohua Li41017f02006-02-08 17:11:38 +0800379 /* route the table */
David Millerba698ad2007-10-25 01:16:30 -0700380 pci_intx_for_msi(dev, 0);
Matthew Wilcoxf5982822009-06-18 19:15:59 -0700381 control |= PCI_MSIX_FLAGS_ENABLE | PCI_MSIX_FLAGS_MASKALL;
382 pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control);
Shaohua Li41017f02006-02-08 17:11:38 +0800383
Michael Ellerman4aa9bc92007-04-05 17:19:10 +1000384 list_for_each_entry(entry, &dev->msi_list, list) {
385 write_msi_msg(entry->irq, &entry->msg);
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400386 msix_mask_irq(entry, entry->masked);
Shaohua Li41017f02006-02-08 17:11:38 +0800387 }
Shaohua Li41017f02006-02-08 17:11:38 +0800388
Eric W. Biederman392ee1e2007-03-08 13:04:57 -0700389 control &= ~PCI_MSIX_FLAGS_MASKALL;
Eric W. Biederman392ee1e2007-03-08 13:04:57 -0700390 pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control);
Shaohua Li41017f02006-02-08 17:11:38 +0800391}
Michael Ellerman8fed4b62007-01-25 19:34:08 +1100392
393void pci_restore_msi_state(struct pci_dev *dev)
394{
395 __pci_restore_msi_state(dev);
396 __pci_restore_msix_state(dev);
397}
Linas Vepstas94688cf2007-11-07 15:43:59 -0600398EXPORT_SYMBOL_GPL(pci_restore_msi_state);
Shaohua Li41017f02006-02-08 17:11:38 +0800399
Linus Torvalds1da177e2005-04-16 15:20:36 -0700400/**
401 * msi_capability_init - configure device's MSI capability structure
402 * @dev: pointer to the pci_dev data structure of MSI device function
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400403 * @nvec: number of interrupts to allocate
Linus Torvalds1da177e2005-04-16 15:20:36 -0700404 *
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400405 * Setup the MSI capability structure of the device with the requested
406 * number of interrupts. A return value of zero indicates the successful
407 * setup of an entry with the new MSI irq. A negative return value indicates
408 * an error, and a positive return value indicates the number of interrupts
409 * which could have been allocated.
410 */
411static int msi_capability_init(struct pci_dev *dev, int nvec)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700412{
413 struct msi_desc *entry;
Michael Ellerman7fe37302007-04-18 19:39:21 +1000414 int pos, ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700415 u16 control;
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400416 unsigned mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700417
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900418 pos = pci_find_capability(dev, PCI_CAP_ID_MSI);
Matthew Wilcox110828c2009-06-16 06:31:45 -0600419 msi_set_enable(dev, pos, 0); /* Disable MSI during set up */
420
Linus Torvalds1da177e2005-04-16 15:20:36 -0700421 pci_read_config_word(dev, msi_control_reg(pos), &control);
422 /* MSI Entry Initialization */
Matthew Wilcox379f5322009-03-17 08:54:07 -0400423 entry = alloc_msi_entry(dev);
Eric W. Biedermanf7feaca2007-01-28 12:56:37 -0700424 if (!entry)
425 return -ENOMEM;
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700426
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900427 entry->msi_attrib.is_msix = 0;
428 entry->msi_attrib.is_64 = is_64bit_address(control);
429 entry->msi_attrib.entry_nr = 0;
430 entry->msi_attrib.maskbit = is_mask_bit_support(control);
431 entry->msi_attrib.default_irq = dev->irq; /* Save IOAPIC IRQ */
432 entry->msi_attrib.pos = pos;
Hidetoshi Seto0db29af2008-12-24 17:27:04 +0900433
Hidetoshi Seto67b5db62009-04-20 10:54:59 +0900434 entry->mask_pos = msi_mask_reg(pos, entry->msi_attrib.is_64);
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400435 /* All MSIs are unmasked by default, Mask them all */
436 if (entry->msi_attrib.maskbit)
437 pci_read_config_dword(dev, entry->mask_pos, &entry->masked);
438 mask = msi_capable_mask(control);
439 msi_mask_irq(entry, mask, mask);
440
Eric W. Biederman0dd11f92007-06-01 00:46:32 -0700441 list_add_tail(&entry->list, &dev->msi_list);
Michael Ellerman9c831332007-04-18 19:39:21 +1000442
Linus Torvalds1da177e2005-04-16 15:20:36 -0700443 /* Configure MSI capability structure */
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400444 ret = arch_setup_msi_irqs(dev, nvec, PCI_CAP_ID_MSI);
Michael Ellerman7fe37302007-04-18 19:39:21 +1000445 if (ret) {
Hidetoshi Seto7ba19302009-06-23 17:39:27 +0900446 msi_mask_irq(entry, mask, ~mask);
Hidetoshi Setof56e4482009-08-06 11:32:51 +0900447 free_msi_irqs(dev);
Michael Ellerman7fe37302007-04-18 19:39:21 +1000448 return ret;
Mark Maulefd58e552006-04-10 21:17:48 -0500449 }
Eric W. Biedermanf7feaca2007-01-28 12:56:37 -0700450
Linus Torvalds1da177e2005-04-16 15:20:36 -0700451 /* Set MSI enabled bits */
David Millerba698ad2007-10-25 01:16:30 -0700452 pci_intx_for_msi(dev, 0);
Matthew Wilcox110828c2009-06-16 06:31:45 -0600453 msi_set_enable(dev, pos, 1);
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800454 dev->msi_enabled = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700455
Michael Ellerman7fe37302007-04-18 19:39:21 +1000456 dev->irq = entry->irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700457 return 0;
458}
459
Hidetoshi Seto5a05a9d2009-08-06 11:34:34 +0900460static void __iomem *msix_map_region(struct pci_dev *dev, unsigned pos,
461 unsigned nr_entries)
462{
Kenji Kaneshige4302e0f2010-06-17 10:42:44 +0900463 resource_size_t phys_addr;
Hidetoshi Seto5a05a9d2009-08-06 11:34:34 +0900464 u32 table_offset;
465 u8 bir;
466
467 pci_read_config_dword(dev, msix_table_offset_reg(pos), &table_offset);
468 bir = (u8)(table_offset & PCI_MSIX_FLAGS_BIRMASK);
469 table_offset &= ~PCI_MSIX_FLAGS_BIRMASK;
470 phys_addr = pci_resource_start(dev, bir) + table_offset;
471
472 return ioremap_nocache(phys_addr, nr_entries * PCI_MSIX_ENTRY_SIZE);
473}
474
Hidetoshi Setod9d70702009-08-06 11:35:48 +0900475static int msix_setup_entries(struct pci_dev *dev, unsigned pos,
476 void __iomem *base, struct msix_entry *entries,
477 int nvec)
478{
479 struct msi_desc *entry;
480 int i;
481
482 for (i = 0; i < nvec; i++) {
483 entry = alloc_msi_entry(dev);
484 if (!entry) {
485 if (!i)
486 iounmap(base);
487 else
488 free_msi_irqs(dev);
489 /* No enough memory. Don't try again */
490 return -ENOMEM;
491 }
492
493 entry->msi_attrib.is_msix = 1;
494 entry->msi_attrib.is_64 = 1;
495 entry->msi_attrib.entry_nr = entries[i].entry;
496 entry->msi_attrib.default_irq = dev->irq;
497 entry->msi_attrib.pos = pos;
498 entry->mask_base = base;
499
500 list_add_tail(&entry->list, &dev->msi_list);
501 }
502
503 return 0;
504}
505
Hidetoshi Seto75cb3422009-08-06 11:35:10 +0900506static void msix_program_entries(struct pci_dev *dev,
507 struct msix_entry *entries)
508{
509 struct msi_desc *entry;
510 int i = 0;
511
512 list_for_each_entry(entry, &dev->msi_list, list) {
513 int offset = entries[i].entry * PCI_MSIX_ENTRY_SIZE +
514 PCI_MSIX_ENTRY_VECTOR_CTRL;
515
516 entries[i].vector = entry->irq;
517 set_irq_msi(entry->irq, entry);
518 entry->masked = readl(entry->mask_base + offset);
519 msix_mask_irq(entry, 1);
520 i++;
521 }
522}
523
Linus Torvalds1da177e2005-04-16 15:20:36 -0700524/**
525 * msix_capability_init - configure device's MSI-X capability
526 * @dev: pointer to the pci_dev data structure of MSI-X device function
Randy Dunlap8f7020d2005-10-23 11:57:38 -0700527 * @entries: pointer to an array of struct msix_entry entries
528 * @nvec: number of @entries
Linus Torvalds1da177e2005-04-16 15:20:36 -0700529 *
Steven Coleeaae4b32005-05-03 18:38:30 -0600530 * Setup the MSI-X capability structure of device function with a
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700531 * single MSI-X irq. A return of zero indicates the successful setup of
532 * requested MSI-X entries with allocated irqs or non-zero for otherwise.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700533 **/
534static int msix_capability_init(struct pci_dev *dev,
535 struct msix_entry *entries, int nvec)
536{
Hidetoshi Setod9d70702009-08-06 11:35:48 +0900537 int pos, ret;
Hidetoshi Seto5a05a9d2009-08-06 11:34:34 +0900538 u16 control;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700539 void __iomem *base;
540
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900541 pos = pci_find_capability(dev, PCI_CAP_ID_MSIX);
Matthew Wilcoxf5982822009-06-18 19:15:59 -0700542 pci_read_config_word(dev, pos + PCI_MSIX_FLAGS, &control);
543
544 /* Ensure MSI-X is disabled while it is set up */
545 control &= ~PCI_MSIX_FLAGS_ENABLE;
546 pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control);
547
Linus Torvalds1da177e2005-04-16 15:20:36 -0700548 /* Request & Map MSI-X table region */
Hidetoshi Seto5a05a9d2009-08-06 11:34:34 +0900549 base = msix_map_region(dev, pos, multi_msix_capable(control));
550 if (!base)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700551 return -ENOMEM;
552
Hidetoshi Setod9d70702009-08-06 11:35:48 +0900553 ret = msix_setup_entries(dev, pos, base, entries, nvec);
554 if (ret)
555 return ret;
Michael Ellerman9c831332007-04-18 19:39:21 +1000556
557 ret = arch_setup_msi_irqs(dev, nvec, PCI_CAP_ID_MSIX);
Hidetoshi Seto583871d2009-08-06 11:33:39 +0900558 if (ret)
559 goto error;
Michael Ellerman9c831332007-04-18 19:39:21 +1000560
Matthew Wilcoxf5982822009-06-18 19:15:59 -0700561 /*
562 * Some devices require MSI-X to be enabled before we can touch the
563 * MSI-X registers. We need to mask all the vectors to prevent
564 * interrupts coming in before they're fully set up.
565 */
566 control |= PCI_MSIX_FLAGS_MASKALL | PCI_MSIX_FLAGS_ENABLE;
567 pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control);
568
Hidetoshi Seto75cb3422009-08-06 11:35:10 +0900569 msix_program_entries(dev, entries);
Matthew Wilcoxf5982822009-06-18 19:15:59 -0700570
571 /* Set MSI-X enabled bits and unmask the function */
David Millerba698ad2007-10-25 01:16:30 -0700572 pci_intx_for_msi(dev, 0);
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800573 dev->msix_enabled = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700574
Matthew Wilcoxf5982822009-06-18 19:15:59 -0700575 control &= ~PCI_MSIX_FLAGS_MASKALL;
576 pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control);
Matthew Wilcox8d181012009-05-08 07:13:33 -0600577
Linus Torvalds1da177e2005-04-16 15:20:36 -0700578 return 0;
Hidetoshi Seto583871d2009-08-06 11:33:39 +0900579
580error:
581 if (ret < 0) {
582 /*
583 * If we had some success, report the number of irqs
584 * we succeeded in setting up.
585 */
Hidetoshi Setod9d70702009-08-06 11:35:48 +0900586 struct msi_desc *entry;
Hidetoshi Seto583871d2009-08-06 11:33:39 +0900587 int avail = 0;
588
589 list_for_each_entry(entry, &dev->msi_list, list) {
590 if (entry->irq != 0)
591 avail++;
592 }
593 if (avail != 0)
594 ret = avail;
595 }
596
597 free_msi_irqs(dev);
598
599 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700600}
601
602/**
Michael Ellerman17bbc122007-04-05 17:19:07 +1000603 * pci_msi_check_device - check whether MSI may be enabled on a device
Brice Goglin24334a12006-08-31 01:55:07 -0400604 * @dev: pointer to the pci_dev data structure of MSI device function
Michael Ellermanc9953a72007-04-05 17:19:08 +1000605 * @nvec: how many MSIs have been requested ?
Michael Ellermanb1e23032007-03-22 21:51:39 +1100606 * @type: are we checking for MSI or MSI-X ?
Brice Goglin24334a12006-08-31 01:55:07 -0400607 *
Brice Goglin0306ebf2006-10-05 10:24:31 +0200608 * Look at global flags, the device itself, and its parent busses
Michael Ellerman17bbc122007-04-05 17:19:07 +1000609 * to determine if MSI/-X are supported for the device. If MSI/-X is
610 * supported return 0, else return an error code.
Brice Goglin24334a12006-08-31 01:55:07 -0400611 **/
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900612static int pci_msi_check_device(struct pci_dev *dev, int nvec, int type)
Brice Goglin24334a12006-08-31 01:55:07 -0400613{
614 struct pci_bus *bus;
Michael Ellermanc9953a72007-04-05 17:19:08 +1000615 int ret;
Brice Goglin24334a12006-08-31 01:55:07 -0400616
Brice Goglin0306ebf2006-10-05 10:24:31 +0200617 /* MSI must be globally enabled and supported by the device */
Brice Goglin24334a12006-08-31 01:55:07 -0400618 if (!pci_msi_enable || !dev || dev->no_msi)
619 return -EINVAL;
620
Michael Ellerman314e77b2007-04-05 17:19:12 +1000621 /*
622 * You can't ask to have 0 or less MSIs configured.
623 * a) it's stupid ..
624 * b) the list manipulation code assumes nvec >= 1.
625 */
626 if (nvec < 1)
627 return -ERANGE;
628
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900629 /*
630 * Any bridge which does NOT route MSI transactions from its
631 * secondary bus to its primary bus must set NO_MSI flag on
Brice Goglin0306ebf2006-10-05 10:24:31 +0200632 * the secondary pci_bus.
633 * We expect only arch-specific PCI host bus controller driver
634 * or quirks for specific PCI bridges to be setting NO_MSI.
635 */
Brice Goglin24334a12006-08-31 01:55:07 -0400636 for (bus = dev->bus; bus; bus = bus->parent)
637 if (bus->bus_flags & PCI_BUS_FLAGS_NO_MSI)
638 return -EINVAL;
639
Michael Ellermanc9953a72007-04-05 17:19:08 +1000640 ret = arch_msi_check_device(dev, nvec, type);
641 if (ret)
642 return ret;
643
Michael Ellermanb1e23032007-03-22 21:51:39 +1100644 if (!pci_find_capability(dev, type))
645 return -EINVAL;
646
Brice Goglin24334a12006-08-31 01:55:07 -0400647 return 0;
648}
649
650/**
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400651 * pci_enable_msi_block - configure device's MSI capability structure
652 * @dev: device to configure
653 * @nvec: number of interrupts to configure
Linus Torvalds1da177e2005-04-16 15:20:36 -0700654 *
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400655 * Allocate IRQs for a device with the MSI capability.
656 * This function returns a negative errno if an error occurs. If it
657 * is unable to allocate the number of interrupts requested, it returns
658 * the number of interrupts it might be able to allocate. If it successfully
659 * allocates at least the number of interrupts requested, it returns 0 and
660 * updates the @dev's irq member to the lowest new interrupt number; the
661 * other interrupt numbers allocated to this device are consecutive.
662 */
663int pci_enable_msi_block(struct pci_dev *dev, unsigned int nvec)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700664{
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400665 int status, pos, maxvec;
666 u16 msgctl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700667
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400668 pos = pci_find_capability(dev, PCI_CAP_ID_MSI);
669 if (!pos)
670 return -EINVAL;
671 pci_read_config_word(dev, pos + PCI_MSI_FLAGS, &msgctl);
672 maxvec = 1 << ((msgctl & PCI_MSI_FLAGS_QMASK) >> 1);
673 if (nvec > maxvec)
674 return maxvec;
675
676 status = pci_msi_check_device(dev, nvec, PCI_CAP_ID_MSI);
Michael Ellermanc9953a72007-04-05 17:19:08 +1000677 if (status)
678 return status;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700679
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700680 WARN_ON(!!dev->msi_enabled);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700681
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400682 /* Check whether driver already requested MSI-X irqs */
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800683 if (dev->msix_enabled) {
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600684 dev_info(&dev->dev, "can't enable MSI "
685 "(MSI-X already enabled)\n");
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800686 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700687 }
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400688
689 status = msi_capability_init(dev, nvec);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700690 return status;
691}
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400692EXPORT_SYMBOL(pci_enable_msi_block);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700693
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400694void pci_msi_shutdown(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700695{
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400696 struct msi_desc *desc;
697 u32 mask;
698 u16 ctrl;
Matthew Wilcox110828c2009-06-16 06:31:45 -0600699 unsigned pos;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700700
Michael Ellerman128bc5f2007-03-22 21:51:39 +1100701 if (!pci_msi_enable || !dev || !dev->msi_enabled)
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700702 return;
703
Matthew Wilcox110828c2009-06-16 06:31:45 -0600704 BUG_ON(list_empty(&dev->msi_list));
705 desc = list_first_entry(&dev->msi_list, struct msi_desc, list);
706 pos = desc->msi_attrib.pos;
707
708 msi_set_enable(dev, pos, 0);
David Millerba698ad2007-10-25 01:16:30 -0700709 pci_intx_for_msi(dev, 1);
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800710 dev->msi_enabled = 0;
Eric W. Biederman7bd007e2006-10-04 02:16:31 -0700711
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900712 /* Return the device with MSI unmasked as initial states */
Matthew Wilcox110828c2009-06-16 06:31:45 -0600713 pci_read_config_word(dev, pos + PCI_MSI_FLAGS, &ctrl);
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400714 mask = msi_capable_mask(ctrl);
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900715 /* Keep cached state to be restored */
716 __msi_mask_irq(desc, mask, ~mask);
Michael Ellermane387b9e2007-03-22 21:51:27 +1100717
718 /* Restore dev->irq to its default pin-assertion irq */
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400719 dev->irq = desc->msi_attrib.default_irq;
Yinghai Lud52877c2008-04-23 14:58:09 -0700720}
Matthew Wilcox24d27552009-03-17 08:54:06 -0400721
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900722void pci_disable_msi(struct pci_dev *dev)
Yinghai Lud52877c2008-04-23 14:58:09 -0700723{
Yinghai Lud52877c2008-04-23 14:58:09 -0700724 if (!pci_msi_enable || !dev || !dev->msi_enabled)
725 return;
726
727 pci_msi_shutdown(dev);
Hidetoshi Setof56e4482009-08-06 11:32:51 +0900728 free_msi_irqs(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700729}
Michael Ellerman4cc086f2007-03-22 21:51:34 +1100730EXPORT_SYMBOL(pci_disable_msi);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700731
Linus Torvalds1da177e2005-04-16 15:20:36 -0700732/**
Rafael J. Wysockia52e2e32009-01-24 00:21:14 +0100733 * pci_msix_table_size - return the number of device's MSI-X table entries
734 * @dev: pointer to the pci_dev data structure of MSI-X device function
735 */
736int pci_msix_table_size(struct pci_dev *dev)
737{
738 int pos;
739 u16 control;
740
741 pos = pci_find_capability(dev, PCI_CAP_ID_MSIX);
742 if (!pos)
743 return 0;
744
745 pci_read_config_word(dev, msi_control_reg(pos), &control);
746 return multi_msix_capable(control);
747}
748
749/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700750 * pci_enable_msix - configure device's MSI-X capability structure
751 * @dev: pointer to the pci_dev data structure of MSI-X device function
Greg Kroah-Hartman70549ad2005-06-06 23:07:46 -0700752 * @entries: pointer to an array of MSI-X entries
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700753 * @nvec: number of MSI-X irqs requested for allocation by device driver
Linus Torvalds1da177e2005-04-16 15:20:36 -0700754 *
755 * Setup the MSI-X capability structure of device function with the number
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700756 * of requested irqs upon its software driver call to request for
Linus Torvalds1da177e2005-04-16 15:20:36 -0700757 * MSI-X mode enabled on its hardware device function. A return of zero
758 * indicates the successful configuration of MSI-X capability structure
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700759 * with new allocated MSI-X irqs. A return of < 0 indicates a failure.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700760 * Or a return of > 0 indicates that driver request is exceeding the number
Michael S. Tsirkin57fbf522009-05-07 11:28:41 +0300761 * of irqs or MSI-X vectors available. Driver should use the returned value to
762 * re-send its request.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700763 **/
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900764int pci_enable_msix(struct pci_dev *dev, struct msix_entry *entries, int nvec)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700765{
Rafael J. Wysockia52e2e32009-01-24 00:21:14 +0100766 int status, nr_entries;
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700767 int i, j;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700768
Michael Ellermanc9953a72007-04-05 17:19:08 +1000769 if (!entries)
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900770 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700771
Michael Ellermanc9953a72007-04-05 17:19:08 +1000772 status = pci_msi_check_device(dev, nvec, PCI_CAP_ID_MSIX);
773 if (status)
774 return status;
775
Rafael J. Wysockia52e2e32009-01-24 00:21:14 +0100776 nr_entries = pci_msix_table_size(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700777 if (nvec > nr_entries)
Michael S. Tsirkin57fbf522009-05-07 11:28:41 +0300778 return nr_entries;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700779
780 /* Check for any invalid entries */
781 for (i = 0; i < nvec; i++) {
782 if (entries[i].entry >= nr_entries)
783 return -EINVAL; /* invalid entry */
784 for (j = i + 1; j < nvec; j++) {
785 if (entries[i].entry == entries[j].entry)
786 return -EINVAL; /* duplicate entry */
787 }
788 }
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700789 WARN_ON(!!dev->msix_enabled);
Eric W. Biederman7bd007e2006-10-04 02:16:31 -0700790
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700791 /* Check whether driver already requested for MSI irq */
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900792 if (dev->msi_enabled) {
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600793 dev_info(&dev->dev, "can't enable MSI-X "
794 "(MSI IRQ already assigned)\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700795 return -EINVAL;
796 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700797 status = msix_capability_init(dev, entries, nvec);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700798 return status;
799}
Michael Ellerman4cc086f2007-03-22 21:51:34 +1100800EXPORT_SYMBOL(pci_enable_msix);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700801
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900802void pci_msix_shutdown(struct pci_dev *dev)
Michael Ellermanfc4afc72007-03-22 21:51:33 +1100803{
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900804 struct msi_desc *entry;
805
Michael Ellerman128bc5f2007-03-22 21:51:39 +1100806 if (!pci_msi_enable || !dev || !dev->msix_enabled)
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700807 return;
808
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900809 /* Return the device with MSI-X masked as initial states */
810 list_for_each_entry(entry, &dev->msi_list, list) {
811 /* Keep cached states to be restored */
812 __msix_mask_irq(entry, 1);
813 }
814
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800815 msix_set_enable(dev, 0);
David Millerba698ad2007-10-25 01:16:30 -0700816 pci_intx_for_msi(dev, 1);
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800817 dev->msix_enabled = 0;
Yinghai Lud52877c2008-04-23 14:58:09 -0700818}
Hidetoshi Setoc9018512009-08-06 11:31:27 +0900819
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900820void pci_disable_msix(struct pci_dev *dev)
Yinghai Lud52877c2008-04-23 14:58:09 -0700821{
822 if (!pci_msi_enable || !dev || !dev->msix_enabled)
823 return;
824
825 pci_msix_shutdown(dev);
Hidetoshi Setof56e4482009-08-06 11:32:51 +0900826 free_msi_irqs(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700827}
Michael Ellerman4cc086f2007-03-22 21:51:34 +1100828EXPORT_SYMBOL(pci_disable_msix);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700829
830/**
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700831 * msi_remove_pci_irq_vectors - reclaim MSI(X) irqs to unused state
Linus Torvalds1da177e2005-04-16 15:20:36 -0700832 * @dev: pointer to the pci_dev data structure of MSI(X) device function
833 *
Steven Coleeaae4b32005-05-03 18:38:30 -0600834 * Being called during hotplug remove, from which the device function
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700835 * is hot-removed. All previous assigned MSI/MSI-X irqs, if
Linus Torvalds1da177e2005-04-16 15:20:36 -0700836 * allocated for this device function, are reclaimed to unused state,
837 * which may be used later on.
838 **/
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900839void msi_remove_pci_irq_vectors(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700840{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700841 if (!pci_msi_enable || !dev)
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900842 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700843
Hidetoshi Setof56e4482009-08-06 11:32:51 +0900844 if (dev->msi_enabled || dev->msix_enabled)
845 free_msi_irqs(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700846}
847
Matthew Wilcox309e57d2006-03-05 22:33:34 -0700848void pci_no_msi(void)
849{
850 pci_msi_enable = 0;
851}
Michael Ellermanc9953a72007-04-05 17:19:08 +1000852
Andrew Patterson07ae95f2008-11-10 15:31:05 -0700853/**
854 * pci_msi_enabled - is MSI enabled?
855 *
856 * Returns true if MSI has not been disabled by the command-line option
857 * pci=nomsi.
858 **/
859int pci_msi_enabled(void)
860{
861 return pci_msi_enable;
862}
863EXPORT_SYMBOL(pci_msi_enabled);
864
Michael Ellerman4aa9bc92007-04-05 17:19:10 +1000865void pci_msi_init_pci_dev(struct pci_dev *dev)
866{
867 INIT_LIST_HEAD(&dev->msi_list);
868}