blob: 1964f89a28bcda6aea5efde0b72083942a6894fb [file] [log] [blame]
Doug Thompsoncfe40fd2009-05-04 19:25:34 +02001/*
2 * AMD64 class Memory Controller kernel module
3 *
4 * Copyright (c) 2009 SoftwareBitMaker.
5 * Copyright (c) 2009 Advanced Micro Devices, Inc.
6 *
7 * This file may be distributed under the terms of the
8 * GNU General Public License.
9 *
10 * Originally Written by Thayne Harbaugh
11 *
12 * Changes by Douglas "norsk" Thompson <dougthompson@xmission.com>:
13 * - K8 CPU Revision D and greater support
14 *
15 * Changes by Dave Peterson <dsp@llnl.gov> <dave_peterson@pobox.com>:
16 * - Module largely rewritten, with new (and hopefully correct)
17 * code for dealing with node and chip select interleaving,
18 * various code cleanup, and bug fixes
19 * - Added support for memory hoisting using DRAM hole address
20 * register
21 *
22 * Changes by Douglas "norsk" Thompson <dougthompson@xmission.com>:
23 * -K8 Rev (1207) revision support added, required Revision
24 * specific mini-driver code to support Rev F as well as
25 * prior revisions
26 *
27 * Changes by Douglas "norsk" Thompson <dougthompson@xmission.com>:
28 * -Family 10h revision support added. New PCI Device IDs,
29 * indicating new changes. Actual registers modified
30 * were slight, less than the Rev E to Rev F transition
31 * but changing the PCI Device ID was the proper thing to
32 * do, as it provides for almost automactic family
33 * detection. The mods to Rev F required more family
34 * information detection.
35 *
36 * Changes/Fixes by Borislav Petkov <borislav.petkov@amd.com>:
37 * - misc fixes and code cleanups
38 *
39 * This module is based on the following documents
40 * (available from http://www.amd.com/):
41 *
42 * Title: BIOS and Kernel Developer's Guide for AMD Athlon 64 and AMD
43 * Opteron Processors
44 * AMD publication #: 26094
45 *` Revision: 3.26
46 *
47 * Title: BIOS and Kernel Developer's Guide for AMD NPT Family 0Fh
48 * Processors
49 * AMD publication #: 32559
50 * Revision: 3.00
51 * Issue Date: May 2006
52 *
53 * Title: BIOS and Kernel Developer's Guide (BKDG) For AMD Family 10h
54 * Processors
55 * AMD publication #: 31116
56 * Revision: 3.00
57 * Issue Date: September 07, 2007
58 *
59 * Sections in the first 2 documents are no longer in sync with each other.
60 * The Family 10h BKDG was totally re-written from scratch with a new
61 * presentation model.
62 * Therefore, comments that refer to a Document section might be off.
63 */
64
65#include <linux/module.h>
66#include <linux/ctype.h>
67#include <linux/init.h>
68#include <linux/pci.h>
69#include <linux/pci_ids.h>
70#include <linux/slab.h>
71#include <linux/mmzone.h>
72#include <linux/edac.h>
Doug Thompsonf9431992009-04-27 19:46:08 +020073#include <asm/msr.h>
Doug Thompsoncfe40fd2009-05-04 19:25:34 +020074#include "edac_core.h"
Borislav Petkov47ca08a2010-09-27 15:30:39 +020075#include "mce_amd.h"
Doug Thompsoncfe40fd2009-05-04 19:25:34 +020076
Borislav Petkov24f9a7f2010-10-07 18:29:15 +020077#define amd64_debug(fmt, arg...) \
78 edac_printk(KERN_DEBUG, "amd64", fmt, ##arg)
Doug Thompsoncfe40fd2009-05-04 19:25:34 +020079
Borislav Petkov24f9a7f2010-10-07 18:29:15 +020080#define amd64_info(fmt, arg...) \
81 edac_printk(KERN_INFO, "amd64", fmt, ##arg)
82
83#define amd64_notice(fmt, arg...) \
84 edac_printk(KERN_NOTICE, "amd64", fmt, ##arg)
85
86#define amd64_warn(fmt, arg...) \
87 edac_printk(KERN_WARNING, "amd64", fmt, ##arg)
88
89#define amd64_err(fmt, arg...) \
90 edac_printk(KERN_ERR, "amd64", fmt, ##arg)
91
92#define amd64_mc_warn(mci, fmt, arg...) \
93 edac_mc_chipset_printk(mci, KERN_WARNING, "amd64", fmt, ##arg)
94
95#define amd64_mc_err(mci, fmt, arg...) \
96 edac_mc_chipset_printk(mci, KERN_ERR, "amd64", fmt, ##arg)
Doug Thompsoncfe40fd2009-05-04 19:25:34 +020097
98/*
99 * Throughout the comments in this code, the following terms are used:
100 *
101 * SysAddr, DramAddr, and InputAddr
102 *
103 * These terms come directly from the amd64 documentation
104 * (AMD publication #26094). They are defined as follows:
105 *
106 * SysAddr:
107 * This is a physical address generated by a CPU core or a device
108 * doing DMA. If generated by a CPU core, a SysAddr is the result of
109 * a virtual to physical address translation by the CPU core's address
110 * translation mechanism (MMU).
111 *
112 * DramAddr:
113 * A DramAddr is derived from a SysAddr by subtracting an offset that
114 * depends on which node the SysAddr maps to and whether the SysAddr
115 * is within a range affected by memory hoisting. The DRAM Base
116 * (section 3.4.4.1) and DRAM Limit (section 3.4.4.2) registers
117 * determine which node a SysAddr maps to.
118 *
119 * If the DRAM Hole Address Register (DHAR) is enabled and the SysAddr
120 * is within the range of addresses specified by this register, then
121 * a value x from the DHAR is subtracted from the SysAddr to produce a
122 * DramAddr. Here, x represents the base address for the node that
123 * the SysAddr maps to plus an offset due to memory hoisting. See
124 * section 3.4.8 and the comments in amd64_get_dram_hole_info() and
125 * sys_addr_to_dram_addr() below for more information.
126 *
127 * If the SysAddr is not affected by the DHAR then a value y is
128 * subtracted from the SysAddr to produce a DramAddr. Here, y is the
129 * base address for the node that the SysAddr maps to. See section
130 * 3.4.4 and the comments in sys_addr_to_dram_addr() below for more
131 * information.
132 *
133 * InputAddr:
134 * A DramAddr is translated to an InputAddr before being passed to the
135 * memory controller for the node that the DramAddr is associated
136 * with. The memory controller then maps the InputAddr to a csrow.
137 * If node interleaving is not in use, then the InputAddr has the same
138 * value as the DramAddr. Otherwise, the InputAddr is produced by
139 * discarding the bits used for node interleaving from the DramAddr.
140 * See section 3.4.4 for more information.
141 *
142 * The memory controller for a given node uses its DRAM CS Base and
143 * DRAM CS Mask registers to map an InputAddr to a csrow. See
144 * sections 3.5.4 and 3.5.5 for more information.
145 */
146
Borislav Petkov24f9a7f2010-10-07 18:29:15 +0200147#define EDAC_AMD64_VERSION "v3.3.0"
Doug Thompsoncfe40fd2009-05-04 19:25:34 +0200148#define EDAC_MOD_STR "amd64_edac"
149
150/* Extended Model from CPUID, for CPU Revision numbers */
Borislav Petkov1433eb92009-10-21 13:44:36 +0200151#define K8_REV_D 1
152#define K8_REV_E 2
153#define K8_REV_F 4
Doug Thompsoncfe40fd2009-05-04 19:25:34 +0200154
155/* Hardware limit on ChipSelect rows per MC and processors per system */
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200156#define NUM_CHIPSELECTS 8
157#define DRAM_RANGES 8
Doug Thompsoncfe40fd2009-05-04 19:25:34 +0200158
Borislav Petkovf6d6ae92009-11-03 15:29:26 +0100159#define ON true
160#define OFF false
Doug Thompsoncfe40fd2009-05-04 19:25:34 +0200161
162/*
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100163 * Create a contiguous bitmask starting at bit position @lo and ending at
164 * position @hi. For example
165 *
166 * GENMASK(21, 39) gives us the 64bit vector 0x000000ffffe00000.
167 */
168#define GENMASK(lo, hi) (((1ULL << ((hi) - (lo) + 1)) - 1) << (lo))
169
170/*
Doug Thompsoncfe40fd2009-05-04 19:25:34 +0200171 * PCI-defined configuration space registers
172 */
173
174
175/*
176 * Function 1 - Address Map
177 */
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200178#define DRAM_BASE_LO 0x40
179#define DRAM_LIMIT_LO 0x44
180
181#define dram_intlv_en(pvt, i) ((pvt->ranges[i].base.lo >> 8) & 0x7)
182#define dram_rw(pvt, i) (pvt->ranges[i].base.lo & 0x3)
183#define dram_intlv_sel(pvt, i) ((pvt->ranges[i].lim.lo >> 8) & 0x7)
184#define dram_dst_node(pvt, i) (pvt->ranges[i].lim.lo & 0x7)
185
Borislav Petkovbc21fa52010-11-11 17:29:13 +0100186#define DHAR 0xf0
Doug Thompsoncfe40fd2009-05-04 19:25:34 +0200187#define DHAR_VALID BIT(0)
Borislav Petkovbc21fa52010-11-11 17:29:13 +0100188#define DRAM_MEM_HOIST_VALID BIT(1)
Doug Thompsoncfe40fd2009-05-04 19:25:34 +0200189
190#define DHAR_BASE_MASK 0xff000000
Borislav Petkovbc21fa52010-11-11 17:29:13 +0100191#define dhar_base(pvt) ((pvt)->dhar & DHAR_BASE_MASK)
Doug Thompsoncfe40fd2009-05-04 19:25:34 +0200192
193#define K8_DHAR_OFFSET_MASK 0x0000ff00
Borislav Petkovbc21fa52010-11-11 17:29:13 +0100194#define k8_dhar_offset(pvt) (((pvt)->dhar & K8_DHAR_OFFSET_MASK) << 16)
Doug Thompsoncfe40fd2009-05-04 19:25:34 +0200195
196#define F10_DHAR_OFFSET_MASK 0x0000ff80
197 /* NOTE: Extra mask bit vs K8 */
Borislav Petkovbc21fa52010-11-11 17:29:13 +0100198#define f10_dhar_offset(pvt) (((pvt)->dhar & F10_DHAR_OFFSET_MASK) << 16)
Doug Thompsoncfe40fd2009-05-04 19:25:34 +0200199
Borislav Petkovb2b0c602010-10-08 18:32:29 +0200200#define DCT_CFG_SEL 0x10C
Doug Thompsoncfe40fd2009-05-04 19:25:34 +0200201
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200202#define DRAM_BASE_HI 0x140
203#define DRAM_LIMIT_HI 0x144
Doug Thompsoncfe40fd2009-05-04 19:25:34 +0200204
205
206/*
207 * Function 2 - DRAM controller
208 */
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100209#define DCSB0 0x40
210#define DCSB1 0x140
211#define DCSB_CS_ENABLE BIT(0)
Doug Thompsoncfe40fd2009-05-04 19:25:34 +0200212
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100213#define DCSM0 0x60
214#define DCSM1 0x160
Doug Thompsoncfe40fd2009-05-04 19:25:34 +0200215
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100216#define csrow_enabled(i, dct, pvt) ((pvt)->csels[(dct)].csbases[(i)] & DCSB_CS_ENABLE)
Doug Thompsoncfe40fd2009-05-04 19:25:34 +0200217
218#define DBAM0 0x80
219#define DBAM1 0x180
220
221/* Extract the DIMM 'type' on the i'th DIMM from the DBAM reg value passed */
222#define DBAM_DIMM(i, reg) ((((reg) >> (4*i))) & 0xF)
223
224#define DBAM_MAX_VALUE 11
225
226
227#define F10_DCLR_0 0x90
228#define F10_DCLR_1 0x190
229#define REVE_WIDTH_128 BIT(16)
230#define F10_WIDTH_128 BIT(11)
231
232
233#define F10_DCHR_0 0x94
234#define F10_DCHR_1 0x194
235
236#define F10_DCHR_FOUR_RANK_DIMM BIT(18)
Borislav Petkov1433eb92009-10-21 13:44:36 +0200237#define DDR3_MODE BIT(8)
Doug Thompsoncfe40fd2009-05-04 19:25:34 +0200238#define F10_DCHR_MblMode BIT(6)
239
240
241#define F10_DCTL_SEL_LOW 0x110
Borislav Petkovb2b0c602010-10-08 18:32:29 +0200242#define dct_sel_baseaddr(pvt) ((pvt->dct_sel_low) & 0xFFFFF800)
243#define dct_sel_interleave_addr(pvt) (((pvt->dct_sel_low) >> 6) & 0x3)
244#define dct_high_range_enabled(pvt) (pvt->dct_sel_low & BIT(0))
245#define dct_interleave_enabled(pvt) (pvt->dct_sel_low & BIT(2))
246#define dct_ganging_enabled(pvt) (pvt->dct_sel_low & BIT(4))
247#define dct_data_intlv_enabled(pvt) (pvt->dct_sel_low & BIT(5))
248#define dct_dram_enabled(pvt) (pvt->dct_sel_low & BIT(8))
249#define dct_memory_cleared(pvt) (pvt->dct_sel_low & BIT(10))
Doug Thompsoncfe40fd2009-05-04 19:25:34 +0200250
251#define F10_DCTL_SEL_HIGH 0x114
252
Doug Thompsoncfe40fd2009-05-04 19:25:34 +0200253/*
254 * Function 3 - Misc Control
255 */
256#define K8_NBCTL 0x40
257
258/* Correctable ECC error reporting enable */
259#define K8_NBCTL_CECCEn BIT(0)
260
261/* UnCorrectable ECC error reporting enable */
262#define K8_NBCTL_UECCEn BIT(1)
263
264#define K8_NBCFG 0x44
265#define K8_NBCFG_CHIPKILL BIT(23)
266#define K8_NBCFG_ECC_ENABLE BIT(22)
267
268#define K8_NBSL 0x48
269
270
Doug Thompsoncfe40fd2009-05-04 19:25:34 +0200271/* Family F10h: Normalized Extended Error Codes */
272#define F10_NBSL_EXT_ERR_RES 0x0
Doug Thompsoncfe40fd2009-05-04 19:25:34 +0200273#define F10_NBSL_EXT_ERR_ECC 0x8
Doug Thompsoncfe40fd2009-05-04 19:25:34 +0200274
275/* Next two are overloaded values */
276#define F10_NBSL_EXT_ERR_LINK_PROTO 0xB
277#define F10_NBSL_EXT_ERR_L3_PROTO 0xB
278
279#define F10_NBSL_EXT_ERR_NB_ARRAY 0xC
280#define F10_NBSL_EXT_ERR_DRAM_PARITY 0xD
281#define F10_NBSL_EXT_ERR_LINK_RETRY 0xE
282
283/* Next two are overloaded values */
284#define F10_NBSL_EXT_ERR_GART_WALK 0xF
285#define F10_NBSL_EXT_ERR_DEV_WALK 0xF
286
287/* 0x10 to 0x1B: Reserved */
288#define F10_NBSL_EXT_ERR_L3_DATA 0x1C
289#define F10_NBSL_EXT_ERR_L3_TAG 0x1D
290#define F10_NBSL_EXT_ERR_L3_LRU 0x1E
291
292/* K8: Normalized Extended Error Codes */
293#define K8_NBSL_EXT_ERR_ECC 0x0
294#define K8_NBSL_EXT_ERR_CRC 0x1
295#define K8_NBSL_EXT_ERR_SYNC 0x2
296#define K8_NBSL_EXT_ERR_MST 0x3
297#define K8_NBSL_EXT_ERR_TGT 0x4
298#define K8_NBSL_EXT_ERR_GART 0x5
299#define K8_NBSL_EXT_ERR_RMW 0x6
300#define K8_NBSL_EXT_ERR_WDT 0x7
301#define K8_NBSL_EXT_ERR_CHIPKILL_ECC 0x8
302#define K8_NBSL_EXT_ERR_DRAM_PARITY 0xD
303
Doug Thompsoncfe40fd2009-05-04 19:25:34 +0200304/*
305 * The following are for BUS type errors AFTER values have been normalized by
306 * shifting right
307 */
308#define K8_NBSL_PP_SRC 0x0
309#define K8_NBSL_PP_RES 0x1
310#define K8_NBSL_PP_OBS 0x2
311#define K8_NBSL_PP_GENERIC 0x3
312
Doug Thompsoncfe40fd2009-05-04 19:25:34 +0200313#define EXTRACT_ERR_CPU_MAP(x) ((x) & 0xF)
Doug Thompsoncfe40fd2009-05-04 19:25:34 +0200314
Doug Thompsoncfe40fd2009-05-04 19:25:34 +0200315#define K8_NBEAL 0x50
316#define K8_NBEAH 0x54
317#define K8_SCRCTRL 0x58
318
319#define F10_NB_CFG_LOW 0x88
Doug Thompsoncfe40fd2009-05-04 19:25:34 +0200320
321#define F10_ONLINE_SPARE 0xB0
322#define F10_ONLINE_SPARE_SWAPDONE0(x) ((x) & BIT(1))
323#define F10_ONLINE_SPARE_SWAPDONE1(x) ((x) & BIT(3))
324#define F10_ONLINE_SPARE_BADDRAM_CS0(x) (((x) >> 4) & 0x00000007)
325#define F10_ONLINE_SPARE_BADDRAM_CS1(x) (((x) >> 8) & 0x00000007)
326
327#define F10_NB_ARRAY_ADDR 0xB8
328
329#define F10_NB_ARRAY_DRAM_ECC 0x80000000
330
331/* Bits [2:1] are used to select 16-byte section within a 64-byte cacheline */
332#define SET_NB_ARRAY_ADDRESS(section) (((section) & 0x3) << 1)
333
334#define F10_NB_ARRAY_DATA 0xBC
335
336#define SET_NB_DRAM_INJECTION_WRITE(word, bits) \
337 (BIT(((word) & 0xF) + 20) | \
Borislav Petkov94baaee2009-09-24 11:05:30 +0200338 BIT(17) | bits)
Doug Thompsoncfe40fd2009-05-04 19:25:34 +0200339
340#define SET_NB_DRAM_INJECTION_READ(word, bits) \
341 (BIT(((word) & 0xF) + 20) | \
Borislav Petkov94baaee2009-09-24 11:05:30 +0200342 BIT(16) | bits)
Doug Thompsoncfe40fd2009-05-04 19:25:34 +0200343
344#define K8_NBCAP 0xE8
345#define K8_NBCAP_CORES (BIT(12)|BIT(13))
346#define K8_NBCAP_CHIPKILL BIT(4)
347#define K8_NBCAP_SECDED BIT(3)
Doug Thompsoncfe40fd2009-05-04 19:25:34 +0200348#define K8_NBCAP_DCT_DUAL BIT(0)
349
Borislav Petkovad6a32e2010-03-09 12:46:00 +0100350#define EXT_NB_MCA_CFG 0x180
351
Borislav Petkovf6d6ae92009-11-03 15:29:26 +0100352/* MSRs */
Doug Thompsoncfe40fd2009-05-04 19:25:34 +0200353#define K8_MSR_MCGCTL_NBE BIT(4)
354
355#define K8_MSR_MC4CTL 0x0410
356#define K8_MSR_MC4STAT 0x0411
357#define K8_MSR_MC4ADDR 0x0412
358
359/* AMD sets the first MC device at device ID 0x18. */
Borislav Petkov37da0452009-06-10 17:36:57 +0200360static inline int get_node_id(struct pci_dev *pdev)
Doug Thompsoncfe40fd2009-05-04 19:25:34 +0200361{
362 return PCI_SLOT(pdev->devfn) - 0x18;
363}
364
Borislav Petkovb2b0c602010-10-08 18:32:29 +0200365enum amd_families {
Doug Thompsoncfe40fd2009-05-04 19:25:34 +0200366 K8_CPUS = 0,
367 F10_CPUS,
Borislav Petkovb2b0c602010-10-08 18:32:29 +0200368 F15_CPUS,
369 NUM_FAMILIES,
Doug Thompsoncfe40fd2009-05-04 19:25:34 +0200370};
371
Doug Thompsoncfe40fd2009-05-04 19:25:34 +0200372/* Error injection control structure */
373struct error_injection {
374 u32 section;
375 u32 word;
376 u32 bit_map;
377};
378
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200379/* low and high part of PCI config space regs */
380struct reg_pair {
381 u32 lo, hi;
382};
383
384/*
385 * See F1x[1, 0][7C:40] DRAM Base/Limit Registers
386 */
387struct dram_range {
388 struct reg_pair base;
389 struct reg_pair lim;
390};
391
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100392/* A DCT chip selects collection */
393struct chip_select {
394 u32 csbases[NUM_CHIPSELECTS];
395 u8 b_cnt;
396
397 u32 csmasks[NUM_CHIPSELECTS];
398 u8 m_cnt;
399};
400
Doug Thompsoncfe40fd2009-05-04 19:25:34 +0200401struct amd64_pvt {
Borislav Petkovb8cfa022010-10-01 19:35:38 +0200402 struct low_ops *ops;
403
Doug Thompsoncfe40fd2009-05-04 19:25:34 +0200404 /* pci_device handles which we utilize */
Borislav Petkov8d5b5d92010-10-01 20:11:07 +0200405 struct pci_dev *F1, *F2, *F3;
Doug Thompsoncfe40fd2009-05-04 19:25:34 +0200406
407 int mc_node_id; /* MC index of this MC node */
408 int ext_model; /* extended model value of this node */
Doug Thompsoncfe40fd2009-05-04 19:25:34 +0200409 int channel_count;
410
411 /* Raw registers */
412 u32 dclr0; /* DRAM Configuration Low DCT0 reg */
413 u32 dclr1; /* DRAM Configuration Low DCT1 reg */
414 u32 dchr0; /* DRAM Configuration High DCT0 reg */
415 u32 dchr1; /* DRAM Configuration High DCT1 reg */
416 u32 nbcap; /* North Bridge Capabilities */
417 u32 nbcfg; /* F10 North Bridge Configuration */
418 u32 ext_nbcfg; /* Extended F10 North Bridge Configuration */
419 u32 dhar; /* DRAM Hoist reg */
420 u32 dbam0; /* DRAM Base Address Mapping reg for DCT0 */
421 u32 dbam1; /* DRAM Base Address Mapping reg for DCT1 */
422
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100423 /* one for each DCT */
424 struct chip_select csels[2];
Doug Thompsoncfe40fd2009-05-04 19:25:34 +0200425
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200426 /* DRAM base and limit pairs F1x[78,70,68,60,58,50,48,40] */
427 struct dram_range ranges[DRAM_RANGES];
Doug Thompsoncfe40fd2009-05-04 19:25:34 +0200428
Doug Thompsoncfe40fd2009-05-04 19:25:34 +0200429 u64 top_mem; /* top of memory below 4GB */
430 u64 top_mem2; /* top of memory above 4GB */
431
Borislav Petkovb2b0c602010-10-08 18:32:29 +0200432 u32 dct_sel_low; /* DRAM Controller Select Low Reg */
433 u32 dct_sel_hi; /* DRAM Controller Select High Reg */
434 u32 online_spare; /* On-Line spare Reg */
Doug Thompsoncfe40fd2009-05-04 19:25:34 +0200435
Borislav Petkovad6a32e2010-03-09 12:46:00 +0100436 /* x4 or x8 syndromes in use */
437 u8 syn_type;
438
Doug Thompsoncfe40fd2009-05-04 19:25:34 +0200439 /* temp storage for when input is received from sysfs */
Borislav Petkovef44cc42009-07-23 14:45:48 +0200440 struct err_regs ctl_error_info;
Doug Thompsoncfe40fd2009-05-04 19:25:34 +0200441
442 /* place to store error injection parameters prior to issue */
443 struct error_injection injection;
444
Borislav Petkov395ae782010-10-01 18:38:19 +0200445 /* DCT per-family scrubrate setting */
446 u32 min_scrubrate;
447
Borislav Petkov0092b202010-10-01 19:20:05 +0200448 /* family name this instance is running on */
449 const char *ctl_name;
450
Borislav Petkovae7bb7c2010-10-14 16:01:30 +0200451};
452
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200453static inline u64 get_dram_base(struct amd64_pvt *pvt, unsigned i)
454{
455 u64 addr = ((u64)pvt->ranges[i].base.lo & 0xffff0000) << 8;
456
457 if (boot_cpu_data.x86 == 0xf)
458 return addr;
459
460 return (((u64)pvt->ranges[i].base.hi & 0x000000ff) << 40) | addr;
461}
462
463static inline u64 get_dram_limit(struct amd64_pvt *pvt, unsigned i)
464{
465 u64 lim = (((u64)pvt->ranges[i].lim.lo & 0xffff0000) << 8) | 0x00ffffff;
466
467 if (boot_cpu_data.x86 == 0xf)
468 return lim;
469
470 return (((u64)pvt->ranges[i].lim.hi & 0x000000ff) << 40) | lim;
471}
472
Borislav Petkovae7bb7c2010-10-14 16:01:30 +0200473/*
474 * per-node ECC settings descriptor
475 */
476struct ecc_settings {
477 u32 old_nbctl;
478 bool nbctl_valid;
479
Doug Thompsoncfe40fd2009-05-04 19:25:34 +0200480 struct flags {
Borislav Petkovd95cf4d2010-02-24 14:49:47 +0100481 unsigned long nb_mce_enable:1;
482 unsigned long nb_ecc_prev:1;
Doug Thompsoncfe40fd2009-05-04 19:25:34 +0200483 } flags;
484};
485
Doug Thompsoncfe40fd2009-05-04 19:25:34 +0200486extern const char *tt_msgs[4];
487extern const char *ll_msgs[4];
488extern const char *rrrr_msgs[16];
489extern const char *to_msgs[2];
490extern const char *pp_msgs[4];
491extern const char *ii_msgs[4];
Doug Thompsoncfe40fd2009-05-04 19:25:34 +0200492extern const char *htlink_msgs[8];
493
Doug Thompson7d6034d2009-04-27 20:01:01 +0200494#ifdef CONFIG_EDAC_DEBUG
Borislav Petkov9cdeb402010-09-02 18:33:24 +0200495#define NUM_DBG_ATTRS 5
Doug Thompson7d6034d2009-04-27 20:01:01 +0200496#else
497#define NUM_DBG_ATTRS 0
498#endif
499
500#ifdef CONFIG_EDAC_AMD64_ERROR_INJECTION
501#define NUM_INJ_ATTRS 5
502#else
503#define NUM_INJ_ATTRS 0
504#endif
505
506extern struct mcidev_sysfs_attribute amd64_dbg_attrs[NUM_DBG_ATTRS],
507 amd64_inj_attrs[NUM_INJ_ATTRS];
508
Doug Thompsoncfe40fd2009-05-04 19:25:34 +0200509/*
510 * Each of the PCI Device IDs types have their own set of hardware accessor
511 * functions and per device encoding/decoding logic.
512 */
513struct low_ops {
Borislav Petkov1433eb92009-10-21 13:44:36 +0200514 int (*early_channel_count) (struct amd64_pvt *pvt);
Doug Thompsoncfe40fd2009-05-04 19:25:34 +0200515
Borislav Petkov1433eb92009-10-21 13:44:36 +0200516 u64 (*get_error_address) (struct mem_ctl_info *mci,
517 struct err_regs *info);
Borislav Petkov1433eb92009-10-21 13:44:36 +0200518 void (*read_dram_ctl_register) (struct amd64_pvt *pvt);
519 void (*map_sysaddr_to_csrow) (struct mem_ctl_info *mci,
520 struct err_regs *info, u64 SystemAddr);
521 int (*dbam_to_cs) (struct amd64_pvt *pvt, int cs_mode);
Borislav Petkovb2b0c602010-10-08 18:32:29 +0200522 int (*read_dct_pci_cfg) (struct amd64_pvt *pvt, int offset,
523 u32 *val, const char *func);
Doug Thompsoncfe40fd2009-05-04 19:25:34 +0200524};
525
526struct amd64_family_type {
527 const char *ctl_name;
Borislav Petkov8d5b5d92010-10-01 20:11:07 +0200528 u16 f1_id, f3_id;
Doug Thompsoncfe40fd2009-05-04 19:25:34 +0200529 struct low_ops ops;
530};
531
Borislav Petkovb2b0c602010-10-08 18:32:29 +0200532int __amd64_write_pci_cfg_dword(struct pci_dev *pdev, int offset,
533 u32 val, const char *func);
Borislav Petkov6ba5dcd2009-10-13 19:26:55 +0200534
535#define amd64_read_pci_cfg(pdev, offset, val) \
Borislav Petkovb2b0c602010-10-08 18:32:29 +0200536 __amd64_read_pci_cfg_dword(pdev, offset, val, __func__)
537
538#define amd64_write_pci_cfg(pdev, offset, val) \
539 __amd64_write_pci_cfg_dword(pdev, offset, val, __func__)
540
541#define amd64_read_dct_pci_cfg(pvt, offset, val) \
542 pvt->ops->read_dct_pci_cfg(pvt, offset, val, __func__)
Borislav Petkov6ba5dcd2009-10-13 19:26:55 +0200543
Doug Thompsoncfe40fd2009-05-04 19:25:34 +0200544/*
545 * For future CPU versions, verify the following as new 'slow' rates appear and
546 * modify the necessary skip values for the supported CPU.
547 */
548#define K8_MIN_SCRUB_RATE_BITS 0x0
549#define F10_MIN_SCRUB_RATE_BITS 0x5
Doug Thompsoncfe40fd2009-05-04 19:25:34 +0200550
Doug Thompsoncfe40fd2009-05-04 19:25:34 +0200551int amd64_get_dram_hole_info(struct mem_ctl_info *mci, u64 *hole_base,
552 u64 *hole_offset, u64 *hole_size);